rt2800.h 67 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241
  1. /*
  2. Copyright (C) 2004 - 2010 Ivo van Doorn <IvDoorn@gmail.com>
  3. Copyright (C) 2010 Willow Garage <http://www.willowgarage.com>
  4. Copyright (C) 2009 Alban Browaeys <prahal@yahoo.com>
  5. Copyright (C) 2009 Felix Fietkau <nbd@openwrt.org>
  6. Copyright (C) 2009 Luis Correia <luis.f.correia@gmail.com>
  7. Copyright (C) 2009 Mattias Nissler <mattias.nissler@gmx.de>
  8. Copyright (C) 2009 Mark Asselstine <asselsm@gmail.com>
  9. Copyright (C) 2009 Xose Vazquez Perez <xose.vazquez@gmail.com>
  10. Copyright (C) 2009 Bart Zolnierkiewicz <bzolnier@gmail.com>
  11. <http://rt2x00.serialmonkey.com>
  12. This program is free software; you can redistribute it and/or modify
  13. it under the terms of the GNU General Public License as published by
  14. the Free Software Foundation; either version 2 of the License, or
  15. (at your option) any later version.
  16. This program is distributed in the hope that it will be useful,
  17. but WITHOUT ANY WARRANTY; without even the implied warranty of
  18. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  19. GNU General Public License for more details.
  20. You should have received a copy of the GNU General Public License
  21. along with this program; if not, write to the
  22. Free Software Foundation, Inc.,
  23. 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
  24. */
  25. /*
  26. Module: rt2800
  27. Abstract: Data structures and registers for the rt2800 modules.
  28. Supported chipsets: RT2800E, RT2800ED & RT2800U.
  29. */
  30. #ifndef RT2800_H
  31. #define RT2800_H
  32. /*
  33. * RF chip defines.
  34. *
  35. * RF2820 2.4G 2T3R
  36. * RF2850 2.4G/5G 2T3R
  37. * RF2720 2.4G 1T2R
  38. * RF2750 2.4G/5G 1T2R
  39. * RF3020 2.4G 1T1R
  40. * RF2020 2.4G B/G
  41. * RF3021 2.4G 1T2R
  42. * RF3022 2.4G 2T2R
  43. * RF3052 2.4G/5G 2T2R
  44. * RF2853 2.4G/5G 3T3R
  45. * RF3320 2.4G 1T1R(RT3350/RT3370/RT3390)
  46. * RF3322 2.4G 2T2R(RT3352/RT3371/RT3372/RT3391/RT3392)
  47. * RF3853 2.4G/5G 3T3R(RT3883/RT3563/RT3573/RT3593/RT3662)
  48. */
  49. #define RF2820 0x0001
  50. #define RF2850 0x0002
  51. #define RF2720 0x0003
  52. #define RF2750 0x0004
  53. #define RF3020 0x0005
  54. #define RF2020 0x0006
  55. #define RF3021 0x0007
  56. #define RF3022 0x0008
  57. #define RF3052 0x0009
  58. #define RF2853 0x000a
  59. #define RF3320 0x000b
  60. #define RF3322 0x000c
  61. #define RF3853 0x000d
  62. /*
  63. * Chipset revisions.
  64. */
  65. #define REV_RT2860C 0x0100
  66. #define REV_RT2860D 0x0101
  67. #define REV_RT2872E 0x0200
  68. #define REV_RT3070E 0x0200
  69. #define REV_RT3070F 0x0201
  70. #define REV_RT3071E 0x0211
  71. #define REV_RT3090E 0x0211
  72. #define REV_RT3390E 0x0211
  73. /*
  74. * Signal information.
  75. * Default offset is required for RSSI <-> dBm conversion.
  76. */
  77. #define DEFAULT_RSSI_OFFSET 120
  78. /*
  79. * Register layout information.
  80. */
  81. #define CSR_REG_BASE 0x1000
  82. #define CSR_REG_SIZE 0x0800
  83. #define EEPROM_BASE 0x0000
  84. #define EEPROM_SIZE 0x0110
  85. #define BBP_BASE 0x0000
  86. #define BBP_SIZE 0x0080
  87. #define RF_BASE 0x0004
  88. #define RF_SIZE 0x0010
  89. /*
  90. * Number of TX queues.
  91. */
  92. #define NUM_TX_QUEUES 4
  93. /*
  94. * Registers.
  95. */
  96. /*
  97. * E2PROM_CSR: PCI EEPROM control register.
  98. * RELOAD: Write 1 to reload eeprom content.
  99. * TYPE: 0: 93c46, 1:93c66.
  100. * LOAD_STATUS: 1:loading, 0:done.
  101. */
  102. #define E2PROM_CSR 0x0004
  103. #define E2PROM_CSR_DATA_CLOCK FIELD32(0x00000001)
  104. #define E2PROM_CSR_CHIP_SELECT FIELD32(0x00000002)
  105. #define E2PROM_CSR_DATA_IN FIELD32(0x00000004)
  106. #define E2PROM_CSR_DATA_OUT FIELD32(0x00000008)
  107. #define E2PROM_CSR_TYPE FIELD32(0x00000030)
  108. #define E2PROM_CSR_LOAD_STATUS FIELD32(0x00000040)
  109. #define E2PROM_CSR_RELOAD FIELD32(0x00000080)
  110. /*
  111. * OPT_14: Unknown register used by rt3xxx devices.
  112. */
  113. #define OPT_14_CSR 0x0114
  114. #define OPT_14_CSR_BIT0 FIELD32(0x00000001)
  115. /*
  116. * INT_SOURCE_CSR: Interrupt source register.
  117. * Write one to clear corresponding bit.
  118. * TX_FIFO_STATUS: FIFO Statistics is full, sw should read TX_STA_FIFO
  119. */
  120. #define INT_SOURCE_CSR 0x0200
  121. #define INT_SOURCE_CSR_RXDELAYINT FIELD32(0x00000001)
  122. #define INT_SOURCE_CSR_TXDELAYINT FIELD32(0x00000002)
  123. #define INT_SOURCE_CSR_RX_DONE FIELD32(0x00000004)
  124. #define INT_SOURCE_CSR_AC0_DMA_DONE FIELD32(0x00000008)
  125. #define INT_SOURCE_CSR_AC1_DMA_DONE FIELD32(0x00000010)
  126. #define INT_SOURCE_CSR_AC2_DMA_DONE FIELD32(0x00000020)
  127. #define INT_SOURCE_CSR_AC3_DMA_DONE FIELD32(0x00000040)
  128. #define INT_SOURCE_CSR_HCCA_DMA_DONE FIELD32(0x00000080)
  129. #define INT_SOURCE_CSR_MGMT_DMA_DONE FIELD32(0x00000100)
  130. #define INT_SOURCE_CSR_MCU_COMMAND FIELD32(0x00000200)
  131. #define INT_SOURCE_CSR_RXTX_COHERENT FIELD32(0x00000400)
  132. #define INT_SOURCE_CSR_TBTT FIELD32(0x00000800)
  133. #define INT_SOURCE_CSR_PRE_TBTT FIELD32(0x00001000)
  134. #define INT_SOURCE_CSR_TX_FIFO_STATUS FIELD32(0x00002000)
  135. #define INT_SOURCE_CSR_AUTO_WAKEUP FIELD32(0x00004000)
  136. #define INT_SOURCE_CSR_GPTIMER FIELD32(0x00008000)
  137. #define INT_SOURCE_CSR_RX_COHERENT FIELD32(0x00010000)
  138. #define INT_SOURCE_CSR_TX_COHERENT FIELD32(0x00020000)
  139. /*
  140. * INT_MASK_CSR: Interrupt MASK register. 1: the interrupt is mask OFF.
  141. */
  142. #define INT_MASK_CSR 0x0204
  143. #define INT_MASK_CSR_RXDELAYINT FIELD32(0x00000001)
  144. #define INT_MASK_CSR_TXDELAYINT FIELD32(0x00000002)
  145. #define INT_MASK_CSR_RX_DONE FIELD32(0x00000004)
  146. #define INT_MASK_CSR_AC0_DMA_DONE FIELD32(0x00000008)
  147. #define INT_MASK_CSR_AC1_DMA_DONE FIELD32(0x00000010)
  148. #define INT_MASK_CSR_AC2_DMA_DONE FIELD32(0x00000020)
  149. #define INT_MASK_CSR_AC3_DMA_DONE FIELD32(0x00000040)
  150. #define INT_MASK_CSR_HCCA_DMA_DONE FIELD32(0x00000080)
  151. #define INT_MASK_CSR_MGMT_DMA_DONE FIELD32(0x00000100)
  152. #define INT_MASK_CSR_MCU_COMMAND FIELD32(0x00000200)
  153. #define INT_MASK_CSR_RXTX_COHERENT FIELD32(0x00000400)
  154. #define INT_MASK_CSR_TBTT FIELD32(0x00000800)
  155. #define INT_MASK_CSR_PRE_TBTT FIELD32(0x00001000)
  156. #define INT_MASK_CSR_TX_FIFO_STATUS FIELD32(0x00002000)
  157. #define INT_MASK_CSR_AUTO_WAKEUP FIELD32(0x00004000)
  158. #define INT_MASK_CSR_GPTIMER FIELD32(0x00008000)
  159. #define INT_MASK_CSR_RX_COHERENT FIELD32(0x00010000)
  160. #define INT_MASK_CSR_TX_COHERENT FIELD32(0x00020000)
  161. /*
  162. * WPDMA_GLO_CFG
  163. */
  164. #define WPDMA_GLO_CFG 0x0208
  165. #define WPDMA_GLO_CFG_ENABLE_TX_DMA FIELD32(0x00000001)
  166. #define WPDMA_GLO_CFG_TX_DMA_BUSY FIELD32(0x00000002)
  167. #define WPDMA_GLO_CFG_ENABLE_RX_DMA FIELD32(0x00000004)
  168. #define WPDMA_GLO_CFG_RX_DMA_BUSY FIELD32(0x00000008)
  169. #define WPDMA_GLO_CFG_WP_DMA_BURST_SIZE FIELD32(0x00000030)
  170. #define WPDMA_GLO_CFG_TX_WRITEBACK_DONE FIELD32(0x00000040)
  171. #define WPDMA_GLO_CFG_BIG_ENDIAN FIELD32(0x00000080)
  172. #define WPDMA_GLO_CFG_RX_HDR_SCATTER FIELD32(0x0000ff00)
  173. #define WPDMA_GLO_CFG_HDR_SEG_LEN FIELD32(0xffff0000)
  174. /*
  175. * WPDMA_RST_IDX
  176. */
  177. #define WPDMA_RST_IDX 0x020c
  178. #define WPDMA_RST_IDX_DTX_IDX0 FIELD32(0x00000001)
  179. #define WPDMA_RST_IDX_DTX_IDX1 FIELD32(0x00000002)
  180. #define WPDMA_RST_IDX_DTX_IDX2 FIELD32(0x00000004)
  181. #define WPDMA_RST_IDX_DTX_IDX3 FIELD32(0x00000008)
  182. #define WPDMA_RST_IDX_DTX_IDX4 FIELD32(0x00000010)
  183. #define WPDMA_RST_IDX_DTX_IDX5 FIELD32(0x00000020)
  184. #define WPDMA_RST_IDX_DRX_IDX0 FIELD32(0x00010000)
  185. /*
  186. * DELAY_INT_CFG
  187. */
  188. #define DELAY_INT_CFG 0x0210
  189. #define DELAY_INT_CFG_RXMAX_PTIME FIELD32(0x000000ff)
  190. #define DELAY_INT_CFG_RXMAX_PINT FIELD32(0x00007f00)
  191. #define DELAY_INT_CFG_RXDLY_INT_EN FIELD32(0x00008000)
  192. #define DELAY_INT_CFG_TXMAX_PTIME FIELD32(0x00ff0000)
  193. #define DELAY_INT_CFG_TXMAX_PINT FIELD32(0x7f000000)
  194. #define DELAY_INT_CFG_TXDLY_INT_EN FIELD32(0x80000000)
  195. /*
  196. * WMM_AIFSN_CFG: Aifsn for each EDCA AC
  197. * AIFSN0: AC_VO
  198. * AIFSN1: AC_VI
  199. * AIFSN2: AC_BE
  200. * AIFSN3: AC_BK
  201. */
  202. #define WMM_AIFSN_CFG 0x0214
  203. #define WMM_AIFSN_CFG_AIFSN0 FIELD32(0x0000000f)
  204. #define WMM_AIFSN_CFG_AIFSN1 FIELD32(0x000000f0)
  205. #define WMM_AIFSN_CFG_AIFSN2 FIELD32(0x00000f00)
  206. #define WMM_AIFSN_CFG_AIFSN3 FIELD32(0x0000f000)
  207. /*
  208. * WMM_CWMIN_CSR: CWmin for each EDCA AC
  209. * CWMIN0: AC_VO
  210. * CWMIN1: AC_VI
  211. * CWMIN2: AC_BE
  212. * CWMIN3: AC_BK
  213. */
  214. #define WMM_CWMIN_CFG 0x0218
  215. #define WMM_CWMIN_CFG_CWMIN0 FIELD32(0x0000000f)
  216. #define WMM_CWMIN_CFG_CWMIN1 FIELD32(0x000000f0)
  217. #define WMM_CWMIN_CFG_CWMIN2 FIELD32(0x00000f00)
  218. #define WMM_CWMIN_CFG_CWMIN3 FIELD32(0x0000f000)
  219. /*
  220. * WMM_CWMAX_CSR: CWmax for each EDCA AC
  221. * CWMAX0: AC_VO
  222. * CWMAX1: AC_VI
  223. * CWMAX2: AC_BE
  224. * CWMAX3: AC_BK
  225. */
  226. #define WMM_CWMAX_CFG 0x021c
  227. #define WMM_CWMAX_CFG_CWMAX0 FIELD32(0x0000000f)
  228. #define WMM_CWMAX_CFG_CWMAX1 FIELD32(0x000000f0)
  229. #define WMM_CWMAX_CFG_CWMAX2 FIELD32(0x00000f00)
  230. #define WMM_CWMAX_CFG_CWMAX3 FIELD32(0x0000f000)
  231. /*
  232. * AC_TXOP0: AC_VO/AC_VI TXOP register
  233. * AC0TXOP: AC_VO in unit of 32us
  234. * AC1TXOP: AC_VI in unit of 32us
  235. */
  236. #define WMM_TXOP0_CFG 0x0220
  237. #define WMM_TXOP0_CFG_AC0TXOP FIELD32(0x0000ffff)
  238. #define WMM_TXOP0_CFG_AC1TXOP FIELD32(0xffff0000)
  239. /*
  240. * AC_TXOP1: AC_BE/AC_BK TXOP register
  241. * AC2TXOP: AC_BE in unit of 32us
  242. * AC3TXOP: AC_BK in unit of 32us
  243. */
  244. #define WMM_TXOP1_CFG 0x0224
  245. #define WMM_TXOP1_CFG_AC2TXOP FIELD32(0x0000ffff)
  246. #define WMM_TXOP1_CFG_AC3TXOP FIELD32(0xffff0000)
  247. /*
  248. * GPIO_CTRL_CFG:
  249. * GPIOD: GPIO direction, 0: Output, 1: Input
  250. */
  251. #define GPIO_CTRL_CFG 0x0228
  252. #define GPIO_CTRL_CFG_BIT0 FIELD32(0x00000001)
  253. #define GPIO_CTRL_CFG_BIT1 FIELD32(0x00000002)
  254. #define GPIO_CTRL_CFG_BIT2 FIELD32(0x00000004)
  255. #define GPIO_CTRL_CFG_BIT3 FIELD32(0x00000008)
  256. #define GPIO_CTRL_CFG_BIT4 FIELD32(0x00000010)
  257. #define GPIO_CTRL_CFG_BIT5 FIELD32(0x00000020)
  258. #define GPIO_CTRL_CFG_BIT6 FIELD32(0x00000040)
  259. #define GPIO_CTRL_CFG_BIT7 FIELD32(0x00000080)
  260. #define GPIO_CTRL_CFG_GPIOD_BIT0 FIELD32(0x00000100)
  261. #define GPIO_CTRL_CFG_GPIOD_BIT1 FIELD32(0x00000200)
  262. #define GPIO_CTRL_CFG_GPIOD_BIT2 FIELD32(0x00000400)
  263. #define GPIO_CTRL_CFG_GPIOD_BIT3 FIELD32(0x00000800)
  264. #define GPIO_CTRL_CFG_GPIOD_BIT4 FIELD32(0x00001000)
  265. #define GPIO_CTRL_CFG_GPIOD_BIT5 FIELD32(0x00002000)
  266. #define GPIO_CTRL_CFG_GPIOD_BIT6 FIELD32(0x00004000)
  267. #define GPIO_CTRL_CFG_GPIOD_BIT7 FIELD32(0x00008000)
  268. /*
  269. * MCU_CMD_CFG
  270. */
  271. #define MCU_CMD_CFG 0x022c
  272. /*
  273. * AC_VO register offsets
  274. */
  275. #define TX_BASE_PTR0 0x0230
  276. #define TX_MAX_CNT0 0x0234
  277. #define TX_CTX_IDX0 0x0238
  278. #define TX_DTX_IDX0 0x023c
  279. /*
  280. * AC_VI register offsets
  281. */
  282. #define TX_BASE_PTR1 0x0240
  283. #define TX_MAX_CNT1 0x0244
  284. #define TX_CTX_IDX1 0x0248
  285. #define TX_DTX_IDX1 0x024c
  286. /*
  287. * AC_BE register offsets
  288. */
  289. #define TX_BASE_PTR2 0x0250
  290. #define TX_MAX_CNT2 0x0254
  291. #define TX_CTX_IDX2 0x0258
  292. #define TX_DTX_IDX2 0x025c
  293. /*
  294. * AC_BK register offsets
  295. */
  296. #define TX_BASE_PTR3 0x0260
  297. #define TX_MAX_CNT3 0x0264
  298. #define TX_CTX_IDX3 0x0268
  299. #define TX_DTX_IDX3 0x026c
  300. /*
  301. * HCCA register offsets
  302. */
  303. #define TX_BASE_PTR4 0x0270
  304. #define TX_MAX_CNT4 0x0274
  305. #define TX_CTX_IDX4 0x0278
  306. #define TX_DTX_IDX4 0x027c
  307. /*
  308. * MGMT register offsets
  309. */
  310. #define TX_BASE_PTR5 0x0280
  311. #define TX_MAX_CNT5 0x0284
  312. #define TX_CTX_IDX5 0x0288
  313. #define TX_DTX_IDX5 0x028c
  314. /*
  315. * RX register offsets
  316. */
  317. #define RX_BASE_PTR 0x0290
  318. #define RX_MAX_CNT 0x0294
  319. #define RX_CRX_IDX 0x0298
  320. #define RX_DRX_IDX 0x029c
  321. /*
  322. * USB_DMA_CFG
  323. * RX_BULK_AGG_TIMEOUT: Rx Bulk Aggregation TimeOut in unit of 33ns.
  324. * RX_BULK_AGG_LIMIT: Rx Bulk Aggregation Limit in unit of 256 bytes.
  325. * PHY_CLEAR: phy watch dog enable.
  326. * TX_CLEAR: Clear USB DMA TX path.
  327. * TXOP_HALT: Halt TXOP count down when TX buffer is full.
  328. * RX_BULK_AGG_EN: Enable Rx Bulk Aggregation.
  329. * RX_BULK_EN: Enable USB DMA Rx.
  330. * TX_BULK_EN: Enable USB DMA Tx.
  331. * EP_OUT_VALID: OUT endpoint data valid.
  332. * RX_BUSY: USB DMA RX FSM busy.
  333. * TX_BUSY: USB DMA TX FSM busy.
  334. */
  335. #define USB_DMA_CFG 0x02a0
  336. #define USB_DMA_CFG_RX_BULK_AGG_TIMEOUT FIELD32(0x000000ff)
  337. #define USB_DMA_CFG_RX_BULK_AGG_LIMIT FIELD32(0x0000ff00)
  338. #define USB_DMA_CFG_PHY_CLEAR FIELD32(0x00010000)
  339. #define USB_DMA_CFG_TX_CLEAR FIELD32(0x00080000)
  340. #define USB_DMA_CFG_TXOP_HALT FIELD32(0x00100000)
  341. #define USB_DMA_CFG_RX_BULK_AGG_EN FIELD32(0x00200000)
  342. #define USB_DMA_CFG_RX_BULK_EN FIELD32(0x00400000)
  343. #define USB_DMA_CFG_TX_BULK_EN FIELD32(0x00800000)
  344. #define USB_DMA_CFG_EP_OUT_VALID FIELD32(0x3f000000)
  345. #define USB_DMA_CFG_RX_BUSY FIELD32(0x40000000)
  346. #define USB_DMA_CFG_TX_BUSY FIELD32(0x80000000)
  347. /*
  348. * US_CYC_CNT
  349. * BT_MODE_EN: Bluetooth mode enable
  350. * CLOCK CYCLE: Clock cycle count in 1us.
  351. * PCI:0x21, PCIE:0x7d, USB:0x1e
  352. */
  353. #define US_CYC_CNT 0x02a4
  354. #define US_CYC_CNT_BT_MODE_EN FIELD32(0x00000100)
  355. #define US_CYC_CNT_CLOCK_CYCLE FIELD32(0x000000ff)
  356. /*
  357. * PBF_SYS_CTRL
  358. * HOST_RAM_WRITE: enable Host program ram write selection
  359. */
  360. #define PBF_SYS_CTRL 0x0400
  361. #define PBF_SYS_CTRL_READY FIELD32(0x00000080)
  362. #define PBF_SYS_CTRL_HOST_RAM_WRITE FIELD32(0x00010000)
  363. /*
  364. * HOST-MCU shared memory
  365. */
  366. #define HOST_CMD_CSR 0x0404
  367. #define HOST_CMD_CSR_HOST_COMMAND FIELD32(0x000000ff)
  368. /*
  369. * PBF registers
  370. * Most are for debug. Driver doesn't touch PBF register.
  371. */
  372. #define PBF_CFG 0x0408
  373. #define PBF_MAX_PCNT 0x040c
  374. #define PBF_CTRL 0x0410
  375. #define PBF_INT_STA 0x0414
  376. #define PBF_INT_ENA 0x0418
  377. /*
  378. * BCN_OFFSET0:
  379. */
  380. #define BCN_OFFSET0 0x042c
  381. #define BCN_OFFSET0_BCN0 FIELD32(0x000000ff)
  382. #define BCN_OFFSET0_BCN1 FIELD32(0x0000ff00)
  383. #define BCN_OFFSET0_BCN2 FIELD32(0x00ff0000)
  384. #define BCN_OFFSET0_BCN3 FIELD32(0xff000000)
  385. /*
  386. * BCN_OFFSET1:
  387. */
  388. #define BCN_OFFSET1 0x0430
  389. #define BCN_OFFSET1_BCN4 FIELD32(0x000000ff)
  390. #define BCN_OFFSET1_BCN5 FIELD32(0x0000ff00)
  391. #define BCN_OFFSET1_BCN6 FIELD32(0x00ff0000)
  392. #define BCN_OFFSET1_BCN7 FIELD32(0xff000000)
  393. /*
  394. * TXRXQ_PCNT: PBF register
  395. * PCNT_TX0Q: Page count for TX hardware queue 0
  396. * PCNT_TX1Q: Page count for TX hardware queue 1
  397. * PCNT_TX2Q: Page count for TX hardware queue 2
  398. * PCNT_RX0Q: Page count for RX hardware queue
  399. */
  400. #define TXRXQ_PCNT 0x0438
  401. #define TXRXQ_PCNT_TX0Q FIELD32(0x000000ff)
  402. #define TXRXQ_PCNT_TX1Q FIELD32(0x0000ff00)
  403. #define TXRXQ_PCNT_TX2Q FIELD32(0x00ff0000)
  404. #define TXRXQ_PCNT_RX0Q FIELD32(0xff000000)
  405. /*
  406. * PBF register
  407. * Debug. Driver doesn't touch PBF register.
  408. */
  409. #define PBF_DBG 0x043c
  410. /*
  411. * RF registers
  412. */
  413. #define RF_CSR_CFG 0x0500
  414. #define RF_CSR_CFG_DATA FIELD32(0x000000ff)
  415. #define RF_CSR_CFG_REGNUM FIELD32(0x00001f00)
  416. #define RF_CSR_CFG_WRITE FIELD32(0x00010000)
  417. #define RF_CSR_CFG_BUSY FIELD32(0x00020000)
  418. /*
  419. * EFUSE_CSR: RT30x0 EEPROM
  420. */
  421. #define EFUSE_CTRL 0x0580
  422. #define EFUSE_CTRL_ADDRESS_IN FIELD32(0x03fe0000)
  423. #define EFUSE_CTRL_MODE FIELD32(0x000000c0)
  424. #define EFUSE_CTRL_KICK FIELD32(0x40000000)
  425. #define EFUSE_CTRL_PRESENT FIELD32(0x80000000)
  426. /*
  427. * EFUSE_DATA0
  428. */
  429. #define EFUSE_DATA0 0x0590
  430. /*
  431. * EFUSE_DATA1
  432. */
  433. #define EFUSE_DATA1 0x0594
  434. /*
  435. * EFUSE_DATA2
  436. */
  437. #define EFUSE_DATA2 0x0598
  438. /*
  439. * EFUSE_DATA3
  440. */
  441. #define EFUSE_DATA3 0x059c
  442. /*
  443. * LDO_CFG0
  444. */
  445. #define LDO_CFG0 0x05d4
  446. #define LDO_CFG0_DELAY3 FIELD32(0x000000ff)
  447. #define LDO_CFG0_DELAY2 FIELD32(0x0000ff00)
  448. #define LDO_CFG0_DELAY1 FIELD32(0x00ff0000)
  449. #define LDO_CFG0_BGSEL FIELD32(0x03000000)
  450. #define LDO_CFG0_LDO_CORE_VLEVEL FIELD32(0x1c000000)
  451. #define LD0_CFG0_LDO25_LEVEL FIELD32(0x60000000)
  452. #define LDO_CFG0_LDO25_LARGEA FIELD32(0x80000000)
  453. /*
  454. * GPIO_SWITCH
  455. */
  456. #define GPIO_SWITCH 0x05dc
  457. #define GPIO_SWITCH_0 FIELD32(0x00000001)
  458. #define GPIO_SWITCH_1 FIELD32(0x00000002)
  459. #define GPIO_SWITCH_2 FIELD32(0x00000004)
  460. #define GPIO_SWITCH_3 FIELD32(0x00000008)
  461. #define GPIO_SWITCH_4 FIELD32(0x00000010)
  462. #define GPIO_SWITCH_5 FIELD32(0x00000020)
  463. #define GPIO_SWITCH_6 FIELD32(0x00000040)
  464. #define GPIO_SWITCH_7 FIELD32(0x00000080)
  465. /*
  466. * MAC Control/Status Registers(CSR).
  467. * Some values are set in TU, whereas 1 TU == 1024 us.
  468. */
  469. /*
  470. * MAC_CSR0: ASIC revision number.
  471. * ASIC_REV: 0
  472. * ASIC_VER: 2860 or 2870
  473. */
  474. #define MAC_CSR0 0x1000
  475. #define MAC_CSR0_REVISION FIELD32(0x0000ffff)
  476. #define MAC_CSR0_CHIPSET FIELD32(0xffff0000)
  477. /*
  478. * MAC_SYS_CTRL:
  479. */
  480. #define MAC_SYS_CTRL 0x1004
  481. #define MAC_SYS_CTRL_RESET_CSR FIELD32(0x00000001)
  482. #define MAC_SYS_CTRL_RESET_BBP FIELD32(0x00000002)
  483. #define MAC_SYS_CTRL_ENABLE_TX FIELD32(0x00000004)
  484. #define MAC_SYS_CTRL_ENABLE_RX FIELD32(0x00000008)
  485. #define MAC_SYS_CTRL_CONTINUOUS_TX FIELD32(0x00000010)
  486. #define MAC_SYS_CTRL_LOOPBACK FIELD32(0x00000020)
  487. #define MAC_SYS_CTRL_WLAN_HALT FIELD32(0x00000040)
  488. #define MAC_SYS_CTRL_RX_TIMESTAMP FIELD32(0x00000080)
  489. /*
  490. * MAC_ADDR_DW0: STA MAC register 0
  491. */
  492. #define MAC_ADDR_DW0 0x1008
  493. #define MAC_ADDR_DW0_BYTE0 FIELD32(0x000000ff)
  494. #define MAC_ADDR_DW0_BYTE1 FIELD32(0x0000ff00)
  495. #define MAC_ADDR_DW0_BYTE2 FIELD32(0x00ff0000)
  496. #define MAC_ADDR_DW0_BYTE3 FIELD32(0xff000000)
  497. /*
  498. * MAC_ADDR_DW1: STA MAC register 1
  499. * UNICAST_TO_ME_MASK:
  500. * Used to mask off bits from byte 5 of the MAC address
  501. * to determine the UNICAST_TO_ME bit for RX frames.
  502. * The full mask is complemented by BSS_ID_MASK:
  503. * MASK = BSS_ID_MASK & UNICAST_TO_ME_MASK
  504. */
  505. #define MAC_ADDR_DW1 0x100c
  506. #define MAC_ADDR_DW1_BYTE4 FIELD32(0x000000ff)
  507. #define MAC_ADDR_DW1_BYTE5 FIELD32(0x0000ff00)
  508. #define MAC_ADDR_DW1_UNICAST_TO_ME_MASK FIELD32(0x00ff0000)
  509. /*
  510. * MAC_BSSID_DW0: BSSID register 0
  511. */
  512. #define MAC_BSSID_DW0 0x1010
  513. #define MAC_BSSID_DW0_BYTE0 FIELD32(0x000000ff)
  514. #define MAC_BSSID_DW0_BYTE1 FIELD32(0x0000ff00)
  515. #define MAC_BSSID_DW0_BYTE2 FIELD32(0x00ff0000)
  516. #define MAC_BSSID_DW0_BYTE3 FIELD32(0xff000000)
  517. /*
  518. * MAC_BSSID_DW1: BSSID register 1
  519. * BSS_ID_MASK:
  520. * 0: 1-BSSID mode (BSS index = 0)
  521. * 1: 2-BSSID mode (BSS index: Byte5, bit 0)
  522. * 2: 4-BSSID mode (BSS index: byte5, bit 0 - 1)
  523. * 3: 8-BSSID mode (BSS index: byte5, bit 0 - 2)
  524. * This mask is used to mask off bits 0, 1 and 2 of byte 5 of the
  525. * BSSID. This will make sure that those bits will be ignored
  526. * when determining the MY_BSS of RX frames.
  527. */
  528. #define MAC_BSSID_DW1 0x1014
  529. #define MAC_BSSID_DW1_BYTE4 FIELD32(0x000000ff)
  530. #define MAC_BSSID_DW1_BYTE5 FIELD32(0x0000ff00)
  531. #define MAC_BSSID_DW1_BSS_ID_MASK FIELD32(0x00030000)
  532. #define MAC_BSSID_DW1_BSS_BCN_NUM FIELD32(0x001c0000)
  533. /*
  534. * MAX_LEN_CFG: Maximum frame length register.
  535. * MAX_MPDU: rt2860b max 16k bytes
  536. * MAX_PSDU: Maximum PSDU length
  537. * (power factor) 0:2^13, 1:2^14, 2:2^15, 3:2^16
  538. */
  539. #define MAX_LEN_CFG 0x1018
  540. #define MAX_LEN_CFG_MAX_MPDU FIELD32(0x00000fff)
  541. #define MAX_LEN_CFG_MAX_PSDU FIELD32(0x00003000)
  542. #define MAX_LEN_CFG_MIN_PSDU FIELD32(0x0000c000)
  543. #define MAX_LEN_CFG_MIN_MPDU FIELD32(0x000f0000)
  544. /*
  545. * BBP_CSR_CFG: BBP serial control register
  546. * VALUE: Register value to program into BBP
  547. * REG_NUM: Selected BBP register
  548. * READ_CONTROL: 0 write BBP, 1 read BBP
  549. * BUSY: ASIC is busy executing BBP commands
  550. * BBP_PAR_DUR: 0 4 MAC clocks, 1 8 MAC clocks
  551. * BBP_RW_MODE: 0 serial, 1 paralell
  552. */
  553. #define BBP_CSR_CFG 0x101c
  554. #define BBP_CSR_CFG_VALUE FIELD32(0x000000ff)
  555. #define BBP_CSR_CFG_REGNUM FIELD32(0x0000ff00)
  556. #define BBP_CSR_CFG_READ_CONTROL FIELD32(0x00010000)
  557. #define BBP_CSR_CFG_BUSY FIELD32(0x00020000)
  558. #define BBP_CSR_CFG_BBP_PAR_DUR FIELD32(0x00040000)
  559. #define BBP_CSR_CFG_BBP_RW_MODE FIELD32(0x00080000)
  560. /*
  561. * RF_CSR_CFG0: RF control register
  562. * REGID_AND_VALUE: Register value to program into RF
  563. * BITWIDTH: Selected RF register
  564. * STANDBYMODE: 0 high when standby, 1 low when standby
  565. * SEL: 0 RF_LE0 activate, 1 RF_LE1 activate
  566. * BUSY: ASIC is busy executing RF commands
  567. */
  568. #define RF_CSR_CFG0 0x1020
  569. #define RF_CSR_CFG0_REGID_AND_VALUE FIELD32(0x00ffffff)
  570. #define RF_CSR_CFG0_BITWIDTH FIELD32(0x1f000000)
  571. #define RF_CSR_CFG0_REG_VALUE_BW FIELD32(0x1fffffff)
  572. #define RF_CSR_CFG0_STANDBYMODE FIELD32(0x20000000)
  573. #define RF_CSR_CFG0_SEL FIELD32(0x40000000)
  574. #define RF_CSR_CFG0_BUSY FIELD32(0x80000000)
  575. /*
  576. * RF_CSR_CFG1: RF control register
  577. * REGID_AND_VALUE: Register value to program into RF
  578. * RFGAP: Gap between BB_CONTROL_RF and RF_LE
  579. * 0: 3 system clock cycle (37.5usec)
  580. * 1: 5 system clock cycle (62.5usec)
  581. */
  582. #define RF_CSR_CFG1 0x1024
  583. #define RF_CSR_CFG1_REGID_AND_VALUE FIELD32(0x00ffffff)
  584. #define RF_CSR_CFG1_RFGAP FIELD32(0x1f000000)
  585. /*
  586. * RF_CSR_CFG2: RF control register
  587. * VALUE: Register value to program into RF
  588. */
  589. #define RF_CSR_CFG2 0x1028
  590. #define RF_CSR_CFG2_VALUE FIELD32(0x00ffffff)
  591. /*
  592. * LED_CFG: LED control
  593. * color LED's:
  594. * 0: off
  595. * 1: blinking upon TX2
  596. * 2: periodic slow blinking
  597. * 3: always on
  598. * LED polarity:
  599. * 0: active low
  600. * 1: active high
  601. */
  602. #define LED_CFG 0x102c
  603. #define LED_CFG_ON_PERIOD FIELD32(0x000000ff)
  604. #define LED_CFG_OFF_PERIOD FIELD32(0x0000ff00)
  605. #define LED_CFG_SLOW_BLINK_PERIOD FIELD32(0x003f0000)
  606. #define LED_CFG_R_LED_MODE FIELD32(0x03000000)
  607. #define LED_CFG_G_LED_MODE FIELD32(0x0c000000)
  608. #define LED_CFG_Y_LED_MODE FIELD32(0x30000000)
  609. #define LED_CFG_LED_POLAR FIELD32(0x40000000)
  610. /*
  611. * AMPDU_BA_WINSIZE: Force BlockAck window size
  612. * FORCE_WINSIZE_ENABLE:
  613. * 0: Disable forcing of BlockAck window size
  614. * 1: Enable forcing of BlockAck window size, overwrites values BlockAck
  615. * window size values in the TXWI
  616. * FORCE_WINSIZE: BlockAck window size
  617. */
  618. #define AMPDU_BA_WINSIZE 0x1040
  619. #define AMPDU_BA_WINSIZE_FORCE_WINSIZE_ENABLE FIELD32(0x00000020)
  620. #define AMPDU_BA_WINSIZE_FORCE_WINSIZE FIELD32(0x0000001f)
  621. /*
  622. * XIFS_TIME_CFG: MAC timing
  623. * CCKM_SIFS_TIME: unit 1us. Applied after CCK RX/TX
  624. * OFDM_SIFS_TIME: unit 1us. Applied after OFDM RX/TX
  625. * OFDM_XIFS_TIME: unit 1us. Applied after OFDM RX
  626. * when MAC doesn't reference BBP signal BBRXEND
  627. * EIFS: unit 1us
  628. * BB_RXEND_ENABLE: reference RXEND signal to begin XIFS defer
  629. *
  630. */
  631. #define XIFS_TIME_CFG 0x1100
  632. #define XIFS_TIME_CFG_CCKM_SIFS_TIME FIELD32(0x000000ff)
  633. #define XIFS_TIME_CFG_OFDM_SIFS_TIME FIELD32(0x0000ff00)
  634. #define XIFS_TIME_CFG_OFDM_XIFS_TIME FIELD32(0x000f0000)
  635. #define XIFS_TIME_CFG_EIFS FIELD32(0x1ff00000)
  636. #define XIFS_TIME_CFG_BB_RXEND_ENABLE FIELD32(0x20000000)
  637. /*
  638. * BKOFF_SLOT_CFG:
  639. */
  640. #define BKOFF_SLOT_CFG 0x1104
  641. #define BKOFF_SLOT_CFG_SLOT_TIME FIELD32(0x000000ff)
  642. #define BKOFF_SLOT_CFG_CC_DELAY_TIME FIELD32(0x0000ff00)
  643. /*
  644. * NAV_TIME_CFG:
  645. */
  646. #define NAV_TIME_CFG 0x1108
  647. #define NAV_TIME_CFG_SIFS FIELD32(0x000000ff)
  648. #define NAV_TIME_CFG_SLOT_TIME FIELD32(0x0000ff00)
  649. #define NAV_TIME_CFG_EIFS FIELD32(0x01ff0000)
  650. #define NAV_TIME_ZERO_SIFS FIELD32(0x02000000)
  651. /*
  652. * CH_TIME_CFG: count as channel busy
  653. * EIFS_BUSY: Count EIFS as channel busy
  654. * NAV_BUSY: Count NAS as channel busy
  655. * RX_BUSY: Count RX as channel busy
  656. * TX_BUSY: Count TX as channel busy
  657. * TMR_EN: Enable channel statistics timer
  658. */
  659. #define CH_TIME_CFG 0x110c
  660. #define CH_TIME_CFG_EIFS_BUSY FIELD32(0x00000010)
  661. #define CH_TIME_CFG_NAV_BUSY FIELD32(0x00000008)
  662. #define CH_TIME_CFG_RX_BUSY FIELD32(0x00000004)
  663. #define CH_TIME_CFG_TX_BUSY FIELD32(0x00000002)
  664. #define CH_TIME_CFG_TMR_EN FIELD32(0x00000001)
  665. /*
  666. * PBF_LIFE_TIMER: TX/RX MPDU timestamp timer (free run) Unit: 1us
  667. */
  668. #define PBF_LIFE_TIMER 0x1110
  669. /*
  670. * BCN_TIME_CFG:
  671. * BEACON_INTERVAL: in unit of 1/16 TU
  672. * TSF_TICKING: Enable TSF auto counting
  673. * TSF_SYNC: Enable TSF sync, 00: disable, 01: infra mode, 10: ad-hoc mode
  674. * BEACON_GEN: Enable beacon generator
  675. */
  676. #define BCN_TIME_CFG 0x1114
  677. #define BCN_TIME_CFG_BEACON_INTERVAL FIELD32(0x0000ffff)
  678. #define BCN_TIME_CFG_TSF_TICKING FIELD32(0x00010000)
  679. #define BCN_TIME_CFG_TSF_SYNC FIELD32(0x00060000)
  680. #define BCN_TIME_CFG_TBTT_ENABLE FIELD32(0x00080000)
  681. #define BCN_TIME_CFG_BEACON_GEN FIELD32(0x00100000)
  682. #define BCN_TIME_CFG_TX_TIME_COMPENSATE FIELD32(0xf0000000)
  683. /*
  684. * TBTT_SYNC_CFG:
  685. * BCN_AIFSN: Beacon AIFSN after TBTT interrupt in slots
  686. * BCN_CWMIN: Beacon CWMin after TBTT interrupt in slots
  687. */
  688. #define TBTT_SYNC_CFG 0x1118
  689. #define TBTT_SYNC_CFG_TBTT_ADJUST FIELD32(0x000000ff)
  690. #define TBTT_SYNC_CFG_BCN_EXP_WIN FIELD32(0x0000ff00)
  691. #define TBTT_SYNC_CFG_BCN_AIFSN FIELD32(0x000f0000)
  692. #define TBTT_SYNC_CFG_BCN_CWMIN FIELD32(0x00f00000)
  693. /*
  694. * TSF_TIMER_DW0: Local lsb TSF timer, read-only
  695. */
  696. #define TSF_TIMER_DW0 0x111c
  697. #define TSF_TIMER_DW0_LOW_WORD FIELD32(0xffffffff)
  698. /*
  699. * TSF_TIMER_DW1: Local msb TSF timer, read-only
  700. */
  701. #define TSF_TIMER_DW1 0x1120
  702. #define TSF_TIMER_DW1_HIGH_WORD FIELD32(0xffffffff)
  703. /*
  704. * TBTT_TIMER: TImer remains till next TBTT, read-only
  705. */
  706. #define TBTT_TIMER 0x1124
  707. /*
  708. * INT_TIMER_CFG: timer configuration
  709. * PRE_TBTT_TIMER: leadtime to tbtt for pretbtt interrupt in units of 1/16 TU
  710. * GP_TIMER: period of general purpose timer in units of 1/16 TU
  711. */
  712. #define INT_TIMER_CFG 0x1128
  713. #define INT_TIMER_CFG_PRE_TBTT_TIMER FIELD32(0x0000ffff)
  714. #define INT_TIMER_CFG_GP_TIMER FIELD32(0xffff0000)
  715. /*
  716. * INT_TIMER_EN: GP-timer and pre-tbtt Int enable
  717. */
  718. #define INT_TIMER_EN 0x112c
  719. #define INT_TIMER_EN_PRE_TBTT_TIMER FIELD32(0x00000001)
  720. #define INT_TIMER_EN_GP_TIMER FIELD32(0x00000002)
  721. /*
  722. * CH_IDLE_STA: channel idle time (in us)
  723. */
  724. #define CH_IDLE_STA 0x1130
  725. /*
  726. * CH_BUSY_STA: channel busy time on primary channel (in us)
  727. */
  728. #define CH_BUSY_STA 0x1134
  729. /*
  730. * CH_BUSY_STA_SEC: channel busy time on secondary channel in HT40 mode (in us)
  731. */
  732. #define CH_BUSY_STA_SEC 0x1138
  733. /*
  734. * MAC_STATUS_CFG:
  735. * BBP_RF_BUSY: When set to 0, BBP and RF are stable.
  736. * if 1 or higher one of the 2 registers is busy.
  737. */
  738. #define MAC_STATUS_CFG 0x1200
  739. #define MAC_STATUS_CFG_BBP_RF_BUSY FIELD32(0x00000003)
  740. /*
  741. * PWR_PIN_CFG:
  742. */
  743. #define PWR_PIN_CFG 0x1204
  744. /*
  745. * AUTOWAKEUP_CFG: Manual power control / status register
  746. * TBCN_BEFORE_WAKE: ForceWake has high privilege than PutToSleep when both set
  747. * AUTOWAKE: 0:sleep, 1:awake
  748. */
  749. #define AUTOWAKEUP_CFG 0x1208
  750. #define AUTOWAKEUP_CFG_AUTO_LEAD_TIME FIELD32(0x000000ff)
  751. #define AUTOWAKEUP_CFG_TBCN_BEFORE_WAKE FIELD32(0x00007f00)
  752. #define AUTOWAKEUP_CFG_AUTOWAKE FIELD32(0x00008000)
  753. /*
  754. * EDCA_AC0_CFG:
  755. */
  756. #define EDCA_AC0_CFG 0x1300
  757. #define EDCA_AC0_CFG_TX_OP FIELD32(0x000000ff)
  758. #define EDCA_AC0_CFG_AIFSN FIELD32(0x00000f00)
  759. #define EDCA_AC0_CFG_CWMIN FIELD32(0x0000f000)
  760. #define EDCA_AC0_CFG_CWMAX FIELD32(0x000f0000)
  761. /*
  762. * EDCA_AC1_CFG:
  763. */
  764. #define EDCA_AC1_CFG 0x1304
  765. #define EDCA_AC1_CFG_TX_OP FIELD32(0x000000ff)
  766. #define EDCA_AC1_CFG_AIFSN FIELD32(0x00000f00)
  767. #define EDCA_AC1_CFG_CWMIN FIELD32(0x0000f000)
  768. #define EDCA_AC1_CFG_CWMAX FIELD32(0x000f0000)
  769. /*
  770. * EDCA_AC2_CFG:
  771. */
  772. #define EDCA_AC2_CFG 0x1308
  773. #define EDCA_AC2_CFG_TX_OP FIELD32(0x000000ff)
  774. #define EDCA_AC2_CFG_AIFSN FIELD32(0x00000f00)
  775. #define EDCA_AC2_CFG_CWMIN FIELD32(0x0000f000)
  776. #define EDCA_AC2_CFG_CWMAX FIELD32(0x000f0000)
  777. /*
  778. * EDCA_AC3_CFG:
  779. */
  780. #define EDCA_AC3_CFG 0x130c
  781. #define EDCA_AC3_CFG_TX_OP FIELD32(0x000000ff)
  782. #define EDCA_AC3_CFG_AIFSN FIELD32(0x00000f00)
  783. #define EDCA_AC3_CFG_CWMIN FIELD32(0x0000f000)
  784. #define EDCA_AC3_CFG_CWMAX FIELD32(0x000f0000)
  785. /*
  786. * EDCA_TID_AC_MAP:
  787. */
  788. #define EDCA_TID_AC_MAP 0x1310
  789. /*
  790. * TX_PWR_CFG:
  791. */
  792. #define TX_PWR_CFG_RATE0 FIELD32(0x0000000f)
  793. #define TX_PWR_CFG_RATE1 FIELD32(0x000000f0)
  794. #define TX_PWR_CFG_RATE2 FIELD32(0x00000f00)
  795. #define TX_PWR_CFG_RATE3 FIELD32(0x0000f000)
  796. #define TX_PWR_CFG_RATE4 FIELD32(0x000f0000)
  797. #define TX_PWR_CFG_RATE5 FIELD32(0x00f00000)
  798. #define TX_PWR_CFG_RATE6 FIELD32(0x0f000000)
  799. #define TX_PWR_CFG_RATE7 FIELD32(0xf0000000)
  800. /*
  801. * TX_PWR_CFG_0:
  802. */
  803. #define TX_PWR_CFG_0 0x1314
  804. #define TX_PWR_CFG_0_1MBS FIELD32(0x0000000f)
  805. #define TX_PWR_CFG_0_2MBS FIELD32(0x000000f0)
  806. #define TX_PWR_CFG_0_55MBS FIELD32(0x00000f00)
  807. #define TX_PWR_CFG_0_11MBS FIELD32(0x0000f000)
  808. #define TX_PWR_CFG_0_6MBS FIELD32(0x000f0000)
  809. #define TX_PWR_CFG_0_9MBS FIELD32(0x00f00000)
  810. #define TX_PWR_CFG_0_12MBS FIELD32(0x0f000000)
  811. #define TX_PWR_CFG_0_18MBS FIELD32(0xf0000000)
  812. /*
  813. * TX_PWR_CFG_1:
  814. */
  815. #define TX_PWR_CFG_1 0x1318
  816. #define TX_PWR_CFG_1_24MBS FIELD32(0x0000000f)
  817. #define TX_PWR_CFG_1_36MBS FIELD32(0x000000f0)
  818. #define TX_PWR_CFG_1_48MBS FIELD32(0x00000f00)
  819. #define TX_PWR_CFG_1_54MBS FIELD32(0x0000f000)
  820. #define TX_PWR_CFG_1_MCS0 FIELD32(0x000f0000)
  821. #define TX_PWR_CFG_1_MCS1 FIELD32(0x00f00000)
  822. #define TX_PWR_CFG_1_MCS2 FIELD32(0x0f000000)
  823. #define TX_PWR_CFG_1_MCS3 FIELD32(0xf0000000)
  824. /*
  825. * TX_PWR_CFG_2:
  826. */
  827. #define TX_PWR_CFG_2 0x131c
  828. #define TX_PWR_CFG_2_MCS4 FIELD32(0x0000000f)
  829. #define TX_PWR_CFG_2_MCS5 FIELD32(0x000000f0)
  830. #define TX_PWR_CFG_2_MCS6 FIELD32(0x00000f00)
  831. #define TX_PWR_CFG_2_MCS7 FIELD32(0x0000f000)
  832. #define TX_PWR_CFG_2_MCS8 FIELD32(0x000f0000)
  833. #define TX_PWR_CFG_2_MCS9 FIELD32(0x00f00000)
  834. #define TX_PWR_CFG_2_MCS10 FIELD32(0x0f000000)
  835. #define TX_PWR_CFG_2_MCS11 FIELD32(0xf0000000)
  836. /*
  837. * TX_PWR_CFG_3:
  838. */
  839. #define TX_PWR_CFG_3 0x1320
  840. #define TX_PWR_CFG_3_MCS12 FIELD32(0x0000000f)
  841. #define TX_PWR_CFG_3_MCS13 FIELD32(0x000000f0)
  842. #define TX_PWR_CFG_3_MCS14 FIELD32(0x00000f00)
  843. #define TX_PWR_CFG_3_MCS15 FIELD32(0x0000f000)
  844. #define TX_PWR_CFG_3_UKNOWN1 FIELD32(0x000f0000)
  845. #define TX_PWR_CFG_3_UKNOWN2 FIELD32(0x00f00000)
  846. #define TX_PWR_CFG_3_UKNOWN3 FIELD32(0x0f000000)
  847. #define TX_PWR_CFG_3_UKNOWN4 FIELD32(0xf0000000)
  848. /*
  849. * TX_PWR_CFG_4:
  850. */
  851. #define TX_PWR_CFG_4 0x1324
  852. #define TX_PWR_CFG_4_UKNOWN5 FIELD32(0x0000000f)
  853. #define TX_PWR_CFG_4_UKNOWN6 FIELD32(0x000000f0)
  854. #define TX_PWR_CFG_4_UKNOWN7 FIELD32(0x00000f00)
  855. #define TX_PWR_CFG_4_UKNOWN8 FIELD32(0x0000f000)
  856. /*
  857. * TX_PIN_CFG:
  858. */
  859. #define TX_PIN_CFG 0x1328
  860. #define TX_PIN_CFG_PA_PE_A0_EN FIELD32(0x00000001)
  861. #define TX_PIN_CFG_PA_PE_G0_EN FIELD32(0x00000002)
  862. #define TX_PIN_CFG_PA_PE_A1_EN FIELD32(0x00000004)
  863. #define TX_PIN_CFG_PA_PE_G1_EN FIELD32(0x00000008)
  864. #define TX_PIN_CFG_PA_PE_A0_POL FIELD32(0x00000010)
  865. #define TX_PIN_CFG_PA_PE_G0_POL FIELD32(0x00000020)
  866. #define TX_PIN_CFG_PA_PE_A1_POL FIELD32(0x00000040)
  867. #define TX_PIN_CFG_PA_PE_G1_POL FIELD32(0x00000080)
  868. #define TX_PIN_CFG_LNA_PE_A0_EN FIELD32(0x00000100)
  869. #define TX_PIN_CFG_LNA_PE_G0_EN FIELD32(0x00000200)
  870. #define TX_PIN_CFG_LNA_PE_A1_EN FIELD32(0x00000400)
  871. #define TX_PIN_CFG_LNA_PE_G1_EN FIELD32(0x00000800)
  872. #define TX_PIN_CFG_LNA_PE_A0_POL FIELD32(0x00001000)
  873. #define TX_PIN_CFG_LNA_PE_G0_POL FIELD32(0x00002000)
  874. #define TX_PIN_CFG_LNA_PE_A1_POL FIELD32(0x00004000)
  875. #define TX_PIN_CFG_LNA_PE_G1_POL FIELD32(0x00008000)
  876. #define TX_PIN_CFG_RFTR_EN FIELD32(0x00010000)
  877. #define TX_PIN_CFG_RFTR_POL FIELD32(0x00020000)
  878. #define TX_PIN_CFG_TRSW_EN FIELD32(0x00040000)
  879. #define TX_PIN_CFG_TRSW_POL FIELD32(0x00080000)
  880. /*
  881. * TX_BAND_CFG: 0x1 use upper 20MHz, 0x0 use lower 20MHz
  882. */
  883. #define TX_BAND_CFG 0x132c
  884. #define TX_BAND_CFG_HT40_MINUS FIELD32(0x00000001)
  885. #define TX_BAND_CFG_A FIELD32(0x00000002)
  886. #define TX_BAND_CFG_BG FIELD32(0x00000004)
  887. /*
  888. * TX_SW_CFG0:
  889. */
  890. #define TX_SW_CFG0 0x1330
  891. /*
  892. * TX_SW_CFG1:
  893. */
  894. #define TX_SW_CFG1 0x1334
  895. /*
  896. * TX_SW_CFG2:
  897. */
  898. #define TX_SW_CFG2 0x1338
  899. /*
  900. * TXOP_THRES_CFG:
  901. */
  902. #define TXOP_THRES_CFG 0x133c
  903. /*
  904. * TXOP_CTRL_CFG:
  905. * TIMEOUT_TRUN_EN: Enable/Disable TXOP timeout truncation
  906. * AC_TRUN_EN: Enable/Disable truncation for AC change
  907. * TXRATEGRP_TRUN_EN: Enable/Disable truncation for TX rate group change
  908. * USER_MODE_TRUN_EN: Enable/Disable truncation for user TXOP mode
  909. * MIMO_PS_TRUN_EN: Enable/Disable truncation for MIMO PS RTS/CTS
  910. * RESERVED_TRUN_EN: Reserved
  911. * LSIG_TXOP_EN: Enable/Disable L-SIG TXOP protection
  912. * EXT_CCA_EN: Enable/Disable extension channel CCA reference (Defer 40Mhz
  913. * transmissions if extension CCA is clear).
  914. * EXT_CCA_DLY: Extension CCA signal delay time (unit: us)
  915. * EXT_CWMIN: CwMin for extension channel backoff
  916. * 0: Disabled
  917. *
  918. */
  919. #define TXOP_CTRL_CFG 0x1340
  920. #define TXOP_CTRL_CFG_TIMEOUT_TRUN_EN FIELD32(0x00000001)
  921. #define TXOP_CTRL_CFG_AC_TRUN_EN FIELD32(0x00000002)
  922. #define TXOP_CTRL_CFG_TXRATEGRP_TRUN_EN FIELD32(0x00000004)
  923. #define TXOP_CTRL_CFG_USER_MODE_TRUN_EN FIELD32(0x00000008)
  924. #define TXOP_CTRL_CFG_MIMO_PS_TRUN_EN FIELD32(0x00000010)
  925. #define TXOP_CTRL_CFG_RESERVED_TRUN_EN FIELD32(0x00000020)
  926. #define TXOP_CTRL_CFG_LSIG_TXOP_EN FIELD32(0x00000040)
  927. #define TXOP_CTRL_CFG_EXT_CCA_EN FIELD32(0x00000080)
  928. #define TXOP_CTRL_CFG_EXT_CCA_DLY FIELD32(0x0000ff00)
  929. #define TXOP_CTRL_CFG_EXT_CWMIN FIELD32(0x000f0000)
  930. /*
  931. * TX_RTS_CFG:
  932. * RTS_THRES: unit:byte
  933. * RTS_FBK_EN: enable rts rate fallback
  934. */
  935. #define TX_RTS_CFG 0x1344
  936. #define TX_RTS_CFG_AUTO_RTS_RETRY_LIMIT FIELD32(0x000000ff)
  937. #define TX_RTS_CFG_RTS_THRES FIELD32(0x00ffff00)
  938. #define TX_RTS_CFG_RTS_FBK_EN FIELD32(0x01000000)
  939. /*
  940. * TX_TIMEOUT_CFG:
  941. * MPDU_LIFETIME: expiration time = 2^(9+MPDU LIFE TIME) us
  942. * RX_ACK_TIMEOUT: unit:slot. Used for TX procedure
  943. * TX_OP_TIMEOUT: TXOP timeout value for TXOP truncation.
  944. * it is recommended that:
  945. * (SLOT_TIME) > (TX_OP_TIMEOUT) > (RX_ACK_TIMEOUT)
  946. */
  947. #define TX_TIMEOUT_CFG 0x1348
  948. #define TX_TIMEOUT_CFG_MPDU_LIFETIME FIELD32(0x000000f0)
  949. #define TX_TIMEOUT_CFG_RX_ACK_TIMEOUT FIELD32(0x0000ff00)
  950. #define TX_TIMEOUT_CFG_TX_OP_TIMEOUT FIELD32(0x00ff0000)
  951. /*
  952. * TX_RTY_CFG:
  953. * SHORT_RTY_LIMIT: short retry limit
  954. * LONG_RTY_LIMIT: long retry limit
  955. * LONG_RTY_THRE: Long retry threshoold
  956. * NON_AGG_RTY_MODE: Non-Aggregate MPDU retry mode
  957. * 0:expired by retry limit, 1: expired by mpdu life timer
  958. * AGG_RTY_MODE: Aggregate MPDU retry mode
  959. * 0:expired by retry limit, 1: expired by mpdu life timer
  960. * TX_AUTO_FB_ENABLE: Tx retry PHY rate auto fallback enable
  961. */
  962. #define TX_RTY_CFG 0x134c
  963. #define TX_RTY_CFG_SHORT_RTY_LIMIT FIELD32(0x000000ff)
  964. #define TX_RTY_CFG_LONG_RTY_LIMIT FIELD32(0x0000ff00)
  965. #define TX_RTY_CFG_LONG_RTY_THRE FIELD32(0x0fff0000)
  966. #define TX_RTY_CFG_NON_AGG_RTY_MODE FIELD32(0x10000000)
  967. #define TX_RTY_CFG_AGG_RTY_MODE FIELD32(0x20000000)
  968. #define TX_RTY_CFG_TX_AUTO_FB_ENABLE FIELD32(0x40000000)
  969. /*
  970. * TX_LINK_CFG:
  971. * REMOTE_MFB_LIFETIME: remote MFB life time. unit: 32us
  972. * MFB_ENABLE: TX apply remote MFB 1:enable
  973. * REMOTE_UMFS_ENABLE: remote unsolicit MFB enable
  974. * 0: not apply remote remote unsolicit (MFS=7)
  975. * TX_MRQ_EN: MCS request TX enable
  976. * TX_RDG_EN: RDG TX enable
  977. * TX_CF_ACK_EN: Piggyback CF-ACK enable
  978. * REMOTE_MFB: remote MCS feedback
  979. * REMOTE_MFS: remote MCS feedback sequence number
  980. */
  981. #define TX_LINK_CFG 0x1350
  982. #define TX_LINK_CFG_REMOTE_MFB_LIFETIME FIELD32(0x000000ff)
  983. #define TX_LINK_CFG_MFB_ENABLE FIELD32(0x00000100)
  984. #define TX_LINK_CFG_REMOTE_UMFS_ENABLE FIELD32(0x00000200)
  985. #define TX_LINK_CFG_TX_MRQ_EN FIELD32(0x00000400)
  986. #define TX_LINK_CFG_TX_RDG_EN FIELD32(0x00000800)
  987. #define TX_LINK_CFG_TX_CF_ACK_EN FIELD32(0x00001000)
  988. #define TX_LINK_CFG_REMOTE_MFB FIELD32(0x00ff0000)
  989. #define TX_LINK_CFG_REMOTE_MFS FIELD32(0xff000000)
  990. /*
  991. * HT_FBK_CFG0:
  992. */
  993. #define HT_FBK_CFG0 0x1354
  994. #define HT_FBK_CFG0_HTMCS0FBK FIELD32(0x0000000f)
  995. #define HT_FBK_CFG0_HTMCS1FBK FIELD32(0x000000f0)
  996. #define HT_FBK_CFG0_HTMCS2FBK FIELD32(0x00000f00)
  997. #define HT_FBK_CFG0_HTMCS3FBK FIELD32(0x0000f000)
  998. #define HT_FBK_CFG0_HTMCS4FBK FIELD32(0x000f0000)
  999. #define HT_FBK_CFG0_HTMCS5FBK FIELD32(0x00f00000)
  1000. #define HT_FBK_CFG0_HTMCS6FBK FIELD32(0x0f000000)
  1001. #define HT_FBK_CFG0_HTMCS7FBK FIELD32(0xf0000000)
  1002. /*
  1003. * HT_FBK_CFG1:
  1004. */
  1005. #define HT_FBK_CFG1 0x1358
  1006. #define HT_FBK_CFG1_HTMCS8FBK FIELD32(0x0000000f)
  1007. #define HT_FBK_CFG1_HTMCS9FBK FIELD32(0x000000f0)
  1008. #define HT_FBK_CFG1_HTMCS10FBK FIELD32(0x00000f00)
  1009. #define HT_FBK_CFG1_HTMCS11FBK FIELD32(0x0000f000)
  1010. #define HT_FBK_CFG1_HTMCS12FBK FIELD32(0x000f0000)
  1011. #define HT_FBK_CFG1_HTMCS13FBK FIELD32(0x00f00000)
  1012. #define HT_FBK_CFG1_HTMCS14FBK FIELD32(0x0f000000)
  1013. #define HT_FBK_CFG1_HTMCS15FBK FIELD32(0xf0000000)
  1014. /*
  1015. * LG_FBK_CFG0:
  1016. */
  1017. #define LG_FBK_CFG0 0x135c
  1018. #define LG_FBK_CFG0_OFDMMCS0FBK FIELD32(0x0000000f)
  1019. #define LG_FBK_CFG0_OFDMMCS1FBK FIELD32(0x000000f0)
  1020. #define LG_FBK_CFG0_OFDMMCS2FBK FIELD32(0x00000f00)
  1021. #define LG_FBK_CFG0_OFDMMCS3FBK FIELD32(0x0000f000)
  1022. #define LG_FBK_CFG0_OFDMMCS4FBK FIELD32(0x000f0000)
  1023. #define LG_FBK_CFG0_OFDMMCS5FBK FIELD32(0x00f00000)
  1024. #define LG_FBK_CFG0_OFDMMCS6FBK FIELD32(0x0f000000)
  1025. #define LG_FBK_CFG0_OFDMMCS7FBK FIELD32(0xf0000000)
  1026. /*
  1027. * LG_FBK_CFG1:
  1028. */
  1029. #define LG_FBK_CFG1 0x1360
  1030. #define LG_FBK_CFG0_CCKMCS0FBK FIELD32(0x0000000f)
  1031. #define LG_FBK_CFG0_CCKMCS1FBK FIELD32(0x000000f0)
  1032. #define LG_FBK_CFG0_CCKMCS2FBK FIELD32(0x00000f00)
  1033. #define LG_FBK_CFG0_CCKMCS3FBK FIELD32(0x0000f000)
  1034. /*
  1035. * CCK_PROT_CFG: CCK Protection
  1036. * PROTECT_RATE: Protection control frame rate for CCK TX(RTS/CTS/CFEnd)
  1037. * PROTECT_CTRL: Protection control frame type for CCK TX
  1038. * 0:none, 1:RTS/CTS, 2:CTS-to-self
  1039. * PROTECT_NAV_SHORT: TXOP protection type for CCK TX with short NAV
  1040. * PROTECT_NAV_LONG: TXOP protection type for CCK TX with long NAV
  1041. * TX_OP_ALLOW_CCK: CCK TXOP allowance, 0:disallow
  1042. * TX_OP_ALLOW_OFDM: CCK TXOP allowance, 0:disallow
  1043. * TX_OP_ALLOW_MM20: CCK TXOP allowance, 0:disallow
  1044. * TX_OP_ALLOW_MM40: CCK TXOP allowance, 0:disallow
  1045. * TX_OP_ALLOW_GF20: CCK TXOP allowance, 0:disallow
  1046. * TX_OP_ALLOW_GF40: CCK TXOP allowance, 0:disallow
  1047. * RTS_TH_EN: RTS threshold enable on CCK TX
  1048. */
  1049. #define CCK_PROT_CFG 0x1364
  1050. #define CCK_PROT_CFG_PROTECT_RATE FIELD32(0x0000ffff)
  1051. #define CCK_PROT_CFG_PROTECT_CTRL FIELD32(0x00030000)
  1052. #define CCK_PROT_CFG_PROTECT_NAV_SHORT FIELD32(0x00040000)
  1053. #define CCK_PROT_CFG_PROTECT_NAV_LONG FIELD32(0x00080000)
  1054. #define CCK_PROT_CFG_TX_OP_ALLOW_CCK FIELD32(0x00100000)
  1055. #define CCK_PROT_CFG_TX_OP_ALLOW_OFDM FIELD32(0x00200000)
  1056. #define CCK_PROT_CFG_TX_OP_ALLOW_MM20 FIELD32(0x00400000)
  1057. #define CCK_PROT_CFG_TX_OP_ALLOW_MM40 FIELD32(0x00800000)
  1058. #define CCK_PROT_CFG_TX_OP_ALLOW_GF20 FIELD32(0x01000000)
  1059. #define CCK_PROT_CFG_TX_OP_ALLOW_GF40 FIELD32(0x02000000)
  1060. #define CCK_PROT_CFG_RTS_TH_EN FIELD32(0x04000000)
  1061. /*
  1062. * OFDM_PROT_CFG: OFDM Protection
  1063. */
  1064. #define OFDM_PROT_CFG 0x1368
  1065. #define OFDM_PROT_CFG_PROTECT_RATE FIELD32(0x0000ffff)
  1066. #define OFDM_PROT_CFG_PROTECT_CTRL FIELD32(0x00030000)
  1067. #define OFDM_PROT_CFG_PROTECT_NAV_SHORT FIELD32(0x00040000)
  1068. #define OFDM_PROT_CFG_PROTECT_NAV_LONG FIELD32(0x00080000)
  1069. #define OFDM_PROT_CFG_TX_OP_ALLOW_CCK FIELD32(0x00100000)
  1070. #define OFDM_PROT_CFG_TX_OP_ALLOW_OFDM FIELD32(0x00200000)
  1071. #define OFDM_PROT_CFG_TX_OP_ALLOW_MM20 FIELD32(0x00400000)
  1072. #define OFDM_PROT_CFG_TX_OP_ALLOW_MM40 FIELD32(0x00800000)
  1073. #define OFDM_PROT_CFG_TX_OP_ALLOW_GF20 FIELD32(0x01000000)
  1074. #define OFDM_PROT_CFG_TX_OP_ALLOW_GF40 FIELD32(0x02000000)
  1075. #define OFDM_PROT_CFG_RTS_TH_EN FIELD32(0x04000000)
  1076. /*
  1077. * MM20_PROT_CFG: MM20 Protection
  1078. */
  1079. #define MM20_PROT_CFG 0x136c
  1080. #define MM20_PROT_CFG_PROTECT_RATE FIELD32(0x0000ffff)
  1081. #define MM20_PROT_CFG_PROTECT_CTRL FIELD32(0x00030000)
  1082. #define MM20_PROT_CFG_PROTECT_NAV_SHORT FIELD32(0x00040000)
  1083. #define MM20_PROT_CFG_PROTECT_NAV_LONG FIELD32(0x00080000)
  1084. #define MM20_PROT_CFG_TX_OP_ALLOW_CCK FIELD32(0x00100000)
  1085. #define MM20_PROT_CFG_TX_OP_ALLOW_OFDM FIELD32(0x00200000)
  1086. #define MM20_PROT_CFG_TX_OP_ALLOW_MM20 FIELD32(0x00400000)
  1087. #define MM20_PROT_CFG_TX_OP_ALLOW_MM40 FIELD32(0x00800000)
  1088. #define MM20_PROT_CFG_TX_OP_ALLOW_GF20 FIELD32(0x01000000)
  1089. #define MM20_PROT_CFG_TX_OP_ALLOW_GF40 FIELD32(0x02000000)
  1090. #define MM20_PROT_CFG_RTS_TH_EN FIELD32(0x04000000)
  1091. /*
  1092. * MM40_PROT_CFG: MM40 Protection
  1093. */
  1094. #define MM40_PROT_CFG 0x1370
  1095. #define MM40_PROT_CFG_PROTECT_RATE FIELD32(0x0000ffff)
  1096. #define MM40_PROT_CFG_PROTECT_CTRL FIELD32(0x00030000)
  1097. #define MM40_PROT_CFG_PROTECT_NAV_SHORT FIELD32(0x00040000)
  1098. #define MM40_PROT_CFG_PROTECT_NAV_LONG FIELD32(0x00080000)
  1099. #define MM40_PROT_CFG_TX_OP_ALLOW_CCK FIELD32(0x00100000)
  1100. #define MM40_PROT_CFG_TX_OP_ALLOW_OFDM FIELD32(0x00200000)
  1101. #define MM40_PROT_CFG_TX_OP_ALLOW_MM20 FIELD32(0x00400000)
  1102. #define MM40_PROT_CFG_TX_OP_ALLOW_MM40 FIELD32(0x00800000)
  1103. #define MM40_PROT_CFG_TX_OP_ALLOW_GF20 FIELD32(0x01000000)
  1104. #define MM40_PROT_CFG_TX_OP_ALLOW_GF40 FIELD32(0x02000000)
  1105. #define MM40_PROT_CFG_RTS_TH_EN FIELD32(0x04000000)
  1106. /*
  1107. * GF20_PROT_CFG: GF20 Protection
  1108. */
  1109. #define GF20_PROT_CFG 0x1374
  1110. #define GF20_PROT_CFG_PROTECT_RATE FIELD32(0x0000ffff)
  1111. #define GF20_PROT_CFG_PROTECT_CTRL FIELD32(0x00030000)
  1112. #define GF20_PROT_CFG_PROTECT_NAV_SHORT FIELD32(0x00040000)
  1113. #define GF20_PROT_CFG_PROTECT_NAV_LONG FIELD32(0x00080000)
  1114. #define GF20_PROT_CFG_TX_OP_ALLOW_CCK FIELD32(0x00100000)
  1115. #define GF20_PROT_CFG_TX_OP_ALLOW_OFDM FIELD32(0x00200000)
  1116. #define GF20_PROT_CFG_TX_OP_ALLOW_MM20 FIELD32(0x00400000)
  1117. #define GF20_PROT_CFG_TX_OP_ALLOW_MM40 FIELD32(0x00800000)
  1118. #define GF20_PROT_CFG_TX_OP_ALLOW_GF20 FIELD32(0x01000000)
  1119. #define GF20_PROT_CFG_TX_OP_ALLOW_GF40 FIELD32(0x02000000)
  1120. #define GF20_PROT_CFG_RTS_TH_EN FIELD32(0x04000000)
  1121. /*
  1122. * GF40_PROT_CFG: GF40 Protection
  1123. */
  1124. #define GF40_PROT_CFG 0x1378
  1125. #define GF40_PROT_CFG_PROTECT_RATE FIELD32(0x0000ffff)
  1126. #define GF40_PROT_CFG_PROTECT_CTRL FIELD32(0x00030000)
  1127. #define GF40_PROT_CFG_PROTECT_NAV_SHORT FIELD32(0x00040000)
  1128. #define GF40_PROT_CFG_PROTECT_NAV_LONG FIELD32(0x00080000)
  1129. #define GF40_PROT_CFG_TX_OP_ALLOW_CCK FIELD32(0x00100000)
  1130. #define GF40_PROT_CFG_TX_OP_ALLOW_OFDM FIELD32(0x00200000)
  1131. #define GF40_PROT_CFG_TX_OP_ALLOW_MM20 FIELD32(0x00400000)
  1132. #define GF40_PROT_CFG_TX_OP_ALLOW_MM40 FIELD32(0x00800000)
  1133. #define GF40_PROT_CFG_TX_OP_ALLOW_GF20 FIELD32(0x01000000)
  1134. #define GF40_PROT_CFG_TX_OP_ALLOW_GF40 FIELD32(0x02000000)
  1135. #define GF40_PROT_CFG_RTS_TH_EN FIELD32(0x04000000)
  1136. /*
  1137. * EXP_CTS_TIME:
  1138. */
  1139. #define EXP_CTS_TIME 0x137c
  1140. /*
  1141. * EXP_ACK_TIME:
  1142. */
  1143. #define EXP_ACK_TIME 0x1380
  1144. /*
  1145. * RX_FILTER_CFG: RX configuration register.
  1146. */
  1147. #define RX_FILTER_CFG 0x1400
  1148. #define RX_FILTER_CFG_DROP_CRC_ERROR FIELD32(0x00000001)
  1149. #define RX_FILTER_CFG_DROP_PHY_ERROR FIELD32(0x00000002)
  1150. #define RX_FILTER_CFG_DROP_NOT_TO_ME FIELD32(0x00000004)
  1151. #define RX_FILTER_CFG_DROP_NOT_MY_BSSD FIELD32(0x00000008)
  1152. #define RX_FILTER_CFG_DROP_VER_ERROR FIELD32(0x00000010)
  1153. #define RX_FILTER_CFG_DROP_MULTICAST FIELD32(0x00000020)
  1154. #define RX_FILTER_CFG_DROP_BROADCAST FIELD32(0x00000040)
  1155. #define RX_FILTER_CFG_DROP_DUPLICATE FIELD32(0x00000080)
  1156. #define RX_FILTER_CFG_DROP_CF_END_ACK FIELD32(0x00000100)
  1157. #define RX_FILTER_CFG_DROP_CF_END FIELD32(0x00000200)
  1158. #define RX_FILTER_CFG_DROP_ACK FIELD32(0x00000400)
  1159. #define RX_FILTER_CFG_DROP_CTS FIELD32(0x00000800)
  1160. #define RX_FILTER_CFG_DROP_RTS FIELD32(0x00001000)
  1161. #define RX_FILTER_CFG_DROP_PSPOLL FIELD32(0x00002000)
  1162. #define RX_FILTER_CFG_DROP_BA FIELD32(0x00004000)
  1163. #define RX_FILTER_CFG_DROP_BAR FIELD32(0x00008000)
  1164. #define RX_FILTER_CFG_DROP_CNTL FIELD32(0x00010000)
  1165. /*
  1166. * AUTO_RSP_CFG:
  1167. * AUTORESPONDER: 0: disable, 1: enable
  1168. * BAC_ACK_POLICY: 0:long, 1:short preamble
  1169. * CTS_40_MMODE: Response CTS 40MHz duplicate mode
  1170. * CTS_40_MREF: Response CTS 40MHz duplicate mode
  1171. * AR_PREAMBLE: Auto responder preamble 0:long, 1:short preamble
  1172. * DUAL_CTS_EN: Power bit value in control frame
  1173. * ACK_CTS_PSM_BIT:Power bit value in control frame
  1174. */
  1175. #define AUTO_RSP_CFG 0x1404
  1176. #define AUTO_RSP_CFG_AUTORESPONDER FIELD32(0x00000001)
  1177. #define AUTO_RSP_CFG_BAC_ACK_POLICY FIELD32(0x00000002)
  1178. #define AUTO_RSP_CFG_CTS_40_MMODE FIELD32(0x00000004)
  1179. #define AUTO_RSP_CFG_CTS_40_MREF FIELD32(0x00000008)
  1180. #define AUTO_RSP_CFG_AR_PREAMBLE FIELD32(0x00000010)
  1181. #define AUTO_RSP_CFG_DUAL_CTS_EN FIELD32(0x00000040)
  1182. #define AUTO_RSP_CFG_ACK_CTS_PSM_BIT FIELD32(0x00000080)
  1183. /*
  1184. * LEGACY_BASIC_RATE:
  1185. */
  1186. #define LEGACY_BASIC_RATE 0x1408
  1187. /*
  1188. * HT_BASIC_RATE:
  1189. */
  1190. #define HT_BASIC_RATE 0x140c
  1191. /*
  1192. * HT_CTRL_CFG:
  1193. */
  1194. #define HT_CTRL_CFG 0x1410
  1195. /*
  1196. * SIFS_COST_CFG:
  1197. */
  1198. #define SIFS_COST_CFG 0x1414
  1199. /*
  1200. * RX_PARSER_CFG:
  1201. * Set NAV for all received frames
  1202. */
  1203. #define RX_PARSER_CFG 0x1418
  1204. /*
  1205. * TX_SEC_CNT0:
  1206. */
  1207. #define TX_SEC_CNT0 0x1500
  1208. /*
  1209. * RX_SEC_CNT0:
  1210. */
  1211. #define RX_SEC_CNT0 0x1504
  1212. /*
  1213. * CCMP_FC_MUTE:
  1214. */
  1215. #define CCMP_FC_MUTE 0x1508
  1216. /*
  1217. * TXOP_HLDR_ADDR0:
  1218. */
  1219. #define TXOP_HLDR_ADDR0 0x1600
  1220. /*
  1221. * TXOP_HLDR_ADDR1:
  1222. */
  1223. #define TXOP_HLDR_ADDR1 0x1604
  1224. /*
  1225. * TXOP_HLDR_ET:
  1226. */
  1227. #define TXOP_HLDR_ET 0x1608
  1228. /*
  1229. * QOS_CFPOLL_RA_DW0:
  1230. */
  1231. #define QOS_CFPOLL_RA_DW0 0x160c
  1232. /*
  1233. * QOS_CFPOLL_RA_DW1:
  1234. */
  1235. #define QOS_CFPOLL_RA_DW1 0x1610
  1236. /*
  1237. * QOS_CFPOLL_QC:
  1238. */
  1239. #define QOS_CFPOLL_QC 0x1614
  1240. /*
  1241. * RX_STA_CNT0: RX PLCP error count & RX CRC error count
  1242. */
  1243. #define RX_STA_CNT0 0x1700
  1244. #define RX_STA_CNT0_CRC_ERR FIELD32(0x0000ffff)
  1245. #define RX_STA_CNT0_PHY_ERR FIELD32(0xffff0000)
  1246. /*
  1247. * RX_STA_CNT1: RX False CCA count & RX LONG frame count
  1248. */
  1249. #define RX_STA_CNT1 0x1704
  1250. #define RX_STA_CNT1_FALSE_CCA FIELD32(0x0000ffff)
  1251. #define RX_STA_CNT1_PLCP_ERR FIELD32(0xffff0000)
  1252. /*
  1253. * RX_STA_CNT2:
  1254. */
  1255. #define RX_STA_CNT2 0x1708
  1256. #define RX_STA_CNT2_RX_DUPLI_COUNT FIELD32(0x0000ffff)
  1257. #define RX_STA_CNT2_RX_FIFO_OVERFLOW FIELD32(0xffff0000)
  1258. /*
  1259. * TX_STA_CNT0: TX Beacon count
  1260. */
  1261. #define TX_STA_CNT0 0x170c
  1262. #define TX_STA_CNT0_TX_FAIL_COUNT FIELD32(0x0000ffff)
  1263. #define TX_STA_CNT0_TX_BEACON_COUNT FIELD32(0xffff0000)
  1264. /*
  1265. * TX_STA_CNT1: TX tx count
  1266. */
  1267. #define TX_STA_CNT1 0x1710
  1268. #define TX_STA_CNT1_TX_SUCCESS FIELD32(0x0000ffff)
  1269. #define TX_STA_CNT1_TX_RETRANSMIT FIELD32(0xffff0000)
  1270. /*
  1271. * TX_STA_CNT2: TX tx count
  1272. */
  1273. #define TX_STA_CNT2 0x1714
  1274. #define TX_STA_CNT2_TX_ZERO_LEN_COUNT FIELD32(0x0000ffff)
  1275. #define TX_STA_CNT2_TX_UNDER_FLOW_COUNT FIELD32(0xffff0000)
  1276. /*
  1277. * TX_STA_FIFO: TX Result for specific PID status fifo register.
  1278. *
  1279. * This register is implemented as FIFO with 16 entries in the HW. Each
  1280. * register read fetches the next tx result. If the FIFO is full because
  1281. * it wasn't read fast enough after the according interrupt (TX_FIFO_STATUS)
  1282. * triggered, the hw seems to simply drop further tx results.
  1283. *
  1284. * VALID: 1: this tx result is valid
  1285. * 0: no valid tx result -> driver should stop reading
  1286. * PID_TYPE: The PID latched from the PID field in the TXWI, can be used
  1287. * to match a frame with its tx result (even though the PID is
  1288. * only 4 bits wide).
  1289. * PID_QUEUE: Part of PID_TYPE, this is the queue index number (0-3)
  1290. * PID_ENTRY: Part of PID_TYPE, this is the queue entry index number (1-3)
  1291. * This identification number is calculated by ((idx % 3) + 1).
  1292. * TX_SUCCESS: Indicates tx success (1) or failure (0)
  1293. * TX_AGGRE: Indicates if the frame was part of an aggregate (1) or not (0)
  1294. * TX_ACK_REQUIRED: Indicates if the frame needed to get ack'ed (1) or not (0)
  1295. * WCID: The wireless client ID.
  1296. * MCS: The tx rate used during the last transmission of this frame, be it
  1297. * successful or not.
  1298. * PHYMODE: The phymode used for the transmission.
  1299. */
  1300. #define TX_STA_FIFO 0x1718
  1301. #define TX_STA_FIFO_VALID FIELD32(0x00000001)
  1302. #define TX_STA_FIFO_PID_TYPE FIELD32(0x0000001e)
  1303. #define TX_STA_FIFO_PID_QUEUE FIELD32(0x00000006)
  1304. #define TX_STA_FIFO_PID_ENTRY FIELD32(0x00000018)
  1305. #define TX_STA_FIFO_TX_SUCCESS FIELD32(0x00000020)
  1306. #define TX_STA_FIFO_TX_AGGRE FIELD32(0x00000040)
  1307. #define TX_STA_FIFO_TX_ACK_REQUIRED FIELD32(0x00000080)
  1308. #define TX_STA_FIFO_WCID FIELD32(0x0000ff00)
  1309. #define TX_STA_FIFO_SUCCESS_RATE FIELD32(0xffff0000)
  1310. #define TX_STA_FIFO_MCS FIELD32(0x007f0000)
  1311. #define TX_STA_FIFO_PHYMODE FIELD32(0xc0000000)
  1312. /*
  1313. * TX_AGG_CNT: Debug counter
  1314. */
  1315. #define TX_AGG_CNT 0x171c
  1316. #define TX_AGG_CNT_NON_AGG_TX_COUNT FIELD32(0x0000ffff)
  1317. #define TX_AGG_CNT_AGG_TX_COUNT FIELD32(0xffff0000)
  1318. /*
  1319. * TX_AGG_CNT0:
  1320. */
  1321. #define TX_AGG_CNT0 0x1720
  1322. #define TX_AGG_CNT0_AGG_SIZE_1_COUNT FIELD32(0x0000ffff)
  1323. #define TX_AGG_CNT0_AGG_SIZE_2_COUNT FIELD32(0xffff0000)
  1324. /*
  1325. * TX_AGG_CNT1:
  1326. */
  1327. #define TX_AGG_CNT1 0x1724
  1328. #define TX_AGG_CNT1_AGG_SIZE_3_COUNT FIELD32(0x0000ffff)
  1329. #define TX_AGG_CNT1_AGG_SIZE_4_COUNT FIELD32(0xffff0000)
  1330. /*
  1331. * TX_AGG_CNT2:
  1332. */
  1333. #define TX_AGG_CNT2 0x1728
  1334. #define TX_AGG_CNT2_AGG_SIZE_5_COUNT FIELD32(0x0000ffff)
  1335. #define TX_AGG_CNT2_AGG_SIZE_6_COUNT FIELD32(0xffff0000)
  1336. /*
  1337. * TX_AGG_CNT3:
  1338. */
  1339. #define TX_AGG_CNT3 0x172c
  1340. #define TX_AGG_CNT3_AGG_SIZE_7_COUNT FIELD32(0x0000ffff)
  1341. #define TX_AGG_CNT3_AGG_SIZE_8_COUNT FIELD32(0xffff0000)
  1342. /*
  1343. * TX_AGG_CNT4:
  1344. */
  1345. #define TX_AGG_CNT4 0x1730
  1346. #define TX_AGG_CNT4_AGG_SIZE_9_COUNT FIELD32(0x0000ffff)
  1347. #define TX_AGG_CNT4_AGG_SIZE_10_COUNT FIELD32(0xffff0000)
  1348. /*
  1349. * TX_AGG_CNT5:
  1350. */
  1351. #define TX_AGG_CNT5 0x1734
  1352. #define TX_AGG_CNT5_AGG_SIZE_11_COUNT FIELD32(0x0000ffff)
  1353. #define TX_AGG_CNT5_AGG_SIZE_12_COUNT FIELD32(0xffff0000)
  1354. /*
  1355. * TX_AGG_CNT6:
  1356. */
  1357. #define TX_AGG_CNT6 0x1738
  1358. #define TX_AGG_CNT6_AGG_SIZE_13_COUNT FIELD32(0x0000ffff)
  1359. #define TX_AGG_CNT6_AGG_SIZE_14_COUNT FIELD32(0xffff0000)
  1360. /*
  1361. * TX_AGG_CNT7:
  1362. */
  1363. #define TX_AGG_CNT7 0x173c
  1364. #define TX_AGG_CNT7_AGG_SIZE_15_COUNT FIELD32(0x0000ffff)
  1365. #define TX_AGG_CNT7_AGG_SIZE_16_COUNT FIELD32(0xffff0000)
  1366. /*
  1367. * MPDU_DENSITY_CNT:
  1368. * TX_ZERO_DEL: TX zero length delimiter count
  1369. * RX_ZERO_DEL: RX zero length delimiter count
  1370. */
  1371. #define MPDU_DENSITY_CNT 0x1740
  1372. #define MPDU_DENSITY_CNT_TX_ZERO_DEL FIELD32(0x0000ffff)
  1373. #define MPDU_DENSITY_CNT_RX_ZERO_DEL FIELD32(0xffff0000)
  1374. /*
  1375. * Security key table memory.
  1376. *
  1377. * The pairwise key table shares some memory with the beacon frame
  1378. * buffers 6 and 7. That basically means that when beacon 6 & 7
  1379. * are used we should only use the reduced pairwise key table which
  1380. * has a maximum of 222 entries.
  1381. *
  1382. * ---------------------------------------------
  1383. * |0x4000 | Pairwise Key | Reduced Pairwise |
  1384. * | | Table | Key Table |
  1385. * | | Size: 256 * 32 | Size: 222 * 32 |
  1386. * |0x5BC0 | |-------------------
  1387. * | | | Beacon 6 |
  1388. * |0x5DC0 | |-------------------
  1389. * | | | Beacon 7 |
  1390. * |0x5FC0 | |-------------------
  1391. * |0x5FFF | |
  1392. * --------------------------
  1393. *
  1394. * MAC_WCID_BASE: 8-bytes (use only 6 bytes) * 256 entry
  1395. * PAIRWISE_KEY_TABLE_BASE: 32-byte * 256 entry
  1396. * MAC_IVEIV_TABLE_BASE: 8-byte * 256-entry
  1397. * MAC_WCID_ATTRIBUTE_BASE: 4-byte * 256-entry
  1398. * SHARED_KEY_TABLE_BASE: 32-byte * 16-entry
  1399. * SHARED_KEY_MODE_BASE: 4-byte * 16-entry
  1400. */
  1401. #define MAC_WCID_BASE 0x1800
  1402. #define PAIRWISE_KEY_TABLE_BASE 0x4000
  1403. #define MAC_IVEIV_TABLE_BASE 0x6000
  1404. #define MAC_WCID_ATTRIBUTE_BASE 0x6800
  1405. #define SHARED_KEY_TABLE_BASE 0x6c00
  1406. #define SHARED_KEY_MODE_BASE 0x7000
  1407. #define MAC_WCID_ENTRY(__idx) \
  1408. (MAC_WCID_BASE + ((__idx) * sizeof(struct mac_wcid_entry)))
  1409. #define PAIRWISE_KEY_ENTRY(__idx) \
  1410. (PAIRWISE_KEY_TABLE_BASE + ((__idx) * sizeof(struct hw_key_entry)))
  1411. #define MAC_IVEIV_ENTRY(__idx) \
  1412. (MAC_IVEIV_TABLE_BASE + ((__idx) * sizeof(struct mac_iveiv_entry)))
  1413. #define MAC_WCID_ATTR_ENTRY(__idx) \
  1414. (MAC_WCID_ATTRIBUTE_BASE + ((__idx) * sizeof(u32)))
  1415. #define SHARED_KEY_ENTRY(__idx) \
  1416. (SHARED_KEY_TABLE_BASE + ((__idx) * sizeof(struct hw_key_entry)))
  1417. #define SHARED_KEY_MODE_ENTRY(__idx) \
  1418. (SHARED_KEY_MODE_BASE + ((__idx) * sizeof(u32)))
  1419. struct mac_wcid_entry {
  1420. u8 mac[6];
  1421. u8 reserved[2];
  1422. } __packed;
  1423. struct hw_key_entry {
  1424. u8 key[16];
  1425. u8 tx_mic[8];
  1426. u8 rx_mic[8];
  1427. } __packed;
  1428. struct mac_iveiv_entry {
  1429. u8 iv[8];
  1430. } __packed;
  1431. /*
  1432. * MAC_WCID_ATTRIBUTE:
  1433. */
  1434. #define MAC_WCID_ATTRIBUTE_KEYTAB FIELD32(0x00000001)
  1435. #define MAC_WCID_ATTRIBUTE_CIPHER FIELD32(0x0000000e)
  1436. #define MAC_WCID_ATTRIBUTE_BSS_IDX FIELD32(0x00000070)
  1437. #define MAC_WCID_ATTRIBUTE_RX_WIUDF FIELD32(0x00000380)
  1438. #define MAC_WCID_ATTRIBUTE_CIPHER_EXT FIELD32(0x00000400)
  1439. #define MAC_WCID_ATTRIBUTE_BSS_IDX_EXT FIELD32(0x00000800)
  1440. #define MAC_WCID_ATTRIBUTE_WAPI_MCBC FIELD32(0x00008000)
  1441. #define MAC_WCID_ATTRIBUTE_WAPI_KEY_IDX FIELD32(0xff000000)
  1442. /*
  1443. * SHARED_KEY_MODE:
  1444. */
  1445. #define SHARED_KEY_MODE_BSS0_KEY0 FIELD32(0x00000007)
  1446. #define SHARED_KEY_MODE_BSS0_KEY1 FIELD32(0x00000070)
  1447. #define SHARED_KEY_MODE_BSS0_KEY2 FIELD32(0x00000700)
  1448. #define SHARED_KEY_MODE_BSS0_KEY3 FIELD32(0x00007000)
  1449. #define SHARED_KEY_MODE_BSS1_KEY0 FIELD32(0x00070000)
  1450. #define SHARED_KEY_MODE_BSS1_KEY1 FIELD32(0x00700000)
  1451. #define SHARED_KEY_MODE_BSS1_KEY2 FIELD32(0x07000000)
  1452. #define SHARED_KEY_MODE_BSS1_KEY3 FIELD32(0x70000000)
  1453. /*
  1454. * HOST-MCU communication
  1455. */
  1456. /*
  1457. * H2M_MAILBOX_CSR: Host-to-MCU Mailbox.
  1458. */
  1459. #define H2M_MAILBOX_CSR 0x7010
  1460. #define H2M_MAILBOX_CSR_ARG0 FIELD32(0x000000ff)
  1461. #define H2M_MAILBOX_CSR_ARG1 FIELD32(0x0000ff00)
  1462. #define H2M_MAILBOX_CSR_CMD_TOKEN FIELD32(0x00ff0000)
  1463. #define H2M_MAILBOX_CSR_OWNER FIELD32(0xff000000)
  1464. /*
  1465. * H2M_MAILBOX_CID:
  1466. */
  1467. #define H2M_MAILBOX_CID 0x7014
  1468. #define H2M_MAILBOX_CID_CMD0 FIELD32(0x000000ff)
  1469. #define H2M_MAILBOX_CID_CMD1 FIELD32(0x0000ff00)
  1470. #define H2M_MAILBOX_CID_CMD2 FIELD32(0x00ff0000)
  1471. #define H2M_MAILBOX_CID_CMD3 FIELD32(0xff000000)
  1472. /*
  1473. * H2M_MAILBOX_STATUS:
  1474. */
  1475. #define H2M_MAILBOX_STATUS 0x701c
  1476. /*
  1477. * H2M_INT_SRC:
  1478. */
  1479. #define H2M_INT_SRC 0x7024
  1480. /*
  1481. * H2M_BBP_AGENT:
  1482. */
  1483. #define H2M_BBP_AGENT 0x7028
  1484. /*
  1485. * MCU_LEDCS: LED control for MCU Mailbox.
  1486. */
  1487. #define MCU_LEDCS_LED_MODE FIELD8(0x1f)
  1488. #define MCU_LEDCS_POLARITY FIELD8(0x01)
  1489. /*
  1490. * HW_CS_CTS_BASE:
  1491. * Carrier-sense CTS frame base address.
  1492. * It's where mac stores carrier-sense frame for carrier-sense function.
  1493. */
  1494. #define HW_CS_CTS_BASE 0x7700
  1495. /*
  1496. * HW_DFS_CTS_BASE:
  1497. * DFS CTS frame base address. It's where mac stores CTS frame for DFS.
  1498. */
  1499. #define HW_DFS_CTS_BASE 0x7780
  1500. /*
  1501. * TXRX control registers - base address 0x3000
  1502. */
  1503. /*
  1504. * TXRX_CSR1:
  1505. * rt2860b UNKNOWN reg use R/O Reg Addr 0x77d0 first..
  1506. */
  1507. #define TXRX_CSR1 0x77d0
  1508. /*
  1509. * HW_DEBUG_SETTING_BASE:
  1510. * since NULL frame won't be that long (256 byte)
  1511. * We steal 16 tail bytes to save debugging settings
  1512. */
  1513. #define HW_DEBUG_SETTING_BASE 0x77f0
  1514. #define HW_DEBUG_SETTING_BASE2 0x7770
  1515. /*
  1516. * HW_BEACON_BASE
  1517. * In order to support maximum 8 MBSS and its maximum length
  1518. * is 512 bytes for each beacon
  1519. * Three section discontinue memory segments will be used.
  1520. * 1. The original region for BCN 0~3
  1521. * 2. Extract memory from FCE table for BCN 4~5
  1522. * 3. Extract memory from Pair-wise key table for BCN 6~7
  1523. * It occupied those memory of wcid 238~253 for BCN 6
  1524. * and wcid 222~237 for BCN 7 (see Security key table memory
  1525. * for more info).
  1526. *
  1527. * IMPORTANT NOTE: Not sure why legacy driver does this,
  1528. * but HW_BEACON_BASE7 is 0x0200 bytes below HW_BEACON_BASE6.
  1529. */
  1530. #define HW_BEACON_BASE0 0x7800
  1531. #define HW_BEACON_BASE1 0x7a00
  1532. #define HW_BEACON_BASE2 0x7c00
  1533. #define HW_BEACON_BASE3 0x7e00
  1534. #define HW_BEACON_BASE4 0x7200
  1535. #define HW_BEACON_BASE5 0x7400
  1536. #define HW_BEACON_BASE6 0x5dc0
  1537. #define HW_BEACON_BASE7 0x5bc0
  1538. #define HW_BEACON_OFFSET(__index) \
  1539. (((__index) < 4) ? (HW_BEACON_BASE0 + (__index * 0x0200)) : \
  1540. (((__index) < 6) ? (HW_BEACON_BASE4 + ((__index - 4) * 0x0200)) : \
  1541. (HW_BEACON_BASE6 - ((__index - 6) * 0x0200))))
  1542. /*
  1543. * BBP registers.
  1544. * The wordsize of the BBP is 8 bits.
  1545. */
  1546. /*
  1547. * BBP 1: TX Antenna & Power Control
  1548. * POWER_CTRL:
  1549. * 0 - normal,
  1550. * 1 - drop tx power by 6dBm,
  1551. * 2 - drop tx power by 12dBm,
  1552. * 3 - increase tx power by 6dBm
  1553. */
  1554. #define BBP1_TX_POWER_CTRL FIELD8(0x07)
  1555. #define BBP1_TX_ANTENNA FIELD8(0x18)
  1556. /*
  1557. * BBP 3: RX Antenna
  1558. */
  1559. #define BBP3_RX_ANTENNA FIELD8(0x18)
  1560. #define BBP3_HT40_MINUS FIELD8(0x20)
  1561. /*
  1562. * BBP 4: Bandwidth
  1563. */
  1564. #define BBP4_TX_BF FIELD8(0x01)
  1565. #define BBP4_BANDWIDTH FIELD8(0x18)
  1566. /*
  1567. * BBP 138: Unknown
  1568. */
  1569. #define BBP138_RX_ADC1 FIELD8(0x02)
  1570. #define BBP138_RX_ADC2 FIELD8(0x04)
  1571. #define BBP138_TX_DAC1 FIELD8(0x20)
  1572. #define BBP138_TX_DAC2 FIELD8(0x40)
  1573. /*
  1574. * RFCSR registers
  1575. * The wordsize of the RFCSR is 8 bits.
  1576. */
  1577. /*
  1578. * RFCSR 1:
  1579. */
  1580. #define RFCSR1_RF_BLOCK_EN FIELD8(0x01)
  1581. #define RFCSR1_RX0_PD FIELD8(0x04)
  1582. #define RFCSR1_TX0_PD FIELD8(0x08)
  1583. #define RFCSR1_RX1_PD FIELD8(0x10)
  1584. #define RFCSR1_TX1_PD FIELD8(0x20)
  1585. /*
  1586. * RFCSR 6:
  1587. */
  1588. #define RFCSR6_R1 FIELD8(0x03)
  1589. #define RFCSR6_R2 FIELD8(0x40)
  1590. /*
  1591. * RFCSR 7:
  1592. */
  1593. #define RFCSR7_RF_TUNING FIELD8(0x01)
  1594. /*
  1595. * RFCSR 12:
  1596. */
  1597. #define RFCSR12_TX_POWER FIELD8(0x1f)
  1598. /*
  1599. * RFCSR 13:
  1600. */
  1601. #define RFCSR13_TX_POWER FIELD8(0x1f)
  1602. /*
  1603. * RFCSR 15:
  1604. */
  1605. #define RFCSR15_TX_LO2_EN FIELD8(0x08)
  1606. /*
  1607. * RFCSR 17:
  1608. */
  1609. #define RFCSR17_TXMIXER_GAIN FIELD8(0x07)
  1610. #define RFCSR17_TX_LO1_EN FIELD8(0x08)
  1611. #define RFCSR17_R FIELD8(0x20)
  1612. /*
  1613. * RFCSR 20:
  1614. */
  1615. #define RFCSR20_RX_LO1_EN FIELD8(0x08)
  1616. /*
  1617. * RFCSR 21:
  1618. */
  1619. #define RFCSR21_RX_LO2_EN FIELD8(0x08)
  1620. /*
  1621. * RFCSR 22:
  1622. */
  1623. #define RFCSR22_BASEBAND_LOOPBACK FIELD8(0x01)
  1624. /*
  1625. * RFCSR 23:
  1626. */
  1627. #define RFCSR23_FREQ_OFFSET FIELD8(0x7f)
  1628. /*
  1629. * RFCSR 27:
  1630. */
  1631. #define RFCSR27_R1 FIELD8(0x03)
  1632. #define RFCSR27_R2 FIELD8(0x04)
  1633. #define RFCSR27_R3 FIELD8(0x30)
  1634. #define RFCSR27_R4 FIELD8(0x40)
  1635. /*
  1636. * RFCSR 30:
  1637. */
  1638. #define RFCSR30_RF_CALIBRATION FIELD8(0x80)
  1639. /*
  1640. * RFCSR 31:
  1641. */
  1642. #define RFCSR31_RX_AGC_FC FIELD8(0x1f)
  1643. #define RFCSR31_RX_H20M FIELD8(0x20)
  1644. /*
  1645. * RF registers
  1646. */
  1647. /*
  1648. * RF 2
  1649. */
  1650. #define RF2_ANTENNA_RX2 FIELD32(0x00000040)
  1651. #define RF2_ANTENNA_TX1 FIELD32(0x00004000)
  1652. #define RF2_ANTENNA_RX1 FIELD32(0x00020000)
  1653. /*
  1654. * RF 3
  1655. */
  1656. #define RF3_TXPOWER_G FIELD32(0x00003e00)
  1657. #define RF3_TXPOWER_A_7DBM_BOOST FIELD32(0x00000200)
  1658. #define RF3_TXPOWER_A FIELD32(0x00003c00)
  1659. /*
  1660. * RF 4
  1661. */
  1662. #define RF4_TXPOWER_G FIELD32(0x000007c0)
  1663. #define RF4_TXPOWER_A_7DBM_BOOST FIELD32(0x00000040)
  1664. #define RF4_TXPOWER_A FIELD32(0x00000780)
  1665. #define RF4_FREQ_OFFSET FIELD32(0x001f8000)
  1666. #define RF4_HT40 FIELD32(0x00200000)
  1667. /*
  1668. * EEPROM content.
  1669. * The wordsize of the EEPROM is 16 bits.
  1670. */
  1671. /*
  1672. * EEPROM Version
  1673. */
  1674. #define EEPROM_VERSION 0x0001
  1675. #define EEPROM_VERSION_FAE FIELD16(0x00ff)
  1676. #define EEPROM_VERSION_VERSION FIELD16(0xff00)
  1677. /*
  1678. * HW MAC address.
  1679. */
  1680. #define EEPROM_MAC_ADDR_0 0x0002
  1681. #define EEPROM_MAC_ADDR_BYTE0 FIELD16(0x00ff)
  1682. #define EEPROM_MAC_ADDR_BYTE1 FIELD16(0xff00)
  1683. #define EEPROM_MAC_ADDR_1 0x0003
  1684. #define EEPROM_MAC_ADDR_BYTE2 FIELD16(0x00ff)
  1685. #define EEPROM_MAC_ADDR_BYTE3 FIELD16(0xff00)
  1686. #define EEPROM_MAC_ADDR_2 0x0004
  1687. #define EEPROM_MAC_ADDR_BYTE4 FIELD16(0x00ff)
  1688. #define EEPROM_MAC_ADDR_BYTE5 FIELD16(0xff00)
  1689. /*
  1690. * EEPROM NIC Configuration 0
  1691. * RXPATH: 1: 1R, 2: 2R, 3: 3R
  1692. * TXPATH: 1: 1T, 2: 2T, 3: 3T
  1693. * RF_TYPE: RFIC type
  1694. */
  1695. #define EEPROM_NIC_CONF0 0x001a
  1696. #define EEPROM_NIC_CONF0_RXPATH FIELD16(0x000f)
  1697. #define EEPROM_NIC_CONF0_TXPATH FIELD16(0x00f0)
  1698. #define EEPROM_NIC_CONF0_RF_TYPE FIELD16(0x0f00)
  1699. /*
  1700. * EEPROM NIC Configuration 1
  1701. * HW_RADIO: 0: disable, 1: enable
  1702. * EXTERNAL_TX_ALC: 0: disable, 1: enable
  1703. * EXTERNAL_LNA_2G: 0: disable, 1: enable
  1704. * EXTERNAL_LNA_5G: 0: disable, 1: enable
  1705. * CARDBUS_ACCEL: 0: enable, 1: disable
  1706. * BW40M_SB_2G: 0: disable, 1: enable
  1707. * BW40M_SB_5G: 0: disable, 1: enable
  1708. * WPS_PBC: 0: disable, 1: enable
  1709. * BW40M_2G: 0: enable, 1: disable
  1710. * BW40M_5G: 0: enable, 1: disable
  1711. * BROADBAND_EXT_LNA: 0: disable, 1: enable
  1712. * ANT_DIVERSITY: 00: Disable, 01: Diversity,
  1713. * 10: Main antenna, 11: Aux antenna
  1714. * INTERNAL_TX_ALC: 0: disable, 1: enable
  1715. * BT_COEXIST: 0: disable, 1: enable
  1716. * DAC_TEST: 0: disable, 1: enable
  1717. */
  1718. #define EEPROM_NIC_CONF1 0x001b
  1719. #define EEPROM_NIC_CONF1_HW_RADIO FIELD16(0x0001)
  1720. #define EEPROM_NIC_CONF1_EXTERNAL_TX_ALC FIELD16(0x0002)
  1721. #define EEPROM_NIC_CONF1_EXTERNAL_LNA_2G FIELD16(0x0004)
  1722. #define EEPROM_NIC_CONF1_EXTERNAL_LNA_5G FIELD16(0x0008)
  1723. #define EEPROM_NIC_CONF1_CARDBUS_ACCEL FIELD16(0x0010)
  1724. #define EEPROM_NIC_CONF1_BW40M_SB_2G FIELD16(0x0020)
  1725. #define EEPROM_NIC_CONF1_BW40M_SB_5G FIELD16(0x0040)
  1726. #define EEPROM_NIC_CONF1_WPS_PBC FIELD16(0x0080)
  1727. #define EEPROM_NIC_CONF1_BW40M_2G FIELD16(0x0100)
  1728. #define EEPROM_NIC_CONF1_BW40M_5G FIELD16(0x0200)
  1729. #define EEPROM_NIC_CONF1_BROADBAND_EXT_LNA FIELD16(0x400)
  1730. #define EEPROM_NIC_CONF1_ANT_DIVERSITY FIELD16(0x1800)
  1731. #define EEPROM_NIC_CONF1_INTERNAL_TX_ALC FIELD16(0x2000)
  1732. #define EEPROM_NIC_CONF1_BT_COEXIST FIELD16(0x4000)
  1733. #define EEPROM_NIC_CONF1_DAC_TEST FIELD16(0x8000)
  1734. /*
  1735. * EEPROM frequency
  1736. */
  1737. #define EEPROM_FREQ 0x001d
  1738. #define EEPROM_FREQ_OFFSET FIELD16(0x00ff)
  1739. #define EEPROM_FREQ_LED_MODE FIELD16(0x7f00)
  1740. #define EEPROM_FREQ_LED_POLARITY FIELD16(0x1000)
  1741. /*
  1742. * EEPROM LED
  1743. * POLARITY_RDY_G: Polarity RDY_G setting.
  1744. * POLARITY_RDY_A: Polarity RDY_A setting.
  1745. * POLARITY_ACT: Polarity ACT setting.
  1746. * POLARITY_GPIO_0: Polarity GPIO0 setting.
  1747. * POLARITY_GPIO_1: Polarity GPIO1 setting.
  1748. * POLARITY_GPIO_2: Polarity GPIO2 setting.
  1749. * POLARITY_GPIO_3: Polarity GPIO3 setting.
  1750. * POLARITY_GPIO_4: Polarity GPIO4 setting.
  1751. * LED_MODE: Led mode.
  1752. */
  1753. #define EEPROM_LED_AG_CONF 0x001e
  1754. #define EEPROM_LED_ACT_CONF 0x001f
  1755. #define EEPROM_LED_POLARITY 0x0020
  1756. #define EEPROM_LED_POLARITY_RDY_BG FIELD16(0x0001)
  1757. #define EEPROM_LED_POLARITY_RDY_A FIELD16(0x0002)
  1758. #define EEPROM_LED_POLARITY_ACT FIELD16(0x0004)
  1759. #define EEPROM_LED_POLARITY_GPIO_0 FIELD16(0x0008)
  1760. #define EEPROM_LED_POLARITY_GPIO_1 FIELD16(0x0010)
  1761. #define EEPROM_LED_POLARITY_GPIO_2 FIELD16(0x0020)
  1762. #define EEPROM_LED_POLARITY_GPIO_3 FIELD16(0x0040)
  1763. #define EEPROM_LED_POLARITY_GPIO_4 FIELD16(0x0080)
  1764. #define EEPROM_LED_LED_MODE FIELD16(0x1f00)
  1765. /*
  1766. * EEPROM NIC Configuration 2
  1767. * RX_STREAM: 0: Reserved, 1: 1 Stream, 2: 2 Stream
  1768. * TX_STREAM: 0: Reserved, 1: 1 Stream, 2: 2 Stream
  1769. * CRYSTAL: 00: Reserved, 01: One crystal, 10: Two crystal, 11: Reserved
  1770. */
  1771. #define EEPROM_NIC_CONF2 0x0021
  1772. #define EEPROM_NIC_CONF2_RX_STREAM FIELD16(0x000f)
  1773. #define EEPROM_NIC_CONF2_TX_STREAM FIELD16(0x00f0)
  1774. #define EEPROM_NIC_CONF2_CRYSTAL FIELD16(0x0600)
  1775. /*
  1776. * EEPROM LNA
  1777. */
  1778. #define EEPROM_LNA 0x0022
  1779. #define EEPROM_LNA_BG FIELD16(0x00ff)
  1780. #define EEPROM_LNA_A0 FIELD16(0xff00)
  1781. /*
  1782. * EEPROM RSSI BG offset
  1783. */
  1784. #define EEPROM_RSSI_BG 0x0023
  1785. #define EEPROM_RSSI_BG_OFFSET0 FIELD16(0x00ff)
  1786. #define EEPROM_RSSI_BG_OFFSET1 FIELD16(0xff00)
  1787. /*
  1788. * EEPROM RSSI BG2 offset
  1789. */
  1790. #define EEPROM_RSSI_BG2 0x0024
  1791. #define EEPROM_RSSI_BG2_OFFSET2 FIELD16(0x00ff)
  1792. #define EEPROM_RSSI_BG2_LNA_A1 FIELD16(0xff00)
  1793. /*
  1794. * EEPROM TXMIXER GAIN BG offset (note overlaps with EEPROM RSSI BG2).
  1795. */
  1796. #define EEPROM_TXMIXER_GAIN_BG 0x0024
  1797. #define EEPROM_TXMIXER_GAIN_BG_VAL FIELD16(0x0007)
  1798. /*
  1799. * EEPROM RSSI A offset
  1800. */
  1801. #define EEPROM_RSSI_A 0x0025
  1802. #define EEPROM_RSSI_A_OFFSET0 FIELD16(0x00ff)
  1803. #define EEPROM_RSSI_A_OFFSET1 FIELD16(0xff00)
  1804. /*
  1805. * EEPROM RSSI A2 offset
  1806. */
  1807. #define EEPROM_RSSI_A2 0x0026
  1808. #define EEPROM_RSSI_A2_OFFSET2 FIELD16(0x00ff)
  1809. #define EEPROM_RSSI_A2_LNA_A2 FIELD16(0xff00)
  1810. /*
  1811. * EEPROM EIRP Maximum TX power values(unit: dbm)
  1812. */
  1813. #define EEPROM_EIRP_MAX_TX_POWER 0x0027
  1814. #define EEPROM_EIRP_MAX_TX_POWER_2GHZ FIELD16(0x00ff)
  1815. #define EEPROM_EIRP_MAX_TX_POWER_5GHZ FIELD16(0xff00)
  1816. /*
  1817. * EEPROM TXpower delta: 20MHZ AND 40 MHZ use different power.
  1818. * This is delta in 40MHZ.
  1819. * VALUE: Tx Power dalta value, MAX=4(unit: dbm)
  1820. * TYPE: 1: Plus the delta value, 0: minus the delta value
  1821. * ENABLE: enable tx power compensation for 40BW
  1822. */
  1823. #define EEPROM_TXPOWER_DELTA 0x0028
  1824. #define EEPROM_TXPOWER_DELTA_VALUE_2G FIELD16(0x003f)
  1825. #define EEPROM_TXPOWER_DELTA_TYPE_2G FIELD16(0x0040)
  1826. #define EEPROM_TXPOWER_DELTA_ENABLE_2G FIELD16(0x0080)
  1827. #define EEPROM_TXPOWER_DELTA_VALUE_5G FIELD16(0x3f00)
  1828. #define EEPROM_TXPOWER_DELTA_TYPE_5G FIELD16(0x4000)
  1829. #define EEPROM_TXPOWER_DELTA_ENABLE_5G FIELD16(0x8000)
  1830. /*
  1831. * EEPROM TXPOWER 802.11BG
  1832. */
  1833. #define EEPROM_TXPOWER_BG1 0x0029
  1834. #define EEPROM_TXPOWER_BG2 0x0030
  1835. #define EEPROM_TXPOWER_BG_SIZE 7
  1836. #define EEPROM_TXPOWER_BG_1 FIELD16(0x00ff)
  1837. #define EEPROM_TXPOWER_BG_2 FIELD16(0xff00)
  1838. /*
  1839. * EEPROM TXPOWER 802.11A
  1840. */
  1841. #define EEPROM_TXPOWER_A1 0x003c
  1842. #define EEPROM_TXPOWER_A2 0x0053
  1843. #define EEPROM_TXPOWER_A_SIZE 6
  1844. #define EEPROM_TXPOWER_A_1 FIELD16(0x00ff)
  1845. #define EEPROM_TXPOWER_A_2 FIELD16(0xff00)
  1846. /*
  1847. * EEPROM TXPOWER by rate: tx power per tx rate for HT20 mode
  1848. */
  1849. #define EEPROM_TXPOWER_BYRATE 0x006f
  1850. #define EEPROM_TXPOWER_BYRATE_SIZE 9
  1851. #define EEPROM_TXPOWER_BYRATE_RATE0 FIELD16(0x000f)
  1852. #define EEPROM_TXPOWER_BYRATE_RATE1 FIELD16(0x00f0)
  1853. #define EEPROM_TXPOWER_BYRATE_RATE2 FIELD16(0x0f00)
  1854. #define EEPROM_TXPOWER_BYRATE_RATE3 FIELD16(0xf000)
  1855. /*
  1856. * EEPROM BBP.
  1857. */
  1858. #define EEPROM_BBP_START 0x0078
  1859. #define EEPROM_BBP_SIZE 16
  1860. #define EEPROM_BBP_VALUE FIELD16(0x00ff)
  1861. #define EEPROM_BBP_REG_ID FIELD16(0xff00)
  1862. /*
  1863. * MCU mailbox commands.
  1864. */
  1865. #define MCU_SLEEP 0x30
  1866. #define MCU_WAKEUP 0x31
  1867. #define MCU_RADIO_OFF 0x35
  1868. #define MCU_CURRENT 0x36
  1869. #define MCU_LED 0x50
  1870. #define MCU_LED_STRENGTH 0x51
  1871. #define MCU_LED_AG_CONF 0x52
  1872. #define MCU_LED_ACT_CONF 0x53
  1873. #define MCU_LED_LED_POLARITY 0x54
  1874. #define MCU_RADAR 0x60
  1875. #define MCU_BOOT_SIGNAL 0x72
  1876. #define MCU_ANT_SELECT 0X73
  1877. #define MCU_BBP_SIGNAL 0x80
  1878. #define MCU_POWER_SAVE 0x83
  1879. /*
  1880. * MCU mailbox tokens
  1881. */
  1882. #define TOKEN_WAKUP 3
  1883. /*
  1884. * DMA descriptor defines.
  1885. */
  1886. #define TXWI_DESC_SIZE (4 * sizeof(__le32))
  1887. #define RXWI_DESC_SIZE (4 * sizeof(__le32))
  1888. /*
  1889. * TX WI structure
  1890. */
  1891. /*
  1892. * Word0
  1893. * FRAG: 1 To inform TKIP engine this is a fragment.
  1894. * MIMO_PS: The remote peer is in dynamic MIMO-PS mode
  1895. * TX_OP: 0:HT TXOP rule , 1:PIFS TX ,2:Backoff, 3:sifs
  1896. * BW: Channel bandwidth 0:20MHz, 1:40 MHz (for legacy rates this will
  1897. * duplicate the frame to both channels).
  1898. * STBC: 1: STBC support MCS =0-7, 2,3 : RESERVED
  1899. * AMPDU: 1: this frame is eligible for AMPDU aggregation, the hw will
  1900. * aggregate consecutive frames with the same RA and QoS TID. If
  1901. * a frame A with the same RA and QoS TID but AMPDU=0 is queued
  1902. * directly after a frame B with AMPDU=1, frame A might still
  1903. * get aggregated into the AMPDU started by frame B. So, setting
  1904. * AMPDU to 0 does _not_ necessarily mean the frame is sent as
  1905. * MPDU, it can still end up in an AMPDU if the previous frame
  1906. * was tagged as AMPDU.
  1907. */
  1908. #define TXWI_W0_FRAG FIELD32(0x00000001)
  1909. #define TXWI_W0_MIMO_PS FIELD32(0x00000002)
  1910. #define TXWI_W0_CF_ACK FIELD32(0x00000004)
  1911. #define TXWI_W0_TS FIELD32(0x00000008)
  1912. #define TXWI_W0_AMPDU FIELD32(0x00000010)
  1913. #define TXWI_W0_MPDU_DENSITY FIELD32(0x000000e0)
  1914. #define TXWI_W0_TX_OP FIELD32(0x00000300)
  1915. #define TXWI_W0_MCS FIELD32(0x007f0000)
  1916. #define TXWI_W0_BW FIELD32(0x00800000)
  1917. #define TXWI_W0_SHORT_GI FIELD32(0x01000000)
  1918. #define TXWI_W0_STBC FIELD32(0x06000000)
  1919. #define TXWI_W0_IFS FIELD32(0x08000000)
  1920. #define TXWI_W0_PHYMODE FIELD32(0xc0000000)
  1921. /*
  1922. * Word1
  1923. * ACK: 0: No Ack needed, 1: Ack needed
  1924. * NSEQ: 0: Don't assign hw sequence number, 1: Assign hw sequence number
  1925. * BW_WIN_SIZE: BA windows size of the recipient
  1926. * WIRELESS_CLI_ID: Client ID for WCID table access
  1927. * MPDU_TOTAL_BYTE_COUNT: Length of 802.11 frame
  1928. * PACKETID: Will be latched into the TX_STA_FIFO register once the according
  1929. * frame was processed. If multiple frames are aggregated together
  1930. * (AMPDU==1) the reported tx status will always contain the packet
  1931. * id of the first frame. 0: Don't report tx status for this frame.
  1932. * PACKETID_QUEUE: Part of PACKETID, This is the queue index (0-3)
  1933. * PACKETID_ENTRY: Part of PACKETID, THis is the queue entry index (1-3)
  1934. * This identification number is calculated by ((idx % 3) + 1).
  1935. * The (+1) is required to prevent PACKETID to become 0.
  1936. */
  1937. #define TXWI_W1_ACK FIELD32(0x00000001)
  1938. #define TXWI_W1_NSEQ FIELD32(0x00000002)
  1939. #define TXWI_W1_BW_WIN_SIZE FIELD32(0x000000fc)
  1940. #define TXWI_W1_WIRELESS_CLI_ID FIELD32(0x0000ff00)
  1941. #define TXWI_W1_MPDU_TOTAL_BYTE_COUNT FIELD32(0x0fff0000)
  1942. #define TXWI_W1_PACKETID FIELD32(0xf0000000)
  1943. #define TXWI_W1_PACKETID_QUEUE FIELD32(0x30000000)
  1944. #define TXWI_W1_PACKETID_ENTRY FIELD32(0xc0000000)
  1945. /*
  1946. * Word2
  1947. */
  1948. #define TXWI_W2_IV FIELD32(0xffffffff)
  1949. /*
  1950. * Word3
  1951. */
  1952. #define TXWI_W3_EIV FIELD32(0xffffffff)
  1953. /*
  1954. * RX WI structure
  1955. */
  1956. /*
  1957. * Word0
  1958. */
  1959. #define RXWI_W0_WIRELESS_CLI_ID FIELD32(0x000000ff)
  1960. #define RXWI_W0_KEY_INDEX FIELD32(0x00000300)
  1961. #define RXWI_W0_BSSID FIELD32(0x00001c00)
  1962. #define RXWI_W0_UDF FIELD32(0x0000e000)
  1963. #define RXWI_W0_MPDU_TOTAL_BYTE_COUNT FIELD32(0x0fff0000)
  1964. #define RXWI_W0_TID FIELD32(0xf0000000)
  1965. /*
  1966. * Word1
  1967. */
  1968. #define RXWI_W1_FRAG FIELD32(0x0000000f)
  1969. #define RXWI_W1_SEQUENCE FIELD32(0x0000fff0)
  1970. #define RXWI_W1_MCS FIELD32(0x007f0000)
  1971. #define RXWI_W1_BW FIELD32(0x00800000)
  1972. #define RXWI_W1_SHORT_GI FIELD32(0x01000000)
  1973. #define RXWI_W1_STBC FIELD32(0x06000000)
  1974. #define RXWI_W1_PHYMODE FIELD32(0xc0000000)
  1975. /*
  1976. * Word2
  1977. */
  1978. #define RXWI_W2_RSSI0 FIELD32(0x000000ff)
  1979. #define RXWI_W2_RSSI1 FIELD32(0x0000ff00)
  1980. #define RXWI_W2_RSSI2 FIELD32(0x00ff0000)
  1981. /*
  1982. * Word3
  1983. */
  1984. #define RXWI_W3_SNR0 FIELD32(0x000000ff)
  1985. #define RXWI_W3_SNR1 FIELD32(0x0000ff00)
  1986. /*
  1987. * Macros for converting txpower from EEPROM to mac80211 value
  1988. * and from mac80211 value to register value.
  1989. */
  1990. #define MIN_G_TXPOWER 0
  1991. #define MIN_A_TXPOWER -7
  1992. #define MAX_G_TXPOWER 31
  1993. #define MAX_A_TXPOWER 15
  1994. #define DEFAULT_TXPOWER 5
  1995. #define TXPOWER_G_FROM_DEV(__txpower) \
  1996. ((__txpower) > MAX_G_TXPOWER) ? DEFAULT_TXPOWER : (__txpower)
  1997. #define TXPOWER_G_TO_DEV(__txpower) \
  1998. clamp_t(char, __txpower, MIN_G_TXPOWER, MAX_G_TXPOWER)
  1999. #define TXPOWER_A_FROM_DEV(__txpower) \
  2000. ((__txpower) > MAX_A_TXPOWER) ? DEFAULT_TXPOWER : (__txpower)
  2001. #define TXPOWER_A_TO_DEV(__txpower) \
  2002. clamp_t(char, __txpower, MIN_A_TXPOWER, MAX_A_TXPOWER)
  2003. /*
  2004. * Board's maximun TX power limitation
  2005. */
  2006. #define EIRP_MAX_TX_POWER_LIMIT 0x50
  2007. #endif /* RT2800_H */