talitos.c 46 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689
  1. /*
  2. * talitos - Freescale Integrated Security Engine (SEC) device driver
  3. *
  4. * Copyright (c) 2008 Freescale Semiconductor, Inc.
  5. *
  6. * Scatterlist Crypto API glue code copied from files with the following:
  7. * Copyright (c) 2006-2007 Herbert Xu <herbert@gondor.apana.org.au>
  8. *
  9. * Crypto algorithm registration code copied from hifn driver:
  10. * 2007+ Copyright (c) Evgeniy Polyakov <johnpol@2ka.mipt.ru>
  11. * All rights reserved.
  12. *
  13. * This program is free software; you can redistribute it and/or modify
  14. * it under the terms of the GNU General Public License as published by
  15. * the Free Software Foundation; either version 2 of the License, or
  16. * (at your option) any later version.
  17. *
  18. * This program is distributed in the hope that it will be useful,
  19. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  20. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  21. * GNU General Public License for more details.
  22. *
  23. * You should have received a copy of the GNU General Public License
  24. * along with this program; if not, write to the Free Software
  25. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
  26. */
  27. #include <linux/kernel.h>
  28. #include <linux/module.h>
  29. #include <linux/mod_devicetable.h>
  30. #include <linux/device.h>
  31. #include <linux/interrupt.h>
  32. #include <linux/crypto.h>
  33. #include <linux/hw_random.h>
  34. #include <linux/of_platform.h>
  35. #include <linux/dma-mapping.h>
  36. #include <linux/io.h>
  37. #include <linux/spinlock.h>
  38. #include <linux/rtnetlink.h>
  39. #include <crypto/algapi.h>
  40. #include <crypto/aes.h>
  41. #include <crypto/des.h>
  42. #include <crypto/sha.h>
  43. #include <crypto/aead.h>
  44. #include <crypto/authenc.h>
  45. #include "talitos.h"
  46. #define TALITOS_TIMEOUT 100000
  47. #define TALITOS_MAX_DATA_LEN 65535
  48. #define DESC_TYPE(desc_hdr) ((be32_to_cpu(desc_hdr) >> 3) & 0x1f)
  49. #define PRIMARY_EU(desc_hdr) ((be32_to_cpu(desc_hdr) >> 28) & 0xf)
  50. #define SECONDARY_EU(desc_hdr) ((be32_to_cpu(desc_hdr) >> 16) & 0xf)
  51. /* descriptor pointer entry */
  52. struct talitos_ptr {
  53. __be16 len; /* length */
  54. u8 j_extent; /* jump to sg link table and/or extent */
  55. u8 eptr; /* extended address */
  56. __be32 ptr; /* address */
  57. };
  58. /* descriptor */
  59. struct talitos_desc {
  60. __be32 hdr; /* header high bits */
  61. __be32 hdr_lo; /* header low bits */
  62. struct talitos_ptr ptr[7]; /* ptr/len pair array */
  63. };
  64. /**
  65. * talitos_request - descriptor submission request
  66. * @desc: descriptor pointer (kernel virtual)
  67. * @dma_desc: descriptor's physical bus address
  68. * @callback: whom to call when descriptor processing is done
  69. * @context: caller context (optional)
  70. */
  71. struct talitos_request {
  72. struct talitos_desc *desc;
  73. dma_addr_t dma_desc;
  74. void (*callback) (struct device *dev, struct talitos_desc *desc,
  75. void *context, int error);
  76. void *context;
  77. };
  78. struct talitos_private {
  79. struct device *dev;
  80. struct of_device *ofdev;
  81. void __iomem *reg;
  82. int irq;
  83. /* SEC version geometry (from device tree node) */
  84. unsigned int num_channels;
  85. unsigned int chfifo_len;
  86. unsigned int exec_units;
  87. unsigned int desc_types;
  88. /* SEC Compatibility info */
  89. unsigned long features;
  90. /* next channel to be assigned next incoming descriptor */
  91. atomic_t last_chan;
  92. /* per-channel number of requests pending in channel h/w fifo */
  93. atomic_t *submit_count;
  94. /* per-channel request fifo */
  95. struct talitos_request **fifo;
  96. /*
  97. * length of the request fifo
  98. * fifo_len is chfifo_len rounded up to next power of 2
  99. * so we can use bitwise ops to wrap
  100. */
  101. unsigned int fifo_len;
  102. /* per-channel index to next free descriptor request */
  103. int *head;
  104. /* per-channel index to next in-progress/done descriptor request */
  105. int *tail;
  106. /* per-channel request submission (head) and release (tail) locks */
  107. spinlock_t *head_lock;
  108. spinlock_t *tail_lock;
  109. /* request callback tasklet */
  110. struct tasklet_struct done_task;
  111. /* list of registered algorithms */
  112. struct list_head alg_list;
  113. /* hwrng device */
  114. struct hwrng rng;
  115. };
  116. /* .features flag */
  117. #define TALITOS_FTR_SRC_LINK_TBL_LEN_INCLUDES_EXTENT 0x00000001
  118. #define TALITOS_FTR_HW_AUTH_CHECK 0x00000002
  119. /*
  120. * map virtual single (contiguous) pointer to h/w descriptor pointer
  121. */
  122. static void map_single_talitos_ptr(struct device *dev,
  123. struct talitos_ptr *talitos_ptr,
  124. unsigned short len, void *data,
  125. unsigned char extent,
  126. enum dma_data_direction dir)
  127. {
  128. talitos_ptr->len = cpu_to_be16(len);
  129. talitos_ptr->ptr = cpu_to_be32(dma_map_single(dev, data, len, dir));
  130. talitos_ptr->j_extent = extent;
  131. }
  132. /*
  133. * unmap bus single (contiguous) h/w descriptor pointer
  134. */
  135. static void unmap_single_talitos_ptr(struct device *dev,
  136. struct talitos_ptr *talitos_ptr,
  137. enum dma_data_direction dir)
  138. {
  139. dma_unmap_single(dev, be32_to_cpu(talitos_ptr->ptr),
  140. be16_to_cpu(talitos_ptr->len), dir);
  141. }
  142. static int reset_channel(struct device *dev, int ch)
  143. {
  144. struct talitos_private *priv = dev_get_drvdata(dev);
  145. unsigned int timeout = TALITOS_TIMEOUT;
  146. setbits32(priv->reg + TALITOS_CCCR(ch), TALITOS_CCCR_RESET);
  147. while ((in_be32(priv->reg + TALITOS_CCCR(ch)) & TALITOS_CCCR_RESET)
  148. && --timeout)
  149. cpu_relax();
  150. if (timeout == 0) {
  151. dev_err(dev, "failed to reset channel %d\n", ch);
  152. return -EIO;
  153. }
  154. /* set done writeback and IRQ */
  155. setbits32(priv->reg + TALITOS_CCCR_LO(ch), TALITOS_CCCR_LO_CDWE |
  156. TALITOS_CCCR_LO_CDIE);
  157. /* and ICCR writeback, if available */
  158. if (priv->features & TALITOS_FTR_HW_AUTH_CHECK)
  159. setbits32(priv->reg + TALITOS_CCCR_LO(ch),
  160. TALITOS_CCCR_LO_IWSE);
  161. return 0;
  162. }
  163. static int reset_device(struct device *dev)
  164. {
  165. struct talitos_private *priv = dev_get_drvdata(dev);
  166. unsigned int timeout = TALITOS_TIMEOUT;
  167. setbits32(priv->reg + TALITOS_MCR, TALITOS_MCR_SWR);
  168. while ((in_be32(priv->reg + TALITOS_MCR) & TALITOS_MCR_SWR)
  169. && --timeout)
  170. cpu_relax();
  171. if (timeout == 0) {
  172. dev_err(dev, "failed to reset device\n");
  173. return -EIO;
  174. }
  175. return 0;
  176. }
  177. /*
  178. * Reset and initialize the device
  179. */
  180. static int init_device(struct device *dev)
  181. {
  182. struct talitos_private *priv = dev_get_drvdata(dev);
  183. int ch, err;
  184. /*
  185. * Master reset
  186. * errata documentation: warning: certain SEC interrupts
  187. * are not fully cleared by writing the MCR:SWR bit,
  188. * set bit twice to completely reset
  189. */
  190. err = reset_device(dev);
  191. if (err)
  192. return err;
  193. err = reset_device(dev);
  194. if (err)
  195. return err;
  196. /* reset channels */
  197. for (ch = 0; ch < priv->num_channels; ch++) {
  198. err = reset_channel(dev, ch);
  199. if (err)
  200. return err;
  201. }
  202. /* enable channel done and error interrupts */
  203. setbits32(priv->reg + TALITOS_IMR, TALITOS_IMR_INIT);
  204. setbits32(priv->reg + TALITOS_IMR_LO, TALITOS_IMR_LO_INIT);
  205. /* disable integrity check error interrupts (use writeback instead) */
  206. if (priv->features & TALITOS_FTR_HW_AUTH_CHECK)
  207. setbits32(priv->reg + TALITOS_MDEUICR_LO,
  208. TALITOS_MDEUICR_LO_ICE);
  209. return 0;
  210. }
  211. /**
  212. * talitos_submit - submits a descriptor to the device for processing
  213. * @dev: the SEC device to be used
  214. * @desc: the descriptor to be processed by the device
  215. * @callback: whom to call when processing is complete
  216. * @context: a handle for use by caller (optional)
  217. *
  218. * desc must contain valid dma-mapped (bus physical) address pointers.
  219. * callback must check err and feedback in descriptor header
  220. * for device processing status.
  221. */
  222. static int talitos_submit(struct device *dev, struct talitos_desc *desc,
  223. void (*callback)(struct device *dev,
  224. struct talitos_desc *desc,
  225. void *context, int error),
  226. void *context)
  227. {
  228. struct talitos_private *priv = dev_get_drvdata(dev);
  229. struct talitos_request *request;
  230. unsigned long flags, ch;
  231. int head;
  232. /* select done notification */
  233. desc->hdr |= DESC_HDR_DONE_NOTIFY;
  234. /* emulate SEC's round-robin channel fifo polling scheme */
  235. ch = atomic_inc_return(&priv->last_chan) & (priv->num_channels - 1);
  236. spin_lock_irqsave(&priv->head_lock[ch], flags);
  237. if (!atomic_inc_not_zero(&priv->submit_count[ch])) {
  238. /* h/w fifo is full */
  239. spin_unlock_irqrestore(&priv->head_lock[ch], flags);
  240. return -EAGAIN;
  241. }
  242. head = priv->head[ch];
  243. request = &priv->fifo[ch][head];
  244. /* map descriptor and save caller data */
  245. request->dma_desc = dma_map_single(dev, desc, sizeof(*desc),
  246. DMA_BIDIRECTIONAL);
  247. request->callback = callback;
  248. request->context = context;
  249. /* increment fifo head */
  250. priv->head[ch] = (priv->head[ch] + 1) & (priv->fifo_len - 1);
  251. smp_wmb();
  252. request->desc = desc;
  253. /* GO! */
  254. wmb();
  255. out_be32(priv->reg + TALITOS_FF_LO(ch), request->dma_desc);
  256. spin_unlock_irqrestore(&priv->head_lock[ch], flags);
  257. return -EINPROGRESS;
  258. }
  259. /*
  260. * process what was done, notify callback of error if not
  261. */
  262. static void flush_channel(struct device *dev, int ch, int error, int reset_ch)
  263. {
  264. struct talitos_private *priv = dev_get_drvdata(dev);
  265. struct talitos_request *request, saved_req;
  266. unsigned long flags;
  267. int tail, status;
  268. spin_lock_irqsave(&priv->tail_lock[ch], flags);
  269. tail = priv->tail[ch];
  270. while (priv->fifo[ch][tail].desc) {
  271. request = &priv->fifo[ch][tail];
  272. /* descriptors with their done bits set don't get the error */
  273. rmb();
  274. if ((request->desc->hdr & DESC_HDR_DONE) == DESC_HDR_DONE) {
  275. status = 0;
  276. /* Ack each pkt completed on channel */
  277. out_be32(priv->reg + TALITOS_ICR, (1 << (ch * 2)));
  278. } else
  279. if (!error)
  280. break;
  281. else
  282. status = error;
  283. dma_unmap_single(dev, request->dma_desc,
  284. sizeof(struct talitos_desc), DMA_BIDIRECTIONAL);
  285. /* copy entries so we can call callback outside lock */
  286. saved_req.desc = request->desc;
  287. saved_req.callback = request->callback;
  288. saved_req.context = request->context;
  289. /* release request entry in fifo */
  290. smp_wmb();
  291. request->desc = NULL;
  292. /* increment fifo tail */
  293. priv->tail[ch] = (tail + 1) & (priv->fifo_len - 1);
  294. spin_unlock_irqrestore(&priv->tail_lock[ch], flags);
  295. atomic_dec(&priv->submit_count[ch]);
  296. saved_req.callback(dev, saved_req.desc, saved_req.context,
  297. status);
  298. /* channel may resume processing in single desc error case */
  299. if (error && !reset_ch && status == error)
  300. return;
  301. spin_lock_irqsave(&priv->tail_lock[ch], flags);
  302. tail = priv->tail[ch];
  303. }
  304. spin_unlock_irqrestore(&priv->tail_lock[ch], flags);
  305. }
  306. /*
  307. * process completed requests for channels that have done status
  308. */
  309. static void talitos_done(unsigned long data)
  310. {
  311. struct device *dev = (struct device *)data;
  312. struct talitos_private *priv = dev_get_drvdata(dev);
  313. int ch;
  314. for (ch = 0; ch < priv->num_channels; ch++)
  315. flush_channel(dev, ch, 0, 0);
  316. /* At this point, all completed channels have been processed.
  317. * Unmask done interrupts for channels completed later on.
  318. */
  319. setbits32(priv->reg + TALITOS_IMR, TALITOS_IMR_INIT);
  320. setbits32(priv->reg + TALITOS_IMR_LO, TALITOS_IMR_LO_INIT);
  321. }
  322. /*
  323. * locate current (offending) descriptor
  324. */
  325. static struct talitos_desc *current_desc(struct device *dev, int ch)
  326. {
  327. struct talitos_private *priv = dev_get_drvdata(dev);
  328. int tail = priv->tail[ch];
  329. dma_addr_t cur_desc;
  330. cur_desc = in_be32(priv->reg + TALITOS_CDPR_LO(ch));
  331. while (priv->fifo[ch][tail].dma_desc != cur_desc) {
  332. tail = (tail + 1) & (priv->fifo_len - 1);
  333. if (tail == priv->tail[ch]) {
  334. dev_err(dev, "couldn't locate current descriptor\n");
  335. return NULL;
  336. }
  337. }
  338. return priv->fifo[ch][tail].desc;
  339. }
  340. /*
  341. * user diagnostics; report root cause of error based on execution unit status
  342. */
  343. static void report_eu_error(struct device *dev, int ch, struct talitos_desc *desc)
  344. {
  345. struct talitos_private *priv = dev_get_drvdata(dev);
  346. int i;
  347. switch (desc->hdr & DESC_HDR_SEL0_MASK) {
  348. case DESC_HDR_SEL0_AFEU:
  349. dev_err(dev, "AFEUISR 0x%08x_%08x\n",
  350. in_be32(priv->reg + TALITOS_AFEUISR),
  351. in_be32(priv->reg + TALITOS_AFEUISR_LO));
  352. break;
  353. case DESC_HDR_SEL0_DEU:
  354. dev_err(dev, "DEUISR 0x%08x_%08x\n",
  355. in_be32(priv->reg + TALITOS_DEUISR),
  356. in_be32(priv->reg + TALITOS_DEUISR_LO));
  357. break;
  358. case DESC_HDR_SEL0_MDEUA:
  359. case DESC_HDR_SEL0_MDEUB:
  360. dev_err(dev, "MDEUISR 0x%08x_%08x\n",
  361. in_be32(priv->reg + TALITOS_MDEUISR),
  362. in_be32(priv->reg + TALITOS_MDEUISR_LO));
  363. break;
  364. case DESC_HDR_SEL0_RNG:
  365. dev_err(dev, "RNGUISR 0x%08x_%08x\n",
  366. in_be32(priv->reg + TALITOS_RNGUISR),
  367. in_be32(priv->reg + TALITOS_RNGUISR_LO));
  368. break;
  369. case DESC_HDR_SEL0_PKEU:
  370. dev_err(dev, "PKEUISR 0x%08x_%08x\n",
  371. in_be32(priv->reg + TALITOS_PKEUISR),
  372. in_be32(priv->reg + TALITOS_PKEUISR_LO));
  373. break;
  374. case DESC_HDR_SEL0_AESU:
  375. dev_err(dev, "AESUISR 0x%08x_%08x\n",
  376. in_be32(priv->reg + TALITOS_AESUISR),
  377. in_be32(priv->reg + TALITOS_AESUISR_LO));
  378. break;
  379. case DESC_HDR_SEL0_CRCU:
  380. dev_err(dev, "CRCUISR 0x%08x_%08x\n",
  381. in_be32(priv->reg + TALITOS_CRCUISR),
  382. in_be32(priv->reg + TALITOS_CRCUISR_LO));
  383. break;
  384. case DESC_HDR_SEL0_KEU:
  385. dev_err(dev, "KEUISR 0x%08x_%08x\n",
  386. in_be32(priv->reg + TALITOS_KEUISR),
  387. in_be32(priv->reg + TALITOS_KEUISR_LO));
  388. break;
  389. }
  390. switch (desc->hdr & DESC_HDR_SEL1_MASK) {
  391. case DESC_HDR_SEL1_MDEUA:
  392. case DESC_HDR_SEL1_MDEUB:
  393. dev_err(dev, "MDEUISR 0x%08x_%08x\n",
  394. in_be32(priv->reg + TALITOS_MDEUISR),
  395. in_be32(priv->reg + TALITOS_MDEUISR_LO));
  396. break;
  397. case DESC_HDR_SEL1_CRCU:
  398. dev_err(dev, "CRCUISR 0x%08x_%08x\n",
  399. in_be32(priv->reg + TALITOS_CRCUISR),
  400. in_be32(priv->reg + TALITOS_CRCUISR_LO));
  401. break;
  402. }
  403. for (i = 0; i < 8; i++)
  404. dev_err(dev, "DESCBUF 0x%08x_%08x\n",
  405. in_be32(priv->reg + TALITOS_DESCBUF(ch) + 8*i),
  406. in_be32(priv->reg + TALITOS_DESCBUF_LO(ch) + 8*i));
  407. }
  408. /*
  409. * recover from error interrupts
  410. */
  411. static void talitos_error(unsigned long data, u32 isr, u32 isr_lo)
  412. {
  413. struct device *dev = (struct device *)data;
  414. struct talitos_private *priv = dev_get_drvdata(dev);
  415. unsigned int timeout = TALITOS_TIMEOUT;
  416. int ch, error, reset_dev = 0, reset_ch = 0;
  417. u32 v, v_lo;
  418. for (ch = 0; ch < priv->num_channels; ch++) {
  419. /* skip channels without errors */
  420. if (!(isr & (1 << (ch * 2 + 1))))
  421. continue;
  422. error = -EINVAL;
  423. v = in_be32(priv->reg + TALITOS_CCPSR(ch));
  424. v_lo = in_be32(priv->reg + TALITOS_CCPSR_LO(ch));
  425. if (v_lo & TALITOS_CCPSR_LO_DOF) {
  426. dev_err(dev, "double fetch fifo overflow error\n");
  427. error = -EAGAIN;
  428. reset_ch = 1;
  429. }
  430. if (v_lo & TALITOS_CCPSR_LO_SOF) {
  431. /* h/w dropped descriptor */
  432. dev_err(dev, "single fetch fifo overflow error\n");
  433. error = -EAGAIN;
  434. }
  435. if (v_lo & TALITOS_CCPSR_LO_MDTE)
  436. dev_err(dev, "master data transfer error\n");
  437. if (v_lo & TALITOS_CCPSR_LO_SGDLZ)
  438. dev_err(dev, "s/g data length zero error\n");
  439. if (v_lo & TALITOS_CCPSR_LO_FPZ)
  440. dev_err(dev, "fetch pointer zero error\n");
  441. if (v_lo & TALITOS_CCPSR_LO_IDH)
  442. dev_err(dev, "illegal descriptor header error\n");
  443. if (v_lo & TALITOS_CCPSR_LO_IEU)
  444. dev_err(dev, "invalid execution unit error\n");
  445. if (v_lo & TALITOS_CCPSR_LO_EU)
  446. report_eu_error(dev, ch, current_desc(dev, ch));
  447. if (v_lo & TALITOS_CCPSR_LO_GB)
  448. dev_err(dev, "gather boundary error\n");
  449. if (v_lo & TALITOS_CCPSR_LO_GRL)
  450. dev_err(dev, "gather return/length error\n");
  451. if (v_lo & TALITOS_CCPSR_LO_SB)
  452. dev_err(dev, "scatter boundary error\n");
  453. if (v_lo & TALITOS_CCPSR_LO_SRL)
  454. dev_err(dev, "scatter return/length error\n");
  455. flush_channel(dev, ch, error, reset_ch);
  456. if (reset_ch) {
  457. reset_channel(dev, ch);
  458. } else {
  459. setbits32(priv->reg + TALITOS_CCCR(ch),
  460. TALITOS_CCCR_CONT);
  461. setbits32(priv->reg + TALITOS_CCCR_LO(ch), 0);
  462. while ((in_be32(priv->reg + TALITOS_CCCR(ch)) &
  463. TALITOS_CCCR_CONT) && --timeout)
  464. cpu_relax();
  465. if (timeout == 0) {
  466. dev_err(dev, "failed to restart channel %d\n",
  467. ch);
  468. reset_dev = 1;
  469. }
  470. }
  471. }
  472. if (reset_dev || isr & ~TALITOS_ISR_CHERR || isr_lo) {
  473. dev_err(dev, "done overflow, internal time out, or rngu error: "
  474. "ISR 0x%08x_%08x\n", isr, isr_lo);
  475. /* purge request queues */
  476. for (ch = 0; ch < priv->num_channels; ch++)
  477. flush_channel(dev, ch, -EIO, 1);
  478. /* reset and reinitialize the device */
  479. init_device(dev);
  480. }
  481. }
  482. static irqreturn_t talitos_interrupt(int irq, void *data)
  483. {
  484. struct device *dev = data;
  485. struct talitos_private *priv = dev_get_drvdata(dev);
  486. u32 isr, isr_lo;
  487. isr = in_be32(priv->reg + TALITOS_ISR);
  488. isr_lo = in_be32(priv->reg + TALITOS_ISR_LO);
  489. if (unlikely((isr & ~TALITOS_ISR_CHDONE) || isr_lo)) {
  490. /*
  491. * Acknowledge error interrupts here.
  492. * Done interrupts are ack'ed as part of done_task.
  493. */
  494. out_be32(priv->reg + TALITOS_ICR, isr);
  495. out_be32(priv->reg + TALITOS_ICR_LO, isr_lo);
  496. talitos_error((unsigned long)data, isr, isr_lo);
  497. } else
  498. if (likely(isr & TALITOS_ISR_CHDONE)) {
  499. /* mask further done interrupts. */
  500. clrbits32(priv->reg + TALITOS_IMR, TALITOS_IMR_DONE);
  501. /* done_task will unmask done interrupts at exit */
  502. tasklet_schedule(&priv->done_task);
  503. }
  504. return (isr || isr_lo) ? IRQ_HANDLED : IRQ_NONE;
  505. }
  506. /*
  507. * hwrng
  508. */
  509. static int talitos_rng_data_present(struct hwrng *rng, int wait)
  510. {
  511. struct device *dev = (struct device *)rng->priv;
  512. struct talitos_private *priv = dev_get_drvdata(dev);
  513. u32 ofl;
  514. int i;
  515. for (i = 0; i < 20; i++) {
  516. ofl = in_be32(priv->reg + TALITOS_RNGUSR_LO) &
  517. TALITOS_RNGUSR_LO_OFL;
  518. if (ofl || !wait)
  519. break;
  520. udelay(10);
  521. }
  522. return !!ofl;
  523. }
  524. static int talitos_rng_data_read(struct hwrng *rng, u32 *data)
  525. {
  526. struct device *dev = (struct device *)rng->priv;
  527. struct talitos_private *priv = dev_get_drvdata(dev);
  528. /* rng fifo requires 64-bit accesses */
  529. *data = in_be32(priv->reg + TALITOS_RNGU_FIFO);
  530. *data = in_be32(priv->reg + TALITOS_RNGU_FIFO_LO);
  531. return sizeof(u32);
  532. }
  533. static int talitos_rng_init(struct hwrng *rng)
  534. {
  535. struct device *dev = (struct device *)rng->priv;
  536. struct talitos_private *priv = dev_get_drvdata(dev);
  537. unsigned int timeout = TALITOS_TIMEOUT;
  538. setbits32(priv->reg + TALITOS_RNGURCR_LO, TALITOS_RNGURCR_LO_SR);
  539. while (!(in_be32(priv->reg + TALITOS_RNGUSR_LO) & TALITOS_RNGUSR_LO_RD)
  540. && --timeout)
  541. cpu_relax();
  542. if (timeout == 0) {
  543. dev_err(dev, "failed to reset rng hw\n");
  544. return -ENODEV;
  545. }
  546. /* start generating */
  547. setbits32(priv->reg + TALITOS_RNGUDSR_LO, 0);
  548. return 0;
  549. }
  550. static int talitos_register_rng(struct device *dev)
  551. {
  552. struct talitos_private *priv = dev_get_drvdata(dev);
  553. priv->rng.name = dev_driver_string(dev),
  554. priv->rng.init = talitos_rng_init,
  555. priv->rng.data_present = talitos_rng_data_present,
  556. priv->rng.data_read = talitos_rng_data_read,
  557. priv->rng.priv = (unsigned long)dev;
  558. return hwrng_register(&priv->rng);
  559. }
  560. static void talitos_unregister_rng(struct device *dev)
  561. {
  562. struct talitos_private *priv = dev_get_drvdata(dev);
  563. hwrng_unregister(&priv->rng);
  564. }
  565. /*
  566. * crypto alg
  567. */
  568. #define TALITOS_CRA_PRIORITY 3000
  569. #define TALITOS_MAX_KEY_SIZE 64
  570. #define TALITOS_MAX_IV_LENGTH 16 /* max of AES_BLOCK_SIZE, DES3_EDE_BLOCK_SIZE */
  571. #define MD5_DIGEST_SIZE 16
  572. struct talitos_ctx {
  573. struct device *dev;
  574. __be32 desc_hdr_template;
  575. u8 key[TALITOS_MAX_KEY_SIZE];
  576. u8 iv[TALITOS_MAX_IV_LENGTH];
  577. unsigned int keylen;
  578. unsigned int enckeylen;
  579. unsigned int authkeylen;
  580. unsigned int authsize;
  581. };
  582. static int aead_authenc_setauthsize(struct crypto_aead *authenc,
  583. unsigned int authsize)
  584. {
  585. struct talitos_ctx *ctx = crypto_aead_ctx(authenc);
  586. ctx->authsize = authsize;
  587. return 0;
  588. }
  589. static int aead_authenc_setkey(struct crypto_aead *authenc,
  590. const u8 *key, unsigned int keylen)
  591. {
  592. struct talitos_ctx *ctx = crypto_aead_ctx(authenc);
  593. struct rtattr *rta = (void *)key;
  594. struct crypto_authenc_key_param *param;
  595. unsigned int authkeylen;
  596. unsigned int enckeylen;
  597. if (!RTA_OK(rta, keylen))
  598. goto badkey;
  599. if (rta->rta_type != CRYPTO_AUTHENC_KEYA_PARAM)
  600. goto badkey;
  601. if (RTA_PAYLOAD(rta) < sizeof(*param))
  602. goto badkey;
  603. param = RTA_DATA(rta);
  604. enckeylen = be32_to_cpu(param->enckeylen);
  605. key += RTA_ALIGN(rta->rta_len);
  606. keylen -= RTA_ALIGN(rta->rta_len);
  607. if (keylen < enckeylen)
  608. goto badkey;
  609. authkeylen = keylen - enckeylen;
  610. if (keylen > TALITOS_MAX_KEY_SIZE)
  611. goto badkey;
  612. memcpy(&ctx->key, key, keylen);
  613. ctx->keylen = keylen;
  614. ctx->enckeylen = enckeylen;
  615. ctx->authkeylen = authkeylen;
  616. return 0;
  617. badkey:
  618. crypto_aead_set_flags(authenc, CRYPTO_TFM_RES_BAD_KEY_LEN);
  619. return -EINVAL;
  620. }
  621. /*
  622. * ipsec_esp_edesc - s/w-extended ipsec_esp descriptor
  623. * @src_nents: number of segments in input scatterlist
  624. * @dst_nents: number of segments in output scatterlist
  625. * @dma_len: length of dma mapped link_tbl space
  626. * @dma_link_tbl: bus physical address of link_tbl
  627. * @desc: h/w descriptor
  628. * @link_tbl: input and output h/w link tables (if {src,dst}_nents > 1)
  629. *
  630. * if decrypting (with authcheck), or either one of src_nents or dst_nents
  631. * is greater than 1, an integrity check value is concatenated to the end
  632. * of link_tbl data
  633. */
  634. struct ipsec_esp_edesc {
  635. int src_nents;
  636. int dst_nents;
  637. int dma_len;
  638. dma_addr_t dma_link_tbl;
  639. struct talitos_desc desc;
  640. struct talitos_ptr link_tbl[0];
  641. };
  642. static void ipsec_esp_unmap(struct device *dev,
  643. struct ipsec_esp_edesc *edesc,
  644. struct aead_request *areq)
  645. {
  646. unmap_single_talitos_ptr(dev, &edesc->desc.ptr[6], DMA_FROM_DEVICE);
  647. unmap_single_talitos_ptr(dev, &edesc->desc.ptr[3], DMA_TO_DEVICE);
  648. unmap_single_talitos_ptr(dev, &edesc->desc.ptr[2], DMA_TO_DEVICE);
  649. unmap_single_talitos_ptr(dev, &edesc->desc.ptr[0], DMA_TO_DEVICE);
  650. dma_unmap_sg(dev, areq->assoc, 1, DMA_TO_DEVICE);
  651. if (areq->src != areq->dst) {
  652. dma_unmap_sg(dev, areq->src, edesc->src_nents ? : 1,
  653. DMA_TO_DEVICE);
  654. dma_unmap_sg(dev, areq->dst, edesc->dst_nents ? : 1,
  655. DMA_FROM_DEVICE);
  656. } else {
  657. dma_unmap_sg(dev, areq->src, edesc->src_nents ? : 1,
  658. DMA_BIDIRECTIONAL);
  659. }
  660. if (edesc->dma_len)
  661. dma_unmap_single(dev, edesc->dma_link_tbl, edesc->dma_len,
  662. DMA_BIDIRECTIONAL);
  663. }
  664. /*
  665. * ipsec_esp descriptor callbacks
  666. */
  667. static void ipsec_esp_encrypt_done(struct device *dev,
  668. struct talitos_desc *desc, void *context,
  669. int err)
  670. {
  671. struct aead_request *areq = context;
  672. struct ipsec_esp_edesc *edesc =
  673. container_of(desc, struct ipsec_esp_edesc, desc);
  674. struct crypto_aead *authenc = crypto_aead_reqtfm(areq);
  675. struct talitos_ctx *ctx = crypto_aead_ctx(authenc);
  676. struct scatterlist *sg;
  677. void *icvdata;
  678. ipsec_esp_unmap(dev, edesc, areq);
  679. /* copy the generated ICV to dst */
  680. if (edesc->dma_len) {
  681. icvdata = &edesc->link_tbl[edesc->src_nents +
  682. edesc->dst_nents + 2];
  683. sg = sg_last(areq->dst, edesc->dst_nents);
  684. memcpy((char *)sg_virt(sg) + sg->length - ctx->authsize,
  685. icvdata, ctx->authsize);
  686. }
  687. kfree(edesc);
  688. aead_request_complete(areq, err);
  689. }
  690. static void ipsec_esp_decrypt_swauth_done(struct device *dev,
  691. struct talitos_desc *desc, void *context,
  692. int err)
  693. {
  694. struct aead_request *req = context;
  695. struct ipsec_esp_edesc *edesc =
  696. container_of(desc, struct ipsec_esp_edesc, desc);
  697. struct crypto_aead *authenc = crypto_aead_reqtfm(req);
  698. struct talitos_ctx *ctx = crypto_aead_ctx(authenc);
  699. struct scatterlist *sg;
  700. void *icvdata;
  701. ipsec_esp_unmap(dev, edesc, req);
  702. if (!err) {
  703. /* auth check */
  704. if (edesc->dma_len)
  705. icvdata = &edesc->link_tbl[edesc->src_nents +
  706. edesc->dst_nents + 2];
  707. else
  708. icvdata = &edesc->link_tbl[0];
  709. sg = sg_last(req->dst, edesc->dst_nents ? : 1);
  710. err = memcmp(icvdata, (char *)sg_virt(sg) + sg->length -
  711. ctx->authsize, ctx->authsize) ? -EBADMSG : 0;
  712. }
  713. kfree(edesc);
  714. aead_request_complete(req, err);
  715. }
  716. static void ipsec_esp_decrypt_hwauth_done(struct device *dev,
  717. struct talitos_desc *desc, void *context,
  718. int err)
  719. {
  720. struct aead_request *req = context;
  721. struct ipsec_esp_edesc *edesc =
  722. container_of(desc, struct ipsec_esp_edesc, desc);
  723. ipsec_esp_unmap(dev, edesc, req);
  724. /* check ICV auth status */
  725. if (!err)
  726. if ((desc->hdr_lo & DESC_HDR_LO_ICCR1_MASK) !=
  727. DESC_HDR_LO_ICCR1_PASS)
  728. err = -EBADMSG;
  729. kfree(edesc);
  730. aead_request_complete(req, err);
  731. }
  732. /*
  733. * convert scatterlist to SEC h/w link table format
  734. * stop at cryptlen bytes
  735. */
  736. static int sg_to_link_tbl(struct scatterlist *sg, int sg_count,
  737. int cryptlen, struct talitos_ptr *link_tbl_ptr)
  738. {
  739. int n_sg = sg_count;
  740. while (n_sg--) {
  741. link_tbl_ptr->ptr = cpu_to_be32(sg_dma_address(sg));
  742. link_tbl_ptr->len = cpu_to_be16(sg_dma_len(sg));
  743. link_tbl_ptr->j_extent = 0;
  744. link_tbl_ptr++;
  745. cryptlen -= sg_dma_len(sg);
  746. sg = sg_next(sg);
  747. }
  748. /* adjust (decrease) last one (or two) entry's len to cryptlen */
  749. link_tbl_ptr--;
  750. while (be16_to_cpu(link_tbl_ptr->len) <= (-cryptlen)) {
  751. /* Empty this entry, and move to previous one */
  752. cryptlen += be16_to_cpu(link_tbl_ptr->len);
  753. link_tbl_ptr->len = 0;
  754. sg_count--;
  755. link_tbl_ptr--;
  756. }
  757. link_tbl_ptr->len = cpu_to_be16(be16_to_cpu(link_tbl_ptr->len)
  758. + cryptlen);
  759. /* tag end of link table */
  760. link_tbl_ptr->j_extent = DESC_PTR_LNKTBL_RETURN;
  761. return sg_count;
  762. }
  763. /*
  764. * fill in and submit ipsec_esp descriptor
  765. */
  766. static int ipsec_esp(struct ipsec_esp_edesc *edesc, struct aead_request *areq,
  767. u8 *giv, u64 seq,
  768. void (*callback) (struct device *dev,
  769. struct talitos_desc *desc,
  770. void *context, int error))
  771. {
  772. struct crypto_aead *aead = crypto_aead_reqtfm(areq);
  773. struct talitos_ctx *ctx = crypto_aead_ctx(aead);
  774. struct device *dev = ctx->dev;
  775. struct talitos_desc *desc = &edesc->desc;
  776. unsigned int cryptlen = areq->cryptlen;
  777. unsigned int authsize = ctx->authsize;
  778. unsigned int ivsize;
  779. int sg_count, ret;
  780. int sg_link_tbl_len;
  781. /* hmac key */
  782. map_single_talitos_ptr(dev, &desc->ptr[0], ctx->authkeylen, &ctx->key,
  783. 0, DMA_TO_DEVICE);
  784. /* hmac data */
  785. map_single_talitos_ptr(dev, &desc->ptr[1], sg_virt(areq->src) -
  786. sg_virt(areq->assoc), sg_virt(areq->assoc), 0,
  787. DMA_TO_DEVICE);
  788. /* cipher iv */
  789. ivsize = crypto_aead_ivsize(aead);
  790. map_single_talitos_ptr(dev, &desc->ptr[2], ivsize, giv ?: areq->iv, 0,
  791. DMA_TO_DEVICE);
  792. /* cipher key */
  793. map_single_talitos_ptr(dev, &desc->ptr[3], ctx->enckeylen,
  794. (char *)&ctx->key + ctx->authkeylen, 0,
  795. DMA_TO_DEVICE);
  796. /*
  797. * cipher in
  798. * map and adjust cipher len to aead request cryptlen.
  799. * extent is bytes of HMAC postpended to ciphertext,
  800. * typically 12 for ipsec
  801. */
  802. desc->ptr[4].len = cpu_to_be16(cryptlen);
  803. desc->ptr[4].j_extent = authsize;
  804. if (areq->src == areq->dst)
  805. sg_count = dma_map_sg(dev, areq->src, edesc->src_nents ? : 1,
  806. DMA_BIDIRECTIONAL);
  807. else
  808. sg_count = dma_map_sg(dev, areq->src, edesc->src_nents ? : 1,
  809. DMA_TO_DEVICE);
  810. if (sg_count == 1) {
  811. desc->ptr[4].ptr = cpu_to_be32(sg_dma_address(areq->src));
  812. } else {
  813. sg_link_tbl_len = cryptlen;
  814. if ((edesc->desc.hdr & DESC_HDR_MODE1_MDEU_CICV) &&
  815. (edesc->desc.hdr & DESC_HDR_MODE0_ENCRYPT) == 0) {
  816. sg_link_tbl_len = cryptlen + authsize;
  817. }
  818. sg_count = sg_to_link_tbl(areq->src, sg_count, sg_link_tbl_len,
  819. &edesc->link_tbl[0]);
  820. if (sg_count > 1) {
  821. desc->ptr[4].j_extent |= DESC_PTR_LNKTBL_JUMP;
  822. desc->ptr[4].ptr = cpu_to_be32(edesc->dma_link_tbl);
  823. dma_sync_single_for_device(ctx->dev, edesc->dma_link_tbl,
  824. edesc->dma_len, DMA_BIDIRECTIONAL);
  825. } else {
  826. /* Only one segment now, so no link tbl needed */
  827. desc->ptr[4].ptr = cpu_to_be32(sg_dma_address(areq->src));
  828. }
  829. }
  830. /* cipher out */
  831. desc->ptr[5].len = cpu_to_be16(cryptlen);
  832. desc->ptr[5].j_extent = authsize;
  833. if (areq->src != areq->dst) {
  834. sg_count = dma_map_sg(dev, areq->dst, edesc->dst_nents ? : 1,
  835. DMA_FROM_DEVICE);
  836. }
  837. if (sg_count == 1) {
  838. desc->ptr[5].ptr = cpu_to_be32(sg_dma_address(areq->dst));
  839. } else {
  840. struct talitos_ptr *link_tbl_ptr =
  841. &edesc->link_tbl[edesc->src_nents + 1];
  842. desc->ptr[5].ptr = cpu_to_be32((struct talitos_ptr *)
  843. edesc->dma_link_tbl +
  844. edesc->src_nents + 1);
  845. sg_count = sg_to_link_tbl(areq->dst, sg_count, cryptlen,
  846. link_tbl_ptr);
  847. /* Add an entry to the link table for ICV data */
  848. link_tbl_ptr += sg_count - 1;
  849. link_tbl_ptr->j_extent = 0;
  850. sg_count++;
  851. link_tbl_ptr++;
  852. link_tbl_ptr->j_extent = DESC_PTR_LNKTBL_RETURN;
  853. link_tbl_ptr->len = cpu_to_be16(authsize);
  854. /* icv data follows link tables */
  855. link_tbl_ptr->ptr = cpu_to_be32((struct talitos_ptr *)
  856. edesc->dma_link_tbl +
  857. edesc->src_nents +
  858. edesc->dst_nents + 2);
  859. desc->ptr[5].j_extent |= DESC_PTR_LNKTBL_JUMP;
  860. dma_sync_single_for_device(ctx->dev, edesc->dma_link_tbl,
  861. edesc->dma_len, DMA_BIDIRECTIONAL);
  862. }
  863. /* iv out */
  864. map_single_talitos_ptr(dev, &desc->ptr[6], ivsize, ctx->iv, 0,
  865. DMA_FROM_DEVICE);
  866. ret = talitos_submit(dev, desc, callback, areq);
  867. if (ret != -EINPROGRESS) {
  868. ipsec_esp_unmap(dev, edesc, areq);
  869. kfree(edesc);
  870. }
  871. return ret;
  872. }
  873. /*
  874. * derive number of elements in scatterlist
  875. */
  876. static int sg_count(struct scatterlist *sg_list, int nbytes)
  877. {
  878. struct scatterlist *sg = sg_list;
  879. int sg_nents = 0;
  880. while (nbytes) {
  881. sg_nents++;
  882. nbytes -= sg->length;
  883. sg = sg_next(sg);
  884. }
  885. return sg_nents;
  886. }
  887. /*
  888. * allocate and map the ipsec_esp extended descriptor
  889. */
  890. static struct ipsec_esp_edesc *ipsec_esp_edesc_alloc(struct aead_request *areq,
  891. int icv_stashing)
  892. {
  893. struct crypto_aead *authenc = crypto_aead_reqtfm(areq);
  894. struct talitos_ctx *ctx = crypto_aead_ctx(authenc);
  895. struct ipsec_esp_edesc *edesc;
  896. int src_nents, dst_nents, alloc_len, dma_len;
  897. gfp_t flags = areq->base.flags & CRYPTO_TFM_REQ_MAY_SLEEP ? GFP_KERNEL :
  898. GFP_ATOMIC;
  899. if (areq->cryptlen + ctx->authsize > TALITOS_MAX_DATA_LEN) {
  900. dev_err(ctx->dev, "cryptlen exceeds h/w max limit\n");
  901. return ERR_PTR(-EINVAL);
  902. }
  903. src_nents = sg_count(areq->src, areq->cryptlen + ctx->authsize);
  904. src_nents = (src_nents == 1) ? 0 : src_nents;
  905. if (areq->dst == areq->src) {
  906. dst_nents = src_nents;
  907. } else {
  908. dst_nents = sg_count(areq->dst, areq->cryptlen + ctx->authsize);
  909. dst_nents = (dst_nents == 1) ? 0 : dst_nents;
  910. }
  911. /*
  912. * allocate space for base edesc plus the link tables,
  913. * allowing for two separate entries for ICV and generated ICV (+ 2),
  914. * and the ICV data itself
  915. */
  916. alloc_len = sizeof(struct ipsec_esp_edesc);
  917. if (src_nents || dst_nents) {
  918. dma_len = (src_nents + dst_nents + 2) *
  919. sizeof(struct talitos_ptr) + ctx->authsize;
  920. alloc_len += dma_len;
  921. } else {
  922. dma_len = 0;
  923. alloc_len += icv_stashing ? ctx->authsize : 0;
  924. }
  925. edesc = kmalloc(alloc_len, GFP_DMA | flags);
  926. if (!edesc) {
  927. dev_err(ctx->dev, "could not allocate edescriptor\n");
  928. return ERR_PTR(-ENOMEM);
  929. }
  930. edesc->src_nents = src_nents;
  931. edesc->dst_nents = dst_nents;
  932. edesc->dma_len = dma_len;
  933. edesc->dma_link_tbl = dma_map_single(ctx->dev, &edesc->link_tbl[0],
  934. edesc->dma_len, DMA_BIDIRECTIONAL);
  935. return edesc;
  936. }
  937. static int aead_authenc_encrypt(struct aead_request *req)
  938. {
  939. struct crypto_aead *authenc = crypto_aead_reqtfm(req);
  940. struct talitos_ctx *ctx = crypto_aead_ctx(authenc);
  941. struct ipsec_esp_edesc *edesc;
  942. /* allocate extended descriptor */
  943. edesc = ipsec_esp_edesc_alloc(req, 0);
  944. if (IS_ERR(edesc))
  945. return PTR_ERR(edesc);
  946. /* set encrypt */
  947. edesc->desc.hdr = ctx->desc_hdr_template | DESC_HDR_MODE0_ENCRYPT;
  948. return ipsec_esp(edesc, req, NULL, 0, ipsec_esp_encrypt_done);
  949. }
  950. static int aead_authenc_decrypt(struct aead_request *req)
  951. {
  952. struct crypto_aead *authenc = crypto_aead_reqtfm(req);
  953. struct talitos_ctx *ctx = crypto_aead_ctx(authenc);
  954. unsigned int authsize = ctx->authsize;
  955. struct talitos_private *priv = dev_get_drvdata(ctx->dev);
  956. struct ipsec_esp_edesc *edesc;
  957. struct scatterlist *sg;
  958. void *icvdata;
  959. req->cryptlen -= authsize;
  960. /* allocate extended descriptor */
  961. edesc = ipsec_esp_edesc_alloc(req, 1);
  962. if (IS_ERR(edesc))
  963. return PTR_ERR(edesc);
  964. if ((priv->features & TALITOS_FTR_HW_AUTH_CHECK) &&
  965. (((!edesc->src_nents && !edesc->dst_nents) ||
  966. priv->features & TALITOS_FTR_SRC_LINK_TBL_LEN_INCLUDES_EXTENT))) {
  967. /* decrypt and check the ICV */
  968. edesc->desc.hdr = ctx->desc_hdr_template | DESC_HDR_DIR_INBOUND |
  969. DESC_HDR_MODE1_MDEU_CICV;
  970. /* reset integrity check result bits */
  971. edesc->desc.hdr_lo = 0;
  972. return ipsec_esp(edesc, req, NULL, 0, ipsec_esp_decrypt_hwauth_done);
  973. } else {
  974. /* Have to check the ICV with software */
  975. edesc->desc.hdr = ctx->desc_hdr_template | DESC_HDR_DIR_INBOUND;
  976. /* stash incoming ICV for later cmp with ICV generated by the h/w */
  977. if (edesc->dma_len)
  978. icvdata = &edesc->link_tbl[edesc->src_nents +
  979. edesc->dst_nents + 2];
  980. else
  981. icvdata = &edesc->link_tbl[0];
  982. sg = sg_last(req->src, edesc->src_nents ? : 1);
  983. memcpy(icvdata, (char *)sg_virt(sg) + sg->length - ctx->authsize,
  984. ctx->authsize);
  985. return ipsec_esp(edesc, req, NULL, 0, ipsec_esp_decrypt_swauth_done);
  986. }
  987. }
  988. static int aead_authenc_givencrypt(
  989. struct aead_givcrypt_request *req)
  990. {
  991. struct aead_request *areq = &req->areq;
  992. struct crypto_aead *authenc = crypto_aead_reqtfm(areq);
  993. struct talitos_ctx *ctx = crypto_aead_ctx(authenc);
  994. struct ipsec_esp_edesc *edesc;
  995. /* allocate extended descriptor */
  996. edesc = ipsec_esp_edesc_alloc(areq, 0);
  997. if (IS_ERR(edesc))
  998. return PTR_ERR(edesc);
  999. /* set encrypt */
  1000. edesc->desc.hdr = ctx->desc_hdr_template | DESC_HDR_MODE0_ENCRYPT;
  1001. memcpy(req->giv, ctx->iv, crypto_aead_ivsize(authenc));
  1002. /* avoid consecutive packets going out with same IV */
  1003. *(__be64 *)req->giv ^= cpu_to_be64(req->seq);
  1004. return ipsec_esp(edesc, areq, req->giv, req->seq,
  1005. ipsec_esp_encrypt_done);
  1006. }
  1007. struct talitos_alg_template {
  1008. char name[CRYPTO_MAX_ALG_NAME];
  1009. char driver_name[CRYPTO_MAX_ALG_NAME];
  1010. unsigned int blocksize;
  1011. struct aead_alg aead;
  1012. struct device *dev;
  1013. __be32 desc_hdr_template;
  1014. };
  1015. static struct talitos_alg_template driver_algs[] = {
  1016. /* single-pass ipsec_esp descriptor */
  1017. {
  1018. .name = "authenc(hmac(sha1),cbc(aes))",
  1019. .driver_name = "authenc-hmac-sha1-cbc-aes-talitos",
  1020. .blocksize = AES_BLOCK_SIZE,
  1021. .aead = {
  1022. .setkey = aead_authenc_setkey,
  1023. .setauthsize = aead_authenc_setauthsize,
  1024. .encrypt = aead_authenc_encrypt,
  1025. .decrypt = aead_authenc_decrypt,
  1026. .givencrypt = aead_authenc_givencrypt,
  1027. .geniv = "<built-in>",
  1028. .ivsize = AES_BLOCK_SIZE,
  1029. .maxauthsize = SHA1_DIGEST_SIZE,
  1030. },
  1031. .desc_hdr_template = DESC_HDR_TYPE_IPSEC_ESP |
  1032. DESC_HDR_SEL0_AESU |
  1033. DESC_HDR_MODE0_AESU_CBC |
  1034. DESC_HDR_SEL1_MDEUA |
  1035. DESC_HDR_MODE1_MDEU_INIT |
  1036. DESC_HDR_MODE1_MDEU_PAD |
  1037. DESC_HDR_MODE1_MDEU_SHA1_HMAC,
  1038. },
  1039. {
  1040. .name = "authenc(hmac(sha1),cbc(des3_ede))",
  1041. .driver_name = "authenc-hmac-sha1-cbc-3des-talitos",
  1042. .blocksize = DES3_EDE_BLOCK_SIZE,
  1043. .aead = {
  1044. .setkey = aead_authenc_setkey,
  1045. .setauthsize = aead_authenc_setauthsize,
  1046. .encrypt = aead_authenc_encrypt,
  1047. .decrypt = aead_authenc_decrypt,
  1048. .givencrypt = aead_authenc_givencrypt,
  1049. .geniv = "<built-in>",
  1050. .ivsize = DES3_EDE_BLOCK_SIZE,
  1051. .maxauthsize = SHA1_DIGEST_SIZE,
  1052. },
  1053. .desc_hdr_template = DESC_HDR_TYPE_IPSEC_ESP |
  1054. DESC_HDR_SEL0_DEU |
  1055. DESC_HDR_MODE0_DEU_CBC |
  1056. DESC_HDR_MODE0_DEU_3DES |
  1057. DESC_HDR_SEL1_MDEUA |
  1058. DESC_HDR_MODE1_MDEU_INIT |
  1059. DESC_HDR_MODE1_MDEU_PAD |
  1060. DESC_HDR_MODE1_MDEU_SHA1_HMAC,
  1061. },
  1062. {
  1063. .name = "authenc(hmac(sha256),cbc(aes))",
  1064. .driver_name = "authenc-hmac-sha256-cbc-aes-talitos",
  1065. .blocksize = AES_BLOCK_SIZE,
  1066. .aead = {
  1067. .setkey = aead_authenc_setkey,
  1068. .setauthsize = aead_authenc_setauthsize,
  1069. .encrypt = aead_authenc_encrypt,
  1070. .decrypt = aead_authenc_decrypt,
  1071. .givencrypt = aead_authenc_givencrypt,
  1072. .geniv = "<built-in>",
  1073. .ivsize = AES_BLOCK_SIZE,
  1074. .maxauthsize = SHA256_DIGEST_SIZE,
  1075. },
  1076. .desc_hdr_template = DESC_HDR_TYPE_IPSEC_ESP |
  1077. DESC_HDR_SEL0_AESU |
  1078. DESC_HDR_MODE0_AESU_CBC |
  1079. DESC_HDR_SEL1_MDEUA |
  1080. DESC_HDR_MODE1_MDEU_INIT |
  1081. DESC_HDR_MODE1_MDEU_PAD |
  1082. DESC_HDR_MODE1_MDEU_SHA256_HMAC,
  1083. },
  1084. {
  1085. .name = "authenc(hmac(sha256),cbc(des3_ede))",
  1086. .driver_name = "authenc-hmac-sha256-cbc-3des-talitos",
  1087. .blocksize = DES3_EDE_BLOCK_SIZE,
  1088. .aead = {
  1089. .setkey = aead_authenc_setkey,
  1090. .setauthsize = aead_authenc_setauthsize,
  1091. .encrypt = aead_authenc_encrypt,
  1092. .decrypt = aead_authenc_decrypt,
  1093. .givencrypt = aead_authenc_givencrypt,
  1094. .geniv = "<built-in>",
  1095. .ivsize = DES3_EDE_BLOCK_SIZE,
  1096. .maxauthsize = SHA256_DIGEST_SIZE,
  1097. },
  1098. .desc_hdr_template = DESC_HDR_TYPE_IPSEC_ESP |
  1099. DESC_HDR_SEL0_DEU |
  1100. DESC_HDR_MODE0_DEU_CBC |
  1101. DESC_HDR_MODE0_DEU_3DES |
  1102. DESC_HDR_SEL1_MDEUA |
  1103. DESC_HDR_MODE1_MDEU_INIT |
  1104. DESC_HDR_MODE1_MDEU_PAD |
  1105. DESC_HDR_MODE1_MDEU_SHA256_HMAC,
  1106. },
  1107. {
  1108. .name = "authenc(hmac(md5),cbc(aes))",
  1109. .driver_name = "authenc-hmac-md5-cbc-aes-talitos",
  1110. .blocksize = AES_BLOCK_SIZE,
  1111. .aead = {
  1112. .setkey = aead_authenc_setkey,
  1113. .setauthsize = aead_authenc_setauthsize,
  1114. .encrypt = aead_authenc_encrypt,
  1115. .decrypt = aead_authenc_decrypt,
  1116. .givencrypt = aead_authenc_givencrypt,
  1117. .geniv = "<built-in>",
  1118. .ivsize = AES_BLOCK_SIZE,
  1119. .maxauthsize = MD5_DIGEST_SIZE,
  1120. },
  1121. .desc_hdr_template = DESC_HDR_TYPE_IPSEC_ESP |
  1122. DESC_HDR_SEL0_AESU |
  1123. DESC_HDR_MODE0_AESU_CBC |
  1124. DESC_HDR_SEL1_MDEUA |
  1125. DESC_HDR_MODE1_MDEU_INIT |
  1126. DESC_HDR_MODE1_MDEU_PAD |
  1127. DESC_HDR_MODE1_MDEU_MD5_HMAC,
  1128. },
  1129. {
  1130. .name = "authenc(hmac(md5),cbc(des3_ede))",
  1131. .driver_name = "authenc-hmac-md5-cbc-3des-talitos",
  1132. .blocksize = DES3_EDE_BLOCK_SIZE,
  1133. .aead = {
  1134. .setkey = aead_authenc_setkey,
  1135. .setauthsize = aead_authenc_setauthsize,
  1136. .encrypt = aead_authenc_encrypt,
  1137. .decrypt = aead_authenc_decrypt,
  1138. .givencrypt = aead_authenc_givencrypt,
  1139. .geniv = "<built-in>",
  1140. .ivsize = DES3_EDE_BLOCK_SIZE,
  1141. .maxauthsize = MD5_DIGEST_SIZE,
  1142. },
  1143. .desc_hdr_template = DESC_HDR_TYPE_IPSEC_ESP |
  1144. DESC_HDR_SEL0_DEU |
  1145. DESC_HDR_MODE0_DEU_CBC |
  1146. DESC_HDR_MODE0_DEU_3DES |
  1147. DESC_HDR_SEL1_MDEUA |
  1148. DESC_HDR_MODE1_MDEU_INIT |
  1149. DESC_HDR_MODE1_MDEU_PAD |
  1150. DESC_HDR_MODE1_MDEU_MD5_HMAC,
  1151. }
  1152. };
  1153. struct talitos_crypto_alg {
  1154. struct list_head entry;
  1155. struct device *dev;
  1156. __be32 desc_hdr_template;
  1157. struct crypto_alg crypto_alg;
  1158. };
  1159. static int talitos_cra_init(struct crypto_tfm *tfm)
  1160. {
  1161. struct crypto_alg *alg = tfm->__crt_alg;
  1162. struct talitos_crypto_alg *talitos_alg =
  1163. container_of(alg, struct talitos_crypto_alg, crypto_alg);
  1164. struct talitos_ctx *ctx = crypto_tfm_ctx(tfm);
  1165. /* update context with ptr to dev */
  1166. ctx->dev = talitos_alg->dev;
  1167. /* copy descriptor header template value */
  1168. ctx->desc_hdr_template = talitos_alg->desc_hdr_template;
  1169. /* random first IV */
  1170. get_random_bytes(ctx->iv, TALITOS_MAX_IV_LENGTH);
  1171. return 0;
  1172. }
  1173. /*
  1174. * given the alg's descriptor header template, determine whether descriptor
  1175. * type and primary/secondary execution units required match the hw
  1176. * capabilities description provided in the device tree node.
  1177. */
  1178. static int hw_supports(struct device *dev, __be32 desc_hdr_template)
  1179. {
  1180. struct talitos_private *priv = dev_get_drvdata(dev);
  1181. int ret;
  1182. ret = (1 << DESC_TYPE(desc_hdr_template) & priv->desc_types) &&
  1183. (1 << PRIMARY_EU(desc_hdr_template) & priv->exec_units);
  1184. if (SECONDARY_EU(desc_hdr_template))
  1185. ret = ret && (1 << SECONDARY_EU(desc_hdr_template)
  1186. & priv->exec_units);
  1187. return ret;
  1188. }
  1189. static int talitos_remove(struct of_device *ofdev)
  1190. {
  1191. struct device *dev = &ofdev->dev;
  1192. struct talitos_private *priv = dev_get_drvdata(dev);
  1193. struct talitos_crypto_alg *t_alg, *n;
  1194. int i;
  1195. list_for_each_entry_safe(t_alg, n, &priv->alg_list, entry) {
  1196. crypto_unregister_alg(&t_alg->crypto_alg);
  1197. list_del(&t_alg->entry);
  1198. kfree(t_alg);
  1199. }
  1200. if (hw_supports(dev, DESC_HDR_SEL0_RNG))
  1201. talitos_unregister_rng(dev);
  1202. kfree(priv->submit_count);
  1203. kfree(priv->tail);
  1204. kfree(priv->head);
  1205. if (priv->fifo)
  1206. for (i = 0; i < priv->num_channels; i++)
  1207. kfree(priv->fifo[i]);
  1208. kfree(priv->fifo);
  1209. kfree(priv->head_lock);
  1210. kfree(priv->tail_lock);
  1211. if (priv->irq != NO_IRQ) {
  1212. free_irq(priv->irq, dev);
  1213. irq_dispose_mapping(priv->irq);
  1214. }
  1215. tasklet_kill(&priv->done_task);
  1216. iounmap(priv->reg);
  1217. dev_set_drvdata(dev, NULL);
  1218. kfree(priv);
  1219. return 0;
  1220. }
  1221. static struct talitos_crypto_alg *talitos_alg_alloc(struct device *dev,
  1222. struct talitos_alg_template
  1223. *template)
  1224. {
  1225. struct talitos_crypto_alg *t_alg;
  1226. struct crypto_alg *alg;
  1227. t_alg = kzalloc(sizeof(struct talitos_crypto_alg), GFP_KERNEL);
  1228. if (!t_alg)
  1229. return ERR_PTR(-ENOMEM);
  1230. alg = &t_alg->crypto_alg;
  1231. snprintf(alg->cra_name, CRYPTO_MAX_ALG_NAME, "%s", template->name);
  1232. snprintf(alg->cra_driver_name, CRYPTO_MAX_ALG_NAME, "%s",
  1233. template->driver_name);
  1234. alg->cra_module = THIS_MODULE;
  1235. alg->cra_init = talitos_cra_init;
  1236. alg->cra_priority = TALITOS_CRA_PRIORITY;
  1237. alg->cra_flags = CRYPTO_ALG_TYPE_AEAD | CRYPTO_ALG_ASYNC;
  1238. alg->cra_blocksize = template->blocksize;
  1239. alg->cra_alignmask = 0;
  1240. alg->cra_type = &crypto_aead_type;
  1241. alg->cra_ctxsize = sizeof(struct talitos_ctx);
  1242. alg->cra_u.aead = template->aead;
  1243. t_alg->desc_hdr_template = template->desc_hdr_template;
  1244. t_alg->dev = dev;
  1245. return t_alg;
  1246. }
  1247. static int talitos_probe(struct of_device *ofdev,
  1248. const struct of_device_id *match)
  1249. {
  1250. struct device *dev = &ofdev->dev;
  1251. struct device_node *np = ofdev->node;
  1252. struct talitos_private *priv;
  1253. const unsigned int *prop;
  1254. int i, err;
  1255. priv = kzalloc(sizeof(struct talitos_private), GFP_KERNEL);
  1256. if (!priv)
  1257. return -ENOMEM;
  1258. dev_set_drvdata(dev, priv);
  1259. priv->ofdev = ofdev;
  1260. tasklet_init(&priv->done_task, talitos_done, (unsigned long)dev);
  1261. INIT_LIST_HEAD(&priv->alg_list);
  1262. priv->irq = irq_of_parse_and_map(np, 0);
  1263. if (priv->irq == NO_IRQ) {
  1264. dev_err(dev, "failed to map irq\n");
  1265. err = -EINVAL;
  1266. goto err_out;
  1267. }
  1268. /* get the irq line */
  1269. err = request_irq(priv->irq, talitos_interrupt, 0,
  1270. dev_driver_string(dev), dev);
  1271. if (err) {
  1272. dev_err(dev, "failed to request irq %d\n", priv->irq);
  1273. irq_dispose_mapping(priv->irq);
  1274. priv->irq = NO_IRQ;
  1275. goto err_out;
  1276. }
  1277. priv->reg = of_iomap(np, 0);
  1278. if (!priv->reg) {
  1279. dev_err(dev, "failed to of_iomap\n");
  1280. err = -ENOMEM;
  1281. goto err_out;
  1282. }
  1283. /* get SEC version capabilities from device tree */
  1284. prop = of_get_property(np, "fsl,num-channels", NULL);
  1285. if (prop)
  1286. priv->num_channels = *prop;
  1287. prop = of_get_property(np, "fsl,channel-fifo-len", NULL);
  1288. if (prop)
  1289. priv->chfifo_len = *prop;
  1290. prop = of_get_property(np, "fsl,exec-units-mask", NULL);
  1291. if (prop)
  1292. priv->exec_units = *prop;
  1293. prop = of_get_property(np, "fsl,descriptor-types-mask", NULL);
  1294. if (prop)
  1295. priv->desc_types = *prop;
  1296. if (!is_power_of_2(priv->num_channels) || !priv->chfifo_len ||
  1297. !priv->exec_units || !priv->desc_types) {
  1298. dev_err(dev, "invalid property data in device tree node\n");
  1299. err = -EINVAL;
  1300. goto err_out;
  1301. }
  1302. if (of_device_is_compatible(np, "fsl,sec3.0"))
  1303. priv->features |= TALITOS_FTR_SRC_LINK_TBL_LEN_INCLUDES_EXTENT;
  1304. if (of_device_is_compatible(np, "fsl,sec2.1"))
  1305. priv->features |= TALITOS_FTR_HW_AUTH_CHECK;
  1306. priv->head_lock = kmalloc(sizeof(spinlock_t) * priv->num_channels,
  1307. GFP_KERNEL);
  1308. priv->tail_lock = kmalloc(sizeof(spinlock_t) * priv->num_channels,
  1309. GFP_KERNEL);
  1310. if (!priv->head_lock || !priv->tail_lock) {
  1311. dev_err(dev, "failed to allocate fifo locks\n");
  1312. err = -ENOMEM;
  1313. goto err_out;
  1314. }
  1315. for (i = 0; i < priv->num_channels; i++) {
  1316. spin_lock_init(&priv->head_lock[i]);
  1317. spin_lock_init(&priv->tail_lock[i]);
  1318. }
  1319. priv->fifo = kmalloc(sizeof(struct talitos_request *) *
  1320. priv->num_channels, GFP_KERNEL);
  1321. if (!priv->fifo) {
  1322. dev_err(dev, "failed to allocate request fifo\n");
  1323. err = -ENOMEM;
  1324. goto err_out;
  1325. }
  1326. priv->fifo_len = roundup_pow_of_two(priv->chfifo_len);
  1327. for (i = 0; i < priv->num_channels; i++) {
  1328. priv->fifo[i] = kzalloc(sizeof(struct talitos_request) *
  1329. priv->fifo_len, GFP_KERNEL);
  1330. if (!priv->fifo[i]) {
  1331. dev_err(dev, "failed to allocate request fifo %d\n", i);
  1332. err = -ENOMEM;
  1333. goto err_out;
  1334. }
  1335. }
  1336. priv->submit_count = kmalloc(sizeof(atomic_t) * priv->num_channels,
  1337. GFP_KERNEL);
  1338. if (!priv->submit_count) {
  1339. dev_err(dev, "failed to allocate fifo submit count space\n");
  1340. err = -ENOMEM;
  1341. goto err_out;
  1342. }
  1343. for (i = 0; i < priv->num_channels; i++)
  1344. atomic_set(&priv->submit_count[i], -priv->chfifo_len);
  1345. priv->head = kzalloc(sizeof(int) * priv->num_channels, GFP_KERNEL);
  1346. priv->tail = kzalloc(sizeof(int) * priv->num_channels, GFP_KERNEL);
  1347. if (!priv->head || !priv->tail) {
  1348. dev_err(dev, "failed to allocate request index space\n");
  1349. err = -ENOMEM;
  1350. goto err_out;
  1351. }
  1352. /* reset and initialize the h/w */
  1353. err = init_device(dev);
  1354. if (err) {
  1355. dev_err(dev, "failed to initialize device\n");
  1356. goto err_out;
  1357. }
  1358. /* register the RNG, if available */
  1359. if (hw_supports(dev, DESC_HDR_SEL0_RNG)) {
  1360. err = talitos_register_rng(dev);
  1361. if (err) {
  1362. dev_err(dev, "failed to register hwrng: %d\n", err);
  1363. goto err_out;
  1364. } else
  1365. dev_info(dev, "hwrng\n");
  1366. }
  1367. /* register crypto algorithms the device supports */
  1368. for (i = 0; i < ARRAY_SIZE(driver_algs); i++) {
  1369. if (hw_supports(dev, driver_algs[i].desc_hdr_template)) {
  1370. struct talitos_crypto_alg *t_alg;
  1371. t_alg = talitos_alg_alloc(dev, &driver_algs[i]);
  1372. if (IS_ERR(t_alg)) {
  1373. err = PTR_ERR(t_alg);
  1374. goto err_out;
  1375. }
  1376. err = crypto_register_alg(&t_alg->crypto_alg);
  1377. if (err) {
  1378. dev_err(dev, "%s alg registration failed\n",
  1379. t_alg->crypto_alg.cra_driver_name);
  1380. kfree(t_alg);
  1381. } else {
  1382. list_add_tail(&t_alg->entry, &priv->alg_list);
  1383. dev_info(dev, "%s\n",
  1384. t_alg->crypto_alg.cra_driver_name);
  1385. }
  1386. }
  1387. }
  1388. return 0;
  1389. err_out:
  1390. talitos_remove(ofdev);
  1391. return err;
  1392. }
  1393. static struct of_device_id talitos_match[] = {
  1394. {
  1395. .compatible = "fsl,sec2.0",
  1396. },
  1397. {},
  1398. };
  1399. MODULE_DEVICE_TABLE(of, talitos_match);
  1400. static struct of_platform_driver talitos_driver = {
  1401. .name = "talitos",
  1402. .match_table = talitos_match,
  1403. .probe = talitos_probe,
  1404. .remove = talitos_remove,
  1405. };
  1406. static int __init talitos_init(void)
  1407. {
  1408. return of_register_platform_driver(&talitos_driver);
  1409. }
  1410. module_init(talitos_init);
  1411. static void __exit talitos_exit(void)
  1412. {
  1413. of_unregister_platform_driver(&talitos_driver);
  1414. }
  1415. module_exit(talitos_exit);
  1416. MODULE_LICENSE("GPL");
  1417. MODULE_AUTHOR("Kim Phillips <kim.phillips@freescale.com>");
  1418. MODULE_DESCRIPTION("Freescale integrated security engine (SEC) driver");