phy_n.c 47 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661
  1. /*
  2. Broadcom B43 wireless driver
  3. IEEE 802.11n PHY support
  4. Copyright (c) 2008 Michael Buesch <mb@bu3sch.de>
  5. This program is free software; you can redistribute it and/or modify
  6. it under the terms of the GNU General Public License as published by
  7. the Free Software Foundation; either version 2 of the License, or
  8. (at your option) any later version.
  9. This program is distributed in the hope that it will be useful,
  10. but WITHOUT ANY WARRANTY; without even the implied warranty of
  11. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  12. GNU General Public License for more details.
  13. You should have received a copy of the GNU General Public License
  14. along with this program; see the file COPYING. If not, write to
  15. the Free Software Foundation, Inc., 51 Franklin Steet, Fifth Floor,
  16. Boston, MA 02110-1301, USA.
  17. */
  18. #include <linux/delay.h>
  19. #include <linux/types.h>
  20. #include "b43.h"
  21. #include "phy_n.h"
  22. #include "tables_nphy.h"
  23. #include "main.h"
  24. struct nphy_txgains {
  25. u16 txgm[2];
  26. u16 pga[2];
  27. u16 pad[2];
  28. u16 ipa[2];
  29. };
  30. struct nphy_iqcal_params {
  31. u16 txgm;
  32. u16 pga;
  33. u16 pad;
  34. u16 ipa;
  35. u16 cal_gain;
  36. u16 ncorr[5];
  37. };
  38. struct nphy_iq_est {
  39. s32 iq0_prod;
  40. u32 i0_pwr;
  41. u32 q0_pwr;
  42. s32 iq1_prod;
  43. u32 i1_pwr;
  44. u32 q1_pwr;
  45. };
  46. void b43_nphy_set_rxantenna(struct b43_wldev *dev, int antenna)
  47. {//TODO
  48. }
  49. static void b43_nphy_op_adjust_txpower(struct b43_wldev *dev)
  50. {//TODO
  51. }
  52. static enum b43_txpwr_result b43_nphy_op_recalc_txpower(struct b43_wldev *dev,
  53. bool ignore_tssi)
  54. {//TODO
  55. return B43_TXPWR_RES_DONE;
  56. }
  57. static void b43_chantab_radio_upload(struct b43_wldev *dev,
  58. const struct b43_nphy_channeltab_entry *e)
  59. {
  60. b43_radio_write16(dev, B2055_PLL_REF, e->radio_pll_ref);
  61. b43_radio_write16(dev, B2055_RF_PLLMOD0, e->radio_rf_pllmod0);
  62. b43_radio_write16(dev, B2055_RF_PLLMOD1, e->radio_rf_pllmod1);
  63. b43_radio_write16(dev, B2055_VCO_CAPTAIL, e->radio_vco_captail);
  64. b43_radio_write16(dev, B2055_VCO_CAL1, e->radio_vco_cal1);
  65. b43_radio_write16(dev, B2055_VCO_CAL2, e->radio_vco_cal2);
  66. b43_radio_write16(dev, B2055_PLL_LFC1, e->radio_pll_lfc1);
  67. b43_radio_write16(dev, B2055_PLL_LFR1, e->radio_pll_lfr1);
  68. b43_radio_write16(dev, B2055_PLL_LFC2, e->radio_pll_lfc2);
  69. b43_radio_write16(dev, B2055_LGBUF_CENBUF, e->radio_lgbuf_cenbuf);
  70. b43_radio_write16(dev, B2055_LGEN_TUNE1, e->radio_lgen_tune1);
  71. b43_radio_write16(dev, B2055_LGEN_TUNE2, e->radio_lgen_tune2);
  72. b43_radio_write16(dev, B2055_C1_LGBUF_ATUNE, e->radio_c1_lgbuf_atune);
  73. b43_radio_write16(dev, B2055_C1_LGBUF_GTUNE, e->radio_c1_lgbuf_gtune);
  74. b43_radio_write16(dev, B2055_C1_RX_RFR1, e->radio_c1_rx_rfr1);
  75. b43_radio_write16(dev, B2055_C1_TX_PGAPADTN, e->radio_c1_tx_pgapadtn);
  76. b43_radio_write16(dev, B2055_C1_TX_MXBGTRIM, e->radio_c1_tx_mxbgtrim);
  77. b43_radio_write16(dev, B2055_C2_LGBUF_ATUNE, e->radio_c2_lgbuf_atune);
  78. b43_radio_write16(dev, B2055_C2_LGBUF_GTUNE, e->radio_c2_lgbuf_gtune);
  79. b43_radio_write16(dev, B2055_C2_RX_RFR1, e->radio_c2_rx_rfr1);
  80. b43_radio_write16(dev, B2055_C2_TX_PGAPADTN, e->radio_c2_tx_pgapadtn);
  81. b43_radio_write16(dev, B2055_C2_TX_MXBGTRIM, e->radio_c2_tx_mxbgtrim);
  82. }
  83. static void b43_chantab_phy_upload(struct b43_wldev *dev,
  84. const struct b43_nphy_channeltab_entry *e)
  85. {
  86. b43_phy_write(dev, B43_NPHY_BW1A, e->phy_bw1a);
  87. b43_phy_write(dev, B43_NPHY_BW2, e->phy_bw2);
  88. b43_phy_write(dev, B43_NPHY_BW3, e->phy_bw3);
  89. b43_phy_write(dev, B43_NPHY_BW4, e->phy_bw4);
  90. b43_phy_write(dev, B43_NPHY_BW5, e->phy_bw5);
  91. b43_phy_write(dev, B43_NPHY_BW6, e->phy_bw6);
  92. }
  93. static void b43_nphy_tx_power_fix(struct b43_wldev *dev)
  94. {
  95. //TODO
  96. }
  97. /* Tune the hardware to a new channel. */
  98. static int nphy_channel_switch(struct b43_wldev *dev, unsigned int channel)
  99. {
  100. const struct b43_nphy_channeltab_entry *tabent;
  101. tabent = b43_nphy_get_chantabent(dev, channel);
  102. if (!tabent)
  103. return -ESRCH;
  104. //FIXME enable/disable band select upper20 in RXCTL
  105. if (0 /*FIXME 5Ghz*/)
  106. b43_radio_maskset(dev, B2055_MASTER1, 0xFF8F, 0x20);
  107. else
  108. b43_radio_maskset(dev, B2055_MASTER1, 0xFF8F, 0x50);
  109. b43_chantab_radio_upload(dev, tabent);
  110. udelay(50);
  111. b43_radio_write16(dev, B2055_VCO_CAL10, 5);
  112. b43_radio_write16(dev, B2055_VCO_CAL10, 45);
  113. b43_radio_write16(dev, B2055_VCO_CAL10, 65);
  114. udelay(300);
  115. if (0 /*FIXME 5Ghz*/)
  116. b43_phy_set(dev, B43_NPHY_BANDCTL, B43_NPHY_BANDCTL_5GHZ);
  117. else
  118. b43_phy_mask(dev, B43_NPHY_BANDCTL, ~B43_NPHY_BANDCTL_5GHZ);
  119. b43_chantab_phy_upload(dev, tabent);
  120. b43_nphy_tx_power_fix(dev);
  121. return 0;
  122. }
  123. static void b43_radio_init2055_pre(struct b43_wldev *dev)
  124. {
  125. b43_phy_mask(dev, B43_NPHY_RFCTL_CMD,
  126. ~B43_NPHY_RFCTL_CMD_PORFORCE);
  127. b43_phy_set(dev, B43_NPHY_RFCTL_CMD,
  128. B43_NPHY_RFCTL_CMD_CHIP0PU |
  129. B43_NPHY_RFCTL_CMD_OEPORFORCE);
  130. b43_phy_set(dev, B43_NPHY_RFCTL_CMD,
  131. B43_NPHY_RFCTL_CMD_PORFORCE);
  132. }
  133. static void b43_radio_init2055_post(struct b43_wldev *dev)
  134. {
  135. struct ssb_sprom *sprom = &(dev->dev->bus->sprom);
  136. struct ssb_boardinfo *binfo = &(dev->dev->bus->boardinfo);
  137. int i;
  138. u16 val;
  139. b43_radio_mask(dev, B2055_MASTER1, 0xFFF3);
  140. msleep(1);
  141. if ((sprom->revision != 4) ||
  142. !(sprom->boardflags_hi & B43_BFH_RSSIINV)) {
  143. if ((binfo->vendor != PCI_VENDOR_ID_BROADCOM) ||
  144. (binfo->type != 0x46D) ||
  145. (binfo->rev < 0x41)) {
  146. b43_radio_mask(dev, B2055_C1_RX_BB_REG, 0x7F);
  147. b43_radio_mask(dev, B2055_C1_RX_BB_REG, 0x7F);
  148. msleep(1);
  149. }
  150. }
  151. b43_radio_maskset(dev, B2055_RRCCAL_NOPTSEL, 0x3F, 0x2C);
  152. msleep(1);
  153. b43_radio_write16(dev, B2055_CAL_MISC, 0x3C);
  154. msleep(1);
  155. b43_radio_mask(dev, B2055_CAL_MISC, 0xFFBE);
  156. msleep(1);
  157. b43_radio_set(dev, B2055_CAL_LPOCTL, 0x80);
  158. msleep(1);
  159. b43_radio_set(dev, B2055_CAL_MISC, 0x1);
  160. msleep(1);
  161. b43_radio_set(dev, B2055_CAL_MISC, 0x40);
  162. msleep(1);
  163. for (i = 0; i < 100; i++) {
  164. val = b43_radio_read16(dev, B2055_CAL_COUT2);
  165. if (val & 0x80)
  166. break;
  167. udelay(10);
  168. }
  169. msleep(1);
  170. b43_radio_mask(dev, B2055_CAL_LPOCTL, 0xFF7F);
  171. msleep(1);
  172. nphy_channel_switch(dev, dev->phy.channel);
  173. b43_radio_write16(dev, B2055_C1_RX_BB_LPF, 0x9);
  174. b43_radio_write16(dev, B2055_C2_RX_BB_LPF, 0x9);
  175. b43_radio_write16(dev, B2055_C1_RX_BB_MIDACHP, 0x83);
  176. b43_radio_write16(dev, B2055_C2_RX_BB_MIDACHP, 0x83);
  177. }
  178. /* Initialize a Broadcom 2055 N-radio */
  179. static void b43_radio_init2055(struct b43_wldev *dev)
  180. {
  181. b43_radio_init2055_pre(dev);
  182. if (b43_status(dev) < B43_STAT_INITIALIZED)
  183. b2055_upload_inittab(dev, 0, 1);
  184. else
  185. b2055_upload_inittab(dev, 0/*FIXME on 5ghz band*/, 0);
  186. b43_radio_init2055_post(dev);
  187. }
  188. void b43_nphy_radio_turn_on(struct b43_wldev *dev)
  189. {
  190. b43_radio_init2055(dev);
  191. }
  192. void b43_nphy_radio_turn_off(struct b43_wldev *dev)
  193. {
  194. b43_phy_mask(dev, B43_NPHY_RFCTL_CMD,
  195. ~B43_NPHY_RFCTL_CMD_EN);
  196. }
  197. #define ntab_upload(dev, offset, data) do { \
  198. unsigned int i; \
  199. for (i = 0; i < (offset##_SIZE); i++) \
  200. b43_ntab_write(dev, (offset) + i, (data)[i]); \
  201. } while (0)
  202. /*
  203. * Upload the N-PHY tables.
  204. * http://bcm-v4.sipsolutions.net/802.11/PHY/N/InitTables
  205. */
  206. static void b43_nphy_tables_init(struct b43_wldev *dev)
  207. {
  208. if (dev->phy.rev < 3)
  209. b43_nphy_rev0_1_2_tables_init(dev);
  210. else
  211. b43_nphy_rev3plus_tables_init(dev);
  212. }
  213. static void b43_nphy_workarounds(struct b43_wldev *dev)
  214. {
  215. struct b43_phy *phy = &dev->phy;
  216. unsigned int i;
  217. b43_phy_set(dev, B43_NPHY_IQFLIP,
  218. B43_NPHY_IQFLIP_ADC1 | B43_NPHY_IQFLIP_ADC2);
  219. if (1 /* FIXME band is 2.4GHz */) {
  220. b43_phy_set(dev, B43_NPHY_CLASSCTL,
  221. B43_NPHY_CLASSCTL_CCKEN);
  222. } else {
  223. b43_phy_mask(dev, B43_NPHY_CLASSCTL,
  224. ~B43_NPHY_CLASSCTL_CCKEN);
  225. }
  226. b43_radio_set(dev, B2055_C1_TX_RF_SPARE, 0x8);
  227. b43_phy_write(dev, B43_NPHY_TXFRAMEDELAY, 8);
  228. /* Fixup some tables */
  229. b43_ntab_write(dev, B43_NTAB16(8, 0x00), 0xA);
  230. b43_ntab_write(dev, B43_NTAB16(8, 0x10), 0xA);
  231. b43_ntab_write(dev, B43_NTAB16(8, 0x02), 0xCDAA);
  232. b43_ntab_write(dev, B43_NTAB16(8, 0x12), 0xCDAA);
  233. b43_ntab_write(dev, B43_NTAB16(8, 0x08), 0);
  234. b43_ntab_write(dev, B43_NTAB16(8, 0x18), 0);
  235. b43_ntab_write(dev, B43_NTAB16(8, 0x07), 0x7AAB);
  236. b43_ntab_write(dev, B43_NTAB16(8, 0x17), 0x7AAB);
  237. b43_ntab_write(dev, B43_NTAB16(8, 0x06), 0x800);
  238. b43_ntab_write(dev, B43_NTAB16(8, 0x16), 0x800);
  239. b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_LO1, 0x2D8);
  240. b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_UP1, 0x301);
  241. b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_LO2, 0x2D8);
  242. b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_UP2, 0x301);
  243. //TODO set RF sequence
  244. /* Set narrowband clip threshold */
  245. b43_phy_write(dev, B43_NPHY_C1_NBCLIPTHRES, 66);
  246. b43_phy_write(dev, B43_NPHY_C2_NBCLIPTHRES, 66);
  247. /* Set wideband clip 2 threshold */
  248. b43_phy_maskset(dev, B43_NPHY_C1_CLIPWBTHRES,
  249. ~B43_NPHY_C1_CLIPWBTHRES_CLIP2,
  250. 21 << B43_NPHY_C1_CLIPWBTHRES_CLIP2_SHIFT);
  251. b43_phy_maskset(dev, B43_NPHY_C2_CLIPWBTHRES,
  252. ~B43_NPHY_C2_CLIPWBTHRES_CLIP2,
  253. 21 << B43_NPHY_C2_CLIPWBTHRES_CLIP2_SHIFT);
  254. /* Set Clip 2 detect */
  255. b43_phy_set(dev, B43_NPHY_C1_CGAINI,
  256. B43_NPHY_C1_CGAINI_CL2DETECT);
  257. b43_phy_set(dev, B43_NPHY_C2_CGAINI,
  258. B43_NPHY_C2_CGAINI_CL2DETECT);
  259. if (0 /*FIXME*/) {
  260. /* Set dwell lengths */
  261. b43_phy_write(dev, B43_NPHY_CLIP1_NBDWELL_LEN, 43);
  262. b43_phy_write(dev, B43_NPHY_CLIP2_NBDWELL_LEN, 43);
  263. b43_phy_write(dev, B43_NPHY_W1CLIP1_DWELL_LEN, 9);
  264. b43_phy_write(dev, B43_NPHY_W1CLIP2_DWELL_LEN, 9);
  265. /* Set gain backoff */
  266. b43_phy_maskset(dev, B43_NPHY_C1_CGAINI,
  267. ~B43_NPHY_C1_CGAINI_GAINBKOFF,
  268. 1 << B43_NPHY_C1_CGAINI_GAINBKOFF_SHIFT);
  269. b43_phy_maskset(dev, B43_NPHY_C2_CGAINI,
  270. ~B43_NPHY_C2_CGAINI_GAINBKOFF,
  271. 1 << B43_NPHY_C2_CGAINI_GAINBKOFF_SHIFT);
  272. /* Set HPVGA2 index */
  273. b43_phy_maskset(dev, B43_NPHY_C1_INITGAIN,
  274. ~B43_NPHY_C1_INITGAIN_HPVGA2,
  275. 6 << B43_NPHY_C1_INITGAIN_HPVGA2_SHIFT);
  276. b43_phy_maskset(dev, B43_NPHY_C2_INITGAIN,
  277. ~B43_NPHY_C2_INITGAIN_HPVGA2,
  278. 6 << B43_NPHY_C2_INITGAIN_HPVGA2_SHIFT);
  279. //FIXME verify that the specs really mean to use autoinc here.
  280. for (i = 0; i < 3; i++)
  281. b43_ntab_write(dev, B43_NTAB16(7, 0x106) + i, 0x673);
  282. }
  283. /* Set minimum gain value */
  284. b43_phy_maskset(dev, B43_NPHY_C1_MINMAX_GAIN,
  285. ~B43_NPHY_C1_MINGAIN,
  286. 23 << B43_NPHY_C1_MINGAIN_SHIFT);
  287. b43_phy_maskset(dev, B43_NPHY_C2_MINMAX_GAIN,
  288. ~B43_NPHY_C2_MINGAIN,
  289. 23 << B43_NPHY_C2_MINGAIN_SHIFT);
  290. if (phy->rev < 2) {
  291. b43_phy_mask(dev, B43_NPHY_SCRAM_SIGCTL,
  292. ~B43_NPHY_SCRAM_SIGCTL_SCM);
  293. }
  294. /* Set phase track alpha and beta */
  295. b43_phy_write(dev, B43_NPHY_PHASETR_A0, 0x125);
  296. b43_phy_write(dev, B43_NPHY_PHASETR_A1, 0x1B3);
  297. b43_phy_write(dev, B43_NPHY_PHASETR_A2, 0x105);
  298. b43_phy_write(dev, B43_NPHY_PHASETR_B0, 0x16E);
  299. b43_phy_write(dev, B43_NPHY_PHASETR_B1, 0xCD);
  300. b43_phy_write(dev, B43_NPHY_PHASETR_B2, 0x20);
  301. }
  302. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/PA%20override */
  303. static void b43_nphy_pa_override(struct b43_wldev *dev, bool enable)
  304. {
  305. struct b43_phy_n *nphy = dev->phy.n;
  306. enum ieee80211_band band;
  307. u16 tmp;
  308. if (!enable) {
  309. nphy->rfctrl_intc1_save = b43_phy_read(dev,
  310. B43_NPHY_RFCTL_INTC1);
  311. nphy->rfctrl_intc2_save = b43_phy_read(dev,
  312. B43_NPHY_RFCTL_INTC2);
  313. band = b43_current_band(dev->wl);
  314. if (dev->phy.rev >= 3) {
  315. if (band == IEEE80211_BAND_5GHZ)
  316. tmp = 0x600;
  317. else
  318. tmp = 0x480;
  319. } else {
  320. if (band == IEEE80211_BAND_5GHZ)
  321. tmp = 0x180;
  322. else
  323. tmp = 0x120;
  324. }
  325. b43_phy_write(dev, B43_NPHY_RFCTL_INTC1, tmp);
  326. b43_phy_write(dev, B43_NPHY_RFCTL_INTC2, tmp);
  327. } else {
  328. b43_phy_write(dev, B43_NPHY_RFCTL_INTC1,
  329. nphy->rfctrl_intc1_save);
  330. b43_phy_write(dev, B43_NPHY_RFCTL_INTC2,
  331. nphy->rfctrl_intc2_save);
  332. }
  333. }
  334. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/TxLpFbw */
  335. static void b43_nphy_tx_lp_fbw(struct b43_wldev *dev)
  336. {
  337. struct b43_phy_n *nphy = dev->phy.n;
  338. u16 tmp;
  339. enum ieee80211_band band = b43_current_band(dev->wl);
  340. bool ipa = (nphy->ipa2g_on && band == IEEE80211_BAND_2GHZ) ||
  341. (nphy->ipa5g_on && band == IEEE80211_BAND_5GHZ);
  342. if (dev->phy.rev >= 3) {
  343. if (ipa) {
  344. tmp = 4;
  345. b43_phy_write(dev, B43_NPHY_TXF_40CO_B32S2,
  346. (((((tmp << 3) | tmp) << 3) | tmp) << 3) | tmp);
  347. }
  348. tmp = 1;
  349. b43_phy_write(dev, B43_NPHY_TXF_40CO_B1S2,
  350. (((((tmp << 3) | tmp) << 3) | tmp) << 3) | tmp);
  351. }
  352. }
  353. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/BmacPhyClkFgc */
  354. static void b43_nphy_bmac_clock_fgc(struct b43_wldev *dev, bool force)
  355. {
  356. u32 tmslow;
  357. if (dev->phy.type != B43_PHYTYPE_N)
  358. return;
  359. tmslow = ssb_read32(dev->dev, SSB_TMSLOW);
  360. if (force)
  361. tmslow |= SSB_TMSLOW_FGC;
  362. else
  363. tmslow &= ~SSB_TMSLOW_FGC;
  364. ssb_write32(dev->dev, SSB_TMSLOW, tmslow);
  365. }
  366. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/CCA */
  367. static void b43_nphy_reset_cca(struct b43_wldev *dev)
  368. {
  369. u16 bbcfg;
  370. b43_nphy_bmac_clock_fgc(dev, 1);
  371. bbcfg = b43_phy_read(dev, B43_NPHY_BBCFG);
  372. b43_phy_write(dev, B43_NPHY_BBCFG, bbcfg | B43_NPHY_BBCFG_RSTCCA);
  373. udelay(1);
  374. b43_phy_write(dev, B43_NPHY_BBCFG, bbcfg & ~B43_NPHY_BBCFG_RSTCCA);
  375. b43_nphy_bmac_clock_fgc(dev, 0);
  376. /* TODO: N PHY Force RF Seq with argument 2 */
  377. }
  378. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RxIqEst */
  379. static void b43_nphy_rx_iq_est(struct b43_wldev *dev, struct nphy_iq_est *est,
  380. u16 samps, u8 time, bool wait)
  381. {
  382. int i;
  383. u16 tmp;
  384. b43_phy_write(dev, B43_NPHY_IQEST_SAMCNT, samps);
  385. b43_phy_maskset(dev, B43_NPHY_IQEST_WT, ~B43_NPHY_IQEST_WT_VAL, time);
  386. if (wait)
  387. b43_phy_set(dev, B43_NPHY_IQEST_CMD, B43_NPHY_IQEST_CMD_MODE);
  388. else
  389. b43_phy_mask(dev, B43_NPHY_IQEST_CMD, ~B43_NPHY_IQEST_CMD_MODE);
  390. b43_phy_set(dev, B43_NPHY_IQEST_CMD, B43_NPHY_IQEST_CMD_START);
  391. for (i = 1000; i; i--) {
  392. tmp = b43_phy_read(dev, B43_NPHY_IQEST_CMD);
  393. if (!(tmp & B43_NPHY_IQEST_CMD_START)) {
  394. est->i0_pwr = (b43_phy_read(dev, B43_NPHY_IQEST_IPACC_HI0) << 16) |
  395. b43_phy_read(dev, B43_NPHY_IQEST_IPACC_LO0);
  396. est->q0_pwr = (b43_phy_read(dev, B43_NPHY_IQEST_QPACC_HI0) << 16) |
  397. b43_phy_read(dev, B43_NPHY_IQEST_QPACC_LO0);
  398. est->iq0_prod = (b43_phy_read(dev, B43_NPHY_IQEST_IQACC_HI0) << 16) |
  399. b43_phy_read(dev, B43_NPHY_IQEST_IQACC_LO0);
  400. est->i1_pwr = (b43_phy_read(dev, B43_NPHY_IQEST_IPACC_HI1) << 16) |
  401. b43_phy_read(dev, B43_NPHY_IQEST_IPACC_LO1);
  402. est->q1_pwr = (b43_phy_read(dev, B43_NPHY_IQEST_QPACC_HI1) << 16) |
  403. b43_phy_read(dev, B43_NPHY_IQEST_QPACC_LO1);
  404. est->iq1_prod = (b43_phy_read(dev, B43_NPHY_IQEST_IQACC_HI1) << 16) |
  405. b43_phy_read(dev, B43_NPHY_IQEST_IQACC_LO1);
  406. return;
  407. }
  408. udelay(10);
  409. }
  410. memset(est, 0, sizeof(*est));
  411. }
  412. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RxIqCoeffs */
  413. static void b43_nphy_rx_iq_coeffs(struct b43_wldev *dev, bool write,
  414. struct b43_phy_n_iq_comp *pcomp)
  415. {
  416. if (write) {
  417. b43_phy_write(dev, B43_NPHY_C1_RXIQ_COMPA0, pcomp->a0);
  418. b43_phy_write(dev, B43_NPHY_C1_RXIQ_COMPB0, pcomp->b0);
  419. b43_phy_write(dev, B43_NPHY_C2_RXIQ_COMPA1, pcomp->a1);
  420. b43_phy_write(dev, B43_NPHY_C2_RXIQ_COMPB1, pcomp->b1);
  421. } else {
  422. pcomp->a0 = b43_phy_read(dev, B43_NPHY_C1_RXIQ_COMPA0);
  423. pcomp->b0 = b43_phy_read(dev, B43_NPHY_C1_RXIQ_COMPB0);
  424. pcomp->a1 = b43_phy_read(dev, B43_NPHY_C2_RXIQ_COMPA1);
  425. pcomp->b1 = b43_phy_read(dev, B43_NPHY_C2_RXIQ_COMPB1);
  426. }
  427. }
  428. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/CalcRxIqComp */
  429. static void b43_nphy_calc_rx_iq_comp(struct b43_wldev *dev, u8 mask)
  430. {
  431. int i;
  432. s32 iq;
  433. u32 ii;
  434. u32 qq;
  435. int iq_nbits, qq_nbits;
  436. int arsh, brsh;
  437. u16 tmp, a, b;
  438. struct nphy_iq_est est;
  439. struct b43_phy_n_iq_comp old;
  440. struct b43_phy_n_iq_comp new = { };
  441. bool error = false;
  442. if (mask == 0)
  443. return;
  444. b43_nphy_rx_iq_coeffs(dev, false, &old);
  445. b43_nphy_rx_iq_coeffs(dev, true, &new);
  446. b43_nphy_rx_iq_est(dev, &est, 0x4000, 32, false);
  447. new = old;
  448. for (i = 0; i < 2; i++) {
  449. if (i == 0 && (mask & 1)) {
  450. iq = est.iq0_prod;
  451. ii = est.i0_pwr;
  452. qq = est.q0_pwr;
  453. } else if (i == 1 && (mask & 2)) {
  454. iq = est.iq1_prod;
  455. ii = est.i1_pwr;
  456. qq = est.q1_pwr;
  457. } else {
  458. B43_WARN_ON(1);
  459. continue;
  460. }
  461. if (ii + qq < 2) {
  462. error = true;
  463. break;
  464. }
  465. iq_nbits = fls(abs(iq));
  466. qq_nbits = fls(qq);
  467. arsh = iq_nbits - 20;
  468. if (arsh >= 0) {
  469. a = -((iq << (30 - iq_nbits)) + (ii >> (1 + arsh)));
  470. tmp = ii >> arsh;
  471. } else {
  472. a = -((iq << (30 - iq_nbits)) + (ii << (-1 - arsh)));
  473. tmp = ii << -arsh;
  474. }
  475. if (tmp == 0) {
  476. error = true;
  477. break;
  478. }
  479. a /= tmp;
  480. brsh = qq_nbits - 11;
  481. if (brsh >= 0) {
  482. b = (qq << (31 - qq_nbits));
  483. tmp = ii >> brsh;
  484. } else {
  485. b = (qq << (31 - qq_nbits));
  486. tmp = ii << -brsh;
  487. }
  488. if (tmp == 0) {
  489. error = true;
  490. break;
  491. }
  492. b = int_sqrt(b / tmp - a * a) - (1 << 10);
  493. if (i == 0 && (mask & 0x1)) {
  494. if (dev->phy.rev >= 3) {
  495. new.a0 = a & 0x3FF;
  496. new.b0 = b & 0x3FF;
  497. } else {
  498. new.a0 = b & 0x3FF;
  499. new.b0 = a & 0x3FF;
  500. }
  501. } else if (i == 1 && (mask & 0x2)) {
  502. if (dev->phy.rev >= 3) {
  503. new.a1 = a & 0x3FF;
  504. new.b1 = b & 0x3FF;
  505. } else {
  506. new.a1 = b & 0x3FF;
  507. new.b1 = a & 0x3FF;
  508. }
  509. }
  510. }
  511. if (error)
  512. new = old;
  513. b43_nphy_rx_iq_coeffs(dev, true, &new);
  514. }
  515. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/TxIqWar */
  516. static void b43_nphy_tx_iq_workaround(struct b43_wldev *dev)
  517. {
  518. u16 array[4];
  519. int i;
  520. b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x3C50);
  521. for (i = 0; i < 4; i++)
  522. array[i] = b43_phy_read(dev, B43_NPHY_TABLE_DATALO);
  523. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_NPHY_TXIQW0, array[0]);
  524. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_NPHY_TXIQW1, array[1]);
  525. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_NPHY_TXIQW2, array[2]);
  526. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_NPHY_TXIQW3, array[3]);
  527. }
  528. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/clip-detection */
  529. static void b43_nphy_write_clip_detection(struct b43_wldev *dev, u16 *clip_st)
  530. {
  531. b43_phy_write(dev, B43_NPHY_C1_CLIP1THRES, clip_st[0]);
  532. b43_phy_write(dev, B43_NPHY_C2_CLIP1THRES, clip_st[1]);
  533. }
  534. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/clip-detection */
  535. static void b43_nphy_read_clip_detection(struct b43_wldev *dev, u16 *clip_st)
  536. {
  537. clip_st[0] = b43_phy_read(dev, B43_NPHY_C1_CLIP1THRES);
  538. clip_st[1] = b43_phy_read(dev, B43_NPHY_C2_CLIP1THRES);
  539. }
  540. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/classifier */
  541. static u16 b43_nphy_classifier(struct b43_wldev *dev, u16 mask, u16 val)
  542. {
  543. u16 tmp;
  544. if (dev->dev->id.revision == 16)
  545. b43_mac_suspend(dev);
  546. tmp = b43_phy_read(dev, B43_NPHY_CLASSCTL);
  547. tmp &= (B43_NPHY_CLASSCTL_CCKEN | B43_NPHY_CLASSCTL_OFDMEN |
  548. B43_NPHY_CLASSCTL_WAITEDEN);
  549. tmp &= ~mask;
  550. tmp |= (val & mask);
  551. b43_phy_maskset(dev, B43_NPHY_CLASSCTL, 0xFFF8, tmp);
  552. if (dev->dev->id.revision == 16)
  553. b43_mac_enable(dev);
  554. return tmp;
  555. }
  556. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/carriersearch */
  557. static void b43_nphy_stay_in_carrier_search(struct b43_wldev *dev, bool enable)
  558. {
  559. struct b43_phy *phy = &dev->phy;
  560. struct b43_phy_n *nphy = phy->n;
  561. if (enable) {
  562. u16 clip[] = { 0xFFFF, 0xFFFF };
  563. if (nphy->deaf_count++ == 0) {
  564. nphy->classifier_state = b43_nphy_classifier(dev, 0, 0);
  565. b43_nphy_classifier(dev, 0x7, 0);
  566. b43_nphy_read_clip_detection(dev, nphy->clip_state);
  567. b43_nphy_write_clip_detection(dev, clip);
  568. }
  569. b43_nphy_reset_cca(dev);
  570. } else {
  571. if (--nphy->deaf_count == 0) {
  572. b43_nphy_classifier(dev, 0x7, nphy->classifier_state);
  573. b43_nphy_write_clip_detection(dev, nphy->clip_state);
  574. }
  575. }
  576. }
  577. enum b43_nphy_rf_sequence {
  578. B43_RFSEQ_RX2TX,
  579. B43_RFSEQ_TX2RX,
  580. B43_RFSEQ_RESET2RX,
  581. B43_RFSEQ_UPDATE_GAINH,
  582. B43_RFSEQ_UPDATE_GAINL,
  583. B43_RFSEQ_UPDATE_GAINU,
  584. };
  585. static void b43_nphy_force_rf_sequence(struct b43_wldev *dev,
  586. enum b43_nphy_rf_sequence seq)
  587. {
  588. static const u16 trigger[] = {
  589. [B43_RFSEQ_RX2TX] = B43_NPHY_RFSEQTR_RX2TX,
  590. [B43_RFSEQ_TX2RX] = B43_NPHY_RFSEQTR_TX2RX,
  591. [B43_RFSEQ_RESET2RX] = B43_NPHY_RFSEQTR_RST2RX,
  592. [B43_RFSEQ_UPDATE_GAINH] = B43_NPHY_RFSEQTR_UPGH,
  593. [B43_RFSEQ_UPDATE_GAINL] = B43_NPHY_RFSEQTR_UPGL,
  594. [B43_RFSEQ_UPDATE_GAINU] = B43_NPHY_RFSEQTR_UPGU,
  595. };
  596. int i;
  597. B43_WARN_ON(seq >= ARRAY_SIZE(trigger));
  598. b43_phy_set(dev, B43_NPHY_RFSEQMODE,
  599. B43_NPHY_RFSEQMODE_CAOVER | B43_NPHY_RFSEQMODE_TROVER);
  600. b43_phy_set(dev, B43_NPHY_RFSEQTR, trigger[seq]);
  601. for (i = 0; i < 200; i++) {
  602. if (!(b43_phy_read(dev, B43_NPHY_RFSEQST) & trigger[seq]))
  603. goto ok;
  604. msleep(1);
  605. }
  606. b43err(dev->wl, "RF sequence status timeout\n");
  607. ok:
  608. b43_phy_mask(dev, B43_NPHY_RFSEQMODE,
  609. ~(B43_NPHY_RFSEQMODE_CAOVER | B43_NPHY_RFSEQMODE_TROVER));
  610. }
  611. static void b43_nphy_bphy_init(struct b43_wldev *dev)
  612. {
  613. unsigned int i;
  614. u16 val;
  615. val = 0x1E1F;
  616. for (i = 0; i < 14; i++) {
  617. b43_phy_write(dev, B43_PHY_N_BMODE(0x88 + i), val);
  618. val -= 0x202;
  619. }
  620. val = 0x3E3F;
  621. for (i = 0; i < 16; i++) {
  622. b43_phy_write(dev, B43_PHY_N_BMODE(0x97 + i), val);
  623. val -= 0x202;
  624. }
  625. b43_phy_write(dev, B43_PHY_N_BMODE(0x38), 0x668);
  626. }
  627. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/ScaleOffsetRssi */
  628. static void b43_nphy_scale_offset_rssi(struct b43_wldev *dev, u16 scale,
  629. s8 offset, u8 core, u8 rail, u8 type)
  630. {
  631. u16 tmp;
  632. bool core1or5 = (core == 1) || (core == 5);
  633. bool core2or5 = (core == 2) || (core == 5);
  634. offset = clamp_val(offset, -32, 31);
  635. tmp = ((scale & 0x3F) << 8) | (offset & 0x3F);
  636. if (core1or5 && (rail == 0) && (type == 2))
  637. b43_phy_write(dev, B43_NPHY_RSSIMC_0I_RSSI_Z, tmp);
  638. if (core1or5 && (rail == 1) && (type == 2))
  639. b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_RSSI_Z, tmp);
  640. if (core2or5 && (rail == 0) && (type == 2))
  641. b43_phy_write(dev, B43_NPHY_RSSIMC_1I_RSSI_Z, tmp);
  642. if (core2or5 && (rail == 1) && (type == 2))
  643. b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_RSSI_Z, tmp);
  644. if (core1or5 && (rail == 0) && (type == 0))
  645. b43_phy_write(dev, B43_NPHY_RSSIMC_0I_RSSI_X, tmp);
  646. if (core1or5 && (rail == 1) && (type == 0))
  647. b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_RSSI_X, tmp);
  648. if (core2or5 && (rail == 0) && (type == 0))
  649. b43_phy_write(dev, B43_NPHY_RSSIMC_1I_RSSI_X, tmp);
  650. if (core2or5 && (rail == 1) && (type == 0))
  651. b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_RSSI_X, tmp);
  652. if (core1or5 && (rail == 0) && (type == 1))
  653. b43_phy_write(dev, B43_NPHY_RSSIMC_0I_RSSI_Y, tmp);
  654. if (core1or5 && (rail == 1) && (type == 1))
  655. b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_RSSI_Y, tmp);
  656. if (core2or5 && (rail == 0) && (type == 1))
  657. b43_phy_write(dev, B43_NPHY_RSSIMC_1I_RSSI_Y, tmp);
  658. if (core2or5 && (rail == 1) && (type == 1))
  659. b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_RSSI_Y, tmp);
  660. if (core1or5 && (rail == 0) && (type == 6))
  661. b43_phy_write(dev, B43_NPHY_RSSIMC_0I_TBD, tmp);
  662. if (core1or5 && (rail == 1) && (type == 6))
  663. b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_TBD, tmp);
  664. if (core2or5 && (rail == 0) && (type == 6))
  665. b43_phy_write(dev, B43_NPHY_RSSIMC_1I_TBD, tmp);
  666. if (core2or5 && (rail == 1) && (type == 6))
  667. b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_TBD, tmp);
  668. if (core1or5 && (rail == 0) && (type == 3))
  669. b43_phy_write(dev, B43_NPHY_RSSIMC_0I_PWRDET, tmp);
  670. if (core1or5 && (rail == 1) && (type == 3))
  671. b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_PWRDET, tmp);
  672. if (core2or5 && (rail == 0) && (type == 3))
  673. b43_phy_write(dev, B43_NPHY_RSSIMC_1I_PWRDET, tmp);
  674. if (core2or5 && (rail == 1) && (type == 3))
  675. b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_PWRDET, tmp);
  676. if (core1or5 && (type == 4))
  677. b43_phy_write(dev, B43_NPHY_RSSIMC_0I_TSSI, tmp);
  678. if (core2or5 && (type == 4))
  679. b43_phy_write(dev, B43_NPHY_RSSIMC_1I_TSSI, tmp);
  680. if (core1or5 && (type == 5))
  681. b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_TSSI, tmp);
  682. if (core2or5 && (type == 5))
  683. b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_TSSI, tmp);
  684. }
  685. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RSSISel */
  686. static void b43_nphy_rssi_select(struct b43_wldev *dev, u8 code, u8 type)
  687. {
  688. u16 val;
  689. if (dev->phy.rev >= 3) {
  690. /* TODO */
  691. } else {
  692. if (type < 3)
  693. val = 0;
  694. else if (type == 6)
  695. val = 1;
  696. else if (type == 3)
  697. val = 2;
  698. else
  699. val = 3;
  700. val = (val << 12) | (val << 14);
  701. b43_phy_maskset(dev, B43_NPHY_AFECTL_C1, 0x0FFF, val);
  702. b43_phy_maskset(dev, B43_NPHY_AFECTL_C2, 0x0FFF, val);
  703. if (type < 3) {
  704. b43_phy_maskset(dev, B43_NPHY_RFCTL_RSSIO1, 0xFFCF,
  705. (type + 1) << 4);
  706. b43_phy_maskset(dev, B43_NPHY_RFCTL_RSSIO2, 0xFFCF,
  707. (type + 1) << 4);
  708. }
  709. /* TODO use some definitions */
  710. if (code == 0) {
  711. b43_phy_maskset(dev, B43_NPHY_AFECTL_OVER, 0xCFFF, 0);
  712. if (type < 3) {
  713. b43_phy_maskset(dev, B43_NPHY_RFCTL_CMD,
  714. 0xFEC7, 0);
  715. b43_phy_maskset(dev, B43_NPHY_RFCTL_OVER,
  716. 0xEFDC, 0);
  717. b43_phy_maskset(dev, B43_NPHY_RFCTL_CMD,
  718. 0xFFFE, 0);
  719. udelay(20);
  720. b43_phy_maskset(dev, B43_NPHY_RFCTL_OVER,
  721. 0xFFFE, 0);
  722. }
  723. } else {
  724. b43_phy_maskset(dev, B43_NPHY_AFECTL_OVER, 0xCFFF,
  725. 0x3000);
  726. if (type < 3) {
  727. b43_phy_maskset(dev, B43_NPHY_RFCTL_CMD,
  728. 0xFEC7, 0x0180);
  729. b43_phy_maskset(dev, B43_NPHY_RFCTL_OVER,
  730. 0xEFDC, (code << 1 | 0x1021));
  731. b43_phy_maskset(dev, B43_NPHY_RFCTL_CMD,
  732. 0xFFFE, 0x0001);
  733. udelay(20);
  734. b43_phy_maskset(dev, B43_NPHY_RFCTL_OVER,
  735. 0xFFFE, 0);
  736. }
  737. }
  738. }
  739. }
  740. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/SetRssi2055Vcm */
  741. static void b43_nphy_set_rssi_2055_vcm(struct b43_wldev *dev, u8 type, u8 *buf)
  742. {
  743. int i;
  744. for (i = 0; i < 2; i++) {
  745. if (type == 2) {
  746. if (i == 0) {
  747. b43_radio_maskset(dev, B2055_C1_B0NB_RSSIVCM,
  748. 0xFC, buf[0]);
  749. b43_radio_maskset(dev, B2055_C1_RX_BB_RSSICTL5,
  750. 0xFC, buf[1]);
  751. } else {
  752. b43_radio_maskset(dev, B2055_C2_B0NB_RSSIVCM,
  753. 0xFC, buf[2 * i]);
  754. b43_radio_maskset(dev, B2055_C2_RX_BB_RSSICTL5,
  755. 0xFC, buf[2 * i + 1]);
  756. }
  757. } else {
  758. if (i == 0)
  759. b43_radio_maskset(dev, B2055_C1_RX_BB_RSSICTL5,
  760. 0xF3, buf[0] << 2);
  761. else
  762. b43_radio_maskset(dev, B2055_C2_RX_BB_RSSICTL5,
  763. 0xF3, buf[2 * i + 1] << 2);
  764. }
  765. }
  766. }
  767. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/PollRssi */
  768. static int b43_nphy_poll_rssi(struct b43_wldev *dev, u8 type, s32 *buf,
  769. u8 nsamp)
  770. {
  771. int i;
  772. int out;
  773. u16 save_regs_phy[9];
  774. u16 s[2];
  775. if (dev->phy.rev >= 3) {
  776. save_regs_phy[0] = b43_phy_read(dev,
  777. B43_NPHY_RFCTL_LUT_TRSW_UP1);
  778. save_regs_phy[1] = b43_phy_read(dev,
  779. B43_NPHY_RFCTL_LUT_TRSW_UP2);
  780. save_regs_phy[2] = b43_phy_read(dev, B43_NPHY_AFECTL_C1);
  781. save_regs_phy[3] = b43_phy_read(dev, B43_NPHY_AFECTL_C2);
  782. save_regs_phy[4] = b43_phy_read(dev, B43_NPHY_AFECTL_OVER1);
  783. save_regs_phy[5] = b43_phy_read(dev, B43_NPHY_AFECTL_OVER);
  784. save_regs_phy[6] = b43_phy_read(dev, B43_NPHY_TXF_40CO_B1S0);
  785. save_regs_phy[7] = b43_phy_read(dev, B43_NPHY_TXF_40CO_B32S1);
  786. }
  787. b43_nphy_rssi_select(dev, 5, type);
  788. if (dev->phy.rev < 2) {
  789. save_regs_phy[8] = b43_phy_read(dev, B43_NPHY_GPIO_SEL);
  790. b43_phy_write(dev, B43_NPHY_GPIO_SEL, 5);
  791. }
  792. for (i = 0; i < 4; i++)
  793. buf[i] = 0;
  794. for (i = 0; i < nsamp; i++) {
  795. if (dev->phy.rev < 2) {
  796. s[0] = b43_phy_read(dev, B43_NPHY_GPIO_LOOUT);
  797. s[1] = b43_phy_read(dev, B43_NPHY_GPIO_HIOUT);
  798. } else {
  799. s[0] = b43_phy_read(dev, B43_NPHY_RSSI1);
  800. s[1] = b43_phy_read(dev, B43_NPHY_RSSI2);
  801. }
  802. buf[0] += ((s8)((s[0] & 0x3F) << 2)) >> 2;
  803. buf[1] += ((s8)(((s[0] >> 8) & 0x3F) << 2)) >> 2;
  804. buf[2] += ((s8)((s[1] & 0x3F) << 2)) >> 2;
  805. buf[3] += ((s8)(((s[1] >> 8) & 0x3F) << 2)) >> 2;
  806. }
  807. out = (buf[0] & 0xFF) << 24 | (buf[1] & 0xFF) << 16 |
  808. (buf[2] & 0xFF) << 8 | (buf[3] & 0xFF);
  809. if (dev->phy.rev < 2)
  810. b43_phy_write(dev, B43_NPHY_GPIO_SEL, save_regs_phy[8]);
  811. if (dev->phy.rev >= 3) {
  812. b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_UP1,
  813. save_regs_phy[0]);
  814. b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_UP2,
  815. save_regs_phy[1]);
  816. b43_phy_write(dev, B43_NPHY_AFECTL_C1, save_regs_phy[2]);
  817. b43_phy_write(dev, B43_NPHY_AFECTL_C2, save_regs_phy[3]);
  818. b43_phy_write(dev, B43_NPHY_AFECTL_OVER1, save_regs_phy[4]);
  819. b43_phy_write(dev, B43_NPHY_AFECTL_OVER, save_regs_phy[5]);
  820. b43_phy_write(dev, B43_NPHY_TXF_40CO_B1S0, save_regs_phy[6]);
  821. b43_phy_write(dev, B43_NPHY_TXF_40CO_B32S1, save_regs_phy[7]);
  822. }
  823. return out;
  824. }
  825. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RSSICal */
  826. static void b43_nphy_rev2_rssi_cal(struct b43_wldev *dev, u8 type)
  827. {
  828. int i, j;
  829. u8 state[4];
  830. u8 code, val;
  831. u16 class, override;
  832. u8 regs_save_radio[2];
  833. u16 regs_save_phy[2];
  834. s8 offset[4];
  835. u16 clip_state[2];
  836. u16 clip_off[2] = { 0xFFFF, 0xFFFF };
  837. s32 results_min[4] = { };
  838. u8 vcm_final[4] = { };
  839. s32 results[4][4] = { };
  840. s32 miniq[4][2] = { };
  841. if (type == 2) {
  842. code = 0;
  843. val = 6;
  844. } else if (type < 2) {
  845. code = 25;
  846. val = 4;
  847. } else {
  848. B43_WARN_ON(1);
  849. return;
  850. }
  851. class = b43_nphy_classifier(dev, 0, 0);
  852. b43_nphy_classifier(dev, 7, 4);
  853. b43_nphy_read_clip_detection(dev, clip_state);
  854. b43_nphy_write_clip_detection(dev, clip_off);
  855. if (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ)
  856. override = 0x140;
  857. else
  858. override = 0x110;
  859. regs_save_phy[0] = b43_phy_read(dev, B43_NPHY_RFCTL_INTC1);
  860. regs_save_radio[0] = b43_radio_read16(dev, B2055_C1_PD_RXTX);
  861. b43_phy_write(dev, B43_NPHY_RFCTL_INTC1, override);
  862. b43_radio_write16(dev, B2055_C1_PD_RXTX, val);
  863. regs_save_phy[1] = b43_phy_read(dev, B43_NPHY_RFCTL_INTC2);
  864. regs_save_radio[1] = b43_radio_read16(dev, B2055_C2_PD_RXTX);
  865. b43_phy_write(dev, B43_NPHY_RFCTL_INTC2, override);
  866. b43_radio_write16(dev, B2055_C2_PD_RXTX, val);
  867. state[0] = b43_radio_read16(dev, B2055_C1_PD_RSSIMISC) & 0x07;
  868. state[1] = b43_radio_read16(dev, B2055_C2_PD_RSSIMISC) & 0x07;
  869. b43_radio_mask(dev, B2055_C1_PD_RSSIMISC, 0xF8);
  870. b43_radio_mask(dev, B2055_C2_PD_RSSIMISC, 0xF8);
  871. state[2] = b43_radio_read16(dev, B2055_C1_SP_RSSI) & 0x07;
  872. state[3] = b43_radio_read16(dev, B2055_C2_SP_RSSI) & 0x07;
  873. b43_nphy_rssi_select(dev, 5, type);
  874. b43_nphy_scale_offset_rssi(dev, 0, 0, 5, 0, type);
  875. b43_nphy_scale_offset_rssi(dev, 0, 0, 5, 1, type);
  876. for (i = 0; i < 4; i++) {
  877. u8 tmp[4];
  878. for (j = 0; j < 4; j++)
  879. tmp[j] = i;
  880. if (type != 1)
  881. b43_nphy_set_rssi_2055_vcm(dev, type, tmp);
  882. b43_nphy_poll_rssi(dev, type, results[i], 8);
  883. if (type < 2)
  884. for (j = 0; j < 2; j++)
  885. miniq[i][j] = min(results[i][2 * j],
  886. results[i][2 * j + 1]);
  887. }
  888. for (i = 0; i < 4; i++) {
  889. s32 mind = 40;
  890. u8 minvcm = 0;
  891. s32 minpoll = 249;
  892. s32 curr;
  893. for (j = 0; j < 4; j++) {
  894. if (type == 2)
  895. curr = abs(results[j][i]);
  896. else
  897. curr = abs(miniq[j][i / 2] - code * 8);
  898. if (curr < mind) {
  899. mind = curr;
  900. minvcm = j;
  901. }
  902. if (results[j][i] < minpoll)
  903. minpoll = results[j][i];
  904. }
  905. results_min[i] = minpoll;
  906. vcm_final[i] = minvcm;
  907. }
  908. if (type != 1)
  909. b43_nphy_set_rssi_2055_vcm(dev, type, vcm_final);
  910. for (i = 0; i < 4; i++) {
  911. offset[i] = (code * 8) - results[vcm_final[i]][i];
  912. if (offset[i] < 0)
  913. offset[i] = -((abs(offset[i]) + 4) / 8);
  914. else
  915. offset[i] = (offset[i] + 4) / 8;
  916. if (results_min[i] == 248)
  917. offset[i] = code - 32;
  918. if (i % 2 == 0)
  919. b43_nphy_scale_offset_rssi(dev, 0, offset[i], 1, 0,
  920. type);
  921. else
  922. b43_nphy_scale_offset_rssi(dev, 0, offset[i], 2, 1,
  923. type);
  924. }
  925. b43_radio_maskset(dev, B2055_C1_PD_RSSIMISC, 0xF8, state[0]);
  926. b43_radio_maskset(dev, B2055_C1_PD_RSSIMISC, 0xF8, state[1]);
  927. switch (state[2]) {
  928. case 1:
  929. b43_nphy_rssi_select(dev, 1, 2);
  930. break;
  931. case 4:
  932. b43_nphy_rssi_select(dev, 1, 0);
  933. break;
  934. case 2:
  935. b43_nphy_rssi_select(dev, 1, 1);
  936. break;
  937. default:
  938. b43_nphy_rssi_select(dev, 1, 1);
  939. break;
  940. }
  941. switch (state[3]) {
  942. case 1:
  943. b43_nphy_rssi_select(dev, 2, 2);
  944. break;
  945. case 4:
  946. b43_nphy_rssi_select(dev, 2, 0);
  947. break;
  948. default:
  949. b43_nphy_rssi_select(dev, 2, 1);
  950. break;
  951. }
  952. b43_nphy_rssi_select(dev, 0, type);
  953. b43_phy_write(dev, B43_NPHY_RFCTL_INTC1, regs_save_phy[0]);
  954. b43_radio_write16(dev, B2055_C1_PD_RXTX, regs_save_radio[0]);
  955. b43_phy_write(dev, B43_NPHY_RFCTL_INTC2, regs_save_phy[1]);
  956. b43_radio_write16(dev, B2055_C2_PD_RXTX, regs_save_radio[1]);
  957. b43_nphy_classifier(dev, 7, class);
  958. b43_nphy_write_clip_detection(dev, clip_state);
  959. }
  960. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RSSICalRev3 */
  961. static void b43_nphy_rev3_rssi_cal(struct b43_wldev *dev)
  962. {
  963. /* TODO */
  964. }
  965. /*
  966. * RSSI Calibration
  967. * http://bcm-v4.sipsolutions.net/802.11/PHY/N/RSSICal
  968. */
  969. static void b43_nphy_rssi_cal(struct b43_wldev *dev)
  970. {
  971. if (dev->phy.rev >= 3) {
  972. b43_nphy_rev3_rssi_cal(dev);
  973. } else {
  974. b43_nphy_rev2_rssi_cal(dev, 2);
  975. b43_nphy_rev2_rssi_cal(dev, 0);
  976. b43_nphy_rev2_rssi_cal(dev, 1);
  977. }
  978. }
  979. /*
  980. * Restore RSSI Calibration
  981. * http://bcm-v4.sipsolutions.net/802.11/PHY/N/RestoreRssiCal
  982. */
  983. static void b43_nphy_restore_rssi_cal(struct b43_wldev *dev)
  984. {
  985. struct b43_phy_n *nphy = dev->phy.n;
  986. u16 *rssical_radio_regs = NULL;
  987. u16 *rssical_phy_regs = NULL;
  988. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) {
  989. if (!nphy->rssical_chanspec_2G)
  990. return;
  991. rssical_radio_regs = nphy->rssical_cache.rssical_radio_regs_2G;
  992. rssical_phy_regs = nphy->rssical_cache.rssical_phy_regs_2G;
  993. } else {
  994. if (!nphy->rssical_chanspec_5G)
  995. return;
  996. rssical_radio_regs = nphy->rssical_cache.rssical_radio_regs_5G;
  997. rssical_phy_regs = nphy->rssical_cache.rssical_phy_regs_5G;
  998. }
  999. /* TODO use some definitions */
  1000. b43_radio_maskset(dev, 0x602B, 0xE3, rssical_radio_regs[0]);
  1001. b43_radio_maskset(dev, 0x702B, 0xE3, rssical_radio_regs[1]);
  1002. b43_phy_write(dev, B43_NPHY_RSSIMC_0I_RSSI_Z, rssical_phy_regs[0]);
  1003. b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_RSSI_Z, rssical_phy_regs[1]);
  1004. b43_phy_write(dev, B43_NPHY_RSSIMC_1I_RSSI_Z, rssical_phy_regs[2]);
  1005. b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_RSSI_Z, rssical_phy_regs[3]);
  1006. b43_phy_write(dev, B43_NPHY_RSSIMC_0I_RSSI_X, rssical_phy_regs[4]);
  1007. b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_RSSI_X, rssical_phy_regs[5]);
  1008. b43_phy_write(dev, B43_NPHY_RSSIMC_1I_RSSI_X, rssical_phy_regs[6]);
  1009. b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_RSSI_X, rssical_phy_regs[7]);
  1010. b43_phy_write(dev, B43_NPHY_RSSIMC_0I_RSSI_Y, rssical_phy_regs[8]);
  1011. b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_RSSI_Y, rssical_phy_regs[9]);
  1012. b43_phy_write(dev, B43_NPHY_RSSIMC_1I_RSSI_Y, rssical_phy_regs[10]);
  1013. b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_RSSI_Y, rssical_phy_regs[11]);
  1014. }
  1015. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/GetIpaGainTbl */
  1016. static const u32 *b43_nphy_get_ipa_gain_table(struct b43_wldev *dev)
  1017. {
  1018. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) {
  1019. if (dev->phy.rev >= 6) {
  1020. /* TODO If the chip is 47162
  1021. return txpwrctrl_tx_gain_ipa_rev5 */
  1022. return txpwrctrl_tx_gain_ipa_rev6;
  1023. } else if (dev->phy.rev >= 5) {
  1024. return txpwrctrl_tx_gain_ipa_rev5;
  1025. } else {
  1026. return txpwrctrl_tx_gain_ipa;
  1027. }
  1028. } else {
  1029. return txpwrctrl_tx_gain_ipa_5g;
  1030. }
  1031. }
  1032. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/GetTxGain */
  1033. static struct nphy_txgains b43_nphy_get_tx_gains(struct b43_wldev *dev)
  1034. {
  1035. struct b43_phy_n *nphy = dev->phy.n;
  1036. u16 curr_gain[2];
  1037. struct nphy_txgains target;
  1038. const u32 *table = NULL;
  1039. if (nphy->txpwrctrl == 0) {
  1040. int i;
  1041. if (nphy->hang_avoid)
  1042. b43_nphy_stay_in_carrier_search(dev, true);
  1043. /* TODO: Read an N PHY Table with ID 7, length 2,
  1044. offset 0x110, width 16, and curr_gain */
  1045. if (nphy->hang_avoid)
  1046. b43_nphy_stay_in_carrier_search(dev, false);
  1047. for (i = 0; i < 2; ++i) {
  1048. if (dev->phy.rev >= 3) {
  1049. target.ipa[i] = curr_gain[i] & 0x000F;
  1050. target.pad[i] = (curr_gain[i] & 0x00F0) >> 4;
  1051. target.pga[i] = (curr_gain[i] & 0x0F00) >> 8;
  1052. target.txgm[i] = (curr_gain[i] & 0x7000) >> 12;
  1053. } else {
  1054. target.ipa[i] = curr_gain[i] & 0x0003;
  1055. target.pad[i] = (curr_gain[i] & 0x000C) >> 2;
  1056. target.pga[i] = (curr_gain[i] & 0x0070) >> 4;
  1057. target.txgm[i] = (curr_gain[i] & 0x0380) >> 7;
  1058. }
  1059. }
  1060. } else {
  1061. int i;
  1062. u16 index[2];
  1063. index[0] = (b43_phy_read(dev, B43_NPHY_C1_TXPCTL_STAT) &
  1064. B43_NPHY_TXPCTL_STAT_BIDX) >>
  1065. B43_NPHY_TXPCTL_STAT_BIDX_SHIFT;
  1066. index[1] = (b43_phy_read(dev, B43_NPHY_C2_TXPCTL_STAT) &
  1067. B43_NPHY_TXPCTL_STAT_BIDX) >>
  1068. B43_NPHY_TXPCTL_STAT_BIDX_SHIFT;
  1069. for (i = 0; i < 2; ++i) {
  1070. if (dev->phy.rev >= 3) {
  1071. enum ieee80211_band band =
  1072. b43_current_band(dev->wl);
  1073. if ((nphy->ipa2g_on &&
  1074. band == IEEE80211_BAND_2GHZ) ||
  1075. (nphy->ipa5g_on &&
  1076. band == IEEE80211_BAND_5GHZ)) {
  1077. table = b43_nphy_get_ipa_gain_table(dev);
  1078. } else {
  1079. if (band == IEEE80211_BAND_5GHZ) {
  1080. if (dev->phy.rev == 3)
  1081. table = b43_ntab_tx_gain_rev3_5ghz;
  1082. else if (dev->phy.rev == 4)
  1083. table = b43_ntab_tx_gain_rev4_5ghz;
  1084. else
  1085. table = b43_ntab_tx_gain_rev5plus_5ghz;
  1086. } else {
  1087. table = b43_ntab_tx_gain_rev3plus_2ghz;
  1088. }
  1089. }
  1090. target.ipa[i] = (table[index[i]] >> 16) & 0xF;
  1091. target.pad[i] = (table[index[i]] >> 20) & 0xF;
  1092. target.pga[i] = (table[index[i]] >> 24) & 0xF;
  1093. target.txgm[i] = (table[index[i]] >> 28) & 0xF;
  1094. } else {
  1095. table = b43_ntab_tx_gain_rev0_1_2;
  1096. target.ipa[i] = (table[index[i]] >> 16) & 0x3;
  1097. target.pad[i] = (table[index[i]] >> 18) & 0x3;
  1098. target.pga[i] = (table[index[i]] >> 20) & 0x7;
  1099. target.txgm[i] = (table[index[i]] >> 23) & 0x7;
  1100. }
  1101. }
  1102. }
  1103. return target;
  1104. }
  1105. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RestoreCal */
  1106. static void b43_nphy_restore_cal(struct b43_wldev *dev)
  1107. {
  1108. struct b43_phy_n *nphy = dev->phy.n;
  1109. u16 coef[4];
  1110. u16 *loft = NULL;
  1111. u16 *table = NULL;
  1112. int i;
  1113. u16 *txcal_radio_regs = NULL;
  1114. struct b43_phy_n_iq_comp *rxcal_coeffs = NULL;
  1115. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) {
  1116. if (nphy->iqcal_chanspec_2G == 0)
  1117. return;
  1118. table = nphy->cal_cache.txcal_coeffs_2G;
  1119. loft = &nphy->cal_cache.txcal_coeffs_2G[5];
  1120. } else {
  1121. if (nphy->iqcal_chanspec_5G == 0)
  1122. return;
  1123. table = nphy->cal_cache.txcal_coeffs_5G;
  1124. loft = &nphy->cal_cache.txcal_coeffs_5G[5];
  1125. }
  1126. /* TODO: Write an N PHY table with ID 15, length 4, offset 80,
  1127. width 16, and data from table */
  1128. for (i = 0; i < 4; i++) {
  1129. if (dev->phy.rev >= 3)
  1130. table[i] = coef[i];
  1131. else
  1132. coef[i] = 0;
  1133. }
  1134. /* TODO: Write an N PHY table with ID 15, length 4, offset 88,
  1135. width 16, and data from coef */
  1136. /* TODO: Write an N PHY table with ID 15, length 2, offset 85,
  1137. width 16 and data from loft */
  1138. /* TODO: Write an N PHY table with ID 15, length 2, offset 93,
  1139. width 16 and data from loft */
  1140. if (dev->phy.rev < 2)
  1141. b43_nphy_tx_iq_workaround(dev);
  1142. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) {
  1143. txcal_radio_regs = nphy->cal_cache.txcal_radio_regs_2G;
  1144. rxcal_coeffs = &nphy->cal_cache.rxcal_coeffs_2G;
  1145. } else {
  1146. txcal_radio_regs = nphy->cal_cache.txcal_radio_regs_5G;
  1147. rxcal_coeffs = &nphy->cal_cache.rxcal_coeffs_5G;
  1148. }
  1149. /* TODO use some definitions */
  1150. if (dev->phy.rev >= 3) {
  1151. b43_radio_write(dev, 0x2021, txcal_radio_regs[0]);
  1152. b43_radio_write(dev, 0x2022, txcal_radio_regs[1]);
  1153. b43_radio_write(dev, 0x3021, txcal_radio_regs[2]);
  1154. b43_radio_write(dev, 0x3022, txcal_radio_regs[3]);
  1155. b43_radio_write(dev, 0x2023, txcal_radio_regs[4]);
  1156. b43_radio_write(dev, 0x2024, txcal_radio_regs[5]);
  1157. b43_radio_write(dev, 0x3023, txcal_radio_regs[6]);
  1158. b43_radio_write(dev, 0x3024, txcal_radio_regs[7]);
  1159. } else {
  1160. b43_radio_write(dev, 0x8B, txcal_radio_regs[0]);
  1161. b43_radio_write(dev, 0xBA, txcal_radio_regs[1]);
  1162. b43_radio_write(dev, 0x8D, txcal_radio_regs[2]);
  1163. b43_radio_write(dev, 0xBC, txcal_radio_regs[3]);
  1164. }
  1165. b43_nphy_rx_iq_coeffs(dev, true, rxcal_coeffs);
  1166. }
  1167. /*
  1168. * Init N-PHY
  1169. * http://bcm-v4.sipsolutions.net/802.11/PHY/Init/N
  1170. */
  1171. int b43_phy_initn(struct b43_wldev *dev)
  1172. {
  1173. struct ssb_bus *bus = dev->dev->bus;
  1174. struct b43_phy *phy = &dev->phy;
  1175. struct b43_phy_n *nphy = phy->n;
  1176. u8 tx_pwr_state;
  1177. struct nphy_txgains target;
  1178. u16 tmp;
  1179. enum ieee80211_band tmp2;
  1180. bool do_rssi_cal;
  1181. u16 clip[2];
  1182. bool do_cal = false;
  1183. if ((dev->phy.rev >= 3) &&
  1184. (bus->sprom.boardflags_lo & B43_BFL_EXTLNA) &&
  1185. (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ)) {
  1186. chipco_set32(&dev->dev->bus->chipco, SSB_CHIPCO_CHIPCTL, 0x40);
  1187. }
  1188. nphy->deaf_count = 0;
  1189. b43_nphy_tables_init(dev);
  1190. nphy->crsminpwr_adjusted = false;
  1191. nphy->noisevars_adjusted = false;
  1192. /* Clear all overrides */
  1193. if (dev->phy.rev >= 3) {
  1194. b43_phy_write(dev, B43_NPHY_TXF_40CO_B1S1, 0);
  1195. b43_phy_write(dev, B43_NPHY_RFCTL_OVER, 0);
  1196. b43_phy_write(dev, B43_NPHY_TXF_40CO_B1S0, 0);
  1197. b43_phy_write(dev, B43_NPHY_TXF_40CO_B32S1, 0);
  1198. } else {
  1199. b43_phy_write(dev, B43_NPHY_RFCTL_OVER, 0);
  1200. }
  1201. b43_phy_write(dev, B43_NPHY_RFCTL_INTC1, 0);
  1202. b43_phy_write(dev, B43_NPHY_RFCTL_INTC2, 0);
  1203. if (dev->phy.rev < 6) {
  1204. b43_phy_write(dev, B43_NPHY_RFCTL_INTC3, 0);
  1205. b43_phy_write(dev, B43_NPHY_RFCTL_INTC4, 0);
  1206. }
  1207. b43_phy_mask(dev, B43_NPHY_RFSEQMODE,
  1208. ~(B43_NPHY_RFSEQMODE_CAOVER |
  1209. B43_NPHY_RFSEQMODE_TROVER));
  1210. if (dev->phy.rev >= 3)
  1211. b43_phy_write(dev, B43_NPHY_AFECTL_OVER1, 0);
  1212. b43_phy_write(dev, B43_NPHY_AFECTL_OVER, 0);
  1213. if (dev->phy.rev <= 2) {
  1214. tmp = (dev->phy.rev == 2) ? 0x3B : 0x40;
  1215. b43_phy_maskset(dev, B43_NPHY_BPHY_CTL3,
  1216. ~B43_NPHY_BPHY_CTL3_SCALE,
  1217. tmp << B43_NPHY_BPHY_CTL3_SCALE_SHIFT);
  1218. }
  1219. b43_phy_write(dev, B43_NPHY_AFESEQ_TX2RX_PUD_20M, 0x20);
  1220. b43_phy_write(dev, B43_NPHY_AFESEQ_TX2RX_PUD_40M, 0x20);
  1221. if (bus->sprom.boardflags2_lo & 0x100 ||
  1222. (bus->boardinfo.vendor == PCI_VENDOR_ID_APPLE &&
  1223. bus->boardinfo.type == 0x8B))
  1224. b43_phy_write(dev, B43_NPHY_TXREALFD, 0xA0);
  1225. else
  1226. b43_phy_write(dev, B43_NPHY_TXREALFD, 0xB8);
  1227. b43_phy_write(dev, B43_NPHY_MIMO_CRSTXEXT, 0xC8);
  1228. b43_phy_write(dev, B43_NPHY_PLOAD_CSENSE_EXTLEN, 0x50);
  1229. b43_phy_write(dev, B43_NPHY_TXRIFS_FRDEL, 0x30);
  1230. /* TODO MIMO-Config */
  1231. /* TODO Update TX/RX chain */
  1232. if (phy->rev < 2) {
  1233. b43_phy_write(dev, B43_NPHY_DUP40_GFBL, 0xAA8);
  1234. b43_phy_write(dev, B43_NPHY_DUP40_BL, 0x9A4);
  1235. }
  1236. tmp2 = b43_current_band(dev->wl);
  1237. if ((nphy->ipa2g_on && tmp2 == IEEE80211_BAND_2GHZ) ||
  1238. (nphy->ipa5g_on && tmp2 == IEEE80211_BAND_5GHZ)) {
  1239. b43_phy_set(dev, B43_NPHY_PAPD_EN0, 0x1);
  1240. b43_phy_maskset(dev, B43_NPHY_EPS_TABLE_ADJ0, 0x007F,
  1241. nphy->papd_epsilon_offset[0] << 7);
  1242. b43_phy_set(dev, B43_NPHY_PAPD_EN1, 0x1);
  1243. b43_phy_maskset(dev, B43_NPHY_EPS_TABLE_ADJ1, 0x007F,
  1244. nphy->papd_epsilon_offset[1] << 7);
  1245. /* TODO N PHY IPA Set TX Dig Filters */
  1246. } else if (phy->rev >= 5) {
  1247. /* TODO N PHY Ext PA Set TX Dig Filters */
  1248. }
  1249. b43_nphy_workarounds(dev);
  1250. /* Reset CCA, in init code it differs a little from standard way */
  1251. /* b43_nphy_bmac_clock_fgc(dev, 1); */
  1252. tmp = b43_phy_read(dev, B43_NPHY_BBCFG);
  1253. b43_phy_write(dev, B43_NPHY_BBCFG, tmp | B43_NPHY_BBCFG_RSTCCA);
  1254. b43_phy_write(dev, B43_NPHY_BBCFG, tmp & ~B43_NPHY_BBCFG_RSTCCA);
  1255. /* b43_nphy_bmac_clock_fgc(dev, 0); */
  1256. /* TODO N PHY MAC PHY Clock Set with argument 1 */
  1257. b43_nphy_pa_override(dev, false);
  1258. b43_nphy_force_rf_sequence(dev, B43_RFSEQ_RX2TX);
  1259. b43_nphy_force_rf_sequence(dev, B43_RFSEQ_RESET2RX);
  1260. b43_nphy_pa_override(dev, true);
  1261. b43_nphy_classifier(dev, 0, 0);
  1262. b43_nphy_read_clip_detection(dev, clip);
  1263. tx_pwr_state = nphy->txpwrctrl;
  1264. /* TODO N PHY TX power control with argument 0
  1265. (turning off power control) */
  1266. /* TODO Fix the TX Power Settings */
  1267. /* TODO N PHY TX Power Control Idle TSSI */
  1268. /* TODO N PHY TX Power Control Setup */
  1269. if (phy->rev >= 3) {
  1270. /* TODO */
  1271. } else {
  1272. /* TODO Write an N PHY table with ID 26, length 128, offset 192, width 32, and the data from Rev 2 TX Power Control Table */
  1273. /* TODO Write an N PHY table with ID 27, length 128, offset 192, width 32, and the data from Rev 2 TX Power Control Table */
  1274. }
  1275. if (nphy->phyrxchain != 3)
  1276. ;/* TODO N PHY RX Core Set State with phyrxchain as argument */
  1277. if (nphy->mphase_cal_phase_id > 0)
  1278. ;/* TODO PHY Periodic Calibration Multi-Phase Restart */
  1279. do_rssi_cal = false;
  1280. if (phy->rev >= 3) {
  1281. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ)
  1282. do_rssi_cal = (nphy->rssical_chanspec_2G == 0);
  1283. else
  1284. do_rssi_cal = (nphy->rssical_chanspec_5G == 0);
  1285. if (do_rssi_cal)
  1286. b43_nphy_rssi_cal(dev);
  1287. else
  1288. b43_nphy_restore_rssi_cal(dev);
  1289. } else {
  1290. b43_nphy_rssi_cal(dev);
  1291. }
  1292. if (!((nphy->measure_hold & 0x6) != 0)) {
  1293. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ)
  1294. do_cal = (nphy->iqcal_chanspec_2G == 0);
  1295. else
  1296. do_cal = (nphy->iqcal_chanspec_5G == 0);
  1297. if (nphy->mute)
  1298. do_cal = false;
  1299. if (do_cal) {
  1300. target = b43_nphy_get_tx_gains(dev);
  1301. if (nphy->antsel_type == 2)
  1302. ;/*TODO NPHY Superswitch Init with argument 1*/
  1303. if (nphy->perical != 2) {
  1304. b43_nphy_rssi_cal(dev);
  1305. if (phy->rev >= 3) {
  1306. nphy->cal_orig_pwr_idx[0] =
  1307. nphy->txpwrindex[0].index_internal;
  1308. nphy->cal_orig_pwr_idx[1] =
  1309. nphy->txpwrindex[1].index_internal;
  1310. /* TODO N PHY Pre Calibrate TX Gain */
  1311. target = b43_nphy_get_tx_gains(dev);
  1312. }
  1313. }
  1314. }
  1315. }
  1316. /*
  1317. if (!b43_nphy_cal_tx_iq_lo(dev, target, true, false)) {
  1318. if (b43_nphy_cal_rx_iq(dev, target, 2, 0) == 0)
  1319. Call N PHY Save Cal
  1320. else if (nphy->mphase_cal_phase_id == 0)
  1321. N PHY Periodic Calibration with argument 3
  1322. } else {
  1323. b43_nphy_restore_cal(dev);
  1324. }
  1325. */
  1326. /* b43_nphy_tx_pwr_ctrl_coef_setup(dev); */
  1327. /* TODO N PHY TX Power Control Enable with argument tx_pwr_state */
  1328. b43_phy_write(dev, B43_NPHY_TXMACIF_HOLDOFF, 0x0015);
  1329. b43_phy_write(dev, B43_NPHY_TXMACDELAY, 0x0320);
  1330. if (phy->rev >= 3 && phy->rev <= 6)
  1331. b43_phy_write(dev, B43_NPHY_PLOAD_CSENSE_EXTLEN, 0x0014);
  1332. b43_nphy_tx_lp_fbw(dev);
  1333. /* TODO N PHY Spur Workaround */
  1334. b43err(dev->wl, "IEEE 802.11n devices are not supported, yet.\n");
  1335. return 0;
  1336. }
  1337. static int b43_nphy_op_allocate(struct b43_wldev *dev)
  1338. {
  1339. struct b43_phy_n *nphy;
  1340. nphy = kzalloc(sizeof(*nphy), GFP_KERNEL);
  1341. if (!nphy)
  1342. return -ENOMEM;
  1343. dev->phy.n = nphy;
  1344. return 0;
  1345. }
  1346. static void b43_nphy_op_prepare_structs(struct b43_wldev *dev)
  1347. {
  1348. struct b43_phy *phy = &dev->phy;
  1349. struct b43_phy_n *nphy = phy->n;
  1350. memset(nphy, 0, sizeof(*nphy));
  1351. //TODO init struct b43_phy_n
  1352. }
  1353. static void b43_nphy_op_free(struct b43_wldev *dev)
  1354. {
  1355. struct b43_phy *phy = &dev->phy;
  1356. struct b43_phy_n *nphy = phy->n;
  1357. kfree(nphy);
  1358. phy->n = NULL;
  1359. }
  1360. static int b43_nphy_op_init(struct b43_wldev *dev)
  1361. {
  1362. return b43_phy_initn(dev);
  1363. }
  1364. static inline void check_phyreg(struct b43_wldev *dev, u16 offset)
  1365. {
  1366. #if B43_DEBUG
  1367. if ((offset & B43_PHYROUTE) == B43_PHYROUTE_OFDM_GPHY) {
  1368. /* OFDM registers are onnly available on A/G-PHYs */
  1369. b43err(dev->wl, "Invalid OFDM PHY access at "
  1370. "0x%04X on N-PHY\n", offset);
  1371. dump_stack();
  1372. }
  1373. if ((offset & B43_PHYROUTE) == B43_PHYROUTE_EXT_GPHY) {
  1374. /* Ext-G registers are only available on G-PHYs */
  1375. b43err(dev->wl, "Invalid EXT-G PHY access at "
  1376. "0x%04X on N-PHY\n", offset);
  1377. dump_stack();
  1378. }
  1379. #endif /* B43_DEBUG */
  1380. }
  1381. static u16 b43_nphy_op_read(struct b43_wldev *dev, u16 reg)
  1382. {
  1383. check_phyreg(dev, reg);
  1384. b43_write16(dev, B43_MMIO_PHY_CONTROL, reg);
  1385. return b43_read16(dev, B43_MMIO_PHY_DATA);
  1386. }
  1387. static void b43_nphy_op_write(struct b43_wldev *dev, u16 reg, u16 value)
  1388. {
  1389. check_phyreg(dev, reg);
  1390. b43_write16(dev, B43_MMIO_PHY_CONTROL, reg);
  1391. b43_write16(dev, B43_MMIO_PHY_DATA, value);
  1392. }
  1393. static u16 b43_nphy_op_radio_read(struct b43_wldev *dev, u16 reg)
  1394. {
  1395. /* Register 1 is a 32-bit register. */
  1396. B43_WARN_ON(reg == 1);
  1397. /* N-PHY needs 0x100 for read access */
  1398. reg |= 0x100;
  1399. b43_write16(dev, B43_MMIO_RADIO_CONTROL, reg);
  1400. return b43_read16(dev, B43_MMIO_RADIO_DATA_LOW);
  1401. }
  1402. static void b43_nphy_op_radio_write(struct b43_wldev *dev, u16 reg, u16 value)
  1403. {
  1404. /* Register 1 is a 32-bit register. */
  1405. B43_WARN_ON(reg == 1);
  1406. b43_write16(dev, B43_MMIO_RADIO_CONTROL, reg);
  1407. b43_write16(dev, B43_MMIO_RADIO_DATA_LOW, value);
  1408. }
  1409. static void b43_nphy_op_software_rfkill(struct b43_wldev *dev,
  1410. bool blocked)
  1411. {//TODO
  1412. }
  1413. static void b43_nphy_op_switch_analog(struct b43_wldev *dev, bool on)
  1414. {
  1415. b43_phy_write(dev, B43_NPHY_AFECTL_OVER,
  1416. on ? 0 : 0x7FFF);
  1417. }
  1418. static int b43_nphy_op_switch_channel(struct b43_wldev *dev,
  1419. unsigned int new_channel)
  1420. {
  1421. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) {
  1422. if ((new_channel < 1) || (new_channel > 14))
  1423. return -EINVAL;
  1424. } else {
  1425. if (new_channel > 200)
  1426. return -EINVAL;
  1427. }
  1428. return nphy_channel_switch(dev, new_channel);
  1429. }
  1430. static unsigned int b43_nphy_op_get_default_chan(struct b43_wldev *dev)
  1431. {
  1432. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ)
  1433. return 1;
  1434. return 36;
  1435. }
  1436. const struct b43_phy_operations b43_phyops_n = {
  1437. .allocate = b43_nphy_op_allocate,
  1438. .free = b43_nphy_op_free,
  1439. .prepare_structs = b43_nphy_op_prepare_structs,
  1440. .init = b43_nphy_op_init,
  1441. .phy_read = b43_nphy_op_read,
  1442. .phy_write = b43_nphy_op_write,
  1443. .radio_read = b43_nphy_op_radio_read,
  1444. .radio_write = b43_nphy_op_radio_write,
  1445. .software_rfkill = b43_nphy_op_software_rfkill,
  1446. .switch_analog = b43_nphy_op_switch_analog,
  1447. .switch_channel = b43_nphy_op_switch_channel,
  1448. .get_default_chan = b43_nphy_op_get_default_chan,
  1449. .recalc_txpower = b43_nphy_op_recalc_txpower,
  1450. .adjust_txpower = b43_nphy_op_adjust_txpower,
  1451. };