be_cmds.c 52 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167
  1. /*
  2. * Copyright (C) 2005 - 2011 Emulex
  3. * All rights reserved.
  4. *
  5. * This program is free software; you can redistribute it and/or
  6. * modify it under the terms of the GNU General Public License version 2
  7. * as published by the Free Software Foundation. The full GNU General
  8. * Public License is included in this distribution in the file called COPYING.
  9. *
  10. * Contact Information:
  11. * linux-drivers@emulex.com
  12. *
  13. * Emulex
  14. * 3333 Susan Street
  15. * Costa Mesa, CA 92626
  16. */
  17. #include "be.h"
  18. #include "be_cmds.h"
  19. /* Must be a power of 2 or else MODULO will BUG_ON */
  20. static int be_get_temp_freq = 32;
  21. static void be_mcc_notify(struct be_adapter *adapter)
  22. {
  23. struct be_queue_info *mccq = &adapter->mcc_obj.q;
  24. u32 val = 0;
  25. if (adapter->eeh_err) {
  26. dev_info(&adapter->pdev->dev,
  27. "Error in Card Detected! Cannot issue commands\n");
  28. return;
  29. }
  30. val |= mccq->id & DB_MCCQ_RING_ID_MASK;
  31. val |= 1 << DB_MCCQ_NUM_POSTED_SHIFT;
  32. wmb();
  33. iowrite32(val, adapter->db + DB_MCCQ_OFFSET);
  34. }
  35. /* To check if valid bit is set, check the entire word as we don't know
  36. * the endianness of the data (old entry is host endian while a new entry is
  37. * little endian) */
  38. static inline bool be_mcc_compl_is_new(struct be_mcc_compl *compl)
  39. {
  40. if (compl->flags != 0) {
  41. compl->flags = le32_to_cpu(compl->flags);
  42. BUG_ON((compl->flags & CQE_FLAGS_VALID_MASK) == 0);
  43. return true;
  44. } else {
  45. return false;
  46. }
  47. }
  48. /* Need to reset the entire word that houses the valid bit */
  49. static inline void be_mcc_compl_use(struct be_mcc_compl *compl)
  50. {
  51. compl->flags = 0;
  52. }
  53. static int be_mcc_compl_process(struct be_adapter *adapter,
  54. struct be_mcc_compl *compl)
  55. {
  56. u16 compl_status, extd_status;
  57. /* Just swap the status to host endian; mcc tag is opaquely copied
  58. * from mcc_wrb */
  59. be_dws_le_to_cpu(compl, 4);
  60. compl_status = (compl->status >> CQE_STATUS_COMPL_SHIFT) &
  61. CQE_STATUS_COMPL_MASK;
  62. if ((compl->tag0 == OPCODE_COMMON_WRITE_FLASHROM) &&
  63. (compl->tag1 == CMD_SUBSYSTEM_COMMON)) {
  64. adapter->flash_status = compl_status;
  65. complete(&adapter->flash_compl);
  66. }
  67. if (compl_status == MCC_STATUS_SUCCESS) {
  68. if ((compl->tag0 == OPCODE_ETH_GET_STATISTICS) &&
  69. (compl->tag1 == CMD_SUBSYSTEM_ETH)) {
  70. struct be_cmd_resp_get_stats *resp =
  71. adapter->stats_cmd.va;
  72. be_dws_le_to_cpu(&resp->hw_stats,
  73. sizeof(resp->hw_stats));
  74. netdev_stats_update(adapter);
  75. adapter->stats_cmd_sent = false;
  76. }
  77. } else if ((compl_status != MCC_STATUS_NOT_SUPPORTED) &&
  78. (compl->tag0 != OPCODE_COMMON_NTWK_MAC_QUERY)) {
  79. extd_status = (compl->status >> CQE_STATUS_EXTD_SHIFT) &
  80. CQE_STATUS_EXTD_MASK;
  81. dev_warn(&adapter->pdev->dev,
  82. "Error in cmd completion - opcode %d, compl %d, extd %d\n",
  83. compl->tag0, compl_status, extd_status);
  84. }
  85. return compl_status;
  86. }
  87. /* Link state evt is a string of bytes; no need for endian swapping */
  88. static void be_async_link_state_process(struct be_adapter *adapter,
  89. struct be_async_event_link_state *evt)
  90. {
  91. be_link_status_update(adapter,
  92. evt->port_link_status == ASYNC_EVENT_LINK_UP);
  93. }
  94. /* Grp5 CoS Priority evt */
  95. static void be_async_grp5_cos_priority_process(struct be_adapter *adapter,
  96. struct be_async_event_grp5_cos_priority *evt)
  97. {
  98. if (evt->valid) {
  99. adapter->vlan_prio_bmap = evt->available_priority_bmap;
  100. adapter->recommended_prio &= ~VLAN_PRIO_MASK;
  101. adapter->recommended_prio =
  102. evt->reco_default_priority << VLAN_PRIO_SHIFT;
  103. }
  104. }
  105. /* Grp5 QOS Speed evt */
  106. static void be_async_grp5_qos_speed_process(struct be_adapter *adapter,
  107. struct be_async_event_grp5_qos_link_speed *evt)
  108. {
  109. if (evt->physical_port == adapter->port_num) {
  110. /* qos_link_speed is in units of 10 Mbps */
  111. adapter->link_speed = evt->qos_link_speed * 10;
  112. }
  113. }
  114. /*Grp5 PVID evt*/
  115. static void be_async_grp5_pvid_state_process(struct be_adapter *adapter,
  116. struct be_async_event_grp5_pvid_state *evt)
  117. {
  118. if (evt->enabled)
  119. adapter->pvid = evt->tag;
  120. else
  121. adapter->pvid = 0;
  122. }
  123. static void be_async_grp5_evt_process(struct be_adapter *adapter,
  124. u32 trailer, struct be_mcc_compl *evt)
  125. {
  126. u8 event_type = 0;
  127. event_type = (trailer >> ASYNC_TRAILER_EVENT_TYPE_SHIFT) &
  128. ASYNC_TRAILER_EVENT_TYPE_MASK;
  129. switch (event_type) {
  130. case ASYNC_EVENT_COS_PRIORITY:
  131. be_async_grp5_cos_priority_process(adapter,
  132. (struct be_async_event_grp5_cos_priority *)evt);
  133. break;
  134. case ASYNC_EVENT_QOS_SPEED:
  135. be_async_grp5_qos_speed_process(adapter,
  136. (struct be_async_event_grp5_qos_link_speed *)evt);
  137. break;
  138. case ASYNC_EVENT_PVID_STATE:
  139. be_async_grp5_pvid_state_process(adapter,
  140. (struct be_async_event_grp5_pvid_state *)evt);
  141. break;
  142. default:
  143. dev_warn(&adapter->pdev->dev, "Unknown grp5 event!\n");
  144. break;
  145. }
  146. }
  147. static inline bool is_link_state_evt(u32 trailer)
  148. {
  149. return ((trailer >> ASYNC_TRAILER_EVENT_CODE_SHIFT) &
  150. ASYNC_TRAILER_EVENT_CODE_MASK) ==
  151. ASYNC_EVENT_CODE_LINK_STATE;
  152. }
  153. static inline bool is_grp5_evt(u32 trailer)
  154. {
  155. return (((trailer >> ASYNC_TRAILER_EVENT_CODE_SHIFT) &
  156. ASYNC_TRAILER_EVENT_CODE_MASK) ==
  157. ASYNC_EVENT_CODE_GRP_5);
  158. }
  159. static struct be_mcc_compl *be_mcc_compl_get(struct be_adapter *adapter)
  160. {
  161. struct be_queue_info *mcc_cq = &adapter->mcc_obj.cq;
  162. struct be_mcc_compl *compl = queue_tail_node(mcc_cq);
  163. if (be_mcc_compl_is_new(compl)) {
  164. queue_tail_inc(mcc_cq);
  165. return compl;
  166. }
  167. return NULL;
  168. }
  169. void be_async_mcc_enable(struct be_adapter *adapter)
  170. {
  171. spin_lock_bh(&adapter->mcc_cq_lock);
  172. be_cq_notify(adapter, adapter->mcc_obj.cq.id, true, 0);
  173. adapter->mcc_obj.rearm_cq = true;
  174. spin_unlock_bh(&adapter->mcc_cq_lock);
  175. }
  176. void be_async_mcc_disable(struct be_adapter *adapter)
  177. {
  178. adapter->mcc_obj.rearm_cq = false;
  179. }
  180. int be_process_mcc(struct be_adapter *adapter, int *status)
  181. {
  182. struct be_mcc_compl *compl;
  183. int num = 0;
  184. struct be_mcc_obj *mcc_obj = &adapter->mcc_obj;
  185. spin_lock_bh(&adapter->mcc_cq_lock);
  186. while ((compl = be_mcc_compl_get(adapter))) {
  187. if (compl->flags & CQE_FLAGS_ASYNC_MASK) {
  188. /* Interpret flags as an async trailer */
  189. if (is_link_state_evt(compl->flags))
  190. be_async_link_state_process(adapter,
  191. (struct be_async_event_link_state *) compl);
  192. else if (is_grp5_evt(compl->flags))
  193. be_async_grp5_evt_process(adapter,
  194. compl->flags, compl);
  195. } else if (compl->flags & CQE_FLAGS_COMPLETED_MASK) {
  196. *status = be_mcc_compl_process(adapter, compl);
  197. atomic_dec(&mcc_obj->q.used);
  198. }
  199. be_mcc_compl_use(compl);
  200. num++;
  201. }
  202. spin_unlock_bh(&adapter->mcc_cq_lock);
  203. return num;
  204. }
  205. /* Wait till no more pending mcc requests are present */
  206. static int be_mcc_wait_compl(struct be_adapter *adapter)
  207. {
  208. #define mcc_timeout 120000 /* 12s timeout */
  209. int i, num, status = 0;
  210. struct be_mcc_obj *mcc_obj = &adapter->mcc_obj;
  211. if (adapter->eeh_err)
  212. return -EIO;
  213. for (i = 0; i < mcc_timeout; i++) {
  214. num = be_process_mcc(adapter, &status);
  215. if (num)
  216. be_cq_notify(adapter, mcc_obj->cq.id,
  217. mcc_obj->rearm_cq, num);
  218. if (atomic_read(&mcc_obj->q.used) == 0)
  219. break;
  220. udelay(100);
  221. }
  222. if (i == mcc_timeout) {
  223. dev_err(&adapter->pdev->dev, "mccq poll timed out\n");
  224. return -1;
  225. }
  226. return status;
  227. }
  228. /* Notify MCC requests and wait for completion */
  229. static int be_mcc_notify_wait(struct be_adapter *adapter)
  230. {
  231. be_mcc_notify(adapter);
  232. return be_mcc_wait_compl(adapter);
  233. }
  234. static int be_mbox_db_ready_wait(struct be_adapter *adapter, void __iomem *db)
  235. {
  236. int msecs = 0;
  237. u32 ready;
  238. if (adapter->eeh_err) {
  239. dev_err(&adapter->pdev->dev,
  240. "Error detected in card.Cannot issue commands\n");
  241. return -EIO;
  242. }
  243. do {
  244. ready = ioread32(db);
  245. if (ready == 0xffffffff) {
  246. dev_err(&adapter->pdev->dev,
  247. "pci slot disconnected\n");
  248. return -1;
  249. }
  250. ready &= MPU_MAILBOX_DB_RDY_MASK;
  251. if (ready)
  252. break;
  253. if (msecs > 4000) {
  254. dev_err(&adapter->pdev->dev, "mbox poll timed out\n");
  255. be_detect_dump_ue(adapter);
  256. return -1;
  257. }
  258. set_current_state(TASK_INTERRUPTIBLE);
  259. schedule_timeout(msecs_to_jiffies(1));
  260. msecs++;
  261. } while (true);
  262. return 0;
  263. }
  264. /*
  265. * Insert the mailbox address into the doorbell in two steps
  266. * Polls on the mbox doorbell till a command completion (or a timeout) occurs
  267. */
  268. static int be_mbox_notify_wait(struct be_adapter *adapter)
  269. {
  270. int status;
  271. u32 val = 0;
  272. void __iomem *db = adapter->db + MPU_MAILBOX_DB_OFFSET;
  273. struct be_dma_mem *mbox_mem = &adapter->mbox_mem;
  274. struct be_mcc_mailbox *mbox = mbox_mem->va;
  275. struct be_mcc_compl *compl = &mbox->compl;
  276. /* wait for ready to be set */
  277. status = be_mbox_db_ready_wait(adapter, db);
  278. if (status != 0)
  279. return status;
  280. val |= MPU_MAILBOX_DB_HI_MASK;
  281. /* at bits 2 - 31 place mbox dma addr msb bits 34 - 63 */
  282. val |= (upper_32_bits(mbox_mem->dma) >> 2) << 2;
  283. iowrite32(val, db);
  284. /* wait for ready to be set */
  285. status = be_mbox_db_ready_wait(adapter, db);
  286. if (status != 0)
  287. return status;
  288. val = 0;
  289. /* at bits 2 - 31 place mbox dma addr lsb bits 4 - 33 */
  290. val |= (u32)(mbox_mem->dma >> 4) << 2;
  291. iowrite32(val, db);
  292. status = be_mbox_db_ready_wait(adapter, db);
  293. if (status != 0)
  294. return status;
  295. /* A cq entry has been made now */
  296. if (be_mcc_compl_is_new(compl)) {
  297. status = be_mcc_compl_process(adapter, &mbox->compl);
  298. be_mcc_compl_use(compl);
  299. if (status)
  300. return status;
  301. } else {
  302. dev_err(&adapter->pdev->dev, "invalid mailbox completion\n");
  303. return -1;
  304. }
  305. return 0;
  306. }
  307. static int be_POST_stage_get(struct be_adapter *adapter, u16 *stage)
  308. {
  309. u32 sem;
  310. if (lancer_chip(adapter))
  311. sem = ioread32(adapter->db + MPU_EP_SEMAPHORE_IF_TYPE2_OFFSET);
  312. else
  313. sem = ioread32(adapter->csr + MPU_EP_SEMAPHORE_OFFSET);
  314. *stage = sem & EP_SEMAPHORE_POST_STAGE_MASK;
  315. if ((sem >> EP_SEMAPHORE_POST_ERR_SHIFT) & EP_SEMAPHORE_POST_ERR_MASK)
  316. return -1;
  317. else
  318. return 0;
  319. }
  320. int be_cmd_POST(struct be_adapter *adapter)
  321. {
  322. u16 stage;
  323. int status, timeout = 0;
  324. do {
  325. status = be_POST_stage_get(adapter, &stage);
  326. if (status) {
  327. dev_err(&adapter->pdev->dev, "POST error; stage=0x%x\n",
  328. stage);
  329. return -1;
  330. } else if (stage != POST_STAGE_ARMFW_RDY) {
  331. set_current_state(TASK_INTERRUPTIBLE);
  332. schedule_timeout(2 * HZ);
  333. timeout += 2;
  334. } else {
  335. return 0;
  336. }
  337. } while (timeout < 40);
  338. dev_err(&adapter->pdev->dev, "POST timeout; stage=0x%x\n", stage);
  339. return -1;
  340. }
  341. static inline void *embedded_payload(struct be_mcc_wrb *wrb)
  342. {
  343. return wrb->payload.embedded_payload;
  344. }
  345. static inline struct be_sge *nonembedded_sgl(struct be_mcc_wrb *wrb)
  346. {
  347. return &wrb->payload.sgl[0];
  348. }
  349. /* Don't touch the hdr after it's prepared */
  350. static void be_wrb_hdr_prepare(struct be_mcc_wrb *wrb, int payload_len,
  351. bool embedded, u8 sge_cnt, u32 opcode)
  352. {
  353. if (embedded)
  354. wrb->embedded |= MCC_WRB_EMBEDDED_MASK;
  355. else
  356. wrb->embedded |= (sge_cnt & MCC_WRB_SGE_CNT_MASK) <<
  357. MCC_WRB_SGE_CNT_SHIFT;
  358. wrb->payload_length = payload_len;
  359. wrb->tag0 = opcode;
  360. be_dws_cpu_to_le(wrb, 8);
  361. }
  362. /* Don't touch the hdr after it's prepared */
  363. static void be_cmd_hdr_prepare(struct be_cmd_req_hdr *req_hdr,
  364. u8 subsystem, u8 opcode, int cmd_len)
  365. {
  366. req_hdr->opcode = opcode;
  367. req_hdr->subsystem = subsystem;
  368. req_hdr->request_length = cpu_to_le32(cmd_len - sizeof(*req_hdr));
  369. req_hdr->version = 0;
  370. }
  371. static void be_cmd_page_addrs_prepare(struct phys_addr *pages, u32 max_pages,
  372. struct be_dma_mem *mem)
  373. {
  374. int i, buf_pages = min(PAGES_4K_SPANNED(mem->va, mem->size), max_pages);
  375. u64 dma = (u64)mem->dma;
  376. for (i = 0; i < buf_pages; i++) {
  377. pages[i].lo = cpu_to_le32(dma & 0xFFFFFFFF);
  378. pages[i].hi = cpu_to_le32(upper_32_bits(dma));
  379. dma += PAGE_SIZE_4K;
  380. }
  381. }
  382. /* Converts interrupt delay in microseconds to multiplier value */
  383. static u32 eq_delay_to_mult(u32 usec_delay)
  384. {
  385. #define MAX_INTR_RATE 651042
  386. const u32 round = 10;
  387. u32 multiplier;
  388. if (usec_delay == 0)
  389. multiplier = 0;
  390. else {
  391. u32 interrupt_rate = 1000000 / usec_delay;
  392. /* Max delay, corresponding to the lowest interrupt rate */
  393. if (interrupt_rate == 0)
  394. multiplier = 1023;
  395. else {
  396. multiplier = (MAX_INTR_RATE - interrupt_rate) * round;
  397. multiplier /= interrupt_rate;
  398. /* Round the multiplier to the closest value.*/
  399. multiplier = (multiplier + round/2) / round;
  400. multiplier = min(multiplier, (u32)1023);
  401. }
  402. }
  403. return multiplier;
  404. }
  405. static inline struct be_mcc_wrb *wrb_from_mbox(struct be_adapter *adapter)
  406. {
  407. struct be_dma_mem *mbox_mem = &adapter->mbox_mem;
  408. struct be_mcc_wrb *wrb
  409. = &((struct be_mcc_mailbox *)(mbox_mem->va))->wrb;
  410. memset(wrb, 0, sizeof(*wrb));
  411. return wrb;
  412. }
  413. static struct be_mcc_wrb *wrb_from_mccq(struct be_adapter *adapter)
  414. {
  415. struct be_queue_info *mccq = &adapter->mcc_obj.q;
  416. struct be_mcc_wrb *wrb;
  417. if (atomic_read(&mccq->used) >= mccq->len) {
  418. dev_err(&adapter->pdev->dev, "Out of MCCQ wrbs\n");
  419. return NULL;
  420. }
  421. wrb = queue_head_node(mccq);
  422. queue_head_inc(mccq);
  423. atomic_inc(&mccq->used);
  424. memset(wrb, 0, sizeof(*wrb));
  425. return wrb;
  426. }
  427. /* Tell fw we're about to start firing cmds by writing a
  428. * special pattern across the wrb hdr; uses mbox
  429. */
  430. int be_cmd_fw_init(struct be_adapter *adapter)
  431. {
  432. u8 *wrb;
  433. int status;
  434. if (mutex_lock_interruptible(&adapter->mbox_lock))
  435. return -1;
  436. wrb = (u8 *)wrb_from_mbox(adapter);
  437. *wrb++ = 0xFF;
  438. *wrb++ = 0x12;
  439. *wrb++ = 0x34;
  440. *wrb++ = 0xFF;
  441. *wrb++ = 0xFF;
  442. *wrb++ = 0x56;
  443. *wrb++ = 0x78;
  444. *wrb = 0xFF;
  445. status = be_mbox_notify_wait(adapter);
  446. mutex_unlock(&adapter->mbox_lock);
  447. return status;
  448. }
  449. /* Tell fw we're done with firing cmds by writing a
  450. * special pattern across the wrb hdr; uses mbox
  451. */
  452. int be_cmd_fw_clean(struct be_adapter *adapter)
  453. {
  454. u8 *wrb;
  455. int status;
  456. if (adapter->eeh_err)
  457. return -EIO;
  458. if (mutex_lock_interruptible(&adapter->mbox_lock))
  459. return -1;
  460. wrb = (u8 *)wrb_from_mbox(adapter);
  461. *wrb++ = 0xFF;
  462. *wrb++ = 0xAA;
  463. *wrb++ = 0xBB;
  464. *wrb++ = 0xFF;
  465. *wrb++ = 0xFF;
  466. *wrb++ = 0xCC;
  467. *wrb++ = 0xDD;
  468. *wrb = 0xFF;
  469. status = be_mbox_notify_wait(adapter);
  470. mutex_unlock(&adapter->mbox_lock);
  471. return status;
  472. }
  473. int be_cmd_eq_create(struct be_adapter *adapter,
  474. struct be_queue_info *eq, int eq_delay)
  475. {
  476. struct be_mcc_wrb *wrb;
  477. struct be_cmd_req_eq_create *req;
  478. struct be_dma_mem *q_mem = &eq->dma_mem;
  479. int status;
  480. if (mutex_lock_interruptible(&adapter->mbox_lock))
  481. return -1;
  482. wrb = wrb_from_mbox(adapter);
  483. req = embedded_payload(wrb);
  484. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0, OPCODE_COMMON_EQ_CREATE);
  485. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  486. OPCODE_COMMON_EQ_CREATE, sizeof(*req));
  487. req->num_pages = cpu_to_le16(PAGES_4K_SPANNED(q_mem->va, q_mem->size));
  488. AMAP_SET_BITS(struct amap_eq_context, valid, req->context, 1);
  489. /* 4byte eqe*/
  490. AMAP_SET_BITS(struct amap_eq_context, size, req->context, 0);
  491. AMAP_SET_BITS(struct amap_eq_context, count, req->context,
  492. __ilog2_u32(eq->len/256));
  493. AMAP_SET_BITS(struct amap_eq_context, delaymult, req->context,
  494. eq_delay_to_mult(eq_delay));
  495. be_dws_cpu_to_le(req->context, sizeof(req->context));
  496. be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
  497. status = be_mbox_notify_wait(adapter);
  498. if (!status) {
  499. struct be_cmd_resp_eq_create *resp = embedded_payload(wrb);
  500. eq->id = le16_to_cpu(resp->eq_id);
  501. eq->created = true;
  502. }
  503. mutex_unlock(&adapter->mbox_lock);
  504. return status;
  505. }
  506. /* Uses mbox */
  507. int be_cmd_mac_addr_query(struct be_adapter *adapter, u8 *mac_addr,
  508. u8 type, bool permanent, u32 if_handle)
  509. {
  510. struct be_mcc_wrb *wrb;
  511. struct be_cmd_req_mac_query *req;
  512. int status;
  513. if (mutex_lock_interruptible(&adapter->mbox_lock))
  514. return -1;
  515. wrb = wrb_from_mbox(adapter);
  516. req = embedded_payload(wrb);
  517. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
  518. OPCODE_COMMON_NTWK_MAC_QUERY);
  519. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  520. OPCODE_COMMON_NTWK_MAC_QUERY, sizeof(*req));
  521. req->type = type;
  522. if (permanent) {
  523. req->permanent = 1;
  524. } else {
  525. req->if_id = cpu_to_le16((u16) if_handle);
  526. req->permanent = 0;
  527. }
  528. status = be_mbox_notify_wait(adapter);
  529. if (!status) {
  530. struct be_cmd_resp_mac_query *resp = embedded_payload(wrb);
  531. memcpy(mac_addr, resp->mac.addr, ETH_ALEN);
  532. }
  533. mutex_unlock(&adapter->mbox_lock);
  534. return status;
  535. }
  536. /* Uses synchronous MCCQ */
  537. int be_cmd_pmac_add(struct be_adapter *adapter, u8 *mac_addr,
  538. u32 if_id, u32 *pmac_id, u32 domain)
  539. {
  540. struct be_mcc_wrb *wrb;
  541. struct be_cmd_req_pmac_add *req;
  542. int status;
  543. spin_lock_bh(&adapter->mcc_lock);
  544. wrb = wrb_from_mccq(adapter);
  545. if (!wrb) {
  546. status = -EBUSY;
  547. goto err;
  548. }
  549. req = embedded_payload(wrb);
  550. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
  551. OPCODE_COMMON_NTWK_PMAC_ADD);
  552. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  553. OPCODE_COMMON_NTWK_PMAC_ADD, sizeof(*req));
  554. req->hdr.domain = domain;
  555. req->if_id = cpu_to_le32(if_id);
  556. memcpy(req->mac_address, mac_addr, ETH_ALEN);
  557. status = be_mcc_notify_wait(adapter);
  558. if (!status) {
  559. struct be_cmd_resp_pmac_add *resp = embedded_payload(wrb);
  560. *pmac_id = le32_to_cpu(resp->pmac_id);
  561. }
  562. err:
  563. spin_unlock_bh(&adapter->mcc_lock);
  564. return status;
  565. }
  566. /* Uses synchronous MCCQ */
  567. int be_cmd_pmac_del(struct be_adapter *adapter, u32 if_id, u32 pmac_id, u32 dom)
  568. {
  569. struct be_mcc_wrb *wrb;
  570. struct be_cmd_req_pmac_del *req;
  571. int status;
  572. spin_lock_bh(&adapter->mcc_lock);
  573. wrb = wrb_from_mccq(adapter);
  574. if (!wrb) {
  575. status = -EBUSY;
  576. goto err;
  577. }
  578. req = embedded_payload(wrb);
  579. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
  580. OPCODE_COMMON_NTWK_PMAC_DEL);
  581. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  582. OPCODE_COMMON_NTWK_PMAC_DEL, sizeof(*req));
  583. req->hdr.domain = dom;
  584. req->if_id = cpu_to_le32(if_id);
  585. req->pmac_id = cpu_to_le32(pmac_id);
  586. status = be_mcc_notify_wait(adapter);
  587. err:
  588. spin_unlock_bh(&adapter->mcc_lock);
  589. return status;
  590. }
  591. /* Uses Mbox */
  592. int be_cmd_cq_create(struct be_adapter *adapter,
  593. struct be_queue_info *cq, struct be_queue_info *eq,
  594. bool sol_evts, bool no_delay, int coalesce_wm)
  595. {
  596. struct be_mcc_wrb *wrb;
  597. struct be_cmd_req_cq_create *req;
  598. struct be_dma_mem *q_mem = &cq->dma_mem;
  599. void *ctxt;
  600. int status;
  601. if (mutex_lock_interruptible(&adapter->mbox_lock))
  602. return -1;
  603. wrb = wrb_from_mbox(adapter);
  604. req = embedded_payload(wrb);
  605. ctxt = &req->context;
  606. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
  607. OPCODE_COMMON_CQ_CREATE);
  608. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  609. OPCODE_COMMON_CQ_CREATE, sizeof(*req));
  610. req->num_pages = cpu_to_le16(PAGES_4K_SPANNED(q_mem->va, q_mem->size));
  611. if (lancer_chip(adapter)) {
  612. req->hdr.version = 2;
  613. req->page_size = 1; /* 1 for 4K */
  614. AMAP_SET_BITS(struct amap_cq_context_lancer, coalescwm, ctxt,
  615. coalesce_wm);
  616. AMAP_SET_BITS(struct amap_cq_context_lancer, nodelay, ctxt,
  617. no_delay);
  618. AMAP_SET_BITS(struct amap_cq_context_lancer, count, ctxt,
  619. __ilog2_u32(cq->len/256));
  620. AMAP_SET_BITS(struct amap_cq_context_lancer, valid, ctxt, 1);
  621. AMAP_SET_BITS(struct amap_cq_context_lancer, eventable,
  622. ctxt, 1);
  623. AMAP_SET_BITS(struct amap_cq_context_lancer, eqid,
  624. ctxt, eq->id);
  625. AMAP_SET_BITS(struct amap_cq_context_lancer, armed, ctxt, 1);
  626. } else {
  627. AMAP_SET_BITS(struct amap_cq_context_be, coalescwm, ctxt,
  628. coalesce_wm);
  629. AMAP_SET_BITS(struct amap_cq_context_be, nodelay,
  630. ctxt, no_delay);
  631. AMAP_SET_BITS(struct amap_cq_context_be, count, ctxt,
  632. __ilog2_u32(cq->len/256));
  633. AMAP_SET_BITS(struct amap_cq_context_be, valid, ctxt, 1);
  634. AMAP_SET_BITS(struct amap_cq_context_be, solevent,
  635. ctxt, sol_evts);
  636. AMAP_SET_BITS(struct amap_cq_context_be, eventable, ctxt, 1);
  637. AMAP_SET_BITS(struct amap_cq_context_be, eqid, ctxt, eq->id);
  638. AMAP_SET_BITS(struct amap_cq_context_be, armed, ctxt, 1);
  639. }
  640. be_dws_cpu_to_le(ctxt, sizeof(req->context));
  641. be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
  642. status = be_mbox_notify_wait(adapter);
  643. if (!status) {
  644. struct be_cmd_resp_cq_create *resp = embedded_payload(wrb);
  645. cq->id = le16_to_cpu(resp->cq_id);
  646. cq->created = true;
  647. }
  648. mutex_unlock(&adapter->mbox_lock);
  649. return status;
  650. }
  651. static u32 be_encoded_q_len(int q_len)
  652. {
  653. u32 len_encoded = fls(q_len); /* log2(len) + 1 */
  654. if (len_encoded == 16)
  655. len_encoded = 0;
  656. return len_encoded;
  657. }
  658. int be_cmd_mccq_create(struct be_adapter *adapter,
  659. struct be_queue_info *mccq,
  660. struct be_queue_info *cq)
  661. {
  662. struct be_mcc_wrb *wrb;
  663. struct be_cmd_req_mcc_create *req;
  664. struct be_dma_mem *q_mem = &mccq->dma_mem;
  665. void *ctxt;
  666. int status;
  667. if (mutex_lock_interruptible(&adapter->mbox_lock))
  668. return -1;
  669. wrb = wrb_from_mbox(adapter);
  670. req = embedded_payload(wrb);
  671. ctxt = &req->context;
  672. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
  673. OPCODE_COMMON_MCC_CREATE_EXT);
  674. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  675. OPCODE_COMMON_MCC_CREATE_EXT, sizeof(*req));
  676. req->num_pages = cpu_to_le16(PAGES_4K_SPANNED(q_mem->va, q_mem->size));
  677. if (lancer_chip(adapter)) {
  678. req->hdr.version = 1;
  679. req->cq_id = cpu_to_le16(cq->id);
  680. AMAP_SET_BITS(struct amap_mcc_context_lancer, ring_size, ctxt,
  681. be_encoded_q_len(mccq->len));
  682. AMAP_SET_BITS(struct amap_mcc_context_lancer, valid, ctxt, 1);
  683. AMAP_SET_BITS(struct amap_mcc_context_lancer, async_cq_id,
  684. ctxt, cq->id);
  685. AMAP_SET_BITS(struct amap_mcc_context_lancer, async_cq_valid,
  686. ctxt, 1);
  687. } else {
  688. AMAP_SET_BITS(struct amap_mcc_context_be, valid, ctxt, 1);
  689. AMAP_SET_BITS(struct amap_mcc_context_be, ring_size, ctxt,
  690. be_encoded_q_len(mccq->len));
  691. AMAP_SET_BITS(struct amap_mcc_context_be, cq_id, ctxt, cq->id);
  692. }
  693. /* Subscribe to Link State and Group 5 Events(bits 1 and 5 set) */
  694. req->async_event_bitmap[0] = cpu_to_le32(0x00000022);
  695. be_dws_cpu_to_le(ctxt, sizeof(req->context));
  696. be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
  697. status = be_mbox_notify_wait(adapter);
  698. if (!status) {
  699. struct be_cmd_resp_mcc_create *resp = embedded_payload(wrb);
  700. mccq->id = le16_to_cpu(resp->id);
  701. mccq->created = true;
  702. }
  703. mutex_unlock(&adapter->mbox_lock);
  704. return status;
  705. }
  706. int be_cmd_txq_create(struct be_adapter *adapter,
  707. struct be_queue_info *txq,
  708. struct be_queue_info *cq)
  709. {
  710. struct be_mcc_wrb *wrb;
  711. struct be_cmd_req_eth_tx_create *req;
  712. struct be_dma_mem *q_mem = &txq->dma_mem;
  713. void *ctxt;
  714. int status;
  715. if (mutex_lock_interruptible(&adapter->mbox_lock))
  716. return -1;
  717. wrb = wrb_from_mbox(adapter);
  718. req = embedded_payload(wrb);
  719. ctxt = &req->context;
  720. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
  721. OPCODE_ETH_TX_CREATE);
  722. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH, OPCODE_ETH_TX_CREATE,
  723. sizeof(*req));
  724. if (lancer_chip(adapter)) {
  725. req->hdr.version = 1;
  726. AMAP_SET_BITS(struct amap_tx_context, if_id, ctxt,
  727. adapter->if_handle);
  728. }
  729. req->num_pages = PAGES_4K_SPANNED(q_mem->va, q_mem->size);
  730. req->ulp_num = BE_ULP1_NUM;
  731. req->type = BE_ETH_TX_RING_TYPE_STANDARD;
  732. AMAP_SET_BITS(struct amap_tx_context, tx_ring_size, ctxt,
  733. be_encoded_q_len(txq->len));
  734. AMAP_SET_BITS(struct amap_tx_context, ctx_valid, ctxt, 1);
  735. AMAP_SET_BITS(struct amap_tx_context, cq_id_send, ctxt, cq->id);
  736. be_dws_cpu_to_le(ctxt, sizeof(req->context));
  737. be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
  738. status = be_mbox_notify_wait(adapter);
  739. if (!status) {
  740. struct be_cmd_resp_eth_tx_create *resp = embedded_payload(wrb);
  741. txq->id = le16_to_cpu(resp->cid);
  742. txq->created = true;
  743. }
  744. mutex_unlock(&adapter->mbox_lock);
  745. return status;
  746. }
  747. /* Uses mbox */
  748. int be_cmd_rxq_create(struct be_adapter *adapter,
  749. struct be_queue_info *rxq, u16 cq_id, u16 frag_size,
  750. u16 max_frame_size, u32 if_id, u32 rss, u8 *rss_id)
  751. {
  752. struct be_mcc_wrb *wrb;
  753. struct be_cmd_req_eth_rx_create *req;
  754. struct be_dma_mem *q_mem = &rxq->dma_mem;
  755. int status;
  756. if (mutex_lock_interruptible(&adapter->mbox_lock))
  757. return -1;
  758. wrb = wrb_from_mbox(adapter);
  759. req = embedded_payload(wrb);
  760. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
  761. OPCODE_ETH_RX_CREATE);
  762. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH, OPCODE_ETH_RX_CREATE,
  763. sizeof(*req));
  764. req->cq_id = cpu_to_le16(cq_id);
  765. req->frag_size = fls(frag_size) - 1;
  766. req->num_pages = 2;
  767. be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
  768. req->interface_id = cpu_to_le32(if_id);
  769. req->max_frame_size = cpu_to_le16(max_frame_size);
  770. req->rss_queue = cpu_to_le32(rss);
  771. status = be_mbox_notify_wait(adapter);
  772. if (!status) {
  773. struct be_cmd_resp_eth_rx_create *resp = embedded_payload(wrb);
  774. rxq->id = le16_to_cpu(resp->id);
  775. rxq->created = true;
  776. *rss_id = resp->rss_id;
  777. }
  778. mutex_unlock(&adapter->mbox_lock);
  779. return status;
  780. }
  781. /* Generic destroyer function for all types of queues
  782. * Uses Mbox
  783. */
  784. int be_cmd_q_destroy(struct be_adapter *adapter, struct be_queue_info *q,
  785. int queue_type)
  786. {
  787. struct be_mcc_wrb *wrb;
  788. struct be_cmd_req_q_destroy *req;
  789. u8 subsys = 0, opcode = 0;
  790. int status;
  791. if (adapter->eeh_err)
  792. return -EIO;
  793. if (mutex_lock_interruptible(&adapter->mbox_lock))
  794. return -1;
  795. wrb = wrb_from_mbox(adapter);
  796. req = embedded_payload(wrb);
  797. switch (queue_type) {
  798. case QTYPE_EQ:
  799. subsys = CMD_SUBSYSTEM_COMMON;
  800. opcode = OPCODE_COMMON_EQ_DESTROY;
  801. break;
  802. case QTYPE_CQ:
  803. subsys = CMD_SUBSYSTEM_COMMON;
  804. opcode = OPCODE_COMMON_CQ_DESTROY;
  805. break;
  806. case QTYPE_TXQ:
  807. subsys = CMD_SUBSYSTEM_ETH;
  808. opcode = OPCODE_ETH_TX_DESTROY;
  809. break;
  810. case QTYPE_RXQ:
  811. subsys = CMD_SUBSYSTEM_ETH;
  812. opcode = OPCODE_ETH_RX_DESTROY;
  813. break;
  814. case QTYPE_MCCQ:
  815. subsys = CMD_SUBSYSTEM_COMMON;
  816. opcode = OPCODE_COMMON_MCC_DESTROY;
  817. break;
  818. default:
  819. BUG();
  820. }
  821. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0, opcode);
  822. be_cmd_hdr_prepare(&req->hdr, subsys, opcode, sizeof(*req));
  823. req->id = cpu_to_le16(q->id);
  824. status = be_mbox_notify_wait(adapter);
  825. mutex_unlock(&adapter->mbox_lock);
  826. return status;
  827. }
  828. /* Create an rx filtering policy configuration on an i/f
  829. * Uses mbox
  830. */
  831. int be_cmd_if_create(struct be_adapter *adapter, u32 cap_flags, u32 en_flags,
  832. u8 *mac, bool pmac_invalid, u32 *if_handle, u32 *pmac_id,
  833. u32 domain)
  834. {
  835. struct be_mcc_wrb *wrb;
  836. struct be_cmd_req_if_create *req;
  837. int status;
  838. if (mutex_lock_interruptible(&adapter->mbox_lock))
  839. return -1;
  840. wrb = wrb_from_mbox(adapter);
  841. req = embedded_payload(wrb);
  842. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
  843. OPCODE_COMMON_NTWK_INTERFACE_CREATE);
  844. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  845. OPCODE_COMMON_NTWK_INTERFACE_CREATE, sizeof(*req));
  846. req->hdr.domain = domain;
  847. req->capability_flags = cpu_to_le32(cap_flags);
  848. req->enable_flags = cpu_to_le32(en_flags);
  849. req->pmac_invalid = pmac_invalid;
  850. if (!pmac_invalid)
  851. memcpy(req->mac_addr, mac, ETH_ALEN);
  852. status = be_mbox_notify_wait(adapter);
  853. if (!status) {
  854. struct be_cmd_resp_if_create *resp = embedded_payload(wrb);
  855. *if_handle = le32_to_cpu(resp->interface_id);
  856. if (!pmac_invalid)
  857. *pmac_id = le32_to_cpu(resp->pmac_id);
  858. }
  859. mutex_unlock(&adapter->mbox_lock);
  860. return status;
  861. }
  862. /* Uses mbox */
  863. int be_cmd_if_destroy(struct be_adapter *adapter, u32 interface_id, u32 domain)
  864. {
  865. struct be_mcc_wrb *wrb;
  866. struct be_cmd_req_if_destroy *req;
  867. int status;
  868. if (adapter->eeh_err)
  869. return -EIO;
  870. if (mutex_lock_interruptible(&adapter->mbox_lock))
  871. return -1;
  872. wrb = wrb_from_mbox(adapter);
  873. req = embedded_payload(wrb);
  874. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
  875. OPCODE_COMMON_NTWK_INTERFACE_DESTROY);
  876. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  877. OPCODE_COMMON_NTWK_INTERFACE_DESTROY, sizeof(*req));
  878. req->hdr.domain = domain;
  879. req->interface_id = cpu_to_le32(interface_id);
  880. status = be_mbox_notify_wait(adapter);
  881. mutex_unlock(&adapter->mbox_lock);
  882. return status;
  883. }
  884. /* Get stats is a non embedded command: the request is not embedded inside
  885. * WRB but is a separate dma memory block
  886. * Uses asynchronous MCC
  887. */
  888. int be_cmd_get_stats(struct be_adapter *adapter, struct be_dma_mem *nonemb_cmd)
  889. {
  890. struct be_mcc_wrb *wrb;
  891. struct be_cmd_req_get_stats *req;
  892. struct be_sge *sge;
  893. int status = 0;
  894. if (MODULO(adapter->work_counter, be_get_temp_freq) == 0)
  895. be_cmd_get_die_temperature(adapter);
  896. spin_lock_bh(&adapter->mcc_lock);
  897. wrb = wrb_from_mccq(adapter);
  898. if (!wrb) {
  899. status = -EBUSY;
  900. goto err;
  901. }
  902. req = nonemb_cmd->va;
  903. sge = nonembedded_sgl(wrb);
  904. be_wrb_hdr_prepare(wrb, sizeof(*req), false, 1,
  905. OPCODE_ETH_GET_STATISTICS);
  906. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
  907. OPCODE_ETH_GET_STATISTICS, sizeof(*req));
  908. wrb->tag1 = CMD_SUBSYSTEM_ETH;
  909. sge->pa_hi = cpu_to_le32(upper_32_bits(nonemb_cmd->dma));
  910. sge->pa_lo = cpu_to_le32(nonemb_cmd->dma & 0xFFFFFFFF);
  911. sge->len = cpu_to_le32(nonemb_cmd->size);
  912. be_mcc_notify(adapter);
  913. adapter->stats_cmd_sent = true;
  914. err:
  915. spin_unlock_bh(&adapter->mcc_lock);
  916. return status;
  917. }
  918. /* Uses synchronous mcc */
  919. int be_cmd_link_status_query(struct be_adapter *adapter,
  920. bool *link_up, u8 *mac_speed, u16 *link_speed, u32 dom)
  921. {
  922. struct be_mcc_wrb *wrb;
  923. struct be_cmd_req_link_status *req;
  924. int status;
  925. spin_lock_bh(&adapter->mcc_lock);
  926. wrb = wrb_from_mccq(adapter);
  927. if (!wrb) {
  928. status = -EBUSY;
  929. goto err;
  930. }
  931. req = embedded_payload(wrb);
  932. *link_up = false;
  933. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
  934. OPCODE_COMMON_NTWK_LINK_STATUS_QUERY);
  935. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  936. OPCODE_COMMON_NTWK_LINK_STATUS_QUERY, sizeof(*req));
  937. status = be_mcc_notify_wait(adapter);
  938. if (!status) {
  939. struct be_cmd_resp_link_status *resp = embedded_payload(wrb);
  940. if (resp->mac_speed != PHY_LINK_SPEED_ZERO) {
  941. *link_up = true;
  942. *link_speed = le16_to_cpu(resp->link_speed);
  943. *mac_speed = resp->mac_speed;
  944. }
  945. }
  946. err:
  947. spin_unlock_bh(&adapter->mcc_lock);
  948. return status;
  949. }
  950. /* Uses synchronous mcc */
  951. int be_cmd_get_die_temperature(struct be_adapter *adapter)
  952. {
  953. struct be_mcc_wrb *wrb;
  954. struct be_cmd_req_get_cntl_addnl_attribs *req;
  955. int status;
  956. spin_lock_bh(&adapter->mcc_lock);
  957. wrb = wrb_from_mccq(adapter);
  958. if (!wrb) {
  959. status = -EBUSY;
  960. goto err;
  961. }
  962. req = embedded_payload(wrb);
  963. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
  964. OPCODE_COMMON_GET_CNTL_ADDITIONAL_ATTRIBUTES);
  965. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  966. OPCODE_COMMON_GET_CNTL_ADDITIONAL_ATTRIBUTES, sizeof(*req));
  967. status = be_mcc_notify_wait(adapter);
  968. if (!status) {
  969. struct be_cmd_resp_get_cntl_addnl_attribs *resp =
  970. embedded_payload(wrb);
  971. adapter->drv_stats.be_on_die_temperature =
  972. resp->on_die_temperature;
  973. }
  974. /* If IOCTL fails once, do not bother issuing it again */
  975. else
  976. be_get_temp_freq = 0;
  977. err:
  978. spin_unlock_bh(&adapter->mcc_lock);
  979. return status;
  980. }
  981. /* Uses synchronous mcc */
  982. int be_cmd_get_reg_len(struct be_adapter *adapter, u32 *log_size)
  983. {
  984. struct be_mcc_wrb *wrb;
  985. struct be_cmd_req_get_fat *req;
  986. int status;
  987. spin_lock_bh(&adapter->mcc_lock);
  988. wrb = wrb_from_mccq(adapter);
  989. if (!wrb) {
  990. status = -EBUSY;
  991. goto err;
  992. }
  993. req = embedded_payload(wrb);
  994. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
  995. OPCODE_COMMON_MANAGE_FAT);
  996. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  997. OPCODE_COMMON_MANAGE_FAT, sizeof(*req));
  998. req->fat_operation = cpu_to_le32(QUERY_FAT);
  999. status = be_mcc_notify_wait(adapter);
  1000. if (!status) {
  1001. struct be_cmd_resp_get_fat *resp = embedded_payload(wrb);
  1002. if (log_size && resp->log_size)
  1003. *log_size = le32_to_cpu(resp->log_size) -
  1004. sizeof(u32);
  1005. }
  1006. err:
  1007. spin_unlock_bh(&adapter->mcc_lock);
  1008. return status;
  1009. }
  1010. void be_cmd_get_regs(struct be_adapter *adapter, u32 buf_len, void *buf)
  1011. {
  1012. struct be_dma_mem get_fat_cmd;
  1013. struct be_mcc_wrb *wrb;
  1014. struct be_cmd_req_get_fat *req;
  1015. struct be_sge *sge;
  1016. u32 offset = 0, total_size, buf_size,
  1017. log_offset = sizeof(u32), payload_len;
  1018. int status;
  1019. if (buf_len == 0)
  1020. return;
  1021. total_size = buf_len;
  1022. get_fat_cmd.size = sizeof(struct be_cmd_req_get_fat) + 60*1024;
  1023. get_fat_cmd.va = pci_alloc_consistent(adapter->pdev,
  1024. get_fat_cmd.size,
  1025. &get_fat_cmd.dma);
  1026. if (!get_fat_cmd.va) {
  1027. status = -ENOMEM;
  1028. dev_err(&adapter->pdev->dev,
  1029. "Memory allocation failure while retrieving FAT data\n");
  1030. return;
  1031. }
  1032. spin_lock_bh(&adapter->mcc_lock);
  1033. while (total_size) {
  1034. buf_size = min(total_size, (u32)60*1024);
  1035. total_size -= buf_size;
  1036. wrb = wrb_from_mccq(adapter);
  1037. if (!wrb) {
  1038. status = -EBUSY;
  1039. goto err;
  1040. }
  1041. req = get_fat_cmd.va;
  1042. sge = nonembedded_sgl(wrb);
  1043. payload_len = sizeof(struct be_cmd_req_get_fat) + buf_size;
  1044. be_wrb_hdr_prepare(wrb, payload_len, false, 1,
  1045. OPCODE_COMMON_MANAGE_FAT);
  1046. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1047. OPCODE_COMMON_MANAGE_FAT, payload_len);
  1048. sge->pa_hi = cpu_to_le32(upper_32_bits(get_fat_cmd.dma));
  1049. sge->pa_lo = cpu_to_le32(get_fat_cmd.dma & 0xFFFFFFFF);
  1050. sge->len = cpu_to_le32(get_fat_cmd.size);
  1051. req->fat_operation = cpu_to_le32(RETRIEVE_FAT);
  1052. req->read_log_offset = cpu_to_le32(log_offset);
  1053. req->read_log_length = cpu_to_le32(buf_size);
  1054. req->data_buffer_size = cpu_to_le32(buf_size);
  1055. status = be_mcc_notify_wait(adapter);
  1056. if (!status) {
  1057. struct be_cmd_resp_get_fat *resp = get_fat_cmd.va;
  1058. memcpy(buf + offset,
  1059. resp->data_buffer,
  1060. resp->read_log_length);
  1061. } else {
  1062. dev_err(&adapter->pdev->dev, "FAT Table Retrieve error\n");
  1063. goto err;
  1064. }
  1065. offset += buf_size;
  1066. log_offset += buf_size;
  1067. }
  1068. err:
  1069. pci_free_consistent(adapter->pdev, get_fat_cmd.size,
  1070. get_fat_cmd.va,
  1071. get_fat_cmd.dma);
  1072. spin_unlock_bh(&adapter->mcc_lock);
  1073. }
  1074. /* Uses Mbox */
  1075. int be_cmd_get_fw_ver(struct be_adapter *adapter, char *fw_ver)
  1076. {
  1077. struct be_mcc_wrb *wrb;
  1078. struct be_cmd_req_get_fw_version *req;
  1079. int status;
  1080. if (mutex_lock_interruptible(&adapter->mbox_lock))
  1081. return -1;
  1082. wrb = wrb_from_mbox(adapter);
  1083. req = embedded_payload(wrb);
  1084. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
  1085. OPCODE_COMMON_GET_FW_VERSION);
  1086. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1087. OPCODE_COMMON_GET_FW_VERSION, sizeof(*req));
  1088. status = be_mbox_notify_wait(adapter);
  1089. if (!status) {
  1090. struct be_cmd_resp_get_fw_version *resp = embedded_payload(wrb);
  1091. strncpy(fw_ver, resp->firmware_version_string, FW_VER_LEN);
  1092. }
  1093. mutex_unlock(&adapter->mbox_lock);
  1094. return status;
  1095. }
  1096. /* set the EQ delay interval of an EQ to specified value
  1097. * Uses async mcc
  1098. */
  1099. int be_cmd_modify_eqd(struct be_adapter *adapter, u32 eq_id, u32 eqd)
  1100. {
  1101. struct be_mcc_wrb *wrb;
  1102. struct be_cmd_req_modify_eq_delay *req;
  1103. int status = 0;
  1104. spin_lock_bh(&adapter->mcc_lock);
  1105. wrb = wrb_from_mccq(adapter);
  1106. if (!wrb) {
  1107. status = -EBUSY;
  1108. goto err;
  1109. }
  1110. req = embedded_payload(wrb);
  1111. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
  1112. OPCODE_COMMON_MODIFY_EQ_DELAY);
  1113. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1114. OPCODE_COMMON_MODIFY_EQ_DELAY, sizeof(*req));
  1115. req->num_eq = cpu_to_le32(1);
  1116. req->delay[0].eq_id = cpu_to_le32(eq_id);
  1117. req->delay[0].phase = 0;
  1118. req->delay[0].delay_multiplier = cpu_to_le32(eqd);
  1119. be_mcc_notify(adapter);
  1120. err:
  1121. spin_unlock_bh(&adapter->mcc_lock);
  1122. return status;
  1123. }
  1124. /* Uses sycnhronous mcc */
  1125. int be_cmd_vlan_config(struct be_adapter *adapter, u32 if_id, u16 *vtag_array,
  1126. u32 num, bool untagged, bool promiscuous)
  1127. {
  1128. struct be_mcc_wrb *wrb;
  1129. struct be_cmd_req_vlan_config *req;
  1130. int status;
  1131. spin_lock_bh(&adapter->mcc_lock);
  1132. wrb = wrb_from_mccq(adapter);
  1133. if (!wrb) {
  1134. status = -EBUSY;
  1135. goto err;
  1136. }
  1137. req = embedded_payload(wrb);
  1138. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
  1139. OPCODE_COMMON_NTWK_VLAN_CONFIG);
  1140. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1141. OPCODE_COMMON_NTWK_VLAN_CONFIG, sizeof(*req));
  1142. req->interface_id = if_id;
  1143. req->promiscuous = promiscuous;
  1144. req->untagged = untagged;
  1145. req->num_vlan = num;
  1146. if (!promiscuous) {
  1147. memcpy(req->normal_vlan, vtag_array,
  1148. req->num_vlan * sizeof(vtag_array[0]));
  1149. }
  1150. status = be_mcc_notify_wait(adapter);
  1151. err:
  1152. spin_unlock_bh(&adapter->mcc_lock);
  1153. return status;
  1154. }
  1155. /* Uses MCC for this command as it may be called in BH context
  1156. * Uses synchronous mcc
  1157. */
  1158. int be_cmd_promiscuous_config(struct be_adapter *adapter, u8 port_num, bool en)
  1159. {
  1160. struct be_mcc_wrb *wrb;
  1161. struct be_cmd_req_promiscuous_config *req;
  1162. int status;
  1163. spin_lock_bh(&adapter->mcc_lock);
  1164. wrb = wrb_from_mccq(adapter);
  1165. if (!wrb) {
  1166. status = -EBUSY;
  1167. goto err;
  1168. }
  1169. req = embedded_payload(wrb);
  1170. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0, OPCODE_ETH_PROMISCUOUS);
  1171. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
  1172. OPCODE_ETH_PROMISCUOUS, sizeof(*req));
  1173. /* In FW versions X.102.149/X.101.487 and later,
  1174. * the port setting associated only with the
  1175. * issuing pci function will take effect
  1176. */
  1177. if (port_num)
  1178. req->port1_promiscuous = en;
  1179. else
  1180. req->port0_promiscuous = en;
  1181. status = be_mcc_notify_wait(adapter);
  1182. err:
  1183. spin_unlock_bh(&adapter->mcc_lock);
  1184. return status;
  1185. }
  1186. /*
  1187. * Uses MCC for this command as it may be called in BH context
  1188. * (mc == NULL) => multicast promiscuous
  1189. */
  1190. int be_cmd_multicast_set(struct be_adapter *adapter, u32 if_id,
  1191. struct net_device *netdev, struct be_dma_mem *mem)
  1192. {
  1193. struct be_mcc_wrb *wrb;
  1194. struct be_cmd_req_mcast_mac_config *req = mem->va;
  1195. struct be_sge *sge;
  1196. int status;
  1197. spin_lock_bh(&adapter->mcc_lock);
  1198. wrb = wrb_from_mccq(adapter);
  1199. if (!wrb) {
  1200. status = -EBUSY;
  1201. goto err;
  1202. }
  1203. sge = nonembedded_sgl(wrb);
  1204. memset(req, 0, sizeof(*req));
  1205. be_wrb_hdr_prepare(wrb, sizeof(*req), false, 1,
  1206. OPCODE_COMMON_NTWK_MULTICAST_SET);
  1207. sge->pa_hi = cpu_to_le32(upper_32_bits(mem->dma));
  1208. sge->pa_lo = cpu_to_le32(mem->dma & 0xFFFFFFFF);
  1209. sge->len = cpu_to_le32(mem->size);
  1210. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1211. OPCODE_COMMON_NTWK_MULTICAST_SET, sizeof(*req));
  1212. req->interface_id = if_id;
  1213. if (netdev) {
  1214. int i;
  1215. struct netdev_hw_addr *ha;
  1216. req->num_mac = cpu_to_le16(netdev_mc_count(netdev));
  1217. i = 0;
  1218. netdev_for_each_mc_addr(ha, netdev)
  1219. memcpy(req->mac[i++].byte, ha->addr, ETH_ALEN);
  1220. } else {
  1221. req->promiscuous = 1;
  1222. }
  1223. status = be_mcc_notify_wait(adapter);
  1224. err:
  1225. spin_unlock_bh(&adapter->mcc_lock);
  1226. return status;
  1227. }
  1228. /* Uses synchrounous mcc */
  1229. int be_cmd_set_flow_control(struct be_adapter *adapter, u32 tx_fc, u32 rx_fc)
  1230. {
  1231. struct be_mcc_wrb *wrb;
  1232. struct be_cmd_req_set_flow_control *req;
  1233. int status;
  1234. spin_lock_bh(&adapter->mcc_lock);
  1235. wrb = wrb_from_mccq(adapter);
  1236. if (!wrb) {
  1237. status = -EBUSY;
  1238. goto err;
  1239. }
  1240. req = embedded_payload(wrb);
  1241. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
  1242. OPCODE_COMMON_SET_FLOW_CONTROL);
  1243. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1244. OPCODE_COMMON_SET_FLOW_CONTROL, sizeof(*req));
  1245. req->tx_flow_control = cpu_to_le16((u16)tx_fc);
  1246. req->rx_flow_control = cpu_to_le16((u16)rx_fc);
  1247. status = be_mcc_notify_wait(adapter);
  1248. err:
  1249. spin_unlock_bh(&adapter->mcc_lock);
  1250. return status;
  1251. }
  1252. /* Uses sycn mcc */
  1253. int be_cmd_get_flow_control(struct be_adapter *adapter, u32 *tx_fc, u32 *rx_fc)
  1254. {
  1255. struct be_mcc_wrb *wrb;
  1256. struct be_cmd_req_get_flow_control *req;
  1257. int status;
  1258. spin_lock_bh(&adapter->mcc_lock);
  1259. wrb = wrb_from_mccq(adapter);
  1260. if (!wrb) {
  1261. status = -EBUSY;
  1262. goto err;
  1263. }
  1264. req = embedded_payload(wrb);
  1265. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
  1266. OPCODE_COMMON_GET_FLOW_CONTROL);
  1267. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1268. OPCODE_COMMON_GET_FLOW_CONTROL, sizeof(*req));
  1269. status = be_mcc_notify_wait(adapter);
  1270. if (!status) {
  1271. struct be_cmd_resp_get_flow_control *resp =
  1272. embedded_payload(wrb);
  1273. *tx_fc = le16_to_cpu(resp->tx_flow_control);
  1274. *rx_fc = le16_to_cpu(resp->rx_flow_control);
  1275. }
  1276. err:
  1277. spin_unlock_bh(&adapter->mcc_lock);
  1278. return status;
  1279. }
  1280. /* Uses mbox */
  1281. int be_cmd_query_fw_cfg(struct be_adapter *adapter, u32 *port_num,
  1282. u32 *mode, u32 *caps)
  1283. {
  1284. struct be_mcc_wrb *wrb;
  1285. struct be_cmd_req_query_fw_cfg *req;
  1286. int status;
  1287. if (mutex_lock_interruptible(&adapter->mbox_lock))
  1288. return -1;
  1289. wrb = wrb_from_mbox(adapter);
  1290. req = embedded_payload(wrb);
  1291. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
  1292. OPCODE_COMMON_QUERY_FIRMWARE_CONFIG);
  1293. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1294. OPCODE_COMMON_QUERY_FIRMWARE_CONFIG, sizeof(*req));
  1295. status = be_mbox_notify_wait(adapter);
  1296. if (!status) {
  1297. struct be_cmd_resp_query_fw_cfg *resp = embedded_payload(wrb);
  1298. *port_num = le32_to_cpu(resp->phys_port);
  1299. *mode = le32_to_cpu(resp->function_mode);
  1300. *caps = le32_to_cpu(resp->function_caps);
  1301. }
  1302. mutex_unlock(&adapter->mbox_lock);
  1303. return status;
  1304. }
  1305. /* Uses mbox */
  1306. int be_cmd_reset_function(struct be_adapter *adapter)
  1307. {
  1308. struct be_mcc_wrb *wrb;
  1309. struct be_cmd_req_hdr *req;
  1310. int status;
  1311. if (mutex_lock_interruptible(&adapter->mbox_lock))
  1312. return -1;
  1313. wrb = wrb_from_mbox(adapter);
  1314. req = embedded_payload(wrb);
  1315. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
  1316. OPCODE_COMMON_FUNCTION_RESET);
  1317. be_cmd_hdr_prepare(req, CMD_SUBSYSTEM_COMMON,
  1318. OPCODE_COMMON_FUNCTION_RESET, sizeof(*req));
  1319. status = be_mbox_notify_wait(adapter);
  1320. mutex_unlock(&adapter->mbox_lock);
  1321. return status;
  1322. }
  1323. int be_cmd_rss_config(struct be_adapter *adapter, u8 *rsstable, u16 table_size)
  1324. {
  1325. struct be_mcc_wrb *wrb;
  1326. struct be_cmd_req_rss_config *req;
  1327. u32 myhash[10];
  1328. int status;
  1329. if (mutex_lock_interruptible(&adapter->mbox_lock))
  1330. return -1;
  1331. wrb = wrb_from_mbox(adapter);
  1332. req = embedded_payload(wrb);
  1333. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
  1334. OPCODE_ETH_RSS_CONFIG);
  1335. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
  1336. OPCODE_ETH_RSS_CONFIG, sizeof(*req));
  1337. req->if_id = cpu_to_le32(adapter->if_handle);
  1338. req->enable_rss = cpu_to_le16(RSS_ENABLE_TCP_IPV4 | RSS_ENABLE_IPV4);
  1339. req->cpu_table_size_log2 = cpu_to_le16(fls(table_size) - 1);
  1340. memcpy(req->cpu_table, rsstable, table_size);
  1341. memcpy(req->hash, myhash, sizeof(myhash));
  1342. be_dws_cpu_to_le(req->hash, sizeof(req->hash));
  1343. status = be_mbox_notify_wait(adapter);
  1344. mutex_unlock(&adapter->mbox_lock);
  1345. return status;
  1346. }
  1347. /* Uses sync mcc */
  1348. int be_cmd_set_beacon_state(struct be_adapter *adapter, u8 port_num,
  1349. u8 bcn, u8 sts, u8 state)
  1350. {
  1351. struct be_mcc_wrb *wrb;
  1352. struct be_cmd_req_enable_disable_beacon *req;
  1353. int status;
  1354. spin_lock_bh(&adapter->mcc_lock);
  1355. wrb = wrb_from_mccq(adapter);
  1356. if (!wrb) {
  1357. status = -EBUSY;
  1358. goto err;
  1359. }
  1360. req = embedded_payload(wrb);
  1361. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
  1362. OPCODE_COMMON_ENABLE_DISABLE_BEACON);
  1363. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1364. OPCODE_COMMON_ENABLE_DISABLE_BEACON, sizeof(*req));
  1365. req->port_num = port_num;
  1366. req->beacon_state = state;
  1367. req->beacon_duration = bcn;
  1368. req->status_duration = sts;
  1369. status = be_mcc_notify_wait(adapter);
  1370. err:
  1371. spin_unlock_bh(&adapter->mcc_lock);
  1372. return status;
  1373. }
  1374. /* Uses sync mcc */
  1375. int be_cmd_get_beacon_state(struct be_adapter *adapter, u8 port_num, u32 *state)
  1376. {
  1377. struct be_mcc_wrb *wrb;
  1378. struct be_cmd_req_get_beacon_state *req;
  1379. int status;
  1380. spin_lock_bh(&adapter->mcc_lock);
  1381. wrb = wrb_from_mccq(adapter);
  1382. if (!wrb) {
  1383. status = -EBUSY;
  1384. goto err;
  1385. }
  1386. req = embedded_payload(wrb);
  1387. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
  1388. OPCODE_COMMON_GET_BEACON_STATE);
  1389. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1390. OPCODE_COMMON_GET_BEACON_STATE, sizeof(*req));
  1391. req->port_num = port_num;
  1392. status = be_mcc_notify_wait(adapter);
  1393. if (!status) {
  1394. struct be_cmd_resp_get_beacon_state *resp =
  1395. embedded_payload(wrb);
  1396. *state = resp->beacon_state;
  1397. }
  1398. err:
  1399. spin_unlock_bh(&adapter->mcc_lock);
  1400. return status;
  1401. }
  1402. int be_cmd_write_flashrom(struct be_adapter *adapter, struct be_dma_mem *cmd,
  1403. u32 flash_type, u32 flash_opcode, u32 buf_size)
  1404. {
  1405. struct be_mcc_wrb *wrb;
  1406. struct be_cmd_write_flashrom *req;
  1407. struct be_sge *sge;
  1408. int status;
  1409. spin_lock_bh(&adapter->mcc_lock);
  1410. adapter->flash_status = 0;
  1411. wrb = wrb_from_mccq(adapter);
  1412. if (!wrb) {
  1413. status = -EBUSY;
  1414. goto err_unlock;
  1415. }
  1416. req = cmd->va;
  1417. sge = nonembedded_sgl(wrb);
  1418. be_wrb_hdr_prepare(wrb, cmd->size, false, 1,
  1419. OPCODE_COMMON_WRITE_FLASHROM);
  1420. wrb->tag1 = CMD_SUBSYSTEM_COMMON;
  1421. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1422. OPCODE_COMMON_WRITE_FLASHROM, cmd->size);
  1423. sge->pa_hi = cpu_to_le32(upper_32_bits(cmd->dma));
  1424. sge->pa_lo = cpu_to_le32(cmd->dma & 0xFFFFFFFF);
  1425. sge->len = cpu_to_le32(cmd->size);
  1426. req->params.op_type = cpu_to_le32(flash_type);
  1427. req->params.op_code = cpu_to_le32(flash_opcode);
  1428. req->params.data_buf_size = cpu_to_le32(buf_size);
  1429. be_mcc_notify(adapter);
  1430. spin_unlock_bh(&adapter->mcc_lock);
  1431. if (!wait_for_completion_timeout(&adapter->flash_compl,
  1432. msecs_to_jiffies(12000)))
  1433. status = -1;
  1434. else
  1435. status = adapter->flash_status;
  1436. return status;
  1437. err_unlock:
  1438. spin_unlock_bh(&adapter->mcc_lock);
  1439. return status;
  1440. }
  1441. int be_cmd_get_flash_crc(struct be_adapter *adapter, u8 *flashed_crc,
  1442. int offset)
  1443. {
  1444. struct be_mcc_wrb *wrb;
  1445. struct be_cmd_write_flashrom *req;
  1446. int status;
  1447. spin_lock_bh(&adapter->mcc_lock);
  1448. wrb = wrb_from_mccq(adapter);
  1449. if (!wrb) {
  1450. status = -EBUSY;
  1451. goto err;
  1452. }
  1453. req = embedded_payload(wrb);
  1454. be_wrb_hdr_prepare(wrb, sizeof(*req)+4, true, 0,
  1455. OPCODE_COMMON_READ_FLASHROM);
  1456. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1457. OPCODE_COMMON_READ_FLASHROM, sizeof(*req)+4);
  1458. req->params.op_type = cpu_to_le32(IMG_TYPE_REDBOOT);
  1459. req->params.op_code = cpu_to_le32(FLASHROM_OPER_REPORT);
  1460. req->params.offset = cpu_to_le32(offset);
  1461. req->params.data_buf_size = cpu_to_le32(0x4);
  1462. status = be_mcc_notify_wait(adapter);
  1463. if (!status)
  1464. memcpy(flashed_crc, req->params.data_buf, 4);
  1465. err:
  1466. spin_unlock_bh(&adapter->mcc_lock);
  1467. return status;
  1468. }
  1469. int be_cmd_enable_magic_wol(struct be_adapter *adapter, u8 *mac,
  1470. struct be_dma_mem *nonemb_cmd)
  1471. {
  1472. struct be_mcc_wrb *wrb;
  1473. struct be_cmd_req_acpi_wol_magic_config *req;
  1474. struct be_sge *sge;
  1475. int status;
  1476. spin_lock_bh(&adapter->mcc_lock);
  1477. wrb = wrb_from_mccq(adapter);
  1478. if (!wrb) {
  1479. status = -EBUSY;
  1480. goto err;
  1481. }
  1482. req = nonemb_cmd->va;
  1483. sge = nonembedded_sgl(wrb);
  1484. be_wrb_hdr_prepare(wrb, sizeof(*req), false, 1,
  1485. OPCODE_ETH_ACPI_WOL_MAGIC_CONFIG);
  1486. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
  1487. OPCODE_ETH_ACPI_WOL_MAGIC_CONFIG, sizeof(*req));
  1488. memcpy(req->magic_mac, mac, ETH_ALEN);
  1489. sge->pa_hi = cpu_to_le32(upper_32_bits(nonemb_cmd->dma));
  1490. sge->pa_lo = cpu_to_le32(nonemb_cmd->dma & 0xFFFFFFFF);
  1491. sge->len = cpu_to_le32(nonemb_cmd->size);
  1492. status = be_mcc_notify_wait(adapter);
  1493. err:
  1494. spin_unlock_bh(&adapter->mcc_lock);
  1495. return status;
  1496. }
  1497. int be_cmd_set_loopback(struct be_adapter *adapter, u8 port_num,
  1498. u8 loopback_type, u8 enable)
  1499. {
  1500. struct be_mcc_wrb *wrb;
  1501. struct be_cmd_req_set_lmode *req;
  1502. int status;
  1503. spin_lock_bh(&adapter->mcc_lock);
  1504. wrb = wrb_from_mccq(adapter);
  1505. if (!wrb) {
  1506. status = -EBUSY;
  1507. goto err;
  1508. }
  1509. req = embedded_payload(wrb);
  1510. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
  1511. OPCODE_LOWLEVEL_SET_LOOPBACK_MODE);
  1512. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_LOWLEVEL,
  1513. OPCODE_LOWLEVEL_SET_LOOPBACK_MODE,
  1514. sizeof(*req));
  1515. req->src_port = port_num;
  1516. req->dest_port = port_num;
  1517. req->loopback_type = loopback_type;
  1518. req->loopback_state = enable;
  1519. status = be_mcc_notify_wait(adapter);
  1520. err:
  1521. spin_unlock_bh(&adapter->mcc_lock);
  1522. return status;
  1523. }
  1524. int be_cmd_loopback_test(struct be_adapter *adapter, u32 port_num,
  1525. u32 loopback_type, u32 pkt_size, u32 num_pkts, u64 pattern)
  1526. {
  1527. struct be_mcc_wrb *wrb;
  1528. struct be_cmd_req_loopback_test *req;
  1529. int status;
  1530. spin_lock_bh(&adapter->mcc_lock);
  1531. wrb = wrb_from_mccq(adapter);
  1532. if (!wrb) {
  1533. status = -EBUSY;
  1534. goto err;
  1535. }
  1536. req = embedded_payload(wrb);
  1537. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
  1538. OPCODE_LOWLEVEL_LOOPBACK_TEST);
  1539. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_LOWLEVEL,
  1540. OPCODE_LOWLEVEL_LOOPBACK_TEST, sizeof(*req));
  1541. req->hdr.timeout = cpu_to_le32(4);
  1542. req->pattern = cpu_to_le64(pattern);
  1543. req->src_port = cpu_to_le32(port_num);
  1544. req->dest_port = cpu_to_le32(port_num);
  1545. req->pkt_size = cpu_to_le32(pkt_size);
  1546. req->num_pkts = cpu_to_le32(num_pkts);
  1547. req->loopback_type = cpu_to_le32(loopback_type);
  1548. status = be_mcc_notify_wait(adapter);
  1549. if (!status) {
  1550. struct be_cmd_resp_loopback_test *resp = embedded_payload(wrb);
  1551. status = le32_to_cpu(resp->status);
  1552. }
  1553. err:
  1554. spin_unlock_bh(&adapter->mcc_lock);
  1555. return status;
  1556. }
  1557. int be_cmd_ddr_dma_test(struct be_adapter *adapter, u64 pattern,
  1558. u32 byte_cnt, struct be_dma_mem *cmd)
  1559. {
  1560. struct be_mcc_wrb *wrb;
  1561. struct be_cmd_req_ddrdma_test *req;
  1562. struct be_sge *sge;
  1563. int status;
  1564. int i, j = 0;
  1565. spin_lock_bh(&adapter->mcc_lock);
  1566. wrb = wrb_from_mccq(adapter);
  1567. if (!wrb) {
  1568. status = -EBUSY;
  1569. goto err;
  1570. }
  1571. req = cmd->va;
  1572. sge = nonembedded_sgl(wrb);
  1573. be_wrb_hdr_prepare(wrb, cmd->size, false, 1,
  1574. OPCODE_LOWLEVEL_HOST_DDR_DMA);
  1575. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_LOWLEVEL,
  1576. OPCODE_LOWLEVEL_HOST_DDR_DMA, cmd->size);
  1577. sge->pa_hi = cpu_to_le32(upper_32_bits(cmd->dma));
  1578. sge->pa_lo = cpu_to_le32(cmd->dma & 0xFFFFFFFF);
  1579. sge->len = cpu_to_le32(cmd->size);
  1580. req->pattern = cpu_to_le64(pattern);
  1581. req->byte_count = cpu_to_le32(byte_cnt);
  1582. for (i = 0; i < byte_cnt; i++) {
  1583. req->snd_buff[i] = (u8)(pattern >> (j*8));
  1584. j++;
  1585. if (j > 7)
  1586. j = 0;
  1587. }
  1588. status = be_mcc_notify_wait(adapter);
  1589. if (!status) {
  1590. struct be_cmd_resp_ddrdma_test *resp;
  1591. resp = cmd->va;
  1592. if ((memcmp(resp->rcv_buff, req->snd_buff, byte_cnt) != 0) ||
  1593. resp->snd_err) {
  1594. status = -1;
  1595. }
  1596. }
  1597. err:
  1598. spin_unlock_bh(&adapter->mcc_lock);
  1599. return status;
  1600. }
  1601. int be_cmd_get_seeprom_data(struct be_adapter *adapter,
  1602. struct be_dma_mem *nonemb_cmd)
  1603. {
  1604. struct be_mcc_wrb *wrb;
  1605. struct be_cmd_req_seeprom_read *req;
  1606. struct be_sge *sge;
  1607. int status;
  1608. spin_lock_bh(&adapter->mcc_lock);
  1609. wrb = wrb_from_mccq(adapter);
  1610. if (!wrb) {
  1611. status = -EBUSY;
  1612. goto err;
  1613. }
  1614. req = nonemb_cmd->va;
  1615. sge = nonembedded_sgl(wrb);
  1616. be_wrb_hdr_prepare(wrb, sizeof(*req), false, 1,
  1617. OPCODE_COMMON_SEEPROM_READ);
  1618. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1619. OPCODE_COMMON_SEEPROM_READ, sizeof(*req));
  1620. sge->pa_hi = cpu_to_le32(upper_32_bits(nonemb_cmd->dma));
  1621. sge->pa_lo = cpu_to_le32(nonemb_cmd->dma & 0xFFFFFFFF);
  1622. sge->len = cpu_to_le32(nonemb_cmd->size);
  1623. status = be_mcc_notify_wait(adapter);
  1624. err:
  1625. spin_unlock_bh(&adapter->mcc_lock);
  1626. return status;
  1627. }
  1628. int be_cmd_get_phy_info(struct be_adapter *adapter, struct be_dma_mem *cmd)
  1629. {
  1630. struct be_mcc_wrb *wrb;
  1631. struct be_cmd_req_get_phy_info *req;
  1632. struct be_sge *sge;
  1633. int status;
  1634. spin_lock_bh(&adapter->mcc_lock);
  1635. wrb = wrb_from_mccq(adapter);
  1636. if (!wrb) {
  1637. status = -EBUSY;
  1638. goto err;
  1639. }
  1640. req = cmd->va;
  1641. sge = nonembedded_sgl(wrb);
  1642. be_wrb_hdr_prepare(wrb, sizeof(*req), false, 1,
  1643. OPCODE_COMMON_GET_PHY_DETAILS);
  1644. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1645. OPCODE_COMMON_GET_PHY_DETAILS,
  1646. sizeof(*req));
  1647. sge->pa_hi = cpu_to_le32(upper_32_bits(cmd->dma));
  1648. sge->pa_lo = cpu_to_le32(cmd->dma & 0xFFFFFFFF);
  1649. sge->len = cpu_to_le32(cmd->size);
  1650. status = be_mcc_notify_wait(adapter);
  1651. err:
  1652. spin_unlock_bh(&adapter->mcc_lock);
  1653. return status;
  1654. }
  1655. int be_cmd_set_qos(struct be_adapter *adapter, u32 bps, u32 domain)
  1656. {
  1657. struct be_mcc_wrb *wrb;
  1658. struct be_cmd_req_set_qos *req;
  1659. int status;
  1660. spin_lock_bh(&adapter->mcc_lock);
  1661. wrb = wrb_from_mccq(adapter);
  1662. if (!wrb) {
  1663. status = -EBUSY;
  1664. goto err;
  1665. }
  1666. req = embedded_payload(wrb);
  1667. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
  1668. OPCODE_COMMON_SET_QOS);
  1669. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1670. OPCODE_COMMON_SET_QOS, sizeof(*req));
  1671. req->hdr.domain = domain;
  1672. req->valid_bits = cpu_to_le32(BE_QOS_BITS_NIC);
  1673. req->max_bps_nic = cpu_to_le32(bps);
  1674. status = be_mcc_notify_wait(adapter);
  1675. err:
  1676. spin_unlock_bh(&adapter->mcc_lock);
  1677. return status;
  1678. }
  1679. int be_cmd_get_cntl_attributes(struct be_adapter *adapter)
  1680. {
  1681. struct be_mcc_wrb *wrb;
  1682. struct be_cmd_req_cntl_attribs *req;
  1683. struct be_cmd_resp_cntl_attribs *resp;
  1684. struct be_sge *sge;
  1685. int status;
  1686. int payload_len = max(sizeof(*req), sizeof(*resp));
  1687. struct mgmt_controller_attrib *attribs;
  1688. struct be_dma_mem attribs_cmd;
  1689. memset(&attribs_cmd, 0, sizeof(struct be_dma_mem));
  1690. attribs_cmd.size = sizeof(struct be_cmd_resp_cntl_attribs);
  1691. attribs_cmd.va = pci_alloc_consistent(adapter->pdev, attribs_cmd.size,
  1692. &attribs_cmd.dma);
  1693. if (!attribs_cmd.va) {
  1694. dev_err(&adapter->pdev->dev,
  1695. "Memory allocation failure\n");
  1696. return -ENOMEM;
  1697. }
  1698. if (mutex_lock_interruptible(&adapter->mbox_lock))
  1699. return -1;
  1700. wrb = wrb_from_mbox(adapter);
  1701. if (!wrb) {
  1702. status = -EBUSY;
  1703. goto err;
  1704. }
  1705. req = attribs_cmd.va;
  1706. sge = nonembedded_sgl(wrb);
  1707. be_wrb_hdr_prepare(wrb, payload_len, false, 1,
  1708. OPCODE_COMMON_GET_CNTL_ATTRIBUTES);
  1709. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1710. OPCODE_COMMON_GET_CNTL_ATTRIBUTES, payload_len);
  1711. sge->pa_hi = cpu_to_le32(upper_32_bits(attribs_cmd.dma));
  1712. sge->pa_lo = cpu_to_le32(attribs_cmd.dma & 0xFFFFFFFF);
  1713. sge->len = cpu_to_le32(attribs_cmd.size);
  1714. status = be_mbox_notify_wait(adapter);
  1715. if (!status) {
  1716. attribs = (struct mgmt_controller_attrib *)( attribs_cmd.va +
  1717. sizeof(struct be_cmd_resp_hdr));
  1718. adapter->hba_port_num = attribs->hba_attribs.phy_port;
  1719. }
  1720. err:
  1721. mutex_unlock(&adapter->mbox_lock);
  1722. pci_free_consistent(adapter->pdev, attribs_cmd.size, attribs_cmd.va,
  1723. attribs_cmd.dma);
  1724. return status;
  1725. }
  1726. /* Uses mbox */
  1727. int be_cmd_check_native_mode(struct be_adapter *adapter)
  1728. {
  1729. struct be_mcc_wrb *wrb;
  1730. struct be_cmd_req_set_func_cap *req;
  1731. int status;
  1732. if (mutex_lock_interruptible(&adapter->mbox_lock))
  1733. return -1;
  1734. wrb = wrb_from_mbox(adapter);
  1735. if (!wrb) {
  1736. status = -EBUSY;
  1737. goto err;
  1738. }
  1739. req = embedded_payload(wrb);
  1740. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
  1741. OPCODE_COMMON_SET_DRIVER_FUNCTION_CAP);
  1742. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1743. OPCODE_COMMON_SET_DRIVER_FUNCTION_CAP, sizeof(*req));
  1744. req->valid_cap_flags = cpu_to_le32(CAPABILITY_SW_TIMESTAMPS |
  1745. CAPABILITY_BE3_NATIVE_ERX_API);
  1746. req->cap_flags = cpu_to_le32(CAPABILITY_BE3_NATIVE_ERX_API);
  1747. status = be_mbox_notify_wait(adapter);
  1748. if (!status) {
  1749. struct be_cmd_resp_set_func_cap *resp = embedded_payload(wrb);
  1750. adapter->be3_native = le32_to_cpu(resp->cap_flags) &
  1751. CAPABILITY_BE3_NATIVE_ERX_API;
  1752. }
  1753. err:
  1754. mutex_unlock(&adapter->mbox_lock);
  1755. return status;
  1756. }