r600.c 80 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #include <linux/seq_file.h>
  29. #include <linux/firmware.h>
  30. #include <linux/platform_device.h>
  31. #include "drmP.h"
  32. #include "radeon_drm.h"
  33. #include "radeon.h"
  34. #include "radeon_asic.h"
  35. #include "radeon_mode.h"
  36. #include "r600d.h"
  37. #include "atom.h"
  38. #include "avivod.h"
  39. #define PFP_UCODE_SIZE 576
  40. #define PM4_UCODE_SIZE 1792
  41. #define RLC_UCODE_SIZE 768
  42. #define R700_PFP_UCODE_SIZE 848
  43. #define R700_PM4_UCODE_SIZE 1360
  44. #define R700_RLC_UCODE_SIZE 1024
  45. #define EVERGREEN_PFP_UCODE_SIZE 1120
  46. #define EVERGREEN_PM4_UCODE_SIZE 1376
  47. /* Firmware Names */
  48. MODULE_FIRMWARE("radeon/R600_pfp.bin");
  49. MODULE_FIRMWARE("radeon/R600_me.bin");
  50. MODULE_FIRMWARE("radeon/RV610_pfp.bin");
  51. MODULE_FIRMWARE("radeon/RV610_me.bin");
  52. MODULE_FIRMWARE("radeon/RV630_pfp.bin");
  53. MODULE_FIRMWARE("radeon/RV630_me.bin");
  54. MODULE_FIRMWARE("radeon/RV620_pfp.bin");
  55. MODULE_FIRMWARE("radeon/RV620_me.bin");
  56. MODULE_FIRMWARE("radeon/RV635_pfp.bin");
  57. MODULE_FIRMWARE("radeon/RV635_me.bin");
  58. MODULE_FIRMWARE("radeon/RV670_pfp.bin");
  59. MODULE_FIRMWARE("radeon/RV670_me.bin");
  60. MODULE_FIRMWARE("radeon/RS780_pfp.bin");
  61. MODULE_FIRMWARE("radeon/RS780_me.bin");
  62. MODULE_FIRMWARE("radeon/RV770_pfp.bin");
  63. MODULE_FIRMWARE("radeon/RV770_me.bin");
  64. MODULE_FIRMWARE("radeon/RV730_pfp.bin");
  65. MODULE_FIRMWARE("radeon/RV730_me.bin");
  66. MODULE_FIRMWARE("radeon/RV710_pfp.bin");
  67. MODULE_FIRMWARE("radeon/RV710_me.bin");
  68. MODULE_FIRMWARE("radeon/R600_rlc.bin");
  69. MODULE_FIRMWARE("radeon/R700_rlc.bin");
  70. MODULE_FIRMWARE("radeon/CEDAR_pfp.bin");
  71. MODULE_FIRMWARE("radeon/CEDAR_me.bin");
  72. MODULE_FIRMWARE("radeon/REDWOOD_pfp.bin");
  73. MODULE_FIRMWARE("radeon/REDWOOD_me.bin");
  74. MODULE_FIRMWARE("radeon/JUNIPER_pfp.bin");
  75. MODULE_FIRMWARE("radeon/JUNIPER_me.bin");
  76. MODULE_FIRMWARE("radeon/CYRPESS_pfp.bin");
  77. MODULE_FIRMWARE("radeon/CYPRESS_me.bin");
  78. int r600_debugfs_mc_info_init(struct radeon_device *rdev);
  79. /* r600,rv610,rv630,rv620,rv635,rv670 */
  80. int r600_mc_wait_for_idle(struct radeon_device *rdev);
  81. void r600_gpu_init(struct radeon_device *rdev);
  82. void r600_fini(struct radeon_device *rdev);
  83. /* hpd for digital panel detect/disconnect */
  84. bool r600_hpd_sense(struct radeon_device *rdev, enum radeon_hpd_id hpd)
  85. {
  86. bool connected = false;
  87. if (ASIC_IS_DCE3(rdev)) {
  88. switch (hpd) {
  89. case RADEON_HPD_1:
  90. if (RREG32(DC_HPD1_INT_STATUS) & DC_HPDx_SENSE)
  91. connected = true;
  92. break;
  93. case RADEON_HPD_2:
  94. if (RREG32(DC_HPD2_INT_STATUS) & DC_HPDx_SENSE)
  95. connected = true;
  96. break;
  97. case RADEON_HPD_3:
  98. if (RREG32(DC_HPD3_INT_STATUS) & DC_HPDx_SENSE)
  99. connected = true;
  100. break;
  101. case RADEON_HPD_4:
  102. if (RREG32(DC_HPD4_INT_STATUS) & DC_HPDx_SENSE)
  103. connected = true;
  104. break;
  105. /* DCE 3.2 */
  106. case RADEON_HPD_5:
  107. if (RREG32(DC_HPD5_INT_STATUS) & DC_HPDx_SENSE)
  108. connected = true;
  109. break;
  110. case RADEON_HPD_6:
  111. if (RREG32(DC_HPD6_INT_STATUS) & DC_HPDx_SENSE)
  112. connected = true;
  113. break;
  114. default:
  115. break;
  116. }
  117. } else {
  118. switch (hpd) {
  119. case RADEON_HPD_1:
  120. if (RREG32(DC_HOT_PLUG_DETECT1_INT_STATUS) & DC_HOT_PLUG_DETECTx_SENSE)
  121. connected = true;
  122. break;
  123. case RADEON_HPD_2:
  124. if (RREG32(DC_HOT_PLUG_DETECT2_INT_STATUS) & DC_HOT_PLUG_DETECTx_SENSE)
  125. connected = true;
  126. break;
  127. case RADEON_HPD_3:
  128. if (RREG32(DC_HOT_PLUG_DETECT3_INT_STATUS) & DC_HOT_PLUG_DETECTx_SENSE)
  129. connected = true;
  130. break;
  131. default:
  132. break;
  133. }
  134. }
  135. return connected;
  136. }
  137. void r600_hpd_set_polarity(struct radeon_device *rdev,
  138. enum radeon_hpd_id hpd)
  139. {
  140. u32 tmp;
  141. bool connected = r600_hpd_sense(rdev, hpd);
  142. if (ASIC_IS_DCE3(rdev)) {
  143. switch (hpd) {
  144. case RADEON_HPD_1:
  145. tmp = RREG32(DC_HPD1_INT_CONTROL);
  146. if (connected)
  147. tmp &= ~DC_HPDx_INT_POLARITY;
  148. else
  149. tmp |= DC_HPDx_INT_POLARITY;
  150. WREG32(DC_HPD1_INT_CONTROL, tmp);
  151. break;
  152. case RADEON_HPD_2:
  153. tmp = RREG32(DC_HPD2_INT_CONTROL);
  154. if (connected)
  155. tmp &= ~DC_HPDx_INT_POLARITY;
  156. else
  157. tmp |= DC_HPDx_INT_POLARITY;
  158. WREG32(DC_HPD2_INT_CONTROL, tmp);
  159. break;
  160. case RADEON_HPD_3:
  161. tmp = RREG32(DC_HPD3_INT_CONTROL);
  162. if (connected)
  163. tmp &= ~DC_HPDx_INT_POLARITY;
  164. else
  165. tmp |= DC_HPDx_INT_POLARITY;
  166. WREG32(DC_HPD3_INT_CONTROL, tmp);
  167. break;
  168. case RADEON_HPD_4:
  169. tmp = RREG32(DC_HPD4_INT_CONTROL);
  170. if (connected)
  171. tmp &= ~DC_HPDx_INT_POLARITY;
  172. else
  173. tmp |= DC_HPDx_INT_POLARITY;
  174. WREG32(DC_HPD4_INT_CONTROL, tmp);
  175. break;
  176. case RADEON_HPD_5:
  177. tmp = RREG32(DC_HPD5_INT_CONTROL);
  178. if (connected)
  179. tmp &= ~DC_HPDx_INT_POLARITY;
  180. else
  181. tmp |= DC_HPDx_INT_POLARITY;
  182. WREG32(DC_HPD5_INT_CONTROL, tmp);
  183. break;
  184. /* DCE 3.2 */
  185. case RADEON_HPD_6:
  186. tmp = RREG32(DC_HPD6_INT_CONTROL);
  187. if (connected)
  188. tmp &= ~DC_HPDx_INT_POLARITY;
  189. else
  190. tmp |= DC_HPDx_INT_POLARITY;
  191. WREG32(DC_HPD6_INT_CONTROL, tmp);
  192. break;
  193. default:
  194. break;
  195. }
  196. } else {
  197. switch (hpd) {
  198. case RADEON_HPD_1:
  199. tmp = RREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL);
  200. if (connected)
  201. tmp &= ~DC_HOT_PLUG_DETECTx_INT_POLARITY;
  202. else
  203. tmp |= DC_HOT_PLUG_DETECTx_INT_POLARITY;
  204. WREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL, tmp);
  205. break;
  206. case RADEON_HPD_2:
  207. tmp = RREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL);
  208. if (connected)
  209. tmp &= ~DC_HOT_PLUG_DETECTx_INT_POLARITY;
  210. else
  211. tmp |= DC_HOT_PLUG_DETECTx_INT_POLARITY;
  212. WREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL, tmp);
  213. break;
  214. case RADEON_HPD_3:
  215. tmp = RREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL);
  216. if (connected)
  217. tmp &= ~DC_HOT_PLUG_DETECTx_INT_POLARITY;
  218. else
  219. tmp |= DC_HOT_PLUG_DETECTx_INT_POLARITY;
  220. WREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL, tmp);
  221. break;
  222. default:
  223. break;
  224. }
  225. }
  226. }
  227. void r600_hpd_init(struct radeon_device *rdev)
  228. {
  229. struct drm_device *dev = rdev->ddev;
  230. struct drm_connector *connector;
  231. if (ASIC_IS_DCE3(rdev)) {
  232. u32 tmp = DC_HPDx_CONNECTION_TIMER(0x9c4) | DC_HPDx_RX_INT_TIMER(0xfa);
  233. if (ASIC_IS_DCE32(rdev))
  234. tmp |= DC_HPDx_EN;
  235. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  236. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  237. switch (radeon_connector->hpd.hpd) {
  238. case RADEON_HPD_1:
  239. WREG32(DC_HPD1_CONTROL, tmp);
  240. rdev->irq.hpd[0] = true;
  241. break;
  242. case RADEON_HPD_2:
  243. WREG32(DC_HPD2_CONTROL, tmp);
  244. rdev->irq.hpd[1] = true;
  245. break;
  246. case RADEON_HPD_3:
  247. WREG32(DC_HPD3_CONTROL, tmp);
  248. rdev->irq.hpd[2] = true;
  249. break;
  250. case RADEON_HPD_4:
  251. WREG32(DC_HPD4_CONTROL, tmp);
  252. rdev->irq.hpd[3] = true;
  253. break;
  254. /* DCE 3.2 */
  255. case RADEON_HPD_5:
  256. WREG32(DC_HPD5_CONTROL, tmp);
  257. rdev->irq.hpd[4] = true;
  258. break;
  259. case RADEON_HPD_6:
  260. WREG32(DC_HPD6_CONTROL, tmp);
  261. rdev->irq.hpd[5] = true;
  262. break;
  263. default:
  264. break;
  265. }
  266. }
  267. } else {
  268. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  269. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  270. switch (radeon_connector->hpd.hpd) {
  271. case RADEON_HPD_1:
  272. WREG32(DC_HOT_PLUG_DETECT1_CONTROL, DC_HOT_PLUG_DETECTx_EN);
  273. rdev->irq.hpd[0] = true;
  274. break;
  275. case RADEON_HPD_2:
  276. WREG32(DC_HOT_PLUG_DETECT2_CONTROL, DC_HOT_PLUG_DETECTx_EN);
  277. rdev->irq.hpd[1] = true;
  278. break;
  279. case RADEON_HPD_3:
  280. WREG32(DC_HOT_PLUG_DETECT3_CONTROL, DC_HOT_PLUG_DETECTx_EN);
  281. rdev->irq.hpd[2] = true;
  282. break;
  283. default:
  284. break;
  285. }
  286. }
  287. }
  288. if (rdev->irq.installed)
  289. r600_irq_set(rdev);
  290. }
  291. void r600_hpd_fini(struct radeon_device *rdev)
  292. {
  293. struct drm_device *dev = rdev->ddev;
  294. struct drm_connector *connector;
  295. if (ASIC_IS_DCE3(rdev)) {
  296. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  297. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  298. switch (radeon_connector->hpd.hpd) {
  299. case RADEON_HPD_1:
  300. WREG32(DC_HPD1_CONTROL, 0);
  301. rdev->irq.hpd[0] = false;
  302. break;
  303. case RADEON_HPD_2:
  304. WREG32(DC_HPD2_CONTROL, 0);
  305. rdev->irq.hpd[1] = false;
  306. break;
  307. case RADEON_HPD_3:
  308. WREG32(DC_HPD3_CONTROL, 0);
  309. rdev->irq.hpd[2] = false;
  310. break;
  311. case RADEON_HPD_4:
  312. WREG32(DC_HPD4_CONTROL, 0);
  313. rdev->irq.hpd[3] = false;
  314. break;
  315. /* DCE 3.2 */
  316. case RADEON_HPD_5:
  317. WREG32(DC_HPD5_CONTROL, 0);
  318. rdev->irq.hpd[4] = false;
  319. break;
  320. case RADEON_HPD_6:
  321. WREG32(DC_HPD6_CONTROL, 0);
  322. rdev->irq.hpd[5] = false;
  323. break;
  324. default:
  325. break;
  326. }
  327. }
  328. } else {
  329. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  330. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  331. switch (radeon_connector->hpd.hpd) {
  332. case RADEON_HPD_1:
  333. WREG32(DC_HOT_PLUG_DETECT1_CONTROL, 0);
  334. rdev->irq.hpd[0] = false;
  335. break;
  336. case RADEON_HPD_2:
  337. WREG32(DC_HOT_PLUG_DETECT2_CONTROL, 0);
  338. rdev->irq.hpd[1] = false;
  339. break;
  340. case RADEON_HPD_3:
  341. WREG32(DC_HOT_PLUG_DETECT3_CONTROL, 0);
  342. rdev->irq.hpd[2] = false;
  343. break;
  344. default:
  345. break;
  346. }
  347. }
  348. }
  349. }
  350. /*
  351. * R600 PCIE GART
  352. */
  353. void r600_pcie_gart_tlb_flush(struct radeon_device *rdev)
  354. {
  355. unsigned i;
  356. u32 tmp;
  357. /* flush hdp cache so updates hit vram */
  358. WREG32(R_005480_HDP_MEM_COHERENCY_FLUSH_CNTL, 0x1);
  359. WREG32(VM_CONTEXT0_INVALIDATION_LOW_ADDR, rdev->mc.gtt_start >> 12);
  360. WREG32(VM_CONTEXT0_INVALIDATION_HIGH_ADDR, (rdev->mc.gtt_end - 1) >> 12);
  361. WREG32(VM_CONTEXT0_REQUEST_RESPONSE, REQUEST_TYPE(1));
  362. for (i = 0; i < rdev->usec_timeout; i++) {
  363. /* read MC_STATUS */
  364. tmp = RREG32(VM_CONTEXT0_REQUEST_RESPONSE);
  365. tmp = (tmp & RESPONSE_TYPE_MASK) >> RESPONSE_TYPE_SHIFT;
  366. if (tmp == 2) {
  367. printk(KERN_WARNING "[drm] r600 flush TLB failed\n");
  368. return;
  369. }
  370. if (tmp) {
  371. return;
  372. }
  373. udelay(1);
  374. }
  375. }
  376. int r600_pcie_gart_init(struct radeon_device *rdev)
  377. {
  378. int r;
  379. if (rdev->gart.table.vram.robj) {
  380. WARN(1, "R600 PCIE GART already initialized.\n");
  381. return 0;
  382. }
  383. /* Initialize common gart structure */
  384. r = radeon_gart_init(rdev);
  385. if (r)
  386. return r;
  387. rdev->gart.table_size = rdev->gart.num_gpu_pages * 8;
  388. return radeon_gart_table_vram_alloc(rdev);
  389. }
  390. int r600_pcie_gart_enable(struct radeon_device *rdev)
  391. {
  392. u32 tmp;
  393. int r, i;
  394. if (rdev->gart.table.vram.robj == NULL) {
  395. dev_err(rdev->dev, "No VRAM object for PCIE GART.\n");
  396. return -EINVAL;
  397. }
  398. r = radeon_gart_table_vram_pin(rdev);
  399. if (r)
  400. return r;
  401. radeon_gart_restore(rdev);
  402. /* Setup L2 cache */
  403. WREG32(VM_L2_CNTL, ENABLE_L2_CACHE | ENABLE_L2_FRAGMENT_PROCESSING |
  404. ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
  405. EFFECTIVE_L2_QUEUE_SIZE(7));
  406. WREG32(VM_L2_CNTL2, 0);
  407. WREG32(VM_L2_CNTL3, BANK_SELECT_0(0) | BANK_SELECT_1(1));
  408. /* Setup TLB control */
  409. tmp = ENABLE_L1_TLB | ENABLE_L1_FRAGMENT_PROCESSING |
  410. SYSTEM_ACCESS_MODE_NOT_IN_SYS |
  411. EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5) |
  412. ENABLE_WAIT_L2_QUERY;
  413. WREG32(MC_VM_L1_TLB_MCB_RD_SYS_CNTL, tmp);
  414. WREG32(MC_VM_L1_TLB_MCB_WR_SYS_CNTL, tmp);
  415. WREG32(MC_VM_L1_TLB_MCB_RD_HDP_CNTL, tmp | ENABLE_L1_STRICT_ORDERING);
  416. WREG32(MC_VM_L1_TLB_MCB_WR_HDP_CNTL, tmp);
  417. WREG32(MC_VM_L1_TLB_MCD_RD_A_CNTL, tmp);
  418. WREG32(MC_VM_L1_TLB_MCD_WR_A_CNTL, tmp);
  419. WREG32(MC_VM_L1_TLB_MCD_RD_B_CNTL, tmp);
  420. WREG32(MC_VM_L1_TLB_MCD_WR_B_CNTL, tmp);
  421. WREG32(MC_VM_L1_TLB_MCB_RD_GFX_CNTL, tmp);
  422. WREG32(MC_VM_L1_TLB_MCB_WR_GFX_CNTL, tmp);
  423. WREG32(MC_VM_L1_TLB_MCB_RD_PDMA_CNTL, tmp);
  424. WREG32(MC_VM_L1_TLB_MCB_WR_PDMA_CNTL, tmp);
  425. WREG32(MC_VM_L1_TLB_MCB_RD_SEM_CNTL, tmp | ENABLE_SEMAPHORE_MODE);
  426. WREG32(MC_VM_L1_TLB_MCB_WR_SEM_CNTL, tmp | ENABLE_SEMAPHORE_MODE);
  427. WREG32(VM_CONTEXT0_PAGE_TABLE_START_ADDR, rdev->mc.gtt_start >> 12);
  428. WREG32(VM_CONTEXT0_PAGE_TABLE_END_ADDR, rdev->mc.gtt_end >> 12);
  429. WREG32(VM_CONTEXT0_PAGE_TABLE_BASE_ADDR, rdev->gart.table_addr >> 12);
  430. WREG32(VM_CONTEXT0_CNTL, ENABLE_CONTEXT | PAGE_TABLE_DEPTH(0) |
  431. RANGE_PROTECTION_FAULT_ENABLE_DEFAULT);
  432. WREG32(VM_CONTEXT0_PROTECTION_FAULT_DEFAULT_ADDR,
  433. (u32)(rdev->dummy_page.addr >> 12));
  434. for (i = 1; i < 7; i++)
  435. WREG32(VM_CONTEXT0_CNTL + (i * 4), 0);
  436. r600_pcie_gart_tlb_flush(rdev);
  437. rdev->gart.ready = true;
  438. return 0;
  439. }
  440. void r600_pcie_gart_disable(struct radeon_device *rdev)
  441. {
  442. u32 tmp;
  443. int i, r;
  444. /* Disable all tables */
  445. for (i = 0; i < 7; i++)
  446. WREG32(VM_CONTEXT0_CNTL + (i * 4), 0);
  447. /* Disable L2 cache */
  448. WREG32(VM_L2_CNTL, ENABLE_L2_FRAGMENT_PROCESSING |
  449. EFFECTIVE_L2_QUEUE_SIZE(7));
  450. WREG32(VM_L2_CNTL3, BANK_SELECT_0(0) | BANK_SELECT_1(1));
  451. /* Setup L1 TLB control */
  452. tmp = EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5) |
  453. ENABLE_WAIT_L2_QUERY;
  454. WREG32(MC_VM_L1_TLB_MCD_RD_A_CNTL, tmp);
  455. WREG32(MC_VM_L1_TLB_MCD_WR_A_CNTL, tmp);
  456. WREG32(MC_VM_L1_TLB_MCD_RD_B_CNTL, tmp);
  457. WREG32(MC_VM_L1_TLB_MCD_WR_B_CNTL, tmp);
  458. WREG32(MC_VM_L1_TLB_MCB_RD_GFX_CNTL, tmp);
  459. WREG32(MC_VM_L1_TLB_MCB_WR_GFX_CNTL, tmp);
  460. WREG32(MC_VM_L1_TLB_MCB_RD_PDMA_CNTL, tmp);
  461. WREG32(MC_VM_L1_TLB_MCB_WR_PDMA_CNTL, tmp);
  462. WREG32(MC_VM_L1_TLB_MCB_RD_SEM_CNTL, tmp);
  463. WREG32(MC_VM_L1_TLB_MCB_WR_SEM_CNTL, tmp);
  464. WREG32(MC_VM_L1_TLB_MCB_RD_SYS_CNTL, tmp);
  465. WREG32(MC_VM_L1_TLB_MCB_WR_SYS_CNTL, tmp);
  466. WREG32(MC_VM_L1_TLB_MCB_RD_HDP_CNTL, tmp);
  467. WREG32(MC_VM_L1_TLB_MCB_WR_HDP_CNTL, tmp);
  468. if (rdev->gart.table.vram.robj) {
  469. r = radeon_bo_reserve(rdev->gart.table.vram.robj, false);
  470. if (likely(r == 0)) {
  471. radeon_bo_kunmap(rdev->gart.table.vram.robj);
  472. radeon_bo_unpin(rdev->gart.table.vram.robj);
  473. radeon_bo_unreserve(rdev->gart.table.vram.robj);
  474. }
  475. }
  476. }
  477. void r600_pcie_gart_fini(struct radeon_device *rdev)
  478. {
  479. radeon_gart_fini(rdev);
  480. r600_pcie_gart_disable(rdev);
  481. radeon_gart_table_vram_free(rdev);
  482. }
  483. void r600_agp_enable(struct radeon_device *rdev)
  484. {
  485. u32 tmp;
  486. int i;
  487. /* Setup L2 cache */
  488. WREG32(VM_L2_CNTL, ENABLE_L2_CACHE | ENABLE_L2_FRAGMENT_PROCESSING |
  489. ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
  490. EFFECTIVE_L2_QUEUE_SIZE(7));
  491. WREG32(VM_L2_CNTL2, 0);
  492. WREG32(VM_L2_CNTL3, BANK_SELECT_0(0) | BANK_SELECT_1(1));
  493. /* Setup TLB control */
  494. tmp = ENABLE_L1_TLB | ENABLE_L1_FRAGMENT_PROCESSING |
  495. SYSTEM_ACCESS_MODE_NOT_IN_SYS |
  496. EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5) |
  497. ENABLE_WAIT_L2_QUERY;
  498. WREG32(MC_VM_L1_TLB_MCB_RD_SYS_CNTL, tmp);
  499. WREG32(MC_VM_L1_TLB_MCB_WR_SYS_CNTL, tmp);
  500. WREG32(MC_VM_L1_TLB_MCB_RD_HDP_CNTL, tmp | ENABLE_L1_STRICT_ORDERING);
  501. WREG32(MC_VM_L1_TLB_MCB_WR_HDP_CNTL, tmp);
  502. WREG32(MC_VM_L1_TLB_MCD_RD_A_CNTL, tmp);
  503. WREG32(MC_VM_L1_TLB_MCD_WR_A_CNTL, tmp);
  504. WREG32(MC_VM_L1_TLB_MCD_RD_B_CNTL, tmp);
  505. WREG32(MC_VM_L1_TLB_MCD_WR_B_CNTL, tmp);
  506. WREG32(MC_VM_L1_TLB_MCB_RD_GFX_CNTL, tmp);
  507. WREG32(MC_VM_L1_TLB_MCB_WR_GFX_CNTL, tmp);
  508. WREG32(MC_VM_L1_TLB_MCB_RD_PDMA_CNTL, tmp);
  509. WREG32(MC_VM_L1_TLB_MCB_WR_PDMA_CNTL, tmp);
  510. WREG32(MC_VM_L1_TLB_MCB_RD_SEM_CNTL, tmp | ENABLE_SEMAPHORE_MODE);
  511. WREG32(MC_VM_L1_TLB_MCB_WR_SEM_CNTL, tmp | ENABLE_SEMAPHORE_MODE);
  512. for (i = 0; i < 7; i++)
  513. WREG32(VM_CONTEXT0_CNTL + (i * 4), 0);
  514. }
  515. int r600_mc_wait_for_idle(struct radeon_device *rdev)
  516. {
  517. unsigned i;
  518. u32 tmp;
  519. for (i = 0; i < rdev->usec_timeout; i++) {
  520. /* read MC_STATUS */
  521. tmp = RREG32(R_000E50_SRBM_STATUS) & 0x3F00;
  522. if (!tmp)
  523. return 0;
  524. udelay(1);
  525. }
  526. return -1;
  527. }
  528. static void r600_mc_program(struct radeon_device *rdev)
  529. {
  530. struct rv515_mc_save save;
  531. u32 tmp;
  532. int i, j;
  533. /* Initialize HDP */
  534. for (i = 0, j = 0; i < 32; i++, j += 0x18) {
  535. WREG32((0x2c14 + j), 0x00000000);
  536. WREG32((0x2c18 + j), 0x00000000);
  537. WREG32((0x2c1c + j), 0x00000000);
  538. WREG32((0x2c20 + j), 0x00000000);
  539. WREG32((0x2c24 + j), 0x00000000);
  540. }
  541. WREG32(HDP_REG_COHERENCY_FLUSH_CNTL, 0);
  542. rv515_mc_stop(rdev, &save);
  543. if (r600_mc_wait_for_idle(rdev)) {
  544. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  545. }
  546. /* Lockout access through VGA aperture (doesn't exist before R600) */
  547. WREG32(VGA_HDP_CONTROL, VGA_MEMORY_DISABLE);
  548. /* Update configuration */
  549. if (rdev->flags & RADEON_IS_AGP) {
  550. if (rdev->mc.vram_start < rdev->mc.gtt_start) {
  551. /* VRAM before AGP */
  552. WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
  553. rdev->mc.vram_start >> 12);
  554. WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
  555. rdev->mc.gtt_end >> 12);
  556. } else {
  557. /* VRAM after AGP */
  558. WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
  559. rdev->mc.gtt_start >> 12);
  560. WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
  561. rdev->mc.vram_end >> 12);
  562. }
  563. } else {
  564. WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR, rdev->mc.vram_start >> 12);
  565. WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR, rdev->mc.vram_end >> 12);
  566. }
  567. WREG32(MC_VM_SYSTEM_APERTURE_DEFAULT_ADDR, 0);
  568. tmp = ((rdev->mc.vram_end >> 24) & 0xFFFF) << 16;
  569. tmp |= ((rdev->mc.vram_start >> 24) & 0xFFFF);
  570. WREG32(MC_VM_FB_LOCATION, tmp);
  571. WREG32(HDP_NONSURFACE_BASE, (rdev->mc.vram_start >> 8));
  572. WREG32(HDP_NONSURFACE_INFO, (2 << 7));
  573. WREG32(HDP_NONSURFACE_SIZE, rdev->mc.mc_vram_size | 0x3FF);
  574. if (rdev->flags & RADEON_IS_AGP) {
  575. WREG32(MC_VM_AGP_TOP, rdev->mc.gtt_end >> 22);
  576. WREG32(MC_VM_AGP_BOT, rdev->mc.gtt_start >> 22);
  577. WREG32(MC_VM_AGP_BASE, rdev->mc.agp_base >> 22);
  578. } else {
  579. WREG32(MC_VM_AGP_BASE, 0);
  580. WREG32(MC_VM_AGP_TOP, 0x0FFFFFFF);
  581. WREG32(MC_VM_AGP_BOT, 0x0FFFFFFF);
  582. }
  583. if (r600_mc_wait_for_idle(rdev)) {
  584. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  585. }
  586. rv515_mc_resume(rdev, &save);
  587. /* we need to own VRAM, so turn off the VGA renderer here
  588. * to stop it overwriting our objects */
  589. rv515_vga_render_disable(rdev);
  590. }
  591. /**
  592. * r600_vram_gtt_location - try to find VRAM & GTT location
  593. * @rdev: radeon device structure holding all necessary informations
  594. * @mc: memory controller structure holding memory informations
  595. *
  596. * Function will place try to place VRAM at same place as in CPU (PCI)
  597. * address space as some GPU seems to have issue when we reprogram at
  598. * different address space.
  599. *
  600. * If there is not enough space to fit the unvisible VRAM after the
  601. * aperture then we limit the VRAM size to the aperture.
  602. *
  603. * If we are using AGP then place VRAM adjacent to AGP aperture are we need
  604. * them to be in one from GPU point of view so that we can program GPU to
  605. * catch access outside them (weird GPU policy see ??).
  606. *
  607. * This function will never fails, worst case are limiting VRAM or GTT.
  608. *
  609. * Note: GTT start, end, size should be initialized before calling this
  610. * function on AGP platform.
  611. */
  612. void r600_vram_gtt_location(struct radeon_device *rdev, struct radeon_mc *mc)
  613. {
  614. u64 size_bf, size_af;
  615. if (mc->mc_vram_size > 0xE0000000) {
  616. /* leave room for at least 512M GTT */
  617. dev_warn(rdev->dev, "limiting VRAM\n");
  618. mc->real_vram_size = 0xE0000000;
  619. mc->mc_vram_size = 0xE0000000;
  620. }
  621. if (rdev->flags & RADEON_IS_AGP) {
  622. size_bf = mc->gtt_start;
  623. size_af = 0xFFFFFFFF - mc->gtt_end + 1;
  624. if (size_bf > size_af) {
  625. if (mc->mc_vram_size > size_bf) {
  626. dev_warn(rdev->dev, "limiting VRAM\n");
  627. mc->real_vram_size = size_bf;
  628. mc->mc_vram_size = size_bf;
  629. }
  630. mc->vram_start = mc->gtt_start - mc->mc_vram_size;
  631. } else {
  632. if (mc->mc_vram_size > size_af) {
  633. dev_warn(rdev->dev, "limiting VRAM\n");
  634. mc->real_vram_size = size_af;
  635. mc->mc_vram_size = size_af;
  636. }
  637. mc->vram_start = mc->gtt_end;
  638. }
  639. mc->vram_end = mc->vram_start + mc->mc_vram_size - 1;
  640. dev_info(rdev->dev, "VRAM: %lluM 0x%08llX - 0x%08llX (%lluM used)\n",
  641. mc->mc_vram_size >> 20, mc->vram_start,
  642. mc->vram_end, mc->real_vram_size >> 20);
  643. } else {
  644. u64 base = 0;
  645. if (rdev->flags & RADEON_IS_IGP)
  646. base = (RREG32(MC_VM_FB_LOCATION) & 0xFFFF) << 24;
  647. radeon_vram_location(rdev, &rdev->mc, base);
  648. radeon_gtt_location(rdev, mc);
  649. }
  650. }
  651. int r600_mc_init(struct radeon_device *rdev)
  652. {
  653. u32 tmp;
  654. int chansize, numchan;
  655. /* Get VRAM informations */
  656. rdev->mc.vram_is_ddr = true;
  657. tmp = RREG32(RAMCFG);
  658. if (tmp & CHANSIZE_OVERRIDE) {
  659. chansize = 16;
  660. } else if (tmp & CHANSIZE_MASK) {
  661. chansize = 64;
  662. } else {
  663. chansize = 32;
  664. }
  665. tmp = RREG32(CHMAP);
  666. switch ((tmp & NOOFCHAN_MASK) >> NOOFCHAN_SHIFT) {
  667. case 0:
  668. default:
  669. numchan = 1;
  670. break;
  671. case 1:
  672. numchan = 2;
  673. break;
  674. case 2:
  675. numchan = 4;
  676. break;
  677. case 3:
  678. numchan = 8;
  679. break;
  680. }
  681. rdev->mc.vram_width = numchan * chansize;
  682. /* Could aper size report 0 ? */
  683. rdev->mc.aper_base = drm_get_resource_start(rdev->ddev, 0);
  684. rdev->mc.aper_size = drm_get_resource_len(rdev->ddev, 0);
  685. /* Setup GPU memory space */
  686. rdev->mc.mc_vram_size = RREG32(CONFIG_MEMSIZE);
  687. rdev->mc.real_vram_size = RREG32(CONFIG_MEMSIZE);
  688. rdev->mc.visible_vram_size = rdev->mc.aper_size;
  689. /* FIXME remove this once we support unmappable VRAM */
  690. if (rdev->mc.mc_vram_size > rdev->mc.aper_size) {
  691. rdev->mc.mc_vram_size = rdev->mc.aper_size;
  692. rdev->mc.real_vram_size = rdev->mc.aper_size;
  693. }
  694. r600_vram_gtt_location(rdev, &rdev->mc);
  695. if (rdev->flags & RADEON_IS_IGP)
  696. rdev->mc.igp_sideport_enabled = radeon_atombios_sideport_present(rdev);
  697. radeon_update_bandwidth_info(rdev);
  698. return 0;
  699. }
  700. /* We doesn't check that the GPU really needs a reset we simply do the
  701. * reset, it's up to the caller to determine if the GPU needs one. We
  702. * might add an helper function to check that.
  703. */
  704. int r600_gpu_soft_reset(struct radeon_device *rdev)
  705. {
  706. struct rv515_mc_save save;
  707. u32 grbm_busy_mask = S_008010_VC_BUSY(1) | S_008010_VGT_BUSY_NO_DMA(1) |
  708. S_008010_VGT_BUSY(1) | S_008010_TA03_BUSY(1) |
  709. S_008010_TC_BUSY(1) | S_008010_SX_BUSY(1) |
  710. S_008010_SH_BUSY(1) | S_008010_SPI03_BUSY(1) |
  711. S_008010_SMX_BUSY(1) | S_008010_SC_BUSY(1) |
  712. S_008010_PA_BUSY(1) | S_008010_DB03_BUSY(1) |
  713. S_008010_CR_BUSY(1) | S_008010_CB03_BUSY(1) |
  714. S_008010_GUI_ACTIVE(1);
  715. u32 grbm2_busy_mask = S_008014_SPI0_BUSY(1) | S_008014_SPI1_BUSY(1) |
  716. S_008014_SPI2_BUSY(1) | S_008014_SPI3_BUSY(1) |
  717. S_008014_TA0_BUSY(1) | S_008014_TA1_BUSY(1) |
  718. S_008014_TA2_BUSY(1) | S_008014_TA3_BUSY(1) |
  719. S_008014_DB0_BUSY(1) | S_008014_DB1_BUSY(1) |
  720. S_008014_DB2_BUSY(1) | S_008014_DB3_BUSY(1) |
  721. S_008014_CB0_BUSY(1) | S_008014_CB1_BUSY(1) |
  722. S_008014_CB2_BUSY(1) | S_008014_CB3_BUSY(1);
  723. u32 tmp;
  724. dev_info(rdev->dev, "GPU softreset \n");
  725. dev_info(rdev->dev, " R_008010_GRBM_STATUS=0x%08X\n",
  726. RREG32(R_008010_GRBM_STATUS));
  727. dev_info(rdev->dev, " R_008014_GRBM_STATUS2=0x%08X\n",
  728. RREG32(R_008014_GRBM_STATUS2));
  729. dev_info(rdev->dev, " R_000E50_SRBM_STATUS=0x%08X\n",
  730. RREG32(R_000E50_SRBM_STATUS));
  731. rv515_mc_stop(rdev, &save);
  732. if (r600_mc_wait_for_idle(rdev)) {
  733. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  734. }
  735. /* Disable CP parsing/prefetching */
  736. WREG32(R_0086D8_CP_ME_CNTL, S_0086D8_CP_ME_HALT(1));
  737. /* Check if any of the rendering block is busy and reset it */
  738. if ((RREG32(R_008010_GRBM_STATUS) & grbm_busy_mask) ||
  739. (RREG32(R_008014_GRBM_STATUS2) & grbm2_busy_mask)) {
  740. tmp = S_008020_SOFT_RESET_CR(1) |
  741. S_008020_SOFT_RESET_DB(1) |
  742. S_008020_SOFT_RESET_CB(1) |
  743. S_008020_SOFT_RESET_PA(1) |
  744. S_008020_SOFT_RESET_SC(1) |
  745. S_008020_SOFT_RESET_SMX(1) |
  746. S_008020_SOFT_RESET_SPI(1) |
  747. S_008020_SOFT_RESET_SX(1) |
  748. S_008020_SOFT_RESET_SH(1) |
  749. S_008020_SOFT_RESET_TC(1) |
  750. S_008020_SOFT_RESET_TA(1) |
  751. S_008020_SOFT_RESET_VC(1) |
  752. S_008020_SOFT_RESET_VGT(1);
  753. dev_info(rdev->dev, " R_008020_GRBM_SOFT_RESET=0x%08X\n", tmp);
  754. WREG32(R_008020_GRBM_SOFT_RESET, tmp);
  755. RREG32(R_008020_GRBM_SOFT_RESET);
  756. mdelay(15);
  757. WREG32(R_008020_GRBM_SOFT_RESET, 0);
  758. }
  759. /* Reset CP (we always reset CP) */
  760. tmp = S_008020_SOFT_RESET_CP(1);
  761. dev_info(rdev->dev, "R_008020_GRBM_SOFT_RESET=0x%08X\n", tmp);
  762. WREG32(R_008020_GRBM_SOFT_RESET, tmp);
  763. RREG32(R_008020_GRBM_SOFT_RESET);
  764. mdelay(15);
  765. WREG32(R_008020_GRBM_SOFT_RESET, 0);
  766. /* Wait a little for things to settle down */
  767. mdelay(1);
  768. dev_info(rdev->dev, " R_008010_GRBM_STATUS=0x%08X\n",
  769. RREG32(R_008010_GRBM_STATUS));
  770. dev_info(rdev->dev, " R_008014_GRBM_STATUS2=0x%08X\n",
  771. RREG32(R_008014_GRBM_STATUS2));
  772. dev_info(rdev->dev, " R_000E50_SRBM_STATUS=0x%08X\n",
  773. RREG32(R_000E50_SRBM_STATUS));
  774. rv515_mc_resume(rdev, &save);
  775. return 0;
  776. }
  777. bool r600_gpu_is_lockup(struct radeon_device *rdev)
  778. {
  779. u32 srbm_status;
  780. u32 grbm_status;
  781. u32 grbm_status2;
  782. int r;
  783. srbm_status = RREG32(R_000E50_SRBM_STATUS);
  784. grbm_status = RREG32(R_008010_GRBM_STATUS);
  785. grbm_status2 = RREG32(R_008014_GRBM_STATUS2);
  786. if (!G_008010_GUI_ACTIVE(grbm_status)) {
  787. r100_gpu_lockup_update(&rdev->config.r300.lockup, &rdev->cp);
  788. return false;
  789. }
  790. /* force CP activities */
  791. r = radeon_ring_lock(rdev, 2);
  792. if (!r) {
  793. /* PACKET2 NOP */
  794. radeon_ring_write(rdev, 0x80000000);
  795. radeon_ring_write(rdev, 0x80000000);
  796. radeon_ring_unlock_commit(rdev);
  797. }
  798. rdev->cp.rptr = RREG32(R600_CP_RB_RPTR);
  799. return r100_gpu_cp_is_lockup(rdev, &rdev->config.r300.lockup, &rdev->cp);
  800. }
  801. int r600_asic_reset(struct radeon_device *rdev)
  802. {
  803. return r600_gpu_soft_reset(rdev);
  804. }
  805. static u32 r600_get_tile_pipe_to_backend_map(u32 num_tile_pipes,
  806. u32 num_backends,
  807. u32 backend_disable_mask)
  808. {
  809. u32 backend_map = 0;
  810. u32 enabled_backends_mask;
  811. u32 enabled_backends_count;
  812. u32 cur_pipe;
  813. u32 swizzle_pipe[R6XX_MAX_PIPES];
  814. u32 cur_backend;
  815. u32 i;
  816. if (num_tile_pipes > R6XX_MAX_PIPES)
  817. num_tile_pipes = R6XX_MAX_PIPES;
  818. if (num_tile_pipes < 1)
  819. num_tile_pipes = 1;
  820. if (num_backends > R6XX_MAX_BACKENDS)
  821. num_backends = R6XX_MAX_BACKENDS;
  822. if (num_backends < 1)
  823. num_backends = 1;
  824. enabled_backends_mask = 0;
  825. enabled_backends_count = 0;
  826. for (i = 0; i < R6XX_MAX_BACKENDS; ++i) {
  827. if (((backend_disable_mask >> i) & 1) == 0) {
  828. enabled_backends_mask |= (1 << i);
  829. ++enabled_backends_count;
  830. }
  831. if (enabled_backends_count == num_backends)
  832. break;
  833. }
  834. if (enabled_backends_count == 0) {
  835. enabled_backends_mask = 1;
  836. enabled_backends_count = 1;
  837. }
  838. if (enabled_backends_count != num_backends)
  839. num_backends = enabled_backends_count;
  840. memset((uint8_t *)&swizzle_pipe[0], 0, sizeof(u32) * R6XX_MAX_PIPES);
  841. switch (num_tile_pipes) {
  842. case 1:
  843. swizzle_pipe[0] = 0;
  844. break;
  845. case 2:
  846. swizzle_pipe[0] = 0;
  847. swizzle_pipe[1] = 1;
  848. break;
  849. case 3:
  850. swizzle_pipe[0] = 0;
  851. swizzle_pipe[1] = 1;
  852. swizzle_pipe[2] = 2;
  853. break;
  854. case 4:
  855. swizzle_pipe[0] = 0;
  856. swizzle_pipe[1] = 1;
  857. swizzle_pipe[2] = 2;
  858. swizzle_pipe[3] = 3;
  859. break;
  860. case 5:
  861. swizzle_pipe[0] = 0;
  862. swizzle_pipe[1] = 1;
  863. swizzle_pipe[2] = 2;
  864. swizzle_pipe[3] = 3;
  865. swizzle_pipe[4] = 4;
  866. break;
  867. case 6:
  868. swizzle_pipe[0] = 0;
  869. swizzle_pipe[1] = 2;
  870. swizzle_pipe[2] = 4;
  871. swizzle_pipe[3] = 5;
  872. swizzle_pipe[4] = 1;
  873. swizzle_pipe[5] = 3;
  874. break;
  875. case 7:
  876. swizzle_pipe[0] = 0;
  877. swizzle_pipe[1] = 2;
  878. swizzle_pipe[2] = 4;
  879. swizzle_pipe[3] = 6;
  880. swizzle_pipe[4] = 1;
  881. swizzle_pipe[5] = 3;
  882. swizzle_pipe[6] = 5;
  883. break;
  884. case 8:
  885. swizzle_pipe[0] = 0;
  886. swizzle_pipe[1] = 2;
  887. swizzle_pipe[2] = 4;
  888. swizzle_pipe[3] = 6;
  889. swizzle_pipe[4] = 1;
  890. swizzle_pipe[5] = 3;
  891. swizzle_pipe[6] = 5;
  892. swizzle_pipe[7] = 7;
  893. break;
  894. }
  895. cur_backend = 0;
  896. for (cur_pipe = 0; cur_pipe < num_tile_pipes; ++cur_pipe) {
  897. while (((1 << cur_backend) & enabled_backends_mask) == 0)
  898. cur_backend = (cur_backend + 1) % R6XX_MAX_BACKENDS;
  899. backend_map |= (u32)(((cur_backend & 3) << (swizzle_pipe[cur_pipe] * 2)));
  900. cur_backend = (cur_backend + 1) % R6XX_MAX_BACKENDS;
  901. }
  902. return backend_map;
  903. }
  904. int r600_count_pipe_bits(uint32_t val)
  905. {
  906. int i, ret = 0;
  907. for (i = 0; i < 32; i++) {
  908. ret += val & 1;
  909. val >>= 1;
  910. }
  911. return ret;
  912. }
  913. void r600_gpu_init(struct radeon_device *rdev)
  914. {
  915. u32 tiling_config;
  916. u32 ramcfg;
  917. u32 backend_map;
  918. u32 cc_rb_backend_disable;
  919. u32 cc_gc_shader_pipe_config;
  920. u32 tmp;
  921. int i, j;
  922. u32 sq_config;
  923. u32 sq_gpr_resource_mgmt_1 = 0;
  924. u32 sq_gpr_resource_mgmt_2 = 0;
  925. u32 sq_thread_resource_mgmt = 0;
  926. u32 sq_stack_resource_mgmt_1 = 0;
  927. u32 sq_stack_resource_mgmt_2 = 0;
  928. /* FIXME: implement */
  929. switch (rdev->family) {
  930. case CHIP_R600:
  931. rdev->config.r600.max_pipes = 4;
  932. rdev->config.r600.max_tile_pipes = 8;
  933. rdev->config.r600.max_simds = 4;
  934. rdev->config.r600.max_backends = 4;
  935. rdev->config.r600.max_gprs = 256;
  936. rdev->config.r600.max_threads = 192;
  937. rdev->config.r600.max_stack_entries = 256;
  938. rdev->config.r600.max_hw_contexts = 8;
  939. rdev->config.r600.max_gs_threads = 16;
  940. rdev->config.r600.sx_max_export_size = 128;
  941. rdev->config.r600.sx_max_export_pos_size = 16;
  942. rdev->config.r600.sx_max_export_smx_size = 128;
  943. rdev->config.r600.sq_num_cf_insts = 2;
  944. break;
  945. case CHIP_RV630:
  946. case CHIP_RV635:
  947. rdev->config.r600.max_pipes = 2;
  948. rdev->config.r600.max_tile_pipes = 2;
  949. rdev->config.r600.max_simds = 3;
  950. rdev->config.r600.max_backends = 1;
  951. rdev->config.r600.max_gprs = 128;
  952. rdev->config.r600.max_threads = 192;
  953. rdev->config.r600.max_stack_entries = 128;
  954. rdev->config.r600.max_hw_contexts = 8;
  955. rdev->config.r600.max_gs_threads = 4;
  956. rdev->config.r600.sx_max_export_size = 128;
  957. rdev->config.r600.sx_max_export_pos_size = 16;
  958. rdev->config.r600.sx_max_export_smx_size = 128;
  959. rdev->config.r600.sq_num_cf_insts = 2;
  960. break;
  961. case CHIP_RV610:
  962. case CHIP_RV620:
  963. case CHIP_RS780:
  964. case CHIP_RS880:
  965. rdev->config.r600.max_pipes = 1;
  966. rdev->config.r600.max_tile_pipes = 1;
  967. rdev->config.r600.max_simds = 2;
  968. rdev->config.r600.max_backends = 1;
  969. rdev->config.r600.max_gprs = 128;
  970. rdev->config.r600.max_threads = 192;
  971. rdev->config.r600.max_stack_entries = 128;
  972. rdev->config.r600.max_hw_contexts = 4;
  973. rdev->config.r600.max_gs_threads = 4;
  974. rdev->config.r600.sx_max_export_size = 128;
  975. rdev->config.r600.sx_max_export_pos_size = 16;
  976. rdev->config.r600.sx_max_export_smx_size = 128;
  977. rdev->config.r600.sq_num_cf_insts = 1;
  978. break;
  979. case CHIP_RV670:
  980. rdev->config.r600.max_pipes = 4;
  981. rdev->config.r600.max_tile_pipes = 4;
  982. rdev->config.r600.max_simds = 4;
  983. rdev->config.r600.max_backends = 4;
  984. rdev->config.r600.max_gprs = 192;
  985. rdev->config.r600.max_threads = 192;
  986. rdev->config.r600.max_stack_entries = 256;
  987. rdev->config.r600.max_hw_contexts = 8;
  988. rdev->config.r600.max_gs_threads = 16;
  989. rdev->config.r600.sx_max_export_size = 128;
  990. rdev->config.r600.sx_max_export_pos_size = 16;
  991. rdev->config.r600.sx_max_export_smx_size = 128;
  992. rdev->config.r600.sq_num_cf_insts = 2;
  993. break;
  994. default:
  995. break;
  996. }
  997. /* Initialize HDP */
  998. for (i = 0, j = 0; i < 32; i++, j += 0x18) {
  999. WREG32((0x2c14 + j), 0x00000000);
  1000. WREG32((0x2c18 + j), 0x00000000);
  1001. WREG32((0x2c1c + j), 0x00000000);
  1002. WREG32((0x2c20 + j), 0x00000000);
  1003. WREG32((0x2c24 + j), 0x00000000);
  1004. }
  1005. WREG32(GRBM_CNTL, GRBM_READ_TIMEOUT(0xff));
  1006. /* Setup tiling */
  1007. tiling_config = 0;
  1008. ramcfg = RREG32(RAMCFG);
  1009. switch (rdev->config.r600.max_tile_pipes) {
  1010. case 1:
  1011. tiling_config |= PIPE_TILING(0);
  1012. break;
  1013. case 2:
  1014. tiling_config |= PIPE_TILING(1);
  1015. break;
  1016. case 4:
  1017. tiling_config |= PIPE_TILING(2);
  1018. break;
  1019. case 8:
  1020. tiling_config |= PIPE_TILING(3);
  1021. break;
  1022. default:
  1023. break;
  1024. }
  1025. rdev->config.r600.tiling_npipes = rdev->config.r600.max_tile_pipes;
  1026. rdev->config.r600.tiling_nbanks = 4 << ((ramcfg & NOOFBANK_MASK) >> NOOFBANK_SHIFT);
  1027. tiling_config |= BANK_TILING((ramcfg & NOOFBANK_MASK) >> NOOFBANK_SHIFT);
  1028. tiling_config |= GROUP_SIZE(0);
  1029. rdev->config.r600.tiling_group_size = 256;
  1030. tmp = (ramcfg & NOOFROWS_MASK) >> NOOFROWS_SHIFT;
  1031. if (tmp > 3) {
  1032. tiling_config |= ROW_TILING(3);
  1033. tiling_config |= SAMPLE_SPLIT(3);
  1034. } else {
  1035. tiling_config |= ROW_TILING(tmp);
  1036. tiling_config |= SAMPLE_SPLIT(tmp);
  1037. }
  1038. tiling_config |= BANK_SWAPS(1);
  1039. cc_rb_backend_disable = RREG32(CC_RB_BACKEND_DISABLE) & 0x00ff0000;
  1040. cc_rb_backend_disable |=
  1041. BACKEND_DISABLE((R6XX_MAX_BACKENDS_MASK << rdev->config.r600.max_backends) & R6XX_MAX_BACKENDS_MASK);
  1042. cc_gc_shader_pipe_config = RREG32(CC_GC_SHADER_PIPE_CONFIG) & 0xffffff00;
  1043. cc_gc_shader_pipe_config |=
  1044. INACTIVE_QD_PIPES((R6XX_MAX_PIPES_MASK << rdev->config.r600.max_pipes) & R6XX_MAX_PIPES_MASK);
  1045. cc_gc_shader_pipe_config |=
  1046. INACTIVE_SIMDS((R6XX_MAX_SIMDS_MASK << rdev->config.r600.max_simds) & R6XX_MAX_SIMDS_MASK);
  1047. backend_map = r600_get_tile_pipe_to_backend_map(rdev->config.r600.max_tile_pipes,
  1048. (R6XX_MAX_BACKENDS -
  1049. r600_count_pipe_bits((cc_rb_backend_disable &
  1050. R6XX_MAX_BACKENDS_MASK) >> 16)),
  1051. (cc_rb_backend_disable >> 16));
  1052. tiling_config |= BACKEND_MAP(backend_map);
  1053. WREG32(GB_TILING_CONFIG, tiling_config);
  1054. WREG32(DCP_TILING_CONFIG, tiling_config & 0xffff);
  1055. WREG32(HDP_TILING_CONFIG, tiling_config & 0xffff);
  1056. /* Setup pipes */
  1057. WREG32(CC_RB_BACKEND_DISABLE, cc_rb_backend_disable);
  1058. WREG32(CC_GC_SHADER_PIPE_CONFIG, cc_gc_shader_pipe_config);
  1059. WREG32(GC_USER_SHADER_PIPE_CONFIG, cc_gc_shader_pipe_config);
  1060. tmp = R6XX_MAX_PIPES - r600_count_pipe_bits((cc_gc_shader_pipe_config & INACTIVE_QD_PIPES_MASK) >> 8);
  1061. WREG32(VGT_OUT_DEALLOC_CNTL, (tmp * 4) & DEALLOC_DIST_MASK);
  1062. WREG32(VGT_VERTEX_REUSE_BLOCK_CNTL, ((tmp * 4) - 2) & VTX_REUSE_DEPTH_MASK);
  1063. /* Setup some CP states */
  1064. WREG32(CP_QUEUE_THRESHOLDS, (ROQ_IB1_START(0x16) | ROQ_IB2_START(0x2b)));
  1065. WREG32(CP_MEQ_THRESHOLDS, (MEQ_END(0x40) | ROQ_END(0x40)));
  1066. WREG32(TA_CNTL_AUX, (DISABLE_CUBE_ANISO | SYNC_GRADIENT |
  1067. SYNC_WALKER | SYNC_ALIGNER));
  1068. /* Setup various GPU states */
  1069. if (rdev->family == CHIP_RV670)
  1070. WREG32(ARB_GDEC_RD_CNTL, 0x00000021);
  1071. tmp = RREG32(SX_DEBUG_1);
  1072. tmp |= SMX_EVENT_RELEASE;
  1073. if ((rdev->family > CHIP_R600))
  1074. tmp |= ENABLE_NEW_SMX_ADDRESS;
  1075. WREG32(SX_DEBUG_1, tmp);
  1076. if (((rdev->family) == CHIP_R600) ||
  1077. ((rdev->family) == CHIP_RV630) ||
  1078. ((rdev->family) == CHIP_RV610) ||
  1079. ((rdev->family) == CHIP_RV620) ||
  1080. ((rdev->family) == CHIP_RS780) ||
  1081. ((rdev->family) == CHIP_RS880)) {
  1082. WREG32(DB_DEBUG, PREZ_MUST_WAIT_FOR_POSTZ_DONE);
  1083. } else {
  1084. WREG32(DB_DEBUG, 0);
  1085. }
  1086. WREG32(DB_WATERMARKS, (DEPTH_FREE(4) | DEPTH_CACHELINE_FREE(16) |
  1087. DEPTH_FLUSH(16) | DEPTH_PENDING_FREE(4)));
  1088. WREG32(PA_SC_MULTI_CHIP_CNTL, 0);
  1089. WREG32(VGT_NUM_INSTANCES, 0);
  1090. WREG32(SPI_CONFIG_CNTL, GPR_WRITE_PRIORITY(0));
  1091. WREG32(SPI_CONFIG_CNTL_1, VTX_DONE_DELAY(0));
  1092. tmp = RREG32(SQ_MS_FIFO_SIZES);
  1093. if (((rdev->family) == CHIP_RV610) ||
  1094. ((rdev->family) == CHIP_RV620) ||
  1095. ((rdev->family) == CHIP_RS780) ||
  1096. ((rdev->family) == CHIP_RS880)) {
  1097. tmp = (CACHE_FIFO_SIZE(0xa) |
  1098. FETCH_FIFO_HIWATER(0xa) |
  1099. DONE_FIFO_HIWATER(0xe0) |
  1100. ALU_UPDATE_FIFO_HIWATER(0x8));
  1101. } else if (((rdev->family) == CHIP_R600) ||
  1102. ((rdev->family) == CHIP_RV630)) {
  1103. tmp &= ~DONE_FIFO_HIWATER(0xff);
  1104. tmp |= DONE_FIFO_HIWATER(0x4);
  1105. }
  1106. WREG32(SQ_MS_FIFO_SIZES, tmp);
  1107. /* SQ_CONFIG, SQ_GPR_RESOURCE_MGMT, SQ_THREAD_RESOURCE_MGMT, SQ_STACK_RESOURCE_MGMT
  1108. * should be adjusted as needed by the 2D/3D drivers. This just sets default values
  1109. */
  1110. sq_config = RREG32(SQ_CONFIG);
  1111. sq_config &= ~(PS_PRIO(3) |
  1112. VS_PRIO(3) |
  1113. GS_PRIO(3) |
  1114. ES_PRIO(3));
  1115. sq_config |= (DX9_CONSTS |
  1116. VC_ENABLE |
  1117. PS_PRIO(0) |
  1118. VS_PRIO(1) |
  1119. GS_PRIO(2) |
  1120. ES_PRIO(3));
  1121. if ((rdev->family) == CHIP_R600) {
  1122. sq_gpr_resource_mgmt_1 = (NUM_PS_GPRS(124) |
  1123. NUM_VS_GPRS(124) |
  1124. NUM_CLAUSE_TEMP_GPRS(4));
  1125. sq_gpr_resource_mgmt_2 = (NUM_GS_GPRS(0) |
  1126. NUM_ES_GPRS(0));
  1127. sq_thread_resource_mgmt = (NUM_PS_THREADS(136) |
  1128. NUM_VS_THREADS(48) |
  1129. NUM_GS_THREADS(4) |
  1130. NUM_ES_THREADS(4));
  1131. sq_stack_resource_mgmt_1 = (NUM_PS_STACK_ENTRIES(128) |
  1132. NUM_VS_STACK_ENTRIES(128));
  1133. sq_stack_resource_mgmt_2 = (NUM_GS_STACK_ENTRIES(0) |
  1134. NUM_ES_STACK_ENTRIES(0));
  1135. } else if (((rdev->family) == CHIP_RV610) ||
  1136. ((rdev->family) == CHIP_RV620) ||
  1137. ((rdev->family) == CHIP_RS780) ||
  1138. ((rdev->family) == CHIP_RS880)) {
  1139. /* no vertex cache */
  1140. sq_config &= ~VC_ENABLE;
  1141. sq_gpr_resource_mgmt_1 = (NUM_PS_GPRS(44) |
  1142. NUM_VS_GPRS(44) |
  1143. NUM_CLAUSE_TEMP_GPRS(2));
  1144. sq_gpr_resource_mgmt_2 = (NUM_GS_GPRS(17) |
  1145. NUM_ES_GPRS(17));
  1146. sq_thread_resource_mgmt = (NUM_PS_THREADS(79) |
  1147. NUM_VS_THREADS(78) |
  1148. NUM_GS_THREADS(4) |
  1149. NUM_ES_THREADS(31));
  1150. sq_stack_resource_mgmt_1 = (NUM_PS_STACK_ENTRIES(40) |
  1151. NUM_VS_STACK_ENTRIES(40));
  1152. sq_stack_resource_mgmt_2 = (NUM_GS_STACK_ENTRIES(32) |
  1153. NUM_ES_STACK_ENTRIES(16));
  1154. } else if (((rdev->family) == CHIP_RV630) ||
  1155. ((rdev->family) == CHIP_RV635)) {
  1156. sq_gpr_resource_mgmt_1 = (NUM_PS_GPRS(44) |
  1157. NUM_VS_GPRS(44) |
  1158. NUM_CLAUSE_TEMP_GPRS(2));
  1159. sq_gpr_resource_mgmt_2 = (NUM_GS_GPRS(18) |
  1160. NUM_ES_GPRS(18));
  1161. sq_thread_resource_mgmt = (NUM_PS_THREADS(79) |
  1162. NUM_VS_THREADS(78) |
  1163. NUM_GS_THREADS(4) |
  1164. NUM_ES_THREADS(31));
  1165. sq_stack_resource_mgmt_1 = (NUM_PS_STACK_ENTRIES(40) |
  1166. NUM_VS_STACK_ENTRIES(40));
  1167. sq_stack_resource_mgmt_2 = (NUM_GS_STACK_ENTRIES(32) |
  1168. NUM_ES_STACK_ENTRIES(16));
  1169. } else if ((rdev->family) == CHIP_RV670) {
  1170. sq_gpr_resource_mgmt_1 = (NUM_PS_GPRS(44) |
  1171. NUM_VS_GPRS(44) |
  1172. NUM_CLAUSE_TEMP_GPRS(2));
  1173. sq_gpr_resource_mgmt_2 = (NUM_GS_GPRS(17) |
  1174. NUM_ES_GPRS(17));
  1175. sq_thread_resource_mgmt = (NUM_PS_THREADS(79) |
  1176. NUM_VS_THREADS(78) |
  1177. NUM_GS_THREADS(4) |
  1178. NUM_ES_THREADS(31));
  1179. sq_stack_resource_mgmt_1 = (NUM_PS_STACK_ENTRIES(64) |
  1180. NUM_VS_STACK_ENTRIES(64));
  1181. sq_stack_resource_mgmt_2 = (NUM_GS_STACK_ENTRIES(64) |
  1182. NUM_ES_STACK_ENTRIES(64));
  1183. }
  1184. WREG32(SQ_CONFIG, sq_config);
  1185. WREG32(SQ_GPR_RESOURCE_MGMT_1, sq_gpr_resource_mgmt_1);
  1186. WREG32(SQ_GPR_RESOURCE_MGMT_2, sq_gpr_resource_mgmt_2);
  1187. WREG32(SQ_THREAD_RESOURCE_MGMT, sq_thread_resource_mgmt);
  1188. WREG32(SQ_STACK_RESOURCE_MGMT_1, sq_stack_resource_mgmt_1);
  1189. WREG32(SQ_STACK_RESOURCE_MGMT_2, sq_stack_resource_mgmt_2);
  1190. if (((rdev->family) == CHIP_RV610) ||
  1191. ((rdev->family) == CHIP_RV620) ||
  1192. ((rdev->family) == CHIP_RS780) ||
  1193. ((rdev->family) == CHIP_RS880)) {
  1194. WREG32(VGT_CACHE_INVALIDATION, CACHE_INVALIDATION(TC_ONLY));
  1195. } else {
  1196. WREG32(VGT_CACHE_INVALIDATION, CACHE_INVALIDATION(VC_AND_TC));
  1197. }
  1198. /* More default values. 2D/3D driver should adjust as needed */
  1199. WREG32(PA_SC_AA_SAMPLE_LOCS_2S, (S0_X(0xc) | S0_Y(0x4) |
  1200. S1_X(0x4) | S1_Y(0xc)));
  1201. WREG32(PA_SC_AA_SAMPLE_LOCS_4S, (S0_X(0xe) | S0_Y(0xe) |
  1202. S1_X(0x2) | S1_Y(0x2) |
  1203. S2_X(0xa) | S2_Y(0x6) |
  1204. S3_X(0x6) | S3_Y(0xa)));
  1205. WREG32(PA_SC_AA_SAMPLE_LOCS_8S_WD0, (S0_X(0xe) | S0_Y(0xb) |
  1206. S1_X(0x4) | S1_Y(0xc) |
  1207. S2_X(0x1) | S2_Y(0x6) |
  1208. S3_X(0xa) | S3_Y(0xe)));
  1209. WREG32(PA_SC_AA_SAMPLE_LOCS_8S_WD1, (S4_X(0x6) | S4_Y(0x1) |
  1210. S5_X(0x0) | S5_Y(0x0) |
  1211. S6_X(0xb) | S6_Y(0x4) |
  1212. S7_X(0x7) | S7_Y(0x8)));
  1213. WREG32(VGT_STRMOUT_EN, 0);
  1214. tmp = rdev->config.r600.max_pipes * 16;
  1215. switch (rdev->family) {
  1216. case CHIP_RV610:
  1217. case CHIP_RV620:
  1218. case CHIP_RS780:
  1219. case CHIP_RS880:
  1220. tmp += 32;
  1221. break;
  1222. case CHIP_RV670:
  1223. tmp += 128;
  1224. break;
  1225. default:
  1226. break;
  1227. }
  1228. if (tmp > 256) {
  1229. tmp = 256;
  1230. }
  1231. WREG32(VGT_ES_PER_GS, 128);
  1232. WREG32(VGT_GS_PER_ES, tmp);
  1233. WREG32(VGT_GS_PER_VS, 2);
  1234. WREG32(VGT_GS_VERTEX_REUSE, 16);
  1235. /* more default values. 2D/3D driver should adjust as needed */
  1236. WREG32(PA_SC_LINE_STIPPLE_STATE, 0);
  1237. WREG32(VGT_STRMOUT_EN, 0);
  1238. WREG32(SX_MISC, 0);
  1239. WREG32(PA_SC_MODE_CNTL, 0);
  1240. WREG32(PA_SC_AA_CONFIG, 0);
  1241. WREG32(PA_SC_LINE_STIPPLE, 0);
  1242. WREG32(SPI_INPUT_Z, 0);
  1243. WREG32(SPI_PS_IN_CONTROL_0, NUM_INTERP(2));
  1244. WREG32(CB_COLOR7_FRAG, 0);
  1245. /* Clear render buffer base addresses */
  1246. WREG32(CB_COLOR0_BASE, 0);
  1247. WREG32(CB_COLOR1_BASE, 0);
  1248. WREG32(CB_COLOR2_BASE, 0);
  1249. WREG32(CB_COLOR3_BASE, 0);
  1250. WREG32(CB_COLOR4_BASE, 0);
  1251. WREG32(CB_COLOR5_BASE, 0);
  1252. WREG32(CB_COLOR6_BASE, 0);
  1253. WREG32(CB_COLOR7_BASE, 0);
  1254. WREG32(CB_COLOR7_FRAG, 0);
  1255. switch (rdev->family) {
  1256. case CHIP_RV610:
  1257. case CHIP_RV620:
  1258. case CHIP_RS780:
  1259. case CHIP_RS880:
  1260. tmp = TC_L2_SIZE(8);
  1261. break;
  1262. case CHIP_RV630:
  1263. case CHIP_RV635:
  1264. tmp = TC_L2_SIZE(4);
  1265. break;
  1266. case CHIP_R600:
  1267. tmp = TC_L2_SIZE(0) | L2_DISABLE_LATE_HIT;
  1268. break;
  1269. default:
  1270. tmp = TC_L2_SIZE(0);
  1271. break;
  1272. }
  1273. WREG32(TC_CNTL, tmp);
  1274. tmp = RREG32(HDP_HOST_PATH_CNTL);
  1275. WREG32(HDP_HOST_PATH_CNTL, tmp);
  1276. tmp = RREG32(ARB_POP);
  1277. tmp |= ENABLE_TC128;
  1278. WREG32(ARB_POP, tmp);
  1279. WREG32(PA_SC_MULTI_CHIP_CNTL, 0);
  1280. WREG32(PA_CL_ENHANCE, (CLIP_VTX_REORDER_ENA |
  1281. NUM_CLIP_SEQ(3)));
  1282. WREG32(PA_SC_ENHANCE, FORCE_EOV_MAX_CLK_CNT(4095));
  1283. }
  1284. /*
  1285. * Indirect registers accessor
  1286. */
  1287. u32 r600_pciep_rreg(struct radeon_device *rdev, u32 reg)
  1288. {
  1289. u32 r;
  1290. WREG32(PCIE_PORT_INDEX, ((reg) & 0xff));
  1291. (void)RREG32(PCIE_PORT_INDEX);
  1292. r = RREG32(PCIE_PORT_DATA);
  1293. return r;
  1294. }
  1295. void r600_pciep_wreg(struct radeon_device *rdev, u32 reg, u32 v)
  1296. {
  1297. WREG32(PCIE_PORT_INDEX, ((reg) & 0xff));
  1298. (void)RREG32(PCIE_PORT_INDEX);
  1299. WREG32(PCIE_PORT_DATA, (v));
  1300. (void)RREG32(PCIE_PORT_DATA);
  1301. }
  1302. /*
  1303. * CP & Ring
  1304. */
  1305. void r600_cp_stop(struct radeon_device *rdev)
  1306. {
  1307. WREG32(R_0086D8_CP_ME_CNTL, S_0086D8_CP_ME_HALT(1));
  1308. }
  1309. int r600_init_microcode(struct radeon_device *rdev)
  1310. {
  1311. struct platform_device *pdev;
  1312. const char *chip_name;
  1313. const char *rlc_chip_name;
  1314. size_t pfp_req_size, me_req_size, rlc_req_size;
  1315. char fw_name[30];
  1316. int err;
  1317. DRM_DEBUG("\n");
  1318. pdev = platform_device_register_simple("radeon_cp", 0, NULL, 0);
  1319. err = IS_ERR(pdev);
  1320. if (err) {
  1321. printk(KERN_ERR "radeon_cp: Failed to register firmware\n");
  1322. return -EINVAL;
  1323. }
  1324. switch (rdev->family) {
  1325. case CHIP_R600:
  1326. chip_name = "R600";
  1327. rlc_chip_name = "R600";
  1328. break;
  1329. case CHIP_RV610:
  1330. chip_name = "RV610";
  1331. rlc_chip_name = "R600";
  1332. break;
  1333. case CHIP_RV630:
  1334. chip_name = "RV630";
  1335. rlc_chip_name = "R600";
  1336. break;
  1337. case CHIP_RV620:
  1338. chip_name = "RV620";
  1339. rlc_chip_name = "R600";
  1340. break;
  1341. case CHIP_RV635:
  1342. chip_name = "RV635";
  1343. rlc_chip_name = "R600";
  1344. break;
  1345. case CHIP_RV670:
  1346. chip_name = "RV670";
  1347. rlc_chip_name = "R600";
  1348. break;
  1349. case CHIP_RS780:
  1350. case CHIP_RS880:
  1351. chip_name = "RS780";
  1352. rlc_chip_name = "R600";
  1353. break;
  1354. case CHIP_RV770:
  1355. chip_name = "RV770";
  1356. rlc_chip_name = "R700";
  1357. break;
  1358. case CHIP_RV730:
  1359. case CHIP_RV740:
  1360. chip_name = "RV730";
  1361. rlc_chip_name = "R700";
  1362. break;
  1363. case CHIP_RV710:
  1364. chip_name = "RV710";
  1365. rlc_chip_name = "R700";
  1366. break;
  1367. case CHIP_CEDAR:
  1368. chip_name = "CEDAR";
  1369. rlc_chip_name = "";
  1370. break;
  1371. case CHIP_REDWOOD:
  1372. chip_name = "REDWOOD";
  1373. rlc_chip_name = "";
  1374. break;
  1375. case CHIP_JUNIPER:
  1376. chip_name = "JUNIPER";
  1377. rlc_chip_name = "";
  1378. break;
  1379. case CHIP_CYPRESS:
  1380. case CHIP_HEMLOCK:
  1381. chip_name = "CYPRESS";
  1382. rlc_chip_name = "";
  1383. break;
  1384. default: BUG();
  1385. }
  1386. if (rdev->family >= CHIP_CEDAR) {
  1387. pfp_req_size = EVERGREEN_PFP_UCODE_SIZE * 4;
  1388. me_req_size = EVERGREEN_PM4_UCODE_SIZE * 4;
  1389. rlc_req_size = 0;
  1390. } else if (rdev->family >= CHIP_RV770) {
  1391. pfp_req_size = R700_PFP_UCODE_SIZE * 4;
  1392. me_req_size = R700_PM4_UCODE_SIZE * 4;
  1393. rlc_req_size = R700_RLC_UCODE_SIZE * 4;
  1394. } else {
  1395. pfp_req_size = PFP_UCODE_SIZE * 4;
  1396. me_req_size = PM4_UCODE_SIZE * 12;
  1397. rlc_req_size = RLC_UCODE_SIZE * 4;
  1398. }
  1399. DRM_INFO("Loading %s Microcode\n", chip_name);
  1400. snprintf(fw_name, sizeof(fw_name), "radeon/%s_pfp.bin", chip_name);
  1401. err = request_firmware(&rdev->pfp_fw, fw_name, &pdev->dev);
  1402. if (err)
  1403. goto out;
  1404. if (rdev->pfp_fw->size != pfp_req_size) {
  1405. printk(KERN_ERR
  1406. "r600_cp: Bogus length %zu in firmware \"%s\"\n",
  1407. rdev->pfp_fw->size, fw_name);
  1408. err = -EINVAL;
  1409. goto out;
  1410. }
  1411. snprintf(fw_name, sizeof(fw_name), "radeon/%s_me.bin", chip_name);
  1412. err = request_firmware(&rdev->me_fw, fw_name, &pdev->dev);
  1413. if (err)
  1414. goto out;
  1415. if (rdev->me_fw->size != me_req_size) {
  1416. printk(KERN_ERR
  1417. "r600_cp: Bogus length %zu in firmware \"%s\"\n",
  1418. rdev->me_fw->size, fw_name);
  1419. err = -EINVAL;
  1420. }
  1421. /* XXX until evergreen interrupts are supported */
  1422. if (rdev->family < CHIP_CEDAR) {
  1423. snprintf(fw_name, sizeof(fw_name), "radeon/%s_rlc.bin", rlc_chip_name);
  1424. err = request_firmware(&rdev->rlc_fw, fw_name, &pdev->dev);
  1425. if (err)
  1426. goto out;
  1427. if (rdev->rlc_fw->size != rlc_req_size) {
  1428. printk(KERN_ERR
  1429. "r600_rlc: Bogus length %zu in firmware \"%s\"\n",
  1430. rdev->rlc_fw->size, fw_name);
  1431. err = -EINVAL;
  1432. }
  1433. }
  1434. out:
  1435. platform_device_unregister(pdev);
  1436. if (err) {
  1437. if (err != -EINVAL)
  1438. printk(KERN_ERR
  1439. "r600_cp: Failed to load firmware \"%s\"\n",
  1440. fw_name);
  1441. release_firmware(rdev->pfp_fw);
  1442. rdev->pfp_fw = NULL;
  1443. release_firmware(rdev->me_fw);
  1444. rdev->me_fw = NULL;
  1445. release_firmware(rdev->rlc_fw);
  1446. rdev->rlc_fw = NULL;
  1447. }
  1448. return err;
  1449. }
  1450. static int r600_cp_load_microcode(struct radeon_device *rdev)
  1451. {
  1452. const __be32 *fw_data;
  1453. int i;
  1454. if (!rdev->me_fw || !rdev->pfp_fw)
  1455. return -EINVAL;
  1456. r600_cp_stop(rdev);
  1457. WREG32(CP_RB_CNTL, RB_NO_UPDATE | RB_BLKSZ(15) | RB_BUFSZ(3));
  1458. /* Reset cp */
  1459. WREG32(GRBM_SOFT_RESET, SOFT_RESET_CP);
  1460. RREG32(GRBM_SOFT_RESET);
  1461. mdelay(15);
  1462. WREG32(GRBM_SOFT_RESET, 0);
  1463. WREG32(CP_ME_RAM_WADDR, 0);
  1464. fw_data = (const __be32 *)rdev->me_fw->data;
  1465. WREG32(CP_ME_RAM_WADDR, 0);
  1466. for (i = 0; i < PM4_UCODE_SIZE * 3; i++)
  1467. WREG32(CP_ME_RAM_DATA,
  1468. be32_to_cpup(fw_data++));
  1469. fw_data = (const __be32 *)rdev->pfp_fw->data;
  1470. WREG32(CP_PFP_UCODE_ADDR, 0);
  1471. for (i = 0; i < PFP_UCODE_SIZE; i++)
  1472. WREG32(CP_PFP_UCODE_DATA,
  1473. be32_to_cpup(fw_data++));
  1474. WREG32(CP_PFP_UCODE_ADDR, 0);
  1475. WREG32(CP_ME_RAM_WADDR, 0);
  1476. WREG32(CP_ME_RAM_RADDR, 0);
  1477. return 0;
  1478. }
  1479. int r600_cp_start(struct radeon_device *rdev)
  1480. {
  1481. int r;
  1482. uint32_t cp_me;
  1483. r = radeon_ring_lock(rdev, 7);
  1484. if (r) {
  1485. DRM_ERROR("radeon: cp failed to lock ring (%d).\n", r);
  1486. return r;
  1487. }
  1488. radeon_ring_write(rdev, PACKET3(PACKET3_ME_INITIALIZE, 5));
  1489. radeon_ring_write(rdev, 0x1);
  1490. if (rdev->family >= CHIP_CEDAR) {
  1491. radeon_ring_write(rdev, 0x0);
  1492. radeon_ring_write(rdev, rdev->config.evergreen.max_hw_contexts - 1);
  1493. } else if (rdev->family >= CHIP_RV770) {
  1494. radeon_ring_write(rdev, 0x0);
  1495. radeon_ring_write(rdev, rdev->config.rv770.max_hw_contexts - 1);
  1496. } else {
  1497. radeon_ring_write(rdev, 0x3);
  1498. radeon_ring_write(rdev, rdev->config.r600.max_hw_contexts - 1);
  1499. }
  1500. radeon_ring_write(rdev, PACKET3_ME_INITIALIZE_DEVICE_ID(1));
  1501. radeon_ring_write(rdev, 0);
  1502. radeon_ring_write(rdev, 0);
  1503. radeon_ring_unlock_commit(rdev);
  1504. cp_me = 0xff;
  1505. WREG32(R_0086D8_CP_ME_CNTL, cp_me);
  1506. return 0;
  1507. }
  1508. int r600_cp_resume(struct radeon_device *rdev)
  1509. {
  1510. u32 tmp;
  1511. u32 rb_bufsz;
  1512. int r;
  1513. /* Reset cp */
  1514. WREG32(GRBM_SOFT_RESET, SOFT_RESET_CP);
  1515. RREG32(GRBM_SOFT_RESET);
  1516. mdelay(15);
  1517. WREG32(GRBM_SOFT_RESET, 0);
  1518. /* Set ring buffer size */
  1519. rb_bufsz = drm_order(rdev->cp.ring_size / 8);
  1520. tmp = RB_NO_UPDATE | (drm_order(RADEON_GPU_PAGE_SIZE/8) << 8) | rb_bufsz;
  1521. #ifdef __BIG_ENDIAN
  1522. tmp |= BUF_SWAP_32BIT;
  1523. #endif
  1524. WREG32(CP_RB_CNTL, tmp);
  1525. WREG32(CP_SEM_WAIT_TIMER, 0x4);
  1526. /* Set the write pointer delay */
  1527. WREG32(CP_RB_WPTR_DELAY, 0);
  1528. /* Initialize the ring buffer's read and write pointers */
  1529. WREG32(CP_RB_CNTL, tmp | RB_RPTR_WR_ENA);
  1530. WREG32(CP_RB_RPTR_WR, 0);
  1531. WREG32(CP_RB_WPTR, 0);
  1532. WREG32(CP_RB_RPTR_ADDR, rdev->cp.gpu_addr & 0xFFFFFFFF);
  1533. WREG32(CP_RB_RPTR_ADDR_HI, upper_32_bits(rdev->cp.gpu_addr));
  1534. mdelay(1);
  1535. WREG32(CP_RB_CNTL, tmp);
  1536. WREG32(CP_RB_BASE, rdev->cp.gpu_addr >> 8);
  1537. WREG32(CP_DEBUG, (1 << 27) | (1 << 28));
  1538. rdev->cp.rptr = RREG32(CP_RB_RPTR);
  1539. rdev->cp.wptr = RREG32(CP_RB_WPTR);
  1540. r600_cp_start(rdev);
  1541. rdev->cp.ready = true;
  1542. r = radeon_ring_test(rdev);
  1543. if (r) {
  1544. rdev->cp.ready = false;
  1545. return r;
  1546. }
  1547. return 0;
  1548. }
  1549. void r600_cp_commit(struct radeon_device *rdev)
  1550. {
  1551. WREG32(CP_RB_WPTR, rdev->cp.wptr);
  1552. (void)RREG32(CP_RB_WPTR);
  1553. }
  1554. void r600_ring_init(struct radeon_device *rdev, unsigned ring_size)
  1555. {
  1556. u32 rb_bufsz;
  1557. /* Align ring size */
  1558. rb_bufsz = drm_order(ring_size / 8);
  1559. ring_size = (1 << (rb_bufsz + 1)) * 4;
  1560. rdev->cp.ring_size = ring_size;
  1561. rdev->cp.align_mask = 16 - 1;
  1562. }
  1563. void r600_cp_fini(struct radeon_device *rdev)
  1564. {
  1565. r600_cp_stop(rdev);
  1566. radeon_ring_fini(rdev);
  1567. }
  1568. /*
  1569. * GPU scratch registers helpers function.
  1570. */
  1571. void r600_scratch_init(struct radeon_device *rdev)
  1572. {
  1573. int i;
  1574. rdev->scratch.num_reg = 7;
  1575. for (i = 0; i < rdev->scratch.num_reg; i++) {
  1576. rdev->scratch.free[i] = true;
  1577. rdev->scratch.reg[i] = SCRATCH_REG0 + (i * 4);
  1578. }
  1579. }
  1580. int r600_ring_test(struct radeon_device *rdev)
  1581. {
  1582. uint32_t scratch;
  1583. uint32_t tmp = 0;
  1584. unsigned i;
  1585. int r;
  1586. r = radeon_scratch_get(rdev, &scratch);
  1587. if (r) {
  1588. DRM_ERROR("radeon: cp failed to get scratch reg (%d).\n", r);
  1589. return r;
  1590. }
  1591. WREG32(scratch, 0xCAFEDEAD);
  1592. r = radeon_ring_lock(rdev, 3);
  1593. if (r) {
  1594. DRM_ERROR("radeon: cp failed to lock ring (%d).\n", r);
  1595. radeon_scratch_free(rdev, scratch);
  1596. return r;
  1597. }
  1598. radeon_ring_write(rdev, PACKET3(PACKET3_SET_CONFIG_REG, 1));
  1599. radeon_ring_write(rdev, ((scratch - PACKET3_SET_CONFIG_REG_OFFSET) >> 2));
  1600. radeon_ring_write(rdev, 0xDEADBEEF);
  1601. radeon_ring_unlock_commit(rdev);
  1602. for (i = 0; i < rdev->usec_timeout; i++) {
  1603. tmp = RREG32(scratch);
  1604. if (tmp == 0xDEADBEEF)
  1605. break;
  1606. DRM_UDELAY(1);
  1607. }
  1608. if (i < rdev->usec_timeout) {
  1609. DRM_INFO("ring test succeeded in %d usecs\n", i);
  1610. } else {
  1611. DRM_ERROR("radeon: ring test failed (scratch(0x%04X)=0x%08X)\n",
  1612. scratch, tmp);
  1613. r = -EINVAL;
  1614. }
  1615. radeon_scratch_free(rdev, scratch);
  1616. return r;
  1617. }
  1618. void r600_wb_disable(struct radeon_device *rdev)
  1619. {
  1620. int r;
  1621. WREG32(SCRATCH_UMSK, 0);
  1622. if (rdev->wb.wb_obj) {
  1623. r = radeon_bo_reserve(rdev->wb.wb_obj, false);
  1624. if (unlikely(r != 0))
  1625. return;
  1626. radeon_bo_kunmap(rdev->wb.wb_obj);
  1627. radeon_bo_unpin(rdev->wb.wb_obj);
  1628. radeon_bo_unreserve(rdev->wb.wb_obj);
  1629. }
  1630. }
  1631. void r600_wb_fini(struct radeon_device *rdev)
  1632. {
  1633. r600_wb_disable(rdev);
  1634. if (rdev->wb.wb_obj) {
  1635. radeon_bo_unref(&rdev->wb.wb_obj);
  1636. rdev->wb.wb = NULL;
  1637. rdev->wb.wb_obj = NULL;
  1638. }
  1639. }
  1640. int r600_wb_enable(struct radeon_device *rdev)
  1641. {
  1642. int r;
  1643. if (rdev->wb.wb_obj == NULL) {
  1644. r = radeon_bo_create(rdev, NULL, RADEON_GPU_PAGE_SIZE, true,
  1645. RADEON_GEM_DOMAIN_GTT, &rdev->wb.wb_obj);
  1646. if (r) {
  1647. dev_warn(rdev->dev, "(%d) create WB bo failed\n", r);
  1648. return r;
  1649. }
  1650. r = radeon_bo_reserve(rdev->wb.wb_obj, false);
  1651. if (unlikely(r != 0)) {
  1652. r600_wb_fini(rdev);
  1653. return r;
  1654. }
  1655. r = radeon_bo_pin(rdev->wb.wb_obj, RADEON_GEM_DOMAIN_GTT,
  1656. &rdev->wb.gpu_addr);
  1657. if (r) {
  1658. radeon_bo_unreserve(rdev->wb.wb_obj);
  1659. dev_warn(rdev->dev, "(%d) pin WB bo failed\n", r);
  1660. r600_wb_fini(rdev);
  1661. return r;
  1662. }
  1663. r = radeon_bo_kmap(rdev->wb.wb_obj, (void **)&rdev->wb.wb);
  1664. radeon_bo_unreserve(rdev->wb.wb_obj);
  1665. if (r) {
  1666. dev_warn(rdev->dev, "(%d) map WB bo failed\n", r);
  1667. r600_wb_fini(rdev);
  1668. return r;
  1669. }
  1670. }
  1671. WREG32(SCRATCH_ADDR, (rdev->wb.gpu_addr >> 8) & 0xFFFFFFFF);
  1672. WREG32(CP_RB_RPTR_ADDR, (rdev->wb.gpu_addr + 1024) & 0xFFFFFFFC);
  1673. WREG32(CP_RB_RPTR_ADDR_HI, upper_32_bits(rdev->wb.gpu_addr + 1024) & 0xFF);
  1674. WREG32(SCRATCH_UMSK, 0xff);
  1675. return 0;
  1676. }
  1677. void r600_fence_ring_emit(struct radeon_device *rdev,
  1678. struct radeon_fence *fence)
  1679. {
  1680. /* Also consider EVENT_WRITE_EOP. it handles the interrupts + timestamps + events */
  1681. radeon_ring_write(rdev, PACKET3(PACKET3_EVENT_WRITE, 0));
  1682. radeon_ring_write(rdev, CACHE_FLUSH_AND_INV_EVENT);
  1683. /* wait for 3D idle clean */
  1684. radeon_ring_write(rdev, PACKET3(PACKET3_SET_CONFIG_REG, 1));
  1685. radeon_ring_write(rdev, (WAIT_UNTIL - PACKET3_SET_CONFIG_REG_OFFSET) >> 2);
  1686. radeon_ring_write(rdev, WAIT_3D_IDLE_bit | WAIT_3D_IDLECLEAN_bit);
  1687. /* Emit fence sequence & fire IRQ */
  1688. radeon_ring_write(rdev, PACKET3(PACKET3_SET_CONFIG_REG, 1));
  1689. radeon_ring_write(rdev, ((rdev->fence_drv.scratch_reg - PACKET3_SET_CONFIG_REG_OFFSET) >> 2));
  1690. radeon_ring_write(rdev, fence->seq);
  1691. /* CP_INTERRUPT packet 3 no longer exists, use packet 0 */
  1692. radeon_ring_write(rdev, PACKET0(CP_INT_STATUS, 0));
  1693. radeon_ring_write(rdev, RB_INT_STAT);
  1694. }
  1695. int r600_copy_blit(struct radeon_device *rdev,
  1696. uint64_t src_offset, uint64_t dst_offset,
  1697. unsigned num_pages, struct radeon_fence *fence)
  1698. {
  1699. int r;
  1700. mutex_lock(&rdev->r600_blit.mutex);
  1701. rdev->r600_blit.vb_ib = NULL;
  1702. r = r600_blit_prepare_copy(rdev, num_pages * RADEON_GPU_PAGE_SIZE);
  1703. if (r) {
  1704. if (rdev->r600_blit.vb_ib)
  1705. radeon_ib_free(rdev, &rdev->r600_blit.vb_ib);
  1706. mutex_unlock(&rdev->r600_blit.mutex);
  1707. return r;
  1708. }
  1709. r600_kms_blit_copy(rdev, src_offset, dst_offset, num_pages * RADEON_GPU_PAGE_SIZE);
  1710. r600_blit_done_copy(rdev, fence);
  1711. mutex_unlock(&rdev->r600_blit.mutex);
  1712. return 0;
  1713. }
  1714. int r600_set_surface_reg(struct radeon_device *rdev, int reg,
  1715. uint32_t tiling_flags, uint32_t pitch,
  1716. uint32_t offset, uint32_t obj_size)
  1717. {
  1718. /* FIXME: implement */
  1719. return 0;
  1720. }
  1721. void r600_clear_surface_reg(struct radeon_device *rdev, int reg)
  1722. {
  1723. /* FIXME: implement */
  1724. }
  1725. bool r600_card_posted(struct radeon_device *rdev)
  1726. {
  1727. uint32_t reg;
  1728. /* first check CRTCs */
  1729. reg = RREG32(D1CRTC_CONTROL) |
  1730. RREG32(D2CRTC_CONTROL);
  1731. if (reg & CRTC_EN)
  1732. return true;
  1733. /* then check MEM_SIZE, in case the crtcs are off */
  1734. if (RREG32(CONFIG_MEMSIZE))
  1735. return true;
  1736. return false;
  1737. }
  1738. int r600_startup(struct radeon_device *rdev)
  1739. {
  1740. int r;
  1741. if (!rdev->me_fw || !rdev->pfp_fw || !rdev->rlc_fw) {
  1742. r = r600_init_microcode(rdev);
  1743. if (r) {
  1744. DRM_ERROR("Failed to load firmware!\n");
  1745. return r;
  1746. }
  1747. }
  1748. r600_mc_program(rdev);
  1749. if (rdev->flags & RADEON_IS_AGP) {
  1750. r600_agp_enable(rdev);
  1751. } else {
  1752. r = r600_pcie_gart_enable(rdev);
  1753. if (r)
  1754. return r;
  1755. }
  1756. r600_gpu_init(rdev);
  1757. r = r600_blit_init(rdev);
  1758. if (r) {
  1759. r600_blit_fini(rdev);
  1760. rdev->asic->copy = NULL;
  1761. dev_warn(rdev->dev, "failed blitter (%d) falling back to memcpy\n", r);
  1762. }
  1763. /* pin copy shader into vram */
  1764. if (rdev->r600_blit.shader_obj) {
  1765. r = radeon_bo_reserve(rdev->r600_blit.shader_obj, false);
  1766. if (unlikely(r != 0))
  1767. return r;
  1768. r = radeon_bo_pin(rdev->r600_blit.shader_obj, RADEON_GEM_DOMAIN_VRAM,
  1769. &rdev->r600_blit.shader_gpu_addr);
  1770. radeon_bo_unreserve(rdev->r600_blit.shader_obj);
  1771. if (r) {
  1772. dev_err(rdev->dev, "(%d) pin blit object failed\n", r);
  1773. return r;
  1774. }
  1775. }
  1776. /* Enable IRQ */
  1777. r = r600_irq_init(rdev);
  1778. if (r) {
  1779. DRM_ERROR("radeon: IH init failed (%d).\n", r);
  1780. radeon_irq_kms_fini(rdev);
  1781. return r;
  1782. }
  1783. r600_irq_set(rdev);
  1784. r = radeon_ring_init(rdev, rdev->cp.ring_size);
  1785. if (r)
  1786. return r;
  1787. r = r600_cp_load_microcode(rdev);
  1788. if (r)
  1789. return r;
  1790. r = r600_cp_resume(rdev);
  1791. if (r)
  1792. return r;
  1793. /* write back buffer are not vital so don't worry about failure */
  1794. r600_wb_enable(rdev);
  1795. return 0;
  1796. }
  1797. void r600_vga_set_state(struct radeon_device *rdev, bool state)
  1798. {
  1799. uint32_t temp;
  1800. temp = RREG32(CONFIG_CNTL);
  1801. if (state == false) {
  1802. temp &= ~(1<<0);
  1803. temp |= (1<<1);
  1804. } else {
  1805. temp &= ~(1<<1);
  1806. }
  1807. WREG32(CONFIG_CNTL, temp);
  1808. }
  1809. int r600_resume(struct radeon_device *rdev)
  1810. {
  1811. int r;
  1812. /* Do not reset GPU before posting, on r600 hw unlike on r500 hw,
  1813. * posting will perform necessary task to bring back GPU into good
  1814. * shape.
  1815. */
  1816. /* post card */
  1817. atom_asic_init(rdev->mode_info.atom_context);
  1818. /* Initialize clocks */
  1819. r = radeon_clocks_init(rdev);
  1820. if (r) {
  1821. return r;
  1822. }
  1823. r = r600_startup(rdev);
  1824. if (r) {
  1825. DRM_ERROR("r600 startup failed on resume\n");
  1826. return r;
  1827. }
  1828. r = r600_ib_test(rdev);
  1829. if (r) {
  1830. DRM_ERROR("radeon: failled testing IB (%d).\n", r);
  1831. return r;
  1832. }
  1833. r = r600_audio_init(rdev);
  1834. if (r) {
  1835. DRM_ERROR("radeon: audio resume failed\n");
  1836. return r;
  1837. }
  1838. return r;
  1839. }
  1840. int r600_suspend(struct radeon_device *rdev)
  1841. {
  1842. int r;
  1843. r600_audio_fini(rdev);
  1844. /* FIXME: we should wait for ring to be empty */
  1845. r600_cp_stop(rdev);
  1846. rdev->cp.ready = false;
  1847. r600_irq_suspend(rdev);
  1848. r600_wb_disable(rdev);
  1849. r600_pcie_gart_disable(rdev);
  1850. /* unpin shaders bo */
  1851. if (rdev->r600_blit.shader_obj) {
  1852. r = radeon_bo_reserve(rdev->r600_blit.shader_obj, false);
  1853. if (!r) {
  1854. radeon_bo_unpin(rdev->r600_blit.shader_obj);
  1855. radeon_bo_unreserve(rdev->r600_blit.shader_obj);
  1856. }
  1857. }
  1858. return 0;
  1859. }
  1860. /* Plan is to move initialization in that function and use
  1861. * helper function so that radeon_device_init pretty much
  1862. * do nothing more than calling asic specific function. This
  1863. * should also allow to remove a bunch of callback function
  1864. * like vram_info.
  1865. */
  1866. int r600_init(struct radeon_device *rdev)
  1867. {
  1868. int r;
  1869. r = radeon_dummy_page_init(rdev);
  1870. if (r)
  1871. return r;
  1872. if (r600_debugfs_mc_info_init(rdev)) {
  1873. DRM_ERROR("Failed to register debugfs file for mc !\n");
  1874. }
  1875. /* This don't do much */
  1876. r = radeon_gem_init(rdev);
  1877. if (r)
  1878. return r;
  1879. /* Read BIOS */
  1880. if (!radeon_get_bios(rdev)) {
  1881. if (ASIC_IS_AVIVO(rdev))
  1882. return -EINVAL;
  1883. }
  1884. /* Must be an ATOMBIOS */
  1885. if (!rdev->is_atom_bios) {
  1886. dev_err(rdev->dev, "Expecting atombios for R600 GPU\n");
  1887. return -EINVAL;
  1888. }
  1889. r = radeon_atombios_init(rdev);
  1890. if (r)
  1891. return r;
  1892. /* Post card if necessary */
  1893. if (!r600_card_posted(rdev)) {
  1894. if (!rdev->bios) {
  1895. dev_err(rdev->dev, "Card not posted and no BIOS - ignoring\n");
  1896. return -EINVAL;
  1897. }
  1898. DRM_INFO("GPU not posted. posting now...\n");
  1899. atom_asic_init(rdev->mode_info.atom_context);
  1900. }
  1901. /* Initialize scratch registers */
  1902. r600_scratch_init(rdev);
  1903. /* Initialize surface registers */
  1904. radeon_surface_init(rdev);
  1905. /* Initialize clocks */
  1906. radeon_get_clock_info(rdev->ddev);
  1907. r = radeon_clocks_init(rdev);
  1908. if (r)
  1909. return r;
  1910. /* Initialize power management */
  1911. radeon_pm_init(rdev);
  1912. /* Fence driver */
  1913. r = radeon_fence_driver_init(rdev);
  1914. if (r)
  1915. return r;
  1916. if (rdev->flags & RADEON_IS_AGP) {
  1917. r = radeon_agp_init(rdev);
  1918. if (r)
  1919. radeon_agp_disable(rdev);
  1920. }
  1921. r = r600_mc_init(rdev);
  1922. if (r)
  1923. return r;
  1924. /* Memory manager */
  1925. r = radeon_bo_init(rdev);
  1926. if (r)
  1927. return r;
  1928. r = radeon_irq_kms_init(rdev);
  1929. if (r)
  1930. return r;
  1931. rdev->cp.ring_obj = NULL;
  1932. r600_ring_init(rdev, 1024 * 1024);
  1933. rdev->ih.ring_obj = NULL;
  1934. r600_ih_ring_init(rdev, 64 * 1024);
  1935. r = r600_pcie_gart_init(rdev);
  1936. if (r)
  1937. return r;
  1938. rdev->accel_working = true;
  1939. r = r600_startup(rdev);
  1940. if (r) {
  1941. dev_err(rdev->dev, "disabling GPU acceleration\n");
  1942. r600_cp_fini(rdev);
  1943. r600_wb_fini(rdev);
  1944. r600_irq_fini(rdev);
  1945. radeon_irq_kms_fini(rdev);
  1946. r600_pcie_gart_fini(rdev);
  1947. rdev->accel_working = false;
  1948. }
  1949. if (rdev->accel_working) {
  1950. r = radeon_ib_pool_init(rdev);
  1951. if (r) {
  1952. dev_err(rdev->dev, "IB initialization failed (%d).\n", r);
  1953. rdev->accel_working = false;
  1954. } else {
  1955. r = r600_ib_test(rdev);
  1956. if (r) {
  1957. dev_err(rdev->dev, "IB test failed (%d).\n", r);
  1958. rdev->accel_working = false;
  1959. }
  1960. }
  1961. }
  1962. r = r600_audio_init(rdev);
  1963. if (r)
  1964. return r; /* TODO error handling */
  1965. return 0;
  1966. }
  1967. void r600_fini(struct radeon_device *rdev)
  1968. {
  1969. radeon_pm_fini(rdev);
  1970. r600_audio_fini(rdev);
  1971. r600_blit_fini(rdev);
  1972. r600_cp_fini(rdev);
  1973. r600_wb_fini(rdev);
  1974. r600_irq_fini(rdev);
  1975. radeon_irq_kms_fini(rdev);
  1976. r600_pcie_gart_fini(rdev);
  1977. radeon_agp_fini(rdev);
  1978. radeon_gem_fini(rdev);
  1979. radeon_fence_driver_fini(rdev);
  1980. radeon_clocks_fini(rdev);
  1981. radeon_bo_fini(rdev);
  1982. radeon_atombios_fini(rdev);
  1983. kfree(rdev->bios);
  1984. rdev->bios = NULL;
  1985. radeon_dummy_page_fini(rdev);
  1986. }
  1987. /*
  1988. * CS stuff
  1989. */
  1990. void r600_ring_ib_execute(struct radeon_device *rdev, struct radeon_ib *ib)
  1991. {
  1992. /* FIXME: implement */
  1993. radeon_ring_write(rdev, PACKET3(PACKET3_INDIRECT_BUFFER, 2));
  1994. radeon_ring_write(rdev, ib->gpu_addr & 0xFFFFFFFC);
  1995. radeon_ring_write(rdev, upper_32_bits(ib->gpu_addr) & 0xFF);
  1996. radeon_ring_write(rdev, ib->length_dw);
  1997. }
  1998. int r600_ib_test(struct radeon_device *rdev)
  1999. {
  2000. struct radeon_ib *ib;
  2001. uint32_t scratch;
  2002. uint32_t tmp = 0;
  2003. unsigned i;
  2004. int r;
  2005. r = radeon_scratch_get(rdev, &scratch);
  2006. if (r) {
  2007. DRM_ERROR("radeon: failed to get scratch reg (%d).\n", r);
  2008. return r;
  2009. }
  2010. WREG32(scratch, 0xCAFEDEAD);
  2011. r = radeon_ib_get(rdev, &ib);
  2012. if (r) {
  2013. DRM_ERROR("radeon: failed to get ib (%d).\n", r);
  2014. return r;
  2015. }
  2016. ib->ptr[0] = PACKET3(PACKET3_SET_CONFIG_REG, 1);
  2017. ib->ptr[1] = ((scratch - PACKET3_SET_CONFIG_REG_OFFSET) >> 2);
  2018. ib->ptr[2] = 0xDEADBEEF;
  2019. ib->ptr[3] = PACKET2(0);
  2020. ib->ptr[4] = PACKET2(0);
  2021. ib->ptr[5] = PACKET2(0);
  2022. ib->ptr[6] = PACKET2(0);
  2023. ib->ptr[7] = PACKET2(0);
  2024. ib->ptr[8] = PACKET2(0);
  2025. ib->ptr[9] = PACKET2(0);
  2026. ib->ptr[10] = PACKET2(0);
  2027. ib->ptr[11] = PACKET2(0);
  2028. ib->ptr[12] = PACKET2(0);
  2029. ib->ptr[13] = PACKET2(0);
  2030. ib->ptr[14] = PACKET2(0);
  2031. ib->ptr[15] = PACKET2(0);
  2032. ib->length_dw = 16;
  2033. r = radeon_ib_schedule(rdev, ib);
  2034. if (r) {
  2035. radeon_scratch_free(rdev, scratch);
  2036. radeon_ib_free(rdev, &ib);
  2037. DRM_ERROR("radeon: failed to schedule ib (%d).\n", r);
  2038. return r;
  2039. }
  2040. r = radeon_fence_wait(ib->fence, false);
  2041. if (r) {
  2042. DRM_ERROR("radeon: fence wait failed (%d).\n", r);
  2043. return r;
  2044. }
  2045. for (i = 0; i < rdev->usec_timeout; i++) {
  2046. tmp = RREG32(scratch);
  2047. if (tmp == 0xDEADBEEF)
  2048. break;
  2049. DRM_UDELAY(1);
  2050. }
  2051. if (i < rdev->usec_timeout) {
  2052. DRM_INFO("ib test succeeded in %u usecs\n", i);
  2053. } else {
  2054. DRM_ERROR("radeon: ib test failed (sracth(0x%04X)=0x%08X)\n",
  2055. scratch, tmp);
  2056. r = -EINVAL;
  2057. }
  2058. radeon_scratch_free(rdev, scratch);
  2059. radeon_ib_free(rdev, &ib);
  2060. return r;
  2061. }
  2062. /*
  2063. * Interrupts
  2064. *
  2065. * Interrupts use a ring buffer on r6xx/r7xx hardware. It works pretty
  2066. * the same as the CP ring buffer, but in reverse. Rather than the CPU
  2067. * writing to the ring and the GPU consuming, the GPU writes to the ring
  2068. * and host consumes. As the host irq handler processes interrupts, it
  2069. * increments the rptr. When the rptr catches up with the wptr, all the
  2070. * current interrupts have been processed.
  2071. */
  2072. void r600_ih_ring_init(struct radeon_device *rdev, unsigned ring_size)
  2073. {
  2074. u32 rb_bufsz;
  2075. /* Align ring size */
  2076. rb_bufsz = drm_order(ring_size / 4);
  2077. ring_size = (1 << rb_bufsz) * 4;
  2078. rdev->ih.ring_size = ring_size;
  2079. rdev->ih.ptr_mask = rdev->ih.ring_size - 1;
  2080. rdev->ih.rptr = 0;
  2081. }
  2082. static int r600_ih_ring_alloc(struct radeon_device *rdev)
  2083. {
  2084. int r;
  2085. /* Allocate ring buffer */
  2086. if (rdev->ih.ring_obj == NULL) {
  2087. r = radeon_bo_create(rdev, NULL, rdev->ih.ring_size,
  2088. true,
  2089. RADEON_GEM_DOMAIN_GTT,
  2090. &rdev->ih.ring_obj);
  2091. if (r) {
  2092. DRM_ERROR("radeon: failed to create ih ring buffer (%d).\n", r);
  2093. return r;
  2094. }
  2095. r = radeon_bo_reserve(rdev->ih.ring_obj, false);
  2096. if (unlikely(r != 0))
  2097. return r;
  2098. r = radeon_bo_pin(rdev->ih.ring_obj,
  2099. RADEON_GEM_DOMAIN_GTT,
  2100. &rdev->ih.gpu_addr);
  2101. if (r) {
  2102. radeon_bo_unreserve(rdev->ih.ring_obj);
  2103. DRM_ERROR("radeon: failed to pin ih ring buffer (%d).\n", r);
  2104. return r;
  2105. }
  2106. r = radeon_bo_kmap(rdev->ih.ring_obj,
  2107. (void **)&rdev->ih.ring);
  2108. radeon_bo_unreserve(rdev->ih.ring_obj);
  2109. if (r) {
  2110. DRM_ERROR("radeon: failed to map ih ring buffer (%d).\n", r);
  2111. return r;
  2112. }
  2113. }
  2114. return 0;
  2115. }
  2116. static void r600_ih_ring_fini(struct radeon_device *rdev)
  2117. {
  2118. int r;
  2119. if (rdev->ih.ring_obj) {
  2120. r = radeon_bo_reserve(rdev->ih.ring_obj, false);
  2121. if (likely(r == 0)) {
  2122. radeon_bo_kunmap(rdev->ih.ring_obj);
  2123. radeon_bo_unpin(rdev->ih.ring_obj);
  2124. radeon_bo_unreserve(rdev->ih.ring_obj);
  2125. }
  2126. radeon_bo_unref(&rdev->ih.ring_obj);
  2127. rdev->ih.ring = NULL;
  2128. rdev->ih.ring_obj = NULL;
  2129. }
  2130. }
  2131. static void r600_rlc_stop(struct radeon_device *rdev)
  2132. {
  2133. if (rdev->family >= CHIP_RV770) {
  2134. /* r7xx asics need to soft reset RLC before halting */
  2135. WREG32(SRBM_SOFT_RESET, SOFT_RESET_RLC);
  2136. RREG32(SRBM_SOFT_RESET);
  2137. udelay(15000);
  2138. WREG32(SRBM_SOFT_RESET, 0);
  2139. RREG32(SRBM_SOFT_RESET);
  2140. }
  2141. WREG32(RLC_CNTL, 0);
  2142. }
  2143. static void r600_rlc_start(struct radeon_device *rdev)
  2144. {
  2145. WREG32(RLC_CNTL, RLC_ENABLE);
  2146. }
  2147. static int r600_rlc_init(struct radeon_device *rdev)
  2148. {
  2149. u32 i;
  2150. const __be32 *fw_data;
  2151. if (!rdev->rlc_fw)
  2152. return -EINVAL;
  2153. r600_rlc_stop(rdev);
  2154. WREG32(RLC_HB_BASE, 0);
  2155. WREG32(RLC_HB_CNTL, 0);
  2156. WREG32(RLC_HB_RPTR, 0);
  2157. WREG32(RLC_HB_WPTR, 0);
  2158. WREG32(RLC_HB_WPTR_LSB_ADDR, 0);
  2159. WREG32(RLC_HB_WPTR_MSB_ADDR, 0);
  2160. WREG32(RLC_MC_CNTL, 0);
  2161. WREG32(RLC_UCODE_CNTL, 0);
  2162. fw_data = (const __be32 *)rdev->rlc_fw->data;
  2163. if (rdev->family >= CHIP_RV770) {
  2164. for (i = 0; i < R700_RLC_UCODE_SIZE; i++) {
  2165. WREG32(RLC_UCODE_ADDR, i);
  2166. WREG32(RLC_UCODE_DATA, be32_to_cpup(fw_data++));
  2167. }
  2168. } else {
  2169. for (i = 0; i < RLC_UCODE_SIZE; i++) {
  2170. WREG32(RLC_UCODE_ADDR, i);
  2171. WREG32(RLC_UCODE_DATA, be32_to_cpup(fw_data++));
  2172. }
  2173. }
  2174. WREG32(RLC_UCODE_ADDR, 0);
  2175. r600_rlc_start(rdev);
  2176. return 0;
  2177. }
  2178. static void r600_enable_interrupts(struct radeon_device *rdev)
  2179. {
  2180. u32 ih_cntl = RREG32(IH_CNTL);
  2181. u32 ih_rb_cntl = RREG32(IH_RB_CNTL);
  2182. ih_cntl |= ENABLE_INTR;
  2183. ih_rb_cntl |= IH_RB_ENABLE;
  2184. WREG32(IH_CNTL, ih_cntl);
  2185. WREG32(IH_RB_CNTL, ih_rb_cntl);
  2186. rdev->ih.enabled = true;
  2187. }
  2188. static void r600_disable_interrupts(struct radeon_device *rdev)
  2189. {
  2190. u32 ih_rb_cntl = RREG32(IH_RB_CNTL);
  2191. u32 ih_cntl = RREG32(IH_CNTL);
  2192. ih_rb_cntl &= ~IH_RB_ENABLE;
  2193. ih_cntl &= ~ENABLE_INTR;
  2194. WREG32(IH_RB_CNTL, ih_rb_cntl);
  2195. WREG32(IH_CNTL, ih_cntl);
  2196. /* set rptr, wptr to 0 */
  2197. WREG32(IH_RB_RPTR, 0);
  2198. WREG32(IH_RB_WPTR, 0);
  2199. rdev->ih.enabled = false;
  2200. rdev->ih.wptr = 0;
  2201. rdev->ih.rptr = 0;
  2202. }
  2203. static void r600_disable_interrupt_state(struct radeon_device *rdev)
  2204. {
  2205. u32 tmp;
  2206. WREG32(CP_INT_CNTL, 0);
  2207. WREG32(GRBM_INT_CNTL, 0);
  2208. WREG32(DxMODE_INT_MASK, 0);
  2209. if (ASIC_IS_DCE3(rdev)) {
  2210. WREG32(DCE3_DACA_AUTODETECT_INT_CONTROL, 0);
  2211. WREG32(DCE3_DACB_AUTODETECT_INT_CONTROL, 0);
  2212. tmp = RREG32(DC_HPD1_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  2213. WREG32(DC_HPD1_INT_CONTROL, tmp);
  2214. tmp = RREG32(DC_HPD2_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  2215. WREG32(DC_HPD2_INT_CONTROL, tmp);
  2216. tmp = RREG32(DC_HPD3_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  2217. WREG32(DC_HPD3_INT_CONTROL, tmp);
  2218. tmp = RREG32(DC_HPD4_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  2219. WREG32(DC_HPD4_INT_CONTROL, tmp);
  2220. if (ASIC_IS_DCE32(rdev)) {
  2221. tmp = RREG32(DC_HPD5_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  2222. WREG32(DC_HPD5_INT_CONTROL, tmp);
  2223. tmp = RREG32(DC_HPD6_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  2224. WREG32(DC_HPD6_INT_CONTROL, tmp);
  2225. }
  2226. } else {
  2227. WREG32(DACA_AUTODETECT_INT_CONTROL, 0);
  2228. WREG32(DACB_AUTODETECT_INT_CONTROL, 0);
  2229. tmp = RREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL) & DC_HOT_PLUG_DETECTx_INT_POLARITY;
  2230. WREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL, tmp);
  2231. tmp = RREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL) & DC_HOT_PLUG_DETECTx_INT_POLARITY;
  2232. WREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL, tmp);
  2233. tmp = RREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL) & DC_HOT_PLUG_DETECTx_INT_POLARITY;
  2234. WREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL, tmp);
  2235. }
  2236. }
  2237. int r600_irq_init(struct radeon_device *rdev)
  2238. {
  2239. int ret = 0;
  2240. int rb_bufsz;
  2241. u32 interrupt_cntl, ih_cntl, ih_rb_cntl;
  2242. /* allocate ring */
  2243. ret = r600_ih_ring_alloc(rdev);
  2244. if (ret)
  2245. return ret;
  2246. /* disable irqs */
  2247. r600_disable_interrupts(rdev);
  2248. /* init rlc */
  2249. ret = r600_rlc_init(rdev);
  2250. if (ret) {
  2251. r600_ih_ring_fini(rdev);
  2252. return ret;
  2253. }
  2254. /* setup interrupt control */
  2255. /* set dummy read address to ring address */
  2256. WREG32(INTERRUPT_CNTL2, rdev->ih.gpu_addr >> 8);
  2257. interrupt_cntl = RREG32(INTERRUPT_CNTL);
  2258. /* IH_DUMMY_RD_OVERRIDE=0 - dummy read disabled with msi, enabled without msi
  2259. * IH_DUMMY_RD_OVERRIDE=1 - dummy read controlled by IH_DUMMY_RD_EN
  2260. */
  2261. interrupt_cntl &= ~IH_DUMMY_RD_OVERRIDE;
  2262. /* IH_REQ_NONSNOOP_EN=1 if ring is in non-cacheable memory, e.g., vram */
  2263. interrupt_cntl &= ~IH_REQ_NONSNOOP_EN;
  2264. WREG32(INTERRUPT_CNTL, interrupt_cntl);
  2265. WREG32(IH_RB_BASE, rdev->ih.gpu_addr >> 8);
  2266. rb_bufsz = drm_order(rdev->ih.ring_size / 4);
  2267. ih_rb_cntl = (IH_WPTR_OVERFLOW_ENABLE |
  2268. IH_WPTR_OVERFLOW_CLEAR |
  2269. (rb_bufsz << 1));
  2270. /* WPTR writeback, not yet */
  2271. /*ih_rb_cntl |= IH_WPTR_WRITEBACK_ENABLE;*/
  2272. WREG32(IH_RB_WPTR_ADDR_LO, 0);
  2273. WREG32(IH_RB_WPTR_ADDR_HI, 0);
  2274. WREG32(IH_RB_CNTL, ih_rb_cntl);
  2275. /* set rptr, wptr to 0 */
  2276. WREG32(IH_RB_RPTR, 0);
  2277. WREG32(IH_RB_WPTR, 0);
  2278. /* Default settings for IH_CNTL (disabled at first) */
  2279. ih_cntl = MC_WRREQ_CREDIT(0x10) | MC_WR_CLEAN_CNT(0x10);
  2280. /* RPTR_REARM only works if msi's are enabled */
  2281. if (rdev->msi_enabled)
  2282. ih_cntl |= RPTR_REARM;
  2283. #ifdef __BIG_ENDIAN
  2284. ih_cntl |= IH_MC_SWAP(IH_MC_SWAP_32BIT);
  2285. #endif
  2286. WREG32(IH_CNTL, ih_cntl);
  2287. /* force the active interrupt state to all disabled */
  2288. r600_disable_interrupt_state(rdev);
  2289. /* enable irqs */
  2290. r600_enable_interrupts(rdev);
  2291. return ret;
  2292. }
  2293. void r600_irq_suspend(struct radeon_device *rdev)
  2294. {
  2295. r600_disable_interrupts(rdev);
  2296. r600_rlc_stop(rdev);
  2297. }
  2298. void r600_irq_fini(struct radeon_device *rdev)
  2299. {
  2300. r600_irq_suspend(rdev);
  2301. r600_ih_ring_fini(rdev);
  2302. }
  2303. int r600_irq_set(struct radeon_device *rdev)
  2304. {
  2305. u32 cp_int_cntl = CNTX_BUSY_INT_ENABLE | CNTX_EMPTY_INT_ENABLE;
  2306. u32 mode_int = 0;
  2307. u32 hpd1, hpd2, hpd3, hpd4 = 0, hpd5 = 0, hpd6 = 0;
  2308. if (!rdev->irq.installed) {
  2309. WARN(1, "Can't enable IRQ/MSI because no handler is installed.\n");
  2310. return -EINVAL;
  2311. }
  2312. /* don't enable anything if the ih is disabled */
  2313. if (!rdev->ih.enabled) {
  2314. r600_disable_interrupts(rdev);
  2315. /* force the active interrupt state to all disabled */
  2316. r600_disable_interrupt_state(rdev);
  2317. return 0;
  2318. }
  2319. if (ASIC_IS_DCE3(rdev)) {
  2320. hpd1 = RREG32(DC_HPD1_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2321. hpd2 = RREG32(DC_HPD2_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2322. hpd3 = RREG32(DC_HPD3_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2323. hpd4 = RREG32(DC_HPD4_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2324. if (ASIC_IS_DCE32(rdev)) {
  2325. hpd5 = RREG32(DC_HPD5_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2326. hpd6 = RREG32(DC_HPD6_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2327. }
  2328. } else {
  2329. hpd1 = RREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2330. hpd2 = RREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2331. hpd3 = RREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2332. }
  2333. if (rdev->irq.sw_int) {
  2334. DRM_DEBUG("r600_irq_set: sw int\n");
  2335. cp_int_cntl |= RB_INT_ENABLE;
  2336. }
  2337. if (rdev->irq.crtc_vblank_int[0]) {
  2338. DRM_DEBUG("r600_irq_set: vblank 0\n");
  2339. mode_int |= D1MODE_VBLANK_INT_MASK;
  2340. }
  2341. if (rdev->irq.crtc_vblank_int[1]) {
  2342. DRM_DEBUG("r600_irq_set: vblank 1\n");
  2343. mode_int |= D2MODE_VBLANK_INT_MASK;
  2344. }
  2345. if (rdev->irq.hpd[0]) {
  2346. DRM_DEBUG("r600_irq_set: hpd 1\n");
  2347. hpd1 |= DC_HPDx_INT_EN;
  2348. }
  2349. if (rdev->irq.hpd[1]) {
  2350. DRM_DEBUG("r600_irq_set: hpd 2\n");
  2351. hpd2 |= DC_HPDx_INT_EN;
  2352. }
  2353. if (rdev->irq.hpd[2]) {
  2354. DRM_DEBUG("r600_irq_set: hpd 3\n");
  2355. hpd3 |= DC_HPDx_INT_EN;
  2356. }
  2357. if (rdev->irq.hpd[3]) {
  2358. DRM_DEBUG("r600_irq_set: hpd 4\n");
  2359. hpd4 |= DC_HPDx_INT_EN;
  2360. }
  2361. if (rdev->irq.hpd[4]) {
  2362. DRM_DEBUG("r600_irq_set: hpd 5\n");
  2363. hpd5 |= DC_HPDx_INT_EN;
  2364. }
  2365. if (rdev->irq.hpd[5]) {
  2366. DRM_DEBUG("r600_irq_set: hpd 6\n");
  2367. hpd6 |= DC_HPDx_INT_EN;
  2368. }
  2369. WREG32(CP_INT_CNTL, cp_int_cntl);
  2370. WREG32(DxMODE_INT_MASK, mode_int);
  2371. if (ASIC_IS_DCE3(rdev)) {
  2372. WREG32(DC_HPD1_INT_CONTROL, hpd1);
  2373. WREG32(DC_HPD2_INT_CONTROL, hpd2);
  2374. WREG32(DC_HPD3_INT_CONTROL, hpd3);
  2375. WREG32(DC_HPD4_INT_CONTROL, hpd4);
  2376. if (ASIC_IS_DCE32(rdev)) {
  2377. WREG32(DC_HPD5_INT_CONTROL, hpd5);
  2378. WREG32(DC_HPD6_INT_CONTROL, hpd6);
  2379. }
  2380. } else {
  2381. WREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL, hpd1);
  2382. WREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL, hpd2);
  2383. WREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL, hpd3);
  2384. }
  2385. return 0;
  2386. }
  2387. static inline void r600_irq_ack(struct radeon_device *rdev,
  2388. u32 *disp_int,
  2389. u32 *disp_int_cont,
  2390. u32 *disp_int_cont2)
  2391. {
  2392. u32 tmp;
  2393. if (ASIC_IS_DCE3(rdev)) {
  2394. *disp_int = RREG32(DCE3_DISP_INTERRUPT_STATUS);
  2395. *disp_int_cont = RREG32(DCE3_DISP_INTERRUPT_STATUS_CONTINUE);
  2396. *disp_int_cont2 = RREG32(DCE3_DISP_INTERRUPT_STATUS_CONTINUE2);
  2397. } else {
  2398. *disp_int = RREG32(DISP_INTERRUPT_STATUS);
  2399. *disp_int_cont = RREG32(DISP_INTERRUPT_STATUS_CONTINUE);
  2400. *disp_int_cont2 = 0;
  2401. }
  2402. if (*disp_int & LB_D1_VBLANK_INTERRUPT)
  2403. WREG32(D1MODE_VBLANK_STATUS, DxMODE_VBLANK_ACK);
  2404. if (*disp_int & LB_D1_VLINE_INTERRUPT)
  2405. WREG32(D1MODE_VLINE_STATUS, DxMODE_VLINE_ACK);
  2406. if (*disp_int & LB_D2_VBLANK_INTERRUPT)
  2407. WREG32(D2MODE_VBLANK_STATUS, DxMODE_VBLANK_ACK);
  2408. if (*disp_int & LB_D2_VLINE_INTERRUPT)
  2409. WREG32(D2MODE_VLINE_STATUS, DxMODE_VLINE_ACK);
  2410. if (*disp_int & DC_HPD1_INTERRUPT) {
  2411. if (ASIC_IS_DCE3(rdev)) {
  2412. tmp = RREG32(DC_HPD1_INT_CONTROL);
  2413. tmp |= DC_HPDx_INT_ACK;
  2414. WREG32(DC_HPD1_INT_CONTROL, tmp);
  2415. } else {
  2416. tmp = RREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL);
  2417. tmp |= DC_HPDx_INT_ACK;
  2418. WREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL, tmp);
  2419. }
  2420. }
  2421. if (*disp_int & DC_HPD2_INTERRUPT) {
  2422. if (ASIC_IS_DCE3(rdev)) {
  2423. tmp = RREG32(DC_HPD2_INT_CONTROL);
  2424. tmp |= DC_HPDx_INT_ACK;
  2425. WREG32(DC_HPD2_INT_CONTROL, tmp);
  2426. } else {
  2427. tmp = RREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL);
  2428. tmp |= DC_HPDx_INT_ACK;
  2429. WREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL, tmp);
  2430. }
  2431. }
  2432. if (*disp_int_cont & DC_HPD3_INTERRUPT) {
  2433. if (ASIC_IS_DCE3(rdev)) {
  2434. tmp = RREG32(DC_HPD3_INT_CONTROL);
  2435. tmp |= DC_HPDx_INT_ACK;
  2436. WREG32(DC_HPD3_INT_CONTROL, tmp);
  2437. } else {
  2438. tmp = RREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL);
  2439. tmp |= DC_HPDx_INT_ACK;
  2440. WREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL, tmp);
  2441. }
  2442. }
  2443. if (*disp_int_cont & DC_HPD4_INTERRUPT) {
  2444. tmp = RREG32(DC_HPD4_INT_CONTROL);
  2445. tmp |= DC_HPDx_INT_ACK;
  2446. WREG32(DC_HPD4_INT_CONTROL, tmp);
  2447. }
  2448. if (ASIC_IS_DCE32(rdev)) {
  2449. if (*disp_int_cont2 & DC_HPD5_INTERRUPT) {
  2450. tmp = RREG32(DC_HPD5_INT_CONTROL);
  2451. tmp |= DC_HPDx_INT_ACK;
  2452. WREG32(DC_HPD5_INT_CONTROL, tmp);
  2453. }
  2454. if (*disp_int_cont2 & DC_HPD6_INTERRUPT) {
  2455. tmp = RREG32(DC_HPD5_INT_CONTROL);
  2456. tmp |= DC_HPDx_INT_ACK;
  2457. WREG32(DC_HPD6_INT_CONTROL, tmp);
  2458. }
  2459. }
  2460. }
  2461. void r600_irq_disable(struct radeon_device *rdev)
  2462. {
  2463. u32 disp_int, disp_int_cont, disp_int_cont2;
  2464. r600_disable_interrupts(rdev);
  2465. /* Wait and acknowledge irq */
  2466. mdelay(1);
  2467. r600_irq_ack(rdev, &disp_int, &disp_int_cont, &disp_int_cont2);
  2468. r600_disable_interrupt_state(rdev);
  2469. }
  2470. static inline u32 r600_get_ih_wptr(struct radeon_device *rdev)
  2471. {
  2472. u32 wptr, tmp;
  2473. /* XXX use writeback */
  2474. wptr = RREG32(IH_RB_WPTR);
  2475. if (wptr & RB_OVERFLOW) {
  2476. /* When a ring buffer overflow happen start parsing interrupt
  2477. * from the last not overwritten vector (wptr + 16). Hopefully
  2478. * this should allow us to catchup.
  2479. */
  2480. dev_warn(rdev->dev, "IH ring buffer overflow (0x%08X, %d, %d)\n",
  2481. wptr, rdev->ih.rptr, (wptr + 16) + rdev->ih.ptr_mask);
  2482. rdev->ih.rptr = (wptr + 16) & rdev->ih.ptr_mask;
  2483. tmp = RREG32(IH_RB_CNTL);
  2484. tmp |= IH_WPTR_OVERFLOW_CLEAR;
  2485. WREG32(IH_RB_CNTL, tmp);
  2486. }
  2487. return (wptr & rdev->ih.ptr_mask);
  2488. }
  2489. /* r600 IV Ring
  2490. * Each IV ring entry is 128 bits:
  2491. * [7:0] - interrupt source id
  2492. * [31:8] - reserved
  2493. * [59:32] - interrupt source data
  2494. * [127:60] - reserved
  2495. *
  2496. * The basic interrupt vector entries
  2497. * are decoded as follows:
  2498. * src_id src_data description
  2499. * 1 0 D1 Vblank
  2500. * 1 1 D1 Vline
  2501. * 5 0 D2 Vblank
  2502. * 5 1 D2 Vline
  2503. * 19 0 FP Hot plug detection A
  2504. * 19 1 FP Hot plug detection B
  2505. * 19 2 DAC A auto-detection
  2506. * 19 3 DAC B auto-detection
  2507. * 176 - CP_INT RB
  2508. * 177 - CP_INT IB1
  2509. * 178 - CP_INT IB2
  2510. * 181 - EOP Interrupt
  2511. * 233 - GUI Idle
  2512. *
  2513. * Note, these are based on r600 and may need to be
  2514. * adjusted or added to on newer asics
  2515. */
  2516. int r600_irq_process(struct radeon_device *rdev)
  2517. {
  2518. u32 wptr = r600_get_ih_wptr(rdev);
  2519. u32 rptr = rdev->ih.rptr;
  2520. u32 src_id, src_data;
  2521. u32 ring_index, disp_int, disp_int_cont, disp_int_cont2;
  2522. unsigned long flags;
  2523. bool queue_hotplug = false;
  2524. DRM_DEBUG("r600_irq_process start: rptr %d, wptr %d\n", rptr, wptr);
  2525. if (!rdev->ih.enabled)
  2526. return IRQ_NONE;
  2527. spin_lock_irqsave(&rdev->ih.lock, flags);
  2528. if (rptr == wptr) {
  2529. spin_unlock_irqrestore(&rdev->ih.lock, flags);
  2530. return IRQ_NONE;
  2531. }
  2532. if (rdev->shutdown) {
  2533. spin_unlock_irqrestore(&rdev->ih.lock, flags);
  2534. return IRQ_NONE;
  2535. }
  2536. restart_ih:
  2537. /* display interrupts */
  2538. r600_irq_ack(rdev, &disp_int, &disp_int_cont, &disp_int_cont2);
  2539. rdev->ih.wptr = wptr;
  2540. while (rptr != wptr) {
  2541. /* wptr/rptr are in bytes! */
  2542. ring_index = rptr / 4;
  2543. src_id = rdev->ih.ring[ring_index] & 0xff;
  2544. src_data = rdev->ih.ring[ring_index + 1] & 0xfffffff;
  2545. switch (src_id) {
  2546. case 1: /* D1 vblank/vline */
  2547. switch (src_data) {
  2548. case 0: /* D1 vblank */
  2549. if (disp_int & LB_D1_VBLANK_INTERRUPT) {
  2550. drm_handle_vblank(rdev->ddev, 0);
  2551. rdev->pm.vblank_sync = true;
  2552. wake_up(&rdev->irq.vblank_queue);
  2553. disp_int &= ~LB_D1_VBLANK_INTERRUPT;
  2554. DRM_DEBUG("IH: D1 vblank\n");
  2555. }
  2556. break;
  2557. case 1: /* D1 vline */
  2558. if (disp_int & LB_D1_VLINE_INTERRUPT) {
  2559. disp_int &= ~LB_D1_VLINE_INTERRUPT;
  2560. DRM_DEBUG("IH: D1 vline\n");
  2561. }
  2562. break;
  2563. default:
  2564. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  2565. break;
  2566. }
  2567. break;
  2568. case 5: /* D2 vblank/vline */
  2569. switch (src_data) {
  2570. case 0: /* D2 vblank */
  2571. if (disp_int & LB_D2_VBLANK_INTERRUPT) {
  2572. drm_handle_vblank(rdev->ddev, 1);
  2573. rdev->pm.vblank_sync = true;
  2574. wake_up(&rdev->irq.vblank_queue);
  2575. disp_int &= ~LB_D2_VBLANK_INTERRUPT;
  2576. DRM_DEBUG("IH: D2 vblank\n");
  2577. }
  2578. break;
  2579. case 1: /* D1 vline */
  2580. if (disp_int & LB_D2_VLINE_INTERRUPT) {
  2581. disp_int &= ~LB_D2_VLINE_INTERRUPT;
  2582. DRM_DEBUG("IH: D2 vline\n");
  2583. }
  2584. break;
  2585. default:
  2586. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  2587. break;
  2588. }
  2589. break;
  2590. case 19: /* HPD/DAC hotplug */
  2591. switch (src_data) {
  2592. case 0:
  2593. if (disp_int & DC_HPD1_INTERRUPT) {
  2594. disp_int &= ~DC_HPD1_INTERRUPT;
  2595. queue_hotplug = true;
  2596. DRM_DEBUG("IH: HPD1\n");
  2597. }
  2598. break;
  2599. case 1:
  2600. if (disp_int & DC_HPD2_INTERRUPT) {
  2601. disp_int &= ~DC_HPD2_INTERRUPT;
  2602. queue_hotplug = true;
  2603. DRM_DEBUG("IH: HPD2\n");
  2604. }
  2605. break;
  2606. case 4:
  2607. if (disp_int_cont & DC_HPD3_INTERRUPT) {
  2608. disp_int_cont &= ~DC_HPD3_INTERRUPT;
  2609. queue_hotplug = true;
  2610. DRM_DEBUG("IH: HPD3\n");
  2611. }
  2612. break;
  2613. case 5:
  2614. if (disp_int_cont & DC_HPD4_INTERRUPT) {
  2615. disp_int_cont &= ~DC_HPD4_INTERRUPT;
  2616. queue_hotplug = true;
  2617. DRM_DEBUG("IH: HPD4\n");
  2618. }
  2619. break;
  2620. case 10:
  2621. if (disp_int_cont2 & DC_HPD5_INTERRUPT) {
  2622. disp_int_cont2 &= ~DC_HPD5_INTERRUPT;
  2623. queue_hotplug = true;
  2624. DRM_DEBUG("IH: HPD5\n");
  2625. }
  2626. break;
  2627. case 12:
  2628. if (disp_int_cont2 & DC_HPD6_INTERRUPT) {
  2629. disp_int_cont2 &= ~DC_HPD6_INTERRUPT;
  2630. queue_hotplug = true;
  2631. DRM_DEBUG("IH: HPD6\n");
  2632. }
  2633. break;
  2634. default:
  2635. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  2636. break;
  2637. }
  2638. break;
  2639. case 176: /* CP_INT in ring buffer */
  2640. case 177: /* CP_INT in IB1 */
  2641. case 178: /* CP_INT in IB2 */
  2642. DRM_DEBUG("IH: CP int: 0x%08x\n", src_data);
  2643. radeon_fence_process(rdev);
  2644. break;
  2645. case 181: /* CP EOP event */
  2646. DRM_DEBUG("IH: CP EOP\n");
  2647. break;
  2648. default:
  2649. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  2650. break;
  2651. }
  2652. /* wptr/rptr are in bytes! */
  2653. rptr += 16;
  2654. rptr &= rdev->ih.ptr_mask;
  2655. }
  2656. /* make sure wptr hasn't changed while processing */
  2657. wptr = r600_get_ih_wptr(rdev);
  2658. if (wptr != rdev->ih.wptr)
  2659. goto restart_ih;
  2660. if (queue_hotplug)
  2661. queue_work(rdev->wq, &rdev->hotplug_work);
  2662. rdev->ih.rptr = rptr;
  2663. WREG32(IH_RB_RPTR, rdev->ih.rptr);
  2664. spin_unlock_irqrestore(&rdev->ih.lock, flags);
  2665. return IRQ_HANDLED;
  2666. }
  2667. /*
  2668. * Debugfs info
  2669. */
  2670. #if defined(CONFIG_DEBUG_FS)
  2671. static int r600_debugfs_cp_ring_info(struct seq_file *m, void *data)
  2672. {
  2673. struct drm_info_node *node = (struct drm_info_node *) m->private;
  2674. struct drm_device *dev = node->minor->dev;
  2675. struct radeon_device *rdev = dev->dev_private;
  2676. unsigned count, i, j;
  2677. radeon_ring_free_size(rdev);
  2678. count = (rdev->cp.ring_size / 4) - rdev->cp.ring_free_dw;
  2679. seq_printf(m, "CP_STAT 0x%08x\n", RREG32(CP_STAT));
  2680. seq_printf(m, "CP_RB_WPTR 0x%08x\n", RREG32(CP_RB_WPTR));
  2681. seq_printf(m, "CP_RB_RPTR 0x%08x\n", RREG32(CP_RB_RPTR));
  2682. seq_printf(m, "driver's copy of the CP_RB_WPTR 0x%08x\n", rdev->cp.wptr);
  2683. seq_printf(m, "driver's copy of the CP_RB_RPTR 0x%08x\n", rdev->cp.rptr);
  2684. seq_printf(m, "%u free dwords in ring\n", rdev->cp.ring_free_dw);
  2685. seq_printf(m, "%u dwords in ring\n", count);
  2686. i = rdev->cp.rptr;
  2687. for (j = 0; j <= count; j++) {
  2688. seq_printf(m, "r[%04d]=0x%08x\n", i, rdev->cp.ring[i]);
  2689. i = (i + 1) & rdev->cp.ptr_mask;
  2690. }
  2691. return 0;
  2692. }
  2693. static int r600_debugfs_mc_info(struct seq_file *m, void *data)
  2694. {
  2695. struct drm_info_node *node = (struct drm_info_node *) m->private;
  2696. struct drm_device *dev = node->minor->dev;
  2697. struct radeon_device *rdev = dev->dev_private;
  2698. DREG32_SYS(m, rdev, R_000E50_SRBM_STATUS);
  2699. DREG32_SYS(m, rdev, VM_L2_STATUS);
  2700. return 0;
  2701. }
  2702. static struct drm_info_list r600_mc_info_list[] = {
  2703. {"r600_mc_info", r600_debugfs_mc_info, 0, NULL},
  2704. {"r600_ring_info", r600_debugfs_cp_ring_info, 0, NULL},
  2705. };
  2706. #endif
  2707. int r600_debugfs_mc_info_init(struct radeon_device *rdev)
  2708. {
  2709. #if defined(CONFIG_DEBUG_FS)
  2710. return radeon_debugfs_add_files(rdev, r600_mc_info_list, ARRAY_SIZE(r600_mc_info_list));
  2711. #else
  2712. return 0;
  2713. #endif
  2714. }
  2715. /**
  2716. * r600_ioctl_wait_idle - flush host path cache on wait idle ioctl
  2717. * rdev: radeon device structure
  2718. * bo: buffer object struct which userspace is waiting for idle
  2719. *
  2720. * Some R6XX/R7XX doesn't seems to take into account HDP flush performed
  2721. * through ring buffer, this leads to corruption in rendering, see
  2722. * http://bugzilla.kernel.org/show_bug.cgi?id=15186 to avoid this we
  2723. * directly perform HDP flush by writing register through MMIO.
  2724. */
  2725. void r600_ioctl_wait_idle(struct radeon_device *rdev, struct radeon_bo *bo)
  2726. {
  2727. WREG32(R_005480_HDP_MEM_COHERENCY_FLUSH_CNTL, 0x1);
  2728. }