qlcnic_hw.c 39 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466
  1. /*
  2. * QLogic qlcnic NIC Driver
  3. * Copyright (c) 2009-2010 QLogic Corporation
  4. *
  5. * See LICENSE.qlcnic for copyright and licensing details.
  6. */
  7. #include "qlcnic.h"
  8. #include "qlcnic_hdr.h"
  9. #include <linux/slab.h>
  10. #include <net/ip.h>
  11. #include <linux/bitops.h>
  12. #define MASK(n) ((1ULL<<(n))-1)
  13. #define OCM_WIN_P3P(addr) (addr & 0xffc0000)
  14. #define GET_MEM_OFFS_2M(addr) (addr & MASK(18))
  15. #define CRB_BLK(off) ((off >> 20) & 0x3f)
  16. #define CRB_SUBBLK(off) ((off >> 16) & 0xf)
  17. #define CRB_WINDOW_2M (0x130060)
  18. #define CRB_HI(off) ((crb_hub_agt[CRB_BLK(off)] << 20) | ((off) & 0xf0000))
  19. #define CRB_INDIRECT_2M (0x1e0000UL)
  20. struct qlcnic_ms_reg_ctrl {
  21. u32 ocm_window;
  22. u32 control;
  23. u32 hi;
  24. u32 low;
  25. u32 rd[4];
  26. u32 wd[4];
  27. u64 off;
  28. };
  29. #ifndef readq
  30. static inline u64 readq(void __iomem *addr)
  31. {
  32. return readl(addr) | (((u64) readl(addr + 4)) << 32LL);
  33. }
  34. #endif
  35. #ifndef writeq
  36. static inline void writeq(u64 val, void __iomem *addr)
  37. {
  38. writel(((u32) (val)), (addr));
  39. writel(((u32) (val >> 32)), (addr + 4));
  40. }
  41. #endif
  42. static struct crb_128M_2M_block_map
  43. crb_128M_2M_map[64] __cacheline_aligned_in_smp = {
  44. {{{0, 0, 0, 0} } }, /* 0: PCI */
  45. {{{1, 0x0100000, 0x0102000, 0x120000}, /* 1: PCIE */
  46. {1, 0x0110000, 0x0120000, 0x130000},
  47. {1, 0x0120000, 0x0122000, 0x124000},
  48. {1, 0x0130000, 0x0132000, 0x126000},
  49. {1, 0x0140000, 0x0142000, 0x128000},
  50. {1, 0x0150000, 0x0152000, 0x12a000},
  51. {1, 0x0160000, 0x0170000, 0x110000},
  52. {1, 0x0170000, 0x0172000, 0x12e000},
  53. {0, 0x0000000, 0x0000000, 0x000000},
  54. {0, 0x0000000, 0x0000000, 0x000000},
  55. {0, 0x0000000, 0x0000000, 0x000000},
  56. {0, 0x0000000, 0x0000000, 0x000000},
  57. {0, 0x0000000, 0x0000000, 0x000000},
  58. {0, 0x0000000, 0x0000000, 0x000000},
  59. {1, 0x01e0000, 0x01e0800, 0x122000},
  60. {0, 0x0000000, 0x0000000, 0x000000} } },
  61. {{{1, 0x0200000, 0x0210000, 0x180000} } },/* 2: MN */
  62. {{{0, 0, 0, 0} } }, /* 3: */
  63. {{{1, 0x0400000, 0x0401000, 0x169000} } },/* 4: P2NR1 */
  64. {{{1, 0x0500000, 0x0510000, 0x140000} } },/* 5: SRE */
  65. {{{1, 0x0600000, 0x0610000, 0x1c0000} } },/* 6: NIU */
  66. {{{1, 0x0700000, 0x0704000, 0x1b8000} } },/* 7: QM */
  67. {{{1, 0x0800000, 0x0802000, 0x170000}, /* 8: SQM0 */
  68. {0, 0x0000000, 0x0000000, 0x000000},
  69. {0, 0x0000000, 0x0000000, 0x000000},
  70. {0, 0x0000000, 0x0000000, 0x000000},
  71. {0, 0x0000000, 0x0000000, 0x000000},
  72. {0, 0x0000000, 0x0000000, 0x000000},
  73. {0, 0x0000000, 0x0000000, 0x000000},
  74. {0, 0x0000000, 0x0000000, 0x000000},
  75. {0, 0x0000000, 0x0000000, 0x000000},
  76. {0, 0x0000000, 0x0000000, 0x000000},
  77. {0, 0x0000000, 0x0000000, 0x000000},
  78. {0, 0x0000000, 0x0000000, 0x000000},
  79. {0, 0x0000000, 0x0000000, 0x000000},
  80. {0, 0x0000000, 0x0000000, 0x000000},
  81. {0, 0x0000000, 0x0000000, 0x000000},
  82. {1, 0x08f0000, 0x08f2000, 0x172000} } },
  83. {{{1, 0x0900000, 0x0902000, 0x174000}, /* 9: SQM1*/
  84. {0, 0x0000000, 0x0000000, 0x000000},
  85. {0, 0x0000000, 0x0000000, 0x000000},
  86. {0, 0x0000000, 0x0000000, 0x000000},
  87. {0, 0x0000000, 0x0000000, 0x000000},
  88. {0, 0x0000000, 0x0000000, 0x000000},
  89. {0, 0x0000000, 0x0000000, 0x000000},
  90. {0, 0x0000000, 0x0000000, 0x000000},
  91. {0, 0x0000000, 0x0000000, 0x000000},
  92. {0, 0x0000000, 0x0000000, 0x000000},
  93. {0, 0x0000000, 0x0000000, 0x000000},
  94. {0, 0x0000000, 0x0000000, 0x000000},
  95. {0, 0x0000000, 0x0000000, 0x000000},
  96. {0, 0x0000000, 0x0000000, 0x000000},
  97. {0, 0x0000000, 0x0000000, 0x000000},
  98. {1, 0x09f0000, 0x09f2000, 0x176000} } },
  99. {{{0, 0x0a00000, 0x0a02000, 0x178000}, /* 10: SQM2*/
  100. {0, 0x0000000, 0x0000000, 0x000000},
  101. {0, 0x0000000, 0x0000000, 0x000000},
  102. {0, 0x0000000, 0x0000000, 0x000000},
  103. {0, 0x0000000, 0x0000000, 0x000000},
  104. {0, 0x0000000, 0x0000000, 0x000000},
  105. {0, 0x0000000, 0x0000000, 0x000000},
  106. {0, 0x0000000, 0x0000000, 0x000000},
  107. {0, 0x0000000, 0x0000000, 0x000000},
  108. {0, 0x0000000, 0x0000000, 0x000000},
  109. {0, 0x0000000, 0x0000000, 0x000000},
  110. {0, 0x0000000, 0x0000000, 0x000000},
  111. {0, 0x0000000, 0x0000000, 0x000000},
  112. {0, 0x0000000, 0x0000000, 0x000000},
  113. {0, 0x0000000, 0x0000000, 0x000000},
  114. {1, 0x0af0000, 0x0af2000, 0x17a000} } },
  115. {{{0, 0x0b00000, 0x0b02000, 0x17c000}, /* 11: SQM3*/
  116. {0, 0x0000000, 0x0000000, 0x000000},
  117. {0, 0x0000000, 0x0000000, 0x000000},
  118. {0, 0x0000000, 0x0000000, 0x000000},
  119. {0, 0x0000000, 0x0000000, 0x000000},
  120. {0, 0x0000000, 0x0000000, 0x000000},
  121. {0, 0x0000000, 0x0000000, 0x000000},
  122. {0, 0x0000000, 0x0000000, 0x000000},
  123. {0, 0x0000000, 0x0000000, 0x000000},
  124. {0, 0x0000000, 0x0000000, 0x000000},
  125. {0, 0x0000000, 0x0000000, 0x000000},
  126. {0, 0x0000000, 0x0000000, 0x000000},
  127. {0, 0x0000000, 0x0000000, 0x000000},
  128. {0, 0x0000000, 0x0000000, 0x000000},
  129. {0, 0x0000000, 0x0000000, 0x000000},
  130. {1, 0x0bf0000, 0x0bf2000, 0x17e000} } },
  131. {{{1, 0x0c00000, 0x0c04000, 0x1d4000} } },/* 12: I2Q */
  132. {{{1, 0x0d00000, 0x0d04000, 0x1a4000} } },/* 13: TMR */
  133. {{{1, 0x0e00000, 0x0e04000, 0x1a0000} } },/* 14: ROMUSB */
  134. {{{1, 0x0f00000, 0x0f01000, 0x164000} } },/* 15: PEG4 */
  135. {{{0, 0x1000000, 0x1004000, 0x1a8000} } },/* 16: XDMA */
  136. {{{1, 0x1100000, 0x1101000, 0x160000} } },/* 17: PEG0 */
  137. {{{1, 0x1200000, 0x1201000, 0x161000} } },/* 18: PEG1 */
  138. {{{1, 0x1300000, 0x1301000, 0x162000} } },/* 19: PEG2 */
  139. {{{1, 0x1400000, 0x1401000, 0x163000} } },/* 20: PEG3 */
  140. {{{1, 0x1500000, 0x1501000, 0x165000} } },/* 21: P2ND */
  141. {{{1, 0x1600000, 0x1601000, 0x166000} } },/* 22: P2NI */
  142. {{{0, 0, 0, 0} } }, /* 23: */
  143. {{{0, 0, 0, 0} } }, /* 24: */
  144. {{{0, 0, 0, 0} } }, /* 25: */
  145. {{{0, 0, 0, 0} } }, /* 26: */
  146. {{{0, 0, 0, 0} } }, /* 27: */
  147. {{{0, 0, 0, 0} } }, /* 28: */
  148. {{{1, 0x1d00000, 0x1d10000, 0x190000} } },/* 29: MS */
  149. {{{1, 0x1e00000, 0x1e01000, 0x16a000} } },/* 30: P2NR2 */
  150. {{{1, 0x1f00000, 0x1f10000, 0x150000} } },/* 31: EPG */
  151. {{{0} } }, /* 32: PCI */
  152. {{{1, 0x2100000, 0x2102000, 0x120000}, /* 33: PCIE */
  153. {1, 0x2110000, 0x2120000, 0x130000},
  154. {1, 0x2120000, 0x2122000, 0x124000},
  155. {1, 0x2130000, 0x2132000, 0x126000},
  156. {1, 0x2140000, 0x2142000, 0x128000},
  157. {1, 0x2150000, 0x2152000, 0x12a000},
  158. {1, 0x2160000, 0x2170000, 0x110000},
  159. {1, 0x2170000, 0x2172000, 0x12e000},
  160. {0, 0x0000000, 0x0000000, 0x000000},
  161. {0, 0x0000000, 0x0000000, 0x000000},
  162. {0, 0x0000000, 0x0000000, 0x000000},
  163. {0, 0x0000000, 0x0000000, 0x000000},
  164. {0, 0x0000000, 0x0000000, 0x000000},
  165. {0, 0x0000000, 0x0000000, 0x000000},
  166. {0, 0x0000000, 0x0000000, 0x000000},
  167. {0, 0x0000000, 0x0000000, 0x000000} } },
  168. {{{1, 0x2200000, 0x2204000, 0x1b0000} } },/* 34: CAM */
  169. {{{0} } }, /* 35: */
  170. {{{0} } }, /* 36: */
  171. {{{0} } }, /* 37: */
  172. {{{0} } }, /* 38: */
  173. {{{0} } }, /* 39: */
  174. {{{1, 0x2800000, 0x2804000, 0x1a4000} } },/* 40: TMR */
  175. {{{1, 0x2900000, 0x2901000, 0x16b000} } },/* 41: P2NR3 */
  176. {{{1, 0x2a00000, 0x2a00400, 0x1ac400} } },/* 42: RPMX1 */
  177. {{{1, 0x2b00000, 0x2b00400, 0x1ac800} } },/* 43: RPMX2 */
  178. {{{1, 0x2c00000, 0x2c00400, 0x1acc00} } },/* 44: RPMX3 */
  179. {{{1, 0x2d00000, 0x2d00400, 0x1ad000} } },/* 45: RPMX4 */
  180. {{{1, 0x2e00000, 0x2e00400, 0x1ad400} } },/* 46: RPMX5 */
  181. {{{1, 0x2f00000, 0x2f00400, 0x1ad800} } },/* 47: RPMX6 */
  182. {{{1, 0x3000000, 0x3000400, 0x1adc00} } },/* 48: RPMX7 */
  183. {{{0, 0x3100000, 0x3104000, 0x1a8000} } },/* 49: XDMA */
  184. {{{1, 0x3200000, 0x3204000, 0x1d4000} } },/* 50: I2Q */
  185. {{{1, 0x3300000, 0x3304000, 0x1a0000} } },/* 51: ROMUSB */
  186. {{{0} } }, /* 52: */
  187. {{{1, 0x3500000, 0x3500400, 0x1ac000} } },/* 53: RPMX0 */
  188. {{{1, 0x3600000, 0x3600400, 0x1ae000} } },/* 54: RPMX8 */
  189. {{{1, 0x3700000, 0x3700400, 0x1ae400} } },/* 55: RPMX9 */
  190. {{{1, 0x3800000, 0x3804000, 0x1d0000} } },/* 56: OCM0 */
  191. {{{1, 0x3900000, 0x3904000, 0x1b4000} } },/* 57: CRYPTO */
  192. {{{1, 0x3a00000, 0x3a04000, 0x1d8000} } },/* 58: SMB */
  193. {{{0} } }, /* 59: I2C0 */
  194. {{{0} } }, /* 60: I2C1 */
  195. {{{1, 0x3d00000, 0x3d04000, 0x1d8000} } },/* 61: LPC */
  196. {{{1, 0x3e00000, 0x3e01000, 0x167000} } },/* 62: P2NC */
  197. {{{1, 0x3f00000, 0x3f01000, 0x168000} } } /* 63: P2NR0 */
  198. };
  199. /*
  200. * top 12 bits of crb internal address (hub, agent)
  201. */
  202. static const unsigned crb_hub_agt[64] = {
  203. 0,
  204. QLCNIC_HW_CRB_HUB_AGT_ADR_PS,
  205. QLCNIC_HW_CRB_HUB_AGT_ADR_MN,
  206. QLCNIC_HW_CRB_HUB_AGT_ADR_MS,
  207. 0,
  208. QLCNIC_HW_CRB_HUB_AGT_ADR_SRE,
  209. QLCNIC_HW_CRB_HUB_AGT_ADR_NIU,
  210. QLCNIC_HW_CRB_HUB_AGT_ADR_QMN,
  211. QLCNIC_HW_CRB_HUB_AGT_ADR_SQN0,
  212. QLCNIC_HW_CRB_HUB_AGT_ADR_SQN1,
  213. QLCNIC_HW_CRB_HUB_AGT_ADR_SQN2,
  214. QLCNIC_HW_CRB_HUB_AGT_ADR_SQN3,
  215. QLCNIC_HW_CRB_HUB_AGT_ADR_I2Q,
  216. QLCNIC_HW_CRB_HUB_AGT_ADR_TIMR,
  217. QLCNIC_HW_CRB_HUB_AGT_ADR_ROMUSB,
  218. QLCNIC_HW_CRB_HUB_AGT_ADR_PGN4,
  219. QLCNIC_HW_CRB_HUB_AGT_ADR_XDMA,
  220. QLCNIC_HW_CRB_HUB_AGT_ADR_PGN0,
  221. QLCNIC_HW_CRB_HUB_AGT_ADR_PGN1,
  222. QLCNIC_HW_CRB_HUB_AGT_ADR_PGN2,
  223. QLCNIC_HW_CRB_HUB_AGT_ADR_PGN3,
  224. QLCNIC_HW_CRB_HUB_AGT_ADR_PGND,
  225. QLCNIC_HW_CRB_HUB_AGT_ADR_PGNI,
  226. QLCNIC_HW_CRB_HUB_AGT_ADR_PGS0,
  227. QLCNIC_HW_CRB_HUB_AGT_ADR_PGS1,
  228. QLCNIC_HW_CRB_HUB_AGT_ADR_PGS2,
  229. QLCNIC_HW_CRB_HUB_AGT_ADR_PGS3,
  230. 0,
  231. QLCNIC_HW_CRB_HUB_AGT_ADR_PGSI,
  232. QLCNIC_HW_CRB_HUB_AGT_ADR_SN,
  233. 0,
  234. QLCNIC_HW_CRB_HUB_AGT_ADR_EG,
  235. 0,
  236. QLCNIC_HW_CRB_HUB_AGT_ADR_PS,
  237. QLCNIC_HW_CRB_HUB_AGT_ADR_CAM,
  238. 0,
  239. 0,
  240. 0,
  241. 0,
  242. 0,
  243. QLCNIC_HW_CRB_HUB_AGT_ADR_TIMR,
  244. 0,
  245. QLCNIC_HW_CRB_HUB_AGT_ADR_RPMX1,
  246. QLCNIC_HW_CRB_HUB_AGT_ADR_RPMX2,
  247. QLCNIC_HW_CRB_HUB_AGT_ADR_RPMX3,
  248. QLCNIC_HW_CRB_HUB_AGT_ADR_RPMX4,
  249. QLCNIC_HW_CRB_HUB_AGT_ADR_RPMX5,
  250. QLCNIC_HW_CRB_HUB_AGT_ADR_RPMX6,
  251. QLCNIC_HW_CRB_HUB_AGT_ADR_RPMX7,
  252. QLCNIC_HW_CRB_HUB_AGT_ADR_XDMA,
  253. QLCNIC_HW_CRB_HUB_AGT_ADR_I2Q,
  254. QLCNIC_HW_CRB_HUB_AGT_ADR_ROMUSB,
  255. 0,
  256. QLCNIC_HW_CRB_HUB_AGT_ADR_RPMX0,
  257. QLCNIC_HW_CRB_HUB_AGT_ADR_RPMX8,
  258. QLCNIC_HW_CRB_HUB_AGT_ADR_RPMX9,
  259. QLCNIC_HW_CRB_HUB_AGT_ADR_OCM0,
  260. 0,
  261. QLCNIC_HW_CRB_HUB_AGT_ADR_SMB,
  262. QLCNIC_HW_CRB_HUB_AGT_ADR_I2C0,
  263. QLCNIC_HW_CRB_HUB_AGT_ADR_I2C1,
  264. 0,
  265. QLCNIC_HW_CRB_HUB_AGT_ADR_PGNC,
  266. 0,
  267. };
  268. static const u32 msi_tgt_status[8] = {
  269. ISR_INT_TARGET_STATUS, ISR_INT_TARGET_STATUS_F1,
  270. ISR_INT_TARGET_STATUS_F2, ISR_INT_TARGET_STATUS_F3,
  271. ISR_INT_TARGET_STATUS_F4, ISR_INT_TARGET_STATUS_F5,
  272. ISR_INT_TARGET_STATUS_F6, ISR_INT_TARGET_STATUS_F7
  273. };
  274. /* PCI Windowing for DDR regions. */
  275. #define QLCNIC_PCIE_SEM_TIMEOUT 10000
  276. static void qlcnic_read_window_reg(u32 addr, void __iomem *bar0, u32 *data)
  277. {
  278. u32 dest;
  279. void __iomem *val;
  280. dest = addr & 0xFFFF0000;
  281. val = bar0 + QLCNIC_FW_DUMP_REG1;
  282. writel(dest, val);
  283. readl(val);
  284. val = bar0 + QLCNIC_FW_DUMP_REG2 + LSW(addr);
  285. *data = readl(val);
  286. }
  287. static void qlcnic_write_window_reg(u32 addr, void __iomem *bar0, u32 data)
  288. {
  289. u32 dest;
  290. void __iomem *val;
  291. dest = addr & 0xFFFF0000;
  292. val = bar0 + QLCNIC_FW_DUMP_REG1;
  293. writel(dest, val);
  294. readl(val);
  295. val = bar0 + QLCNIC_FW_DUMP_REG2 + LSW(addr);
  296. writel(data, val);
  297. readl(val);
  298. }
  299. int
  300. qlcnic_pcie_sem_lock(struct qlcnic_adapter *adapter, int sem, u32 id_reg)
  301. {
  302. int done = 0, timeout = 0;
  303. while (!done) {
  304. done = QLCRD32(adapter, QLCNIC_PCIE_REG(PCIE_SEM_LOCK(sem)));
  305. if (done == 1)
  306. break;
  307. if (++timeout >= QLCNIC_PCIE_SEM_TIMEOUT) {
  308. dev_err(&adapter->pdev->dev,
  309. "Failed to acquire sem=%d lock; holdby=%d\n",
  310. sem, id_reg ? QLCRD32(adapter, id_reg) : -1);
  311. return -EIO;
  312. }
  313. msleep(1);
  314. }
  315. if (id_reg)
  316. QLCWR32(adapter, id_reg, adapter->portnum);
  317. return 0;
  318. }
  319. void
  320. qlcnic_pcie_sem_unlock(struct qlcnic_adapter *adapter, int sem)
  321. {
  322. QLCRD32(adapter, QLCNIC_PCIE_REG(PCIE_SEM_UNLOCK(sem)));
  323. }
  324. int qlcnic_ind_rd(struct qlcnic_adapter *adapter, u32 addr)
  325. {
  326. u32 data;
  327. if (qlcnic_82xx_check(adapter))
  328. qlcnic_read_window_reg(addr, adapter->ahw->pci_base0, &data);
  329. else {
  330. data = qlcnic_83xx_rd_reg_indirect(adapter, addr);
  331. if (data == -EIO)
  332. return -EIO;
  333. }
  334. return data;
  335. }
  336. void qlcnic_ind_wr(struct qlcnic_adapter *adapter, u32 addr, u32 data)
  337. {
  338. if (qlcnic_82xx_check(adapter))
  339. qlcnic_write_window_reg(addr, adapter->ahw->pci_base0, data);
  340. else
  341. qlcnic_83xx_wrt_reg_indirect(adapter, addr, data);
  342. }
  343. static int
  344. qlcnic_send_cmd_descs(struct qlcnic_adapter *adapter,
  345. struct cmd_desc_type0 *cmd_desc_arr, int nr_desc)
  346. {
  347. u32 i, producer;
  348. struct qlcnic_cmd_buffer *pbuf;
  349. struct cmd_desc_type0 *cmd_desc;
  350. struct qlcnic_host_tx_ring *tx_ring;
  351. i = 0;
  352. if (!test_bit(__QLCNIC_FW_ATTACHED, &adapter->state))
  353. return -EIO;
  354. tx_ring = adapter->tx_ring;
  355. __netif_tx_lock_bh(tx_ring->txq);
  356. producer = tx_ring->producer;
  357. if (nr_desc >= qlcnic_tx_avail(tx_ring)) {
  358. netif_tx_stop_queue(tx_ring->txq);
  359. smp_mb();
  360. if (qlcnic_tx_avail(tx_ring) > nr_desc) {
  361. if (qlcnic_tx_avail(tx_ring) > TX_STOP_THRESH)
  362. netif_tx_wake_queue(tx_ring->txq);
  363. } else {
  364. adapter->stats.xmit_off++;
  365. __netif_tx_unlock_bh(tx_ring->txq);
  366. return -EBUSY;
  367. }
  368. }
  369. do {
  370. cmd_desc = &cmd_desc_arr[i];
  371. pbuf = &tx_ring->cmd_buf_arr[producer];
  372. pbuf->skb = NULL;
  373. pbuf->frag_count = 0;
  374. memcpy(&tx_ring->desc_head[producer],
  375. cmd_desc, sizeof(struct cmd_desc_type0));
  376. producer = get_next_index(producer, tx_ring->num_desc);
  377. i++;
  378. } while (i != nr_desc);
  379. tx_ring->producer = producer;
  380. qlcnic_update_cmd_producer(tx_ring);
  381. __netif_tx_unlock_bh(tx_ring->txq);
  382. return 0;
  383. }
  384. int qlcnic_82xx_sre_macaddr_change(struct qlcnic_adapter *adapter, u8 *addr,
  385. __le16 vlan_id, u8 op)
  386. {
  387. struct qlcnic_nic_req req;
  388. struct qlcnic_mac_req *mac_req;
  389. struct qlcnic_vlan_req *vlan_req;
  390. u64 word;
  391. memset(&req, 0, sizeof(struct qlcnic_nic_req));
  392. req.qhdr = cpu_to_le64(QLCNIC_REQUEST << 23);
  393. word = QLCNIC_MAC_EVENT | ((u64)adapter->portnum << 16);
  394. req.req_hdr = cpu_to_le64(word);
  395. mac_req = (struct qlcnic_mac_req *)&req.words[0];
  396. mac_req->op = op;
  397. memcpy(mac_req->mac_addr, addr, 6);
  398. vlan_req = (struct qlcnic_vlan_req *)&req.words[1];
  399. vlan_req->vlan_id = vlan_id;
  400. return qlcnic_send_cmd_descs(adapter, (struct cmd_desc_type0 *)&req, 1);
  401. }
  402. int qlcnic_nic_del_mac(struct qlcnic_adapter *adapter, const u8 *addr)
  403. {
  404. struct list_head *head;
  405. struct qlcnic_mac_list_s *cur;
  406. int err = -EINVAL;
  407. /* Delete MAC from the existing list */
  408. list_for_each(head, &adapter->mac_list) {
  409. cur = list_entry(head, struct qlcnic_mac_list_s, list);
  410. if (memcmp(addr, cur->mac_addr, ETH_ALEN) == 0) {
  411. err = qlcnic_sre_macaddr_change(adapter, cur->mac_addr,
  412. 0, QLCNIC_MAC_DEL);
  413. if (err)
  414. return err;
  415. list_del(&cur->list);
  416. kfree(cur);
  417. return err;
  418. }
  419. }
  420. return err;
  421. }
  422. int qlcnic_nic_add_mac(struct qlcnic_adapter *adapter, const u8 *addr)
  423. {
  424. struct list_head *head;
  425. struct qlcnic_mac_list_s *cur;
  426. /* look up if already exists */
  427. list_for_each(head, &adapter->mac_list) {
  428. cur = list_entry(head, struct qlcnic_mac_list_s, list);
  429. if (memcmp(addr, cur->mac_addr, ETH_ALEN) == 0)
  430. return 0;
  431. }
  432. cur = kzalloc(sizeof(struct qlcnic_mac_list_s), GFP_ATOMIC);
  433. if (cur == NULL) {
  434. dev_err(&adapter->netdev->dev,
  435. "failed to add mac address filter\n");
  436. return -ENOMEM;
  437. }
  438. memcpy(cur->mac_addr, addr, ETH_ALEN);
  439. if (qlcnic_sre_macaddr_change(adapter,
  440. cur->mac_addr, 0, QLCNIC_MAC_ADD)) {
  441. kfree(cur);
  442. return -EIO;
  443. }
  444. list_add_tail(&cur->list, &adapter->mac_list);
  445. return 0;
  446. }
  447. void qlcnic_set_multi(struct net_device *netdev)
  448. {
  449. struct qlcnic_adapter *adapter = netdev_priv(netdev);
  450. struct netdev_hw_addr *ha;
  451. static const u8 bcast_addr[ETH_ALEN] = {
  452. 0xff, 0xff, 0xff, 0xff, 0xff, 0xff
  453. };
  454. u32 mode = VPORT_MISS_MODE_DROP;
  455. if (!test_bit(__QLCNIC_FW_ATTACHED, &adapter->state))
  456. return;
  457. qlcnic_nic_add_mac(adapter, adapter->mac_addr);
  458. qlcnic_nic_add_mac(adapter, bcast_addr);
  459. if (netdev->flags & IFF_PROMISC) {
  460. if (!(adapter->flags & QLCNIC_PROMISC_DISABLED))
  461. mode = VPORT_MISS_MODE_ACCEPT_ALL;
  462. goto send_fw_cmd;
  463. }
  464. if ((netdev->flags & IFF_ALLMULTI) ||
  465. (netdev_mc_count(netdev) > adapter->ahw->max_mc_count)) {
  466. mode = VPORT_MISS_MODE_ACCEPT_MULTI;
  467. goto send_fw_cmd;
  468. }
  469. if (!netdev_mc_empty(netdev)) {
  470. netdev_for_each_mc_addr(ha, netdev) {
  471. qlcnic_nic_add_mac(adapter, ha->addr);
  472. }
  473. }
  474. send_fw_cmd:
  475. if (mode == VPORT_MISS_MODE_ACCEPT_ALL && !adapter->fdb_mac_learn) {
  476. qlcnic_alloc_lb_filters_mem(adapter);
  477. adapter->drv_mac_learn = true;
  478. } else {
  479. adapter->drv_mac_learn = false;
  480. }
  481. qlcnic_nic_set_promisc(adapter, mode);
  482. }
  483. int qlcnic_82xx_nic_set_promisc(struct qlcnic_adapter *adapter, u32 mode)
  484. {
  485. struct qlcnic_nic_req req;
  486. u64 word;
  487. memset(&req, 0, sizeof(struct qlcnic_nic_req));
  488. req.qhdr = cpu_to_le64(QLCNIC_HOST_REQUEST << 23);
  489. word = QLCNIC_H2C_OPCODE_SET_MAC_RECEIVE_MODE |
  490. ((u64)adapter->portnum << 16);
  491. req.req_hdr = cpu_to_le64(word);
  492. req.words[0] = cpu_to_le64(mode);
  493. return qlcnic_send_cmd_descs(adapter,
  494. (struct cmd_desc_type0 *)&req, 1);
  495. }
  496. void qlcnic_free_mac_list(struct qlcnic_adapter *adapter)
  497. {
  498. struct qlcnic_mac_list_s *cur;
  499. struct list_head *head = &adapter->mac_list;
  500. while (!list_empty(head)) {
  501. cur = list_entry(head->next, struct qlcnic_mac_list_s, list);
  502. qlcnic_sre_macaddr_change(adapter,
  503. cur->mac_addr, 0, QLCNIC_MAC_DEL);
  504. list_del(&cur->list);
  505. kfree(cur);
  506. }
  507. }
  508. void qlcnic_prune_lb_filters(struct qlcnic_adapter *adapter)
  509. {
  510. struct qlcnic_filter *tmp_fil;
  511. struct hlist_node *tmp_hnode, *n;
  512. struct hlist_head *head;
  513. int i, time;
  514. u8 cmd;
  515. for (i = 0; i < adapter->fhash.fbucket_size; i++) {
  516. head = &(adapter->fhash.fhead[i]);
  517. hlist_for_each_entry_safe(tmp_fil, tmp_hnode, n, head, fnode) {
  518. cmd = tmp_fil->vlan_id ? QLCNIC_MAC_VLAN_DEL :
  519. QLCNIC_MAC_DEL;
  520. time = tmp_fil->ftime;
  521. if (jiffies > (QLCNIC_FILTER_AGE * HZ + time)) {
  522. qlcnic_sre_macaddr_change(adapter,
  523. tmp_fil->faddr,
  524. tmp_fil->vlan_id,
  525. cmd);
  526. spin_lock_bh(&adapter->mac_learn_lock);
  527. adapter->fhash.fnum--;
  528. hlist_del(&tmp_fil->fnode);
  529. spin_unlock_bh(&adapter->mac_learn_lock);
  530. kfree(tmp_fil);
  531. }
  532. }
  533. }
  534. }
  535. void qlcnic_delete_lb_filters(struct qlcnic_adapter *adapter)
  536. {
  537. struct qlcnic_filter *tmp_fil;
  538. struct hlist_node *tmp_hnode, *n;
  539. struct hlist_head *head;
  540. int i;
  541. u8 cmd;
  542. for (i = 0; i < adapter->fhash.fbucket_size; i++) {
  543. head = &(adapter->fhash.fhead[i]);
  544. hlist_for_each_entry_safe(tmp_fil, tmp_hnode, n, head, fnode) {
  545. cmd = tmp_fil->vlan_id ? QLCNIC_MAC_VLAN_DEL :
  546. QLCNIC_MAC_DEL;
  547. qlcnic_sre_macaddr_change(adapter,
  548. tmp_fil->faddr,
  549. tmp_fil->vlan_id,
  550. cmd);
  551. spin_lock_bh(&adapter->mac_learn_lock);
  552. adapter->fhash.fnum--;
  553. hlist_del(&tmp_fil->fnode);
  554. spin_unlock_bh(&adapter->mac_learn_lock);
  555. kfree(tmp_fil);
  556. }
  557. }
  558. }
  559. static int qlcnic_set_fw_loopback(struct qlcnic_adapter *adapter, u8 flag)
  560. {
  561. struct qlcnic_nic_req req;
  562. int rv;
  563. memset(&req, 0, sizeof(struct qlcnic_nic_req));
  564. req.qhdr = cpu_to_le64(QLCNIC_HOST_REQUEST << 23);
  565. req.req_hdr = cpu_to_le64(QLCNIC_H2C_OPCODE_CONFIG_LOOPBACK |
  566. ((u64) adapter->portnum << 16) | ((u64) 0x1 << 32));
  567. req.words[0] = cpu_to_le64(flag);
  568. rv = qlcnic_send_cmd_descs(adapter, (struct cmd_desc_type0 *)&req, 1);
  569. if (rv != 0)
  570. dev_err(&adapter->pdev->dev, "%sting loopback mode failed\n",
  571. flag ? "Set" : "Reset");
  572. return rv;
  573. }
  574. int qlcnic_82xx_set_lb_mode(struct qlcnic_adapter *adapter, u8 mode)
  575. {
  576. if (qlcnic_set_fw_loopback(adapter, mode))
  577. return -EIO;
  578. if (qlcnic_nic_set_promisc(adapter,
  579. VPORT_MISS_MODE_ACCEPT_ALL)) {
  580. qlcnic_set_fw_loopback(adapter, 0);
  581. return -EIO;
  582. }
  583. msleep(1000);
  584. return 0;
  585. }
  586. int qlcnic_82xx_clear_lb_mode(struct qlcnic_adapter *adapter, u8 mode)
  587. {
  588. struct net_device *netdev = adapter->netdev;
  589. mode = VPORT_MISS_MODE_DROP;
  590. qlcnic_set_fw_loopback(adapter, 0);
  591. if (netdev->flags & IFF_PROMISC)
  592. mode = VPORT_MISS_MODE_ACCEPT_ALL;
  593. else if (netdev->flags & IFF_ALLMULTI)
  594. mode = VPORT_MISS_MODE_ACCEPT_MULTI;
  595. qlcnic_nic_set_promisc(adapter, mode);
  596. msleep(1000);
  597. return 0;
  598. }
  599. /*
  600. * Send the interrupt coalescing parameter set by ethtool to the card.
  601. */
  602. void qlcnic_82xx_config_intr_coalesce(struct qlcnic_adapter *adapter)
  603. {
  604. struct qlcnic_nic_req req;
  605. int rv;
  606. memset(&req, 0, sizeof(struct qlcnic_nic_req));
  607. req.qhdr = cpu_to_le64(QLCNIC_HOST_REQUEST << 23);
  608. req.req_hdr = cpu_to_le64(QLCNIC_CONFIG_INTR_COALESCE |
  609. ((u64) adapter->portnum << 16));
  610. req.words[0] = cpu_to_le64(((u64) adapter->ahw->coal.flag) << 32);
  611. req.words[2] = cpu_to_le64(adapter->ahw->coal.rx_packets |
  612. ((u64) adapter->ahw->coal.rx_time_us) << 16);
  613. req.words[5] = cpu_to_le64(adapter->ahw->coal.timer_out |
  614. ((u64) adapter->ahw->coal.type) << 32 |
  615. ((u64) adapter->ahw->coal.sts_ring_mask) << 40);
  616. rv = qlcnic_send_cmd_descs(adapter, (struct cmd_desc_type0 *)&req, 1);
  617. if (rv != 0)
  618. dev_err(&adapter->netdev->dev,
  619. "Could not send interrupt coalescing parameters\n");
  620. }
  621. #define QLCNIC_ENABLE_IPV4_LRO 1
  622. #define QLCNIC_ENABLE_IPV6_LRO 2
  623. #define QLCNIC_NO_DEST_IPV4_CHECK (1 << 8)
  624. #define QLCNIC_NO_DEST_IPV6_CHECK (2 << 8)
  625. int qlcnic_82xx_config_hw_lro(struct qlcnic_adapter *adapter, int enable)
  626. {
  627. struct qlcnic_nic_req req;
  628. u64 word;
  629. int rv;
  630. if (!test_bit(__QLCNIC_FW_ATTACHED, &adapter->state))
  631. return 0;
  632. memset(&req, 0, sizeof(struct qlcnic_nic_req));
  633. req.qhdr = cpu_to_le64(QLCNIC_HOST_REQUEST << 23);
  634. word = QLCNIC_H2C_OPCODE_CONFIG_HW_LRO | ((u64)adapter->portnum << 16);
  635. req.req_hdr = cpu_to_le64(word);
  636. word = 0;
  637. if (enable) {
  638. word = QLCNIC_ENABLE_IPV4_LRO | QLCNIC_NO_DEST_IPV4_CHECK;
  639. if (adapter->ahw->capabilities2 & QLCNIC_FW_CAP2_HW_LRO_IPV6)
  640. word |= QLCNIC_ENABLE_IPV6_LRO |
  641. QLCNIC_NO_DEST_IPV6_CHECK;
  642. }
  643. req.words[0] = cpu_to_le64(word);
  644. rv = qlcnic_send_cmd_descs(adapter, (struct cmd_desc_type0 *)&req, 1);
  645. if (rv != 0)
  646. dev_err(&adapter->netdev->dev,
  647. "Could not send configure hw lro request\n");
  648. return rv;
  649. }
  650. int qlcnic_config_bridged_mode(struct qlcnic_adapter *adapter, u32 enable)
  651. {
  652. struct qlcnic_nic_req req;
  653. u64 word;
  654. int rv;
  655. if (!!(adapter->flags & QLCNIC_BRIDGE_ENABLED) == enable)
  656. return 0;
  657. memset(&req, 0, sizeof(struct qlcnic_nic_req));
  658. req.qhdr = cpu_to_le64(QLCNIC_HOST_REQUEST << 23);
  659. word = QLCNIC_H2C_OPCODE_CONFIG_BRIDGING |
  660. ((u64)adapter->portnum << 16);
  661. req.req_hdr = cpu_to_le64(word);
  662. req.words[0] = cpu_to_le64(enable);
  663. rv = qlcnic_send_cmd_descs(adapter, (struct cmd_desc_type0 *)&req, 1);
  664. if (rv != 0)
  665. dev_err(&adapter->netdev->dev,
  666. "Could not send configure bridge mode request\n");
  667. adapter->flags ^= QLCNIC_BRIDGE_ENABLED;
  668. return rv;
  669. }
  670. #define QLCNIC_RSS_HASHTYPE_IP_TCP 0x3
  671. #define QLCNIC_ENABLE_TYPE_C_RSS BIT_10
  672. #define QLCNIC_RSS_FEATURE_FLAG (1ULL << 63)
  673. #define QLCNIC_RSS_IND_TABLE_MASK 0x7ULL
  674. int qlcnic_82xx_config_rss(struct qlcnic_adapter *adapter, int enable)
  675. {
  676. struct qlcnic_nic_req req;
  677. u64 word;
  678. int i, rv;
  679. static const u64 key[] = {
  680. 0xbeac01fa6a42b73bULL, 0x8030f20c77cb2da3ULL,
  681. 0xae7b30b4d0ca2bcbULL, 0x43a38fb04167253dULL,
  682. 0x255b0ec26d5a56daULL
  683. };
  684. memset(&req, 0, sizeof(struct qlcnic_nic_req));
  685. req.qhdr = cpu_to_le64(QLCNIC_HOST_REQUEST << 23);
  686. word = QLCNIC_H2C_OPCODE_CONFIG_RSS | ((u64)adapter->portnum << 16);
  687. req.req_hdr = cpu_to_le64(word);
  688. /*
  689. * RSS request:
  690. * bits 3-0: hash_method
  691. * 5-4: hash_type_ipv4
  692. * 7-6: hash_type_ipv6
  693. * 8: enable
  694. * 9: use indirection table
  695. * 10: type-c rss
  696. * 11: udp rss
  697. * 47-12: reserved
  698. * 62-48: indirection table mask
  699. * 63: feature flag
  700. */
  701. word = ((u64)(QLCNIC_RSS_HASHTYPE_IP_TCP & 0x3) << 4) |
  702. ((u64)(QLCNIC_RSS_HASHTYPE_IP_TCP & 0x3) << 6) |
  703. ((u64)(enable & 0x1) << 8) |
  704. ((u64)QLCNIC_RSS_IND_TABLE_MASK << 48) |
  705. (u64)QLCNIC_ENABLE_TYPE_C_RSS |
  706. (u64)QLCNIC_RSS_FEATURE_FLAG;
  707. req.words[0] = cpu_to_le64(word);
  708. for (i = 0; i < 5; i++)
  709. req.words[i+1] = cpu_to_le64(key[i]);
  710. rv = qlcnic_send_cmd_descs(adapter, (struct cmd_desc_type0 *)&req, 1);
  711. if (rv != 0)
  712. dev_err(&adapter->netdev->dev, "could not configure RSS\n");
  713. return rv;
  714. }
  715. void qlcnic_82xx_config_ipaddr(struct qlcnic_adapter *adapter,
  716. __be32 ip, int cmd)
  717. {
  718. struct qlcnic_nic_req req;
  719. struct qlcnic_ipaddr *ipa;
  720. u64 word;
  721. int rv;
  722. memset(&req, 0, sizeof(struct qlcnic_nic_req));
  723. req.qhdr = cpu_to_le64(QLCNIC_HOST_REQUEST << 23);
  724. word = QLCNIC_H2C_OPCODE_CONFIG_IPADDR | ((u64)adapter->portnum << 16);
  725. req.req_hdr = cpu_to_le64(word);
  726. req.words[0] = cpu_to_le64(cmd);
  727. ipa = (struct qlcnic_ipaddr *)&req.words[1];
  728. ipa->ipv4 = ip;
  729. rv = qlcnic_send_cmd_descs(adapter, (struct cmd_desc_type0 *)&req, 1);
  730. if (rv != 0)
  731. dev_err(&adapter->netdev->dev,
  732. "could not notify %s IP 0x%x reuqest\n",
  733. (cmd == QLCNIC_IP_UP) ? "Add" : "Remove", ip);
  734. }
  735. int qlcnic_82xx_linkevent_request(struct qlcnic_adapter *adapter, int enable)
  736. {
  737. struct qlcnic_nic_req req;
  738. u64 word;
  739. int rv;
  740. memset(&req, 0, sizeof(struct qlcnic_nic_req));
  741. req.qhdr = cpu_to_le64(QLCNIC_HOST_REQUEST << 23);
  742. word = QLCNIC_H2C_OPCODE_GET_LINKEVENT | ((u64)adapter->portnum << 16);
  743. req.req_hdr = cpu_to_le64(word);
  744. req.words[0] = cpu_to_le64(enable | (enable << 8));
  745. rv = qlcnic_send_cmd_descs(adapter, (struct cmd_desc_type0 *)&req, 1);
  746. if (rv != 0)
  747. dev_err(&adapter->netdev->dev,
  748. "could not configure link notification\n");
  749. return rv;
  750. }
  751. int qlcnic_send_lro_cleanup(struct qlcnic_adapter *adapter)
  752. {
  753. struct qlcnic_nic_req req;
  754. u64 word;
  755. int rv;
  756. if (!test_bit(__QLCNIC_FW_ATTACHED, &adapter->state))
  757. return 0;
  758. memset(&req, 0, sizeof(struct qlcnic_nic_req));
  759. req.qhdr = cpu_to_le64(QLCNIC_HOST_REQUEST << 23);
  760. word = QLCNIC_H2C_OPCODE_LRO_REQUEST |
  761. ((u64)adapter->portnum << 16) |
  762. ((u64)QLCNIC_LRO_REQUEST_CLEANUP << 56) ;
  763. req.req_hdr = cpu_to_le64(word);
  764. rv = qlcnic_send_cmd_descs(adapter, (struct cmd_desc_type0 *)&req, 1);
  765. if (rv != 0)
  766. dev_err(&adapter->netdev->dev,
  767. "could not cleanup lro flows\n");
  768. return rv;
  769. }
  770. /*
  771. * qlcnic_change_mtu - Change the Maximum Transfer Unit
  772. * @returns 0 on success, negative on failure
  773. */
  774. int qlcnic_change_mtu(struct net_device *netdev, int mtu)
  775. {
  776. struct qlcnic_adapter *adapter = netdev_priv(netdev);
  777. int rc = 0;
  778. if (mtu < P3P_MIN_MTU || mtu > P3P_MAX_MTU) {
  779. dev_err(&adapter->netdev->dev, "%d bytes < mtu < %d bytes"
  780. " not supported\n", P3P_MAX_MTU, P3P_MIN_MTU);
  781. return -EINVAL;
  782. }
  783. rc = qlcnic_fw_cmd_set_mtu(adapter, mtu);
  784. if (!rc)
  785. netdev->mtu = mtu;
  786. return rc;
  787. }
  788. netdev_features_t qlcnic_fix_features(struct net_device *netdev,
  789. netdev_features_t features)
  790. {
  791. struct qlcnic_adapter *adapter = netdev_priv(netdev);
  792. if ((adapter->flags & QLCNIC_ESWITCH_ENABLED)) {
  793. netdev_features_t changed = features ^ netdev->features;
  794. features ^= changed & (NETIF_F_ALL_CSUM | NETIF_F_RXCSUM);
  795. }
  796. if (!(features & NETIF_F_RXCSUM))
  797. features &= ~NETIF_F_LRO;
  798. return features;
  799. }
  800. int qlcnic_set_features(struct net_device *netdev, netdev_features_t features)
  801. {
  802. struct qlcnic_adapter *adapter = netdev_priv(netdev);
  803. netdev_features_t changed = netdev->features ^ features;
  804. int hw_lro = (features & NETIF_F_LRO) ? QLCNIC_LRO_ENABLED : 0;
  805. if (!(changed & NETIF_F_LRO))
  806. return 0;
  807. netdev->features ^= NETIF_F_LRO;
  808. if (qlcnic_config_hw_lro(adapter, hw_lro))
  809. return -EIO;
  810. if ((hw_lro == 0) && qlcnic_send_lro_cleanup(adapter))
  811. return -EIO;
  812. return 0;
  813. }
  814. /*
  815. * Changes the CRB window to the specified window.
  816. */
  817. /* Returns < 0 if off is not valid,
  818. * 1 if window access is needed. 'off' is set to offset from
  819. * CRB space in 128M pci map
  820. * 0 if no window access is needed. 'off' is set to 2M addr
  821. * In: 'off' is offset from base in 128M pci map
  822. */
  823. static int qlcnic_pci_get_crb_addr_2M(struct qlcnic_hardware_context *ahw,
  824. ulong off, void __iomem **addr)
  825. {
  826. const struct crb_128M_2M_sub_block_map *m;
  827. if ((off >= QLCNIC_CRB_MAX) || (off < QLCNIC_PCI_CRBSPACE))
  828. return -EINVAL;
  829. off -= QLCNIC_PCI_CRBSPACE;
  830. /*
  831. * Try direct map
  832. */
  833. m = &crb_128M_2M_map[CRB_BLK(off)].sub_block[CRB_SUBBLK(off)];
  834. if (m->valid && (m->start_128M <= off) && (m->end_128M > off)) {
  835. *addr = ahw->pci_base0 + m->start_2M +
  836. (off - m->start_128M);
  837. return 0;
  838. }
  839. /*
  840. * Not in direct map, use crb window
  841. */
  842. *addr = ahw->pci_base0 + CRB_INDIRECT_2M + (off & MASK(16));
  843. return 1;
  844. }
  845. /*
  846. * In: 'off' is offset from CRB space in 128M pci map
  847. * Out: 'off' is 2M pci map addr
  848. * side effect: lock crb window
  849. */
  850. static int
  851. qlcnic_pci_set_crbwindow_2M(struct qlcnic_adapter *adapter, ulong off)
  852. {
  853. u32 window;
  854. void __iomem *addr = adapter->ahw->pci_base0 + CRB_WINDOW_2M;
  855. off -= QLCNIC_PCI_CRBSPACE;
  856. window = CRB_HI(off);
  857. if (window == 0) {
  858. dev_err(&adapter->pdev->dev, "Invalid offset 0x%lx\n", off);
  859. return -EIO;
  860. }
  861. writel(window, addr);
  862. if (readl(addr) != window) {
  863. if (printk_ratelimit())
  864. dev_warn(&adapter->pdev->dev,
  865. "failed to set CRB window to %d off 0x%lx\n",
  866. window, off);
  867. return -EIO;
  868. }
  869. return 0;
  870. }
  871. int qlcnic_82xx_hw_write_wx_2M(struct qlcnic_adapter *adapter, ulong off,
  872. u32 data)
  873. {
  874. unsigned long flags;
  875. int rv;
  876. void __iomem *addr = NULL;
  877. rv = qlcnic_pci_get_crb_addr_2M(adapter->ahw, off, &addr);
  878. if (rv == 0) {
  879. writel(data, addr);
  880. return 0;
  881. }
  882. if (rv > 0) {
  883. /* indirect access */
  884. write_lock_irqsave(&adapter->ahw->crb_lock, flags);
  885. crb_win_lock(adapter);
  886. rv = qlcnic_pci_set_crbwindow_2M(adapter, off);
  887. if (!rv)
  888. writel(data, addr);
  889. crb_win_unlock(adapter);
  890. write_unlock_irqrestore(&adapter->ahw->crb_lock, flags);
  891. return rv;
  892. }
  893. dev_err(&adapter->pdev->dev,
  894. "%s: invalid offset: 0x%016lx\n", __func__, off);
  895. dump_stack();
  896. return -EIO;
  897. }
  898. int qlcnic_82xx_hw_read_wx_2M(struct qlcnic_adapter *adapter, ulong off)
  899. {
  900. unsigned long flags;
  901. int rv;
  902. u32 data = -1;
  903. void __iomem *addr = NULL;
  904. rv = qlcnic_pci_get_crb_addr_2M(adapter->ahw, off, &addr);
  905. if (rv == 0)
  906. return readl(addr);
  907. if (rv > 0) {
  908. /* indirect access */
  909. write_lock_irqsave(&adapter->ahw->crb_lock, flags);
  910. crb_win_lock(adapter);
  911. if (!qlcnic_pci_set_crbwindow_2M(adapter, off))
  912. data = readl(addr);
  913. crb_win_unlock(adapter);
  914. write_unlock_irqrestore(&adapter->ahw->crb_lock, flags);
  915. return data;
  916. }
  917. dev_err(&adapter->pdev->dev,
  918. "%s: invalid offset: 0x%016lx\n", __func__, off);
  919. dump_stack();
  920. return -1;
  921. }
  922. void __iomem *qlcnic_get_ioaddr(struct qlcnic_hardware_context *ahw,
  923. u32 offset)
  924. {
  925. void __iomem *addr = NULL;
  926. WARN_ON(qlcnic_pci_get_crb_addr_2M(ahw, offset, &addr));
  927. return addr;
  928. }
  929. static int qlcnic_pci_mem_access_direct(struct qlcnic_adapter *adapter,
  930. u32 window, u64 off, u64 *data, int op)
  931. {
  932. void __iomem *addr;
  933. u32 start;
  934. mutex_lock(&adapter->ahw->mem_lock);
  935. writel(window, adapter->ahw->ocm_win_crb);
  936. /* read back to flush */
  937. readl(adapter->ahw->ocm_win_crb);
  938. start = QLCNIC_PCI_OCM0_2M + off;
  939. addr = adapter->ahw->pci_base0 + start;
  940. if (op == 0) /* read */
  941. *data = readq(addr);
  942. else /* write */
  943. writeq(*data, addr);
  944. /* Set window to 0 */
  945. writel(0, adapter->ahw->ocm_win_crb);
  946. readl(adapter->ahw->ocm_win_crb);
  947. mutex_unlock(&adapter->ahw->mem_lock);
  948. return 0;
  949. }
  950. void
  951. qlcnic_pci_camqm_read_2M(struct qlcnic_adapter *adapter, u64 off, u64 *data)
  952. {
  953. void __iomem *addr = adapter->ahw->pci_base0 +
  954. QLCNIC_PCI_CAMQM_2M_BASE + (off - QLCNIC_PCI_CAMQM);
  955. mutex_lock(&adapter->ahw->mem_lock);
  956. *data = readq(addr);
  957. mutex_unlock(&adapter->ahw->mem_lock);
  958. }
  959. void
  960. qlcnic_pci_camqm_write_2M(struct qlcnic_adapter *adapter, u64 off, u64 data)
  961. {
  962. void __iomem *addr = adapter->ahw->pci_base0 +
  963. QLCNIC_PCI_CAMQM_2M_BASE + (off - QLCNIC_PCI_CAMQM);
  964. mutex_lock(&adapter->ahw->mem_lock);
  965. writeq(data, addr);
  966. mutex_unlock(&adapter->ahw->mem_lock);
  967. }
  968. /* Set MS memory control data for different adapters */
  969. static void qlcnic_set_ms_controls(struct qlcnic_adapter *adapter, u64 off,
  970. struct qlcnic_ms_reg_ctrl *ms)
  971. {
  972. ms->control = QLCNIC_MS_CTRL;
  973. ms->low = QLCNIC_MS_ADDR_LO;
  974. ms->hi = QLCNIC_MS_ADDR_HI;
  975. if (off & 0xf) {
  976. ms->wd[0] = QLCNIC_MS_WRTDATA_LO;
  977. ms->rd[0] = QLCNIC_MS_RDDATA_LO;
  978. ms->wd[1] = QLCNIC_MS_WRTDATA_HI;
  979. ms->rd[1] = QLCNIC_MS_RDDATA_HI;
  980. ms->wd[2] = QLCNIC_MS_WRTDATA_ULO;
  981. ms->wd[3] = QLCNIC_MS_WRTDATA_UHI;
  982. ms->rd[2] = QLCNIC_MS_RDDATA_ULO;
  983. ms->rd[3] = QLCNIC_MS_RDDATA_UHI;
  984. } else {
  985. ms->wd[0] = QLCNIC_MS_WRTDATA_ULO;
  986. ms->rd[0] = QLCNIC_MS_RDDATA_ULO;
  987. ms->wd[1] = QLCNIC_MS_WRTDATA_UHI;
  988. ms->rd[1] = QLCNIC_MS_RDDATA_UHI;
  989. ms->wd[2] = QLCNIC_MS_WRTDATA_LO;
  990. ms->wd[3] = QLCNIC_MS_WRTDATA_HI;
  991. ms->rd[2] = QLCNIC_MS_RDDATA_LO;
  992. ms->rd[3] = QLCNIC_MS_RDDATA_HI;
  993. }
  994. ms->ocm_window = OCM_WIN_P3P(off);
  995. ms->off = GET_MEM_OFFS_2M(off);
  996. }
  997. int qlcnic_pci_mem_write_2M(struct qlcnic_adapter *adapter, u64 off, u64 data)
  998. {
  999. int j, ret = 0;
  1000. u32 temp, off8;
  1001. struct qlcnic_ms_reg_ctrl ms;
  1002. /* Only 64-bit aligned access */
  1003. if (off & 7)
  1004. return -EIO;
  1005. memset(&ms, 0, sizeof(struct qlcnic_ms_reg_ctrl));
  1006. if (!(ADDR_IN_RANGE(off, QLCNIC_ADDR_QDR_NET,
  1007. QLCNIC_ADDR_QDR_NET_MAX) ||
  1008. ADDR_IN_RANGE(off, QLCNIC_ADDR_DDR_NET,
  1009. QLCNIC_ADDR_DDR_NET_MAX)))
  1010. return -EIO;
  1011. qlcnic_set_ms_controls(adapter, off, &ms);
  1012. if (ADDR_IN_RANGE(off, QLCNIC_ADDR_OCM0, QLCNIC_ADDR_OCM0_MAX))
  1013. return qlcnic_pci_mem_access_direct(adapter, ms.ocm_window,
  1014. ms.off, &data, 1);
  1015. off8 = off & ~0xf;
  1016. mutex_lock(&adapter->ahw->mem_lock);
  1017. qlcnic_ind_wr(adapter, ms.low, off8);
  1018. qlcnic_ind_wr(adapter, ms.hi, 0);
  1019. qlcnic_ind_wr(adapter, ms.control, TA_CTL_ENABLE);
  1020. qlcnic_ind_wr(adapter, ms.control, QLCNIC_TA_START_ENABLE);
  1021. for (j = 0; j < MAX_CTL_CHECK; j++) {
  1022. temp = qlcnic_ind_rd(adapter, ms.control);
  1023. if ((temp & TA_CTL_BUSY) == 0)
  1024. break;
  1025. }
  1026. if (j >= MAX_CTL_CHECK) {
  1027. ret = -EIO;
  1028. goto done;
  1029. }
  1030. /* This is the modify part of read-modify-write */
  1031. qlcnic_ind_wr(adapter, ms.wd[0], qlcnic_ind_rd(adapter, ms.rd[0]));
  1032. qlcnic_ind_wr(adapter, ms.wd[1], qlcnic_ind_rd(adapter, ms.rd[1]));
  1033. /* This is the write part of read-modify-write */
  1034. qlcnic_ind_wr(adapter, ms.wd[2], data & 0xffffffff);
  1035. qlcnic_ind_wr(adapter, ms.wd[3], (data >> 32) & 0xffffffff);
  1036. qlcnic_ind_wr(adapter, ms.control, QLCNIC_TA_WRITE_ENABLE);
  1037. qlcnic_ind_wr(adapter, ms.control, QLCNIC_TA_WRITE_START);
  1038. for (j = 0; j < MAX_CTL_CHECK; j++) {
  1039. temp = qlcnic_ind_rd(adapter, ms.control);
  1040. if ((temp & TA_CTL_BUSY) == 0)
  1041. break;
  1042. }
  1043. if (j >= MAX_CTL_CHECK) {
  1044. if (printk_ratelimit())
  1045. dev_err(&adapter->pdev->dev,
  1046. "failed to write through agent\n");
  1047. ret = -EIO;
  1048. } else
  1049. ret = 0;
  1050. done:
  1051. mutex_unlock(&adapter->ahw->mem_lock);
  1052. return ret;
  1053. }
  1054. int qlcnic_pci_mem_read_2M(struct qlcnic_adapter *adapter, u64 off, u64 *data)
  1055. {
  1056. int j, ret;
  1057. u32 temp, off8;
  1058. u64 val;
  1059. struct qlcnic_ms_reg_ctrl ms;
  1060. /* Only 64-bit aligned access */
  1061. if (off & 7)
  1062. return -EIO;
  1063. if (!(ADDR_IN_RANGE(off, QLCNIC_ADDR_QDR_NET,
  1064. QLCNIC_ADDR_QDR_NET_MAX) ||
  1065. ADDR_IN_RANGE(off, QLCNIC_ADDR_DDR_NET,
  1066. QLCNIC_ADDR_DDR_NET_MAX)))
  1067. return -EIO;
  1068. memset(&ms, 0, sizeof(struct qlcnic_ms_reg_ctrl));
  1069. qlcnic_set_ms_controls(adapter, off, &ms);
  1070. if (ADDR_IN_RANGE(off, QLCNIC_ADDR_OCM0, QLCNIC_ADDR_OCM0_MAX))
  1071. return qlcnic_pci_mem_access_direct(adapter, ms.ocm_window,
  1072. ms.off, data, 0);
  1073. mutex_lock(&adapter->ahw->mem_lock);
  1074. off8 = off & ~0xf;
  1075. qlcnic_ind_wr(adapter, ms.low, off8);
  1076. qlcnic_ind_wr(adapter, ms.hi, 0);
  1077. qlcnic_ind_wr(adapter, ms.control, TA_CTL_ENABLE);
  1078. qlcnic_ind_wr(adapter, ms.control, QLCNIC_TA_START_ENABLE);
  1079. for (j = 0; j < MAX_CTL_CHECK; j++) {
  1080. temp = qlcnic_ind_rd(adapter, ms.control);
  1081. if ((temp & TA_CTL_BUSY) == 0)
  1082. break;
  1083. }
  1084. if (j >= MAX_CTL_CHECK) {
  1085. if (printk_ratelimit())
  1086. dev_err(&adapter->pdev->dev,
  1087. "failed to read through agent\n");
  1088. ret = -EIO;
  1089. } else {
  1090. temp = qlcnic_ind_rd(adapter, ms.rd[3]);
  1091. val = (u64)temp << 32;
  1092. val |= qlcnic_ind_rd(adapter, ms.rd[2]);
  1093. *data = val;
  1094. ret = 0;
  1095. }
  1096. mutex_unlock(&adapter->ahw->mem_lock);
  1097. return ret;
  1098. }
  1099. int qlcnic_82xx_get_board_info(struct qlcnic_adapter *adapter)
  1100. {
  1101. int offset, board_type, magic;
  1102. struct pci_dev *pdev = adapter->pdev;
  1103. offset = QLCNIC_FW_MAGIC_OFFSET;
  1104. if (qlcnic_rom_fast_read(adapter, offset, &magic))
  1105. return -EIO;
  1106. if (magic != QLCNIC_BDINFO_MAGIC) {
  1107. dev_err(&pdev->dev, "invalid board config, magic=%08x\n",
  1108. magic);
  1109. return -EIO;
  1110. }
  1111. offset = QLCNIC_BRDTYPE_OFFSET;
  1112. if (qlcnic_rom_fast_read(adapter, offset, &board_type))
  1113. return -EIO;
  1114. adapter->ahw->board_type = board_type;
  1115. if (board_type == QLCNIC_BRDTYPE_P3P_4_GB_MM) {
  1116. u32 gpio = QLCRD32(adapter, QLCNIC_ROMUSB_GLB_PAD_GPIO_I);
  1117. if ((gpio & 0x8000) == 0)
  1118. board_type = QLCNIC_BRDTYPE_P3P_10G_TP;
  1119. }
  1120. switch (board_type) {
  1121. case QLCNIC_BRDTYPE_P3P_HMEZ:
  1122. case QLCNIC_BRDTYPE_P3P_XG_LOM:
  1123. case QLCNIC_BRDTYPE_P3P_10G_CX4:
  1124. case QLCNIC_BRDTYPE_P3P_10G_CX4_LP:
  1125. case QLCNIC_BRDTYPE_P3P_IMEZ:
  1126. case QLCNIC_BRDTYPE_P3P_10G_SFP_PLUS:
  1127. case QLCNIC_BRDTYPE_P3P_10G_SFP_CT:
  1128. case QLCNIC_BRDTYPE_P3P_10G_SFP_QT:
  1129. case QLCNIC_BRDTYPE_P3P_10G_XFP:
  1130. case QLCNIC_BRDTYPE_P3P_10000_BASE_T:
  1131. adapter->ahw->port_type = QLCNIC_XGBE;
  1132. break;
  1133. case QLCNIC_BRDTYPE_P3P_REF_QG:
  1134. case QLCNIC_BRDTYPE_P3P_4_GB:
  1135. case QLCNIC_BRDTYPE_P3P_4_GB_MM:
  1136. adapter->ahw->port_type = QLCNIC_GBE;
  1137. break;
  1138. case QLCNIC_BRDTYPE_P3P_10G_TP:
  1139. adapter->ahw->port_type = (adapter->portnum < 2) ?
  1140. QLCNIC_XGBE : QLCNIC_GBE;
  1141. break;
  1142. default:
  1143. dev_err(&pdev->dev, "unknown board type %x\n", board_type);
  1144. adapter->ahw->port_type = QLCNIC_XGBE;
  1145. break;
  1146. }
  1147. return 0;
  1148. }
  1149. int
  1150. qlcnic_wol_supported(struct qlcnic_adapter *adapter)
  1151. {
  1152. u32 wol_cfg;
  1153. wol_cfg = QLCRD32(adapter, QLCNIC_WOL_CONFIG_NV);
  1154. if (wol_cfg & (1UL << adapter->portnum)) {
  1155. wol_cfg = QLCRD32(adapter, QLCNIC_WOL_CONFIG);
  1156. if (wol_cfg & (1 << adapter->portnum))
  1157. return 1;
  1158. }
  1159. return 0;
  1160. }
  1161. int qlcnic_82xx_config_led(struct qlcnic_adapter *adapter, u32 state, u32 rate)
  1162. {
  1163. struct qlcnic_nic_req req;
  1164. int rv;
  1165. u64 word;
  1166. memset(&req, 0, sizeof(struct qlcnic_nic_req));
  1167. req.qhdr = cpu_to_le64(QLCNIC_HOST_REQUEST << 23);
  1168. word = QLCNIC_H2C_OPCODE_CONFIG_LED | ((u64)adapter->portnum << 16);
  1169. req.req_hdr = cpu_to_le64(word);
  1170. req.words[0] = cpu_to_le64(((u64)rate << 32) | adapter->portnum);
  1171. req.words[1] = cpu_to_le64(state);
  1172. rv = qlcnic_send_cmd_descs(adapter, (struct cmd_desc_type0 *)&req, 1);
  1173. if (rv)
  1174. dev_err(&adapter->pdev->dev, "LED configuration failed.\n");
  1175. return rv;
  1176. }
  1177. void qlcnic_82xx_get_func_no(struct qlcnic_adapter *adapter)
  1178. {
  1179. void __iomem *msix_base_addr;
  1180. u32 func;
  1181. u32 msix_base;
  1182. pci_read_config_dword(adapter->pdev, QLCNIC_MSIX_TABLE_OFFSET, &func);
  1183. msix_base_addr = adapter->ahw->pci_base0 + QLCNIC_MSIX_BASE;
  1184. msix_base = readl(msix_base_addr);
  1185. func = (func - msix_base) / QLCNIC_MSIX_TBL_PGSIZE;
  1186. adapter->ahw->pci_func = func;
  1187. }
  1188. void qlcnic_82xx_read_crb(struct qlcnic_adapter *adapter, char *buf,
  1189. loff_t offset, size_t size)
  1190. {
  1191. u32 data;
  1192. u64 qmdata;
  1193. if (ADDR_IN_RANGE(offset, QLCNIC_PCI_CAMQM, QLCNIC_PCI_CAMQM_END)) {
  1194. qlcnic_pci_camqm_read_2M(adapter, offset, &qmdata);
  1195. memcpy(buf, &qmdata, size);
  1196. } else {
  1197. data = QLCRD32(adapter, offset);
  1198. memcpy(buf, &data, size);
  1199. }
  1200. }
  1201. void qlcnic_82xx_write_crb(struct qlcnic_adapter *adapter, char *buf,
  1202. loff_t offset, size_t size)
  1203. {
  1204. u32 data;
  1205. u64 qmdata;
  1206. if (ADDR_IN_RANGE(offset, QLCNIC_PCI_CAMQM, QLCNIC_PCI_CAMQM_END)) {
  1207. memcpy(&qmdata, buf, size);
  1208. qlcnic_pci_camqm_write_2M(adapter, offset, qmdata);
  1209. } else {
  1210. memcpy(&data, buf, size);
  1211. QLCWR32(adapter, offset, data);
  1212. }
  1213. }
  1214. int qlcnic_82xx_api_lock(struct qlcnic_adapter *adapter)
  1215. {
  1216. return qlcnic_pcie_sem_lock(adapter, 5, 0);
  1217. }
  1218. void qlcnic_82xx_api_unlock(struct qlcnic_adapter *adapter)
  1219. {
  1220. qlcnic_pcie_sem_unlock(adapter, 5);
  1221. }