ath5k.h 46 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420
  1. /*
  2. * Copyright (c) 2004-2007 Reyk Floeter <reyk@openbsd.org>
  3. * Copyright (c) 2006-2007 Nick Kossifidis <mickflemm@gmail.com>
  4. *
  5. * Permission to use, copy, modify, and distribute this software for any
  6. * purpose with or without fee is hereby granted, provided that the above
  7. * copyright notice and this permission notice appear in all copies.
  8. *
  9. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
  10. * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
  11. * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
  12. * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
  13. * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
  14. * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
  15. * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
  16. */
  17. #ifndef _ATH5K_H
  18. #define _ATH5K_H
  19. /* TODO: Clean up channel debuging -doesn't work anyway- and start
  20. * working on reg. control code using all available eeprom information
  21. * -rev. engineering needed- */
  22. #define CHAN_DEBUG 0
  23. #include <linux/io.h>
  24. #include <linux/types.h>
  25. #include <linux/average.h>
  26. #include <net/mac80211.h>
  27. /* RX/TX descriptor hw structs
  28. * TODO: Driver part should only see sw structs */
  29. #include "desc.h"
  30. /* EEPROM structs/offsets
  31. * TODO: Make a more generic struct (eg. add more stuff to ath5k_capabilities)
  32. * and clean up common bits, then introduce set/get functions in eeprom.c */
  33. #include "eeprom.h"
  34. #include "../ath.h"
  35. /* PCI IDs */
  36. #define PCI_DEVICE_ID_ATHEROS_AR5210 0x0007 /* AR5210 */
  37. #define PCI_DEVICE_ID_ATHEROS_AR5311 0x0011 /* AR5311 */
  38. #define PCI_DEVICE_ID_ATHEROS_AR5211 0x0012 /* AR5211 */
  39. #define PCI_DEVICE_ID_ATHEROS_AR5212 0x0013 /* AR5212 */
  40. #define PCI_DEVICE_ID_3COM_3CRDAG675 0x0013 /* 3CRDAG675 (Atheros AR5212) */
  41. #define PCI_DEVICE_ID_3COM_2_3CRPAG175 0x0013 /* 3CRPAG175 (Atheros AR5212) */
  42. #define PCI_DEVICE_ID_ATHEROS_AR5210_AP 0x0207 /* AR5210 (Early) */
  43. #define PCI_DEVICE_ID_ATHEROS_AR5212_IBM 0x1014 /* AR5212 (IBM MiniPCI) */
  44. #define PCI_DEVICE_ID_ATHEROS_AR5210_DEFAULT 0x1107 /* AR5210 (no eeprom) */
  45. #define PCI_DEVICE_ID_ATHEROS_AR5212_DEFAULT 0x1113 /* AR5212 (no eeprom) */
  46. #define PCI_DEVICE_ID_ATHEROS_AR5211_DEFAULT 0x1112 /* AR5211 (no eeprom) */
  47. #define PCI_DEVICE_ID_ATHEROS_AR5212_FPGA 0xf013 /* AR5212 (emulation board) */
  48. #define PCI_DEVICE_ID_ATHEROS_AR5211_LEGACY 0xff12 /* AR5211 (emulation board) */
  49. #define PCI_DEVICE_ID_ATHEROS_AR5211_FPGA11B 0xf11b /* AR5211 (emulation board) */
  50. #define PCI_DEVICE_ID_ATHEROS_AR5312_REV2 0x0052 /* AR5312 WMAC (AP31) */
  51. #define PCI_DEVICE_ID_ATHEROS_AR5312_REV7 0x0057 /* AR5312 WMAC (AP30-040) */
  52. #define PCI_DEVICE_ID_ATHEROS_AR5312_REV8 0x0058 /* AR5312 WMAC (AP43-030) */
  53. #define PCI_DEVICE_ID_ATHEROS_AR5212_0014 0x0014 /* AR5212 compatible */
  54. #define PCI_DEVICE_ID_ATHEROS_AR5212_0015 0x0015 /* AR5212 compatible */
  55. #define PCI_DEVICE_ID_ATHEROS_AR5212_0016 0x0016 /* AR5212 compatible */
  56. #define PCI_DEVICE_ID_ATHEROS_AR5212_0017 0x0017 /* AR5212 compatible */
  57. #define PCI_DEVICE_ID_ATHEROS_AR5212_0018 0x0018 /* AR5212 compatible */
  58. #define PCI_DEVICE_ID_ATHEROS_AR5212_0019 0x0019 /* AR5212 compatible */
  59. #define PCI_DEVICE_ID_ATHEROS_AR2413 0x001a /* AR2413 (Griffin-lite) */
  60. #define PCI_DEVICE_ID_ATHEROS_AR5413 0x001b /* AR5413 (Eagle) */
  61. #define PCI_DEVICE_ID_ATHEROS_AR5424 0x001c /* AR5424 (Condor PCI-E) */
  62. #define PCI_DEVICE_ID_ATHEROS_AR5416 0x0023 /* AR5416 */
  63. #define PCI_DEVICE_ID_ATHEROS_AR5418 0x0024 /* AR5418 */
  64. /****************************\
  65. GENERIC DRIVER DEFINITIONS
  66. \****************************/
  67. #define ATH5K_PRINTF(fmt, ...) printk("%s: " fmt, __func__, ##__VA_ARGS__)
  68. #define ATH5K_PRINTK(_sc, _level, _fmt, ...) \
  69. printk(_level "ath5k %s: " _fmt, \
  70. ((_sc) && (_sc)->hw) ? wiphy_name((_sc)->hw->wiphy) : "", \
  71. ##__VA_ARGS__)
  72. #define ATH5K_PRINTK_LIMIT(_sc, _level, _fmt, ...) do { \
  73. if (net_ratelimit()) \
  74. ATH5K_PRINTK(_sc, _level, _fmt, ##__VA_ARGS__); \
  75. } while (0)
  76. #define ATH5K_INFO(_sc, _fmt, ...) \
  77. ATH5K_PRINTK(_sc, KERN_INFO, _fmt, ##__VA_ARGS__)
  78. #define ATH5K_WARN(_sc, _fmt, ...) \
  79. ATH5K_PRINTK_LIMIT(_sc, KERN_WARNING, _fmt, ##__VA_ARGS__)
  80. #define ATH5K_ERR(_sc, _fmt, ...) \
  81. ATH5K_PRINTK_LIMIT(_sc, KERN_ERR, _fmt, ##__VA_ARGS__)
  82. /*
  83. * AR5K REGISTER ACCESS
  84. */
  85. /* Some macros to read/write fields */
  86. /* First shift, then mask */
  87. #define AR5K_REG_SM(_val, _flags) \
  88. (((_val) << _flags##_S) & (_flags))
  89. /* First mask, then shift */
  90. #define AR5K_REG_MS(_val, _flags) \
  91. (((_val) & (_flags)) >> _flags##_S)
  92. /* Some registers can hold multiple values of interest. For this
  93. * reason when we want to write to these registers we must first
  94. * retrieve the values which we do not want to clear (lets call this
  95. * old_data) and then set the register with this and our new_value:
  96. * ( old_data | new_value) */
  97. #define AR5K_REG_WRITE_BITS(ah, _reg, _flags, _val) \
  98. ath5k_hw_reg_write(ah, (ath5k_hw_reg_read(ah, _reg) & ~(_flags)) | \
  99. (((_val) << _flags##_S) & (_flags)), _reg)
  100. #define AR5K_REG_MASKED_BITS(ah, _reg, _flags, _mask) \
  101. ath5k_hw_reg_write(ah, (ath5k_hw_reg_read(ah, _reg) & \
  102. (_mask)) | (_flags), _reg)
  103. #define AR5K_REG_ENABLE_BITS(ah, _reg, _flags) \
  104. ath5k_hw_reg_write(ah, ath5k_hw_reg_read(ah, _reg) | (_flags), _reg)
  105. #define AR5K_REG_DISABLE_BITS(ah, _reg, _flags) \
  106. ath5k_hw_reg_write(ah, ath5k_hw_reg_read(ah, _reg) & ~(_flags), _reg)
  107. /* Access to PHY registers */
  108. #define AR5K_PHY_READ(ah, _reg) \
  109. ath5k_hw_reg_read(ah, (ah)->ah_phy + ((_reg) << 2))
  110. #define AR5K_PHY_WRITE(ah, _reg, _val) \
  111. ath5k_hw_reg_write(ah, _val, (ah)->ah_phy + ((_reg) << 2))
  112. /* Access QCU registers per queue */
  113. #define AR5K_REG_READ_Q(ah, _reg, _queue) \
  114. (ath5k_hw_reg_read(ah, _reg) & (1 << _queue)) \
  115. #define AR5K_REG_WRITE_Q(ah, _reg, _queue) \
  116. ath5k_hw_reg_write(ah, (1 << _queue), _reg)
  117. #define AR5K_Q_ENABLE_BITS(_reg, _queue) do { \
  118. _reg |= 1 << _queue; \
  119. } while (0)
  120. #define AR5K_Q_DISABLE_BITS(_reg, _queue) do { \
  121. _reg &= ~(1 << _queue); \
  122. } while (0)
  123. /* Used while writing initvals */
  124. #define AR5K_REG_WAIT(_i) do { \
  125. if (_i % 64) \
  126. udelay(1); \
  127. } while (0)
  128. /*
  129. * Some tuneable values (these should be changeable by the user)
  130. * TODO: Make use of them and add more options OR use debug/configfs
  131. */
  132. #define AR5K_TUNE_DMA_BEACON_RESP 2
  133. #define AR5K_TUNE_SW_BEACON_RESP 10
  134. #define AR5K_TUNE_ADDITIONAL_SWBA_BACKOFF 0
  135. #define AR5K_TUNE_RADAR_ALERT false
  136. #define AR5K_TUNE_MIN_TX_FIFO_THRES 1
  137. #define AR5K_TUNE_MAX_TX_FIFO_THRES ((IEEE80211_MAX_FRAME_LEN / 64) + 1)
  138. #define AR5K_TUNE_REGISTER_TIMEOUT 20000
  139. /* Register for RSSI threshold has a mask of 0xff, so 255 seems to
  140. * be the max value. */
  141. #define AR5K_TUNE_RSSI_THRES 129
  142. /* This must be set when setting the RSSI threshold otherwise it can
  143. * prevent a reset. If AR5K_RSSI_THR is read after writing to it
  144. * the BMISS_THRES will be seen as 0, seems harware doesn't keep
  145. * track of it. Max value depends on harware. For AR5210 this is just 7.
  146. * For AR5211+ this seems to be up to 255. */
  147. #define AR5K_TUNE_BMISS_THRES 7
  148. #define AR5K_TUNE_REGISTER_DWELL_TIME 20000
  149. #define AR5K_TUNE_BEACON_INTERVAL 100
  150. #define AR5K_TUNE_AIFS 2
  151. #define AR5K_TUNE_AIFS_11B 2
  152. #define AR5K_TUNE_AIFS_XR 0
  153. #define AR5K_TUNE_CWMIN 15
  154. #define AR5K_TUNE_CWMIN_11B 31
  155. #define AR5K_TUNE_CWMIN_XR 3
  156. #define AR5K_TUNE_CWMAX 1023
  157. #define AR5K_TUNE_CWMAX_11B 1023
  158. #define AR5K_TUNE_CWMAX_XR 7
  159. #define AR5K_TUNE_NOISE_FLOOR -72
  160. #define AR5K_TUNE_CCA_MAX_GOOD_VALUE -95
  161. #define AR5K_TUNE_MAX_TXPOWER 63
  162. #define AR5K_TUNE_DEFAULT_TXPOWER 25
  163. #define AR5K_TUNE_TPC_TXPOWER false
  164. #define ATH5K_TUNE_CALIBRATION_INTERVAL_FULL 10000 /* 10 sec */
  165. #define ATH5K_TUNE_CALIBRATION_INTERVAL_ANI 1000 /* 1 sec */
  166. #define ATH5K_TUNE_CALIBRATION_INTERVAL_NF 60000 /* 60 sec */
  167. #define ATH5K_TX_COMPLETE_POLL_INT 3000 /* 3 sec */
  168. #define AR5K_INIT_CARR_SENSE_EN 1
  169. /*Swap RX/TX Descriptor for big endian archs*/
  170. #if defined(__BIG_ENDIAN)
  171. #define AR5K_INIT_CFG ( \
  172. AR5K_CFG_SWTD | AR5K_CFG_SWRD \
  173. )
  174. #else
  175. #define AR5K_INIT_CFG 0x00000000
  176. #endif
  177. /* Initial values */
  178. #define AR5K_INIT_CYCRSSI_THR1 2
  179. /* Tx retry limit defaults from standard */
  180. #define AR5K_INIT_RETRY_SHORT 7
  181. #define AR5K_INIT_RETRY_LONG 4
  182. /* Slot time */
  183. #define AR5K_INIT_SLOT_TIME_TURBO 6
  184. #define AR5K_INIT_SLOT_TIME_DEFAULT 9
  185. #define AR5K_INIT_SLOT_TIME_HALF_RATE 13
  186. #define AR5K_INIT_SLOT_TIME_QUARTER_RATE 21
  187. #define AR5K_INIT_SLOT_TIME_B 20
  188. #define AR5K_SLOT_TIME_MAX 0xffff
  189. /* SIFS */
  190. #define AR5K_INIT_SIFS_TURBO 6
  191. #define AR5K_INIT_SIFS_DEFAULT_BG 10
  192. #define AR5K_INIT_SIFS_DEFAULT_A 16
  193. #define AR5K_INIT_SIFS_HALF_RATE 32
  194. #define AR5K_INIT_SIFS_QUARTER_RATE 64
  195. /* Used to calculate tx time for non 5/10/40MHz
  196. * operation */
  197. /* It's preamble time + signal time (16 + 4) */
  198. #define AR5K_INIT_OFDM_PREAMPLE_TIME 20
  199. /* Preamble time for 40MHz (turbo) operation (min ?) */
  200. #define AR5K_INIT_OFDM_PREAMBLE_TIME_MIN 14
  201. #define AR5K_INIT_OFDM_SYMBOL_TIME 4
  202. #define AR5K_INIT_OFDM_PLCP_BITS 22
  203. /* Rx latency for 5 and 10MHz operation (max ?) */
  204. #define AR5K_INIT_RX_LAT_MAX 63
  205. /* Tx latencies from initvals (5212 only but no problem
  206. * because we only tweak them on 5212) */
  207. #define AR5K_INIT_TX_LAT_A 54
  208. #define AR5K_INIT_TX_LAT_BG 384
  209. /* Tx latency for 40MHz (turbo) operation (min ?) */
  210. #define AR5K_INIT_TX_LAT_MIN 32
  211. /* Default Tx/Rx latencies (same for 5211)*/
  212. #define AR5K_INIT_TX_LATENCY_5210 54
  213. #define AR5K_INIT_RX_LATENCY_5210 29
  214. /* Tx frame to Tx data start delay */
  215. #define AR5K_INIT_TXF2TXD_START_DEFAULT 14
  216. #define AR5K_INIT_TXF2TXD_START_DELAY_10MHZ 12
  217. #define AR5K_INIT_TXF2TXD_START_DELAY_5MHZ 13
  218. /* We need to increase PHY switch and agc settling time
  219. * on turbo mode */
  220. #define AR5K_SWITCH_SETTLING 5760
  221. #define AR5K_SWITCH_SETTLING_TURBO 7168
  222. #define AR5K_AGC_SETTLING 28
  223. /* 38 on 5210 but shouldn't matter */
  224. #define AR5K_AGC_SETTLING_TURBO 37
  225. /* GENERIC CHIPSET DEFINITIONS */
  226. /* MAC Chips */
  227. enum ath5k_version {
  228. AR5K_AR5210 = 0,
  229. AR5K_AR5211 = 1,
  230. AR5K_AR5212 = 2,
  231. };
  232. /* PHY Chips */
  233. enum ath5k_radio {
  234. AR5K_RF5110 = 0,
  235. AR5K_RF5111 = 1,
  236. AR5K_RF5112 = 2,
  237. AR5K_RF2413 = 3,
  238. AR5K_RF5413 = 4,
  239. AR5K_RF2316 = 5,
  240. AR5K_RF2317 = 6,
  241. AR5K_RF2425 = 7,
  242. };
  243. /*
  244. * Common silicon revision/version values
  245. */
  246. enum ath5k_srev_type {
  247. AR5K_VERSION_MAC,
  248. AR5K_VERSION_RAD,
  249. };
  250. struct ath5k_srev_name {
  251. const char *sr_name;
  252. enum ath5k_srev_type sr_type;
  253. u_int sr_val;
  254. };
  255. #define AR5K_SREV_UNKNOWN 0xffff
  256. #define AR5K_SREV_AR5210 0x00 /* Crete */
  257. #define AR5K_SREV_AR5311 0x10 /* Maui 1 */
  258. #define AR5K_SREV_AR5311A 0x20 /* Maui 2 */
  259. #define AR5K_SREV_AR5311B 0x30 /* Spirit */
  260. #define AR5K_SREV_AR5211 0x40 /* Oahu */
  261. #define AR5K_SREV_AR5212 0x50 /* Venice */
  262. #define AR5K_SREV_AR5312_R2 0x52 /* AP31 */
  263. #define AR5K_SREV_AR5212_V4 0x54 /* ??? */
  264. #define AR5K_SREV_AR5213 0x55 /* ??? */
  265. #define AR5K_SREV_AR5312_R7 0x57 /* AP30 */
  266. #define AR5K_SREV_AR2313_R8 0x58 /* AP43 */
  267. #define AR5K_SREV_AR5213A 0x59 /* Hainan */
  268. #define AR5K_SREV_AR2413 0x78 /* Griffin lite */
  269. #define AR5K_SREV_AR2414 0x70 /* Griffin */
  270. #define AR5K_SREV_AR2315_R6 0x86 /* AP51-Light */
  271. #define AR5K_SREV_AR2315_R7 0x87 /* AP51-Full */
  272. #define AR5K_SREV_AR5424 0x90 /* Condor */
  273. #define AR5K_SREV_AR2317_R1 0x90 /* AP61-Light */
  274. #define AR5K_SREV_AR2317_R2 0x91 /* AP61-Full */
  275. #define AR5K_SREV_AR5413 0xa4 /* Eagle lite */
  276. #define AR5K_SREV_AR5414 0xa0 /* Eagle */
  277. #define AR5K_SREV_AR2415 0xb0 /* Talon */
  278. #define AR5K_SREV_AR5416 0xc0 /* PCI-E */
  279. #define AR5K_SREV_AR5418 0xca /* PCI-E */
  280. #define AR5K_SREV_AR2425 0xe0 /* Swan */
  281. #define AR5K_SREV_AR2417 0xf0 /* Nala */
  282. #define AR5K_SREV_RAD_5110 0x00
  283. #define AR5K_SREV_RAD_5111 0x10
  284. #define AR5K_SREV_RAD_5111A 0x15
  285. #define AR5K_SREV_RAD_2111 0x20
  286. #define AR5K_SREV_RAD_5112 0x30
  287. #define AR5K_SREV_RAD_5112A 0x35
  288. #define AR5K_SREV_RAD_5112B 0x36
  289. #define AR5K_SREV_RAD_2112 0x40
  290. #define AR5K_SREV_RAD_2112A 0x45
  291. #define AR5K_SREV_RAD_2112B 0x46
  292. #define AR5K_SREV_RAD_2413 0x50
  293. #define AR5K_SREV_RAD_5413 0x60
  294. #define AR5K_SREV_RAD_2316 0x70 /* Cobra SoC */
  295. #define AR5K_SREV_RAD_2317 0x80
  296. #define AR5K_SREV_RAD_5424 0xa0 /* Mostly same as 5413 */
  297. #define AR5K_SREV_RAD_2425 0xa2
  298. #define AR5K_SREV_RAD_5133 0xc0
  299. #define AR5K_SREV_PHY_5211 0x30
  300. #define AR5K_SREV_PHY_5212 0x41
  301. #define AR5K_SREV_PHY_5212A 0x42
  302. #define AR5K_SREV_PHY_5212B 0x43
  303. #define AR5K_SREV_PHY_2413 0x45
  304. #define AR5K_SREV_PHY_5413 0x61
  305. #define AR5K_SREV_PHY_2425 0x70
  306. /* TODO add support to mac80211 for vendor-specific rates and modes */
  307. /*
  308. * Some of this information is based on Documentation from:
  309. *
  310. * http://madwifi-project.org/wiki/ChipsetFeatures/SuperAG
  311. *
  312. * Modulation for Atheros' eXtended Range - range enhancing extension that is
  313. * supposed to double the distance an Atheros client device can keep a
  314. * connection with an Atheros access point. This is achieved by increasing
  315. * the receiver sensitivity up to, -105dBm, which is about 20dB above what
  316. * the 802.11 specifications demand. In addition, new (proprietary) data rates
  317. * are introduced: 3, 2, 1, 0.5 and 0.25 MBit/s.
  318. *
  319. * Please note that can you either use XR or TURBO but you cannot use both,
  320. * they are exclusive.
  321. *
  322. */
  323. #define MODULATION_XR 0x00000200
  324. /*
  325. * Modulation for Atheros' Turbo G and Turbo A, its supposed to provide a
  326. * throughput transmission speed up to 40Mbit/s-60Mbit/s at a 108Mbit/s
  327. * signaling rate achieved through the bonding of two 54Mbit/s 802.11g
  328. * channels. To use this feature your Access Point must also suport it.
  329. * There is also a distinction between "static" and "dynamic" turbo modes:
  330. *
  331. * - Static: is the dumb version: devices set to this mode stick to it until
  332. * the mode is turned off.
  333. * - Dynamic: is the intelligent version, the network decides itself if it
  334. * is ok to use turbo. As soon as traffic is detected on adjacent channels
  335. * (which would get used in turbo mode), or when a non-turbo station joins
  336. * the network, turbo mode won't be used until the situation changes again.
  337. * Dynamic mode is achieved by Atheros' Adaptive Radio (AR) feature which
  338. * monitors the used radio band in order to decide whether turbo mode may
  339. * be used or not.
  340. *
  341. * This article claims Super G sticks to bonding of channels 5 and 6 for
  342. * USA:
  343. *
  344. * http://www.pcworld.com/article/id,113428-page,1/article.html
  345. *
  346. * The channel bonding seems to be driver specific though. In addition to
  347. * deciding what channels will be used, these "Turbo" modes are accomplished
  348. * by also enabling the following features:
  349. *
  350. * - Bursting: allows multiple frames to be sent at once, rather than pausing
  351. * after each frame. Bursting is a standards-compliant feature that can be
  352. * used with any Access Point.
  353. * - Fast frames: increases the amount of information that can be sent per
  354. * frame, also resulting in a reduction of transmission overhead. It is a
  355. * proprietary feature that needs to be supported by the Access Point.
  356. * - Compression: data frames are compressed in real time using a Lempel Ziv
  357. * algorithm. This is done transparently. Once this feature is enabled,
  358. * compression and decompression takes place inside the chipset, without
  359. * putting additional load on the host CPU.
  360. *
  361. */
  362. #define MODULATION_TURBO 0x00000080
  363. enum ath5k_driver_mode {
  364. AR5K_MODE_11A = 0,
  365. AR5K_MODE_11B = 1,
  366. AR5K_MODE_11G = 2,
  367. AR5K_MODE_XR = 0,
  368. AR5K_MODE_MAX = 3
  369. };
  370. enum ath5k_ant_mode {
  371. AR5K_ANTMODE_DEFAULT = 0, /* default antenna setup */
  372. AR5K_ANTMODE_FIXED_A = 1, /* only antenna A is present */
  373. AR5K_ANTMODE_FIXED_B = 2, /* only antenna B is present */
  374. AR5K_ANTMODE_SINGLE_AP = 3, /* sta locked on a single ap */
  375. AR5K_ANTMODE_SECTOR_AP = 4, /* AP with tx antenna set on tx desc */
  376. AR5K_ANTMODE_SECTOR_STA = 5, /* STA with tx antenna set on tx desc */
  377. AR5K_ANTMODE_DEBUG = 6, /* Debug mode -A -> Rx, B-> Tx- */
  378. AR5K_ANTMODE_MAX,
  379. };
  380. enum ath5k_bw_mode {
  381. AR5K_BWMODE_DEFAULT = 0, /* 20MHz, default operation */
  382. AR5K_BWMODE_5MHZ = 1, /* Quarter rate */
  383. AR5K_BWMODE_10MHZ = 2, /* Half rate */
  384. AR5K_BWMODE_40MHZ = 3 /* Turbo */
  385. };
  386. /****************\
  387. TX DEFINITIONS
  388. \****************/
  389. /*
  390. * TX Status descriptor
  391. */
  392. struct ath5k_tx_status {
  393. u16 ts_seqnum;
  394. u16 ts_tstamp;
  395. u8 ts_status;
  396. u8 ts_retry[4];
  397. u8 ts_final_idx;
  398. s8 ts_rssi;
  399. u8 ts_shortretry;
  400. u8 ts_longretry;
  401. u8 ts_virtcol;
  402. u8 ts_antenna;
  403. };
  404. #define AR5K_TXSTAT_ALTRATE 0x80
  405. #define AR5K_TXERR_XRETRY 0x01
  406. #define AR5K_TXERR_FILT 0x02
  407. #define AR5K_TXERR_FIFO 0x04
  408. /**
  409. * enum ath5k_tx_queue - Queue types used to classify tx queues.
  410. * @AR5K_TX_QUEUE_INACTIVE: q is unused -- see ath5k_hw_release_tx_queue
  411. * @AR5K_TX_QUEUE_DATA: A normal data queue
  412. * @AR5K_TX_QUEUE_XR_DATA: An XR-data queue
  413. * @AR5K_TX_QUEUE_BEACON: The beacon queue
  414. * @AR5K_TX_QUEUE_CAB: The after-beacon queue
  415. * @AR5K_TX_QUEUE_UAPSD: Unscheduled Automatic Power Save Delivery queue
  416. */
  417. enum ath5k_tx_queue {
  418. AR5K_TX_QUEUE_INACTIVE = 0,
  419. AR5K_TX_QUEUE_DATA,
  420. AR5K_TX_QUEUE_XR_DATA,
  421. AR5K_TX_QUEUE_BEACON,
  422. AR5K_TX_QUEUE_CAB,
  423. AR5K_TX_QUEUE_UAPSD,
  424. };
  425. #define AR5K_NUM_TX_QUEUES 10
  426. #define AR5K_NUM_TX_QUEUES_NOQCU 2
  427. /*
  428. * Queue syb-types to classify normal data queues.
  429. * These are the 4 Access Categories as defined in
  430. * WME spec. 0 is the lowest priority and 4 is the
  431. * highest. Normal data that hasn't been classified
  432. * goes to the Best Effort AC.
  433. */
  434. enum ath5k_tx_queue_subtype {
  435. AR5K_WME_AC_BK = 0, /*Background traffic*/
  436. AR5K_WME_AC_BE, /*Best-effort (normal) traffic)*/
  437. AR5K_WME_AC_VI, /*Video traffic*/
  438. AR5K_WME_AC_VO, /*Voice traffic*/
  439. };
  440. /*
  441. * Queue ID numbers as returned by the hw functions, each number
  442. * represents a hw queue. If hw does not support hw queues
  443. * (eg 5210) all data goes in one queue. These match
  444. * d80211 definitions (net80211/MadWiFi don't use them).
  445. */
  446. enum ath5k_tx_queue_id {
  447. AR5K_TX_QUEUE_ID_NOQCU_DATA = 0,
  448. AR5K_TX_QUEUE_ID_NOQCU_BEACON = 1,
  449. AR5K_TX_QUEUE_ID_DATA_MIN = 0, /*IEEE80211_TX_QUEUE_DATA0*/
  450. AR5K_TX_QUEUE_ID_DATA_MAX = 3, /*IEEE80211_TX_QUEUE_DATA3*/
  451. AR5K_TX_QUEUE_ID_DATA_SVP = 5, /*IEEE80211_TX_QUEUE_SVP - Spectralink Voice Protocol*/
  452. AR5K_TX_QUEUE_ID_CAB = 6, /*IEEE80211_TX_QUEUE_AFTER_BEACON*/
  453. AR5K_TX_QUEUE_ID_BEACON = 7, /*IEEE80211_TX_QUEUE_BEACON*/
  454. AR5K_TX_QUEUE_ID_UAPSD = 8,
  455. AR5K_TX_QUEUE_ID_XR_DATA = 9,
  456. };
  457. /*
  458. * Flags to set hw queue's parameters...
  459. */
  460. #define AR5K_TXQ_FLAG_TXOKINT_ENABLE 0x0001 /* Enable TXOK interrupt */
  461. #define AR5K_TXQ_FLAG_TXERRINT_ENABLE 0x0002 /* Enable TXERR interrupt */
  462. #define AR5K_TXQ_FLAG_TXEOLINT_ENABLE 0x0004 /* Enable TXEOL interrupt -not used- */
  463. #define AR5K_TXQ_FLAG_TXDESCINT_ENABLE 0x0008 /* Enable TXDESC interrupt -not used- */
  464. #define AR5K_TXQ_FLAG_TXURNINT_ENABLE 0x0010 /* Enable TXURN interrupt */
  465. #define AR5K_TXQ_FLAG_CBRORNINT_ENABLE 0x0020 /* Enable CBRORN interrupt */
  466. #define AR5K_TXQ_FLAG_CBRURNINT_ENABLE 0x0040 /* Enable CBRURN interrupt */
  467. #define AR5K_TXQ_FLAG_QTRIGINT_ENABLE 0x0080 /* Enable QTRIG interrupt */
  468. #define AR5K_TXQ_FLAG_TXNOFRMINT_ENABLE 0x0100 /* Enable TXNOFRM interrupt */
  469. #define AR5K_TXQ_FLAG_BACKOFF_DISABLE 0x0200 /* Disable random post-backoff */
  470. #define AR5K_TXQ_FLAG_RDYTIME_EXP_POLICY_ENABLE 0x0300 /* Enable ready time expiry policy (?)*/
  471. #define AR5K_TXQ_FLAG_FRAG_BURST_BACKOFF_ENABLE 0x0800 /* Enable backoff while bursting */
  472. #define AR5K_TXQ_FLAG_POST_FR_BKOFF_DIS 0x1000 /* Disable backoff while bursting */
  473. #define AR5K_TXQ_FLAG_COMPRESSION_ENABLE 0x2000 /* Enable hw compression -not implemented-*/
  474. /*
  475. * A struct to hold tx queue's parameters
  476. */
  477. struct ath5k_txq_info {
  478. enum ath5k_tx_queue tqi_type;
  479. enum ath5k_tx_queue_subtype tqi_subtype;
  480. u16 tqi_flags; /* Tx queue flags (see above) */
  481. u8 tqi_aifs; /* Arbitrated Interframe Space */
  482. u16 tqi_cw_min; /* Minimum Contention Window */
  483. u16 tqi_cw_max; /* Maximum Contention Window */
  484. u32 tqi_cbr_period; /* Constant bit rate period */
  485. u32 tqi_cbr_overflow_limit;
  486. u32 tqi_burst_time;
  487. u32 tqi_ready_time; /* Time queue waits after an event */
  488. };
  489. /*
  490. * Transmit packet types.
  491. * used on tx control descriptor
  492. */
  493. enum ath5k_pkt_type {
  494. AR5K_PKT_TYPE_NORMAL = 0,
  495. AR5K_PKT_TYPE_ATIM = 1,
  496. AR5K_PKT_TYPE_PSPOLL = 2,
  497. AR5K_PKT_TYPE_BEACON = 3,
  498. AR5K_PKT_TYPE_PROBE_RESP = 4,
  499. AR5K_PKT_TYPE_PIFS = 5,
  500. };
  501. /*
  502. * TX power and TPC settings
  503. */
  504. #define AR5K_TXPOWER_OFDM(_r, _v) ( \
  505. ((0 & 1) << ((_v) + 6)) | \
  506. (((ah->ah_txpower.txp_rates_power_table[(_r)]) & 0x3f) << (_v)) \
  507. )
  508. #define AR5K_TXPOWER_CCK(_r, _v) ( \
  509. (ah->ah_txpower.txp_rates_power_table[(_r)] & 0x3f) << (_v) \
  510. )
  511. /*
  512. * DMA size definitions (2^(n+2))
  513. */
  514. enum ath5k_dmasize {
  515. AR5K_DMASIZE_4B = 0,
  516. AR5K_DMASIZE_8B,
  517. AR5K_DMASIZE_16B,
  518. AR5K_DMASIZE_32B,
  519. AR5K_DMASIZE_64B,
  520. AR5K_DMASIZE_128B,
  521. AR5K_DMASIZE_256B,
  522. AR5K_DMASIZE_512B
  523. };
  524. /****************\
  525. RX DEFINITIONS
  526. \****************/
  527. /*
  528. * RX Status descriptor
  529. */
  530. struct ath5k_rx_status {
  531. u16 rs_datalen;
  532. u16 rs_tstamp;
  533. u8 rs_status;
  534. u8 rs_phyerr;
  535. s8 rs_rssi;
  536. u8 rs_keyix;
  537. u8 rs_rate;
  538. u8 rs_antenna;
  539. u8 rs_more;
  540. };
  541. #define AR5K_RXERR_CRC 0x01
  542. #define AR5K_RXERR_PHY 0x02
  543. #define AR5K_RXERR_FIFO 0x04
  544. #define AR5K_RXERR_DECRYPT 0x08
  545. #define AR5K_RXERR_MIC 0x10
  546. #define AR5K_RXKEYIX_INVALID ((u8) - 1)
  547. #define AR5K_TXKEYIX_INVALID ((u32) - 1)
  548. /**************************\
  549. BEACON TIMERS DEFINITIONS
  550. \**************************/
  551. #define AR5K_BEACON_PERIOD 0x0000ffff
  552. #define AR5K_BEACON_ENA 0x00800000 /*enable beacon xmit*/
  553. #define AR5K_BEACON_RESET_TSF 0x01000000 /*force a TSF reset*/
  554. /*
  555. * TSF to TU conversion:
  556. *
  557. * TSF is a 64bit value in usec (microseconds).
  558. * TU is a 32bit value and defined by IEEE802.11 (page 6) as "A measurement of
  559. * time equal to 1024 usec", so it's roughly milliseconds (usec / 1024).
  560. */
  561. #define TSF_TO_TU(_tsf) (u32)((_tsf) >> 10)
  562. /*******************************\
  563. GAIN OPTIMIZATION DEFINITIONS
  564. \*******************************/
  565. enum ath5k_rfgain {
  566. AR5K_RFGAIN_INACTIVE = 0,
  567. AR5K_RFGAIN_ACTIVE,
  568. AR5K_RFGAIN_READ_REQUESTED,
  569. AR5K_RFGAIN_NEED_CHANGE,
  570. };
  571. struct ath5k_gain {
  572. u8 g_step_idx;
  573. u8 g_current;
  574. u8 g_target;
  575. u8 g_low;
  576. u8 g_high;
  577. u8 g_f_corr;
  578. u8 g_state;
  579. };
  580. /********************\
  581. COMMON DEFINITIONS
  582. \********************/
  583. #define AR5K_SLOT_TIME_9 396
  584. #define AR5K_SLOT_TIME_20 880
  585. #define AR5K_SLOT_TIME_MAX 0xffff
  586. /* channel_flags */
  587. #define CHANNEL_CW_INT 0x0008 /* Contention Window interference detected */
  588. #define CHANNEL_CCK 0x0020 /* CCK channel */
  589. #define CHANNEL_OFDM 0x0040 /* OFDM channel */
  590. #define CHANNEL_2GHZ 0x0080 /* 2GHz channel. */
  591. #define CHANNEL_5GHZ 0x0100 /* 5GHz channel */
  592. #define CHANNEL_PASSIVE 0x0200 /* Only passive scan allowed */
  593. #define CHANNEL_DYN 0x0400 /* Dynamic CCK-OFDM channel (for g operation) */
  594. #define CHANNEL_XR 0x0800 /* XR channel */
  595. #define CHANNEL_A (CHANNEL_5GHZ|CHANNEL_OFDM)
  596. #define CHANNEL_B (CHANNEL_2GHZ|CHANNEL_CCK)
  597. #define CHANNEL_G (CHANNEL_2GHZ|CHANNEL_OFDM)
  598. #define CHANNEL_X (CHANNEL_5GHZ|CHANNEL_OFDM|CHANNEL_XR)
  599. #define CHANNEL_ALL (CHANNEL_OFDM|CHANNEL_CCK|CHANNEL_2GHZ|CHANNEL_5GHZ)
  600. #define CHANNEL_MODES CHANNEL_ALL
  601. /*
  602. * Used internaly for reset_tx_queue).
  603. * Also see struct struct ieee80211_channel.
  604. */
  605. #define IS_CHAN_XR(_c) ((_c->hw_value & CHANNEL_XR) != 0)
  606. #define IS_CHAN_B(_c) ((_c->hw_value & CHANNEL_B) != 0)
  607. /*
  608. * The following structure is used to map 2GHz channels to
  609. * 5GHz Atheros channels.
  610. * TODO: Clean up
  611. */
  612. struct ath5k_athchan_2ghz {
  613. u32 a2_flags;
  614. u16 a2_athchan;
  615. };
  616. /******************\
  617. RATE DEFINITIONS
  618. \******************/
  619. /**
  620. * Seems the ar5xxx harware supports up to 32 rates, indexed by 1-32.
  621. *
  622. * The rate code is used to get the RX rate or set the TX rate on the
  623. * hardware descriptors. It is also used for internal modulation control
  624. * and settings.
  625. *
  626. * This is the hardware rate map we are aware of:
  627. *
  628. * rate_code 0x01 0x02 0x03 0x04 0x05 0x06 0x07 0x08
  629. * rate_kbps 3000 1000 ? ? ? 2000 500 48000
  630. *
  631. * rate_code 0x09 0x0A 0x0B 0x0C 0x0D 0x0E 0x0F 0x10
  632. * rate_kbps 24000 12000 6000 54000 36000 18000 9000 ?
  633. *
  634. * rate_code 17 18 19 20 21 22 23 24
  635. * rate_kbps ? ? ? ? ? ? ? 11000
  636. *
  637. * rate_code 25 26 27 28 29 30 31 32
  638. * rate_kbps 5500 2000 1000 11000S 5500S 2000S ? ?
  639. *
  640. * "S" indicates CCK rates with short preamble.
  641. *
  642. * AR5211 has different rate codes for CCK (802.11B) rates. It only uses the
  643. * lowest 4 bits, so they are the same as below with a 0xF mask.
  644. * (0xB, 0xA, 0x9 and 0x8 for 1M, 2M, 5.5M and 11M).
  645. * We handle this in ath5k_setup_bands().
  646. */
  647. #define AR5K_MAX_RATES 32
  648. /* B */
  649. #define ATH5K_RATE_CODE_1M 0x1B
  650. #define ATH5K_RATE_CODE_2M 0x1A
  651. #define ATH5K_RATE_CODE_5_5M 0x19
  652. #define ATH5K_RATE_CODE_11M 0x18
  653. /* A and G */
  654. #define ATH5K_RATE_CODE_6M 0x0B
  655. #define ATH5K_RATE_CODE_9M 0x0F
  656. #define ATH5K_RATE_CODE_12M 0x0A
  657. #define ATH5K_RATE_CODE_18M 0x0E
  658. #define ATH5K_RATE_CODE_24M 0x09
  659. #define ATH5K_RATE_CODE_36M 0x0D
  660. #define ATH5K_RATE_CODE_48M 0x08
  661. #define ATH5K_RATE_CODE_54M 0x0C
  662. /* XR */
  663. #define ATH5K_RATE_CODE_XR_500K 0x07
  664. #define ATH5K_RATE_CODE_XR_1M 0x02
  665. #define ATH5K_RATE_CODE_XR_2M 0x06
  666. #define ATH5K_RATE_CODE_XR_3M 0x01
  667. /* adding this flag to rate_code enables short preamble */
  668. #define AR5K_SET_SHORT_PREAMBLE 0x04
  669. /*
  670. * Crypto definitions
  671. */
  672. #define AR5K_KEYCACHE_SIZE 8
  673. /***********************\
  674. HW RELATED DEFINITIONS
  675. \***********************/
  676. /*
  677. * Misc definitions
  678. */
  679. #define AR5K_RSSI_EP_MULTIPLIER (1<<7)
  680. #define AR5K_ASSERT_ENTRY(_e, _s) do { \
  681. if (_e >= _s) \
  682. return (false); \
  683. } while (0)
  684. /*
  685. * Hardware interrupt abstraction
  686. */
  687. /**
  688. * enum ath5k_int - Hardware interrupt masks helpers
  689. *
  690. * @AR5K_INT_RX: mask to identify received frame interrupts, of type
  691. * AR5K_ISR_RXOK or AR5K_ISR_RXERR
  692. * @AR5K_INT_RXDESC: Request RX descriptor/Read RX descriptor (?)
  693. * @AR5K_INT_RXNOFRM: No frame received (?)
  694. * @AR5K_INT_RXEOL: received End Of List for VEOL (Virtual End Of List). The
  695. * Queue Control Unit (QCU) signals an EOL interrupt only if a descriptor's
  696. * LinkPtr is NULL. For more details, refer to:
  697. * http://www.freepatentsonline.com/20030225739.html
  698. * @AR5K_INT_RXORN: Indicates we got RX overrun (eg. no more descriptors).
  699. * Note that Rx overrun is not always fatal, on some chips we can continue
  700. * operation without reseting the card, that's why int_fatal is not
  701. * common for all chips.
  702. * @AR5K_INT_TX: mask to identify received frame interrupts, of type
  703. * AR5K_ISR_TXOK or AR5K_ISR_TXERR
  704. * @AR5K_INT_TXDESC: Request TX descriptor/Read TX status descriptor (?)
  705. * @AR5K_INT_TXURN: received when we should increase the TX trigger threshold
  706. * We currently do increments on interrupt by
  707. * (AR5K_TUNE_MAX_TX_FIFO_THRES - current_trigger_level) / 2
  708. * @AR5K_INT_MIB: Indicates the either Management Information Base counters or
  709. * one of the PHY error counters reached the maximum value and should be
  710. * read and cleared.
  711. * @AR5K_INT_RXPHY: RX PHY Error
  712. * @AR5K_INT_RXKCM: RX Key cache miss
  713. * @AR5K_INT_SWBA: SoftWare Beacon Alert - indicates its time to send a
  714. * beacon that must be handled in software. The alternative is if you
  715. * have VEOL support, in that case you let the hardware deal with things.
  716. * @AR5K_INT_BMISS: If in STA mode this indicates we have stopped seeing
  717. * beacons from the AP have associated with, we should probably try to
  718. * reassociate. When in IBSS mode this might mean we have not received
  719. * any beacons from any local stations. Note that every station in an
  720. * IBSS schedules to send beacons at the Target Beacon Transmission Time
  721. * (TBTT) with a random backoff.
  722. * @AR5K_INT_BNR: Beacon Not Ready interrupt - ??
  723. * @AR5K_INT_GPIO: GPIO interrupt is used for RF Kill, disabled for now
  724. * until properly handled
  725. * @AR5K_INT_FATAL: Fatal errors were encountered, typically caused by DMA
  726. * errors. These types of errors we can enable seem to be of type
  727. * AR5K_SIMR2_MCABT, AR5K_SIMR2_SSERR and AR5K_SIMR2_DPERR.
  728. * @AR5K_INT_GLOBAL: Used to clear and set the IER
  729. * @AR5K_INT_NOCARD: signals the card has been removed
  730. * @AR5K_INT_COMMON: common interrupts shared amogst MACs with the same
  731. * bit value
  732. *
  733. * These are mapped to take advantage of some common bits
  734. * between the MACs, to be able to set intr properties
  735. * easier. Some of them are not used yet inside hw.c. Most map
  736. * to the respective hw interrupt value as they are common amogst different
  737. * MACs.
  738. */
  739. enum ath5k_int {
  740. AR5K_INT_RXOK = 0x00000001,
  741. AR5K_INT_RXDESC = 0x00000002,
  742. AR5K_INT_RXERR = 0x00000004,
  743. AR5K_INT_RXNOFRM = 0x00000008,
  744. AR5K_INT_RXEOL = 0x00000010,
  745. AR5K_INT_RXORN = 0x00000020,
  746. AR5K_INT_TXOK = 0x00000040,
  747. AR5K_INT_TXDESC = 0x00000080,
  748. AR5K_INT_TXERR = 0x00000100,
  749. AR5K_INT_TXNOFRM = 0x00000200,
  750. AR5K_INT_TXEOL = 0x00000400,
  751. AR5K_INT_TXURN = 0x00000800,
  752. AR5K_INT_MIB = 0x00001000,
  753. AR5K_INT_SWI = 0x00002000,
  754. AR5K_INT_RXPHY = 0x00004000,
  755. AR5K_INT_RXKCM = 0x00008000,
  756. AR5K_INT_SWBA = 0x00010000,
  757. AR5K_INT_BRSSI = 0x00020000,
  758. AR5K_INT_BMISS = 0x00040000,
  759. AR5K_INT_FATAL = 0x00080000, /* Non common */
  760. AR5K_INT_BNR = 0x00100000, /* Non common */
  761. AR5K_INT_TIM = 0x00200000, /* Non common */
  762. AR5K_INT_DTIM = 0x00400000, /* Non common */
  763. AR5K_INT_DTIM_SYNC = 0x00800000, /* Non common */
  764. AR5K_INT_GPIO = 0x01000000,
  765. AR5K_INT_BCN_TIMEOUT = 0x02000000, /* Non common */
  766. AR5K_INT_CAB_TIMEOUT = 0x04000000, /* Non common */
  767. AR5K_INT_RX_DOPPLER = 0x08000000, /* Non common */
  768. AR5K_INT_QCBRORN = 0x10000000, /* Non common */
  769. AR5K_INT_QCBRURN = 0x20000000, /* Non common */
  770. AR5K_INT_QTRIG = 0x40000000, /* Non common */
  771. AR5K_INT_GLOBAL = 0x80000000,
  772. AR5K_INT_COMMON = AR5K_INT_RXOK
  773. | AR5K_INT_RXDESC
  774. | AR5K_INT_RXERR
  775. | AR5K_INT_RXNOFRM
  776. | AR5K_INT_RXEOL
  777. | AR5K_INT_RXORN
  778. | AR5K_INT_TXOK
  779. | AR5K_INT_TXDESC
  780. | AR5K_INT_TXERR
  781. | AR5K_INT_TXNOFRM
  782. | AR5K_INT_TXEOL
  783. | AR5K_INT_TXURN
  784. | AR5K_INT_MIB
  785. | AR5K_INT_SWI
  786. | AR5K_INT_RXPHY
  787. | AR5K_INT_RXKCM
  788. | AR5K_INT_SWBA
  789. | AR5K_INT_BRSSI
  790. | AR5K_INT_BMISS
  791. | AR5K_INT_GPIO
  792. | AR5K_INT_GLOBAL,
  793. AR5K_INT_NOCARD = 0xffffffff
  794. };
  795. /* mask which calibration is active at the moment */
  796. enum ath5k_calibration_mask {
  797. AR5K_CALIBRATION_FULL = 0x01,
  798. AR5K_CALIBRATION_SHORT = 0x02,
  799. AR5K_CALIBRATION_ANI = 0x04,
  800. };
  801. /*
  802. * Power management
  803. */
  804. enum ath5k_power_mode {
  805. AR5K_PM_UNDEFINED = 0,
  806. AR5K_PM_AUTO,
  807. AR5K_PM_AWAKE,
  808. AR5K_PM_FULL_SLEEP,
  809. AR5K_PM_NETWORK_SLEEP,
  810. };
  811. /*
  812. * These match net80211 definitions (not used in
  813. * mac80211).
  814. * TODO: Clean this up
  815. */
  816. #define AR5K_LED_INIT 0 /*IEEE80211_S_INIT*/
  817. #define AR5K_LED_SCAN 1 /*IEEE80211_S_SCAN*/
  818. #define AR5K_LED_AUTH 2 /*IEEE80211_S_AUTH*/
  819. #define AR5K_LED_ASSOC 3 /*IEEE80211_S_ASSOC*/
  820. #define AR5K_LED_RUN 4 /*IEEE80211_S_RUN*/
  821. /* GPIO-controlled software LED */
  822. #define AR5K_SOFTLED_PIN 0
  823. #define AR5K_SOFTLED_ON 0
  824. #define AR5K_SOFTLED_OFF 1
  825. /*
  826. * Chipset capabilities -see ath5k_hw_get_capability-
  827. * get_capability function is not yet fully implemented
  828. * in ath5k so most of these don't work yet...
  829. * TODO: Implement these & merge with _TUNE_ stuff above
  830. */
  831. enum ath5k_capability_type {
  832. AR5K_CAP_REG_DMN = 0, /* Used to get current reg. domain id */
  833. AR5K_CAP_TKIP_MIC = 2, /* Can handle TKIP MIC in hardware */
  834. AR5K_CAP_TKIP_SPLIT = 3, /* TKIP uses split keys */
  835. AR5K_CAP_PHYCOUNTERS = 4, /* PHY error counters */
  836. AR5K_CAP_DIVERSITY = 5, /* Supports fast diversity */
  837. AR5K_CAP_NUM_TXQUEUES = 6, /* Used to get max number of hw txqueues */
  838. AR5K_CAP_VEOL = 7, /* Supports virtual EOL */
  839. AR5K_CAP_COMPRESSION = 8, /* Supports compression */
  840. AR5K_CAP_BURST = 9, /* Supports packet bursting */
  841. AR5K_CAP_FASTFRAME = 10, /* Supports fast frames */
  842. AR5K_CAP_TXPOW = 11, /* Used to get global tx power limit */
  843. AR5K_CAP_TPC = 12, /* Can do per-packet tx power control (needed for 802.11a) */
  844. AR5K_CAP_BSSIDMASK = 13, /* Supports bssid mask */
  845. AR5K_CAP_MCAST_KEYSRCH = 14, /* Supports multicast key search */
  846. AR5K_CAP_TSF_ADJUST = 15, /* Supports beacon tsf adjust */
  847. AR5K_CAP_XR = 16, /* Supports XR mode */
  848. AR5K_CAP_WME_TKIPMIC = 17, /* Supports TKIP MIC when using WMM */
  849. AR5K_CAP_CHAN_HALFRATE = 18, /* Supports half rate channels */
  850. AR5K_CAP_CHAN_QUARTERRATE = 19, /* Supports quarter rate channels */
  851. AR5K_CAP_RFSILENT = 20, /* Supports RFsilent */
  852. };
  853. /* XXX: we *may* move cap_range stuff to struct wiphy */
  854. struct ath5k_capabilities {
  855. /*
  856. * Supported PHY modes
  857. * (ie. CHANNEL_A, CHANNEL_B, ...)
  858. */
  859. DECLARE_BITMAP(cap_mode, AR5K_MODE_MAX);
  860. /*
  861. * Frequency range (without regulation restrictions)
  862. */
  863. struct {
  864. u16 range_2ghz_min;
  865. u16 range_2ghz_max;
  866. u16 range_5ghz_min;
  867. u16 range_5ghz_max;
  868. } cap_range;
  869. /*
  870. * Values stored in the EEPROM (some of them...)
  871. */
  872. struct ath5k_eeprom_info cap_eeprom;
  873. /*
  874. * Queue information
  875. */
  876. struct {
  877. u8 q_tx_num;
  878. } cap_queues;
  879. bool cap_has_phyerr_counters;
  880. };
  881. /* size of noise floor history (keep it a power of two) */
  882. #define ATH5K_NF_CAL_HIST_MAX 8
  883. struct ath5k_nfcal_hist
  884. {
  885. s16 index; /* current index into nfval */
  886. s16 nfval[ATH5K_NF_CAL_HIST_MAX]; /* last few noise floors */
  887. };
  888. /**
  889. * struct avg_val - Helper structure for average calculation
  890. * @avg: contains the actual average value
  891. * @avg_weight: is used internally during calculation to prevent rounding errors
  892. */
  893. struct ath5k_avg_val {
  894. int avg;
  895. int avg_weight;
  896. };
  897. /***************************************\
  898. HARDWARE ABSTRACTION LAYER STRUCTURE
  899. \***************************************/
  900. /*
  901. * Misc defines
  902. */
  903. #define AR5K_MAX_GPIO 10
  904. #define AR5K_MAX_RF_BANKS 8
  905. /* TODO: Clean up and merge with ath5k_softc */
  906. struct ath5k_hw {
  907. struct ath_common common;
  908. struct ath5k_softc *ah_sc;
  909. void __iomem *ah_iobase;
  910. enum ath5k_int ah_imr;
  911. struct ieee80211_channel *ah_current_channel;
  912. bool ah_calibration;
  913. bool ah_single_chip;
  914. enum ath5k_version ah_version;
  915. enum ath5k_radio ah_radio;
  916. u32 ah_phy;
  917. u32 ah_mac_srev;
  918. u16 ah_mac_version;
  919. u16 ah_mac_revision;
  920. u16 ah_phy_revision;
  921. u16 ah_radio_5ghz_revision;
  922. u16 ah_radio_2ghz_revision;
  923. #define ah_modes ah_capabilities.cap_mode
  924. #define ah_ee_version ah_capabilities.cap_eeprom.ee_version
  925. u8 ah_retry_long;
  926. u8 ah_retry_short;
  927. u8 ah_coverage_class;
  928. bool ah_ack_bitrate_high;
  929. u8 ah_bwmode;
  930. bool ah_short_slot;
  931. /* Antenna Control */
  932. u32 ah_ant_ctl[AR5K_EEPROM_N_MODES][AR5K_ANT_MAX];
  933. u8 ah_ant_mode;
  934. u8 ah_tx_ant;
  935. u8 ah_def_ant;
  936. struct ath5k_capabilities ah_capabilities;
  937. struct ath5k_txq_info ah_txq[AR5K_NUM_TX_QUEUES];
  938. u32 ah_txq_status;
  939. u32 ah_txq_imr_txok;
  940. u32 ah_txq_imr_txerr;
  941. u32 ah_txq_imr_txurn;
  942. u32 ah_txq_imr_txdesc;
  943. u32 ah_txq_imr_txeol;
  944. u32 ah_txq_imr_cbrorn;
  945. u32 ah_txq_imr_cbrurn;
  946. u32 ah_txq_imr_qtrig;
  947. u32 ah_txq_imr_nofrm;
  948. u32 ah_txq_isr;
  949. u32 *ah_rf_banks;
  950. size_t ah_rf_banks_size;
  951. size_t ah_rf_regs_count;
  952. struct ath5k_gain ah_gain;
  953. u8 ah_offset[AR5K_MAX_RF_BANKS];
  954. struct {
  955. /* Temporary tables used for interpolation */
  956. u8 tmpL[AR5K_EEPROM_N_PD_GAINS]
  957. [AR5K_EEPROM_POWER_TABLE_SIZE];
  958. u8 tmpR[AR5K_EEPROM_N_PD_GAINS]
  959. [AR5K_EEPROM_POWER_TABLE_SIZE];
  960. u8 txp_pd_table[AR5K_EEPROM_POWER_TABLE_SIZE * 2];
  961. u16 txp_rates_power_table[AR5K_MAX_RATES];
  962. u8 txp_min_idx;
  963. bool txp_tpc;
  964. /* Values in 0.25dB units */
  965. s16 txp_min_pwr;
  966. s16 txp_max_pwr;
  967. s16 txp_cur_pwr;
  968. /* Values in 0.5dB units */
  969. s16 txp_offset;
  970. s16 txp_ofdm;
  971. s16 txp_cck_ofdm_gainf_delta;
  972. /* Value in dB units */
  973. s16 txp_cck_ofdm_pwr_delta;
  974. bool txp_setup;
  975. } ah_txpower;
  976. struct {
  977. bool r_enabled;
  978. int r_last_alert;
  979. struct ieee80211_channel r_last_channel;
  980. } ah_radar;
  981. struct ath5k_nfcal_hist ah_nfcal_hist;
  982. /* average beacon RSSI in our BSS (used by ANI) */
  983. struct ewma ah_beacon_rssi_avg;
  984. /* noise floor from last periodic calibration */
  985. s32 ah_noise_floor;
  986. /* Calibration timestamp */
  987. unsigned long ah_cal_next_full;
  988. unsigned long ah_cal_next_ani;
  989. unsigned long ah_cal_next_nf;
  990. /* Calibration mask */
  991. u8 ah_cal_mask;
  992. /*
  993. * Function pointers
  994. */
  995. int (*ah_setup_tx_desc)(struct ath5k_hw *, struct ath5k_desc *,
  996. unsigned int, unsigned int, int, enum ath5k_pkt_type,
  997. unsigned int, unsigned int, unsigned int, unsigned int,
  998. unsigned int, unsigned int, unsigned int, unsigned int);
  999. int (*ah_proc_tx_desc)(struct ath5k_hw *, struct ath5k_desc *,
  1000. struct ath5k_tx_status *);
  1001. int (*ah_proc_rx_desc)(struct ath5k_hw *, struct ath5k_desc *,
  1002. struct ath5k_rx_status *);
  1003. };
  1004. /*
  1005. * Prototypes
  1006. */
  1007. extern const struct ieee80211_ops ath5k_hw_ops;
  1008. /* Initialization and detach functions */
  1009. int ath5k_init_softc(struct ath5k_softc *sc, const struct ath_bus_ops *bus_ops);
  1010. void ath5k_deinit_softc(struct ath5k_softc *sc);
  1011. int ath5k_hw_init(struct ath5k_softc *sc);
  1012. void ath5k_hw_deinit(struct ath5k_hw *ah);
  1013. int ath5k_sysfs_register(struct ath5k_softc *sc);
  1014. void ath5k_sysfs_unregister(struct ath5k_softc *sc);
  1015. /* base.c */
  1016. struct ath5k_buf;
  1017. struct ath5k_txq;
  1018. void set_beacon_filter(struct ieee80211_hw *hw, bool enable);
  1019. bool ath_any_vif_assoc(struct ath5k_softc *sc);
  1020. void ath5k_tx_queue(struct ieee80211_hw *hw, struct sk_buff *skb,
  1021. struct ath5k_txq *txq);
  1022. int ath5k_init_hw(struct ath5k_softc *sc);
  1023. int ath5k_stop_hw(struct ath5k_softc *sc);
  1024. void ath5k_mode_setup(struct ath5k_softc *sc, struct ieee80211_vif *vif);
  1025. void ath5k_update_bssid_mask_and_opmode(struct ath5k_softc *sc,
  1026. struct ieee80211_vif *vif);
  1027. int ath5k_chan_set(struct ath5k_softc *sc, struct ieee80211_channel *chan);
  1028. void ath5k_beacon_update_timers(struct ath5k_softc *sc, u64 bc_tsf);
  1029. int ath5k_beacon_update(struct ieee80211_hw *hw, struct ieee80211_vif *vif);
  1030. void ath5k_beacon_config(struct ath5k_softc *sc);
  1031. void ath5k_txbuf_free_skb(struct ath5k_softc *sc, struct ath5k_buf *bf);
  1032. void ath5k_rxbuf_free_skb(struct ath5k_softc *sc, struct ath5k_buf *bf);
  1033. /*Chip id helper functions */
  1034. const char *ath5k_chip_name(enum ath5k_srev_type type, u_int16_t val);
  1035. int ath5k_hw_read_srev(struct ath5k_hw *ah);
  1036. /* LED functions */
  1037. int ath5k_init_leds(struct ath5k_softc *sc);
  1038. void ath5k_led_enable(struct ath5k_softc *sc);
  1039. void ath5k_led_off(struct ath5k_softc *sc);
  1040. void ath5k_unregister_leds(struct ath5k_softc *sc);
  1041. /* Reset Functions */
  1042. int ath5k_hw_nic_wakeup(struct ath5k_hw *ah, int flags, bool initial);
  1043. int ath5k_hw_on_hold(struct ath5k_hw *ah);
  1044. int ath5k_hw_reset(struct ath5k_hw *ah, enum nl80211_iftype op_mode,
  1045. struct ieee80211_channel *channel, bool fast, bool skip_pcu);
  1046. int ath5k_hw_register_timeout(struct ath5k_hw *ah, u32 reg, u32 flag, u32 val,
  1047. bool is_set);
  1048. /* Power management functions */
  1049. /* Clock rate related functions */
  1050. unsigned int ath5k_hw_htoclock(struct ath5k_hw *ah, unsigned int usec);
  1051. unsigned int ath5k_hw_clocktoh(struct ath5k_hw *ah, unsigned int clock);
  1052. void ath5k_hw_set_clockrate(struct ath5k_hw *ah);
  1053. /* DMA Related Functions */
  1054. void ath5k_hw_start_rx_dma(struct ath5k_hw *ah);
  1055. u32 ath5k_hw_get_rxdp(struct ath5k_hw *ah);
  1056. int ath5k_hw_set_rxdp(struct ath5k_hw *ah, u32 phys_addr);
  1057. int ath5k_hw_start_tx_dma(struct ath5k_hw *ah, unsigned int queue);
  1058. int ath5k_hw_stop_beacon_queue(struct ath5k_hw *ah, unsigned int queue);
  1059. u32 ath5k_hw_get_txdp(struct ath5k_hw *ah, unsigned int queue);
  1060. int ath5k_hw_set_txdp(struct ath5k_hw *ah, unsigned int queue,
  1061. u32 phys_addr);
  1062. int ath5k_hw_update_tx_triglevel(struct ath5k_hw *ah, bool increase);
  1063. /* Interrupt handling */
  1064. bool ath5k_hw_is_intr_pending(struct ath5k_hw *ah);
  1065. int ath5k_hw_get_isr(struct ath5k_hw *ah, enum ath5k_int *interrupt_mask);
  1066. enum ath5k_int ath5k_hw_set_imr(struct ath5k_hw *ah, enum ath5k_int new_mask);
  1067. void ath5k_hw_update_mib_counters(struct ath5k_hw *ah);
  1068. /* Init/Stop functions */
  1069. void ath5k_hw_dma_init(struct ath5k_hw *ah);
  1070. int ath5k_hw_dma_stop(struct ath5k_hw *ah);
  1071. /* EEPROM access functions */
  1072. int ath5k_eeprom_init(struct ath5k_hw *ah);
  1073. void ath5k_eeprom_detach(struct ath5k_hw *ah);
  1074. int ath5k_eeprom_read_mac(struct ath5k_hw *ah, u8 *mac);
  1075. /* Protocol Control Unit Functions */
  1076. /* Helpers */
  1077. int ath5k_hw_get_frame_duration(struct ath5k_hw *ah,
  1078. int len, struct ieee80211_rate *rate, bool shortpre);
  1079. unsigned int ath5k_hw_get_default_slottime(struct ath5k_hw *ah);
  1080. unsigned int ath5k_hw_get_default_sifs(struct ath5k_hw *ah);
  1081. extern int ath5k_hw_set_opmode(struct ath5k_hw *ah, enum nl80211_iftype opmode);
  1082. void ath5k_hw_set_coverage_class(struct ath5k_hw *ah, u8 coverage_class);
  1083. /* RX filter control*/
  1084. int ath5k_hw_set_lladdr(struct ath5k_hw *ah, const u8 *mac);
  1085. void ath5k_hw_set_bssid(struct ath5k_hw *ah);
  1086. void ath5k_hw_set_bssid_mask(struct ath5k_hw *ah, const u8 *mask);
  1087. void ath5k_hw_set_mcast_filter(struct ath5k_hw *ah, u32 filter0, u32 filter1);
  1088. u32 ath5k_hw_get_rx_filter(struct ath5k_hw *ah);
  1089. void ath5k_hw_set_rx_filter(struct ath5k_hw *ah, u32 filter);
  1090. /* Receive (DRU) start/stop functions */
  1091. void ath5k_hw_start_rx_pcu(struct ath5k_hw *ah);
  1092. void ath5k_hw_stop_rx_pcu(struct ath5k_hw *ah);
  1093. /* Beacon control functions */
  1094. u64 ath5k_hw_get_tsf64(struct ath5k_hw *ah);
  1095. void ath5k_hw_set_tsf64(struct ath5k_hw *ah, u64 tsf64);
  1096. void ath5k_hw_reset_tsf(struct ath5k_hw *ah);
  1097. void ath5k_hw_init_beacon(struct ath5k_hw *ah, u32 next_beacon, u32 interval);
  1098. bool ath5k_hw_check_beacon_timers(struct ath5k_hw *ah, int intval);
  1099. /* Init function */
  1100. void ath5k_hw_pcu_init(struct ath5k_hw *ah, enum nl80211_iftype op_mode,
  1101. u8 mode);
  1102. /* Queue Control Unit, DFS Control Unit Functions */
  1103. int ath5k_hw_get_tx_queueprops(struct ath5k_hw *ah, int queue,
  1104. struct ath5k_txq_info *queue_info);
  1105. int ath5k_hw_set_tx_queueprops(struct ath5k_hw *ah, int queue,
  1106. const struct ath5k_txq_info *queue_info);
  1107. int ath5k_hw_setup_tx_queue(struct ath5k_hw *ah,
  1108. enum ath5k_tx_queue queue_type,
  1109. struct ath5k_txq_info *queue_info);
  1110. void ath5k_hw_set_tx_retry_limits(struct ath5k_hw *ah,
  1111. unsigned int queue);
  1112. u32 ath5k_hw_num_tx_pending(struct ath5k_hw *ah, unsigned int queue);
  1113. void ath5k_hw_release_tx_queue(struct ath5k_hw *ah, unsigned int queue);
  1114. int ath5k_hw_reset_tx_queue(struct ath5k_hw *ah, unsigned int queue);
  1115. int ath5k_hw_set_ifs_intervals(struct ath5k_hw *ah, unsigned int slot_time);
  1116. /* Init function */
  1117. int ath5k_hw_init_queues(struct ath5k_hw *ah);
  1118. /* Hardware Descriptor Functions */
  1119. int ath5k_hw_init_desc_functions(struct ath5k_hw *ah);
  1120. int ath5k_hw_setup_rx_desc(struct ath5k_hw *ah, struct ath5k_desc *desc,
  1121. u32 size, unsigned int flags);
  1122. int ath5k_hw_setup_mrr_tx_desc(struct ath5k_hw *ah, struct ath5k_desc *desc,
  1123. unsigned int tx_rate1, u_int tx_tries1, u_int tx_rate2,
  1124. u_int tx_tries2, unsigned int tx_rate3, u_int tx_tries3);
  1125. /* GPIO Functions */
  1126. void ath5k_hw_set_ledstate(struct ath5k_hw *ah, unsigned int state);
  1127. int ath5k_hw_set_gpio_input(struct ath5k_hw *ah, u32 gpio);
  1128. int ath5k_hw_set_gpio_output(struct ath5k_hw *ah, u32 gpio);
  1129. u32 ath5k_hw_get_gpio(struct ath5k_hw *ah, u32 gpio);
  1130. int ath5k_hw_set_gpio(struct ath5k_hw *ah, u32 gpio, u32 val);
  1131. void ath5k_hw_set_gpio_intr(struct ath5k_hw *ah, unsigned int gpio,
  1132. u32 interrupt_level);
  1133. /* RFkill Functions */
  1134. void ath5k_rfkill_hw_start(struct ath5k_hw *ah);
  1135. void ath5k_rfkill_hw_stop(struct ath5k_hw *ah);
  1136. /* Misc functions TODO: Cleanup */
  1137. int ath5k_hw_set_capabilities(struct ath5k_hw *ah);
  1138. int ath5k_hw_get_capability(struct ath5k_hw *ah,
  1139. enum ath5k_capability_type cap_type, u32 capability,
  1140. u32 *result);
  1141. int ath5k_hw_enable_pspoll(struct ath5k_hw *ah, u8 *bssid, u16 assoc_id);
  1142. int ath5k_hw_disable_pspoll(struct ath5k_hw *ah);
  1143. /* Initial register settings functions */
  1144. int ath5k_hw_write_initvals(struct ath5k_hw *ah, u8 mode, bool change_channel);
  1145. /* PHY functions */
  1146. /* Misc PHY functions */
  1147. u16 ath5k_hw_radio_revision(struct ath5k_hw *ah, unsigned int chan);
  1148. int ath5k_hw_phy_disable(struct ath5k_hw *ah);
  1149. /* Gain_F optimization */
  1150. enum ath5k_rfgain ath5k_hw_gainf_calibrate(struct ath5k_hw *ah);
  1151. int ath5k_hw_rfgain_opt_init(struct ath5k_hw *ah);
  1152. /* PHY/RF channel functions */
  1153. bool ath5k_channel_ok(struct ath5k_hw *ah, u16 freq, unsigned int flags);
  1154. /* PHY calibration */
  1155. void ath5k_hw_init_nfcal_hist(struct ath5k_hw *ah);
  1156. int ath5k_hw_phy_calibrate(struct ath5k_hw *ah,
  1157. struct ieee80211_channel *channel);
  1158. void ath5k_hw_update_noise_floor(struct ath5k_hw *ah);
  1159. /* Spur mitigation */
  1160. bool ath5k_hw_chan_has_spur_noise(struct ath5k_hw *ah,
  1161. struct ieee80211_channel *channel);
  1162. /* Antenna control */
  1163. void ath5k_hw_set_antenna_mode(struct ath5k_hw *ah, u8 ant_mode);
  1164. void ath5k_hw_set_antenna_switch(struct ath5k_hw *ah, u8 ee_mode);
  1165. /* TX power setup */
  1166. int ath5k_hw_set_txpower_limit(struct ath5k_hw *ah, u8 txpower);
  1167. /* Init function */
  1168. int ath5k_hw_phy_init(struct ath5k_hw *ah, struct ieee80211_channel *channel,
  1169. u8 mode, bool fast);
  1170. /*
  1171. * Functions used internaly
  1172. */
  1173. static inline struct ath_common *ath5k_hw_common(struct ath5k_hw *ah)
  1174. {
  1175. return &ah->common;
  1176. }
  1177. static inline struct ath_regulatory *ath5k_hw_regulatory(struct ath5k_hw *ah)
  1178. {
  1179. return &(ath5k_hw_common(ah)->regulatory);
  1180. }
  1181. #ifdef CONFIG_ATHEROS_AR231X
  1182. #define AR5K_AR2315_PCI_BASE ((void __iomem *)0xb0100000)
  1183. static inline void __iomem *ath5k_ahb_reg(struct ath5k_hw *ah, u16 reg)
  1184. {
  1185. /* On AR2315 and AR2317 the PCI clock domain registers
  1186. * are outside of the WMAC register space */
  1187. if (unlikely((reg >= 0x4000) && (reg < 0x5000) &&
  1188. (ah->ah_mac_srev >= AR5K_SREV_AR2315_R6)))
  1189. return AR5K_AR2315_PCI_BASE + reg;
  1190. return ah->ah_iobase + reg;
  1191. }
  1192. static inline u32 ath5k_hw_reg_read(struct ath5k_hw *ah, u16 reg)
  1193. {
  1194. return __raw_readl(ath5k_ahb_reg(ah, reg));
  1195. }
  1196. static inline void ath5k_hw_reg_write(struct ath5k_hw *ah, u32 val, u16 reg)
  1197. {
  1198. __raw_writel(val, ath5k_ahb_reg(ah, reg));
  1199. }
  1200. #else
  1201. static inline u32 ath5k_hw_reg_read(struct ath5k_hw *ah, u16 reg)
  1202. {
  1203. return ioread32(ah->ah_iobase + reg);
  1204. }
  1205. static inline void ath5k_hw_reg_write(struct ath5k_hw *ah, u32 val, u16 reg)
  1206. {
  1207. iowrite32(val, ah->ah_iobase + reg);
  1208. }
  1209. #endif
  1210. static inline enum ath_bus_type ath5k_get_bus_type(struct ath5k_hw *ah)
  1211. {
  1212. return ath5k_hw_common(ah)->bus_ops->ath_bus_type;
  1213. }
  1214. static inline void ath5k_read_cachesize(struct ath_common *common, int *csz)
  1215. {
  1216. common->bus_ops->read_cachesize(common, csz);
  1217. }
  1218. static inline bool ath5k_hw_nvram_read(struct ath5k_hw *ah, u32 off, u16 *data)
  1219. {
  1220. struct ath_common *common = ath5k_hw_common(ah);
  1221. return common->bus_ops->eeprom_read(common, off, data);
  1222. }
  1223. static inline u32 ath5k_hw_bitswap(u32 val, unsigned int bits)
  1224. {
  1225. u32 retval = 0, bit, i;
  1226. for (i = 0; i < bits; i++) {
  1227. bit = (val >> i) & 1;
  1228. retval = (retval << 1) | bit;
  1229. }
  1230. return retval;
  1231. }
  1232. #endif