nouveau_state.c 37 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304
  1. /*
  2. * Copyright 2005 Stephane Marchesin
  3. * Copyright 2008 Stuart Bennett
  4. * All Rights Reserved.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice (including the next
  14. * paragraph) shall be included in all copies or substantial portions of the
  15. * Software.
  16. *
  17. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  18. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  19. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  20. * PRECISION INSIGHT AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM, DAMAGES OR
  21. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  22. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
  23. * DEALINGS IN THE SOFTWARE.
  24. */
  25. #include <linux/swab.h>
  26. #include <linux/slab.h>
  27. #include "drmP.h"
  28. #include "drm.h"
  29. #include "drm_sarea.h"
  30. #include "drm_crtc_helper.h"
  31. #include <linux/vgaarb.h>
  32. #include <linux/vga_switcheroo.h>
  33. #include "nouveau_drv.h"
  34. #include "nouveau_drm.h"
  35. #include "nouveau_fbcon.h"
  36. #include "nouveau_ramht.h"
  37. #include "nouveau_gpio.h"
  38. #include "nouveau_pm.h"
  39. #include "nv50_display.h"
  40. #include "nouveau_fifo.h"
  41. #include "nouveau_fence.h"
  42. #include "nouveau_software.h"
  43. static void nouveau_stub_takedown(struct drm_device *dev) {}
  44. static int nouveau_stub_init(struct drm_device *dev) { return 0; }
  45. static int nouveau_init_engine_ptrs(struct drm_device *dev)
  46. {
  47. struct drm_nouveau_private *dev_priv = dev->dev_private;
  48. struct nouveau_engine *engine = &dev_priv->engine;
  49. switch (dev_priv->chipset & 0xf0) {
  50. case 0x00:
  51. engine->instmem.init = nv04_instmem_init;
  52. engine->instmem.takedown = nv04_instmem_takedown;
  53. engine->instmem.suspend = nv04_instmem_suspend;
  54. engine->instmem.resume = nv04_instmem_resume;
  55. engine->instmem.get = nv04_instmem_get;
  56. engine->instmem.put = nv04_instmem_put;
  57. engine->instmem.map = nv04_instmem_map;
  58. engine->instmem.unmap = nv04_instmem_unmap;
  59. engine->instmem.flush = nv04_instmem_flush;
  60. engine->mc.init = nv04_mc_init;
  61. engine->mc.takedown = nv04_mc_takedown;
  62. engine->timer.init = nv04_timer_init;
  63. engine->timer.read = nv04_timer_read;
  64. engine->timer.takedown = nv04_timer_takedown;
  65. engine->fb.init = nv04_fb_init;
  66. engine->fb.takedown = nv04_fb_takedown;
  67. engine->display.early_init = nv04_display_early_init;
  68. engine->display.late_takedown = nv04_display_late_takedown;
  69. engine->display.create = nv04_display_create;
  70. engine->display.destroy = nv04_display_destroy;
  71. engine->display.init = nv04_display_init;
  72. engine->display.fini = nv04_display_fini;
  73. engine->pm.clocks_get = nv04_pm_clocks_get;
  74. engine->pm.clocks_pre = nv04_pm_clocks_pre;
  75. engine->pm.clocks_set = nv04_pm_clocks_set;
  76. engine->vram.init = nv04_fb_vram_init;
  77. engine->vram.takedown = nouveau_stub_takedown;
  78. engine->vram.flags_valid = nouveau_mem_flags_valid;
  79. break;
  80. case 0x10:
  81. engine->instmem.init = nv04_instmem_init;
  82. engine->instmem.takedown = nv04_instmem_takedown;
  83. engine->instmem.suspend = nv04_instmem_suspend;
  84. engine->instmem.resume = nv04_instmem_resume;
  85. engine->instmem.get = nv04_instmem_get;
  86. engine->instmem.put = nv04_instmem_put;
  87. engine->instmem.map = nv04_instmem_map;
  88. engine->instmem.unmap = nv04_instmem_unmap;
  89. engine->instmem.flush = nv04_instmem_flush;
  90. engine->mc.init = nv04_mc_init;
  91. engine->mc.takedown = nv04_mc_takedown;
  92. engine->timer.init = nv04_timer_init;
  93. engine->timer.read = nv04_timer_read;
  94. engine->timer.takedown = nv04_timer_takedown;
  95. engine->fb.init = nv10_fb_init;
  96. engine->fb.takedown = nv10_fb_takedown;
  97. engine->fb.init_tile_region = nv10_fb_init_tile_region;
  98. engine->fb.set_tile_region = nv10_fb_set_tile_region;
  99. engine->fb.free_tile_region = nv10_fb_free_tile_region;
  100. engine->display.early_init = nv04_display_early_init;
  101. engine->display.late_takedown = nv04_display_late_takedown;
  102. engine->display.create = nv04_display_create;
  103. engine->display.destroy = nv04_display_destroy;
  104. engine->display.init = nv04_display_init;
  105. engine->display.fini = nv04_display_fini;
  106. engine->gpio.drive = nv10_gpio_drive;
  107. engine->gpio.sense = nv10_gpio_sense;
  108. engine->pm.clocks_get = nv04_pm_clocks_get;
  109. engine->pm.clocks_pre = nv04_pm_clocks_pre;
  110. engine->pm.clocks_set = nv04_pm_clocks_set;
  111. if (dev_priv->chipset == 0x1a ||
  112. dev_priv->chipset == 0x1f)
  113. engine->vram.init = nv1a_fb_vram_init;
  114. else
  115. engine->vram.init = nv10_fb_vram_init;
  116. engine->vram.takedown = nouveau_stub_takedown;
  117. engine->vram.flags_valid = nouveau_mem_flags_valid;
  118. break;
  119. case 0x20:
  120. engine->instmem.init = nv04_instmem_init;
  121. engine->instmem.takedown = nv04_instmem_takedown;
  122. engine->instmem.suspend = nv04_instmem_suspend;
  123. engine->instmem.resume = nv04_instmem_resume;
  124. engine->instmem.get = nv04_instmem_get;
  125. engine->instmem.put = nv04_instmem_put;
  126. engine->instmem.map = nv04_instmem_map;
  127. engine->instmem.unmap = nv04_instmem_unmap;
  128. engine->instmem.flush = nv04_instmem_flush;
  129. engine->mc.init = nv04_mc_init;
  130. engine->mc.takedown = nv04_mc_takedown;
  131. engine->timer.init = nv04_timer_init;
  132. engine->timer.read = nv04_timer_read;
  133. engine->timer.takedown = nv04_timer_takedown;
  134. engine->fb.init = nv20_fb_init;
  135. engine->fb.takedown = nv20_fb_takedown;
  136. engine->fb.init_tile_region = nv20_fb_init_tile_region;
  137. engine->fb.set_tile_region = nv20_fb_set_tile_region;
  138. engine->fb.free_tile_region = nv20_fb_free_tile_region;
  139. engine->display.early_init = nv04_display_early_init;
  140. engine->display.late_takedown = nv04_display_late_takedown;
  141. engine->display.create = nv04_display_create;
  142. engine->display.destroy = nv04_display_destroy;
  143. engine->display.init = nv04_display_init;
  144. engine->display.fini = nv04_display_fini;
  145. engine->gpio.drive = nv10_gpio_drive;
  146. engine->gpio.sense = nv10_gpio_sense;
  147. engine->pm.clocks_get = nv04_pm_clocks_get;
  148. engine->pm.clocks_pre = nv04_pm_clocks_pre;
  149. engine->pm.clocks_set = nv04_pm_clocks_set;
  150. engine->vram.init = nv20_fb_vram_init;
  151. engine->vram.takedown = nouveau_stub_takedown;
  152. engine->vram.flags_valid = nouveau_mem_flags_valid;
  153. break;
  154. case 0x30:
  155. engine->instmem.init = nv04_instmem_init;
  156. engine->instmem.takedown = nv04_instmem_takedown;
  157. engine->instmem.suspend = nv04_instmem_suspend;
  158. engine->instmem.resume = nv04_instmem_resume;
  159. engine->instmem.get = nv04_instmem_get;
  160. engine->instmem.put = nv04_instmem_put;
  161. engine->instmem.map = nv04_instmem_map;
  162. engine->instmem.unmap = nv04_instmem_unmap;
  163. engine->instmem.flush = nv04_instmem_flush;
  164. engine->mc.init = nv04_mc_init;
  165. engine->mc.takedown = nv04_mc_takedown;
  166. engine->timer.init = nv04_timer_init;
  167. engine->timer.read = nv04_timer_read;
  168. engine->timer.takedown = nv04_timer_takedown;
  169. engine->fb.init = nv30_fb_init;
  170. engine->fb.takedown = nv30_fb_takedown;
  171. engine->fb.init_tile_region = nv30_fb_init_tile_region;
  172. engine->fb.set_tile_region = nv10_fb_set_tile_region;
  173. engine->fb.free_tile_region = nv30_fb_free_tile_region;
  174. engine->display.early_init = nv04_display_early_init;
  175. engine->display.late_takedown = nv04_display_late_takedown;
  176. engine->display.create = nv04_display_create;
  177. engine->display.destroy = nv04_display_destroy;
  178. engine->display.init = nv04_display_init;
  179. engine->display.fini = nv04_display_fini;
  180. engine->gpio.drive = nv10_gpio_drive;
  181. engine->gpio.sense = nv10_gpio_sense;
  182. engine->pm.clocks_get = nv04_pm_clocks_get;
  183. engine->pm.clocks_pre = nv04_pm_clocks_pre;
  184. engine->pm.clocks_set = nv04_pm_clocks_set;
  185. engine->pm.voltage_get = nouveau_voltage_gpio_get;
  186. engine->pm.voltage_set = nouveau_voltage_gpio_set;
  187. engine->vram.init = nv20_fb_vram_init;
  188. engine->vram.takedown = nouveau_stub_takedown;
  189. engine->vram.flags_valid = nouveau_mem_flags_valid;
  190. break;
  191. case 0x40:
  192. case 0x60:
  193. engine->instmem.init = nv04_instmem_init;
  194. engine->instmem.takedown = nv04_instmem_takedown;
  195. engine->instmem.suspend = nv04_instmem_suspend;
  196. engine->instmem.resume = nv04_instmem_resume;
  197. engine->instmem.get = nv04_instmem_get;
  198. engine->instmem.put = nv04_instmem_put;
  199. engine->instmem.map = nv04_instmem_map;
  200. engine->instmem.unmap = nv04_instmem_unmap;
  201. engine->instmem.flush = nv04_instmem_flush;
  202. engine->mc.init = nv40_mc_init;
  203. engine->mc.takedown = nv40_mc_takedown;
  204. engine->timer.init = nv04_timer_init;
  205. engine->timer.read = nv04_timer_read;
  206. engine->timer.takedown = nv04_timer_takedown;
  207. engine->fb.init = nv40_fb_init;
  208. engine->fb.takedown = nv40_fb_takedown;
  209. engine->fb.init_tile_region = nv30_fb_init_tile_region;
  210. engine->fb.set_tile_region = nv40_fb_set_tile_region;
  211. engine->fb.free_tile_region = nv30_fb_free_tile_region;
  212. engine->display.early_init = nv04_display_early_init;
  213. engine->display.late_takedown = nv04_display_late_takedown;
  214. engine->display.create = nv04_display_create;
  215. engine->display.destroy = nv04_display_destroy;
  216. engine->display.init = nv04_display_init;
  217. engine->display.fini = nv04_display_fini;
  218. engine->gpio.init = nv10_gpio_init;
  219. engine->gpio.fini = nv10_gpio_fini;
  220. engine->gpio.drive = nv10_gpio_drive;
  221. engine->gpio.sense = nv10_gpio_sense;
  222. engine->gpio.irq_enable = nv10_gpio_irq_enable;
  223. engine->pm.clocks_get = nv40_pm_clocks_get;
  224. engine->pm.clocks_pre = nv40_pm_clocks_pre;
  225. engine->pm.clocks_set = nv40_pm_clocks_set;
  226. engine->pm.voltage_get = nouveau_voltage_gpio_get;
  227. engine->pm.voltage_set = nouveau_voltage_gpio_set;
  228. engine->pm.temp_get = nv40_temp_get;
  229. engine->pm.pwm_get = nv40_pm_pwm_get;
  230. engine->pm.pwm_set = nv40_pm_pwm_set;
  231. engine->vram.init = nv40_fb_vram_init;
  232. engine->vram.takedown = nouveau_stub_takedown;
  233. engine->vram.flags_valid = nouveau_mem_flags_valid;
  234. break;
  235. case 0x50:
  236. case 0x80: /* gotta love NVIDIA's consistency.. */
  237. case 0x90:
  238. case 0xa0:
  239. engine->instmem.init = nv50_instmem_init;
  240. engine->instmem.takedown = nv50_instmem_takedown;
  241. engine->instmem.suspend = nv50_instmem_suspend;
  242. engine->instmem.resume = nv50_instmem_resume;
  243. engine->instmem.get = nv50_instmem_get;
  244. engine->instmem.put = nv50_instmem_put;
  245. engine->instmem.map = nv50_instmem_map;
  246. engine->instmem.unmap = nv50_instmem_unmap;
  247. if (dev_priv->chipset == 0x50)
  248. engine->instmem.flush = nv50_instmem_flush;
  249. else
  250. engine->instmem.flush = nv84_instmem_flush;
  251. engine->mc.init = nv50_mc_init;
  252. engine->mc.takedown = nv50_mc_takedown;
  253. engine->timer.init = nv04_timer_init;
  254. engine->timer.read = nv04_timer_read;
  255. engine->timer.takedown = nv04_timer_takedown;
  256. engine->fb.init = nv50_fb_init;
  257. engine->fb.takedown = nv50_fb_takedown;
  258. engine->display.early_init = nv50_display_early_init;
  259. engine->display.late_takedown = nv50_display_late_takedown;
  260. engine->display.create = nv50_display_create;
  261. engine->display.destroy = nv50_display_destroy;
  262. engine->display.init = nv50_display_init;
  263. engine->display.fini = nv50_display_fini;
  264. engine->gpio.init = nv50_gpio_init;
  265. engine->gpio.fini = nv50_gpio_fini;
  266. engine->gpio.drive = nv50_gpio_drive;
  267. engine->gpio.sense = nv50_gpio_sense;
  268. engine->gpio.irq_enable = nv50_gpio_irq_enable;
  269. switch (dev_priv->chipset) {
  270. case 0x84:
  271. case 0x86:
  272. case 0x92:
  273. case 0x94:
  274. case 0x96:
  275. case 0x98:
  276. case 0xa0:
  277. case 0xaa:
  278. case 0xac:
  279. case 0x50:
  280. engine->pm.clocks_get = nv50_pm_clocks_get;
  281. engine->pm.clocks_pre = nv50_pm_clocks_pre;
  282. engine->pm.clocks_set = nv50_pm_clocks_set;
  283. break;
  284. default:
  285. engine->pm.clocks_get = nva3_pm_clocks_get;
  286. engine->pm.clocks_pre = nva3_pm_clocks_pre;
  287. engine->pm.clocks_set = nva3_pm_clocks_set;
  288. break;
  289. }
  290. engine->pm.voltage_get = nouveau_voltage_gpio_get;
  291. engine->pm.voltage_set = nouveau_voltage_gpio_set;
  292. if (dev_priv->chipset >= 0x84)
  293. engine->pm.temp_get = nv84_temp_get;
  294. else
  295. engine->pm.temp_get = nv40_temp_get;
  296. engine->pm.pwm_get = nv50_pm_pwm_get;
  297. engine->pm.pwm_set = nv50_pm_pwm_set;
  298. engine->vram.init = nv50_vram_init;
  299. engine->vram.takedown = nv50_vram_fini;
  300. engine->vram.get = nv50_vram_new;
  301. engine->vram.put = nv50_vram_del;
  302. engine->vram.flags_valid = nv50_vram_flags_valid;
  303. break;
  304. case 0xc0:
  305. engine->instmem.init = nvc0_instmem_init;
  306. engine->instmem.takedown = nvc0_instmem_takedown;
  307. engine->instmem.suspend = nvc0_instmem_suspend;
  308. engine->instmem.resume = nvc0_instmem_resume;
  309. engine->instmem.get = nv50_instmem_get;
  310. engine->instmem.put = nv50_instmem_put;
  311. engine->instmem.map = nv50_instmem_map;
  312. engine->instmem.unmap = nv50_instmem_unmap;
  313. engine->instmem.flush = nv84_instmem_flush;
  314. engine->mc.init = nv50_mc_init;
  315. engine->mc.takedown = nv50_mc_takedown;
  316. engine->timer.init = nv04_timer_init;
  317. engine->timer.read = nv04_timer_read;
  318. engine->timer.takedown = nv04_timer_takedown;
  319. engine->fb.init = nvc0_fb_init;
  320. engine->fb.takedown = nvc0_fb_takedown;
  321. engine->display.early_init = nv50_display_early_init;
  322. engine->display.late_takedown = nv50_display_late_takedown;
  323. engine->display.create = nv50_display_create;
  324. engine->display.destroy = nv50_display_destroy;
  325. engine->display.init = nv50_display_init;
  326. engine->display.fini = nv50_display_fini;
  327. engine->gpio.init = nv50_gpio_init;
  328. engine->gpio.fini = nv50_gpio_fini;
  329. engine->gpio.drive = nv50_gpio_drive;
  330. engine->gpio.sense = nv50_gpio_sense;
  331. engine->gpio.irq_enable = nv50_gpio_irq_enable;
  332. engine->vram.init = nvc0_vram_init;
  333. engine->vram.takedown = nv50_vram_fini;
  334. engine->vram.get = nvc0_vram_new;
  335. engine->vram.put = nv50_vram_del;
  336. engine->vram.flags_valid = nvc0_vram_flags_valid;
  337. engine->pm.temp_get = nv84_temp_get;
  338. engine->pm.clocks_get = nvc0_pm_clocks_get;
  339. engine->pm.clocks_pre = nvc0_pm_clocks_pre;
  340. engine->pm.clocks_set = nvc0_pm_clocks_set;
  341. engine->pm.voltage_get = nouveau_voltage_gpio_get;
  342. engine->pm.voltage_set = nouveau_voltage_gpio_set;
  343. engine->pm.pwm_get = nv50_pm_pwm_get;
  344. engine->pm.pwm_set = nv50_pm_pwm_set;
  345. break;
  346. case 0xd0:
  347. engine->instmem.init = nvc0_instmem_init;
  348. engine->instmem.takedown = nvc0_instmem_takedown;
  349. engine->instmem.suspend = nvc0_instmem_suspend;
  350. engine->instmem.resume = nvc0_instmem_resume;
  351. engine->instmem.get = nv50_instmem_get;
  352. engine->instmem.put = nv50_instmem_put;
  353. engine->instmem.map = nv50_instmem_map;
  354. engine->instmem.unmap = nv50_instmem_unmap;
  355. engine->instmem.flush = nv84_instmem_flush;
  356. engine->mc.init = nv50_mc_init;
  357. engine->mc.takedown = nv50_mc_takedown;
  358. engine->timer.init = nv04_timer_init;
  359. engine->timer.read = nv04_timer_read;
  360. engine->timer.takedown = nv04_timer_takedown;
  361. engine->fb.init = nvc0_fb_init;
  362. engine->fb.takedown = nvc0_fb_takedown;
  363. engine->display.early_init = nouveau_stub_init;
  364. engine->display.late_takedown = nouveau_stub_takedown;
  365. engine->display.create = nvd0_display_create;
  366. engine->display.destroy = nvd0_display_destroy;
  367. engine->display.init = nvd0_display_init;
  368. engine->display.fini = nvd0_display_fini;
  369. engine->gpio.init = nv50_gpio_init;
  370. engine->gpio.fini = nv50_gpio_fini;
  371. engine->gpio.drive = nvd0_gpio_drive;
  372. engine->gpio.sense = nvd0_gpio_sense;
  373. engine->gpio.irq_enable = nv50_gpio_irq_enable;
  374. engine->vram.init = nvc0_vram_init;
  375. engine->vram.takedown = nv50_vram_fini;
  376. engine->vram.get = nvc0_vram_new;
  377. engine->vram.put = nv50_vram_del;
  378. engine->vram.flags_valid = nvc0_vram_flags_valid;
  379. engine->pm.temp_get = nv84_temp_get;
  380. engine->pm.clocks_get = nvc0_pm_clocks_get;
  381. engine->pm.clocks_pre = nvc0_pm_clocks_pre;
  382. engine->pm.clocks_set = nvc0_pm_clocks_set;
  383. engine->pm.voltage_get = nouveau_voltage_gpio_get;
  384. engine->pm.voltage_set = nouveau_voltage_gpio_set;
  385. break;
  386. case 0xe0:
  387. engine->instmem.init = nvc0_instmem_init;
  388. engine->instmem.takedown = nvc0_instmem_takedown;
  389. engine->instmem.suspend = nvc0_instmem_suspend;
  390. engine->instmem.resume = nvc0_instmem_resume;
  391. engine->instmem.get = nv50_instmem_get;
  392. engine->instmem.put = nv50_instmem_put;
  393. engine->instmem.map = nv50_instmem_map;
  394. engine->instmem.unmap = nv50_instmem_unmap;
  395. engine->instmem.flush = nv84_instmem_flush;
  396. engine->mc.init = nv50_mc_init;
  397. engine->mc.takedown = nv50_mc_takedown;
  398. engine->timer.init = nv04_timer_init;
  399. engine->timer.read = nv04_timer_read;
  400. engine->timer.takedown = nv04_timer_takedown;
  401. engine->fb.init = nvc0_fb_init;
  402. engine->fb.takedown = nvc0_fb_takedown;
  403. engine->display.early_init = nouveau_stub_init;
  404. engine->display.late_takedown = nouveau_stub_takedown;
  405. engine->display.create = nvd0_display_create;
  406. engine->display.destroy = nvd0_display_destroy;
  407. engine->display.init = nvd0_display_init;
  408. engine->display.fini = nvd0_display_fini;
  409. engine->gpio.init = nv50_gpio_init;
  410. engine->gpio.fini = nv50_gpio_fini;
  411. engine->gpio.drive = nvd0_gpio_drive;
  412. engine->gpio.sense = nvd0_gpio_sense;
  413. engine->gpio.irq_enable = nv50_gpio_irq_enable;
  414. engine->vram.init = nvc0_vram_init;
  415. engine->vram.takedown = nv50_vram_fini;
  416. engine->vram.get = nvc0_vram_new;
  417. engine->vram.put = nv50_vram_del;
  418. engine->vram.flags_valid = nvc0_vram_flags_valid;
  419. break;
  420. default:
  421. NV_ERROR(dev, "NV%02x unsupported\n", dev_priv->chipset);
  422. return 1;
  423. }
  424. /* headless mode */
  425. if (nouveau_modeset == 2) {
  426. engine->display.early_init = nouveau_stub_init;
  427. engine->display.late_takedown = nouveau_stub_takedown;
  428. engine->display.create = nouveau_stub_init;
  429. engine->display.init = nouveau_stub_init;
  430. engine->display.destroy = nouveau_stub_takedown;
  431. }
  432. return 0;
  433. }
  434. static unsigned int
  435. nouveau_vga_set_decode(void *priv, bool state)
  436. {
  437. struct drm_device *dev = priv;
  438. struct drm_nouveau_private *dev_priv = dev->dev_private;
  439. if (dev_priv->chipset >= 0x40)
  440. nv_wr32(dev, 0x88054, state);
  441. else
  442. nv_wr32(dev, 0x1854, state);
  443. if (state)
  444. return VGA_RSRC_LEGACY_IO | VGA_RSRC_LEGACY_MEM |
  445. VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
  446. else
  447. return VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
  448. }
  449. static void nouveau_switcheroo_set_state(struct pci_dev *pdev,
  450. enum vga_switcheroo_state state)
  451. {
  452. struct drm_device *dev = pci_get_drvdata(pdev);
  453. pm_message_t pmm = { .event = PM_EVENT_SUSPEND };
  454. if (state == VGA_SWITCHEROO_ON) {
  455. printk(KERN_ERR "VGA switcheroo: switched nouveau on\n");
  456. dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
  457. nouveau_pci_resume(pdev);
  458. drm_kms_helper_poll_enable(dev);
  459. dev->switch_power_state = DRM_SWITCH_POWER_ON;
  460. } else {
  461. printk(KERN_ERR "VGA switcheroo: switched nouveau off\n");
  462. dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
  463. drm_kms_helper_poll_disable(dev);
  464. nouveau_switcheroo_optimus_dsm();
  465. nouveau_pci_suspend(pdev, pmm);
  466. dev->switch_power_state = DRM_SWITCH_POWER_OFF;
  467. }
  468. }
  469. static void nouveau_switcheroo_reprobe(struct pci_dev *pdev)
  470. {
  471. struct drm_device *dev = pci_get_drvdata(pdev);
  472. nouveau_fbcon_output_poll_changed(dev);
  473. }
  474. static bool nouveau_switcheroo_can_switch(struct pci_dev *pdev)
  475. {
  476. struct drm_device *dev = pci_get_drvdata(pdev);
  477. bool can_switch;
  478. spin_lock(&dev->count_lock);
  479. can_switch = (dev->open_count == 0);
  480. spin_unlock(&dev->count_lock);
  481. return can_switch;
  482. }
  483. static void
  484. nouveau_card_channel_fini(struct drm_device *dev)
  485. {
  486. struct drm_nouveau_private *dev_priv = dev->dev_private;
  487. if (dev_priv->channel)
  488. nouveau_channel_put_unlocked(&dev_priv->channel);
  489. }
  490. static int
  491. nouveau_card_channel_init(struct drm_device *dev)
  492. {
  493. struct drm_nouveau_private *dev_priv = dev->dev_private;
  494. struct nouveau_channel *chan;
  495. int ret;
  496. ret = nouveau_channel_alloc(dev, &chan, NULL, NvDmaFB, NvDmaTT);
  497. dev_priv->channel = chan;
  498. if (ret)
  499. return ret;
  500. mutex_unlock(&dev_priv->channel->mutex);
  501. nouveau_bo_move_init(chan);
  502. return 0;
  503. }
  504. static const struct vga_switcheroo_client_ops nouveau_switcheroo_ops = {
  505. .set_gpu_state = nouveau_switcheroo_set_state,
  506. .reprobe = nouveau_switcheroo_reprobe,
  507. .can_switch = nouveau_switcheroo_can_switch,
  508. };
  509. int
  510. nouveau_card_init(struct drm_device *dev)
  511. {
  512. struct drm_nouveau_private *dev_priv = dev->dev_private;
  513. struct nouveau_engine *engine;
  514. int ret, e = 0;
  515. vga_client_register(dev->pdev, dev, NULL, nouveau_vga_set_decode);
  516. vga_switcheroo_register_client(dev->pdev, &nouveau_switcheroo_ops);
  517. /* Initialise internal driver API hooks */
  518. ret = nouveau_init_engine_ptrs(dev);
  519. if (ret)
  520. goto out;
  521. engine = &dev_priv->engine;
  522. spin_lock_init(&dev_priv->channels.lock);
  523. spin_lock_init(&dev_priv->tile.lock);
  524. spin_lock_init(&dev_priv->context_switch_lock);
  525. spin_lock_init(&dev_priv->vm_lock);
  526. /* Make the CRTCs and I2C buses accessible */
  527. ret = engine->display.early_init(dev);
  528. if (ret)
  529. goto out;
  530. /* Parse BIOS tables / Run init tables if card not POSTed */
  531. ret = nouveau_bios_init(dev);
  532. if (ret)
  533. goto out_display_early;
  534. /* workaround an odd issue on nvc1 by disabling the device's
  535. * nosnoop capability. hopefully won't cause issues until a
  536. * better fix is found - assuming there is one...
  537. */
  538. if (dev_priv->chipset == 0xc1) {
  539. nv_mask(dev, 0x00088080, 0x00000800, 0x00000000);
  540. }
  541. /* PMC */
  542. ret = engine->mc.init(dev);
  543. if (ret)
  544. goto out_bios;
  545. /* PTIMER */
  546. ret = engine->timer.init(dev);
  547. if (ret)
  548. goto out_mc;
  549. /* PFB */
  550. ret = engine->fb.init(dev);
  551. if (ret)
  552. goto out_timer;
  553. ret = engine->vram.init(dev);
  554. if (ret)
  555. goto out_fb;
  556. /* PGPIO */
  557. ret = nouveau_gpio_create(dev);
  558. if (ret)
  559. goto out_vram;
  560. ret = nouveau_gpuobj_init(dev);
  561. if (ret)
  562. goto out_gpio;
  563. ret = engine->instmem.init(dev);
  564. if (ret)
  565. goto out_gpuobj;
  566. ret = nouveau_mem_vram_init(dev);
  567. if (ret)
  568. goto out_instmem;
  569. ret = nouveau_mem_gart_init(dev);
  570. if (ret)
  571. goto out_ttmvram;
  572. if (!dev_priv->noaccel) {
  573. switch (dev_priv->card_type) {
  574. case NV_04:
  575. nv04_fifo_create(dev);
  576. break;
  577. case NV_10:
  578. case NV_20:
  579. case NV_30:
  580. if (dev_priv->chipset < 0x17)
  581. nv10_fifo_create(dev);
  582. else
  583. nv17_fifo_create(dev);
  584. break;
  585. case NV_40:
  586. nv40_fifo_create(dev);
  587. break;
  588. case NV_50:
  589. if (dev_priv->chipset == 0x50)
  590. nv50_fifo_create(dev);
  591. else
  592. nv84_fifo_create(dev);
  593. break;
  594. case NV_C0:
  595. case NV_D0:
  596. nvc0_fifo_create(dev);
  597. break;
  598. case NV_E0:
  599. nve0_fifo_create(dev);
  600. break;
  601. default:
  602. break;
  603. }
  604. switch (dev_priv->card_type) {
  605. case NV_04:
  606. nv04_fence_create(dev);
  607. break;
  608. case NV_10:
  609. case NV_20:
  610. case NV_30:
  611. case NV_40:
  612. case NV_50:
  613. if (dev_priv->chipset < 0x84)
  614. nv10_fence_create(dev);
  615. else
  616. nv84_fence_create(dev);
  617. break;
  618. case NV_C0:
  619. case NV_D0:
  620. case NV_E0:
  621. nvc0_fence_create(dev);
  622. break;
  623. default:
  624. break;
  625. }
  626. switch (dev_priv->card_type) {
  627. case NV_04:
  628. case NV_10:
  629. case NV_20:
  630. case NV_30:
  631. case NV_40:
  632. nv04_software_create(dev);
  633. break;
  634. case NV_50:
  635. nv50_software_create(dev);
  636. break;
  637. case NV_C0:
  638. case NV_D0:
  639. case NV_E0:
  640. nvc0_software_create(dev);
  641. break;
  642. default:
  643. break;
  644. }
  645. switch (dev_priv->card_type) {
  646. case NV_04:
  647. nv04_graph_create(dev);
  648. break;
  649. case NV_10:
  650. nv10_graph_create(dev);
  651. break;
  652. case NV_20:
  653. case NV_30:
  654. nv20_graph_create(dev);
  655. break;
  656. case NV_40:
  657. nv40_graph_create(dev);
  658. break;
  659. case NV_50:
  660. nv50_graph_create(dev);
  661. break;
  662. case NV_C0:
  663. case NV_D0:
  664. nvc0_graph_create(dev);
  665. break;
  666. case NV_E0:
  667. nve0_graph_create(dev);
  668. break;
  669. default:
  670. break;
  671. }
  672. switch (dev_priv->chipset) {
  673. case 0x84:
  674. case 0x86:
  675. case 0x92:
  676. case 0x94:
  677. case 0x96:
  678. case 0xa0:
  679. nv84_crypt_create(dev);
  680. break;
  681. case 0x98:
  682. case 0xaa:
  683. case 0xac:
  684. nv98_crypt_create(dev);
  685. break;
  686. }
  687. switch (dev_priv->card_type) {
  688. case NV_50:
  689. switch (dev_priv->chipset) {
  690. case 0xa3:
  691. case 0xa5:
  692. case 0xa8:
  693. nva3_copy_create(dev);
  694. break;
  695. }
  696. break;
  697. case NV_C0:
  698. nvc0_copy_create(dev, 1);
  699. case NV_D0:
  700. nvc0_copy_create(dev, 0);
  701. break;
  702. default:
  703. break;
  704. }
  705. if (dev_priv->chipset >= 0xa3 || dev_priv->chipset == 0x98) {
  706. nv84_bsp_create(dev);
  707. nv84_vp_create(dev);
  708. nv98_ppp_create(dev);
  709. } else
  710. if (dev_priv->chipset >= 0x84) {
  711. nv50_mpeg_create(dev);
  712. nv84_bsp_create(dev);
  713. nv84_vp_create(dev);
  714. } else
  715. if (dev_priv->chipset >= 0x50) {
  716. nv50_mpeg_create(dev);
  717. } else
  718. if (dev_priv->card_type == NV_40 ||
  719. dev_priv->chipset == 0x31 ||
  720. dev_priv->chipset == 0x34 ||
  721. dev_priv->chipset == 0x36) {
  722. nv31_mpeg_create(dev);
  723. }
  724. for (e = 0; e < NVOBJ_ENGINE_NR; e++) {
  725. if (dev_priv->eng[e]) {
  726. ret = dev_priv->eng[e]->init(dev, e);
  727. if (ret)
  728. goto out_engine;
  729. }
  730. }
  731. }
  732. ret = nouveau_irq_init(dev);
  733. if (ret)
  734. goto out_engine;
  735. ret = nouveau_display_create(dev);
  736. if (ret)
  737. goto out_irq;
  738. nouveau_backlight_init(dev);
  739. nouveau_pm_init(dev);
  740. if (dev_priv->eng[NVOBJ_ENGINE_GR]) {
  741. ret = nouveau_card_channel_init(dev);
  742. if (ret)
  743. goto out_pm;
  744. }
  745. if (dev->mode_config.num_crtc) {
  746. ret = nouveau_display_init(dev);
  747. if (ret)
  748. goto out_chan;
  749. nouveau_fbcon_init(dev);
  750. }
  751. return 0;
  752. out_chan:
  753. nouveau_card_channel_fini(dev);
  754. out_pm:
  755. nouveau_pm_fini(dev);
  756. nouveau_backlight_exit(dev);
  757. nouveau_display_destroy(dev);
  758. out_irq:
  759. nouveau_irq_fini(dev);
  760. out_engine:
  761. if (!dev_priv->noaccel) {
  762. for (e = e - 1; e >= 0; e--) {
  763. if (!dev_priv->eng[e])
  764. continue;
  765. dev_priv->eng[e]->fini(dev, e, false);
  766. dev_priv->eng[e]->destroy(dev,e );
  767. }
  768. }
  769. nouveau_mem_gart_fini(dev);
  770. out_ttmvram:
  771. nouveau_mem_vram_fini(dev);
  772. out_instmem:
  773. engine->instmem.takedown(dev);
  774. out_gpuobj:
  775. nouveau_gpuobj_takedown(dev);
  776. out_gpio:
  777. nouveau_gpio_destroy(dev);
  778. out_vram:
  779. engine->vram.takedown(dev);
  780. out_fb:
  781. engine->fb.takedown(dev);
  782. out_timer:
  783. engine->timer.takedown(dev);
  784. out_mc:
  785. engine->mc.takedown(dev);
  786. out_bios:
  787. nouveau_bios_takedown(dev);
  788. out_display_early:
  789. engine->display.late_takedown(dev);
  790. out:
  791. vga_switcheroo_unregister_client(dev->pdev);
  792. vga_client_register(dev->pdev, NULL, NULL, NULL);
  793. return ret;
  794. }
  795. static void nouveau_card_takedown(struct drm_device *dev)
  796. {
  797. struct drm_nouveau_private *dev_priv = dev->dev_private;
  798. struct nouveau_engine *engine = &dev_priv->engine;
  799. int e;
  800. if (dev->mode_config.num_crtc) {
  801. nouveau_fbcon_fini(dev);
  802. nouveau_display_fini(dev);
  803. }
  804. nouveau_card_channel_fini(dev);
  805. nouveau_pm_fini(dev);
  806. nouveau_backlight_exit(dev);
  807. nouveau_display_destroy(dev);
  808. if (!dev_priv->noaccel) {
  809. for (e = NVOBJ_ENGINE_NR - 1; e >= 0; e--) {
  810. if (dev_priv->eng[e]) {
  811. dev_priv->eng[e]->fini(dev, e, false);
  812. dev_priv->eng[e]->destroy(dev,e );
  813. }
  814. }
  815. }
  816. if (dev_priv->vga_ram) {
  817. nouveau_bo_unpin(dev_priv->vga_ram);
  818. nouveau_bo_ref(NULL, &dev_priv->vga_ram);
  819. }
  820. mutex_lock(&dev->struct_mutex);
  821. ttm_bo_clean_mm(&dev_priv->ttm.bdev, TTM_PL_VRAM);
  822. ttm_bo_clean_mm(&dev_priv->ttm.bdev, TTM_PL_TT);
  823. mutex_unlock(&dev->struct_mutex);
  824. nouveau_mem_gart_fini(dev);
  825. nouveau_mem_vram_fini(dev);
  826. engine->instmem.takedown(dev);
  827. nouveau_gpuobj_takedown(dev);
  828. nouveau_gpio_destroy(dev);
  829. engine->vram.takedown(dev);
  830. engine->fb.takedown(dev);
  831. engine->timer.takedown(dev);
  832. engine->mc.takedown(dev);
  833. nouveau_bios_takedown(dev);
  834. engine->display.late_takedown(dev);
  835. nouveau_irq_fini(dev);
  836. vga_switcheroo_unregister_client(dev->pdev);
  837. vga_client_register(dev->pdev, NULL, NULL, NULL);
  838. }
  839. int
  840. nouveau_open(struct drm_device *dev, struct drm_file *file_priv)
  841. {
  842. struct drm_nouveau_private *dev_priv = dev->dev_private;
  843. struct nouveau_fpriv *fpriv;
  844. int ret;
  845. fpriv = kzalloc(sizeof(*fpriv), GFP_KERNEL);
  846. if (unlikely(!fpriv))
  847. return -ENOMEM;
  848. spin_lock_init(&fpriv->lock);
  849. INIT_LIST_HEAD(&fpriv->channels);
  850. if (dev_priv->card_type == NV_50) {
  851. ret = nouveau_vm_new(dev, 0, (1ULL << 40), 0x0020000000ULL,
  852. &fpriv->vm);
  853. if (ret) {
  854. kfree(fpriv);
  855. return ret;
  856. }
  857. } else
  858. if (dev_priv->card_type >= NV_C0) {
  859. ret = nouveau_vm_new(dev, 0, (1ULL << 40), 0x0008000000ULL,
  860. &fpriv->vm);
  861. if (ret) {
  862. kfree(fpriv);
  863. return ret;
  864. }
  865. }
  866. file_priv->driver_priv = fpriv;
  867. return 0;
  868. }
  869. /* here a client dies, release the stuff that was allocated for its
  870. * file_priv */
  871. void nouveau_preclose(struct drm_device *dev, struct drm_file *file_priv)
  872. {
  873. nouveau_channel_cleanup(dev, file_priv);
  874. }
  875. void
  876. nouveau_postclose(struct drm_device *dev, struct drm_file *file_priv)
  877. {
  878. struct nouveau_fpriv *fpriv = nouveau_fpriv(file_priv);
  879. nouveau_vm_ref(NULL, &fpriv->vm, NULL);
  880. kfree(fpriv);
  881. }
  882. /* first module load, setup the mmio/fb mapping */
  883. /* KMS: we need mmio at load time, not when the first drm client opens. */
  884. int nouveau_firstopen(struct drm_device *dev)
  885. {
  886. return 0;
  887. }
  888. /* if we have an OF card, copy vbios to RAMIN */
  889. static void nouveau_OF_copy_vbios_to_ramin(struct drm_device *dev)
  890. {
  891. #if defined(__powerpc__)
  892. int size, i;
  893. const uint32_t *bios;
  894. struct device_node *dn = pci_device_to_OF_node(dev->pdev);
  895. if (!dn) {
  896. NV_INFO(dev, "Unable to get the OF node\n");
  897. return;
  898. }
  899. bios = of_get_property(dn, "NVDA,BMP", &size);
  900. if (bios) {
  901. for (i = 0; i < size; i += 4)
  902. nv_wi32(dev, i, bios[i/4]);
  903. NV_INFO(dev, "OF bios successfully copied (%d bytes)\n", size);
  904. } else {
  905. NV_INFO(dev, "Unable to get the OF bios\n");
  906. }
  907. #endif
  908. }
  909. static struct apertures_struct *nouveau_get_apertures(struct drm_device *dev)
  910. {
  911. struct pci_dev *pdev = dev->pdev;
  912. struct apertures_struct *aper = alloc_apertures(3);
  913. if (!aper)
  914. return NULL;
  915. aper->ranges[0].base = pci_resource_start(pdev, 1);
  916. aper->ranges[0].size = pci_resource_len(pdev, 1);
  917. aper->count = 1;
  918. if (pci_resource_len(pdev, 2)) {
  919. aper->ranges[aper->count].base = pci_resource_start(pdev, 2);
  920. aper->ranges[aper->count].size = pci_resource_len(pdev, 2);
  921. aper->count++;
  922. }
  923. if (pci_resource_len(pdev, 3)) {
  924. aper->ranges[aper->count].base = pci_resource_start(pdev, 3);
  925. aper->ranges[aper->count].size = pci_resource_len(pdev, 3);
  926. aper->count++;
  927. }
  928. return aper;
  929. }
  930. static int nouveau_remove_conflicting_drivers(struct drm_device *dev)
  931. {
  932. struct drm_nouveau_private *dev_priv = dev->dev_private;
  933. bool primary = false;
  934. dev_priv->apertures = nouveau_get_apertures(dev);
  935. if (!dev_priv->apertures)
  936. return -ENOMEM;
  937. #ifdef CONFIG_X86
  938. primary = dev->pdev->resource[PCI_ROM_RESOURCE].flags & IORESOURCE_ROM_SHADOW;
  939. #endif
  940. remove_conflicting_framebuffers(dev_priv->apertures, "nouveaufb", primary);
  941. return 0;
  942. }
  943. int nouveau_load(struct drm_device *dev, unsigned long flags)
  944. {
  945. struct drm_nouveau_private *dev_priv;
  946. unsigned long long offset, length;
  947. uint32_t reg0 = ~0, strap;
  948. int ret;
  949. dev_priv = kzalloc(sizeof(*dev_priv), GFP_KERNEL);
  950. if (!dev_priv) {
  951. ret = -ENOMEM;
  952. goto err_out;
  953. }
  954. dev->dev_private = dev_priv;
  955. dev_priv->dev = dev;
  956. pci_set_master(dev->pdev);
  957. dev_priv->flags = flags & NOUVEAU_FLAGS;
  958. NV_DEBUG(dev, "vendor: 0x%X device: 0x%X class: 0x%X\n",
  959. dev->pci_vendor, dev->pci_device, dev->pdev->class);
  960. /* first up, map the start of mmio and determine the chipset */
  961. dev_priv->mmio = ioremap(pci_resource_start(dev->pdev, 0), PAGE_SIZE);
  962. if (dev_priv->mmio) {
  963. #ifdef __BIG_ENDIAN
  964. /* put the card into big-endian mode if it's not */
  965. if (nv_rd32(dev, NV03_PMC_BOOT_1) != 0x01000001)
  966. nv_wr32(dev, NV03_PMC_BOOT_1, 0x01000001);
  967. DRM_MEMORYBARRIER();
  968. #endif
  969. /* determine chipset and derive architecture from it */
  970. reg0 = nv_rd32(dev, NV03_PMC_BOOT_0);
  971. if ((reg0 & 0x0f000000) > 0) {
  972. dev_priv->chipset = (reg0 & 0xff00000) >> 20;
  973. switch (dev_priv->chipset & 0xf0) {
  974. case 0x10:
  975. case 0x20:
  976. case 0x30:
  977. dev_priv->card_type = dev_priv->chipset & 0xf0;
  978. break;
  979. case 0x40:
  980. case 0x60:
  981. dev_priv->card_type = NV_40;
  982. break;
  983. case 0x50:
  984. case 0x80:
  985. case 0x90:
  986. case 0xa0:
  987. dev_priv->card_type = NV_50;
  988. break;
  989. case 0xc0:
  990. dev_priv->card_type = NV_C0;
  991. break;
  992. case 0xd0:
  993. dev_priv->card_type = NV_D0;
  994. break;
  995. case 0xe0:
  996. dev_priv->card_type = NV_E0;
  997. break;
  998. default:
  999. break;
  1000. }
  1001. } else
  1002. if ((reg0 & 0xff00fff0) == 0x20004000) {
  1003. if (reg0 & 0x00f00000)
  1004. dev_priv->chipset = 0x05;
  1005. else
  1006. dev_priv->chipset = 0x04;
  1007. dev_priv->card_type = NV_04;
  1008. }
  1009. iounmap(dev_priv->mmio);
  1010. }
  1011. if (!dev_priv->card_type) {
  1012. NV_ERROR(dev, "unsupported chipset 0x%08x\n", reg0);
  1013. ret = -EINVAL;
  1014. goto err_priv;
  1015. }
  1016. NV_INFO(dev, "Detected an NV%02x generation card (0x%08x)\n",
  1017. dev_priv->card_type, reg0);
  1018. /* map the mmio regs, limiting the amount to preserve vmap space */
  1019. offset = pci_resource_start(dev->pdev, 0);
  1020. length = pci_resource_len(dev->pdev, 0);
  1021. if (dev_priv->card_type < NV_E0)
  1022. length = min(length, (unsigned long long)0x00800000);
  1023. dev_priv->mmio = ioremap(offset, length);
  1024. if (!dev_priv->mmio) {
  1025. NV_ERROR(dev, "Unable to initialize the mmio mapping. "
  1026. "Please report your setup to " DRIVER_EMAIL "\n");
  1027. ret = -EINVAL;
  1028. goto err_priv;
  1029. }
  1030. NV_DEBUG(dev, "regs mapped ok at 0x%llx\n", offset);
  1031. /* determine frequency of timing crystal */
  1032. strap = nv_rd32(dev, 0x101000);
  1033. if ( dev_priv->chipset < 0x17 ||
  1034. (dev_priv->chipset >= 0x20 && dev_priv->chipset <= 0x25))
  1035. strap &= 0x00000040;
  1036. else
  1037. strap &= 0x00400040;
  1038. switch (strap) {
  1039. case 0x00000000: dev_priv->crystal = 13500; break;
  1040. case 0x00000040: dev_priv->crystal = 14318; break;
  1041. case 0x00400000: dev_priv->crystal = 27000; break;
  1042. case 0x00400040: dev_priv->crystal = 25000; break;
  1043. }
  1044. NV_DEBUG(dev, "crystal freq: %dKHz\n", dev_priv->crystal);
  1045. /* Determine whether we'll attempt acceleration or not, some
  1046. * cards are disabled by default here due to them being known
  1047. * non-functional, or never been tested due to lack of hw.
  1048. */
  1049. dev_priv->noaccel = !!nouveau_noaccel;
  1050. if (nouveau_noaccel == -1) {
  1051. switch (dev_priv->chipset) {
  1052. case 0xd9: /* known broken */
  1053. case 0xe4: /* needs binary driver firmware */
  1054. case 0xe7: /* needs binary driver firmware */
  1055. NV_INFO(dev, "acceleration disabled by default, pass "
  1056. "noaccel=0 to force enable\n");
  1057. dev_priv->noaccel = true;
  1058. break;
  1059. default:
  1060. dev_priv->noaccel = false;
  1061. break;
  1062. }
  1063. }
  1064. ret = nouveau_remove_conflicting_drivers(dev);
  1065. if (ret)
  1066. goto err_mmio;
  1067. /* Map PRAMIN BAR, or on older cards, the aperture within BAR0 */
  1068. if (dev_priv->card_type >= NV_40) {
  1069. int ramin_bar = 2;
  1070. if (pci_resource_len(dev->pdev, ramin_bar) == 0)
  1071. ramin_bar = 3;
  1072. dev_priv->ramin_size = pci_resource_len(dev->pdev, ramin_bar);
  1073. dev_priv->ramin =
  1074. ioremap(pci_resource_start(dev->pdev, ramin_bar),
  1075. dev_priv->ramin_size);
  1076. if (!dev_priv->ramin) {
  1077. NV_ERROR(dev, "Failed to map PRAMIN BAR\n");
  1078. ret = -ENOMEM;
  1079. goto err_mmio;
  1080. }
  1081. } else {
  1082. dev_priv->ramin_size = 1 * 1024 * 1024;
  1083. dev_priv->ramin = ioremap(offset + NV_RAMIN,
  1084. dev_priv->ramin_size);
  1085. if (!dev_priv->ramin) {
  1086. NV_ERROR(dev, "Failed to map BAR0 PRAMIN.\n");
  1087. ret = -ENOMEM;
  1088. goto err_mmio;
  1089. }
  1090. }
  1091. nouveau_OF_copy_vbios_to_ramin(dev);
  1092. /* Special flags */
  1093. if (dev->pci_device == 0x01a0)
  1094. dev_priv->flags |= NV_NFORCE;
  1095. else if (dev->pci_device == 0x01f0)
  1096. dev_priv->flags |= NV_NFORCE2;
  1097. /* For kernel modesetting, init card now and bring up fbcon */
  1098. ret = nouveau_card_init(dev);
  1099. if (ret)
  1100. goto err_ramin;
  1101. return 0;
  1102. err_ramin:
  1103. iounmap(dev_priv->ramin);
  1104. err_mmio:
  1105. iounmap(dev_priv->mmio);
  1106. err_priv:
  1107. kfree(dev_priv);
  1108. dev->dev_private = NULL;
  1109. err_out:
  1110. return ret;
  1111. }
  1112. void nouveau_lastclose(struct drm_device *dev)
  1113. {
  1114. vga_switcheroo_process_delayed_switch();
  1115. }
  1116. int nouveau_unload(struct drm_device *dev)
  1117. {
  1118. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1119. nouveau_card_takedown(dev);
  1120. iounmap(dev_priv->mmio);
  1121. iounmap(dev_priv->ramin);
  1122. kfree(dev_priv);
  1123. dev->dev_private = NULL;
  1124. return 0;
  1125. }
  1126. /* Wait until (value(reg) & mask) == val, up until timeout has hit */
  1127. bool
  1128. nouveau_wait_eq(struct drm_device *dev, uint64_t timeout,
  1129. uint32_t reg, uint32_t mask, uint32_t val)
  1130. {
  1131. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1132. struct nouveau_timer_engine *ptimer = &dev_priv->engine.timer;
  1133. uint64_t start = ptimer->read(dev);
  1134. do {
  1135. if ((nv_rd32(dev, reg) & mask) == val)
  1136. return true;
  1137. } while (ptimer->read(dev) - start < timeout);
  1138. return false;
  1139. }
  1140. /* Wait until (value(reg) & mask) != val, up until timeout has hit */
  1141. bool
  1142. nouveau_wait_ne(struct drm_device *dev, uint64_t timeout,
  1143. uint32_t reg, uint32_t mask, uint32_t val)
  1144. {
  1145. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1146. struct nouveau_timer_engine *ptimer = &dev_priv->engine.timer;
  1147. uint64_t start = ptimer->read(dev);
  1148. do {
  1149. if ((nv_rd32(dev, reg) & mask) != val)
  1150. return true;
  1151. } while (ptimer->read(dev) - start < timeout);
  1152. return false;
  1153. }
  1154. /* Wait until cond(data) == true, up until timeout has hit */
  1155. bool
  1156. nouveau_wait_cb(struct drm_device *dev, u64 timeout,
  1157. bool (*cond)(void *), void *data)
  1158. {
  1159. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1160. struct nouveau_timer_engine *ptimer = &dev_priv->engine.timer;
  1161. u64 start = ptimer->read(dev);
  1162. do {
  1163. if (cond(data) == true)
  1164. return true;
  1165. } while (ptimer->read(dev) - start < timeout);
  1166. return false;
  1167. }
  1168. /* Waits for PGRAPH to go completely idle */
  1169. bool nouveau_wait_for_idle(struct drm_device *dev)
  1170. {
  1171. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1172. uint32_t mask = ~0;
  1173. if (dev_priv->card_type == NV_40)
  1174. mask &= ~NV40_PGRAPH_STATUS_SYNC_STALL;
  1175. if (!nv_wait(dev, NV04_PGRAPH_STATUS, mask, 0)) {
  1176. NV_ERROR(dev, "PGRAPH idle timed out with status 0x%08x\n",
  1177. nv_rd32(dev, NV04_PGRAPH_STATUS));
  1178. return false;
  1179. }
  1180. return true;
  1181. }