clock.c 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574
  1. /*
  2. * Lowlevel clock handling for Telechips TCC8xxx SoCs
  3. *
  4. * Copyright (C) 2010 by Hans J. Koch <hjk@linutronix.de>
  5. *
  6. * Licensed under the terms of the GPL v2
  7. */
  8. #include <linux/clk.h>
  9. #include <linux/delay.h>
  10. #include <linux/err.h>
  11. #include <linux/io.h>
  12. #include <linux/module.h>
  13. #include <linux/spinlock.h>
  14. #include <linux/clkdev.h>
  15. #include <mach/clock.h>
  16. #include <mach/irqs.h>
  17. #include <mach/tcc8k-regs.h>
  18. #include "common.h"
  19. #define BCLKCTR0 (CKC_BASE + BCLKCTR0_OFFS)
  20. #define BCLKCTR1 (CKC_BASE + BCLKCTR1_OFFS)
  21. #define ACLKREF (CKC_BASE + ACLKREF_OFFS)
  22. #define ACLKUART0 (CKC_BASE + ACLKUART0_OFFS)
  23. #define ACLKUART1 (CKC_BASE + ACLKUART1_OFFS)
  24. #define ACLKUART2 (CKC_BASE + ACLKUART2_OFFS)
  25. #define ACLKUART3 (CKC_BASE + ACLKUART3_OFFS)
  26. #define ACLKUART4 (CKC_BASE + ACLKUART4_OFFS)
  27. #define ACLKI2C (CKC_BASE + ACLKI2C_OFFS)
  28. #define ACLKADC (CKC_BASE + ACLKADC_OFFS)
  29. #define ACLKUSBH (CKC_BASE + ACLKUSBH_OFFS)
  30. #define ACLKLCD (CKC_BASE + ACLKLCD_OFFS)
  31. #define ACLKSDH0 (CKC_BASE + ACLKSDH0_OFFS)
  32. #define ACLKSDH1 (CKC_BASE + ACLKSDH1_OFFS)
  33. #define ACLKSPI0 (CKC_BASE + ACLKSPI0_OFFS)
  34. #define ACLKSPI1 (CKC_BASE + ACLKSPI1_OFFS)
  35. #define ACLKSPDIF (CKC_BASE + ACLKSPDIF_OFFS)
  36. #define ACLKC3DEC (CKC_BASE + ACLKC3DEC_OFFS)
  37. #define ACLKCAN0 (CKC_BASE + ACLKCAN0_OFFS)
  38. #define ACLKCAN1 (CKC_BASE + ACLKCAN1_OFFS)
  39. #define ACLKGSB0 (CKC_BASE + ACLKGSB0_OFFS)
  40. #define ACLKGSB1 (CKC_BASE + ACLKGSB1_OFFS)
  41. #define ACLKGSB2 (CKC_BASE + ACLKGSB2_OFFS)
  42. #define ACLKGSB3 (CKC_BASE + ACLKGSB3_OFFS)
  43. #define ACLKUSBH (CKC_BASE + ACLKUSBH_OFFS)
  44. #define ACLKTCT (CKC_BASE + ACLKTCT_OFFS)
  45. #define ACLKTCX (CKC_BASE + ACLKTCX_OFFS)
  46. #define ACLKTCZ (CKC_BASE + ACLKTCZ_OFFS)
  47. #define ACLK_MAX_DIV (0xfff + 1)
  48. /* Crystal frequencies */
  49. static unsigned long xi_rate, xti_rate;
  50. static void __iomem *pll_cfg_addr(int pll)
  51. {
  52. switch (pll) {
  53. case 0: return (CKC_BASE + PLL0CFG_OFFS);
  54. case 1: return (CKC_BASE + PLL1CFG_OFFS);
  55. case 2: return (CKC_BASE + PLL2CFG_OFFS);
  56. default:
  57. BUG();
  58. }
  59. }
  60. static int pll_enable(int pll, int enable)
  61. {
  62. u32 reg;
  63. void __iomem *addr = pll_cfg_addr(pll);
  64. reg = __raw_readl(addr);
  65. if (enable)
  66. reg &= ~PLLxCFG_PD;
  67. else
  68. reg |= PLLxCFG_PD;
  69. __raw_writel(reg, addr);
  70. return 0;
  71. }
  72. static int xi_enable(int enable)
  73. {
  74. u32 reg;
  75. reg = __raw_readl(CKC_BASE + CLKCTRL_OFFS);
  76. if (enable)
  77. reg |= CLKCTRL_XE;
  78. else
  79. reg &= ~CLKCTRL_XE;
  80. __raw_writel(reg, CKC_BASE + CLKCTRL_OFFS);
  81. return 0;
  82. }
  83. static int root_clk_enable(enum root_clks src)
  84. {
  85. switch (src) {
  86. case CLK_SRC_PLL0: return pll_enable(0, 1);
  87. case CLK_SRC_PLL1: return pll_enable(1, 1);
  88. case CLK_SRC_PLL2: return pll_enable(2, 1);
  89. case CLK_SRC_XI: return xi_enable(1);
  90. default:
  91. BUG();
  92. }
  93. return 0;
  94. }
  95. static int root_clk_disable(enum root_clks root_src)
  96. {
  97. switch (root_src) {
  98. case CLK_SRC_PLL0: return pll_enable(0, 0);
  99. case CLK_SRC_PLL1: return pll_enable(1, 0);
  100. case CLK_SRC_PLL2: return pll_enable(2, 0);
  101. case CLK_SRC_XI: return xi_enable(0);
  102. default:
  103. BUG();
  104. }
  105. return 0;
  106. }
  107. static int enable_clk(struct clk *clk)
  108. {
  109. u32 reg;
  110. if (clk->root_id != CLK_SRC_NOROOT)
  111. return root_clk_enable(clk->root_id);
  112. if (clk->aclkreg) {
  113. reg = __raw_readl(clk->aclkreg);
  114. reg |= ACLK_EN;
  115. __raw_writel(reg, clk->aclkreg);
  116. }
  117. if (clk->bclkctr) {
  118. reg = __raw_readl(clk->bclkctr);
  119. reg |= 1 << clk->bclk_shift;
  120. __raw_writel(reg, clk->bclkctr);
  121. }
  122. return 0;
  123. }
  124. static void disable_clk(struct clk *clk)
  125. {
  126. u32 reg;
  127. if (clk->root_id != CLK_SRC_NOROOT) {
  128. root_clk_disable(clk->root_id);
  129. return;
  130. }
  131. if (clk->bclkctr) {
  132. reg = __raw_readl(clk->bclkctr);
  133. reg &= ~(1 << clk->bclk_shift);
  134. __raw_writel(reg, clk->bclkctr);
  135. }
  136. if (clk->aclkreg) {
  137. reg = __raw_readl(clk->aclkreg);
  138. reg &= ~ACLK_EN;
  139. __raw_writel(reg, clk->aclkreg);
  140. }
  141. }
  142. static unsigned long get_rate_pll(int pll)
  143. {
  144. u32 reg;
  145. unsigned long s, m, p;
  146. void __iomem *addr = pll_cfg_addr(pll);
  147. reg = __raw_readl(addr);
  148. s = (reg >> 16) & 0x07;
  149. m = (reg >> 8) & 0xff;
  150. p = reg & 0x3f;
  151. return (m * xi_rate) / (p * (1 << s));
  152. }
  153. static unsigned long get_rate_pll_div(int pll)
  154. {
  155. u32 reg;
  156. unsigned long div = 0;
  157. void __iomem *addr;
  158. switch (pll) {
  159. case 0:
  160. addr = CKC_BASE + CLKDIVC0_OFFS;
  161. reg = __raw_readl(addr);
  162. if (reg & CLKDIVC0_P0E)
  163. div = (reg >> 24) & 0x3f;
  164. break;
  165. case 1:
  166. addr = CKC_BASE + CLKDIVC0_OFFS;
  167. reg = __raw_readl(addr);
  168. if (reg & CLKDIVC0_P1E)
  169. div = (reg >> 16) & 0x3f;
  170. break;
  171. case 2:
  172. addr = CKC_BASE + CLKDIVC1_OFFS;
  173. reg = __raw_readl(addr);
  174. if (reg & CLKDIVC1_P2E)
  175. div = __raw_readl(addr) & 0x3f;
  176. break;
  177. }
  178. return get_rate_pll(pll) / (div + 1);
  179. }
  180. static unsigned long get_rate_xi_div(void)
  181. {
  182. unsigned long div = 0;
  183. u32 reg = __raw_readl(CKC_BASE + CLKDIVC0_OFFS);
  184. if (reg & CLKDIVC0_XE)
  185. div = (reg >> 8) & 0x3f;
  186. return xi_rate / (div + 1);
  187. }
  188. static unsigned long get_rate_xti_div(void)
  189. {
  190. unsigned long div = 0;
  191. u32 reg = __raw_readl(CKC_BASE + CLKDIVC0_OFFS);
  192. if (reg & CLKDIVC0_XTE)
  193. div = reg & 0x3f;
  194. return xti_rate / (div + 1);
  195. }
  196. static unsigned long root_clk_get_rate(enum root_clks src)
  197. {
  198. switch (src) {
  199. case CLK_SRC_PLL0: return get_rate_pll(0);
  200. case CLK_SRC_PLL1: return get_rate_pll(1);
  201. case CLK_SRC_PLL2: return get_rate_pll(2);
  202. case CLK_SRC_PLL0DIV: return get_rate_pll_div(0);
  203. case CLK_SRC_PLL1DIV: return get_rate_pll_div(1);
  204. case CLK_SRC_PLL2DIV: return get_rate_pll_div(2);
  205. case CLK_SRC_XI: return xi_rate;
  206. case CLK_SRC_XTI: return xti_rate;
  207. case CLK_SRC_XIDIV: return get_rate_xi_div();
  208. case CLK_SRC_XTIDIV: return get_rate_xti_div();
  209. default: return 0;
  210. }
  211. }
  212. static unsigned long aclk_get_rate(struct clk *clk)
  213. {
  214. u32 reg;
  215. unsigned long div;
  216. unsigned int src;
  217. reg = __raw_readl(clk->aclkreg);
  218. div = reg & 0x0fff;
  219. src = (reg >> ACLK_SEL_SHIFT) & CLK_SRC_MASK;
  220. return root_clk_get_rate(src) / (div + 1);
  221. }
  222. static unsigned long aclk_best_div(struct clk *clk, unsigned long rate)
  223. {
  224. unsigned long div, src, freq, r1, r2;
  225. if (!rate)
  226. return ACLK_MAX_DIV;
  227. src = __raw_readl(clk->aclkreg) >> ACLK_SEL_SHIFT;
  228. src &= CLK_SRC_MASK;
  229. freq = root_clk_get_rate(src);
  230. div = freq / rate;
  231. if (!div)
  232. return 1;
  233. if (div >= ACLK_MAX_DIV)
  234. return ACLK_MAX_DIV;
  235. r1 = freq / div;
  236. r2 = freq / (div + 1);
  237. if ((rate - r2) < (r1 - rate))
  238. return div + 1;
  239. return div;
  240. }
  241. static unsigned long aclk_round_rate(struct clk *clk, unsigned long rate)
  242. {
  243. unsigned int src;
  244. src = __raw_readl(clk->aclkreg) >> ACLK_SEL_SHIFT;
  245. src &= CLK_SRC_MASK;
  246. return root_clk_get_rate(src) / aclk_best_div(clk, rate);
  247. }
  248. static int aclk_set_rate(struct clk *clk, unsigned long rate)
  249. {
  250. u32 reg;
  251. reg = __raw_readl(clk->aclkreg) & ~ACLK_DIV_MASK;
  252. reg |= aclk_best_div(clk, rate) - 1;
  253. __raw_writel(reg, clk->aclkreg);
  254. return 0;
  255. }
  256. static unsigned long get_rate_sys(struct clk *clk)
  257. {
  258. unsigned int src;
  259. src = __raw_readl(CKC_BASE + CLKCTRL_OFFS) & CLK_SRC_MASK;
  260. return root_clk_get_rate(src);
  261. }
  262. static unsigned long get_rate_bus(struct clk *clk)
  263. {
  264. unsigned int div;
  265. div = (__raw_readl(CKC_BASE + CLKCTRL_OFFS) >> 4) & 0xff;
  266. return get_rate_sys(clk) / (div + 1);
  267. }
  268. static unsigned long get_rate_cpu(struct clk *clk)
  269. {
  270. unsigned int reg, div, fsys, fbus;
  271. fbus = get_rate_bus(clk);
  272. reg = __raw_readl(CKC_BASE + CLKCTRL_OFFS);
  273. if (reg & (1 << 29))
  274. return fbus;
  275. fsys = get_rate_sys(clk);
  276. div = (reg >> 16) & 0x0f;
  277. return fbus + ((fsys - fbus) * (div + 1)) / 16;
  278. }
  279. static unsigned long get_rate_root(struct clk *clk)
  280. {
  281. return root_clk_get_rate(clk->root_id);
  282. }
  283. static int aclk_set_parent(struct clk *clock, struct clk *parent)
  284. {
  285. u32 reg;
  286. if (clock->parent == parent)
  287. return 0;
  288. clock->parent = parent;
  289. if (!parent)
  290. return 0;
  291. if (parent->root_id == CLK_SRC_NOROOT)
  292. return 0;
  293. reg = __raw_readl(clock->aclkreg);
  294. reg &= ~ACLK_SEL_MASK;
  295. reg |= (parent->root_id << ACLK_SEL_SHIFT) & ACLK_SEL_MASK;
  296. __raw_writel(reg, clock->aclkreg);
  297. return 0;
  298. }
  299. #define DEFINE_ROOT_CLOCK(name, ri, p) \
  300. static struct clk name = { \
  301. .root_id = ri, \
  302. .get_rate = get_rate_root, \
  303. .enable = enable_clk, \
  304. .disable = disable_clk, \
  305. .parent = p, \
  306. };
  307. #define DEFINE_SPECIAL_CLOCK(name, gr, p) \
  308. static struct clk name = { \
  309. .root_id = CLK_SRC_NOROOT, \
  310. .get_rate = gr, \
  311. .parent = p, \
  312. };
  313. #define DEFINE_ACLOCK(name, bc, bs, ar) \
  314. static struct clk name = { \
  315. .root_id = CLK_SRC_NOROOT, \
  316. .bclkctr = bc, \
  317. .bclk_shift = bs, \
  318. .aclkreg = ar, \
  319. .get_rate = aclk_get_rate, \
  320. .set_rate = aclk_set_rate, \
  321. .round_rate = aclk_round_rate, \
  322. .enable = enable_clk, \
  323. .disable = disable_clk, \
  324. .set_parent = aclk_set_parent, \
  325. };
  326. #define DEFINE_BCLOCK(name, bc, bs, gr, p) \
  327. static struct clk name = { \
  328. .root_id = CLK_SRC_NOROOT, \
  329. .bclkctr = bc, \
  330. .bclk_shift = bs, \
  331. .get_rate = gr, \
  332. .enable = enable_clk, \
  333. .disable = disable_clk, \
  334. .parent = p, \
  335. };
  336. DEFINE_ROOT_CLOCK(xi, CLK_SRC_XI, NULL)
  337. DEFINE_ROOT_CLOCK(xti, CLK_SRC_XTI, NULL)
  338. DEFINE_ROOT_CLOCK(xidiv, CLK_SRC_XIDIV, &xi)
  339. DEFINE_ROOT_CLOCK(xtidiv, CLK_SRC_XTIDIV, &xti)
  340. DEFINE_ROOT_CLOCK(pll0, CLK_SRC_PLL0, &xi)
  341. DEFINE_ROOT_CLOCK(pll1, CLK_SRC_PLL1, &xi)
  342. DEFINE_ROOT_CLOCK(pll2, CLK_SRC_PLL2, &xi)
  343. DEFINE_ROOT_CLOCK(pll0div, CLK_SRC_PLL0DIV, &pll0)
  344. DEFINE_ROOT_CLOCK(pll1div, CLK_SRC_PLL1DIV, &pll1)
  345. DEFINE_ROOT_CLOCK(pll2div, CLK_SRC_PLL2DIV, &pll2)
  346. /* The following 3 clocks are special and are initialized explicitly later */
  347. DEFINE_SPECIAL_CLOCK(sys, get_rate_sys, NULL)
  348. DEFINE_SPECIAL_CLOCK(bus, get_rate_bus, &sys)
  349. DEFINE_SPECIAL_CLOCK(cpu, get_rate_cpu, &sys)
  350. DEFINE_ACLOCK(tct, NULL, 0, ACLKTCT)
  351. DEFINE_ACLOCK(tcx, NULL, 0, ACLKTCX)
  352. DEFINE_ACLOCK(tcz, NULL, 0, ACLKTCZ)
  353. DEFINE_ACLOCK(ref, NULL, 0, ACLKREF)
  354. DEFINE_ACLOCK(uart0, BCLKCTR0, 5, ACLKUART0)
  355. DEFINE_ACLOCK(uart1, BCLKCTR0, 23, ACLKUART1)
  356. DEFINE_ACLOCK(uart2, BCLKCTR0, 6, ACLKUART2)
  357. DEFINE_ACLOCK(uart3, BCLKCTR0, 8, ACLKUART3)
  358. DEFINE_ACLOCK(uart4, BCLKCTR1, 6, ACLKUART4)
  359. DEFINE_ACLOCK(i2c, BCLKCTR0, 7, ACLKI2C)
  360. DEFINE_ACLOCK(adc, BCLKCTR0, 10, ACLKADC)
  361. DEFINE_ACLOCK(usbh0, BCLKCTR0, 11, ACLKUSBH)
  362. DEFINE_ACLOCK(lcd, BCLKCTR0, 13, ACLKLCD)
  363. DEFINE_ACLOCK(sd0, BCLKCTR0, 17, ACLKSDH0)
  364. DEFINE_ACLOCK(sd1, BCLKCTR1, 5, ACLKSDH1)
  365. DEFINE_ACLOCK(spi0, BCLKCTR0, 24, ACLKSPI0)
  366. DEFINE_ACLOCK(spi1, BCLKCTR0, 30, ACLKSPI1)
  367. DEFINE_ACLOCK(spdif, BCLKCTR1, 2, ACLKSPDIF)
  368. DEFINE_ACLOCK(c3dec, BCLKCTR1, 9, ACLKC3DEC)
  369. DEFINE_ACLOCK(can0, BCLKCTR1, 10, ACLKCAN0)
  370. DEFINE_ACLOCK(can1, BCLKCTR1, 11, ACLKCAN1)
  371. DEFINE_ACLOCK(gsb0, BCLKCTR1, 13, ACLKGSB0)
  372. DEFINE_ACLOCK(gsb1, BCLKCTR1, 14, ACLKGSB1)
  373. DEFINE_ACLOCK(gsb2, BCLKCTR1, 15, ACLKGSB2)
  374. DEFINE_ACLOCK(gsb3, BCLKCTR1, 16, ACLKGSB3)
  375. DEFINE_ACLOCK(usbh1, BCLKCTR1, 20, ACLKUSBH)
  376. DEFINE_BCLOCK(dai0, BCLKCTR0, 0, NULL, NULL)
  377. DEFINE_BCLOCK(pic, BCLKCTR0, 1, NULL, NULL)
  378. DEFINE_BCLOCK(tc, BCLKCTR0, 2, NULL, NULL)
  379. DEFINE_BCLOCK(gpio, BCLKCTR0, 3, NULL, NULL)
  380. DEFINE_BCLOCK(usbd, BCLKCTR0, 4, NULL, NULL)
  381. DEFINE_BCLOCK(ecc, BCLKCTR0, 9, NULL, NULL)
  382. DEFINE_BCLOCK(gdma0, BCLKCTR0, 12, NULL, NULL)
  383. DEFINE_BCLOCK(rtc, BCLKCTR0, 15, NULL, NULL)
  384. DEFINE_BCLOCK(nfc, BCLKCTR0, 16, NULL, NULL)
  385. DEFINE_BCLOCK(g2d, BCLKCTR0, 18, NULL, NULL)
  386. DEFINE_BCLOCK(gdma1, BCLKCTR0, 22, NULL, NULL)
  387. DEFINE_BCLOCK(mscl, BCLKCTR0, 25, NULL, NULL)
  388. DEFINE_BCLOCK(bdma, BCLKCTR1, 0, NULL, NULL)
  389. DEFINE_BCLOCK(adma0, BCLKCTR1, 1, NULL, NULL)
  390. DEFINE_BCLOCK(scfg, BCLKCTR1, 3, NULL, NULL)
  391. DEFINE_BCLOCK(cid, BCLKCTR1, 4, NULL, NULL)
  392. DEFINE_BCLOCK(dai1, BCLKCTR1, 7, NULL, NULL)
  393. DEFINE_BCLOCK(adma1, BCLKCTR1, 8, NULL, NULL)
  394. DEFINE_BCLOCK(gps, BCLKCTR1, 12, NULL, NULL)
  395. DEFINE_BCLOCK(gdma2, BCLKCTR1, 17, NULL, NULL)
  396. DEFINE_BCLOCK(gdma3, BCLKCTR1, 18, NULL, NULL)
  397. DEFINE_BCLOCK(ddrc, BCLKCTR1, 19, NULL, NULL)
  398. #define _REGISTER_CLOCK(d, n, c) \
  399. { \
  400. .dev_id = d, \
  401. .con_id = n, \
  402. .clk = &c, \
  403. },
  404. static struct clk_lookup lookups[] = {
  405. _REGISTER_CLOCK(NULL, "bus", bus)
  406. _REGISTER_CLOCK(NULL, "cpu", cpu)
  407. _REGISTER_CLOCK(NULL, "tct", tct)
  408. _REGISTER_CLOCK(NULL, "tcx", tcx)
  409. _REGISTER_CLOCK(NULL, "tcz", tcz)
  410. _REGISTER_CLOCK(NULL, "ref", ref)
  411. _REGISTER_CLOCK(NULL, "dai0", dai0)
  412. _REGISTER_CLOCK(NULL, "pic", pic)
  413. _REGISTER_CLOCK(NULL, "tc", tc)
  414. _REGISTER_CLOCK(NULL, "gpio", gpio)
  415. _REGISTER_CLOCK(NULL, "usbd", usbd)
  416. _REGISTER_CLOCK("tcc-uart.0", NULL, uart0)
  417. _REGISTER_CLOCK("tcc-uart.2", NULL, uart2)
  418. _REGISTER_CLOCK("tcc-i2c", NULL, i2c)
  419. _REGISTER_CLOCK("tcc-uart.3", NULL, uart3)
  420. _REGISTER_CLOCK(NULL, "ecc", ecc)
  421. _REGISTER_CLOCK(NULL, "adc", adc)
  422. _REGISTER_CLOCK("tcc-usbh.0", "usb", usbh0)
  423. _REGISTER_CLOCK(NULL, "gdma0", gdma0)
  424. _REGISTER_CLOCK(NULL, "lcd", lcd)
  425. _REGISTER_CLOCK(NULL, "rtc", rtc)
  426. _REGISTER_CLOCK(NULL, "nfc", nfc)
  427. _REGISTER_CLOCK("tcc-mmc.0", NULL, sd0)
  428. _REGISTER_CLOCK(NULL, "g2d", g2d)
  429. _REGISTER_CLOCK(NULL, "gdma1", gdma1)
  430. _REGISTER_CLOCK("tcc-uart.1", NULL, uart1)
  431. _REGISTER_CLOCK("tcc-spi.0", NULL, spi0)
  432. _REGISTER_CLOCK(NULL, "mscl", mscl)
  433. _REGISTER_CLOCK("tcc-spi.1", NULL, spi1)
  434. _REGISTER_CLOCK(NULL, "bdma", bdma)
  435. _REGISTER_CLOCK(NULL, "adma0", adma0)
  436. _REGISTER_CLOCK(NULL, "spdif", spdif)
  437. _REGISTER_CLOCK(NULL, "scfg", scfg)
  438. _REGISTER_CLOCK(NULL, "cid", cid)
  439. _REGISTER_CLOCK("tcc-mmc.1", NULL, sd1)
  440. _REGISTER_CLOCK("tcc-uart.4", NULL, uart4)
  441. _REGISTER_CLOCK(NULL, "dai1", dai1)
  442. _REGISTER_CLOCK(NULL, "adma1", adma1)
  443. _REGISTER_CLOCK(NULL, "c3dec", c3dec)
  444. _REGISTER_CLOCK("tcc-can.0", NULL, can0)
  445. _REGISTER_CLOCK("tcc-can.1", NULL, can1)
  446. _REGISTER_CLOCK(NULL, "gps", gps)
  447. _REGISTER_CLOCK("tcc-gsb.0", NULL, gsb0)
  448. _REGISTER_CLOCK("tcc-gsb.1", NULL, gsb1)
  449. _REGISTER_CLOCK("tcc-gsb.2", NULL, gsb2)
  450. _REGISTER_CLOCK("tcc-gsb.3", NULL, gsb3)
  451. _REGISTER_CLOCK(NULL, "gdma2", gdma2)
  452. _REGISTER_CLOCK(NULL, "gdma3", gdma3)
  453. _REGISTER_CLOCK(NULL, "ddrc", ddrc)
  454. _REGISTER_CLOCK("tcc-usbh.1", "usb", usbh1)
  455. };
  456. static struct clk *root_clk_by_index(enum root_clks src)
  457. {
  458. switch (src) {
  459. case CLK_SRC_PLL0: return &pll0;
  460. case CLK_SRC_PLL1: return &pll1;
  461. case CLK_SRC_PLL2: return &pll2;
  462. case CLK_SRC_PLL0DIV: return &pll0div;
  463. case CLK_SRC_PLL1DIV: return &pll1div;
  464. case CLK_SRC_PLL2DIV: return &pll2div;
  465. case CLK_SRC_XI: return &xi;
  466. case CLK_SRC_XTI: return &xti;
  467. case CLK_SRC_XIDIV: return &xidiv;
  468. case CLK_SRC_XTIDIV: return &xtidiv;
  469. default: return NULL;
  470. }
  471. }
  472. static void find_aclk_parent(struct clk *clk)
  473. {
  474. unsigned int src;
  475. struct clk *clock;
  476. if (!clk->aclkreg)
  477. return;
  478. src = __raw_readl(clk->aclkreg) >> ACLK_SEL_SHIFT;
  479. src &= CLK_SRC_MASK;
  480. clock = root_clk_by_index(src);
  481. if (!clock)
  482. return;
  483. clk->parent = clock;
  484. clk->set_parent = aclk_set_parent;
  485. }
  486. void __init tcc_clocks_init(unsigned long xi_freq, unsigned long xti_freq)
  487. {
  488. int i;
  489. xi_rate = xi_freq;
  490. xti_rate = xti_freq;
  491. /* fixup parents and add the clock */
  492. for (i = 0; i < ARRAY_SIZE(lookups); i++) {
  493. find_aclk_parent(lookups[i].clk);
  494. clkdev_add(&lookups[i]);
  495. }
  496. tcc8k_timer_init(&tcz, (void __iomem *)TIMER_BASE, INT_TC32);
  497. }