system.h 7.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319
  1. #ifndef __ASM_SH_SYSTEM_H
  2. #define __ASM_SH_SYSTEM_H
  3. /*
  4. * Copyright (C) 1999, 2000 Niibe Yutaka & Kaz Kojima
  5. * Copyright (C) 2002 Paul Mundt
  6. */
  7. #include <asm/types.h>
  8. /*
  9. * switch_to() should switch tasks to task nr n, first
  10. */
  11. #define switch_to(prev, next, last) do { \
  12. struct task_struct *__last; \
  13. register unsigned long *__ts1 __asm__ ("r1") = &prev->thread.sp; \
  14. register unsigned long *__ts2 __asm__ ("r2") = &prev->thread.pc; \
  15. register unsigned long *__ts4 __asm__ ("r4") = (unsigned long *)prev; \
  16. register unsigned long *__ts5 __asm__ ("r5") = (unsigned long *)next; \
  17. register unsigned long *__ts6 __asm__ ("r6") = &next->thread.sp; \
  18. register unsigned long __ts7 __asm__ ("r7") = next->thread.pc; \
  19. __asm__ __volatile__ (".balign 4\n\t" \
  20. "stc.l gbr, @-r15\n\t" \
  21. "sts.l pr, @-r15\n\t" \
  22. "mov.l r8, @-r15\n\t" \
  23. "mov.l r9, @-r15\n\t" \
  24. "mov.l r10, @-r15\n\t" \
  25. "mov.l r11, @-r15\n\t" \
  26. "mov.l r12, @-r15\n\t" \
  27. "mov.l r13, @-r15\n\t" \
  28. "mov.l r14, @-r15\n\t" \
  29. "mov.l r15, @r1 ! save SP\n\t" \
  30. "mov.l @r6, r15 ! change to new stack\n\t" \
  31. "mova 1f, %0\n\t" \
  32. "mov.l %0, @r2 ! save PC\n\t" \
  33. "mov.l 2f, %0\n\t" \
  34. "jmp @%0 ! call __switch_to\n\t" \
  35. " lds r7, pr ! with return to new PC\n\t" \
  36. ".balign 4\n" \
  37. "2:\n\t" \
  38. ".long __switch_to\n" \
  39. "1:\n\t" \
  40. "mov.l @r15+, r14\n\t" \
  41. "mov.l @r15+, r13\n\t" \
  42. "mov.l @r15+, r12\n\t" \
  43. "mov.l @r15+, r11\n\t" \
  44. "mov.l @r15+, r10\n\t" \
  45. "mov.l @r15+, r9\n\t" \
  46. "mov.l @r15+, r8\n\t" \
  47. "lds.l @r15+, pr\n\t" \
  48. "ldc.l @r15+, gbr\n\t" \
  49. : "=z" (__last) \
  50. : "r" (__ts1), "r" (__ts2), "r" (__ts4), \
  51. "r" (__ts5), "r" (__ts6), "r" (__ts7) \
  52. : "r3", "t"); \
  53. last = __last; \
  54. } while (0)
  55. /*
  56. * On SMP systems, when the scheduler does migration-cost autodetection,
  57. * it needs a way to flush as much of the CPU's caches as possible.
  58. *
  59. * TODO: fill this in!
  60. */
  61. static inline void sched_cacheflush(void)
  62. {
  63. }
  64. #define nop() __asm__ __volatile__ ("nop")
  65. #define xchg(ptr,x) ((__typeof__(*(ptr)))__xchg((unsigned long)(x),(ptr),sizeof(*(ptr))))
  66. static __inline__ unsigned long tas(volatile int *m)
  67. { /* #define tas(ptr) (xchg((ptr),1)) */
  68. unsigned long retval;
  69. __asm__ __volatile__ ("tas.b @%1\n\t"
  70. "movt %0"
  71. : "=r" (retval): "r" (m): "t", "memory");
  72. return retval;
  73. }
  74. extern void __xchg_called_with_bad_pointer(void);
  75. #ifdef CONFIG_CPU_SH4A
  76. #define mb() __asm__ __volatile__ ("synco": : :"memory")
  77. #define rmb() mb()
  78. #define wmb() __asm__ __volatile__ ("synco": : :"memory")
  79. #define read_barrier_depends() do { } while(0)
  80. #else
  81. #define mb() __asm__ __volatile__ ("": : :"memory")
  82. #define rmb() mb()
  83. #define wmb() __asm__ __volatile__ ("": : :"memory")
  84. #define read_barrier_depends() do { } while(0)
  85. #endif
  86. #ifdef CONFIG_SMP
  87. #define smp_mb() mb()
  88. #define smp_rmb() rmb()
  89. #define smp_wmb() wmb()
  90. #define smp_read_barrier_depends() read_barrier_depends()
  91. #else
  92. #define smp_mb() barrier()
  93. #define smp_rmb() barrier()
  94. #define smp_wmb() barrier()
  95. #define smp_read_barrier_depends() do { } while(0)
  96. #endif
  97. #define set_mb(var, value) do { xchg(&var, value); } while (0)
  98. /* Interrupt Control */
  99. static __inline__ void local_irq_enable(void)
  100. {
  101. unsigned long __dummy0, __dummy1;
  102. __asm__ __volatile__("stc sr, %0\n\t"
  103. "and %1, %0\n\t"
  104. "stc r6_bank, %1\n\t"
  105. "or %1, %0\n\t"
  106. "ldc %0, sr"
  107. : "=&r" (__dummy0), "=r" (__dummy1)
  108. : "1" (~0x000000f0)
  109. : "memory");
  110. }
  111. static __inline__ void local_irq_disable(void)
  112. {
  113. unsigned long __dummy;
  114. __asm__ __volatile__("stc sr, %0\n\t"
  115. "or #0xf0, %0\n\t"
  116. "ldc %0, sr"
  117. : "=&z" (__dummy)
  118. : /* no inputs */
  119. : "memory");
  120. }
  121. #define local_save_flags(x) \
  122. __asm__("stc sr, %0; and #0xf0, %0" : "=&z" (x) :/**/: "memory" )
  123. #define irqs_disabled() \
  124. ({ \
  125. unsigned long flags; \
  126. local_save_flags(flags); \
  127. (flags != 0); \
  128. })
  129. static __inline__ unsigned long local_irq_save(void)
  130. {
  131. unsigned long flags, __dummy;
  132. __asm__ __volatile__("stc sr, %1\n\t"
  133. "mov %1, %0\n\t"
  134. "or #0xf0, %0\n\t"
  135. "ldc %0, sr\n\t"
  136. "mov %1, %0\n\t"
  137. "and #0xf0, %0"
  138. : "=&z" (flags), "=&r" (__dummy)
  139. :/**/
  140. : "memory" );
  141. return flags;
  142. }
  143. #ifdef DEBUG_CLI_STI
  144. static __inline__ void local_irq_restore(unsigned long x)
  145. {
  146. if ((x & 0x000000f0) != 0x000000f0)
  147. local_irq_enable();
  148. else {
  149. unsigned long flags;
  150. local_save_flags(flags);
  151. if (flags == 0) {
  152. extern void dump_stack(void);
  153. printk(KERN_ERR "BUG!\n");
  154. dump_stack();
  155. local_irq_disable();
  156. }
  157. }
  158. }
  159. #else
  160. #define local_irq_restore(x) do { \
  161. if ((x & 0x000000f0) != 0x000000f0) \
  162. local_irq_enable(); \
  163. } while (0)
  164. #endif
  165. #define really_restore_flags(x) do { \
  166. if ((x & 0x000000f0) != 0x000000f0) \
  167. local_irq_enable(); \
  168. else \
  169. local_irq_disable(); \
  170. } while (0)
  171. /*
  172. * Jump to P2 area.
  173. * When handling TLB or caches, we need to do it from P2 area.
  174. */
  175. #define jump_to_P2() \
  176. do { \
  177. unsigned long __dummy; \
  178. __asm__ __volatile__( \
  179. "mov.l 1f, %0\n\t" \
  180. "or %1, %0\n\t" \
  181. "jmp @%0\n\t" \
  182. " nop\n\t" \
  183. ".balign 4\n" \
  184. "1: .long 2f\n" \
  185. "2:" \
  186. : "=&r" (__dummy) \
  187. : "r" (0x20000000)); \
  188. } while (0)
  189. /*
  190. * Back to P1 area.
  191. */
  192. #define back_to_P1() \
  193. do { \
  194. unsigned long __dummy; \
  195. __asm__ __volatile__( \
  196. "nop;nop;nop;nop;nop;nop;nop\n\t" \
  197. "mov.l 1f, %0\n\t" \
  198. "jmp @%0\n\t" \
  199. " nop\n\t" \
  200. ".balign 4\n" \
  201. "1: .long 2f\n" \
  202. "2:" \
  203. : "=&r" (__dummy)); \
  204. } while (0)
  205. /* For spinlocks etc */
  206. #define local_irq_save(x) x = local_irq_save()
  207. static __inline__ unsigned long xchg_u32(volatile int * m, unsigned long val)
  208. {
  209. unsigned long flags, retval;
  210. local_irq_save(flags);
  211. retval = *m;
  212. *m = val;
  213. local_irq_restore(flags);
  214. return retval;
  215. }
  216. static __inline__ unsigned long xchg_u8(volatile unsigned char * m, unsigned long val)
  217. {
  218. unsigned long flags, retval;
  219. local_irq_save(flags);
  220. retval = *m;
  221. *m = val & 0xff;
  222. local_irq_restore(flags);
  223. return retval;
  224. }
  225. static __inline__ unsigned long __xchg(unsigned long x, volatile void * ptr, int size)
  226. {
  227. switch (size) {
  228. case 4:
  229. return xchg_u32(ptr, x);
  230. break;
  231. case 1:
  232. return xchg_u8(ptr, x);
  233. break;
  234. }
  235. __xchg_called_with_bad_pointer();
  236. return x;
  237. }
  238. static inline unsigned long __cmpxchg_u32(volatile int * m, unsigned long old,
  239. unsigned long new)
  240. {
  241. __u32 retval;
  242. unsigned long flags;
  243. local_irq_save(flags);
  244. retval = *m;
  245. if (retval == old)
  246. *m = new;
  247. local_irq_restore(flags); /* implies memory barrier */
  248. return retval;
  249. }
  250. /* This function doesn't exist, so you'll get a linker error
  251. * if something tries to do an invalid cmpxchg(). */
  252. extern void __cmpxchg_called_with_bad_pointer(void);
  253. #define __HAVE_ARCH_CMPXCHG 1
  254. static inline unsigned long __cmpxchg(volatile void * ptr, unsigned long old,
  255. unsigned long new, int size)
  256. {
  257. switch (size) {
  258. case 4:
  259. return __cmpxchg_u32(ptr, old, new);
  260. }
  261. __cmpxchg_called_with_bad_pointer();
  262. return old;
  263. }
  264. #define cmpxchg(ptr,o,n) \
  265. ({ \
  266. __typeof__(*(ptr)) _o_ = (o); \
  267. __typeof__(*(ptr)) _n_ = (n); \
  268. (__typeof__(*(ptr))) __cmpxchg((ptr), (unsigned long)_o_, \
  269. (unsigned long)_n_, sizeof(*(ptr))); \
  270. })
  271. /* XXX
  272. * disable hlt during certain critical i/o operations
  273. */
  274. #define HAVE_DISABLE_HLT
  275. void disable_hlt(void);
  276. void enable_hlt(void);
  277. #define arch_align_stack(x) (x)
  278. #endif