intel-gtt.c 49 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798
  1. /*
  2. * Intel GTT (Graphics Translation Table) routines
  3. *
  4. * Caveat: This driver implements the linux agp interface, but this is far from
  5. * a agp driver! GTT support ended up here for purely historical reasons: The
  6. * old userspace intel graphics drivers needed an interface to map memory into
  7. * the GTT. And the drm provides a default interface for graphic devices sitting
  8. * on an agp port. So it made sense to fake the GTT support as an agp port to
  9. * avoid having to create a new api.
  10. *
  11. * With gem this does not make much sense anymore, just needlessly complicates
  12. * the code. But as long as the old graphics stack is still support, it's stuck
  13. * here.
  14. *
  15. * /fairy-tale-mode off
  16. */
  17. #include <linux/module.h>
  18. #include <linux/pci.h>
  19. #include <linux/init.h>
  20. #include <linux/kernel.h>
  21. #include <linux/pagemap.h>
  22. #include <linux/agp_backend.h>
  23. #include <asm/smp.h>
  24. #include "agp.h"
  25. #include "intel-agp.h"
  26. #include <linux/intel-gtt.h>
  27. #include <drm/intel-gtt.h>
  28. /*
  29. * If we have Intel graphics, we're not going to have anything other than
  30. * an Intel IOMMU. So make the correct use of the PCI DMA API contingent
  31. * on the Intel IOMMU support (CONFIG_DMAR).
  32. * Only newer chipsets need to bother with this, of course.
  33. */
  34. #ifdef CONFIG_DMAR
  35. #define USE_PCI_DMA_API 1
  36. #endif
  37. /* Max amount of stolen space, anything above will be returned to Linux */
  38. int intel_max_stolen = 32 * 1024 * 1024;
  39. EXPORT_SYMBOL(intel_max_stolen);
  40. static const struct aper_size_info_fixed intel_i810_sizes[] =
  41. {
  42. {64, 16384, 4},
  43. /* The 32M mode still requires a 64k gatt */
  44. {32, 8192, 4}
  45. };
  46. #define AGP_DCACHE_MEMORY 1
  47. #define AGP_PHYS_MEMORY 2
  48. #define INTEL_AGP_CACHED_MEMORY 3
  49. static struct gatt_mask intel_i810_masks[] =
  50. {
  51. {.mask = I810_PTE_VALID, .type = 0},
  52. {.mask = (I810_PTE_VALID | I810_PTE_LOCAL), .type = AGP_DCACHE_MEMORY},
  53. {.mask = I810_PTE_VALID, .type = 0},
  54. {.mask = I810_PTE_VALID | I830_PTE_SYSTEM_CACHED,
  55. .type = INTEL_AGP_CACHED_MEMORY}
  56. };
  57. #define INTEL_AGP_UNCACHED_MEMORY 0
  58. #define INTEL_AGP_CACHED_MEMORY_LLC 1
  59. #define INTEL_AGP_CACHED_MEMORY_LLC_GFDT 2
  60. #define INTEL_AGP_CACHED_MEMORY_LLC_MLC 3
  61. #define INTEL_AGP_CACHED_MEMORY_LLC_MLC_GFDT 4
  62. static struct gatt_mask intel_gen6_masks[] =
  63. {
  64. {.mask = I810_PTE_VALID | GEN6_PTE_UNCACHED,
  65. .type = INTEL_AGP_UNCACHED_MEMORY },
  66. {.mask = I810_PTE_VALID | GEN6_PTE_LLC,
  67. .type = INTEL_AGP_CACHED_MEMORY_LLC },
  68. {.mask = I810_PTE_VALID | GEN6_PTE_LLC | GEN6_PTE_GFDT,
  69. .type = INTEL_AGP_CACHED_MEMORY_LLC_GFDT },
  70. {.mask = I810_PTE_VALID | GEN6_PTE_LLC_MLC,
  71. .type = INTEL_AGP_CACHED_MEMORY_LLC_MLC },
  72. {.mask = I810_PTE_VALID | GEN6_PTE_LLC_MLC | GEN6_PTE_GFDT,
  73. .type = INTEL_AGP_CACHED_MEMORY_LLC_MLC_GFDT },
  74. };
  75. struct intel_gtt_driver {
  76. unsigned int gen : 8;
  77. unsigned int is_g33 : 1;
  78. unsigned int is_pineview : 1;
  79. unsigned int is_ironlake : 1;
  80. };
  81. static struct _intel_private {
  82. struct intel_gtt base;
  83. const struct intel_gtt_driver *driver;
  84. struct pci_dev *pcidev; /* device one */
  85. struct pci_dev *bridge_dev;
  86. u8 __iomem *registers;
  87. u32 __iomem *gtt; /* I915G */
  88. int num_dcache_entries;
  89. union {
  90. void __iomem *i9xx_flush_page;
  91. void *i8xx_flush_page;
  92. };
  93. struct page *i8xx_page;
  94. struct resource ifp_resource;
  95. int resource_valid;
  96. } intel_private;
  97. #define INTEL_GTT_GEN intel_private.driver->gen
  98. #define IS_G33 intel_private.driver->is_g33
  99. #define IS_PINEVIEW intel_private.driver->is_pineview
  100. #define IS_IRONLAKE intel_private.driver->is_ironlake
  101. #ifdef USE_PCI_DMA_API
  102. static int intel_agp_map_page(struct page *page, dma_addr_t *ret)
  103. {
  104. *ret = pci_map_page(intel_private.pcidev, page, 0,
  105. PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
  106. if (pci_dma_mapping_error(intel_private.pcidev, *ret))
  107. return -EINVAL;
  108. return 0;
  109. }
  110. static void intel_agp_unmap_page(struct page *page, dma_addr_t dma)
  111. {
  112. pci_unmap_page(intel_private.pcidev, dma,
  113. PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
  114. }
  115. static void intel_agp_free_sglist(struct agp_memory *mem)
  116. {
  117. struct sg_table st;
  118. st.sgl = mem->sg_list;
  119. st.orig_nents = st.nents = mem->page_count;
  120. sg_free_table(&st);
  121. mem->sg_list = NULL;
  122. mem->num_sg = 0;
  123. }
  124. static int intel_agp_map_memory(struct agp_memory *mem)
  125. {
  126. struct sg_table st;
  127. struct scatterlist *sg;
  128. int i;
  129. DBG("try mapping %lu pages\n", (unsigned long)mem->page_count);
  130. if (sg_alloc_table(&st, mem->page_count, GFP_KERNEL))
  131. goto err;
  132. mem->sg_list = sg = st.sgl;
  133. for (i = 0 ; i < mem->page_count; i++, sg = sg_next(sg))
  134. sg_set_page(sg, mem->pages[i], PAGE_SIZE, 0);
  135. mem->num_sg = pci_map_sg(intel_private.pcidev, mem->sg_list,
  136. mem->page_count, PCI_DMA_BIDIRECTIONAL);
  137. if (unlikely(!mem->num_sg))
  138. goto err;
  139. return 0;
  140. err:
  141. sg_free_table(&st);
  142. return -ENOMEM;
  143. }
  144. static void intel_agp_unmap_memory(struct agp_memory *mem)
  145. {
  146. DBG("try unmapping %lu pages\n", (unsigned long)mem->page_count);
  147. pci_unmap_sg(intel_private.pcidev, mem->sg_list,
  148. mem->page_count, PCI_DMA_BIDIRECTIONAL);
  149. intel_agp_free_sglist(mem);
  150. }
  151. static void intel_agp_insert_sg_entries(struct agp_memory *mem,
  152. off_t pg_start, int mask_type)
  153. {
  154. struct scatterlist *sg;
  155. int i, j;
  156. j = pg_start;
  157. WARN_ON(!mem->num_sg);
  158. if (mem->num_sg == mem->page_count) {
  159. for_each_sg(mem->sg_list, sg, mem->page_count, i) {
  160. writel(agp_bridge->driver->mask_memory(agp_bridge,
  161. sg_dma_address(sg), mask_type),
  162. intel_private.gtt+j);
  163. j++;
  164. }
  165. } else {
  166. /* sg may merge pages, but we have to separate
  167. * per-page addr for GTT */
  168. unsigned int len, m;
  169. for_each_sg(mem->sg_list, sg, mem->num_sg, i) {
  170. len = sg_dma_len(sg) / PAGE_SIZE;
  171. for (m = 0; m < len; m++) {
  172. writel(agp_bridge->driver->mask_memory(agp_bridge,
  173. sg_dma_address(sg) + m * PAGE_SIZE,
  174. mask_type),
  175. intel_private.gtt+j);
  176. j++;
  177. }
  178. }
  179. }
  180. readl(intel_private.gtt+j-1);
  181. }
  182. #else
  183. static void intel_agp_insert_sg_entries(struct agp_memory *mem,
  184. off_t pg_start, int mask_type)
  185. {
  186. int i, j;
  187. for (i = 0, j = pg_start; i < mem->page_count; i++, j++) {
  188. writel(agp_bridge->driver->mask_memory(agp_bridge,
  189. page_to_phys(mem->pages[i]), mask_type),
  190. intel_private.gtt+j);
  191. }
  192. readl(intel_private.gtt+j-1);
  193. }
  194. #endif
  195. static int intel_i810_fetch_size(void)
  196. {
  197. u32 smram_miscc;
  198. struct aper_size_info_fixed *values;
  199. pci_read_config_dword(intel_private.bridge_dev,
  200. I810_SMRAM_MISCC, &smram_miscc);
  201. values = A_SIZE_FIX(agp_bridge->driver->aperture_sizes);
  202. if ((smram_miscc & I810_GMS) == I810_GMS_DISABLE) {
  203. dev_warn(&intel_private.bridge_dev->dev, "i810 is disabled\n");
  204. return 0;
  205. }
  206. if ((smram_miscc & I810_GFX_MEM_WIN_SIZE) == I810_GFX_MEM_WIN_32M) {
  207. agp_bridge->current_size = (void *) (values + 1);
  208. agp_bridge->aperture_size_idx = 1;
  209. return values[1].size;
  210. } else {
  211. agp_bridge->current_size = (void *) (values);
  212. agp_bridge->aperture_size_idx = 0;
  213. return values[0].size;
  214. }
  215. return 0;
  216. }
  217. static int intel_i810_configure(void)
  218. {
  219. struct aper_size_info_fixed *current_size;
  220. u32 temp;
  221. int i;
  222. current_size = A_SIZE_FIX(agp_bridge->current_size);
  223. if (!intel_private.registers) {
  224. pci_read_config_dword(intel_private.pcidev, I810_MMADDR, &temp);
  225. temp &= 0xfff80000;
  226. intel_private.registers = ioremap(temp, 128 * 4096);
  227. if (!intel_private.registers) {
  228. dev_err(&intel_private.pcidev->dev,
  229. "can't remap memory\n");
  230. return -ENOMEM;
  231. }
  232. }
  233. if ((readl(intel_private.registers+I810_DRAM_CTL)
  234. & I810_DRAM_ROW_0) == I810_DRAM_ROW_0_SDRAM) {
  235. /* This will need to be dynamically assigned */
  236. dev_info(&intel_private.pcidev->dev,
  237. "detected 4MB dedicated video ram\n");
  238. intel_private.num_dcache_entries = 1024;
  239. }
  240. pci_read_config_dword(intel_private.pcidev, I810_GMADDR, &temp);
  241. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  242. writel(agp_bridge->gatt_bus_addr | I810_PGETBL_ENABLED, intel_private.registers+I810_PGETBL_CTL);
  243. readl(intel_private.registers+I810_PGETBL_CTL); /* PCI Posting. */
  244. if (agp_bridge->driver->needs_scratch_page) {
  245. for (i = 0; i < current_size->num_entries; i++) {
  246. writel(agp_bridge->scratch_page, intel_private.registers+I810_PTE_BASE+(i*4));
  247. }
  248. readl(intel_private.registers+I810_PTE_BASE+((i-1)*4)); /* PCI posting. */
  249. }
  250. global_cache_flush();
  251. return 0;
  252. }
  253. static void intel_i810_cleanup(void)
  254. {
  255. writel(0, intel_private.registers+I810_PGETBL_CTL);
  256. readl(intel_private.registers); /* PCI Posting. */
  257. iounmap(intel_private.registers);
  258. }
  259. static void intel_fake_agp_enable(struct agp_bridge_data *bridge, u32 mode)
  260. {
  261. return;
  262. }
  263. /* Exists to support ARGB cursors */
  264. static struct page *i8xx_alloc_pages(void)
  265. {
  266. struct page *page;
  267. page = alloc_pages(GFP_KERNEL | GFP_DMA32, 2);
  268. if (page == NULL)
  269. return NULL;
  270. if (set_pages_uc(page, 4) < 0) {
  271. set_pages_wb(page, 4);
  272. __free_pages(page, 2);
  273. return NULL;
  274. }
  275. get_page(page);
  276. atomic_inc(&agp_bridge->current_memory_agp);
  277. return page;
  278. }
  279. static void i8xx_destroy_pages(struct page *page)
  280. {
  281. if (page == NULL)
  282. return;
  283. set_pages_wb(page, 4);
  284. put_page(page);
  285. __free_pages(page, 2);
  286. atomic_dec(&agp_bridge->current_memory_agp);
  287. }
  288. static int intel_i830_type_to_mask_type(struct agp_bridge_data *bridge,
  289. int type)
  290. {
  291. if (type < AGP_USER_TYPES)
  292. return type;
  293. else if (type == AGP_USER_CACHED_MEMORY)
  294. return INTEL_AGP_CACHED_MEMORY;
  295. else
  296. return 0;
  297. }
  298. static int intel_gen6_type_to_mask_type(struct agp_bridge_data *bridge,
  299. int type)
  300. {
  301. unsigned int type_mask = type & ~AGP_USER_CACHED_MEMORY_GFDT;
  302. unsigned int gfdt = type & AGP_USER_CACHED_MEMORY_GFDT;
  303. if (type_mask == AGP_USER_UNCACHED_MEMORY)
  304. return INTEL_AGP_UNCACHED_MEMORY;
  305. else if (type_mask == AGP_USER_CACHED_MEMORY_LLC_MLC)
  306. return gfdt ? INTEL_AGP_CACHED_MEMORY_LLC_MLC_GFDT :
  307. INTEL_AGP_CACHED_MEMORY_LLC_MLC;
  308. else /* set 'normal'/'cached' to LLC by default */
  309. return gfdt ? INTEL_AGP_CACHED_MEMORY_LLC_GFDT :
  310. INTEL_AGP_CACHED_MEMORY_LLC;
  311. }
  312. static int intel_i810_insert_entries(struct agp_memory *mem, off_t pg_start,
  313. int type)
  314. {
  315. int i, j, num_entries;
  316. void *temp;
  317. int ret = -EINVAL;
  318. int mask_type;
  319. if (mem->page_count == 0)
  320. goto out;
  321. temp = agp_bridge->current_size;
  322. num_entries = A_SIZE_FIX(temp)->num_entries;
  323. if ((pg_start + mem->page_count) > num_entries)
  324. goto out_err;
  325. for (j = pg_start; j < (pg_start + mem->page_count); j++) {
  326. if (!PGE_EMPTY(agp_bridge, readl(agp_bridge->gatt_table+j))) {
  327. ret = -EBUSY;
  328. goto out_err;
  329. }
  330. }
  331. if (type != mem->type)
  332. goto out_err;
  333. mask_type = agp_bridge->driver->agp_type_to_mask_type(agp_bridge, type);
  334. switch (mask_type) {
  335. case AGP_DCACHE_MEMORY:
  336. if (!mem->is_flushed)
  337. global_cache_flush();
  338. for (i = pg_start; i < (pg_start + mem->page_count); i++) {
  339. writel((i*4096)|I810_PTE_LOCAL|I810_PTE_VALID,
  340. intel_private.registers+I810_PTE_BASE+(i*4));
  341. }
  342. readl(intel_private.registers+I810_PTE_BASE+((i-1)*4));
  343. break;
  344. case AGP_PHYS_MEMORY:
  345. case AGP_NORMAL_MEMORY:
  346. if (!mem->is_flushed)
  347. global_cache_flush();
  348. for (i = 0, j = pg_start; i < mem->page_count; i++, j++) {
  349. writel(agp_bridge->driver->mask_memory(agp_bridge,
  350. page_to_phys(mem->pages[i]), mask_type),
  351. intel_private.registers+I810_PTE_BASE+(j*4));
  352. }
  353. readl(intel_private.registers+I810_PTE_BASE+((j-1)*4));
  354. break;
  355. default:
  356. goto out_err;
  357. }
  358. out:
  359. ret = 0;
  360. out_err:
  361. mem->is_flushed = true;
  362. return ret;
  363. }
  364. static int intel_i810_remove_entries(struct agp_memory *mem, off_t pg_start,
  365. int type)
  366. {
  367. int i;
  368. if (mem->page_count == 0)
  369. return 0;
  370. for (i = pg_start; i < (mem->page_count + pg_start); i++) {
  371. writel(agp_bridge->scratch_page, intel_private.registers+I810_PTE_BASE+(i*4));
  372. }
  373. readl(intel_private.registers+I810_PTE_BASE+((i-1)*4));
  374. return 0;
  375. }
  376. /*
  377. * The i810/i830 requires a physical address to program its mouse
  378. * pointer into hardware.
  379. * However the Xserver still writes to it through the agp aperture.
  380. */
  381. static struct agp_memory *alloc_agpphysmem_i8xx(size_t pg_count, int type)
  382. {
  383. struct agp_memory *new;
  384. struct page *page;
  385. switch (pg_count) {
  386. case 1: page = agp_bridge->driver->agp_alloc_page(agp_bridge);
  387. break;
  388. case 4:
  389. /* kludge to get 4 physical pages for ARGB cursor */
  390. page = i8xx_alloc_pages();
  391. break;
  392. default:
  393. return NULL;
  394. }
  395. if (page == NULL)
  396. return NULL;
  397. new = agp_create_memory(pg_count);
  398. if (new == NULL)
  399. return NULL;
  400. new->pages[0] = page;
  401. if (pg_count == 4) {
  402. /* kludge to get 4 physical pages for ARGB cursor */
  403. new->pages[1] = new->pages[0] + 1;
  404. new->pages[2] = new->pages[1] + 1;
  405. new->pages[3] = new->pages[2] + 1;
  406. }
  407. new->page_count = pg_count;
  408. new->num_scratch_pages = pg_count;
  409. new->type = AGP_PHYS_MEMORY;
  410. new->physical = page_to_phys(new->pages[0]);
  411. return new;
  412. }
  413. static struct agp_memory *intel_i810_alloc_by_type(size_t pg_count, int type)
  414. {
  415. struct agp_memory *new;
  416. if (type == AGP_DCACHE_MEMORY) {
  417. if (pg_count != intel_private.num_dcache_entries)
  418. return NULL;
  419. new = agp_create_memory(1);
  420. if (new == NULL)
  421. return NULL;
  422. new->type = AGP_DCACHE_MEMORY;
  423. new->page_count = pg_count;
  424. new->num_scratch_pages = 0;
  425. agp_free_page_array(new);
  426. return new;
  427. }
  428. if (type == AGP_PHYS_MEMORY)
  429. return alloc_agpphysmem_i8xx(pg_count, type);
  430. return NULL;
  431. }
  432. static void intel_i810_free_by_type(struct agp_memory *curr)
  433. {
  434. agp_free_key(curr->key);
  435. if (curr->type == AGP_PHYS_MEMORY) {
  436. if (curr->page_count == 4)
  437. i8xx_destroy_pages(curr->pages[0]);
  438. else {
  439. agp_bridge->driver->agp_destroy_page(curr->pages[0],
  440. AGP_PAGE_DESTROY_UNMAP);
  441. agp_bridge->driver->agp_destroy_page(curr->pages[0],
  442. AGP_PAGE_DESTROY_FREE);
  443. }
  444. agp_free_page_array(curr);
  445. }
  446. kfree(curr);
  447. }
  448. static unsigned long intel_i810_mask_memory(struct agp_bridge_data *bridge,
  449. dma_addr_t addr, int type)
  450. {
  451. /* Type checking must be done elsewhere */
  452. return addr | bridge->driver->masks[type].mask;
  453. }
  454. static struct aper_size_info_fixed intel_fake_agp_sizes[] =
  455. {
  456. {128, 32768, 5},
  457. /* The 64M mode still requires a 128k gatt */
  458. {64, 16384, 5},
  459. {256, 65536, 6},
  460. {512, 131072, 7},
  461. };
  462. static unsigned int intel_gtt_stolen_entries(void)
  463. {
  464. u16 gmch_ctrl;
  465. u8 rdct;
  466. int local = 0;
  467. static const int ddt[4] = { 0, 16, 32, 64 };
  468. unsigned int overhead_entries, stolen_entries;
  469. unsigned int stolen_size = 0;
  470. pci_read_config_word(intel_private.bridge_dev,
  471. I830_GMCH_CTRL, &gmch_ctrl);
  472. if (INTEL_GTT_GEN > 4 || IS_PINEVIEW)
  473. overhead_entries = 0;
  474. else
  475. overhead_entries = intel_private.base.gtt_mappable_entries
  476. / 1024;
  477. overhead_entries += 1; /* BIOS popup */
  478. if (intel_private.bridge_dev->device == PCI_DEVICE_ID_INTEL_82830_HB ||
  479. intel_private.bridge_dev->device == PCI_DEVICE_ID_INTEL_82845G_HB) {
  480. switch (gmch_ctrl & I830_GMCH_GMS_MASK) {
  481. case I830_GMCH_GMS_STOLEN_512:
  482. stolen_size = KB(512);
  483. break;
  484. case I830_GMCH_GMS_STOLEN_1024:
  485. stolen_size = MB(1);
  486. break;
  487. case I830_GMCH_GMS_STOLEN_8192:
  488. stolen_size = MB(8);
  489. break;
  490. case I830_GMCH_GMS_LOCAL:
  491. rdct = readb(intel_private.registers+I830_RDRAM_CHANNEL_TYPE);
  492. stolen_size = (I830_RDRAM_ND(rdct) + 1) *
  493. MB(ddt[I830_RDRAM_DDT(rdct)]);
  494. local = 1;
  495. break;
  496. default:
  497. stolen_size = 0;
  498. break;
  499. }
  500. } else if (INTEL_GTT_GEN == 6) {
  501. /*
  502. * SandyBridge has new memory control reg at 0x50.w
  503. */
  504. u16 snb_gmch_ctl;
  505. pci_read_config_word(intel_private.pcidev, SNB_GMCH_CTRL, &snb_gmch_ctl);
  506. switch (snb_gmch_ctl & SNB_GMCH_GMS_STOLEN_MASK) {
  507. case SNB_GMCH_GMS_STOLEN_32M:
  508. stolen_size = MB(32);
  509. break;
  510. case SNB_GMCH_GMS_STOLEN_64M:
  511. stolen_size = MB(64);
  512. break;
  513. case SNB_GMCH_GMS_STOLEN_96M:
  514. stolen_size = MB(96);
  515. break;
  516. case SNB_GMCH_GMS_STOLEN_128M:
  517. stolen_size = MB(128);
  518. break;
  519. case SNB_GMCH_GMS_STOLEN_160M:
  520. stolen_size = MB(160);
  521. break;
  522. case SNB_GMCH_GMS_STOLEN_192M:
  523. stolen_size = MB(192);
  524. break;
  525. case SNB_GMCH_GMS_STOLEN_224M:
  526. stolen_size = MB(224);
  527. break;
  528. case SNB_GMCH_GMS_STOLEN_256M:
  529. stolen_size = MB(256);
  530. break;
  531. case SNB_GMCH_GMS_STOLEN_288M:
  532. stolen_size = MB(288);
  533. break;
  534. case SNB_GMCH_GMS_STOLEN_320M:
  535. stolen_size = MB(320);
  536. break;
  537. case SNB_GMCH_GMS_STOLEN_352M:
  538. stolen_size = MB(352);
  539. break;
  540. case SNB_GMCH_GMS_STOLEN_384M:
  541. stolen_size = MB(384);
  542. break;
  543. case SNB_GMCH_GMS_STOLEN_416M:
  544. stolen_size = MB(416);
  545. break;
  546. case SNB_GMCH_GMS_STOLEN_448M:
  547. stolen_size = MB(448);
  548. break;
  549. case SNB_GMCH_GMS_STOLEN_480M:
  550. stolen_size = MB(480);
  551. break;
  552. case SNB_GMCH_GMS_STOLEN_512M:
  553. stolen_size = MB(512);
  554. break;
  555. }
  556. } else {
  557. switch (gmch_ctrl & I855_GMCH_GMS_MASK) {
  558. case I855_GMCH_GMS_STOLEN_1M:
  559. stolen_size = MB(1);
  560. break;
  561. case I855_GMCH_GMS_STOLEN_4M:
  562. stolen_size = MB(4);
  563. break;
  564. case I855_GMCH_GMS_STOLEN_8M:
  565. stolen_size = MB(8);
  566. break;
  567. case I855_GMCH_GMS_STOLEN_16M:
  568. stolen_size = MB(16);
  569. break;
  570. case I855_GMCH_GMS_STOLEN_32M:
  571. stolen_size = MB(32);
  572. break;
  573. case I915_GMCH_GMS_STOLEN_48M:
  574. stolen_size = MB(48);
  575. break;
  576. case I915_GMCH_GMS_STOLEN_64M:
  577. stolen_size = MB(64);
  578. break;
  579. case G33_GMCH_GMS_STOLEN_128M:
  580. stolen_size = MB(128);
  581. break;
  582. case G33_GMCH_GMS_STOLEN_256M:
  583. stolen_size = MB(256);
  584. break;
  585. case INTEL_GMCH_GMS_STOLEN_96M:
  586. stolen_size = MB(96);
  587. break;
  588. case INTEL_GMCH_GMS_STOLEN_160M:
  589. stolen_size = MB(160);
  590. break;
  591. case INTEL_GMCH_GMS_STOLEN_224M:
  592. stolen_size = MB(224);
  593. break;
  594. case INTEL_GMCH_GMS_STOLEN_352M:
  595. stolen_size = MB(352);
  596. break;
  597. default:
  598. stolen_size = 0;
  599. break;
  600. }
  601. }
  602. if (!local && stolen_size > intel_max_stolen) {
  603. dev_info(&intel_private.bridge_dev->dev,
  604. "detected %dK stolen memory, trimming to %dK\n",
  605. stolen_size / KB(1), intel_max_stolen / KB(1));
  606. stolen_size = intel_max_stolen;
  607. } else if (stolen_size > 0) {
  608. dev_info(&intel_private.bridge_dev->dev, "detected %dK %s memory\n",
  609. stolen_size / KB(1), local ? "local" : "stolen");
  610. } else {
  611. dev_info(&intel_private.bridge_dev->dev,
  612. "no pre-allocated video memory detected\n");
  613. stolen_size = 0;
  614. }
  615. stolen_entries = stolen_size/KB(4) - overhead_entries;
  616. return stolen_entries;
  617. }
  618. static unsigned int intel_gtt_total_entries(void)
  619. {
  620. int size;
  621. if (IS_G33 || INTEL_GTT_GEN == 4 || INTEL_GTT_GEN == 5) {
  622. u32 pgetbl_ctl;
  623. pgetbl_ctl = readl(intel_private.registers+I810_PGETBL_CTL);
  624. switch (pgetbl_ctl & I965_PGETBL_SIZE_MASK) {
  625. case I965_PGETBL_SIZE_128KB:
  626. size = KB(128);
  627. break;
  628. case I965_PGETBL_SIZE_256KB:
  629. size = KB(256);
  630. break;
  631. case I965_PGETBL_SIZE_512KB:
  632. size = KB(512);
  633. break;
  634. case I965_PGETBL_SIZE_1MB:
  635. size = KB(1024);
  636. break;
  637. case I965_PGETBL_SIZE_2MB:
  638. size = KB(2048);
  639. break;
  640. case I965_PGETBL_SIZE_1_5MB:
  641. size = KB(1024 + 512);
  642. break;
  643. default:
  644. dev_info(&intel_private.pcidev->dev,
  645. "unknown page table size, assuming 512KB\n");
  646. size = KB(512);
  647. }
  648. return size/4;
  649. } else if (INTEL_GTT_GEN == 6) {
  650. u16 snb_gmch_ctl;
  651. pci_read_config_word(intel_private.pcidev, SNB_GMCH_CTRL, &snb_gmch_ctl);
  652. switch (snb_gmch_ctl & SNB_GTT_SIZE_MASK) {
  653. default:
  654. case SNB_GTT_SIZE_0M:
  655. printk(KERN_ERR "Bad GTT size mask: 0x%04x.\n", snb_gmch_ctl);
  656. size = MB(0);
  657. break;
  658. case SNB_GTT_SIZE_1M:
  659. size = MB(1);
  660. break;
  661. case SNB_GTT_SIZE_2M:
  662. size = MB(2);
  663. break;
  664. }
  665. return size/4;
  666. } else {
  667. /* On previous hardware, the GTT size was just what was
  668. * required to map the aperture.
  669. */
  670. return intel_private.base.gtt_mappable_entries;
  671. }
  672. }
  673. static unsigned int intel_gtt_mappable_entries(void)
  674. {
  675. unsigned int aperture_size;
  676. u16 gmch_ctrl;
  677. aperture_size = 1024 * 1024;
  678. pci_read_config_word(intel_private.bridge_dev,
  679. I830_GMCH_CTRL, &gmch_ctrl);
  680. switch (intel_private.pcidev->device) {
  681. case PCI_DEVICE_ID_INTEL_82830_CGC:
  682. case PCI_DEVICE_ID_INTEL_82845G_IG:
  683. case PCI_DEVICE_ID_INTEL_82855GM_IG:
  684. case PCI_DEVICE_ID_INTEL_82865_IG:
  685. if ((gmch_ctrl & I830_GMCH_MEM_MASK) == I830_GMCH_MEM_64M)
  686. aperture_size *= 64;
  687. else
  688. aperture_size *= 128;
  689. break;
  690. default:
  691. /* 9xx supports large sizes, just look at the length */
  692. aperture_size = pci_resource_len(intel_private.pcidev, 2);
  693. break;
  694. }
  695. return aperture_size >> PAGE_SHIFT;
  696. }
  697. static int intel_gtt_init(void)
  698. {
  699. /* we have to call this as early as possible after the MMIO base address is known */
  700. intel_private.base.gtt_stolen_entries = intel_gtt_stolen_entries();
  701. if (intel_private.base.gtt_stolen_entries == 0) {
  702. iounmap(intel_private.registers);
  703. return -ENOMEM;
  704. }
  705. return 0;
  706. }
  707. static int intel_fake_agp_fetch_size(void)
  708. {
  709. unsigned int aper_size;
  710. int i;
  711. int num_sizes = ARRAY_SIZE(intel_fake_agp_sizes);
  712. aper_size = (intel_private.base.gtt_mappable_entries << PAGE_SHIFT)
  713. / MB(1);
  714. for (i = 0; i < num_sizes; i++) {
  715. if (aper_size == intel_fake_agp_sizes[i].size) {
  716. agp_bridge->current_size = intel_fake_agp_sizes + i;
  717. return aper_size;
  718. }
  719. }
  720. return 0;
  721. }
  722. static void intel_i830_fini_flush(void)
  723. {
  724. kunmap(intel_private.i8xx_page);
  725. intel_private.i8xx_flush_page = NULL;
  726. unmap_page_from_agp(intel_private.i8xx_page);
  727. __free_page(intel_private.i8xx_page);
  728. intel_private.i8xx_page = NULL;
  729. }
  730. static void intel_i830_setup_flush(void)
  731. {
  732. /* return if we've already set the flush mechanism up */
  733. if (intel_private.i8xx_page)
  734. return;
  735. intel_private.i8xx_page = alloc_page(GFP_KERNEL | __GFP_ZERO | GFP_DMA32);
  736. if (!intel_private.i8xx_page)
  737. return;
  738. intel_private.i8xx_flush_page = kmap(intel_private.i8xx_page);
  739. if (!intel_private.i8xx_flush_page)
  740. intel_i830_fini_flush();
  741. }
  742. /* The chipset_flush interface needs to get data that has already been
  743. * flushed out of the CPU all the way out to main memory, because the GPU
  744. * doesn't snoop those buffers.
  745. *
  746. * The 8xx series doesn't have the same lovely interface for flushing the
  747. * chipset write buffers that the later chips do. According to the 865
  748. * specs, it's 64 octwords, or 1KB. So, to get those previous things in
  749. * that buffer out, we just fill 1KB and clflush it out, on the assumption
  750. * that it'll push whatever was in there out. It appears to work.
  751. */
  752. static void intel_i830_chipset_flush(struct agp_bridge_data *bridge)
  753. {
  754. unsigned int *pg = intel_private.i8xx_flush_page;
  755. memset(pg, 0, 1024);
  756. if (cpu_has_clflush)
  757. clflush_cache_range(pg, 1024);
  758. else if (wbinvd_on_all_cpus() != 0)
  759. printk(KERN_ERR "Timed out waiting for cache flush.\n");
  760. }
  761. /* The intel i830 automatically initializes the agp aperture during POST.
  762. * Use the memory already set aside for in the GTT.
  763. */
  764. static int intel_i830_create_gatt_table(struct agp_bridge_data *bridge)
  765. {
  766. int page_order, ret;
  767. struct aper_size_info_fixed *size;
  768. int num_entries;
  769. int gtt_map_size;
  770. u32 temp;
  771. size = agp_bridge->current_size;
  772. page_order = size->page_order;
  773. num_entries = size->num_entries;
  774. agp_bridge->gatt_table_real = NULL;
  775. pci_read_config_dword(intel_private.pcidev, I810_MMADDR, &temp);
  776. temp &= 0xfff80000;
  777. intel_private.registers = ioremap(temp, KB(64));
  778. if (!intel_private.registers)
  779. return -ENOMEM;
  780. intel_private.base.gtt_total_entries = intel_gtt_total_entries();
  781. gtt_map_size = intel_private.base.gtt_total_entries * 4;
  782. intel_private.gtt = ioremap(temp + I810_PTE_BASE, gtt_map_size);
  783. if (!intel_private.gtt) {
  784. iounmap(intel_private.registers);
  785. return -ENOMEM;
  786. }
  787. temp = readl(intel_private.registers+I810_PGETBL_CTL) & 0xfffff000;
  788. global_cache_flush(); /* FIXME: ?? */
  789. ret = intel_gtt_init();
  790. if (ret != 0)
  791. return ret;
  792. agp_bridge->gatt_table = NULL;
  793. agp_bridge->gatt_bus_addr = temp;
  794. return 0;
  795. }
  796. /* Return the gatt table to a sane state. Use the top of stolen
  797. * memory for the GTT.
  798. */
  799. static int intel_fake_agp_free_gatt_table(struct agp_bridge_data *bridge)
  800. {
  801. return 0;
  802. }
  803. static int intel_i830_configure(void)
  804. {
  805. struct aper_size_info_fixed *current_size;
  806. u32 temp;
  807. u16 gmch_ctrl;
  808. int i;
  809. current_size = A_SIZE_FIX(agp_bridge->current_size);
  810. pci_read_config_dword(intel_private.pcidev, I810_GMADDR, &temp);
  811. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  812. pci_read_config_word(intel_private.bridge_dev, I830_GMCH_CTRL, &gmch_ctrl);
  813. gmch_ctrl |= I830_GMCH_ENABLED;
  814. pci_write_config_word(intel_private.bridge_dev, I830_GMCH_CTRL, gmch_ctrl);
  815. writel(agp_bridge->gatt_bus_addr|I810_PGETBL_ENABLED, intel_private.registers+I810_PGETBL_CTL);
  816. readl(intel_private.registers+I810_PGETBL_CTL); /* PCI Posting. */
  817. if (agp_bridge->driver->needs_scratch_page) {
  818. for (i = intel_private.base.gtt_stolen_entries; i < current_size->num_entries; i++) {
  819. writel(agp_bridge->scratch_page, intel_private.gtt+i);
  820. }
  821. readl(intel_private.gtt+i-1); /* PCI Posting. */
  822. }
  823. global_cache_flush();
  824. intel_i830_setup_flush();
  825. return 0;
  826. }
  827. static int intel_i830_insert_entries(struct agp_memory *mem, off_t pg_start,
  828. int type)
  829. {
  830. int i, j, num_entries;
  831. void *temp;
  832. int ret = -EINVAL;
  833. int mask_type;
  834. if (mem->page_count == 0)
  835. goto out;
  836. temp = agp_bridge->current_size;
  837. num_entries = A_SIZE_FIX(temp)->num_entries;
  838. if (pg_start < intel_private.base.gtt_stolen_entries) {
  839. dev_printk(KERN_DEBUG, &intel_private.pcidev->dev,
  840. "pg_start == 0x%.8lx, gtt_stolen_entries == 0x%.8x\n",
  841. pg_start, intel_private.base.gtt_stolen_entries);
  842. dev_info(&intel_private.pcidev->dev,
  843. "trying to insert into local/stolen memory\n");
  844. goto out_err;
  845. }
  846. if ((pg_start + mem->page_count) > num_entries)
  847. goto out_err;
  848. /* The i830 can't check the GTT for entries since its read only,
  849. * depend on the caller to make the correct offset decisions.
  850. */
  851. if (type != mem->type)
  852. goto out_err;
  853. mask_type = agp_bridge->driver->agp_type_to_mask_type(agp_bridge, type);
  854. if (mask_type != 0 && mask_type != AGP_PHYS_MEMORY &&
  855. mask_type != INTEL_AGP_CACHED_MEMORY)
  856. goto out_err;
  857. if (!mem->is_flushed)
  858. global_cache_flush();
  859. for (i = 0, j = pg_start; i < mem->page_count; i++, j++) {
  860. writel(agp_bridge->driver->mask_memory(agp_bridge,
  861. page_to_phys(mem->pages[i]), mask_type),
  862. intel_private.gtt+j);
  863. }
  864. readl(intel_private.gtt+j-1);
  865. out:
  866. ret = 0;
  867. out_err:
  868. mem->is_flushed = true;
  869. return ret;
  870. }
  871. static int intel_i830_remove_entries(struct agp_memory *mem, off_t pg_start,
  872. int type)
  873. {
  874. int i;
  875. if (mem->page_count == 0)
  876. return 0;
  877. if (pg_start < intel_private.base.gtt_stolen_entries) {
  878. dev_info(&intel_private.pcidev->dev,
  879. "trying to disable local/stolen memory\n");
  880. return -EINVAL;
  881. }
  882. for (i = pg_start; i < (mem->page_count + pg_start); i++) {
  883. writel(agp_bridge->scratch_page, intel_private.gtt+i);
  884. }
  885. readl(intel_private.gtt+i-1);
  886. return 0;
  887. }
  888. static struct agp_memory *intel_fake_agp_alloc_by_type(size_t pg_count,
  889. int type)
  890. {
  891. if (type == AGP_PHYS_MEMORY)
  892. return alloc_agpphysmem_i8xx(pg_count, type);
  893. /* always return NULL for other allocation types for now */
  894. return NULL;
  895. }
  896. static int intel_alloc_chipset_flush_resource(void)
  897. {
  898. int ret;
  899. ret = pci_bus_alloc_resource(intel_private.bridge_dev->bus, &intel_private.ifp_resource, PAGE_SIZE,
  900. PAGE_SIZE, PCIBIOS_MIN_MEM, 0,
  901. pcibios_align_resource, intel_private.bridge_dev);
  902. return ret;
  903. }
  904. static void intel_i915_setup_chipset_flush(void)
  905. {
  906. int ret;
  907. u32 temp;
  908. pci_read_config_dword(intel_private.bridge_dev, I915_IFPADDR, &temp);
  909. if (!(temp & 0x1)) {
  910. intel_alloc_chipset_flush_resource();
  911. intel_private.resource_valid = 1;
  912. pci_write_config_dword(intel_private.bridge_dev, I915_IFPADDR, (intel_private.ifp_resource.start & 0xffffffff) | 0x1);
  913. } else {
  914. temp &= ~1;
  915. intel_private.resource_valid = 1;
  916. intel_private.ifp_resource.start = temp;
  917. intel_private.ifp_resource.end = temp + PAGE_SIZE;
  918. ret = request_resource(&iomem_resource, &intel_private.ifp_resource);
  919. /* some BIOSes reserve this area in a pnp some don't */
  920. if (ret)
  921. intel_private.resource_valid = 0;
  922. }
  923. }
  924. static void intel_i965_g33_setup_chipset_flush(void)
  925. {
  926. u32 temp_hi, temp_lo;
  927. int ret;
  928. pci_read_config_dword(intel_private.bridge_dev, I965_IFPADDR + 4, &temp_hi);
  929. pci_read_config_dword(intel_private.bridge_dev, I965_IFPADDR, &temp_lo);
  930. if (!(temp_lo & 0x1)) {
  931. intel_alloc_chipset_flush_resource();
  932. intel_private.resource_valid = 1;
  933. pci_write_config_dword(intel_private.bridge_dev, I965_IFPADDR + 4,
  934. upper_32_bits(intel_private.ifp_resource.start));
  935. pci_write_config_dword(intel_private.bridge_dev, I965_IFPADDR, (intel_private.ifp_resource.start & 0xffffffff) | 0x1);
  936. } else {
  937. u64 l64;
  938. temp_lo &= ~0x1;
  939. l64 = ((u64)temp_hi << 32) | temp_lo;
  940. intel_private.resource_valid = 1;
  941. intel_private.ifp_resource.start = l64;
  942. intel_private.ifp_resource.end = l64 + PAGE_SIZE;
  943. ret = request_resource(&iomem_resource, &intel_private.ifp_resource);
  944. /* some BIOSes reserve this area in a pnp some don't */
  945. if (ret)
  946. intel_private.resource_valid = 0;
  947. }
  948. }
  949. static void intel_i9xx_setup_flush(void)
  950. {
  951. /* return if already configured */
  952. if (intel_private.ifp_resource.start)
  953. return;
  954. if (INTEL_GTT_GEN == 6)
  955. return;
  956. /* setup a resource for this object */
  957. intel_private.ifp_resource.name = "Intel Flush Page";
  958. intel_private.ifp_resource.flags = IORESOURCE_MEM;
  959. /* Setup chipset flush for 915 */
  960. if (IS_G33 || INTEL_GTT_GEN >= 4) {
  961. intel_i965_g33_setup_chipset_flush();
  962. } else {
  963. intel_i915_setup_chipset_flush();
  964. }
  965. if (intel_private.ifp_resource.start)
  966. intel_private.i9xx_flush_page = ioremap_nocache(intel_private.ifp_resource.start, PAGE_SIZE);
  967. if (!intel_private.i9xx_flush_page)
  968. dev_err(&intel_private.pcidev->dev,
  969. "can't ioremap flush page - no chipset flushing\n");
  970. }
  971. static int intel_i9xx_configure(void)
  972. {
  973. struct aper_size_info_fixed *current_size;
  974. u32 temp;
  975. u16 gmch_ctrl;
  976. int i;
  977. current_size = A_SIZE_FIX(agp_bridge->current_size);
  978. pci_read_config_dword(intel_private.pcidev, I915_GMADDR, &temp);
  979. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  980. pci_read_config_word(intel_private.bridge_dev, I830_GMCH_CTRL, &gmch_ctrl);
  981. gmch_ctrl |= I830_GMCH_ENABLED;
  982. pci_write_config_word(intel_private.bridge_dev, I830_GMCH_CTRL, gmch_ctrl);
  983. writel(agp_bridge->gatt_bus_addr|I810_PGETBL_ENABLED, intel_private.registers+I810_PGETBL_CTL);
  984. readl(intel_private.registers+I810_PGETBL_CTL); /* PCI Posting. */
  985. if (agp_bridge->driver->needs_scratch_page) {
  986. for (i = intel_private.base.gtt_stolen_entries; i <
  987. intel_private.base.gtt_total_entries; i++) {
  988. writel(agp_bridge->scratch_page, intel_private.gtt+i);
  989. }
  990. readl(intel_private.gtt+i-1); /* PCI Posting. */
  991. }
  992. global_cache_flush();
  993. intel_i9xx_setup_flush();
  994. return 0;
  995. }
  996. static void intel_gtt_cleanup(void)
  997. {
  998. if (intel_private.i9xx_flush_page)
  999. iounmap(intel_private.i9xx_flush_page);
  1000. if (intel_private.resource_valid)
  1001. release_resource(&intel_private.ifp_resource);
  1002. intel_private.ifp_resource.start = 0;
  1003. intel_private.resource_valid = 0;
  1004. iounmap(intel_private.gtt);
  1005. iounmap(intel_private.registers);
  1006. }
  1007. static void intel_i915_chipset_flush(struct agp_bridge_data *bridge)
  1008. {
  1009. if (intel_private.i9xx_flush_page)
  1010. writel(1, intel_private.i9xx_flush_page);
  1011. }
  1012. static int intel_i915_insert_entries(struct agp_memory *mem, off_t pg_start,
  1013. int type)
  1014. {
  1015. int num_entries;
  1016. void *temp;
  1017. int ret = -EINVAL;
  1018. int mask_type;
  1019. if (mem->page_count == 0)
  1020. goto out;
  1021. temp = agp_bridge->current_size;
  1022. num_entries = A_SIZE_FIX(temp)->num_entries;
  1023. if (pg_start < intel_private.base.gtt_stolen_entries) {
  1024. dev_printk(KERN_DEBUG, &intel_private.pcidev->dev,
  1025. "pg_start == 0x%.8lx, gtt_stolen_entries == 0x%.8x\n",
  1026. pg_start, intel_private.base.gtt_stolen_entries);
  1027. dev_info(&intel_private.pcidev->dev,
  1028. "trying to insert into local/stolen memory\n");
  1029. goto out_err;
  1030. }
  1031. if ((pg_start + mem->page_count) > num_entries)
  1032. goto out_err;
  1033. /* The i915 can't check the GTT for entries since it's read only;
  1034. * depend on the caller to make the correct offset decisions.
  1035. */
  1036. if (type != mem->type)
  1037. goto out_err;
  1038. mask_type = agp_bridge->driver->agp_type_to_mask_type(agp_bridge, type);
  1039. if (INTEL_GTT_GEN != 6 && mask_type != 0 &&
  1040. mask_type != AGP_PHYS_MEMORY &&
  1041. mask_type != INTEL_AGP_CACHED_MEMORY)
  1042. goto out_err;
  1043. if (!mem->is_flushed)
  1044. global_cache_flush();
  1045. intel_agp_insert_sg_entries(mem, pg_start, mask_type);
  1046. out:
  1047. ret = 0;
  1048. out_err:
  1049. mem->is_flushed = true;
  1050. return ret;
  1051. }
  1052. static int intel_i915_remove_entries(struct agp_memory *mem, off_t pg_start,
  1053. int type)
  1054. {
  1055. int i;
  1056. if (mem->page_count == 0)
  1057. return 0;
  1058. if (pg_start < intel_private.base.gtt_stolen_entries) {
  1059. dev_info(&intel_private.pcidev->dev,
  1060. "trying to disable local/stolen memory\n");
  1061. return -EINVAL;
  1062. }
  1063. for (i = pg_start; i < (mem->page_count + pg_start); i++)
  1064. writel(agp_bridge->scratch_page, intel_private.gtt+i);
  1065. readl(intel_private.gtt+i-1);
  1066. return 0;
  1067. }
  1068. /* The intel i915 automatically initializes the agp aperture during POST.
  1069. * Use the memory already set aside for in the GTT.
  1070. */
  1071. static int intel_i915_create_gatt_table(struct agp_bridge_data *bridge)
  1072. {
  1073. int page_order, ret;
  1074. struct aper_size_info_fixed *size;
  1075. int num_entries;
  1076. u32 temp, temp2;
  1077. int gtt_map_size;
  1078. size = agp_bridge->current_size;
  1079. page_order = size->page_order;
  1080. num_entries = size->num_entries;
  1081. agp_bridge->gatt_table_real = NULL;
  1082. pci_read_config_dword(intel_private.pcidev, I915_MMADDR, &temp);
  1083. pci_read_config_dword(intel_private.pcidev, I915_PTEADDR, &temp2);
  1084. temp &= 0xfff80000;
  1085. intel_private.registers = ioremap(temp, 128 * 4096);
  1086. if (!intel_private.registers)
  1087. return -ENOMEM;
  1088. intel_private.base.gtt_total_entries = intel_gtt_total_entries();
  1089. gtt_map_size = intel_private.base.gtt_total_entries * 4;
  1090. intel_private.gtt = ioremap(temp2, gtt_map_size);
  1091. if (!intel_private.gtt) {
  1092. iounmap(intel_private.registers);
  1093. return -ENOMEM;
  1094. }
  1095. temp = readl(intel_private.registers+I810_PGETBL_CTL) & 0xfffff000;
  1096. global_cache_flush(); /* FIXME: ? */
  1097. ret = intel_gtt_init();
  1098. if (ret != 0) {
  1099. iounmap(intel_private.gtt);
  1100. return ret;
  1101. }
  1102. agp_bridge->gatt_table = NULL;
  1103. agp_bridge->gatt_bus_addr = temp;
  1104. return 0;
  1105. }
  1106. /*
  1107. * The i965 supports 36-bit physical addresses, but to keep
  1108. * the format of the GTT the same, the bits that don't fit
  1109. * in a 32-bit word are shifted down to bits 4..7.
  1110. *
  1111. * Gcc is smart enough to notice that "(addr >> 28) & 0xf0"
  1112. * is always zero on 32-bit architectures, so no need to make
  1113. * this conditional.
  1114. */
  1115. static unsigned long intel_i965_mask_memory(struct agp_bridge_data *bridge,
  1116. dma_addr_t addr, int type)
  1117. {
  1118. /* Shift high bits down */
  1119. addr |= (addr >> 28) & 0xf0;
  1120. /* Type checking must be done elsewhere */
  1121. return addr | bridge->driver->masks[type].mask;
  1122. }
  1123. static unsigned long intel_gen6_mask_memory(struct agp_bridge_data *bridge,
  1124. dma_addr_t addr, int type)
  1125. {
  1126. /* gen6 has bit11-4 for physical addr bit39-32 */
  1127. addr |= (addr >> 28) & 0xff0;
  1128. /* Type checking must be done elsewhere */
  1129. return addr | bridge->driver->masks[type].mask;
  1130. }
  1131. static void intel_i965_get_gtt_range(int *gtt_offset, int *gtt_size)
  1132. {
  1133. switch (INTEL_GTT_GEN) {
  1134. case 5:
  1135. case 6:
  1136. *gtt_offset = MB(2);
  1137. break;
  1138. case 4:
  1139. default:
  1140. *gtt_offset = KB(512);
  1141. break;
  1142. }
  1143. *gtt_size = intel_private.base.gtt_total_entries * 4;
  1144. }
  1145. /* The intel i965 automatically initializes the agp aperture during POST.
  1146. * Use the memory already set aside for in the GTT.
  1147. */
  1148. static int intel_i965_create_gatt_table(struct agp_bridge_data *bridge)
  1149. {
  1150. int page_order, ret;
  1151. struct aper_size_info_fixed *size;
  1152. int num_entries;
  1153. u32 temp;
  1154. int gtt_offset, gtt_size;
  1155. size = agp_bridge->current_size;
  1156. page_order = size->page_order;
  1157. num_entries = size->num_entries;
  1158. agp_bridge->gatt_table_real = NULL;
  1159. pci_read_config_dword(intel_private.pcidev, I915_MMADDR, &temp);
  1160. temp &= 0xfff00000;
  1161. intel_private.registers = ioremap(temp, 128 * 4096);
  1162. if (!intel_private.registers)
  1163. return -ENOMEM;
  1164. intel_private.base.gtt_total_entries = intel_gtt_total_entries();
  1165. intel_i965_get_gtt_range(&gtt_offset, &gtt_size);
  1166. intel_private.gtt = ioremap((temp + gtt_offset) , gtt_size);
  1167. if (!intel_private.gtt) {
  1168. iounmap(intel_private.gtt);
  1169. return -ENOMEM;
  1170. }
  1171. temp = readl(intel_private.registers+I810_PGETBL_CTL) & 0xfffff000;
  1172. global_cache_flush(); /* FIXME: ? */
  1173. ret = intel_gtt_init();
  1174. if (ret != 0) {
  1175. iounmap(intel_private.gtt);
  1176. return ret;
  1177. }
  1178. agp_bridge->gatt_table = NULL;
  1179. agp_bridge->gatt_bus_addr = temp;
  1180. return 0;
  1181. }
  1182. static const struct agp_bridge_driver intel_810_driver = {
  1183. .owner = THIS_MODULE,
  1184. .aperture_sizes = intel_i810_sizes,
  1185. .size_type = FIXED_APER_SIZE,
  1186. .num_aperture_sizes = 2,
  1187. .needs_scratch_page = true,
  1188. .configure = intel_i810_configure,
  1189. .fetch_size = intel_i810_fetch_size,
  1190. .cleanup = intel_i810_cleanup,
  1191. .mask_memory = intel_i810_mask_memory,
  1192. .masks = intel_i810_masks,
  1193. .agp_enable = intel_fake_agp_enable,
  1194. .cache_flush = global_cache_flush,
  1195. .create_gatt_table = agp_generic_create_gatt_table,
  1196. .free_gatt_table = agp_generic_free_gatt_table,
  1197. .insert_memory = intel_i810_insert_entries,
  1198. .remove_memory = intel_i810_remove_entries,
  1199. .alloc_by_type = intel_i810_alloc_by_type,
  1200. .free_by_type = intel_i810_free_by_type,
  1201. .agp_alloc_page = agp_generic_alloc_page,
  1202. .agp_alloc_pages = agp_generic_alloc_pages,
  1203. .agp_destroy_page = agp_generic_destroy_page,
  1204. .agp_destroy_pages = agp_generic_destroy_pages,
  1205. .agp_type_to_mask_type = agp_generic_type_to_mask_type,
  1206. };
  1207. static const struct agp_bridge_driver intel_830_driver = {
  1208. .owner = THIS_MODULE,
  1209. .aperture_sizes = intel_fake_agp_sizes,
  1210. .size_type = FIXED_APER_SIZE,
  1211. .num_aperture_sizes = 4,
  1212. .needs_scratch_page = true,
  1213. .configure = intel_i830_configure,
  1214. .fetch_size = intel_fake_agp_fetch_size,
  1215. .cleanup = intel_gtt_cleanup,
  1216. .mask_memory = intel_i810_mask_memory,
  1217. .masks = intel_i810_masks,
  1218. .agp_enable = intel_fake_agp_enable,
  1219. .cache_flush = global_cache_flush,
  1220. .create_gatt_table = intel_i830_create_gatt_table,
  1221. .free_gatt_table = intel_fake_agp_free_gatt_table,
  1222. .insert_memory = intel_i830_insert_entries,
  1223. .remove_memory = intel_i830_remove_entries,
  1224. .alloc_by_type = intel_fake_agp_alloc_by_type,
  1225. .free_by_type = intel_i810_free_by_type,
  1226. .agp_alloc_page = agp_generic_alloc_page,
  1227. .agp_alloc_pages = agp_generic_alloc_pages,
  1228. .agp_destroy_page = agp_generic_destroy_page,
  1229. .agp_destroy_pages = agp_generic_destroy_pages,
  1230. .agp_type_to_mask_type = intel_i830_type_to_mask_type,
  1231. .chipset_flush = intel_i830_chipset_flush,
  1232. };
  1233. static const struct agp_bridge_driver intel_915_driver = {
  1234. .owner = THIS_MODULE,
  1235. .aperture_sizes = intel_fake_agp_sizes,
  1236. .size_type = FIXED_APER_SIZE,
  1237. .num_aperture_sizes = 4,
  1238. .needs_scratch_page = true,
  1239. .configure = intel_i9xx_configure,
  1240. .fetch_size = intel_fake_agp_fetch_size,
  1241. .cleanup = intel_gtt_cleanup,
  1242. .mask_memory = intel_i810_mask_memory,
  1243. .masks = intel_i810_masks,
  1244. .agp_enable = intel_fake_agp_enable,
  1245. .cache_flush = global_cache_flush,
  1246. .create_gatt_table = intel_i915_create_gatt_table,
  1247. .free_gatt_table = intel_fake_agp_free_gatt_table,
  1248. .insert_memory = intel_i915_insert_entries,
  1249. .remove_memory = intel_i915_remove_entries,
  1250. .alloc_by_type = intel_fake_agp_alloc_by_type,
  1251. .free_by_type = intel_i810_free_by_type,
  1252. .agp_alloc_page = agp_generic_alloc_page,
  1253. .agp_alloc_pages = agp_generic_alloc_pages,
  1254. .agp_destroy_page = agp_generic_destroy_page,
  1255. .agp_destroy_pages = agp_generic_destroy_pages,
  1256. .agp_type_to_mask_type = intel_i830_type_to_mask_type,
  1257. .chipset_flush = intel_i915_chipset_flush,
  1258. #ifdef USE_PCI_DMA_API
  1259. .agp_map_page = intel_agp_map_page,
  1260. .agp_unmap_page = intel_agp_unmap_page,
  1261. .agp_map_memory = intel_agp_map_memory,
  1262. .agp_unmap_memory = intel_agp_unmap_memory,
  1263. #endif
  1264. };
  1265. static const struct agp_bridge_driver intel_i965_driver = {
  1266. .owner = THIS_MODULE,
  1267. .aperture_sizes = intel_fake_agp_sizes,
  1268. .size_type = FIXED_APER_SIZE,
  1269. .num_aperture_sizes = 4,
  1270. .needs_scratch_page = true,
  1271. .configure = intel_i9xx_configure,
  1272. .fetch_size = intel_fake_agp_fetch_size,
  1273. .cleanup = intel_gtt_cleanup,
  1274. .mask_memory = intel_i965_mask_memory,
  1275. .masks = intel_i810_masks,
  1276. .agp_enable = intel_fake_agp_enable,
  1277. .cache_flush = global_cache_flush,
  1278. .create_gatt_table = intel_i965_create_gatt_table,
  1279. .free_gatt_table = intel_fake_agp_free_gatt_table,
  1280. .insert_memory = intel_i915_insert_entries,
  1281. .remove_memory = intel_i915_remove_entries,
  1282. .alloc_by_type = intel_fake_agp_alloc_by_type,
  1283. .free_by_type = intel_i810_free_by_type,
  1284. .agp_alloc_page = agp_generic_alloc_page,
  1285. .agp_alloc_pages = agp_generic_alloc_pages,
  1286. .agp_destroy_page = agp_generic_destroy_page,
  1287. .agp_destroy_pages = agp_generic_destroy_pages,
  1288. .agp_type_to_mask_type = intel_i830_type_to_mask_type,
  1289. .chipset_flush = intel_i915_chipset_flush,
  1290. #ifdef USE_PCI_DMA_API
  1291. .agp_map_page = intel_agp_map_page,
  1292. .agp_unmap_page = intel_agp_unmap_page,
  1293. .agp_map_memory = intel_agp_map_memory,
  1294. .agp_unmap_memory = intel_agp_unmap_memory,
  1295. #endif
  1296. };
  1297. static const struct agp_bridge_driver intel_gen6_driver = {
  1298. .owner = THIS_MODULE,
  1299. .aperture_sizes = intel_fake_agp_sizes,
  1300. .size_type = FIXED_APER_SIZE,
  1301. .num_aperture_sizes = 4,
  1302. .needs_scratch_page = true,
  1303. .configure = intel_i9xx_configure,
  1304. .fetch_size = intel_fake_agp_fetch_size,
  1305. .cleanup = intel_gtt_cleanup,
  1306. .mask_memory = intel_gen6_mask_memory,
  1307. .masks = intel_gen6_masks,
  1308. .agp_enable = intel_fake_agp_enable,
  1309. .cache_flush = global_cache_flush,
  1310. .create_gatt_table = intel_i965_create_gatt_table,
  1311. .free_gatt_table = intel_fake_agp_free_gatt_table,
  1312. .insert_memory = intel_i915_insert_entries,
  1313. .remove_memory = intel_i915_remove_entries,
  1314. .alloc_by_type = intel_fake_agp_alloc_by_type,
  1315. .free_by_type = intel_i810_free_by_type,
  1316. .agp_alloc_page = agp_generic_alloc_page,
  1317. .agp_alloc_pages = agp_generic_alloc_pages,
  1318. .agp_destroy_page = agp_generic_destroy_page,
  1319. .agp_destroy_pages = agp_generic_destroy_pages,
  1320. .agp_type_to_mask_type = intel_gen6_type_to_mask_type,
  1321. .chipset_flush = intel_i915_chipset_flush,
  1322. #ifdef USE_PCI_DMA_API
  1323. .agp_map_page = intel_agp_map_page,
  1324. .agp_unmap_page = intel_agp_unmap_page,
  1325. .agp_map_memory = intel_agp_map_memory,
  1326. .agp_unmap_memory = intel_agp_unmap_memory,
  1327. #endif
  1328. };
  1329. static const struct agp_bridge_driver intel_g33_driver = {
  1330. .owner = THIS_MODULE,
  1331. .aperture_sizes = intel_fake_agp_sizes,
  1332. .size_type = FIXED_APER_SIZE,
  1333. .num_aperture_sizes = 4,
  1334. .needs_scratch_page = true,
  1335. .configure = intel_i9xx_configure,
  1336. .fetch_size = intel_fake_agp_fetch_size,
  1337. .cleanup = intel_gtt_cleanup,
  1338. .mask_memory = intel_i965_mask_memory,
  1339. .masks = intel_i810_masks,
  1340. .agp_enable = intel_fake_agp_enable,
  1341. .cache_flush = global_cache_flush,
  1342. .create_gatt_table = intel_i915_create_gatt_table,
  1343. .free_gatt_table = intel_fake_agp_free_gatt_table,
  1344. .insert_memory = intel_i915_insert_entries,
  1345. .remove_memory = intel_i915_remove_entries,
  1346. .alloc_by_type = intel_fake_agp_alloc_by_type,
  1347. .free_by_type = intel_i810_free_by_type,
  1348. .agp_alloc_page = agp_generic_alloc_page,
  1349. .agp_alloc_pages = agp_generic_alloc_pages,
  1350. .agp_destroy_page = agp_generic_destroy_page,
  1351. .agp_destroy_pages = agp_generic_destroy_pages,
  1352. .agp_type_to_mask_type = intel_i830_type_to_mask_type,
  1353. .chipset_flush = intel_i915_chipset_flush,
  1354. #ifdef USE_PCI_DMA_API
  1355. .agp_map_page = intel_agp_map_page,
  1356. .agp_unmap_page = intel_agp_unmap_page,
  1357. .agp_map_memory = intel_agp_map_memory,
  1358. .agp_unmap_memory = intel_agp_unmap_memory,
  1359. #endif
  1360. };
  1361. static const struct intel_gtt_driver i8xx_gtt_driver = {
  1362. .gen = 2,
  1363. };
  1364. static const struct intel_gtt_driver i915_gtt_driver = {
  1365. .gen = 3,
  1366. };
  1367. static const struct intel_gtt_driver g33_gtt_driver = {
  1368. .gen = 3,
  1369. .is_g33 = 1,
  1370. };
  1371. static const struct intel_gtt_driver pineview_gtt_driver = {
  1372. .gen = 3,
  1373. .is_pineview = 1, .is_g33 = 1,
  1374. };
  1375. static const struct intel_gtt_driver i965_gtt_driver = {
  1376. .gen = 4,
  1377. };
  1378. static const struct intel_gtt_driver g4x_gtt_driver = {
  1379. .gen = 5,
  1380. };
  1381. static const struct intel_gtt_driver ironlake_gtt_driver = {
  1382. .gen = 5,
  1383. .is_ironlake = 1,
  1384. };
  1385. static const struct intel_gtt_driver sandybridge_gtt_driver = {
  1386. .gen = 6,
  1387. };
  1388. /* Table to describe Intel GMCH and AGP/PCIE GART drivers. At least one of
  1389. * driver and gmch_driver must be non-null, and find_gmch will determine
  1390. * which one should be used if a gmch_chip_id is present.
  1391. */
  1392. static const struct intel_gtt_driver_description {
  1393. unsigned int gmch_chip_id;
  1394. char *name;
  1395. const struct agp_bridge_driver *gmch_driver;
  1396. const struct intel_gtt_driver *gtt_driver;
  1397. } intel_gtt_chipsets[] = {
  1398. { PCI_DEVICE_ID_INTEL_82810_IG1, "i810", &intel_810_driver , NULL},
  1399. { PCI_DEVICE_ID_INTEL_82810_IG3, "i810", &intel_810_driver , NULL},
  1400. { PCI_DEVICE_ID_INTEL_82810E_IG, "i810", &intel_810_driver , NULL},
  1401. { PCI_DEVICE_ID_INTEL_82815_CGC, "i815", &intel_810_driver , NULL},
  1402. { PCI_DEVICE_ID_INTEL_82830_CGC, "830M",
  1403. &intel_830_driver , &i8xx_gtt_driver},
  1404. { PCI_DEVICE_ID_INTEL_82845G_IG, "830M",
  1405. &intel_830_driver , &i8xx_gtt_driver},
  1406. { PCI_DEVICE_ID_INTEL_82854_IG, "854",
  1407. &intel_830_driver , &i8xx_gtt_driver},
  1408. { PCI_DEVICE_ID_INTEL_82855GM_IG, "855GM",
  1409. &intel_830_driver , &i8xx_gtt_driver},
  1410. { PCI_DEVICE_ID_INTEL_82865_IG, "865",
  1411. &intel_830_driver , &i8xx_gtt_driver},
  1412. { PCI_DEVICE_ID_INTEL_E7221_IG, "E7221 (i915)",
  1413. &intel_915_driver , &i915_gtt_driver },
  1414. { PCI_DEVICE_ID_INTEL_82915G_IG, "915G",
  1415. &intel_915_driver , &i915_gtt_driver },
  1416. { PCI_DEVICE_ID_INTEL_82915GM_IG, "915GM",
  1417. &intel_915_driver , &i915_gtt_driver },
  1418. { PCI_DEVICE_ID_INTEL_82945G_IG, "945G",
  1419. &intel_915_driver , &i915_gtt_driver },
  1420. { PCI_DEVICE_ID_INTEL_82945GM_IG, "945GM",
  1421. &intel_915_driver , &i915_gtt_driver },
  1422. { PCI_DEVICE_ID_INTEL_82945GME_IG, "945GME",
  1423. &intel_915_driver , &i915_gtt_driver },
  1424. { PCI_DEVICE_ID_INTEL_82946GZ_IG, "946GZ",
  1425. &intel_i965_driver , &i965_gtt_driver },
  1426. { PCI_DEVICE_ID_INTEL_82G35_IG, "G35",
  1427. &intel_i965_driver , &i965_gtt_driver },
  1428. { PCI_DEVICE_ID_INTEL_82965Q_IG, "965Q",
  1429. &intel_i965_driver , &i965_gtt_driver },
  1430. { PCI_DEVICE_ID_INTEL_82965G_IG, "965G",
  1431. &intel_i965_driver , &i965_gtt_driver },
  1432. { PCI_DEVICE_ID_INTEL_82965GM_IG, "965GM",
  1433. &intel_i965_driver , &i965_gtt_driver },
  1434. { PCI_DEVICE_ID_INTEL_82965GME_IG, "965GME/GLE",
  1435. &intel_i965_driver , &i965_gtt_driver },
  1436. { PCI_DEVICE_ID_INTEL_G33_IG, "G33",
  1437. &intel_g33_driver , &g33_gtt_driver },
  1438. { PCI_DEVICE_ID_INTEL_Q35_IG, "Q35",
  1439. &intel_g33_driver , &g33_gtt_driver },
  1440. { PCI_DEVICE_ID_INTEL_Q33_IG, "Q33",
  1441. &intel_g33_driver , &g33_gtt_driver },
  1442. { PCI_DEVICE_ID_INTEL_PINEVIEW_M_IG, "GMA3150",
  1443. &intel_g33_driver , &pineview_gtt_driver },
  1444. { PCI_DEVICE_ID_INTEL_PINEVIEW_IG, "GMA3150",
  1445. &intel_g33_driver , &pineview_gtt_driver },
  1446. { PCI_DEVICE_ID_INTEL_GM45_IG, "GM45",
  1447. &intel_i965_driver , &g4x_gtt_driver },
  1448. { PCI_DEVICE_ID_INTEL_EAGLELAKE_IG, "Eaglelake",
  1449. &intel_i965_driver , &g4x_gtt_driver },
  1450. { PCI_DEVICE_ID_INTEL_Q45_IG, "Q45/Q43",
  1451. &intel_i965_driver , &g4x_gtt_driver },
  1452. { PCI_DEVICE_ID_INTEL_G45_IG, "G45/G43",
  1453. &intel_i965_driver , &g4x_gtt_driver },
  1454. { PCI_DEVICE_ID_INTEL_B43_IG, "B43",
  1455. &intel_i965_driver , &g4x_gtt_driver },
  1456. { PCI_DEVICE_ID_INTEL_G41_IG, "G41",
  1457. &intel_i965_driver , &g4x_gtt_driver },
  1458. { PCI_DEVICE_ID_INTEL_IRONLAKE_D_IG,
  1459. "HD Graphics", &intel_i965_driver , &ironlake_gtt_driver },
  1460. { PCI_DEVICE_ID_INTEL_IRONLAKE_M_IG,
  1461. "HD Graphics", &intel_i965_driver , &ironlake_gtt_driver },
  1462. { PCI_DEVICE_ID_INTEL_SANDYBRIDGE_GT1_IG,
  1463. "Sandybridge", &intel_gen6_driver , &sandybridge_gtt_driver },
  1464. { PCI_DEVICE_ID_INTEL_SANDYBRIDGE_GT2_IG,
  1465. "Sandybridge", &intel_gen6_driver , &sandybridge_gtt_driver },
  1466. { PCI_DEVICE_ID_INTEL_SANDYBRIDGE_GT2_PLUS_IG,
  1467. "Sandybridge", &intel_gen6_driver , &sandybridge_gtt_driver },
  1468. { PCI_DEVICE_ID_INTEL_SANDYBRIDGE_M_GT1_IG,
  1469. "Sandybridge", &intel_gen6_driver , &sandybridge_gtt_driver },
  1470. { PCI_DEVICE_ID_INTEL_SANDYBRIDGE_M_GT2_IG,
  1471. "Sandybridge", &intel_gen6_driver , &sandybridge_gtt_driver },
  1472. { PCI_DEVICE_ID_INTEL_SANDYBRIDGE_M_GT2_PLUS_IG,
  1473. "Sandybridge", &intel_gen6_driver , &sandybridge_gtt_driver },
  1474. { PCI_DEVICE_ID_INTEL_SANDYBRIDGE_S_IG,
  1475. "Sandybridge", &intel_gen6_driver , &sandybridge_gtt_driver },
  1476. { 0, NULL, NULL }
  1477. };
  1478. static int find_gmch(u16 device)
  1479. {
  1480. struct pci_dev *gmch_device;
  1481. gmch_device = pci_get_device(PCI_VENDOR_ID_INTEL, device, NULL);
  1482. if (gmch_device && PCI_FUNC(gmch_device->devfn) != 0) {
  1483. gmch_device = pci_get_device(PCI_VENDOR_ID_INTEL,
  1484. device, gmch_device);
  1485. }
  1486. if (!gmch_device)
  1487. return 0;
  1488. intel_private.pcidev = gmch_device;
  1489. return 1;
  1490. }
  1491. int intel_gmch_probe(struct pci_dev *pdev,
  1492. struct agp_bridge_data *bridge)
  1493. {
  1494. int i, mask;
  1495. bridge->driver = NULL;
  1496. for (i = 0; intel_gtt_chipsets[i].name != NULL; i++) {
  1497. if (find_gmch(intel_gtt_chipsets[i].gmch_chip_id)) {
  1498. bridge->driver =
  1499. intel_gtt_chipsets[i].gmch_driver;
  1500. intel_private.driver =
  1501. intel_gtt_chipsets[i].gtt_driver;
  1502. break;
  1503. }
  1504. }
  1505. if (!bridge->driver)
  1506. return 0;
  1507. bridge->dev_private_data = &intel_private;
  1508. bridge->dev = pdev;
  1509. intel_private.bridge_dev = pci_dev_get(pdev);
  1510. dev_info(&pdev->dev, "Intel %s Chipset\n", intel_gtt_chipsets[i].name);
  1511. if (bridge->driver->mask_memory == intel_gen6_mask_memory)
  1512. mask = 40;
  1513. else if (bridge->driver->mask_memory == intel_i965_mask_memory)
  1514. mask = 36;
  1515. else
  1516. mask = 32;
  1517. if (pci_set_dma_mask(intel_private.pcidev, DMA_BIT_MASK(mask)))
  1518. dev_err(&intel_private.pcidev->dev,
  1519. "set gfx device dma mask %d-bit failed!\n", mask);
  1520. else
  1521. pci_set_consistent_dma_mask(intel_private.pcidev,
  1522. DMA_BIT_MASK(mask));
  1523. if (bridge->driver == &intel_810_driver)
  1524. return 1;
  1525. intel_private.base.gtt_mappable_entries = intel_gtt_mappable_entries();
  1526. return 1;
  1527. }
  1528. EXPORT_SYMBOL(intel_gmch_probe);
  1529. void intel_gmch_remove(struct pci_dev *pdev)
  1530. {
  1531. if (intel_private.pcidev)
  1532. pci_dev_put(intel_private.pcidev);
  1533. if (intel_private.bridge_dev)
  1534. pci_dev_put(intel_private.bridge_dev);
  1535. }
  1536. EXPORT_SYMBOL(intel_gmch_remove);
  1537. MODULE_AUTHOR("Dave Jones <davej@redhat.com>");
  1538. MODULE_LICENSE("GPL and additional rights");