tg3.c 364 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237423842394240424142424243424442454246424742484249425042514252425342544255425642574258425942604261426242634264426542664267426842694270427142724273427442754276427742784279428042814282428342844285428642874288428942904291429242934294429542964297429842994300430143024303430443054306430743084309431043114312431343144315431643174318431943204321432243234324432543264327432843294330433143324333433443354336433743384339434043414342434343444345434643474348434943504351435243534354435543564357435843594360436143624363436443654366436743684369437043714372437343744375437643774378437943804381438243834384438543864387438843894390439143924393439443954396439743984399440044014402440344044405440644074408440944104411441244134414441544164417441844194420442144224423442444254426442744284429443044314432443344344435443644374438443944404441444244434444444544464447444844494450445144524453445444554456445744584459446044614462446344644465446644674468446944704471447244734474447544764477447844794480448144824483448444854486448744884489449044914492449344944495449644974498449945004501450245034504450545064507450845094510451145124513451445154516451745184519452045214522452345244525452645274528452945304531453245334534453545364537453845394540454145424543454445454546454745484549455045514552455345544555455645574558455945604561456245634564456545664567456845694570457145724573457445754576457745784579458045814582458345844585458645874588458945904591459245934594459545964597459845994600460146024603460446054606460746084609461046114612461346144615461646174618461946204621462246234624462546264627462846294630463146324633463446354636463746384639464046414642464346444645464646474648464946504651465246534654465546564657465846594660466146624663466446654666466746684669467046714672467346744675467646774678467946804681468246834684468546864687468846894690469146924693469446954696469746984699470047014702470347044705470647074708470947104711471247134714471547164717471847194720472147224723472447254726472747284729473047314732473347344735473647374738473947404741474247434744474547464747474847494750475147524753475447554756475747584759476047614762476347644765476647674768476947704771477247734774477547764777477847794780478147824783478447854786478747884789479047914792479347944795479647974798479948004801480248034804480548064807480848094810481148124813481448154816481748184819482048214822482348244825482648274828482948304831483248334834483548364837483848394840484148424843484448454846484748484849485048514852485348544855485648574858485948604861486248634864486548664867486848694870487148724873487448754876487748784879488048814882488348844885488648874888488948904891489248934894489548964897489848994900490149024903490449054906490749084909491049114912491349144915491649174918491949204921492249234924492549264927492849294930493149324933493449354936493749384939494049414942494349444945494649474948494949504951495249534954495549564957495849594960496149624963496449654966496749684969497049714972497349744975497649774978497949804981498249834984498549864987498849894990499149924993499449954996499749984999500050015002500350045005500650075008500950105011501250135014501550165017501850195020502150225023502450255026502750285029503050315032503350345035503650375038503950405041504250435044504550465047504850495050505150525053505450555056505750585059506050615062506350645065506650675068506950705071507250735074507550765077507850795080508150825083508450855086508750885089509050915092509350945095509650975098509951005101510251035104510551065107510851095110511151125113511451155116511751185119512051215122512351245125512651275128512951305131513251335134513551365137513851395140514151425143514451455146514751485149515051515152515351545155515651575158515951605161516251635164516551665167516851695170517151725173517451755176517751785179518051815182518351845185518651875188518951905191519251935194519551965197519851995200520152025203520452055206520752085209521052115212521352145215521652175218521952205221522252235224522552265227522852295230523152325233523452355236523752385239524052415242524352445245524652475248524952505251525252535254525552565257525852595260526152625263526452655266526752685269527052715272527352745275527652775278527952805281528252835284528552865287528852895290529152925293529452955296529752985299530053015302530353045305530653075308530953105311531253135314531553165317531853195320532153225323532453255326532753285329533053315332533353345335533653375338533953405341534253435344534553465347534853495350535153525353535453555356535753585359536053615362536353645365536653675368536953705371537253735374537553765377537853795380538153825383538453855386538753885389539053915392539353945395539653975398539954005401540254035404540554065407540854095410541154125413541454155416541754185419542054215422542354245425542654275428542954305431543254335434543554365437543854395440544154425443544454455446544754485449545054515452545354545455545654575458545954605461546254635464546554665467546854695470547154725473547454755476547754785479548054815482548354845485548654875488548954905491549254935494549554965497549854995500550155025503550455055506550755085509551055115512551355145515551655175518551955205521552255235524552555265527552855295530553155325533553455355536553755385539554055415542554355445545554655475548554955505551555255535554555555565557555855595560556155625563556455655566556755685569557055715572557355745575557655775578557955805581558255835584558555865587558855895590559155925593559455955596559755985599560056015602560356045605560656075608560956105611561256135614561556165617561856195620562156225623562456255626562756285629563056315632563356345635563656375638563956405641564256435644564556465647564856495650565156525653565456555656565756585659566056615662566356645665566656675668566956705671567256735674567556765677567856795680568156825683568456855686568756885689569056915692569356945695569656975698569957005701570257035704570557065707570857095710571157125713571457155716571757185719572057215722572357245725572657275728572957305731573257335734573557365737573857395740574157425743574457455746574757485749575057515752575357545755575657575758575957605761576257635764576557665767576857695770577157725773577457755776577757785779578057815782578357845785578657875788578957905791579257935794579557965797579857995800580158025803580458055806580758085809581058115812581358145815581658175818581958205821582258235824582558265827582858295830583158325833583458355836583758385839584058415842584358445845584658475848584958505851585258535854585558565857585858595860586158625863586458655866586758685869587058715872587358745875587658775878587958805881588258835884588558865887588858895890589158925893589458955896589758985899590059015902590359045905590659075908590959105911591259135914591559165917591859195920592159225923592459255926592759285929593059315932593359345935593659375938593959405941594259435944594559465947594859495950595159525953595459555956595759585959596059615962596359645965596659675968596959705971597259735974597559765977597859795980598159825983598459855986598759885989599059915992599359945995599659975998599960006001600260036004600560066007600860096010601160126013601460156016601760186019602060216022602360246025602660276028602960306031603260336034603560366037603860396040604160426043604460456046604760486049605060516052605360546055605660576058605960606061606260636064606560666067606860696070607160726073607460756076607760786079608060816082608360846085608660876088608960906091609260936094609560966097609860996100610161026103610461056106610761086109611061116112611361146115611661176118611961206121612261236124612561266127612861296130613161326133613461356136613761386139614061416142614361446145614661476148614961506151615261536154615561566157615861596160616161626163616461656166616761686169617061716172617361746175617661776178617961806181618261836184618561866187618861896190619161926193619461956196619761986199620062016202620362046205620662076208620962106211621262136214621562166217621862196220622162226223622462256226622762286229623062316232623362346235623662376238623962406241624262436244624562466247624862496250625162526253625462556256625762586259626062616262626362646265626662676268626962706271627262736274627562766277627862796280628162826283628462856286628762886289629062916292629362946295629662976298629963006301630263036304630563066307630863096310631163126313631463156316631763186319632063216322632363246325632663276328632963306331633263336334633563366337633863396340634163426343634463456346634763486349635063516352635363546355635663576358635963606361636263636364636563666367636863696370637163726373637463756376637763786379638063816382638363846385638663876388638963906391639263936394639563966397639863996400640164026403640464056406640764086409641064116412641364146415641664176418641964206421642264236424642564266427642864296430643164326433643464356436643764386439644064416442644364446445644664476448644964506451645264536454645564566457645864596460646164626463646464656466646764686469647064716472647364746475647664776478647964806481648264836484648564866487648864896490649164926493649464956496649764986499650065016502650365046505650665076508650965106511651265136514651565166517651865196520652165226523652465256526652765286529653065316532653365346535653665376538653965406541654265436544654565466547654865496550655165526553655465556556655765586559656065616562656365646565656665676568656965706571657265736574657565766577657865796580658165826583658465856586658765886589659065916592659365946595659665976598659966006601660266036604660566066607660866096610661166126613661466156616661766186619662066216622662366246625662666276628662966306631663266336634663566366637663866396640664166426643664466456646664766486649665066516652665366546655665666576658665966606661666266636664666566666667666866696670667166726673667466756676667766786679668066816682668366846685668666876688668966906691669266936694669566966697669866996700670167026703670467056706670767086709671067116712671367146715671667176718671967206721672267236724672567266727672867296730673167326733673467356736673767386739674067416742674367446745674667476748674967506751675267536754675567566757675867596760676167626763676467656766676767686769677067716772677367746775677667776778677967806781678267836784678567866787678867896790679167926793679467956796679767986799680068016802680368046805680668076808680968106811681268136814681568166817681868196820682168226823682468256826682768286829683068316832683368346835683668376838683968406841684268436844684568466847684868496850685168526853685468556856685768586859686068616862686368646865686668676868686968706871687268736874687568766877687868796880688168826883688468856886688768886889689068916892689368946895689668976898689969006901690269036904690569066907690869096910691169126913691469156916691769186919692069216922692369246925692669276928692969306931693269336934693569366937693869396940694169426943694469456946694769486949695069516952695369546955695669576958695969606961696269636964696569666967696869696970697169726973697469756976697769786979698069816982698369846985698669876988698969906991699269936994699569966997699869997000700170027003700470057006700770087009701070117012701370147015701670177018701970207021702270237024702570267027702870297030703170327033703470357036703770387039704070417042704370447045704670477048704970507051705270537054705570567057705870597060706170627063706470657066706770687069707070717072707370747075707670777078707970807081708270837084708570867087708870897090709170927093709470957096709770987099710071017102710371047105710671077108710971107111711271137114711571167117711871197120712171227123712471257126712771287129713071317132713371347135713671377138713971407141714271437144714571467147714871497150715171527153715471557156715771587159716071617162716371647165716671677168716971707171717271737174717571767177717871797180718171827183718471857186718771887189719071917192719371947195719671977198719972007201720272037204720572067207720872097210721172127213721472157216721772187219722072217222722372247225722672277228722972307231723272337234723572367237723872397240724172427243724472457246724772487249725072517252725372547255725672577258725972607261726272637264726572667267726872697270727172727273727472757276727772787279728072817282728372847285728672877288728972907291729272937294729572967297729872997300730173027303730473057306730773087309731073117312731373147315731673177318731973207321732273237324732573267327732873297330733173327333733473357336733773387339734073417342734373447345734673477348734973507351735273537354735573567357735873597360736173627363736473657366736773687369737073717372737373747375737673777378737973807381738273837384738573867387738873897390739173927393739473957396739773987399740074017402740374047405740674077408740974107411741274137414741574167417741874197420742174227423742474257426742774287429743074317432743374347435743674377438743974407441744274437444744574467447744874497450745174527453745474557456745774587459746074617462746374647465746674677468746974707471747274737474747574767477747874797480748174827483748474857486748774887489749074917492749374947495749674977498749975007501750275037504750575067507750875097510751175127513751475157516751775187519752075217522752375247525752675277528752975307531753275337534753575367537753875397540754175427543754475457546754775487549755075517552755375547555755675577558755975607561756275637564756575667567756875697570757175727573757475757576757775787579758075817582758375847585758675877588758975907591759275937594759575967597759875997600760176027603760476057606760776087609761076117612761376147615761676177618761976207621762276237624762576267627762876297630763176327633763476357636763776387639764076417642764376447645764676477648764976507651765276537654765576567657765876597660766176627663766476657666766776687669767076717672767376747675767676777678767976807681768276837684768576867687768876897690769176927693769476957696769776987699770077017702770377047705770677077708770977107711771277137714771577167717771877197720772177227723772477257726772777287729773077317732773377347735773677377738773977407741774277437744774577467747774877497750775177527753775477557756775777587759776077617762776377647765776677677768776977707771777277737774777577767777777877797780778177827783778477857786778777887789779077917792779377947795779677977798779978007801780278037804780578067807780878097810781178127813781478157816781778187819782078217822782378247825782678277828782978307831783278337834783578367837783878397840784178427843784478457846784778487849785078517852785378547855785678577858785978607861786278637864786578667867786878697870787178727873787478757876787778787879788078817882788378847885788678877888788978907891789278937894789578967897789878997900790179027903790479057906790779087909791079117912791379147915791679177918791979207921792279237924792579267927792879297930793179327933793479357936793779387939794079417942794379447945794679477948794979507951795279537954795579567957795879597960796179627963796479657966796779687969797079717972797379747975797679777978797979807981798279837984798579867987798879897990799179927993799479957996799779987999800080018002800380048005800680078008800980108011801280138014801580168017801880198020802180228023802480258026802780288029803080318032803380348035803680378038803980408041804280438044804580468047804880498050805180528053805480558056805780588059806080618062806380648065806680678068806980708071807280738074807580768077807880798080808180828083808480858086808780888089809080918092809380948095809680978098809981008101810281038104810581068107810881098110811181128113811481158116811781188119812081218122812381248125812681278128812981308131813281338134813581368137813881398140814181428143814481458146814781488149815081518152815381548155815681578158815981608161816281638164816581668167816881698170817181728173817481758176817781788179818081818182818381848185818681878188818981908191819281938194819581968197819881998200820182028203820482058206820782088209821082118212821382148215821682178218821982208221822282238224822582268227822882298230823182328233823482358236823782388239824082418242824382448245824682478248824982508251825282538254825582568257825882598260826182628263826482658266826782688269827082718272827382748275827682778278827982808281828282838284828582868287828882898290829182928293829482958296829782988299830083018302830383048305830683078308830983108311831283138314831583168317831883198320832183228323832483258326832783288329833083318332833383348335833683378338833983408341834283438344834583468347834883498350835183528353835483558356835783588359836083618362836383648365836683678368836983708371837283738374837583768377837883798380838183828383838483858386838783888389839083918392839383948395839683978398839984008401840284038404840584068407840884098410841184128413841484158416841784188419842084218422842384248425842684278428842984308431843284338434843584368437843884398440844184428443844484458446844784488449845084518452845384548455845684578458845984608461846284638464846584668467846884698470847184728473847484758476847784788479848084818482848384848485848684878488848984908491849284938494849584968497849884998500850185028503850485058506850785088509851085118512851385148515851685178518851985208521852285238524852585268527852885298530853185328533853485358536853785388539854085418542854385448545854685478548854985508551855285538554855585568557855885598560856185628563856485658566856785688569857085718572857385748575857685778578857985808581858285838584858585868587858885898590859185928593859485958596859785988599860086018602860386048605860686078608860986108611861286138614861586168617861886198620862186228623862486258626862786288629863086318632863386348635863686378638863986408641864286438644864586468647864886498650865186528653865486558656865786588659866086618662866386648665866686678668866986708671867286738674867586768677867886798680868186828683868486858686868786888689869086918692869386948695869686978698869987008701870287038704870587068707870887098710871187128713871487158716871787188719872087218722872387248725872687278728872987308731873287338734873587368737873887398740874187428743874487458746874787488749875087518752875387548755875687578758875987608761876287638764876587668767876887698770877187728773877487758776877787788779878087818782878387848785878687878788878987908791879287938794879587968797879887998800880188028803880488058806880788088809881088118812881388148815881688178818881988208821882288238824882588268827882888298830883188328833883488358836883788388839884088418842884388448845884688478848884988508851885288538854885588568857885888598860886188628863886488658866886788688869887088718872887388748875887688778878887988808881888288838884888588868887888888898890889188928893889488958896889788988899890089018902890389048905890689078908890989108911891289138914891589168917891889198920892189228923892489258926892789288929893089318932893389348935893689378938893989408941894289438944894589468947894889498950895189528953895489558956895789588959896089618962896389648965896689678968896989708971897289738974897589768977897889798980898189828983898489858986898789888989899089918992899389948995899689978998899990009001900290039004900590069007900890099010901190129013901490159016901790189019902090219022902390249025902690279028902990309031903290339034903590369037903890399040904190429043904490459046904790489049905090519052905390549055905690579058905990609061906290639064906590669067906890699070907190729073907490759076907790789079908090819082908390849085908690879088908990909091909290939094909590969097909890999100910191029103910491059106910791089109911091119112911391149115911691179118911991209121912291239124912591269127912891299130913191329133913491359136913791389139914091419142914391449145914691479148914991509151915291539154915591569157915891599160916191629163916491659166916791689169917091719172917391749175917691779178917991809181918291839184918591869187918891899190919191929193919491959196919791989199920092019202920392049205920692079208920992109211921292139214921592169217921892199220922192229223922492259226922792289229923092319232923392349235923692379238923992409241924292439244924592469247924892499250925192529253925492559256925792589259926092619262926392649265926692679268926992709271927292739274927592769277927892799280928192829283928492859286928792889289929092919292929392949295929692979298929993009301930293039304930593069307930893099310931193129313931493159316931793189319932093219322932393249325932693279328932993309331933293339334933593369337933893399340934193429343934493459346934793489349935093519352935393549355935693579358935993609361936293639364936593669367936893699370937193729373937493759376937793789379938093819382938393849385938693879388938993909391939293939394939593969397939893999400940194029403940494059406940794089409941094119412941394149415941694179418941994209421942294239424942594269427942894299430943194329433943494359436943794389439944094419442944394449445944694479448944994509451945294539454945594569457945894599460946194629463946494659466946794689469947094719472947394749475947694779478947994809481948294839484948594869487948894899490949194929493949494959496949794989499950095019502950395049505950695079508950995109511951295139514951595169517951895199520952195229523952495259526952795289529953095319532953395349535953695379538953995409541954295439544954595469547954895499550955195529553955495559556955795589559956095619562956395649565956695679568956995709571957295739574957595769577957895799580958195829583958495859586958795889589959095919592959395949595959695979598959996009601960296039604960596069607960896099610961196129613961496159616961796189619962096219622962396249625962696279628962996309631963296339634963596369637963896399640964196429643964496459646964796489649965096519652965396549655965696579658965996609661966296639664966596669667966896699670967196729673967496759676967796789679968096819682968396849685968696879688968996909691969296939694969596969697969896999700970197029703970497059706970797089709971097119712971397149715971697179718971997209721972297239724972597269727972897299730973197329733973497359736973797389739974097419742974397449745974697479748974997509751975297539754975597569757975897599760976197629763976497659766976797689769977097719772977397749775977697779778977997809781978297839784978597869787978897899790979197929793979497959796979797989799980098019802980398049805980698079808980998109811981298139814981598169817981898199820982198229823982498259826982798289829983098319832983398349835983698379838983998409841984298439844984598469847984898499850985198529853985498559856985798589859986098619862986398649865986698679868986998709871987298739874987598769877987898799880988198829883988498859886988798889889989098919892989398949895989698979898989999009901990299039904990599069907990899099910991199129913991499159916991799189919992099219922992399249925992699279928992999309931993299339934993599369937993899399940994199429943994499459946994799489949995099519952995399549955995699579958995999609961996299639964996599669967996899699970997199729973997499759976997799789979998099819982998399849985998699879988998999909991999299939994999599969997999899991000010001100021000310004100051000610007100081000910010100111001210013100141001510016100171001810019100201002110022100231002410025100261002710028100291003010031100321003310034100351003610037100381003910040100411004210043100441004510046100471004810049100501005110052100531005410055100561005710058100591006010061100621006310064100651006610067100681006910070100711007210073100741007510076100771007810079100801008110082100831008410085100861008710088100891009010091100921009310094100951009610097100981009910100101011010210103101041010510106101071010810109101101011110112101131011410115101161011710118101191012010121101221012310124101251012610127101281012910130101311013210133101341013510136101371013810139101401014110142101431014410145101461014710148101491015010151101521015310154101551015610157101581015910160101611016210163101641016510166101671016810169101701017110172101731017410175101761017710178101791018010181101821018310184101851018610187101881018910190101911019210193101941019510196101971019810199102001020110202102031020410205102061020710208102091021010211102121021310214102151021610217102181021910220102211022210223102241022510226102271022810229102301023110232102331023410235102361023710238102391024010241102421024310244102451024610247102481024910250102511025210253102541025510256102571025810259102601026110262102631026410265102661026710268102691027010271102721027310274102751027610277102781027910280102811028210283102841028510286102871028810289102901029110292102931029410295102961029710298102991030010301103021030310304103051030610307103081030910310103111031210313103141031510316103171031810319103201032110322103231032410325103261032710328103291033010331103321033310334103351033610337103381033910340103411034210343103441034510346103471034810349103501035110352103531035410355103561035710358103591036010361103621036310364103651036610367103681036910370103711037210373103741037510376103771037810379103801038110382103831038410385103861038710388103891039010391103921039310394103951039610397103981039910400104011040210403104041040510406104071040810409104101041110412104131041410415104161041710418104191042010421104221042310424104251042610427104281042910430104311043210433104341043510436104371043810439104401044110442104431044410445104461044710448104491045010451104521045310454104551045610457104581045910460104611046210463104641046510466104671046810469104701047110472104731047410475104761047710478104791048010481104821048310484104851048610487104881048910490104911049210493104941049510496104971049810499105001050110502105031050410505105061050710508105091051010511105121051310514105151051610517105181051910520105211052210523105241052510526105271052810529105301053110532105331053410535105361053710538105391054010541105421054310544105451054610547105481054910550105511055210553105541055510556105571055810559105601056110562105631056410565105661056710568105691057010571105721057310574105751057610577105781057910580105811058210583105841058510586105871058810589105901059110592105931059410595105961059710598105991060010601106021060310604106051060610607106081060910610106111061210613106141061510616106171061810619106201062110622106231062410625106261062710628106291063010631106321063310634106351063610637106381063910640106411064210643106441064510646106471064810649106501065110652106531065410655106561065710658106591066010661106621066310664106651066610667106681066910670106711067210673106741067510676106771067810679106801068110682106831068410685106861068710688106891069010691106921069310694106951069610697106981069910700107011070210703107041070510706107071070810709107101071110712107131071410715107161071710718107191072010721107221072310724107251072610727107281072910730107311073210733107341073510736107371073810739107401074110742107431074410745107461074710748107491075010751107521075310754107551075610757107581075910760107611076210763107641076510766107671076810769107701077110772107731077410775107761077710778107791078010781107821078310784107851078610787107881078910790107911079210793107941079510796107971079810799108001080110802108031080410805108061080710808108091081010811108121081310814108151081610817108181081910820108211082210823108241082510826108271082810829108301083110832108331083410835108361083710838108391084010841108421084310844108451084610847108481084910850108511085210853108541085510856108571085810859108601086110862108631086410865108661086710868108691087010871108721087310874108751087610877108781087910880108811088210883108841088510886108871088810889108901089110892108931089410895108961089710898108991090010901109021090310904109051090610907109081090910910109111091210913109141091510916109171091810919109201092110922109231092410925109261092710928109291093010931109321093310934109351093610937109381093910940109411094210943109441094510946109471094810949109501095110952109531095410955109561095710958109591096010961109621096310964109651096610967109681096910970109711097210973109741097510976109771097810979109801098110982109831098410985109861098710988109891099010991109921099310994109951099610997109981099911000110011100211003110041100511006110071100811009110101101111012110131101411015110161101711018110191102011021110221102311024110251102611027110281102911030110311103211033110341103511036110371103811039110401104111042110431104411045110461104711048110491105011051110521105311054110551105611057110581105911060110611106211063110641106511066110671106811069110701107111072110731107411075110761107711078110791108011081110821108311084110851108611087110881108911090110911109211093110941109511096110971109811099111001110111102111031110411105111061110711108111091111011111111121111311114111151111611117111181111911120111211112211123111241112511126111271112811129111301113111132111331113411135111361113711138111391114011141111421114311144111451114611147111481114911150111511115211153111541115511156111571115811159111601116111162111631116411165111661116711168111691117011171111721117311174111751117611177111781117911180111811118211183111841118511186111871118811189111901119111192111931119411195111961119711198111991120011201112021120311204112051120611207112081120911210112111121211213112141121511216112171121811219112201122111222112231122411225112261122711228112291123011231112321123311234112351123611237112381123911240112411124211243112441124511246112471124811249112501125111252112531125411255112561125711258112591126011261112621126311264112651126611267112681126911270112711127211273112741127511276112771127811279112801128111282112831128411285112861128711288112891129011291112921129311294112951129611297112981129911300113011130211303113041130511306113071130811309113101131111312113131131411315113161131711318113191132011321113221132311324113251132611327113281132911330113311133211333113341133511336113371133811339113401134111342113431134411345113461134711348113491135011351113521135311354113551135611357113581135911360113611136211363113641136511366113671136811369113701137111372113731137411375113761137711378113791138011381113821138311384113851138611387113881138911390113911139211393113941139511396113971139811399114001140111402114031140411405114061140711408114091141011411114121141311414114151141611417114181141911420114211142211423114241142511426114271142811429114301143111432114331143411435114361143711438114391144011441114421144311444114451144611447114481144911450114511145211453114541145511456114571145811459114601146111462114631146411465114661146711468114691147011471114721147311474114751147611477114781147911480114811148211483114841148511486114871148811489114901149111492114931149411495114961149711498114991150011501115021150311504115051150611507115081150911510115111151211513115141151511516115171151811519115201152111522115231152411525115261152711528115291153011531115321153311534115351153611537115381153911540115411154211543115441154511546115471154811549115501155111552115531155411555115561155711558115591156011561115621156311564115651156611567115681156911570115711157211573115741157511576115771157811579115801158111582115831158411585115861158711588115891159011591115921159311594115951159611597115981159911600116011160211603116041160511606116071160811609116101161111612116131161411615116161161711618116191162011621116221162311624116251162611627116281162911630116311163211633116341163511636116371163811639116401164111642116431164411645116461164711648116491165011651116521165311654116551165611657116581165911660116611166211663116641166511666116671166811669116701167111672116731167411675116761167711678116791168011681116821168311684116851168611687116881168911690116911169211693116941169511696116971169811699117001170111702117031170411705117061170711708117091171011711117121171311714117151171611717117181171911720117211172211723117241172511726117271172811729117301173111732117331173411735117361173711738117391174011741117421174311744117451174611747117481174911750117511175211753117541175511756117571175811759117601176111762117631176411765117661176711768117691177011771117721177311774117751177611777117781177911780117811178211783117841178511786117871178811789117901179111792117931179411795117961179711798117991180011801118021180311804118051180611807118081180911810118111181211813118141181511816118171181811819118201182111822118231182411825118261182711828118291183011831118321183311834118351183611837118381183911840118411184211843118441184511846118471184811849118501185111852118531185411855118561185711858118591186011861118621186311864118651186611867118681186911870118711187211873118741187511876118771187811879118801188111882118831188411885118861188711888118891189011891118921189311894118951189611897118981189911900119011190211903119041190511906119071190811909119101191111912119131191411915119161191711918119191192011921119221192311924119251192611927119281192911930119311193211933119341193511936119371193811939119401194111942119431194411945119461194711948119491195011951119521195311954119551195611957119581195911960119611196211963119641196511966119671196811969119701197111972119731197411975119761197711978119791198011981119821198311984119851198611987119881198911990119911199211993119941199511996119971199811999120001200112002120031200412005120061200712008120091201012011120121201312014120151201612017120181201912020120211202212023120241202512026120271202812029120301203112032120331203412035120361203712038120391204012041120421204312044120451204612047120481204912050120511205212053120541205512056120571205812059120601206112062120631206412065120661206712068120691207012071120721207312074120751207612077120781207912080120811208212083120841208512086120871208812089120901209112092120931209412095120961209712098120991210012101121021210312104121051210612107121081210912110121111211212113121141211512116121171211812119121201212112122121231212412125121261212712128121291213012131121321213312134121351213612137121381213912140121411214212143121441214512146121471214812149121501215112152121531215412155121561215712158121591216012161121621216312164121651216612167121681216912170121711217212173121741217512176121771217812179121801218112182121831218412185121861218712188121891219012191121921219312194121951219612197121981219912200122011220212203122041220512206122071220812209122101221112212122131221412215122161221712218122191222012221122221222312224122251222612227122281222912230122311223212233122341223512236122371223812239122401224112242122431224412245122461224712248122491225012251122521225312254122551225612257122581225912260122611226212263122641226512266122671226812269122701227112272122731227412275122761227712278122791228012281122821228312284122851228612287122881228912290122911229212293122941229512296122971229812299123001230112302123031230412305123061230712308123091231012311123121231312314123151231612317123181231912320123211232212323123241232512326123271232812329123301233112332123331233412335123361233712338123391234012341123421234312344123451234612347123481234912350123511235212353123541235512356123571235812359123601236112362123631236412365123661236712368123691237012371123721237312374123751237612377123781237912380123811238212383123841238512386123871238812389123901239112392123931239412395123961239712398123991240012401124021240312404124051240612407124081240912410124111241212413124141241512416124171241812419124201242112422124231242412425124261242712428124291243012431124321243312434124351243612437124381243912440124411244212443124441244512446124471244812449124501245112452124531245412455124561245712458124591246012461124621246312464124651246612467124681246912470124711247212473124741247512476124771247812479124801248112482124831248412485124861248712488124891249012491124921249312494124951249612497124981249912500125011250212503125041250512506125071250812509125101251112512125131251412515125161251712518125191252012521125221252312524125251252612527125281252912530125311253212533125341253512536125371253812539125401254112542125431254412545125461254712548125491255012551125521255312554125551255612557125581255912560125611256212563125641256512566125671256812569125701257112572125731257412575125761257712578125791258012581125821258312584125851258612587125881258912590125911259212593125941259512596125971259812599126001260112602126031260412605126061260712608126091261012611126121261312614126151261612617126181261912620126211262212623126241262512626126271262812629126301263112632126331263412635126361263712638126391264012641126421264312644126451264612647126481264912650126511265212653126541265512656126571265812659126601266112662126631266412665126661266712668126691267012671126721267312674126751267612677126781267912680126811268212683126841268512686126871268812689126901269112692126931269412695126961269712698126991270012701127021270312704127051270612707127081270912710127111271212713127141271512716127171271812719127201272112722127231272412725127261272712728127291273012731127321273312734127351273612737127381273912740127411274212743127441274512746127471274812749127501275112752127531275412755127561275712758127591276012761127621276312764127651276612767127681276912770127711277212773127741277512776127771277812779127801278112782127831278412785127861278712788127891279012791127921279312794127951279612797127981279912800128011280212803128041280512806128071280812809128101281112812128131281412815128161281712818128191282012821128221282312824128251282612827128281282912830128311283212833128341283512836128371283812839128401284112842128431284412845128461284712848128491285012851128521285312854128551285612857128581285912860128611286212863128641286512866128671286812869128701287112872128731287412875128761287712878128791288012881128821288312884128851288612887128881288912890128911289212893128941289512896128971289812899129001290112902129031290412905129061290712908129091291012911129121291312914129151291612917129181291912920129211292212923129241292512926129271292812929129301293112932129331293412935129361293712938129391294012941129421294312944129451294612947129481294912950129511295212953129541295512956129571295812959129601296112962129631296412965129661296712968129691297012971129721297312974129751297612977129781297912980129811298212983129841298512986129871298812989129901299112992129931299412995129961299712998129991300013001130021300313004130051300613007130081300913010130111301213013130141301513016130171301813019130201302113022130231302413025130261302713028130291303013031130321303313034130351303613037130381303913040130411304213043130441304513046130471304813049130501305113052130531305413055130561305713058130591306013061130621306313064130651306613067130681306913070130711307213073130741307513076130771307813079130801308113082130831308413085130861308713088130891309013091130921309313094130951309613097130981309913100131011310213103131041310513106131071310813109131101311113112131131311413115131161311713118131191312013121131221312313124131251312613127131281312913130131311313213133131341313513136131371313813139131401314113142131431314413145131461314713148131491315013151131521315313154131551315613157131581315913160131611316213163131641316513166131671316813169131701317113172131731317413175131761317713178131791318013181131821318313184131851318613187131881318913190131911319213193131941319513196131971319813199132001320113202132031320413205132061320713208132091321013211132121321313214132151321613217132181321913220132211322213223132241322513226132271322813229132301323113232132331323413235132361323713238132391324013241132421324313244132451324613247132481324913250132511325213253132541325513256132571325813259132601326113262132631326413265132661326713268132691327013271132721327313274132751327613277132781327913280132811328213283132841328513286132871328813289132901329113292132931329413295132961329713298132991330013301133021330313304133051330613307133081330913310133111331213313133141331513316133171331813319133201332113322133231332413325133261332713328133291333013331133321333313334133351333613337133381333913340133411334213343133441334513346133471334813349133501335113352133531335413355133561335713358133591336013361133621336313364133651336613367133681336913370133711337213373133741337513376133771337813379133801338113382133831338413385133861338713388133891339013391133921339313394133951339613397133981339913400134011340213403134041340513406134071340813409134101341113412134131341413415134161341713418134191342013421134221342313424134251342613427134281342913430134311343213433134341343513436134371343813439134401344113442134431344413445134461344713448134491345013451134521345313454134551345613457134581345913460134611346213463134641346513466134671346813469134701347113472134731347413475134761347713478134791348013481134821348313484134851348613487134881348913490134911349213493134941349513496134971349813499135001350113502135031350413505135061350713508135091351013511135121351313514135151351613517135181351913520135211352213523135241352513526135271352813529135301353113532135331353413535135361353713538135391354013541135421354313544135451354613547135481354913550135511355213553135541355513556135571355813559135601356113562135631356413565135661356713568135691357013571135721357313574135751357613577135781357913580135811358213583135841358513586135871358813589135901359113592135931359413595135961359713598135991360013601136021360313604136051360613607136081360913610136111361213613136141361513616136171361813619136201362113622136231362413625136261362713628136291363013631136321363313634136351363613637136381363913640136411364213643136441364513646136471364813649136501365113652136531365413655136561365713658136591366013661136621366313664136651366613667136681366913670136711367213673136741367513676136771367813679136801368113682136831368413685136861368713688136891369013691136921369313694136951369613697136981369913700137011370213703137041370513706137071370813709
  1. /*
  2. * tg3.c: Broadcom Tigon3 ethernet driver.
  3. *
  4. * Copyright (C) 2001, 2002, 2003, 2004 David S. Miller (davem@redhat.com)
  5. * Copyright (C) 2001, 2002, 2003 Jeff Garzik (jgarzik@pobox.com)
  6. * Copyright (C) 2004 Sun Microsystems Inc.
  7. * Copyright (C) 2005-2009 Broadcom Corporation.
  8. *
  9. * Firmware is:
  10. * Derived from proprietary unpublished source code,
  11. * Copyright (C) 2000-2003 Broadcom Corporation.
  12. *
  13. * Permission is hereby granted for the distribution of this firmware
  14. * data in hexadecimal or equivalent format, provided this copyright
  15. * notice is accompanying it.
  16. */
  17. #include <linux/module.h>
  18. #include <linux/moduleparam.h>
  19. #include <linux/kernel.h>
  20. #include <linux/types.h>
  21. #include <linux/compiler.h>
  22. #include <linux/slab.h>
  23. #include <linux/delay.h>
  24. #include <linux/in.h>
  25. #include <linux/init.h>
  26. #include <linux/ioport.h>
  27. #include <linux/pci.h>
  28. #include <linux/netdevice.h>
  29. #include <linux/etherdevice.h>
  30. #include <linux/skbuff.h>
  31. #include <linux/ethtool.h>
  32. #include <linux/mii.h>
  33. #include <linux/phy.h>
  34. #include <linux/brcmphy.h>
  35. #include <linux/if_vlan.h>
  36. #include <linux/ip.h>
  37. #include <linux/tcp.h>
  38. #include <linux/workqueue.h>
  39. #include <linux/prefetch.h>
  40. #include <linux/dma-mapping.h>
  41. #include <linux/firmware.h>
  42. #include <net/checksum.h>
  43. #include <net/ip.h>
  44. #include <asm/system.h>
  45. #include <asm/io.h>
  46. #include <asm/byteorder.h>
  47. #include <asm/uaccess.h>
  48. #ifdef CONFIG_SPARC
  49. #include <asm/idprom.h>
  50. #include <asm/prom.h>
  51. #endif
  52. #define BAR_0 0
  53. #define BAR_2 2
  54. #if defined(CONFIG_VLAN_8021Q) || defined(CONFIG_VLAN_8021Q_MODULE)
  55. #define TG3_VLAN_TAG_USED 1
  56. #else
  57. #define TG3_VLAN_TAG_USED 0
  58. #endif
  59. #include "tg3.h"
  60. #define DRV_MODULE_NAME "tg3"
  61. #define PFX DRV_MODULE_NAME ": "
  62. #define DRV_MODULE_VERSION "3.100"
  63. #define DRV_MODULE_RELDATE "August 25, 2009"
  64. #define TG3_DEF_MAC_MODE 0
  65. #define TG3_DEF_RX_MODE 0
  66. #define TG3_DEF_TX_MODE 0
  67. #define TG3_DEF_MSG_ENABLE \
  68. (NETIF_MSG_DRV | \
  69. NETIF_MSG_PROBE | \
  70. NETIF_MSG_LINK | \
  71. NETIF_MSG_TIMER | \
  72. NETIF_MSG_IFDOWN | \
  73. NETIF_MSG_IFUP | \
  74. NETIF_MSG_RX_ERR | \
  75. NETIF_MSG_TX_ERR)
  76. /* length of time before we decide the hardware is borked,
  77. * and dev->tx_timeout() should be called to fix the problem
  78. */
  79. #define TG3_TX_TIMEOUT (5 * HZ)
  80. /* hardware minimum and maximum for a single frame's data payload */
  81. #define TG3_MIN_MTU 60
  82. #define TG3_MAX_MTU(tp) \
  83. ((tp->tg3_flags2 & TG3_FLG2_JUMBO_CAPABLE) ? 9000 : 1500)
  84. /* These numbers seem to be hard coded in the NIC firmware somehow.
  85. * You can't change the ring sizes, but you can change where you place
  86. * them in the NIC onboard memory.
  87. */
  88. #define TG3_RX_RING_SIZE 512
  89. #define TG3_DEF_RX_RING_PENDING 200
  90. #define TG3_RX_JUMBO_RING_SIZE 256
  91. #define TG3_DEF_RX_JUMBO_RING_PENDING 100
  92. /* Do not place this n-ring entries value into the tp struct itself,
  93. * we really want to expose these constants to GCC so that modulo et
  94. * al. operations are done with shifts and masks instead of with
  95. * hw multiply/modulo instructions. Another solution would be to
  96. * replace things like '% foo' with '& (foo - 1)'.
  97. */
  98. #define TG3_RX_RCB_RING_SIZE(tp) \
  99. ((tp->tg3_flags2 & TG3_FLG2_5705_PLUS) ? 512 : 1024)
  100. #define TG3_TX_RING_SIZE 512
  101. #define TG3_DEF_TX_RING_PENDING (TG3_TX_RING_SIZE - 1)
  102. #define TG3_RX_RING_BYTES (sizeof(struct tg3_rx_buffer_desc) * \
  103. TG3_RX_RING_SIZE)
  104. #define TG3_RX_JUMBO_RING_BYTES (sizeof(struct tg3_rx_buffer_desc) * \
  105. TG3_RX_JUMBO_RING_SIZE)
  106. #define TG3_RX_RCB_RING_BYTES(tp) (sizeof(struct tg3_rx_buffer_desc) * \
  107. TG3_RX_RCB_RING_SIZE(tp))
  108. #define TG3_TX_RING_BYTES (sizeof(struct tg3_tx_buffer_desc) * \
  109. TG3_TX_RING_SIZE)
  110. #define NEXT_TX(N) (((N) + 1) & (TG3_TX_RING_SIZE - 1))
  111. #define RX_PKT_BUF_SZ (1536 + tp->rx_offset + 64)
  112. #define RX_JUMBO_PKT_BUF_SZ (9046 + tp->rx_offset + 64)
  113. /* minimum number of free TX descriptors required to wake up TX process */
  114. #define TG3_TX_WAKEUP_THRESH(tp) ((tp)->tx_pending / 4)
  115. #define TG3_RAW_IP_ALIGN 2
  116. /* number of ETHTOOL_GSTATS u64's */
  117. #define TG3_NUM_STATS (sizeof(struct tg3_ethtool_stats)/sizeof(u64))
  118. #define TG3_NUM_TEST 6
  119. #define FIRMWARE_TG3 "tigon/tg3.bin"
  120. #define FIRMWARE_TG3TSO "tigon/tg3_tso.bin"
  121. #define FIRMWARE_TG3TSO5 "tigon/tg3_tso5.bin"
  122. static char version[] __devinitdata =
  123. DRV_MODULE_NAME ".c:v" DRV_MODULE_VERSION " (" DRV_MODULE_RELDATE ")\n";
  124. MODULE_AUTHOR("David S. Miller (davem@redhat.com) and Jeff Garzik (jgarzik@pobox.com)");
  125. MODULE_DESCRIPTION("Broadcom Tigon3 ethernet driver");
  126. MODULE_LICENSE("GPL");
  127. MODULE_VERSION(DRV_MODULE_VERSION);
  128. MODULE_FIRMWARE(FIRMWARE_TG3);
  129. MODULE_FIRMWARE(FIRMWARE_TG3TSO);
  130. MODULE_FIRMWARE(FIRMWARE_TG3TSO5);
  131. static int tg3_debug = -1; /* -1 == use TG3_DEF_MSG_ENABLE as value */
  132. module_param(tg3_debug, int, 0);
  133. MODULE_PARM_DESC(tg3_debug, "Tigon3 bitmapped debugging message enable value");
  134. static struct pci_device_id tg3_pci_tbl[] = {
  135. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5700)},
  136. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5701)},
  137. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702)},
  138. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703)},
  139. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704)},
  140. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702FE)},
  141. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705)},
  142. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705_2)},
  143. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705M)},
  144. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705M_2)},
  145. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702X)},
  146. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703X)},
  147. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704S)},
  148. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702A3)},
  149. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703A3)},
  150. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5782)},
  151. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5788)},
  152. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5789)},
  153. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5901)},
  154. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5901_2)},
  155. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704S_2)},
  156. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705F)},
  157. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5720)},
  158. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5721)},
  159. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5722)},
  160. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5750)},
  161. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751)},
  162. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5750M)},
  163. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751M)},
  164. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751F)},
  165. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5752)},
  166. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5752M)},
  167. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753)},
  168. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753M)},
  169. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753F)},
  170. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5754)},
  171. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5754M)},
  172. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5755)},
  173. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5755M)},
  174. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5756)},
  175. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5786)},
  176. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787)},
  177. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787M)},
  178. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787F)},
  179. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5714)},
  180. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5714S)},
  181. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5715)},
  182. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5715S)},
  183. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5780)},
  184. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5780S)},
  185. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5781)},
  186. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5906)},
  187. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5906M)},
  188. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5784)},
  189. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5764)},
  190. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5723)},
  191. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5761)},
  192. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5761E)},
  193. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5761S)},
  194. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5761SE)},
  195. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5785_G)},
  196. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5785_F)},
  197. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57780)},
  198. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57760)},
  199. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57790)},
  200. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57788)},
  201. {PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_9DXX)},
  202. {PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_9MXX)},
  203. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1000)},
  204. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1001)},
  205. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1003)},
  206. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC9100)},
  207. {PCI_DEVICE(PCI_VENDOR_ID_APPLE, PCI_DEVICE_ID_APPLE_TIGON3)},
  208. {}
  209. };
  210. MODULE_DEVICE_TABLE(pci, tg3_pci_tbl);
  211. static const struct {
  212. const char string[ETH_GSTRING_LEN];
  213. } ethtool_stats_keys[TG3_NUM_STATS] = {
  214. { "rx_octets" },
  215. { "rx_fragments" },
  216. { "rx_ucast_packets" },
  217. { "rx_mcast_packets" },
  218. { "rx_bcast_packets" },
  219. { "rx_fcs_errors" },
  220. { "rx_align_errors" },
  221. { "rx_xon_pause_rcvd" },
  222. { "rx_xoff_pause_rcvd" },
  223. { "rx_mac_ctrl_rcvd" },
  224. { "rx_xoff_entered" },
  225. { "rx_frame_too_long_errors" },
  226. { "rx_jabbers" },
  227. { "rx_undersize_packets" },
  228. { "rx_in_length_errors" },
  229. { "rx_out_length_errors" },
  230. { "rx_64_or_less_octet_packets" },
  231. { "rx_65_to_127_octet_packets" },
  232. { "rx_128_to_255_octet_packets" },
  233. { "rx_256_to_511_octet_packets" },
  234. { "rx_512_to_1023_octet_packets" },
  235. { "rx_1024_to_1522_octet_packets" },
  236. { "rx_1523_to_2047_octet_packets" },
  237. { "rx_2048_to_4095_octet_packets" },
  238. { "rx_4096_to_8191_octet_packets" },
  239. { "rx_8192_to_9022_octet_packets" },
  240. { "tx_octets" },
  241. { "tx_collisions" },
  242. { "tx_xon_sent" },
  243. { "tx_xoff_sent" },
  244. { "tx_flow_control" },
  245. { "tx_mac_errors" },
  246. { "tx_single_collisions" },
  247. { "tx_mult_collisions" },
  248. { "tx_deferred" },
  249. { "tx_excessive_collisions" },
  250. { "tx_late_collisions" },
  251. { "tx_collide_2times" },
  252. { "tx_collide_3times" },
  253. { "tx_collide_4times" },
  254. { "tx_collide_5times" },
  255. { "tx_collide_6times" },
  256. { "tx_collide_7times" },
  257. { "tx_collide_8times" },
  258. { "tx_collide_9times" },
  259. { "tx_collide_10times" },
  260. { "tx_collide_11times" },
  261. { "tx_collide_12times" },
  262. { "tx_collide_13times" },
  263. { "tx_collide_14times" },
  264. { "tx_collide_15times" },
  265. { "tx_ucast_packets" },
  266. { "tx_mcast_packets" },
  267. { "tx_bcast_packets" },
  268. { "tx_carrier_sense_errors" },
  269. { "tx_discards" },
  270. { "tx_errors" },
  271. { "dma_writeq_full" },
  272. { "dma_write_prioq_full" },
  273. { "rxbds_empty" },
  274. { "rx_discards" },
  275. { "rx_errors" },
  276. { "rx_threshold_hit" },
  277. { "dma_readq_full" },
  278. { "dma_read_prioq_full" },
  279. { "tx_comp_queue_full" },
  280. { "ring_set_send_prod_index" },
  281. { "ring_status_update" },
  282. { "nic_irqs" },
  283. { "nic_avoided_irqs" },
  284. { "nic_tx_threshold_hit" }
  285. };
  286. static const struct {
  287. const char string[ETH_GSTRING_LEN];
  288. } ethtool_test_keys[TG3_NUM_TEST] = {
  289. { "nvram test (online) " },
  290. { "link test (online) " },
  291. { "register test (offline)" },
  292. { "memory test (offline)" },
  293. { "loopback test (offline)" },
  294. { "interrupt test (offline)" },
  295. };
  296. static void tg3_write32(struct tg3 *tp, u32 off, u32 val)
  297. {
  298. writel(val, tp->regs + off);
  299. }
  300. static u32 tg3_read32(struct tg3 *tp, u32 off)
  301. {
  302. return (readl(tp->regs + off));
  303. }
  304. static void tg3_ape_write32(struct tg3 *tp, u32 off, u32 val)
  305. {
  306. writel(val, tp->aperegs + off);
  307. }
  308. static u32 tg3_ape_read32(struct tg3 *tp, u32 off)
  309. {
  310. return (readl(tp->aperegs + off));
  311. }
  312. static void tg3_write_indirect_reg32(struct tg3 *tp, u32 off, u32 val)
  313. {
  314. unsigned long flags;
  315. spin_lock_irqsave(&tp->indirect_lock, flags);
  316. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off);
  317. pci_write_config_dword(tp->pdev, TG3PCI_REG_DATA, val);
  318. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  319. }
  320. static void tg3_write_flush_reg32(struct tg3 *tp, u32 off, u32 val)
  321. {
  322. writel(val, tp->regs + off);
  323. readl(tp->regs + off);
  324. }
  325. static u32 tg3_read_indirect_reg32(struct tg3 *tp, u32 off)
  326. {
  327. unsigned long flags;
  328. u32 val;
  329. spin_lock_irqsave(&tp->indirect_lock, flags);
  330. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off);
  331. pci_read_config_dword(tp->pdev, TG3PCI_REG_DATA, &val);
  332. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  333. return val;
  334. }
  335. static void tg3_write_indirect_mbox(struct tg3 *tp, u32 off, u32 val)
  336. {
  337. unsigned long flags;
  338. if (off == (MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW)) {
  339. pci_write_config_dword(tp->pdev, TG3PCI_RCV_RET_RING_CON_IDX +
  340. TG3_64BIT_REG_LOW, val);
  341. return;
  342. }
  343. if (off == (MAILBOX_RCV_STD_PROD_IDX + TG3_64BIT_REG_LOW)) {
  344. pci_write_config_dword(tp->pdev, TG3PCI_STD_RING_PROD_IDX +
  345. TG3_64BIT_REG_LOW, val);
  346. return;
  347. }
  348. spin_lock_irqsave(&tp->indirect_lock, flags);
  349. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off + 0x5600);
  350. pci_write_config_dword(tp->pdev, TG3PCI_REG_DATA, val);
  351. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  352. /* In indirect mode when disabling interrupts, we also need
  353. * to clear the interrupt bit in the GRC local ctrl register.
  354. */
  355. if ((off == (MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW)) &&
  356. (val == 0x1)) {
  357. pci_write_config_dword(tp->pdev, TG3PCI_MISC_LOCAL_CTRL,
  358. tp->grc_local_ctrl|GRC_LCLCTRL_CLEARINT);
  359. }
  360. }
  361. static u32 tg3_read_indirect_mbox(struct tg3 *tp, u32 off)
  362. {
  363. unsigned long flags;
  364. u32 val;
  365. spin_lock_irqsave(&tp->indirect_lock, flags);
  366. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off + 0x5600);
  367. pci_read_config_dword(tp->pdev, TG3PCI_REG_DATA, &val);
  368. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  369. return val;
  370. }
  371. /* usec_wait specifies the wait time in usec when writing to certain registers
  372. * where it is unsafe to read back the register without some delay.
  373. * GRC_LOCAL_CTRL is one example if the GPIOs are toggled to switch power.
  374. * TG3PCI_CLOCK_CTRL is another example if the clock frequencies are changed.
  375. */
  376. static void _tw32_flush(struct tg3 *tp, u32 off, u32 val, u32 usec_wait)
  377. {
  378. if ((tp->tg3_flags & TG3_FLAG_PCIX_TARGET_HWBUG) ||
  379. (tp->tg3_flags2 & TG3_FLG2_ICH_WORKAROUND))
  380. /* Non-posted methods */
  381. tp->write32(tp, off, val);
  382. else {
  383. /* Posted method */
  384. tg3_write32(tp, off, val);
  385. if (usec_wait)
  386. udelay(usec_wait);
  387. tp->read32(tp, off);
  388. }
  389. /* Wait again after the read for the posted method to guarantee that
  390. * the wait time is met.
  391. */
  392. if (usec_wait)
  393. udelay(usec_wait);
  394. }
  395. static inline void tw32_mailbox_flush(struct tg3 *tp, u32 off, u32 val)
  396. {
  397. tp->write32_mbox(tp, off, val);
  398. if (!(tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER) &&
  399. !(tp->tg3_flags2 & TG3_FLG2_ICH_WORKAROUND))
  400. tp->read32_mbox(tp, off);
  401. }
  402. static void tg3_write32_tx_mbox(struct tg3 *tp, u32 off, u32 val)
  403. {
  404. void __iomem *mbox = tp->regs + off;
  405. writel(val, mbox);
  406. if (tp->tg3_flags & TG3_FLAG_TXD_MBOX_HWBUG)
  407. writel(val, mbox);
  408. if (tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER)
  409. readl(mbox);
  410. }
  411. static u32 tg3_read32_mbox_5906(struct tg3 *tp, u32 off)
  412. {
  413. return (readl(tp->regs + off + GRCMBOX_BASE));
  414. }
  415. static void tg3_write32_mbox_5906(struct tg3 *tp, u32 off, u32 val)
  416. {
  417. writel(val, tp->regs + off + GRCMBOX_BASE);
  418. }
  419. #define tw32_mailbox(reg, val) tp->write32_mbox(tp, reg, val)
  420. #define tw32_mailbox_f(reg, val) tw32_mailbox_flush(tp, (reg), (val))
  421. #define tw32_rx_mbox(reg, val) tp->write32_rx_mbox(tp, reg, val)
  422. #define tw32_tx_mbox(reg, val) tp->write32_tx_mbox(tp, reg, val)
  423. #define tr32_mailbox(reg) tp->read32_mbox(tp, reg)
  424. #define tw32(reg,val) tp->write32(tp, reg, val)
  425. #define tw32_f(reg,val) _tw32_flush(tp,(reg),(val), 0)
  426. #define tw32_wait_f(reg,val,us) _tw32_flush(tp,(reg),(val), (us))
  427. #define tr32(reg) tp->read32(tp, reg)
  428. static void tg3_write_mem(struct tg3 *tp, u32 off, u32 val)
  429. {
  430. unsigned long flags;
  431. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) &&
  432. (off >= NIC_SRAM_STATS_BLK) && (off < NIC_SRAM_TX_BUFFER_DESC))
  433. return;
  434. spin_lock_irqsave(&tp->indirect_lock, flags);
  435. if (tp->tg3_flags & TG3_FLAG_SRAM_USE_CONFIG) {
  436. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, off);
  437. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
  438. /* Always leave this as zero. */
  439. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
  440. } else {
  441. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, off);
  442. tw32_f(TG3PCI_MEM_WIN_DATA, val);
  443. /* Always leave this as zero. */
  444. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  445. }
  446. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  447. }
  448. static void tg3_read_mem(struct tg3 *tp, u32 off, u32 *val)
  449. {
  450. unsigned long flags;
  451. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) &&
  452. (off >= NIC_SRAM_STATS_BLK) && (off < NIC_SRAM_TX_BUFFER_DESC)) {
  453. *val = 0;
  454. return;
  455. }
  456. spin_lock_irqsave(&tp->indirect_lock, flags);
  457. if (tp->tg3_flags & TG3_FLAG_SRAM_USE_CONFIG) {
  458. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, off);
  459. pci_read_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
  460. /* Always leave this as zero. */
  461. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
  462. } else {
  463. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, off);
  464. *val = tr32(TG3PCI_MEM_WIN_DATA);
  465. /* Always leave this as zero. */
  466. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  467. }
  468. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  469. }
  470. static void tg3_ape_lock_init(struct tg3 *tp)
  471. {
  472. int i;
  473. /* Make sure the driver hasn't any stale locks. */
  474. for (i = 0; i < 8; i++)
  475. tg3_ape_write32(tp, TG3_APE_LOCK_GRANT + 4 * i,
  476. APE_LOCK_GRANT_DRIVER);
  477. }
  478. static int tg3_ape_lock(struct tg3 *tp, int locknum)
  479. {
  480. int i, off;
  481. int ret = 0;
  482. u32 status;
  483. if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE))
  484. return 0;
  485. switch (locknum) {
  486. case TG3_APE_LOCK_GRC:
  487. case TG3_APE_LOCK_MEM:
  488. break;
  489. default:
  490. return -EINVAL;
  491. }
  492. off = 4 * locknum;
  493. tg3_ape_write32(tp, TG3_APE_LOCK_REQ + off, APE_LOCK_REQ_DRIVER);
  494. /* Wait for up to 1 millisecond to acquire lock. */
  495. for (i = 0; i < 100; i++) {
  496. status = tg3_ape_read32(tp, TG3_APE_LOCK_GRANT + off);
  497. if (status == APE_LOCK_GRANT_DRIVER)
  498. break;
  499. udelay(10);
  500. }
  501. if (status != APE_LOCK_GRANT_DRIVER) {
  502. /* Revoke the lock request. */
  503. tg3_ape_write32(tp, TG3_APE_LOCK_GRANT + off,
  504. APE_LOCK_GRANT_DRIVER);
  505. ret = -EBUSY;
  506. }
  507. return ret;
  508. }
  509. static void tg3_ape_unlock(struct tg3 *tp, int locknum)
  510. {
  511. int off;
  512. if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE))
  513. return;
  514. switch (locknum) {
  515. case TG3_APE_LOCK_GRC:
  516. case TG3_APE_LOCK_MEM:
  517. break;
  518. default:
  519. return;
  520. }
  521. off = 4 * locknum;
  522. tg3_ape_write32(tp, TG3_APE_LOCK_GRANT + off, APE_LOCK_GRANT_DRIVER);
  523. }
  524. static void tg3_disable_ints(struct tg3 *tp)
  525. {
  526. tw32(TG3PCI_MISC_HOST_CTRL,
  527. (tp->misc_host_ctrl | MISC_HOST_CTRL_MASK_PCI_INT));
  528. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
  529. }
  530. static inline void tg3_cond_int(struct tg3 *tp)
  531. {
  532. if (!(tp->tg3_flags & TG3_FLAG_TAGGED_STATUS) &&
  533. (tp->hw_status->status & SD_STATUS_UPDATED))
  534. tw32(GRC_LOCAL_CTRL, tp->grc_local_ctrl | GRC_LCLCTRL_SETINT);
  535. else
  536. tw32(HOSTCC_MODE, tp->coalesce_mode |
  537. (HOSTCC_MODE_ENABLE | HOSTCC_MODE_NOW));
  538. }
  539. static void tg3_enable_ints(struct tg3 *tp)
  540. {
  541. tp->irq_sync = 0;
  542. wmb();
  543. tw32(TG3PCI_MISC_HOST_CTRL,
  544. (tp->misc_host_ctrl & ~MISC_HOST_CTRL_MASK_PCI_INT));
  545. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW,
  546. (tp->last_tag << 24));
  547. if (tp->tg3_flags2 & TG3_FLG2_1SHOT_MSI)
  548. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW,
  549. (tp->last_tag << 24));
  550. tg3_cond_int(tp);
  551. }
  552. static inline unsigned int tg3_has_work(struct tg3 *tp)
  553. {
  554. struct tg3_hw_status *sblk = tp->hw_status;
  555. unsigned int work_exists = 0;
  556. /* check for phy events */
  557. if (!(tp->tg3_flags &
  558. (TG3_FLAG_USE_LINKCHG_REG |
  559. TG3_FLAG_POLL_SERDES))) {
  560. if (sblk->status & SD_STATUS_LINK_CHG)
  561. work_exists = 1;
  562. }
  563. /* check for RX/TX work to do */
  564. if (sblk->idx[0].tx_consumer != tp->tx_cons ||
  565. sblk->idx[0].rx_producer != tp->rx_rcb_ptr)
  566. work_exists = 1;
  567. return work_exists;
  568. }
  569. /* tg3_restart_ints
  570. * similar to tg3_enable_ints, but it accurately determines whether there
  571. * is new work pending and can return without flushing the PIO write
  572. * which reenables interrupts
  573. */
  574. static void tg3_restart_ints(struct tg3 *tp)
  575. {
  576. tw32_mailbox(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW,
  577. tp->last_tag << 24);
  578. mmiowb();
  579. /* When doing tagged status, this work check is unnecessary.
  580. * The last_tag we write above tells the chip which piece of
  581. * work we've completed.
  582. */
  583. if (!(tp->tg3_flags & TG3_FLAG_TAGGED_STATUS) &&
  584. tg3_has_work(tp))
  585. tw32(HOSTCC_MODE, tp->coalesce_mode |
  586. (HOSTCC_MODE_ENABLE | HOSTCC_MODE_NOW));
  587. }
  588. static inline void tg3_netif_stop(struct tg3 *tp)
  589. {
  590. tp->dev->trans_start = jiffies; /* prevent tx timeout */
  591. napi_disable(&tp->napi);
  592. netif_tx_disable(tp->dev);
  593. }
  594. static inline void tg3_netif_start(struct tg3 *tp)
  595. {
  596. netif_wake_queue(tp->dev);
  597. /* NOTE: unconditional netif_wake_queue is only appropriate
  598. * so long as all callers are assured to have free tx slots
  599. * (such as after tg3_init_hw)
  600. */
  601. napi_enable(&tp->napi);
  602. tp->hw_status->status |= SD_STATUS_UPDATED;
  603. tg3_enable_ints(tp);
  604. }
  605. static void tg3_switch_clocks(struct tg3 *tp)
  606. {
  607. u32 clock_ctrl = tr32(TG3PCI_CLOCK_CTRL);
  608. u32 orig_clock_ctrl;
  609. if ((tp->tg3_flags & TG3_FLAG_CPMU_PRESENT) ||
  610. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
  611. return;
  612. orig_clock_ctrl = clock_ctrl;
  613. clock_ctrl &= (CLOCK_CTRL_FORCE_CLKRUN |
  614. CLOCK_CTRL_CLKRUN_OENABLE |
  615. 0x1f);
  616. tp->pci_clock_ctrl = clock_ctrl;
  617. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  618. if (orig_clock_ctrl & CLOCK_CTRL_625_CORE) {
  619. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  620. clock_ctrl | CLOCK_CTRL_625_CORE, 40);
  621. }
  622. } else if ((orig_clock_ctrl & CLOCK_CTRL_44MHZ_CORE) != 0) {
  623. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  624. clock_ctrl |
  625. (CLOCK_CTRL_44MHZ_CORE | CLOCK_CTRL_ALTCLK),
  626. 40);
  627. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  628. clock_ctrl | (CLOCK_CTRL_ALTCLK),
  629. 40);
  630. }
  631. tw32_wait_f(TG3PCI_CLOCK_CTRL, clock_ctrl, 40);
  632. }
  633. #define PHY_BUSY_LOOPS 5000
  634. static int tg3_readphy(struct tg3 *tp, int reg, u32 *val)
  635. {
  636. u32 frame_val;
  637. unsigned int loops;
  638. int ret;
  639. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  640. tw32_f(MAC_MI_MODE,
  641. (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
  642. udelay(80);
  643. }
  644. *val = 0x0;
  645. frame_val = ((PHY_ADDR << MI_COM_PHY_ADDR_SHIFT) &
  646. MI_COM_PHY_ADDR_MASK);
  647. frame_val |= ((reg << MI_COM_REG_ADDR_SHIFT) &
  648. MI_COM_REG_ADDR_MASK);
  649. frame_val |= (MI_COM_CMD_READ | MI_COM_START);
  650. tw32_f(MAC_MI_COM, frame_val);
  651. loops = PHY_BUSY_LOOPS;
  652. while (loops != 0) {
  653. udelay(10);
  654. frame_val = tr32(MAC_MI_COM);
  655. if ((frame_val & MI_COM_BUSY) == 0) {
  656. udelay(5);
  657. frame_val = tr32(MAC_MI_COM);
  658. break;
  659. }
  660. loops -= 1;
  661. }
  662. ret = -EBUSY;
  663. if (loops != 0) {
  664. *val = frame_val & MI_COM_DATA_MASK;
  665. ret = 0;
  666. }
  667. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  668. tw32_f(MAC_MI_MODE, tp->mi_mode);
  669. udelay(80);
  670. }
  671. return ret;
  672. }
  673. static int tg3_writephy(struct tg3 *tp, int reg, u32 val)
  674. {
  675. u32 frame_val;
  676. unsigned int loops;
  677. int ret;
  678. if ((tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET) &&
  679. (reg == MII_TG3_CTRL || reg == MII_TG3_AUX_CTRL))
  680. return 0;
  681. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  682. tw32_f(MAC_MI_MODE,
  683. (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
  684. udelay(80);
  685. }
  686. frame_val = ((PHY_ADDR << MI_COM_PHY_ADDR_SHIFT) &
  687. MI_COM_PHY_ADDR_MASK);
  688. frame_val |= ((reg << MI_COM_REG_ADDR_SHIFT) &
  689. MI_COM_REG_ADDR_MASK);
  690. frame_val |= (val & MI_COM_DATA_MASK);
  691. frame_val |= (MI_COM_CMD_WRITE | MI_COM_START);
  692. tw32_f(MAC_MI_COM, frame_val);
  693. loops = PHY_BUSY_LOOPS;
  694. while (loops != 0) {
  695. udelay(10);
  696. frame_val = tr32(MAC_MI_COM);
  697. if ((frame_val & MI_COM_BUSY) == 0) {
  698. udelay(5);
  699. frame_val = tr32(MAC_MI_COM);
  700. break;
  701. }
  702. loops -= 1;
  703. }
  704. ret = -EBUSY;
  705. if (loops != 0)
  706. ret = 0;
  707. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  708. tw32_f(MAC_MI_MODE, tp->mi_mode);
  709. udelay(80);
  710. }
  711. return ret;
  712. }
  713. static int tg3_bmcr_reset(struct tg3 *tp)
  714. {
  715. u32 phy_control;
  716. int limit, err;
  717. /* OK, reset it, and poll the BMCR_RESET bit until it
  718. * clears or we time out.
  719. */
  720. phy_control = BMCR_RESET;
  721. err = tg3_writephy(tp, MII_BMCR, phy_control);
  722. if (err != 0)
  723. return -EBUSY;
  724. limit = 5000;
  725. while (limit--) {
  726. err = tg3_readphy(tp, MII_BMCR, &phy_control);
  727. if (err != 0)
  728. return -EBUSY;
  729. if ((phy_control & BMCR_RESET) == 0) {
  730. udelay(40);
  731. break;
  732. }
  733. udelay(10);
  734. }
  735. if (limit < 0)
  736. return -EBUSY;
  737. return 0;
  738. }
  739. static int tg3_mdio_read(struct mii_bus *bp, int mii_id, int reg)
  740. {
  741. struct tg3 *tp = bp->priv;
  742. u32 val;
  743. if (tp->tg3_flags3 & TG3_FLG3_MDIOBUS_PAUSED)
  744. return -EAGAIN;
  745. if (tg3_readphy(tp, reg, &val))
  746. return -EIO;
  747. return val;
  748. }
  749. static int tg3_mdio_write(struct mii_bus *bp, int mii_id, int reg, u16 val)
  750. {
  751. struct tg3 *tp = bp->priv;
  752. if (tp->tg3_flags3 & TG3_FLG3_MDIOBUS_PAUSED)
  753. return -EAGAIN;
  754. if (tg3_writephy(tp, reg, val))
  755. return -EIO;
  756. return 0;
  757. }
  758. static int tg3_mdio_reset(struct mii_bus *bp)
  759. {
  760. return 0;
  761. }
  762. static void tg3_mdio_config_5785(struct tg3 *tp)
  763. {
  764. u32 val;
  765. struct phy_device *phydev;
  766. phydev = tp->mdio_bus->phy_map[PHY_ADDR];
  767. switch (phydev->drv->phy_id & phydev->drv->phy_id_mask) {
  768. case TG3_PHY_ID_BCM50610:
  769. val = MAC_PHYCFG2_50610_LED_MODES;
  770. break;
  771. case TG3_PHY_ID_BCMAC131:
  772. val = MAC_PHYCFG2_AC131_LED_MODES;
  773. break;
  774. case TG3_PHY_ID_RTL8211C:
  775. val = MAC_PHYCFG2_RTL8211C_LED_MODES;
  776. break;
  777. case TG3_PHY_ID_RTL8201E:
  778. val = MAC_PHYCFG2_RTL8201E_LED_MODES;
  779. break;
  780. default:
  781. return;
  782. }
  783. if (phydev->interface != PHY_INTERFACE_MODE_RGMII) {
  784. tw32(MAC_PHYCFG2, val);
  785. val = tr32(MAC_PHYCFG1);
  786. val &= ~(MAC_PHYCFG1_RGMII_INT |
  787. MAC_PHYCFG1_RXCLK_TO_MASK | MAC_PHYCFG1_TXCLK_TO_MASK);
  788. val |= MAC_PHYCFG1_RXCLK_TIMEOUT | MAC_PHYCFG1_TXCLK_TIMEOUT;
  789. tw32(MAC_PHYCFG1, val);
  790. return;
  791. }
  792. if (!(tp->tg3_flags3 & TG3_FLG3_RGMII_STD_IBND_DISABLE))
  793. val |= MAC_PHYCFG2_EMODE_MASK_MASK |
  794. MAC_PHYCFG2_FMODE_MASK_MASK |
  795. MAC_PHYCFG2_GMODE_MASK_MASK |
  796. MAC_PHYCFG2_ACT_MASK_MASK |
  797. MAC_PHYCFG2_QUAL_MASK_MASK |
  798. MAC_PHYCFG2_INBAND_ENABLE;
  799. tw32(MAC_PHYCFG2, val);
  800. val = tr32(MAC_PHYCFG1);
  801. val &= ~(MAC_PHYCFG1_RXCLK_TO_MASK | MAC_PHYCFG1_TXCLK_TO_MASK |
  802. MAC_PHYCFG1_RGMII_EXT_RX_DEC | MAC_PHYCFG1_RGMII_SND_STAT_EN);
  803. if (!(tp->tg3_flags3 & TG3_FLG3_RGMII_STD_IBND_DISABLE)) {
  804. if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_RX_EN)
  805. val |= MAC_PHYCFG1_RGMII_EXT_RX_DEC;
  806. if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_TX_EN)
  807. val |= MAC_PHYCFG1_RGMII_SND_STAT_EN;
  808. }
  809. val |= MAC_PHYCFG1_RXCLK_TIMEOUT | MAC_PHYCFG1_TXCLK_TIMEOUT |
  810. MAC_PHYCFG1_RGMII_INT | MAC_PHYCFG1_TXC_DRV;
  811. tw32(MAC_PHYCFG1, val);
  812. val = tr32(MAC_EXT_RGMII_MODE);
  813. val &= ~(MAC_RGMII_MODE_RX_INT_B |
  814. MAC_RGMII_MODE_RX_QUALITY |
  815. MAC_RGMII_MODE_RX_ACTIVITY |
  816. MAC_RGMII_MODE_RX_ENG_DET |
  817. MAC_RGMII_MODE_TX_ENABLE |
  818. MAC_RGMII_MODE_TX_LOWPWR |
  819. MAC_RGMII_MODE_TX_RESET);
  820. if (!(tp->tg3_flags3 & TG3_FLG3_RGMII_STD_IBND_DISABLE)) {
  821. if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_RX_EN)
  822. val |= MAC_RGMII_MODE_RX_INT_B |
  823. MAC_RGMII_MODE_RX_QUALITY |
  824. MAC_RGMII_MODE_RX_ACTIVITY |
  825. MAC_RGMII_MODE_RX_ENG_DET;
  826. if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_TX_EN)
  827. val |= MAC_RGMII_MODE_TX_ENABLE |
  828. MAC_RGMII_MODE_TX_LOWPWR |
  829. MAC_RGMII_MODE_TX_RESET;
  830. }
  831. tw32(MAC_EXT_RGMII_MODE, val);
  832. }
  833. static void tg3_mdio_start(struct tg3 *tp)
  834. {
  835. if (tp->tg3_flags3 & TG3_FLG3_MDIOBUS_INITED) {
  836. mutex_lock(&tp->mdio_bus->mdio_lock);
  837. tp->tg3_flags3 &= ~TG3_FLG3_MDIOBUS_PAUSED;
  838. mutex_unlock(&tp->mdio_bus->mdio_lock);
  839. }
  840. tp->mi_mode &= ~MAC_MI_MODE_AUTO_POLL;
  841. tw32_f(MAC_MI_MODE, tp->mi_mode);
  842. udelay(80);
  843. if ((tp->tg3_flags3 & TG3_FLG3_MDIOBUS_INITED) &&
  844. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  845. tg3_mdio_config_5785(tp);
  846. }
  847. static void tg3_mdio_stop(struct tg3 *tp)
  848. {
  849. if (tp->tg3_flags3 & TG3_FLG3_MDIOBUS_INITED) {
  850. mutex_lock(&tp->mdio_bus->mdio_lock);
  851. tp->tg3_flags3 |= TG3_FLG3_MDIOBUS_PAUSED;
  852. mutex_unlock(&tp->mdio_bus->mdio_lock);
  853. }
  854. }
  855. static int tg3_mdio_init(struct tg3 *tp)
  856. {
  857. int i;
  858. u32 reg;
  859. struct phy_device *phydev;
  860. tg3_mdio_start(tp);
  861. if (!(tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) ||
  862. (tp->tg3_flags3 & TG3_FLG3_MDIOBUS_INITED))
  863. return 0;
  864. tp->mdio_bus = mdiobus_alloc();
  865. if (tp->mdio_bus == NULL)
  866. return -ENOMEM;
  867. tp->mdio_bus->name = "tg3 mdio bus";
  868. snprintf(tp->mdio_bus->id, MII_BUS_ID_SIZE, "%x",
  869. (tp->pdev->bus->number << 8) | tp->pdev->devfn);
  870. tp->mdio_bus->priv = tp;
  871. tp->mdio_bus->parent = &tp->pdev->dev;
  872. tp->mdio_bus->read = &tg3_mdio_read;
  873. tp->mdio_bus->write = &tg3_mdio_write;
  874. tp->mdio_bus->reset = &tg3_mdio_reset;
  875. tp->mdio_bus->phy_mask = ~(1 << PHY_ADDR);
  876. tp->mdio_bus->irq = &tp->mdio_irq[0];
  877. for (i = 0; i < PHY_MAX_ADDR; i++)
  878. tp->mdio_bus->irq[i] = PHY_POLL;
  879. /* The bus registration will look for all the PHYs on the mdio bus.
  880. * Unfortunately, it does not ensure the PHY is powered up before
  881. * accessing the PHY ID registers. A chip reset is the
  882. * quickest way to bring the device back to an operational state..
  883. */
  884. if (tg3_readphy(tp, MII_BMCR, &reg) || (reg & BMCR_PDOWN))
  885. tg3_bmcr_reset(tp);
  886. i = mdiobus_register(tp->mdio_bus);
  887. if (i) {
  888. printk(KERN_WARNING "%s: mdiobus_reg failed (0x%x)\n",
  889. tp->dev->name, i);
  890. mdiobus_free(tp->mdio_bus);
  891. return i;
  892. }
  893. phydev = tp->mdio_bus->phy_map[PHY_ADDR];
  894. if (!phydev || !phydev->drv) {
  895. printk(KERN_WARNING "%s: No PHY devices\n", tp->dev->name);
  896. mdiobus_unregister(tp->mdio_bus);
  897. mdiobus_free(tp->mdio_bus);
  898. return -ENODEV;
  899. }
  900. switch (phydev->drv->phy_id & phydev->drv->phy_id_mask) {
  901. case TG3_PHY_ID_BCM57780:
  902. phydev->interface = PHY_INTERFACE_MODE_GMII;
  903. break;
  904. case TG3_PHY_ID_BCM50610:
  905. if (tp->tg3_flags3 & TG3_FLG3_RGMII_STD_IBND_DISABLE)
  906. phydev->dev_flags |= PHY_BRCM_STD_IBND_DISABLE;
  907. if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_RX_EN)
  908. phydev->dev_flags |= PHY_BRCM_EXT_IBND_RX_ENABLE;
  909. if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_TX_EN)
  910. phydev->dev_flags |= PHY_BRCM_EXT_IBND_TX_ENABLE;
  911. /* fallthru */
  912. case TG3_PHY_ID_RTL8211C:
  913. phydev->interface = PHY_INTERFACE_MODE_RGMII;
  914. break;
  915. case TG3_PHY_ID_RTL8201E:
  916. case TG3_PHY_ID_BCMAC131:
  917. phydev->interface = PHY_INTERFACE_MODE_MII;
  918. tp->tg3_flags3 |= TG3_FLG3_PHY_IS_FET;
  919. break;
  920. }
  921. tp->tg3_flags3 |= TG3_FLG3_MDIOBUS_INITED;
  922. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  923. tg3_mdio_config_5785(tp);
  924. return 0;
  925. }
  926. static void tg3_mdio_fini(struct tg3 *tp)
  927. {
  928. if (tp->tg3_flags3 & TG3_FLG3_MDIOBUS_INITED) {
  929. tp->tg3_flags3 &= ~TG3_FLG3_MDIOBUS_INITED;
  930. mdiobus_unregister(tp->mdio_bus);
  931. mdiobus_free(tp->mdio_bus);
  932. tp->tg3_flags3 &= ~TG3_FLG3_MDIOBUS_PAUSED;
  933. }
  934. }
  935. /* tp->lock is held. */
  936. static inline void tg3_generate_fw_event(struct tg3 *tp)
  937. {
  938. u32 val;
  939. val = tr32(GRC_RX_CPU_EVENT);
  940. val |= GRC_RX_CPU_DRIVER_EVENT;
  941. tw32_f(GRC_RX_CPU_EVENT, val);
  942. tp->last_event_jiffies = jiffies;
  943. }
  944. #define TG3_FW_EVENT_TIMEOUT_USEC 2500
  945. /* tp->lock is held. */
  946. static void tg3_wait_for_event_ack(struct tg3 *tp)
  947. {
  948. int i;
  949. unsigned int delay_cnt;
  950. long time_remain;
  951. /* If enough time has passed, no wait is necessary. */
  952. time_remain = (long)(tp->last_event_jiffies + 1 +
  953. usecs_to_jiffies(TG3_FW_EVENT_TIMEOUT_USEC)) -
  954. (long)jiffies;
  955. if (time_remain < 0)
  956. return;
  957. /* Check if we can shorten the wait time. */
  958. delay_cnt = jiffies_to_usecs(time_remain);
  959. if (delay_cnt > TG3_FW_EVENT_TIMEOUT_USEC)
  960. delay_cnt = TG3_FW_EVENT_TIMEOUT_USEC;
  961. delay_cnt = (delay_cnt >> 3) + 1;
  962. for (i = 0; i < delay_cnt; i++) {
  963. if (!(tr32(GRC_RX_CPU_EVENT) & GRC_RX_CPU_DRIVER_EVENT))
  964. break;
  965. udelay(8);
  966. }
  967. }
  968. /* tp->lock is held. */
  969. static void tg3_ump_link_report(struct tg3 *tp)
  970. {
  971. u32 reg;
  972. u32 val;
  973. if (!(tp->tg3_flags2 & TG3_FLG2_5780_CLASS) ||
  974. !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
  975. return;
  976. tg3_wait_for_event_ack(tp);
  977. tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX, FWCMD_NICDRV_LINK_UPDATE);
  978. tg3_write_mem(tp, NIC_SRAM_FW_CMD_LEN_MBOX, 14);
  979. val = 0;
  980. if (!tg3_readphy(tp, MII_BMCR, &reg))
  981. val = reg << 16;
  982. if (!tg3_readphy(tp, MII_BMSR, &reg))
  983. val |= (reg & 0xffff);
  984. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX, val);
  985. val = 0;
  986. if (!tg3_readphy(tp, MII_ADVERTISE, &reg))
  987. val = reg << 16;
  988. if (!tg3_readphy(tp, MII_LPA, &reg))
  989. val |= (reg & 0xffff);
  990. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 4, val);
  991. val = 0;
  992. if (!(tp->tg3_flags2 & TG3_FLG2_MII_SERDES)) {
  993. if (!tg3_readphy(tp, MII_CTRL1000, &reg))
  994. val = reg << 16;
  995. if (!tg3_readphy(tp, MII_STAT1000, &reg))
  996. val |= (reg & 0xffff);
  997. }
  998. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 8, val);
  999. if (!tg3_readphy(tp, MII_PHYADDR, &reg))
  1000. val = reg << 16;
  1001. else
  1002. val = 0;
  1003. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 12, val);
  1004. tg3_generate_fw_event(tp);
  1005. }
  1006. static void tg3_link_report(struct tg3 *tp)
  1007. {
  1008. if (!netif_carrier_ok(tp->dev)) {
  1009. if (netif_msg_link(tp))
  1010. printk(KERN_INFO PFX "%s: Link is down.\n",
  1011. tp->dev->name);
  1012. tg3_ump_link_report(tp);
  1013. } else if (netif_msg_link(tp)) {
  1014. printk(KERN_INFO PFX "%s: Link is up at %d Mbps, %s duplex.\n",
  1015. tp->dev->name,
  1016. (tp->link_config.active_speed == SPEED_1000 ?
  1017. 1000 :
  1018. (tp->link_config.active_speed == SPEED_100 ?
  1019. 100 : 10)),
  1020. (tp->link_config.active_duplex == DUPLEX_FULL ?
  1021. "full" : "half"));
  1022. printk(KERN_INFO PFX
  1023. "%s: Flow control is %s for TX and %s for RX.\n",
  1024. tp->dev->name,
  1025. (tp->link_config.active_flowctrl & FLOW_CTRL_TX) ?
  1026. "on" : "off",
  1027. (tp->link_config.active_flowctrl & FLOW_CTRL_RX) ?
  1028. "on" : "off");
  1029. tg3_ump_link_report(tp);
  1030. }
  1031. }
  1032. static u16 tg3_advert_flowctrl_1000T(u8 flow_ctrl)
  1033. {
  1034. u16 miireg;
  1035. if ((flow_ctrl & FLOW_CTRL_TX) && (flow_ctrl & FLOW_CTRL_RX))
  1036. miireg = ADVERTISE_PAUSE_CAP;
  1037. else if (flow_ctrl & FLOW_CTRL_TX)
  1038. miireg = ADVERTISE_PAUSE_ASYM;
  1039. else if (flow_ctrl & FLOW_CTRL_RX)
  1040. miireg = ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM;
  1041. else
  1042. miireg = 0;
  1043. return miireg;
  1044. }
  1045. static u16 tg3_advert_flowctrl_1000X(u8 flow_ctrl)
  1046. {
  1047. u16 miireg;
  1048. if ((flow_ctrl & FLOW_CTRL_TX) && (flow_ctrl & FLOW_CTRL_RX))
  1049. miireg = ADVERTISE_1000XPAUSE;
  1050. else if (flow_ctrl & FLOW_CTRL_TX)
  1051. miireg = ADVERTISE_1000XPSE_ASYM;
  1052. else if (flow_ctrl & FLOW_CTRL_RX)
  1053. miireg = ADVERTISE_1000XPAUSE | ADVERTISE_1000XPSE_ASYM;
  1054. else
  1055. miireg = 0;
  1056. return miireg;
  1057. }
  1058. static u8 tg3_resolve_flowctrl_1000X(u16 lcladv, u16 rmtadv)
  1059. {
  1060. u8 cap = 0;
  1061. if (lcladv & ADVERTISE_1000XPAUSE) {
  1062. if (lcladv & ADVERTISE_1000XPSE_ASYM) {
  1063. if (rmtadv & LPA_1000XPAUSE)
  1064. cap = FLOW_CTRL_TX | FLOW_CTRL_RX;
  1065. else if (rmtadv & LPA_1000XPAUSE_ASYM)
  1066. cap = FLOW_CTRL_RX;
  1067. } else {
  1068. if (rmtadv & LPA_1000XPAUSE)
  1069. cap = FLOW_CTRL_TX | FLOW_CTRL_RX;
  1070. }
  1071. } else if (lcladv & ADVERTISE_1000XPSE_ASYM) {
  1072. if ((rmtadv & LPA_1000XPAUSE) && (rmtadv & LPA_1000XPAUSE_ASYM))
  1073. cap = FLOW_CTRL_TX;
  1074. }
  1075. return cap;
  1076. }
  1077. static void tg3_setup_flow_control(struct tg3 *tp, u32 lcladv, u32 rmtadv)
  1078. {
  1079. u8 autoneg;
  1080. u8 flowctrl = 0;
  1081. u32 old_rx_mode = tp->rx_mode;
  1082. u32 old_tx_mode = tp->tx_mode;
  1083. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB)
  1084. autoneg = tp->mdio_bus->phy_map[PHY_ADDR]->autoneg;
  1085. else
  1086. autoneg = tp->link_config.autoneg;
  1087. if (autoneg == AUTONEG_ENABLE &&
  1088. (tp->tg3_flags & TG3_FLAG_PAUSE_AUTONEG)) {
  1089. if (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES)
  1090. flowctrl = tg3_resolve_flowctrl_1000X(lcladv, rmtadv);
  1091. else
  1092. flowctrl = mii_resolve_flowctrl_fdx(lcladv, rmtadv);
  1093. } else
  1094. flowctrl = tp->link_config.flowctrl;
  1095. tp->link_config.active_flowctrl = flowctrl;
  1096. if (flowctrl & FLOW_CTRL_RX)
  1097. tp->rx_mode |= RX_MODE_FLOW_CTRL_ENABLE;
  1098. else
  1099. tp->rx_mode &= ~RX_MODE_FLOW_CTRL_ENABLE;
  1100. if (old_rx_mode != tp->rx_mode)
  1101. tw32_f(MAC_RX_MODE, tp->rx_mode);
  1102. if (flowctrl & FLOW_CTRL_TX)
  1103. tp->tx_mode |= TX_MODE_FLOW_CTRL_ENABLE;
  1104. else
  1105. tp->tx_mode &= ~TX_MODE_FLOW_CTRL_ENABLE;
  1106. if (old_tx_mode != tp->tx_mode)
  1107. tw32_f(MAC_TX_MODE, tp->tx_mode);
  1108. }
  1109. static void tg3_adjust_link(struct net_device *dev)
  1110. {
  1111. u8 oldflowctrl, linkmesg = 0;
  1112. u32 mac_mode, lcl_adv, rmt_adv;
  1113. struct tg3 *tp = netdev_priv(dev);
  1114. struct phy_device *phydev = tp->mdio_bus->phy_map[PHY_ADDR];
  1115. spin_lock(&tp->lock);
  1116. mac_mode = tp->mac_mode & ~(MAC_MODE_PORT_MODE_MASK |
  1117. MAC_MODE_HALF_DUPLEX);
  1118. oldflowctrl = tp->link_config.active_flowctrl;
  1119. if (phydev->link) {
  1120. lcl_adv = 0;
  1121. rmt_adv = 0;
  1122. if (phydev->speed == SPEED_100 || phydev->speed == SPEED_10)
  1123. mac_mode |= MAC_MODE_PORT_MODE_MII;
  1124. else
  1125. mac_mode |= MAC_MODE_PORT_MODE_GMII;
  1126. if (phydev->duplex == DUPLEX_HALF)
  1127. mac_mode |= MAC_MODE_HALF_DUPLEX;
  1128. else {
  1129. lcl_adv = tg3_advert_flowctrl_1000T(
  1130. tp->link_config.flowctrl);
  1131. if (phydev->pause)
  1132. rmt_adv = LPA_PAUSE_CAP;
  1133. if (phydev->asym_pause)
  1134. rmt_adv |= LPA_PAUSE_ASYM;
  1135. }
  1136. tg3_setup_flow_control(tp, lcl_adv, rmt_adv);
  1137. } else
  1138. mac_mode |= MAC_MODE_PORT_MODE_GMII;
  1139. if (mac_mode != tp->mac_mode) {
  1140. tp->mac_mode = mac_mode;
  1141. tw32_f(MAC_MODE, tp->mac_mode);
  1142. udelay(40);
  1143. }
  1144. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785) {
  1145. if (phydev->speed == SPEED_10)
  1146. tw32(MAC_MI_STAT,
  1147. MAC_MI_STAT_10MBPS_MODE |
  1148. MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
  1149. else
  1150. tw32(MAC_MI_STAT, MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
  1151. }
  1152. if (phydev->speed == SPEED_1000 && phydev->duplex == DUPLEX_HALF)
  1153. tw32(MAC_TX_LENGTHS,
  1154. ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  1155. (6 << TX_LENGTHS_IPG_SHIFT) |
  1156. (0xff << TX_LENGTHS_SLOT_TIME_SHIFT)));
  1157. else
  1158. tw32(MAC_TX_LENGTHS,
  1159. ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  1160. (6 << TX_LENGTHS_IPG_SHIFT) |
  1161. (32 << TX_LENGTHS_SLOT_TIME_SHIFT)));
  1162. if ((phydev->link && tp->link_config.active_speed == SPEED_INVALID) ||
  1163. (!phydev->link && tp->link_config.active_speed != SPEED_INVALID) ||
  1164. phydev->speed != tp->link_config.active_speed ||
  1165. phydev->duplex != tp->link_config.active_duplex ||
  1166. oldflowctrl != tp->link_config.active_flowctrl)
  1167. linkmesg = 1;
  1168. tp->link_config.active_speed = phydev->speed;
  1169. tp->link_config.active_duplex = phydev->duplex;
  1170. spin_unlock(&tp->lock);
  1171. if (linkmesg)
  1172. tg3_link_report(tp);
  1173. }
  1174. static int tg3_phy_init(struct tg3 *tp)
  1175. {
  1176. struct phy_device *phydev;
  1177. if (tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED)
  1178. return 0;
  1179. /* Bring the PHY back to a known state. */
  1180. tg3_bmcr_reset(tp);
  1181. phydev = tp->mdio_bus->phy_map[PHY_ADDR];
  1182. /* Attach the MAC to the PHY. */
  1183. phydev = phy_connect(tp->dev, dev_name(&phydev->dev), tg3_adjust_link,
  1184. phydev->dev_flags, phydev->interface);
  1185. if (IS_ERR(phydev)) {
  1186. printk(KERN_ERR "%s: Could not attach to PHY\n", tp->dev->name);
  1187. return PTR_ERR(phydev);
  1188. }
  1189. /* Mask with MAC supported features. */
  1190. switch (phydev->interface) {
  1191. case PHY_INTERFACE_MODE_GMII:
  1192. case PHY_INTERFACE_MODE_RGMII:
  1193. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY)) {
  1194. phydev->supported &= (PHY_GBIT_FEATURES |
  1195. SUPPORTED_Pause |
  1196. SUPPORTED_Asym_Pause);
  1197. break;
  1198. }
  1199. /* fallthru */
  1200. case PHY_INTERFACE_MODE_MII:
  1201. phydev->supported &= (PHY_BASIC_FEATURES |
  1202. SUPPORTED_Pause |
  1203. SUPPORTED_Asym_Pause);
  1204. break;
  1205. default:
  1206. phy_disconnect(tp->mdio_bus->phy_map[PHY_ADDR]);
  1207. return -EINVAL;
  1208. }
  1209. tp->tg3_flags3 |= TG3_FLG3_PHY_CONNECTED;
  1210. phydev->advertising = phydev->supported;
  1211. return 0;
  1212. }
  1213. static void tg3_phy_start(struct tg3 *tp)
  1214. {
  1215. struct phy_device *phydev;
  1216. if (!(tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED))
  1217. return;
  1218. phydev = tp->mdio_bus->phy_map[PHY_ADDR];
  1219. if (tp->link_config.phy_is_low_power) {
  1220. tp->link_config.phy_is_low_power = 0;
  1221. phydev->speed = tp->link_config.orig_speed;
  1222. phydev->duplex = tp->link_config.orig_duplex;
  1223. phydev->autoneg = tp->link_config.orig_autoneg;
  1224. phydev->advertising = tp->link_config.orig_advertising;
  1225. }
  1226. phy_start(phydev);
  1227. phy_start_aneg(phydev);
  1228. }
  1229. static void tg3_phy_stop(struct tg3 *tp)
  1230. {
  1231. if (!(tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED))
  1232. return;
  1233. phy_stop(tp->mdio_bus->phy_map[PHY_ADDR]);
  1234. }
  1235. static void tg3_phy_fini(struct tg3 *tp)
  1236. {
  1237. if (tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED) {
  1238. phy_disconnect(tp->mdio_bus->phy_map[PHY_ADDR]);
  1239. tp->tg3_flags3 &= ~TG3_FLG3_PHY_CONNECTED;
  1240. }
  1241. }
  1242. static void tg3_phydsp_write(struct tg3 *tp, u32 reg, u32 val)
  1243. {
  1244. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, reg);
  1245. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, val);
  1246. }
  1247. static void tg3_phy_fet_toggle_apd(struct tg3 *tp, bool enable)
  1248. {
  1249. u32 phytest;
  1250. if (!tg3_readphy(tp, MII_TG3_FET_TEST, &phytest)) {
  1251. u32 phy;
  1252. tg3_writephy(tp, MII_TG3_FET_TEST,
  1253. phytest | MII_TG3_FET_SHADOW_EN);
  1254. if (!tg3_readphy(tp, MII_TG3_FET_SHDW_AUXSTAT2, &phy)) {
  1255. if (enable)
  1256. phy |= MII_TG3_FET_SHDW_AUXSTAT2_APD;
  1257. else
  1258. phy &= ~MII_TG3_FET_SHDW_AUXSTAT2_APD;
  1259. tg3_writephy(tp, MII_TG3_FET_SHDW_AUXSTAT2, phy);
  1260. }
  1261. tg3_writephy(tp, MII_TG3_FET_TEST, phytest);
  1262. }
  1263. }
  1264. static void tg3_phy_toggle_apd(struct tg3 *tp, bool enable)
  1265. {
  1266. u32 reg;
  1267. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  1268. return;
  1269. if (tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET) {
  1270. tg3_phy_fet_toggle_apd(tp, enable);
  1271. return;
  1272. }
  1273. reg = MII_TG3_MISC_SHDW_WREN |
  1274. MII_TG3_MISC_SHDW_SCR5_SEL |
  1275. MII_TG3_MISC_SHDW_SCR5_LPED |
  1276. MII_TG3_MISC_SHDW_SCR5_DLPTLM |
  1277. MII_TG3_MISC_SHDW_SCR5_SDTL |
  1278. MII_TG3_MISC_SHDW_SCR5_C125OE;
  1279. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5784 || !enable)
  1280. reg |= MII_TG3_MISC_SHDW_SCR5_DLLAPD;
  1281. tg3_writephy(tp, MII_TG3_MISC_SHDW, reg);
  1282. reg = MII_TG3_MISC_SHDW_WREN |
  1283. MII_TG3_MISC_SHDW_APD_SEL |
  1284. MII_TG3_MISC_SHDW_APD_WKTM_84MS;
  1285. if (enable)
  1286. reg |= MII_TG3_MISC_SHDW_APD_ENABLE;
  1287. tg3_writephy(tp, MII_TG3_MISC_SHDW, reg);
  1288. }
  1289. static void tg3_phy_toggle_automdix(struct tg3 *tp, int enable)
  1290. {
  1291. u32 phy;
  1292. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS) ||
  1293. (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES))
  1294. return;
  1295. if (tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET) {
  1296. u32 ephy;
  1297. if (!tg3_readphy(tp, MII_TG3_FET_TEST, &ephy)) {
  1298. u32 reg = MII_TG3_FET_SHDW_MISCCTRL;
  1299. tg3_writephy(tp, MII_TG3_FET_TEST,
  1300. ephy | MII_TG3_FET_SHADOW_EN);
  1301. if (!tg3_readphy(tp, reg, &phy)) {
  1302. if (enable)
  1303. phy |= MII_TG3_FET_SHDW_MISCCTRL_MDIX;
  1304. else
  1305. phy &= ~MII_TG3_FET_SHDW_MISCCTRL_MDIX;
  1306. tg3_writephy(tp, reg, phy);
  1307. }
  1308. tg3_writephy(tp, MII_TG3_FET_TEST, ephy);
  1309. }
  1310. } else {
  1311. phy = MII_TG3_AUXCTL_MISC_RDSEL_MISC |
  1312. MII_TG3_AUXCTL_SHDWSEL_MISC;
  1313. if (!tg3_writephy(tp, MII_TG3_AUX_CTRL, phy) &&
  1314. !tg3_readphy(tp, MII_TG3_AUX_CTRL, &phy)) {
  1315. if (enable)
  1316. phy |= MII_TG3_AUXCTL_MISC_FORCE_AMDIX;
  1317. else
  1318. phy &= ~MII_TG3_AUXCTL_MISC_FORCE_AMDIX;
  1319. phy |= MII_TG3_AUXCTL_MISC_WREN;
  1320. tg3_writephy(tp, MII_TG3_AUX_CTRL, phy);
  1321. }
  1322. }
  1323. }
  1324. static void tg3_phy_set_wirespeed(struct tg3 *tp)
  1325. {
  1326. u32 val;
  1327. if (tp->tg3_flags2 & TG3_FLG2_NO_ETH_WIRE_SPEED)
  1328. return;
  1329. if (!tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x7007) &&
  1330. !tg3_readphy(tp, MII_TG3_AUX_CTRL, &val))
  1331. tg3_writephy(tp, MII_TG3_AUX_CTRL,
  1332. (val | (1 << 15) | (1 << 4)));
  1333. }
  1334. static void tg3_phy_apply_otp(struct tg3 *tp)
  1335. {
  1336. u32 otp, phy;
  1337. if (!tp->phy_otp)
  1338. return;
  1339. otp = tp->phy_otp;
  1340. /* Enable SM_DSP clock and tx 6dB coding. */
  1341. phy = MII_TG3_AUXCTL_SHDWSEL_AUXCTL |
  1342. MII_TG3_AUXCTL_ACTL_SMDSP_ENA |
  1343. MII_TG3_AUXCTL_ACTL_TX_6DB;
  1344. tg3_writephy(tp, MII_TG3_AUX_CTRL, phy);
  1345. phy = ((otp & TG3_OTP_AGCTGT_MASK) >> TG3_OTP_AGCTGT_SHIFT);
  1346. phy |= MII_TG3_DSP_TAP1_AGCTGT_DFLT;
  1347. tg3_phydsp_write(tp, MII_TG3_DSP_TAP1, phy);
  1348. phy = ((otp & TG3_OTP_HPFFLTR_MASK) >> TG3_OTP_HPFFLTR_SHIFT) |
  1349. ((otp & TG3_OTP_HPFOVER_MASK) >> TG3_OTP_HPFOVER_SHIFT);
  1350. tg3_phydsp_write(tp, MII_TG3_DSP_AADJ1CH0, phy);
  1351. phy = ((otp & TG3_OTP_LPFDIS_MASK) >> TG3_OTP_LPFDIS_SHIFT);
  1352. phy |= MII_TG3_DSP_AADJ1CH3_ADCCKADJ;
  1353. tg3_phydsp_write(tp, MII_TG3_DSP_AADJ1CH3, phy);
  1354. phy = ((otp & TG3_OTP_VDAC_MASK) >> TG3_OTP_VDAC_SHIFT);
  1355. tg3_phydsp_write(tp, MII_TG3_DSP_EXP75, phy);
  1356. phy = ((otp & TG3_OTP_10BTAMP_MASK) >> TG3_OTP_10BTAMP_SHIFT);
  1357. tg3_phydsp_write(tp, MII_TG3_DSP_EXP96, phy);
  1358. phy = ((otp & TG3_OTP_ROFF_MASK) >> TG3_OTP_ROFF_SHIFT) |
  1359. ((otp & TG3_OTP_RCOFF_MASK) >> TG3_OTP_RCOFF_SHIFT);
  1360. tg3_phydsp_write(tp, MII_TG3_DSP_EXP97, phy);
  1361. /* Turn off SM_DSP clock. */
  1362. phy = MII_TG3_AUXCTL_SHDWSEL_AUXCTL |
  1363. MII_TG3_AUXCTL_ACTL_TX_6DB;
  1364. tg3_writephy(tp, MII_TG3_AUX_CTRL, phy);
  1365. }
  1366. static int tg3_wait_macro_done(struct tg3 *tp)
  1367. {
  1368. int limit = 100;
  1369. while (limit--) {
  1370. u32 tmp32;
  1371. if (!tg3_readphy(tp, 0x16, &tmp32)) {
  1372. if ((tmp32 & 0x1000) == 0)
  1373. break;
  1374. }
  1375. }
  1376. if (limit < 0)
  1377. return -EBUSY;
  1378. return 0;
  1379. }
  1380. static int tg3_phy_write_and_check_testpat(struct tg3 *tp, int *resetp)
  1381. {
  1382. static const u32 test_pat[4][6] = {
  1383. { 0x00005555, 0x00000005, 0x00002aaa, 0x0000000a, 0x00003456, 0x00000003 },
  1384. { 0x00002aaa, 0x0000000a, 0x00003333, 0x00000003, 0x0000789a, 0x00000005 },
  1385. { 0x00005a5a, 0x00000005, 0x00002a6a, 0x0000000a, 0x00001bcd, 0x00000003 },
  1386. { 0x00002a5a, 0x0000000a, 0x000033c3, 0x00000003, 0x00002ef1, 0x00000005 }
  1387. };
  1388. int chan;
  1389. for (chan = 0; chan < 4; chan++) {
  1390. int i;
  1391. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  1392. (chan * 0x2000) | 0x0200);
  1393. tg3_writephy(tp, 0x16, 0x0002);
  1394. for (i = 0; i < 6; i++)
  1395. tg3_writephy(tp, MII_TG3_DSP_RW_PORT,
  1396. test_pat[chan][i]);
  1397. tg3_writephy(tp, 0x16, 0x0202);
  1398. if (tg3_wait_macro_done(tp)) {
  1399. *resetp = 1;
  1400. return -EBUSY;
  1401. }
  1402. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  1403. (chan * 0x2000) | 0x0200);
  1404. tg3_writephy(tp, 0x16, 0x0082);
  1405. if (tg3_wait_macro_done(tp)) {
  1406. *resetp = 1;
  1407. return -EBUSY;
  1408. }
  1409. tg3_writephy(tp, 0x16, 0x0802);
  1410. if (tg3_wait_macro_done(tp)) {
  1411. *resetp = 1;
  1412. return -EBUSY;
  1413. }
  1414. for (i = 0; i < 6; i += 2) {
  1415. u32 low, high;
  1416. if (tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &low) ||
  1417. tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &high) ||
  1418. tg3_wait_macro_done(tp)) {
  1419. *resetp = 1;
  1420. return -EBUSY;
  1421. }
  1422. low &= 0x7fff;
  1423. high &= 0x000f;
  1424. if (low != test_pat[chan][i] ||
  1425. high != test_pat[chan][i+1]) {
  1426. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000b);
  1427. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x4001);
  1428. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x4005);
  1429. return -EBUSY;
  1430. }
  1431. }
  1432. }
  1433. return 0;
  1434. }
  1435. static int tg3_phy_reset_chanpat(struct tg3 *tp)
  1436. {
  1437. int chan;
  1438. for (chan = 0; chan < 4; chan++) {
  1439. int i;
  1440. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  1441. (chan * 0x2000) | 0x0200);
  1442. tg3_writephy(tp, 0x16, 0x0002);
  1443. for (i = 0; i < 6; i++)
  1444. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x000);
  1445. tg3_writephy(tp, 0x16, 0x0202);
  1446. if (tg3_wait_macro_done(tp))
  1447. return -EBUSY;
  1448. }
  1449. return 0;
  1450. }
  1451. static int tg3_phy_reset_5703_4_5(struct tg3 *tp)
  1452. {
  1453. u32 reg32, phy9_orig;
  1454. int retries, do_phy_reset, err;
  1455. retries = 10;
  1456. do_phy_reset = 1;
  1457. do {
  1458. if (do_phy_reset) {
  1459. err = tg3_bmcr_reset(tp);
  1460. if (err)
  1461. return err;
  1462. do_phy_reset = 0;
  1463. }
  1464. /* Disable transmitter and interrupt. */
  1465. if (tg3_readphy(tp, MII_TG3_EXT_CTRL, &reg32))
  1466. continue;
  1467. reg32 |= 0x3000;
  1468. tg3_writephy(tp, MII_TG3_EXT_CTRL, reg32);
  1469. /* Set full-duplex, 1000 mbps. */
  1470. tg3_writephy(tp, MII_BMCR,
  1471. BMCR_FULLDPLX | TG3_BMCR_SPEED1000);
  1472. /* Set to master mode. */
  1473. if (tg3_readphy(tp, MII_TG3_CTRL, &phy9_orig))
  1474. continue;
  1475. tg3_writephy(tp, MII_TG3_CTRL,
  1476. (MII_TG3_CTRL_AS_MASTER |
  1477. MII_TG3_CTRL_ENABLE_AS_MASTER));
  1478. /* Enable SM_DSP_CLOCK and 6dB. */
  1479. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0c00);
  1480. /* Block the PHY control access. */
  1481. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8005);
  1482. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0800);
  1483. err = tg3_phy_write_and_check_testpat(tp, &do_phy_reset);
  1484. if (!err)
  1485. break;
  1486. } while (--retries);
  1487. err = tg3_phy_reset_chanpat(tp);
  1488. if (err)
  1489. return err;
  1490. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8005);
  1491. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0000);
  1492. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8200);
  1493. tg3_writephy(tp, 0x16, 0x0000);
  1494. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  1495. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  1496. /* Set Extended packet length bit for jumbo frames */
  1497. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x4400);
  1498. }
  1499. else {
  1500. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0400);
  1501. }
  1502. tg3_writephy(tp, MII_TG3_CTRL, phy9_orig);
  1503. if (!tg3_readphy(tp, MII_TG3_EXT_CTRL, &reg32)) {
  1504. reg32 &= ~0x3000;
  1505. tg3_writephy(tp, MII_TG3_EXT_CTRL, reg32);
  1506. } else if (!err)
  1507. err = -EBUSY;
  1508. return err;
  1509. }
  1510. /* This will reset the tigon3 PHY if there is no valid
  1511. * link unless the FORCE argument is non-zero.
  1512. */
  1513. static int tg3_phy_reset(struct tg3 *tp)
  1514. {
  1515. u32 cpmuctrl;
  1516. u32 phy_status;
  1517. int err;
  1518. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  1519. u32 val;
  1520. val = tr32(GRC_MISC_CFG);
  1521. tw32_f(GRC_MISC_CFG, val & ~GRC_MISC_CFG_EPHY_IDDQ);
  1522. udelay(40);
  1523. }
  1524. err = tg3_readphy(tp, MII_BMSR, &phy_status);
  1525. err |= tg3_readphy(tp, MII_BMSR, &phy_status);
  1526. if (err != 0)
  1527. return -EBUSY;
  1528. if (netif_running(tp->dev) && netif_carrier_ok(tp->dev)) {
  1529. netif_carrier_off(tp->dev);
  1530. tg3_link_report(tp);
  1531. }
  1532. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  1533. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  1534. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  1535. err = tg3_phy_reset_5703_4_5(tp);
  1536. if (err)
  1537. return err;
  1538. goto out;
  1539. }
  1540. cpmuctrl = 0;
  1541. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
  1542. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) {
  1543. cpmuctrl = tr32(TG3_CPMU_CTRL);
  1544. if (cpmuctrl & CPMU_CTRL_GPHY_10MB_RXONLY)
  1545. tw32(TG3_CPMU_CTRL,
  1546. cpmuctrl & ~CPMU_CTRL_GPHY_10MB_RXONLY);
  1547. }
  1548. err = tg3_bmcr_reset(tp);
  1549. if (err)
  1550. return err;
  1551. if (cpmuctrl & CPMU_CTRL_GPHY_10MB_RXONLY) {
  1552. u32 phy;
  1553. phy = MII_TG3_DSP_EXP8_AEDW | MII_TG3_DSP_EXP8_REJ2MHz;
  1554. tg3_phydsp_write(tp, MII_TG3_DSP_EXP8, phy);
  1555. tw32(TG3_CPMU_CTRL, cpmuctrl);
  1556. }
  1557. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX ||
  1558. GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5761_AX) {
  1559. u32 val;
  1560. val = tr32(TG3_CPMU_LSPD_1000MB_CLK);
  1561. if ((val & CPMU_LSPD_1000MB_MACCLK_MASK) ==
  1562. CPMU_LSPD_1000MB_MACCLK_12_5) {
  1563. val &= ~CPMU_LSPD_1000MB_MACCLK_MASK;
  1564. udelay(40);
  1565. tw32_f(TG3_CPMU_LSPD_1000MB_CLK, val);
  1566. }
  1567. }
  1568. tg3_phy_apply_otp(tp);
  1569. if (tp->tg3_flags3 & TG3_FLG3_PHY_ENABLE_APD)
  1570. tg3_phy_toggle_apd(tp, true);
  1571. else
  1572. tg3_phy_toggle_apd(tp, false);
  1573. out:
  1574. if (tp->tg3_flags2 & TG3_FLG2_PHY_ADC_BUG) {
  1575. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0c00);
  1576. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x201f);
  1577. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x2aaa);
  1578. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000a);
  1579. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0323);
  1580. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0400);
  1581. }
  1582. if (tp->tg3_flags2 & TG3_FLG2_PHY_5704_A0_BUG) {
  1583. tg3_writephy(tp, 0x1c, 0x8d68);
  1584. tg3_writephy(tp, 0x1c, 0x8d68);
  1585. }
  1586. if (tp->tg3_flags2 & TG3_FLG2_PHY_BER_BUG) {
  1587. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0c00);
  1588. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000a);
  1589. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x310b);
  1590. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x201f);
  1591. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x9506);
  1592. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x401f);
  1593. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x14e2);
  1594. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0400);
  1595. }
  1596. else if (tp->tg3_flags2 & TG3_FLG2_PHY_JITTER_BUG) {
  1597. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0c00);
  1598. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000a);
  1599. if (tp->tg3_flags2 & TG3_FLG2_PHY_ADJUST_TRIM) {
  1600. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x110b);
  1601. tg3_writephy(tp, MII_TG3_TEST1,
  1602. MII_TG3_TEST1_TRIM_EN | 0x4);
  1603. } else
  1604. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x010b);
  1605. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0400);
  1606. }
  1607. /* Set Extended packet length bit (bit 14) on all chips that */
  1608. /* support jumbo frames */
  1609. if ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5401) {
  1610. /* Cannot do read-modify-write on 5401 */
  1611. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x4c20);
  1612. } else if (tp->tg3_flags2 & TG3_FLG2_JUMBO_CAPABLE) {
  1613. u32 phy_reg;
  1614. /* Set bit 14 with read-modify-write to preserve other bits */
  1615. if (!tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0007) &&
  1616. !tg3_readphy(tp, MII_TG3_AUX_CTRL, &phy_reg))
  1617. tg3_writephy(tp, MII_TG3_AUX_CTRL, phy_reg | 0x4000);
  1618. }
  1619. /* Set phy register 0x10 bit 0 to high fifo elasticity to support
  1620. * jumbo frames transmission.
  1621. */
  1622. if (tp->tg3_flags2 & TG3_FLG2_JUMBO_CAPABLE) {
  1623. u32 phy_reg;
  1624. if (!tg3_readphy(tp, MII_TG3_EXT_CTRL, &phy_reg))
  1625. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  1626. phy_reg | MII_TG3_EXT_CTRL_FIFO_ELASTIC);
  1627. }
  1628. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  1629. /* adjust output voltage */
  1630. tg3_writephy(tp, MII_TG3_FET_PTEST, 0x12);
  1631. }
  1632. tg3_phy_toggle_automdix(tp, 1);
  1633. tg3_phy_set_wirespeed(tp);
  1634. return 0;
  1635. }
  1636. static void tg3_frob_aux_power(struct tg3 *tp)
  1637. {
  1638. struct tg3 *tp_peer = tp;
  1639. if ((tp->tg3_flags2 & TG3_FLG2_IS_NIC) == 0)
  1640. return;
  1641. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) ||
  1642. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714)) {
  1643. struct net_device *dev_peer;
  1644. dev_peer = pci_get_drvdata(tp->pdev_peer);
  1645. /* remove_one() may have been run on the peer. */
  1646. if (!dev_peer)
  1647. tp_peer = tp;
  1648. else
  1649. tp_peer = netdev_priv(dev_peer);
  1650. }
  1651. if ((tp->tg3_flags & TG3_FLAG_WOL_ENABLE) != 0 ||
  1652. (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) != 0 ||
  1653. (tp_peer->tg3_flags & TG3_FLAG_WOL_ENABLE) != 0 ||
  1654. (tp_peer->tg3_flags & TG3_FLAG_ENABLE_ASF) != 0) {
  1655. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  1656. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  1657. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1658. (GRC_LCLCTRL_GPIO_OE0 |
  1659. GRC_LCLCTRL_GPIO_OE1 |
  1660. GRC_LCLCTRL_GPIO_OE2 |
  1661. GRC_LCLCTRL_GPIO_OUTPUT0 |
  1662. GRC_LCLCTRL_GPIO_OUTPUT1),
  1663. 100);
  1664. } else if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761 ||
  1665. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761S) {
  1666. /* The 5761 non-e device swaps GPIO 0 and GPIO 2. */
  1667. u32 grc_local_ctrl = GRC_LCLCTRL_GPIO_OE0 |
  1668. GRC_LCLCTRL_GPIO_OE1 |
  1669. GRC_LCLCTRL_GPIO_OE2 |
  1670. GRC_LCLCTRL_GPIO_OUTPUT0 |
  1671. GRC_LCLCTRL_GPIO_OUTPUT1 |
  1672. tp->grc_local_ctrl;
  1673. tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl, 100);
  1674. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OUTPUT2;
  1675. tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl, 100);
  1676. grc_local_ctrl &= ~GRC_LCLCTRL_GPIO_OUTPUT0;
  1677. tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl, 100);
  1678. } else {
  1679. u32 no_gpio2;
  1680. u32 grc_local_ctrl = 0;
  1681. if (tp_peer != tp &&
  1682. (tp_peer->tg3_flags & TG3_FLAG_INIT_COMPLETE) != 0)
  1683. return;
  1684. /* Workaround to prevent overdrawing Amps. */
  1685. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  1686. ASIC_REV_5714) {
  1687. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE3;
  1688. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1689. grc_local_ctrl, 100);
  1690. }
  1691. /* On 5753 and variants, GPIO2 cannot be used. */
  1692. no_gpio2 = tp->nic_sram_data_cfg &
  1693. NIC_SRAM_DATA_CFG_NO_GPIO2;
  1694. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE0 |
  1695. GRC_LCLCTRL_GPIO_OE1 |
  1696. GRC_LCLCTRL_GPIO_OE2 |
  1697. GRC_LCLCTRL_GPIO_OUTPUT1 |
  1698. GRC_LCLCTRL_GPIO_OUTPUT2;
  1699. if (no_gpio2) {
  1700. grc_local_ctrl &= ~(GRC_LCLCTRL_GPIO_OE2 |
  1701. GRC_LCLCTRL_GPIO_OUTPUT2);
  1702. }
  1703. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1704. grc_local_ctrl, 100);
  1705. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OUTPUT0;
  1706. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1707. grc_local_ctrl, 100);
  1708. if (!no_gpio2) {
  1709. grc_local_ctrl &= ~GRC_LCLCTRL_GPIO_OUTPUT2;
  1710. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1711. grc_local_ctrl, 100);
  1712. }
  1713. }
  1714. } else {
  1715. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  1716. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701) {
  1717. if (tp_peer != tp &&
  1718. (tp_peer->tg3_flags & TG3_FLAG_INIT_COMPLETE) != 0)
  1719. return;
  1720. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1721. (GRC_LCLCTRL_GPIO_OE1 |
  1722. GRC_LCLCTRL_GPIO_OUTPUT1), 100);
  1723. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1724. GRC_LCLCTRL_GPIO_OE1, 100);
  1725. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1726. (GRC_LCLCTRL_GPIO_OE1 |
  1727. GRC_LCLCTRL_GPIO_OUTPUT1), 100);
  1728. }
  1729. }
  1730. }
  1731. static int tg3_5700_link_polarity(struct tg3 *tp, u32 speed)
  1732. {
  1733. if (tp->led_ctrl == LED_CTRL_MODE_PHY_2)
  1734. return 1;
  1735. else if ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5411) {
  1736. if (speed != SPEED_10)
  1737. return 1;
  1738. } else if (speed == SPEED_10)
  1739. return 1;
  1740. return 0;
  1741. }
  1742. static int tg3_setup_phy(struct tg3 *, int);
  1743. #define RESET_KIND_SHUTDOWN 0
  1744. #define RESET_KIND_INIT 1
  1745. #define RESET_KIND_SUSPEND 2
  1746. static void tg3_write_sig_post_reset(struct tg3 *, int);
  1747. static int tg3_halt_cpu(struct tg3 *, u32);
  1748. static void tg3_power_down_phy(struct tg3 *tp, bool do_low_power)
  1749. {
  1750. u32 val;
  1751. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
  1752. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  1753. u32 sg_dig_ctrl = tr32(SG_DIG_CTRL);
  1754. u32 serdes_cfg = tr32(MAC_SERDES_CFG);
  1755. sg_dig_ctrl |=
  1756. SG_DIG_USING_HW_AUTONEG | SG_DIG_SOFT_RESET;
  1757. tw32(SG_DIG_CTRL, sg_dig_ctrl);
  1758. tw32(MAC_SERDES_CFG, serdes_cfg | (1 << 15));
  1759. }
  1760. return;
  1761. }
  1762. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  1763. tg3_bmcr_reset(tp);
  1764. val = tr32(GRC_MISC_CFG);
  1765. tw32_f(GRC_MISC_CFG, val | GRC_MISC_CFG_EPHY_IDDQ);
  1766. udelay(40);
  1767. return;
  1768. } else if (do_low_power) {
  1769. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  1770. MII_TG3_EXT_CTRL_FORCE_LED_OFF);
  1771. tg3_writephy(tp, MII_TG3_AUX_CTRL,
  1772. MII_TG3_AUXCTL_SHDWSEL_PWRCTL |
  1773. MII_TG3_AUXCTL_PCTL_100TX_LPWR |
  1774. MII_TG3_AUXCTL_PCTL_SPR_ISOLATE |
  1775. MII_TG3_AUXCTL_PCTL_VREG_11V);
  1776. }
  1777. /* The PHY should not be powered down on some chips because
  1778. * of bugs.
  1779. */
  1780. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  1781. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  1782. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780 &&
  1783. (tp->tg3_flags2 & TG3_FLG2_MII_SERDES)))
  1784. return;
  1785. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX ||
  1786. GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5761_AX) {
  1787. val = tr32(TG3_CPMU_LSPD_1000MB_CLK);
  1788. val &= ~CPMU_LSPD_1000MB_MACCLK_MASK;
  1789. val |= CPMU_LSPD_1000MB_MACCLK_12_5;
  1790. tw32_f(TG3_CPMU_LSPD_1000MB_CLK, val);
  1791. }
  1792. tg3_writephy(tp, MII_BMCR, BMCR_PDOWN);
  1793. }
  1794. /* tp->lock is held. */
  1795. static int tg3_nvram_lock(struct tg3 *tp)
  1796. {
  1797. if (tp->tg3_flags & TG3_FLAG_NVRAM) {
  1798. int i;
  1799. if (tp->nvram_lock_cnt == 0) {
  1800. tw32(NVRAM_SWARB, SWARB_REQ_SET1);
  1801. for (i = 0; i < 8000; i++) {
  1802. if (tr32(NVRAM_SWARB) & SWARB_GNT1)
  1803. break;
  1804. udelay(20);
  1805. }
  1806. if (i == 8000) {
  1807. tw32(NVRAM_SWARB, SWARB_REQ_CLR1);
  1808. return -ENODEV;
  1809. }
  1810. }
  1811. tp->nvram_lock_cnt++;
  1812. }
  1813. return 0;
  1814. }
  1815. /* tp->lock is held. */
  1816. static void tg3_nvram_unlock(struct tg3 *tp)
  1817. {
  1818. if (tp->tg3_flags & TG3_FLAG_NVRAM) {
  1819. if (tp->nvram_lock_cnt > 0)
  1820. tp->nvram_lock_cnt--;
  1821. if (tp->nvram_lock_cnt == 0)
  1822. tw32_f(NVRAM_SWARB, SWARB_REQ_CLR1);
  1823. }
  1824. }
  1825. /* tp->lock is held. */
  1826. static void tg3_enable_nvram_access(struct tg3 *tp)
  1827. {
  1828. if ((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
  1829. !(tp->tg3_flags2 & TG3_FLG2_PROTECTED_NVRAM)) {
  1830. u32 nvaccess = tr32(NVRAM_ACCESS);
  1831. tw32(NVRAM_ACCESS, nvaccess | ACCESS_ENABLE);
  1832. }
  1833. }
  1834. /* tp->lock is held. */
  1835. static void tg3_disable_nvram_access(struct tg3 *tp)
  1836. {
  1837. if ((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
  1838. !(tp->tg3_flags2 & TG3_FLG2_PROTECTED_NVRAM)) {
  1839. u32 nvaccess = tr32(NVRAM_ACCESS);
  1840. tw32(NVRAM_ACCESS, nvaccess & ~ACCESS_ENABLE);
  1841. }
  1842. }
  1843. static int tg3_nvram_read_using_eeprom(struct tg3 *tp,
  1844. u32 offset, u32 *val)
  1845. {
  1846. u32 tmp;
  1847. int i;
  1848. if (offset > EEPROM_ADDR_ADDR_MASK || (offset % 4) != 0)
  1849. return -EINVAL;
  1850. tmp = tr32(GRC_EEPROM_ADDR) & ~(EEPROM_ADDR_ADDR_MASK |
  1851. EEPROM_ADDR_DEVID_MASK |
  1852. EEPROM_ADDR_READ);
  1853. tw32(GRC_EEPROM_ADDR,
  1854. tmp |
  1855. (0 << EEPROM_ADDR_DEVID_SHIFT) |
  1856. ((offset << EEPROM_ADDR_ADDR_SHIFT) &
  1857. EEPROM_ADDR_ADDR_MASK) |
  1858. EEPROM_ADDR_READ | EEPROM_ADDR_START);
  1859. for (i = 0; i < 1000; i++) {
  1860. tmp = tr32(GRC_EEPROM_ADDR);
  1861. if (tmp & EEPROM_ADDR_COMPLETE)
  1862. break;
  1863. msleep(1);
  1864. }
  1865. if (!(tmp & EEPROM_ADDR_COMPLETE))
  1866. return -EBUSY;
  1867. tmp = tr32(GRC_EEPROM_DATA);
  1868. /*
  1869. * The data will always be opposite the native endian
  1870. * format. Perform a blind byteswap to compensate.
  1871. */
  1872. *val = swab32(tmp);
  1873. return 0;
  1874. }
  1875. #define NVRAM_CMD_TIMEOUT 10000
  1876. static int tg3_nvram_exec_cmd(struct tg3 *tp, u32 nvram_cmd)
  1877. {
  1878. int i;
  1879. tw32(NVRAM_CMD, nvram_cmd);
  1880. for (i = 0; i < NVRAM_CMD_TIMEOUT; i++) {
  1881. udelay(10);
  1882. if (tr32(NVRAM_CMD) & NVRAM_CMD_DONE) {
  1883. udelay(10);
  1884. break;
  1885. }
  1886. }
  1887. if (i == NVRAM_CMD_TIMEOUT)
  1888. return -EBUSY;
  1889. return 0;
  1890. }
  1891. static u32 tg3_nvram_phys_addr(struct tg3 *tp, u32 addr)
  1892. {
  1893. if ((tp->tg3_flags & TG3_FLAG_NVRAM) &&
  1894. (tp->tg3_flags & TG3_FLAG_NVRAM_BUFFERED) &&
  1895. (tp->tg3_flags2 & TG3_FLG2_FLASH) &&
  1896. !(tp->tg3_flags3 & TG3_FLG3_NO_NVRAM_ADDR_TRANS) &&
  1897. (tp->nvram_jedecnum == JEDEC_ATMEL))
  1898. addr = ((addr / tp->nvram_pagesize) <<
  1899. ATMEL_AT45DB0X1B_PAGE_POS) +
  1900. (addr % tp->nvram_pagesize);
  1901. return addr;
  1902. }
  1903. static u32 tg3_nvram_logical_addr(struct tg3 *tp, u32 addr)
  1904. {
  1905. if ((tp->tg3_flags & TG3_FLAG_NVRAM) &&
  1906. (tp->tg3_flags & TG3_FLAG_NVRAM_BUFFERED) &&
  1907. (tp->tg3_flags2 & TG3_FLG2_FLASH) &&
  1908. !(tp->tg3_flags3 & TG3_FLG3_NO_NVRAM_ADDR_TRANS) &&
  1909. (tp->nvram_jedecnum == JEDEC_ATMEL))
  1910. addr = ((addr >> ATMEL_AT45DB0X1B_PAGE_POS) *
  1911. tp->nvram_pagesize) +
  1912. (addr & ((1 << ATMEL_AT45DB0X1B_PAGE_POS) - 1));
  1913. return addr;
  1914. }
  1915. /* NOTE: Data read in from NVRAM is byteswapped according to
  1916. * the byteswapping settings for all other register accesses.
  1917. * tg3 devices are BE devices, so on a BE machine, the data
  1918. * returned will be exactly as it is seen in NVRAM. On a LE
  1919. * machine, the 32-bit value will be byteswapped.
  1920. */
  1921. static int tg3_nvram_read(struct tg3 *tp, u32 offset, u32 *val)
  1922. {
  1923. int ret;
  1924. if (!(tp->tg3_flags & TG3_FLAG_NVRAM))
  1925. return tg3_nvram_read_using_eeprom(tp, offset, val);
  1926. offset = tg3_nvram_phys_addr(tp, offset);
  1927. if (offset > NVRAM_ADDR_MSK)
  1928. return -EINVAL;
  1929. ret = tg3_nvram_lock(tp);
  1930. if (ret)
  1931. return ret;
  1932. tg3_enable_nvram_access(tp);
  1933. tw32(NVRAM_ADDR, offset);
  1934. ret = tg3_nvram_exec_cmd(tp, NVRAM_CMD_RD | NVRAM_CMD_GO |
  1935. NVRAM_CMD_FIRST | NVRAM_CMD_LAST | NVRAM_CMD_DONE);
  1936. if (ret == 0)
  1937. *val = tr32(NVRAM_RDDATA);
  1938. tg3_disable_nvram_access(tp);
  1939. tg3_nvram_unlock(tp);
  1940. return ret;
  1941. }
  1942. /* Ensures NVRAM data is in bytestream format. */
  1943. static int tg3_nvram_read_be32(struct tg3 *tp, u32 offset, __be32 *val)
  1944. {
  1945. u32 v;
  1946. int res = tg3_nvram_read(tp, offset, &v);
  1947. if (!res)
  1948. *val = cpu_to_be32(v);
  1949. return res;
  1950. }
  1951. /* tp->lock is held. */
  1952. static void __tg3_set_mac_addr(struct tg3 *tp, int skip_mac_1)
  1953. {
  1954. u32 addr_high, addr_low;
  1955. int i;
  1956. addr_high = ((tp->dev->dev_addr[0] << 8) |
  1957. tp->dev->dev_addr[1]);
  1958. addr_low = ((tp->dev->dev_addr[2] << 24) |
  1959. (tp->dev->dev_addr[3] << 16) |
  1960. (tp->dev->dev_addr[4] << 8) |
  1961. (tp->dev->dev_addr[5] << 0));
  1962. for (i = 0; i < 4; i++) {
  1963. if (i == 1 && skip_mac_1)
  1964. continue;
  1965. tw32(MAC_ADDR_0_HIGH + (i * 8), addr_high);
  1966. tw32(MAC_ADDR_0_LOW + (i * 8), addr_low);
  1967. }
  1968. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  1969. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  1970. for (i = 0; i < 12; i++) {
  1971. tw32(MAC_EXTADDR_0_HIGH + (i * 8), addr_high);
  1972. tw32(MAC_EXTADDR_0_LOW + (i * 8), addr_low);
  1973. }
  1974. }
  1975. addr_high = (tp->dev->dev_addr[0] +
  1976. tp->dev->dev_addr[1] +
  1977. tp->dev->dev_addr[2] +
  1978. tp->dev->dev_addr[3] +
  1979. tp->dev->dev_addr[4] +
  1980. tp->dev->dev_addr[5]) &
  1981. TX_BACKOFF_SEED_MASK;
  1982. tw32(MAC_TX_BACKOFF_SEED, addr_high);
  1983. }
  1984. static int tg3_set_power_state(struct tg3 *tp, pci_power_t state)
  1985. {
  1986. u32 misc_host_ctrl;
  1987. bool device_should_wake, do_low_power;
  1988. /* Make sure register accesses (indirect or otherwise)
  1989. * will function correctly.
  1990. */
  1991. pci_write_config_dword(tp->pdev,
  1992. TG3PCI_MISC_HOST_CTRL,
  1993. tp->misc_host_ctrl);
  1994. switch (state) {
  1995. case PCI_D0:
  1996. pci_enable_wake(tp->pdev, state, false);
  1997. pci_set_power_state(tp->pdev, PCI_D0);
  1998. /* Switch out of Vaux if it is a NIC */
  1999. if (tp->tg3_flags2 & TG3_FLG2_IS_NIC)
  2000. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl, 100);
  2001. return 0;
  2002. case PCI_D1:
  2003. case PCI_D2:
  2004. case PCI_D3hot:
  2005. break;
  2006. default:
  2007. printk(KERN_ERR PFX "%s: Invalid power state (D%d) requested\n",
  2008. tp->dev->name, state);
  2009. return -EINVAL;
  2010. }
  2011. /* Restore the CLKREQ setting. */
  2012. if (tp->tg3_flags3 & TG3_FLG3_CLKREQ_BUG) {
  2013. u16 lnkctl;
  2014. pci_read_config_word(tp->pdev,
  2015. tp->pcie_cap + PCI_EXP_LNKCTL,
  2016. &lnkctl);
  2017. lnkctl |= PCI_EXP_LNKCTL_CLKREQ_EN;
  2018. pci_write_config_word(tp->pdev,
  2019. tp->pcie_cap + PCI_EXP_LNKCTL,
  2020. lnkctl);
  2021. }
  2022. misc_host_ctrl = tr32(TG3PCI_MISC_HOST_CTRL);
  2023. tw32(TG3PCI_MISC_HOST_CTRL,
  2024. misc_host_ctrl | MISC_HOST_CTRL_MASK_PCI_INT);
  2025. device_should_wake = pci_pme_capable(tp->pdev, state) &&
  2026. device_may_wakeup(&tp->pdev->dev) &&
  2027. (tp->tg3_flags & TG3_FLAG_WOL_ENABLE);
  2028. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  2029. do_low_power = false;
  2030. if ((tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED) &&
  2031. !tp->link_config.phy_is_low_power) {
  2032. struct phy_device *phydev;
  2033. u32 phyid, advertising;
  2034. phydev = tp->mdio_bus->phy_map[PHY_ADDR];
  2035. tp->link_config.phy_is_low_power = 1;
  2036. tp->link_config.orig_speed = phydev->speed;
  2037. tp->link_config.orig_duplex = phydev->duplex;
  2038. tp->link_config.orig_autoneg = phydev->autoneg;
  2039. tp->link_config.orig_advertising = phydev->advertising;
  2040. advertising = ADVERTISED_TP |
  2041. ADVERTISED_Pause |
  2042. ADVERTISED_Autoneg |
  2043. ADVERTISED_10baseT_Half;
  2044. if ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) ||
  2045. device_should_wake) {
  2046. if (tp->tg3_flags & TG3_FLAG_WOL_SPEED_100MB)
  2047. advertising |=
  2048. ADVERTISED_100baseT_Half |
  2049. ADVERTISED_100baseT_Full |
  2050. ADVERTISED_10baseT_Full;
  2051. else
  2052. advertising |= ADVERTISED_10baseT_Full;
  2053. }
  2054. phydev->advertising = advertising;
  2055. phy_start_aneg(phydev);
  2056. phyid = phydev->drv->phy_id & phydev->drv->phy_id_mask;
  2057. if (phyid != TG3_PHY_ID_BCMAC131) {
  2058. phyid &= TG3_PHY_OUI_MASK;
  2059. if (phyid == TG3_PHY_OUI_1 ||
  2060. phyid == TG3_PHY_OUI_2 ||
  2061. phyid == TG3_PHY_OUI_3)
  2062. do_low_power = true;
  2063. }
  2064. }
  2065. } else {
  2066. do_low_power = true;
  2067. if (tp->link_config.phy_is_low_power == 0) {
  2068. tp->link_config.phy_is_low_power = 1;
  2069. tp->link_config.orig_speed = tp->link_config.speed;
  2070. tp->link_config.orig_duplex = tp->link_config.duplex;
  2071. tp->link_config.orig_autoneg = tp->link_config.autoneg;
  2072. }
  2073. if (!(tp->tg3_flags2 & TG3_FLG2_ANY_SERDES)) {
  2074. tp->link_config.speed = SPEED_10;
  2075. tp->link_config.duplex = DUPLEX_HALF;
  2076. tp->link_config.autoneg = AUTONEG_ENABLE;
  2077. tg3_setup_phy(tp, 0);
  2078. }
  2079. }
  2080. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  2081. u32 val;
  2082. val = tr32(GRC_VCPU_EXT_CTRL);
  2083. tw32(GRC_VCPU_EXT_CTRL, val | GRC_VCPU_EXT_CTRL_DISABLE_WOL);
  2084. } else if (!(tp->tg3_flags & TG3_FLAG_ENABLE_ASF)) {
  2085. int i;
  2086. u32 val;
  2087. for (i = 0; i < 200; i++) {
  2088. tg3_read_mem(tp, NIC_SRAM_FW_ASF_STATUS_MBOX, &val);
  2089. if (val == ~NIC_SRAM_FIRMWARE_MBOX_MAGIC1)
  2090. break;
  2091. msleep(1);
  2092. }
  2093. }
  2094. if (tp->tg3_flags & TG3_FLAG_WOL_CAP)
  2095. tg3_write_mem(tp, NIC_SRAM_WOL_MBOX, WOL_SIGNATURE |
  2096. WOL_DRV_STATE_SHUTDOWN |
  2097. WOL_DRV_WOL |
  2098. WOL_SET_MAGIC_PKT);
  2099. if (device_should_wake) {
  2100. u32 mac_mode;
  2101. if (!(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)) {
  2102. if (do_low_power) {
  2103. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x5a);
  2104. udelay(40);
  2105. }
  2106. if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES)
  2107. mac_mode = MAC_MODE_PORT_MODE_GMII;
  2108. else
  2109. mac_mode = MAC_MODE_PORT_MODE_MII;
  2110. mac_mode |= tp->mac_mode & MAC_MODE_LINK_POLARITY;
  2111. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  2112. ASIC_REV_5700) {
  2113. u32 speed = (tp->tg3_flags &
  2114. TG3_FLAG_WOL_SPEED_100MB) ?
  2115. SPEED_100 : SPEED_10;
  2116. if (tg3_5700_link_polarity(tp, speed))
  2117. mac_mode |= MAC_MODE_LINK_POLARITY;
  2118. else
  2119. mac_mode &= ~MAC_MODE_LINK_POLARITY;
  2120. }
  2121. } else {
  2122. mac_mode = MAC_MODE_PORT_MODE_TBI;
  2123. }
  2124. if (!(tp->tg3_flags2 & TG3_FLG2_5750_PLUS))
  2125. tw32(MAC_LED_CTRL, tp->led_ctrl);
  2126. mac_mode |= MAC_MODE_MAGIC_PKT_ENABLE;
  2127. if (((tp->tg3_flags2 & TG3_FLG2_5705_PLUS) &&
  2128. !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) &&
  2129. ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) ||
  2130. (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)))
  2131. mac_mode |= MAC_MODE_KEEP_FRAME_IN_WOL;
  2132. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) {
  2133. mac_mode |= tp->mac_mode &
  2134. (MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN);
  2135. if (mac_mode & MAC_MODE_APE_TX_EN)
  2136. mac_mode |= MAC_MODE_TDE_ENABLE;
  2137. }
  2138. tw32_f(MAC_MODE, mac_mode);
  2139. udelay(100);
  2140. tw32_f(MAC_RX_MODE, RX_MODE_ENABLE);
  2141. udelay(10);
  2142. }
  2143. if (!(tp->tg3_flags & TG3_FLAG_WOL_SPEED_100MB) &&
  2144. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  2145. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)) {
  2146. u32 base_val;
  2147. base_val = tp->pci_clock_ctrl;
  2148. base_val |= (CLOCK_CTRL_RXCLK_DISABLE |
  2149. CLOCK_CTRL_TXCLK_DISABLE);
  2150. tw32_wait_f(TG3PCI_CLOCK_CTRL, base_val | CLOCK_CTRL_ALTCLK |
  2151. CLOCK_CTRL_PWRDOWN_PLL133, 40);
  2152. } else if ((tp->tg3_flags2 & TG3_FLG2_5780_CLASS) ||
  2153. (tp->tg3_flags & TG3_FLAG_CPMU_PRESENT) ||
  2154. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)) {
  2155. /* do nothing */
  2156. } else if (!((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
  2157. (tp->tg3_flags & TG3_FLAG_ENABLE_ASF))) {
  2158. u32 newbits1, newbits2;
  2159. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  2160. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  2161. newbits1 = (CLOCK_CTRL_RXCLK_DISABLE |
  2162. CLOCK_CTRL_TXCLK_DISABLE |
  2163. CLOCK_CTRL_ALTCLK);
  2164. newbits2 = newbits1 | CLOCK_CTRL_44MHZ_CORE;
  2165. } else if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  2166. newbits1 = CLOCK_CTRL_625_CORE;
  2167. newbits2 = newbits1 | CLOCK_CTRL_ALTCLK;
  2168. } else {
  2169. newbits1 = CLOCK_CTRL_ALTCLK;
  2170. newbits2 = newbits1 | CLOCK_CTRL_44MHZ_CORE;
  2171. }
  2172. tw32_wait_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl | newbits1,
  2173. 40);
  2174. tw32_wait_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl | newbits2,
  2175. 40);
  2176. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  2177. u32 newbits3;
  2178. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  2179. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  2180. newbits3 = (CLOCK_CTRL_RXCLK_DISABLE |
  2181. CLOCK_CTRL_TXCLK_DISABLE |
  2182. CLOCK_CTRL_44MHZ_CORE);
  2183. } else {
  2184. newbits3 = CLOCK_CTRL_44MHZ_CORE;
  2185. }
  2186. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  2187. tp->pci_clock_ctrl | newbits3, 40);
  2188. }
  2189. }
  2190. if (!(device_should_wake) &&
  2191. !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
  2192. tg3_power_down_phy(tp, do_low_power);
  2193. tg3_frob_aux_power(tp);
  2194. /* Workaround for unstable PLL clock */
  2195. if ((GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_AX) ||
  2196. (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_BX)) {
  2197. u32 val = tr32(0x7d00);
  2198. val &= ~((1 << 16) | (1 << 4) | (1 << 2) | (1 << 1) | 1);
  2199. tw32(0x7d00, val);
  2200. if (!(tp->tg3_flags & TG3_FLAG_ENABLE_ASF)) {
  2201. int err;
  2202. err = tg3_nvram_lock(tp);
  2203. tg3_halt_cpu(tp, RX_CPU_BASE);
  2204. if (!err)
  2205. tg3_nvram_unlock(tp);
  2206. }
  2207. }
  2208. tg3_write_sig_post_reset(tp, RESET_KIND_SHUTDOWN);
  2209. if (device_should_wake)
  2210. pci_enable_wake(tp->pdev, state, true);
  2211. /* Finally, set the new power state. */
  2212. pci_set_power_state(tp->pdev, state);
  2213. return 0;
  2214. }
  2215. static void tg3_aux_stat_to_speed_duplex(struct tg3 *tp, u32 val, u16 *speed, u8 *duplex)
  2216. {
  2217. switch (val & MII_TG3_AUX_STAT_SPDMASK) {
  2218. case MII_TG3_AUX_STAT_10HALF:
  2219. *speed = SPEED_10;
  2220. *duplex = DUPLEX_HALF;
  2221. break;
  2222. case MII_TG3_AUX_STAT_10FULL:
  2223. *speed = SPEED_10;
  2224. *duplex = DUPLEX_FULL;
  2225. break;
  2226. case MII_TG3_AUX_STAT_100HALF:
  2227. *speed = SPEED_100;
  2228. *duplex = DUPLEX_HALF;
  2229. break;
  2230. case MII_TG3_AUX_STAT_100FULL:
  2231. *speed = SPEED_100;
  2232. *duplex = DUPLEX_FULL;
  2233. break;
  2234. case MII_TG3_AUX_STAT_1000HALF:
  2235. *speed = SPEED_1000;
  2236. *duplex = DUPLEX_HALF;
  2237. break;
  2238. case MII_TG3_AUX_STAT_1000FULL:
  2239. *speed = SPEED_1000;
  2240. *duplex = DUPLEX_FULL;
  2241. break;
  2242. default:
  2243. if (tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET) {
  2244. *speed = (val & MII_TG3_AUX_STAT_100) ? SPEED_100 :
  2245. SPEED_10;
  2246. *duplex = (val & MII_TG3_AUX_STAT_FULL) ? DUPLEX_FULL :
  2247. DUPLEX_HALF;
  2248. break;
  2249. }
  2250. *speed = SPEED_INVALID;
  2251. *duplex = DUPLEX_INVALID;
  2252. break;
  2253. }
  2254. }
  2255. static void tg3_phy_copper_begin(struct tg3 *tp)
  2256. {
  2257. u32 new_adv;
  2258. int i;
  2259. if (tp->link_config.phy_is_low_power) {
  2260. /* Entering low power mode. Disable gigabit and
  2261. * 100baseT advertisements.
  2262. */
  2263. tg3_writephy(tp, MII_TG3_CTRL, 0);
  2264. new_adv = (ADVERTISE_10HALF | ADVERTISE_10FULL |
  2265. ADVERTISE_CSMA | ADVERTISE_PAUSE_CAP);
  2266. if (tp->tg3_flags & TG3_FLAG_WOL_SPEED_100MB)
  2267. new_adv |= (ADVERTISE_100HALF | ADVERTISE_100FULL);
  2268. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  2269. } else if (tp->link_config.speed == SPEED_INVALID) {
  2270. if (tp->tg3_flags & TG3_FLAG_10_100_ONLY)
  2271. tp->link_config.advertising &=
  2272. ~(ADVERTISED_1000baseT_Half |
  2273. ADVERTISED_1000baseT_Full);
  2274. new_adv = ADVERTISE_CSMA;
  2275. if (tp->link_config.advertising & ADVERTISED_10baseT_Half)
  2276. new_adv |= ADVERTISE_10HALF;
  2277. if (tp->link_config.advertising & ADVERTISED_10baseT_Full)
  2278. new_adv |= ADVERTISE_10FULL;
  2279. if (tp->link_config.advertising & ADVERTISED_100baseT_Half)
  2280. new_adv |= ADVERTISE_100HALF;
  2281. if (tp->link_config.advertising & ADVERTISED_100baseT_Full)
  2282. new_adv |= ADVERTISE_100FULL;
  2283. new_adv |= tg3_advert_flowctrl_1000T(tp->link_config.flowctrl);
  2284. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  2285. if (tp->link_config.advertising &
  2286. (ADVERTISED_1000baseT_Half | ADVERTISED_1000baseT_Full)) {
  2287. new_adv = 0;
  2288. if (tp->link_config.advertising & ADVERTISED_1000baseT_Half)
  2289. new_adv |= MII_TG3_CTRL_ADV_1000_HALF;
  2290. if (tp->link_config.advertising & ADVERTISED_1000baseT_Full)
  2291. new_adv |= MII_TG3_CTRL_ADV_1000_FULL;
  2292. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY) &&
  2293. (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  2294. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0))
  2295. new_adv |= (MII_TG3_CTRL_AS_MASTER |
  2296. MII_TG3_CTRL_ENABLE_AS_MASTER);
  2297. tg3_writephy(tp, MII_TG3_CTRL, new_adv);
  2298. } else {
  2299. tg3_writephy(tp, MII_TG3_CTRL, 0);
  2300. }
  2301. } else {
  2302. new_adv = tg3_advert_flowctrl_1000T(tp->link_config.flowctrl);
  2303. new_adv |= ADVERTISE_CSMA;
  2304. /* Asking for a specific link mode. */
  2305. if (tp->link_config.speed == SPEED_1000) {
  2306. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  2307. if (tp->link_config.duplex == DUPLEX_FULL)
  2308. new_adv = MII_TG3_CTRL_ADV_1000_FULL;
  2309. else
  2310. new_adv = MII_TG3_CTRL_ADV_1000_HALF;
  2311. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  2312. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0)
  2313. new_adv |= (MII_TG3_CTRL_AS_MASTER |
  2314. MII_TG3_CTRL_ENABLE_AS_MASTER);
  2315. } else {
  2316. if (tp->link_config.speed == SPEED_100) {
  2317. if (tp->link_config.duplex == DUPLEX_FULL)
  2318. new_adv |= ADVERTISE_100FULL;
  2319. else
  2320. new_adv |= ADVERTISE_100HALF;
  2321. } else {
  2322. if (tp->link_config.duplex == DUPLEX_FULL)
  2323. new_adv |= ADVERTISE_10FULL;
  2324. else
  2325. new_adv |= ADVERTISE_10HALF;
  2326. }
  2327. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  2328. new_adv = 0;
  2329. }
  2330. tg3_writephy(tp, MII_TG3_CTRL, new_adv);
  2331. }
  2332. if (tp->link_config.autoneg == AUTONEG_DISABLE &&
  2333. tp->link_config.speed != SPEED_INVALID) {
  2334. u32 bmcr, orig_bmcr;
  2335. tp->link_config.active_speed = tp->link_config.speed;
  2336. tp->link_config.active_duplex = tp->link_config.duplex;
  2337. bmcr = 0;
  2338. switch (tp->link_config.speed) {
  2339. default:
  2340. case SPEED_10:
  2341. break;
  2342. case SPEED_100:
  2343. bmcr |= BMCR_SPEED100;
  2344. break;
  2345. case SPEED_1000:
  2346. bmcr |= TG3_BMCR_SPEED1000;
  2347. break;
  2348. }
  2349. if (tp->link_config.duplex == DUPLEX_FULL)
  2350. bmcr |= BMCR_FULLDPLX;
  2351. if (!tg3_readphy(tp, MII_BMCR, &orig_bmcr) &&
  2352. (bmcr != orig_bmcr)) {
  2353. tg3_writephy(tp, MII_BMCR, BMCR_LOOPBACK);
  2354. for (i = 0; i < 1500; i++) {
  2355. u32 tmp;
  2356. udelay(10);
  2357. if (tg3_readphy(tp, MII_BMSR, &tmp) ||
  2358. tg3_readphy(tp, MII_BMSR, &tmp))
  2359. continue;
  2360. if (!(tmp & BMSR_LSTATUS)) {
  2361. udelay(40);
  2362. break;
  2363. }
  2364. }
  2365. tg3_writephy(tp, MII_BMCR, bmcr);
  2366. udelay(40);
  2367. }
  2368. } else {
  2369. tg3_writephy(tp, MII_BMCR,
  2370. BMCR_ANENABLE | BMCR_ANRESTART);
  2371. }
  2372. }
  2373. static int tg3_init_5401phy_dsp(struct tg3 *tp)
  2374. {
  2375. int err;
  2376. /* Turn off tap power management. */
  2377. /* Set Extended packet length bit */
  2378. err = tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x4c20);
  2379. err |= tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x0012);
  2380. err |= tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x1804);
  2381. err |= tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x0013);
  2382. err |= tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x1204);
  2383. err |= tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8006);
  2384. err |= tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0132);
  2385. err |= tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8006);
  2386. err |= tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0232);
  2387. err |= tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x201f);
  2388. err |= tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0a20);
  2389. udelay(40);
  2390. return err;
  2391. }
  2392. static int tg3_copper_is_advertising_all(struct tg3 *tp, u32 mask)
  2393. {
  2394. u32 adv_reg, all_mask = 0;
  2395. if (mask & ADVERTISED_10baseT_Half)
  2396. all_mask |= ADVERTISE_10HALF;
  2397. if (mask & ADVERTISED_10baseT_Full)
  2398. all_mask |= ADVERTISE_10FULL;
  2399. if (mask & ADVERTISED_100baseT_Half)
  2400. all_mask |= ADVERTISE_100HALF;
  2401. if (mask & ADVERTISED_100baseT_Full)
  2402. all_mask |= ADVERTISE_100FULL;
  2403. if (tg3_readphy(tp, MII_ADVERTISE, &adv_reg))
  2404. return 0;
  2405. if ((adv_reg & all_mask) != all_mask)
  2406. return 0;
  2407. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY)) {
  2408. u32 tg3_ctrl;
  2409. all_mask = 0;
  2410. if (mask & ADVERTISED_1000baseT_Half)
  2411. all_mask |= ADVERTISE_1000HALF;
  2412. if (mask & ADVERTISED_1000baseT_Full)
  2413. all_mask |= ADVERTISE_1000FULL;
  2414. if (tg3_readphy(tp, MII_TG3_CTRL, &tg3_ctrl))
  2415. return 0;
  2416. if ((tg3_ctrl & all_mask) != all_mask)
  2417. return 0;
  2418. }
  2419. return 1;
  2420. }
  2421. static int tg3_adv_1000T_flowctrl_ok(struct tg3 *tp, u32 *lcladv, u32 *rmtadv)
  2422. {
  2423. u32 curadv, reqadv;
  2424. if (tg3_readphy(tp, MII_ADVERTISE, lcladv))
  2425. return 1;
  2426. curadv = *lcladv & (ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM);
  2427. reqadv = tg3_advert_flowctrl_1000T(tp->link_config.flowctrl);
  2428. if (tp->link_config.active_duplex == DUPLEX_FULL) {
  2429. if (curadv != reqadv)
  2430. return 0;
  2431. if (tp->tg3_flags & TG3_FLAG_PAUSE_AUTONEG)
  2432. tg3_readphy(tp, MII_LPA, rmtadv);
  2433. } else {
  2434. /* Reprogram the advertisement register, even if it
  2435. * does not affect the current link. If the link
  2436. * gets renegotiated in the future, we can save an
  2437. * additional renegotiation cycle by advertising
  2438. * it correctly in the first place.
  2439. */
  2440. if (curadv != reqadv) {
  2441. *lcladv &= ~(ADVERTISE_PAUSE_CAP |
  2442. ADVERTISE_PAUSE_ASYM);
  2443. tg3_writephy(tp, MII_ADVERTISE, *lcladv | reqadv);
  2444. }
  2445. }
  2446. return 1;
  2447. }
  2448. static int tg3_setup_copper_phy(struct tg3 *tp, int force_reset)
  2449. {
  2450. int current_link_up;
  2451. u32 bmsr, dummy;
  2452. u32 lcl_adv, rmt_adv;
  2453. u16 current_speed;
  2454. u8 current_duplex;
  2455. int i, err;
  2456. tw32(MAC_EVENT, 0);
  2457. tw32_f(MAC_STATUS,
  2458. (MAC_STATUS_SYNC_CHANGED |
  2459. MAC_STATUS_CFG_CHANGED |
  2460. MAC_STATUS_MI_COMPLETION |
  2461. MAC_STATUS_LNKSTATE_CHANGED));
  2462. udelay(40);
  2463. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  2464. tw32_f(MAC_MI_MODE,
  2465. (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
  2466. udelay(80);
  2467. }
  2468. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x02);
  2469. /* Some third-party PHYs need to be reset on link going
  2470. * down.
  2471. */
  2472. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  2473. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  2474. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) &&
  2475. netif_carrier_ok(tp->dev)) {
  2476. tg3_readphy(tp, MII_BMSR, &bmsr);
  2477. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  2478. !(bmsr & BMSR_LSTATUS))
  2479. force_reset = 1;
  2480. }
  2481. if (force_reset)
  2482. tg3_phy_reset(tp);
  2483. if ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5401) {
  2484. tg3_readphy(tp, MII_BMSR, &bmsr);
  2485. if (tg3_readphy(tp, MII_BMSR, &bmsr) ||
  2486. !(tp->tg3_flags & TG3_FLAG_INIT_COMPLETE))
  2487. bmsr = 0;
  2488. if (!(bmsr & BMSR_LSTATUS)) {
  2489. err = tg3_init_5401phy_dsp(tp);
  2490. if (err)
  2491. return err;
  2492. tg3_readphy(tp, MII_BMSR, &bmsr);
  2493. for (i = 0; i < 1000; i++) {
  2494. udelay(10);
  2495. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  2496. (bmsr & BMSR_LSTATUS)) {
  2497. udelay(40);
  2498. break;
  2499. }
  2500. }
  2501. if ((tp->phy_id & PHY_ID_REV_MASK) == PHY_REV_BCM5401_B0 &&
  2502. !(bmsr & BMSR_LSTATUS) &&
  2503. tp->link_config.active_speed == SPEED_1000) {
  2504. err = tg3_phy_reset(tp);
  2505. if (!err)
  2506. err = tg3_init_5401phy_dsp(tp);
  2507. if (err)
  2508. return err;
  2509. }
  2510. }
  2511. } else if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  2512. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0) {
  2513. /* 5701 {A0,B0} CRC bug workaround */
  2514. tg3_writephy(tp, 0x15, 0x0a75);
  2515. tg3_writephy(tp, 0x1c, 0x8c68);
  2516. tg3_writephy(tp, 0x1c, 0x8d68);
  2517. tg3_writephy(tp, 0x1c, 0x8c68);
  2518. }
  2519. /* Clear pending interrupts... */
  2520. tg3_readphy(tp, MII_TG3_ISTAT, &dummy);
  2521. tg3_readphy(tp, MII_TG3_ISTAT, &dummy);
  2522. if (tp->tg3_flags & TG3_FLAG_USE_MI_INTERRUPT)
  2523. tg3_writephy(tp, MII_TG3_IMASK, ~MII_TG3_INT_LINKCHG);
  2524. else if (!(tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET))
  2525. tg3_writephy(tp, MII_TG3_IMASK, ~0);
  2526. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  2527. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  2528. if (tp->led_ctrl == LED_CTRL_MODE_PHY_1)
  2529. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  2530. MII_TG3_EXT_CTRL_LNK3_LED_MODE);
  2531. else
  2532. tg3_writephy(tp, MII_TG3_EXT_CTRL, 0);
  2533. }
  2534. current_link_up = 0;
  2535. current_speed = SPEED_INVALID;
  2536. current_duplex = DUPLEX_INVALID;
  2537. if (tp->tg3_flags2 & TG3_FLG2_CAPACITIVE_COUPLING) {
  2538. u32 val;
  2539. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x4007);
  2540. tg3_readphy(tp, MII_TG3_AUX_CTRL, &val);
  2541. if (!(val & (1 << 10))) {
  2542. val |= (1 << 10);
  2543. tg3_writephy(tp, MII_TG3_AUX_CTRL, val);
  2544. goto relink;
  2545. }
  2546. }
  2547. bmsr = 0;
  2548. for (i = 0; i < 100; i++) {
  2549. tg3_readphy(tp, MII_BMSR, &bmsr);
  2550. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  2551. (bmsr & BMSR_LSTATUS))
  2552. break;
  2553. udelay(40);
  2554. }
  2555. if (bmsr & BMSR_LSTATUS) {
  2556. u32 aux_stat, bmcr;
  2557. tg3_readphy(tp, MII_TG3_AUX_STAT, &aux_stat);
  2558. for (i = 0; i < 2000; i++) {
  2559. udelay(10);
  2560. if (!tg3_readphy(tp, MII_TG3_AUX_STAT, &aux_stat) &&
  2561. aux_stat)
  2562. break;
  2563. }
  2564. tg3_aux_stat_to_speed_duplex(tp, aux_stat,
  2565. &current_speed,
  2566. &current_duplex);
  2567. bmcr = 0;
  2568. for (i = 0; i < 200; i++) {
  2569. tg3_readphy(tp, MII_BMCR, &bmcr);
  2570. if (tg3_readphy(tp, MII_BMCR, &bmcr))
  2571. continue;
  2572. if (bmcr && bmcr != 0x7fff)
  2573. break;
  2574. udelay(10);
  2575. }
  2576. lcl_adv = 0;
  2577. rmt_adv = 0;
  2578. tp->link_config.active_speed = current_speed;
  2579. tp->link_config.active_duplex = current_duplex;
  2580. if (tp->link_config.autoneg == AUTONEG_ENABLE) {
  2581. if ((bmcr & BMCR_ANENABLE) &&
  2582. tg3_copper_is_advertising_all(tp,
  2583. tp->link_config.advertising)) {
  2584. if (tg3_adv_1000T_flowctrl_ok(tp, &lcl_adv,
  2585. &rmt_adv))
  2586. current_link_up = 1;
  2587. }
  2588. } else {
  2589. if (!(bmcr & BMCR_ANENABLE) &&
  2590. tp->link_config.speed == current_speed &&
  2591. tp->link_config.duplex == current_duplex &&
  2592. tp->link_config.flowctrl ==
  2593. tp->link_config.active_flowctrl) {
  2594. current_link_up = 1;
  2595. }
  2596. }
  2597. if (current_link_up == 1 &&
  2598. tp->link_config.active_duplex == DUPLEX_FULL)
  2599. tg3_setup_flow_control(tp, lcl_adv, rmt_adv);
  2600. }
  2601. relink:
  2602. if (current_link_up == 0 || tp->link_config.phy_is_low_power) {
  2603. u32 tmp;
  2604. tg3_phy_copper_begin(tp);
  2605. tg3_readphy(tp, MII_BMSR, &tmp);
  2606. if (!tg3_readphy(tp, MII_BMSR, &tmp) &&
  2607. (tmp & BMSR_LSTATUS))
  2608. current_link_up = 1;
  2609. }
  2610. tp->mac_mode &= ~MAC_MODE_PORT_MODE_MASK;
  2611. if (current_link_up == 1) {
  2612. if (tp->link_config.active_speed == SPEED_100 ||
  2613. tp->link_config.active_speed == SPEED_10)
  2614. tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
  2615. else
  2616. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  2617. } else if (tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET)
  2618. tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
  2619. else
  2620. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  2621. tp->mac_mode &= ~MAC_MODE_HALF_DUPLEX;
  2622. if (tp->link_config.active_duplex == DUPLEX_HALF)
  2623. tp->mac_mode |= MAC_MODE_HALF_DUPLEX;
  2624. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) {
  2625. if (current_link_up == 1 &&
  2626. tg3_5700_link_polarity(tp, tp->link_config.active_speed))
  2627. tp->mac_mode |= MAC_MODE_LINK_POLARITY;
  2628. else
  2629. tp->mac_mode &= ~MAC_MODE_LINK_POLARITY;
  2630. }
  2631. /* ??? Without this setting Netgear GA302T PHY does not
  2632. * ??? send/receive packets...
  2633. */
  2634. if ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5411 &&
  2635. tp->pci_chip_rev_id == CHIPREV_ID_5700_ALTIMA) {
  2636. tp->mi_mode |= MAC_MI_MODE_AUTO_POLL;
  2637. tw32_f(MAC_MI_MODE, tp->mi_mode);
  2638. udelay(80);
  2639. }
  2640. tw32_f(MAC_MODE, tp->mac_mode);
  2641. udelay(40);
  2642. if (tp->tg3_flags & TG3_FLAG_USE_LINKCHG_REG) {
  2643. /* Polled via timer. */
  2644. tw32_f(MAC_EVENT, 0);
  2645. } else {
  2646. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  2647. }
  2648. udelay(40);
  2649. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 &&
  2650. current_link_up == 1 &&
  2651. tp->link_config.active_speed == SPEED_1000 &&
  2652. ((tp->tg3_flags & TG3_FLAG_PCIX_MODE) ||
  2653. (tp->tg3_flags & TG3_FLAG_PCI_HIGH_SPEED))) {
  2654. udelay(120);
  2655. tw32_f(MAC_STATUS,
  2656. (MAC_STATUS_SYNC_CHANGED |
  2657. MAC_STATUS_CFG_CHANGED));
  2658. udelay(40);
  2659. tg3_write_mem(tp,
  2660. NIC_SRAM_FIRMWARE_MBOX,
  2661. NIC_SRAM_FIRMWARE_MBOX_MAGIC2);
  2662. }
  2663. /* Prevent send BD corruption. */
  2664. if (tp->tg3_flags3 & TG3_FLG3_CLKREQ_BUG) {
  2665. u16 oldlnkctl, newlnkctl;
  2666. pci_read_config_word(tp->pdev,
  2667. tp->pcie_cap + PCI_EXP_LNKCTL,
  2668. &oldlnkctl);
  2669. if (tp->link_config.active_speed == SPEED_100 ||
  2670. tp->link_config.active_speed == SPEED_10)
  2671. newlnkctl = oldlnkctl & ~PCI_EXP_LNKCTL_CLKREQ_EN;
  2672. else
  2673. newlnkctl = oldlnkctl | PCI_EXP_LNKCTL_CLKREQ_EN;
  2674. if (newlnkctl != oldlnkctl)
  2675. pci_write_config_word(tp->pdev,
  2676. tp->pcie_cap + PCI_EXP_LNKCTL,
  2677. newlnkctl);
  2678. } else if (tp->tg3_flags3 & TG3_FLG3_TOGGLE_10_100_L1PLLPD) {
  2679. u32 newreg, oldreg = tr32(TG3_PCIE_LNKCTL);
  2680. if (tp->link_config.active_speed == SPEED_100 ||
  2681. tp->link_config.active_speed == SPEED_10)
  2682. newreg = oldreg & ~TG3_PCIE_LNKCTL_L1_PLL_PD_EN;
  2683. else
  2684. newreg = oldreg | TG3_PCIE_LNKCTL_L1_PLL_PD_EN;
  2685. if (newreg != oldreg)
  2686. tw32(TG3_PCIE_LNKCTL, newreg);
  2687. }
  2688. if (current_link_up != netif_carrier_ok(tp->dev)) {
  2689. if (current_link_up)
  2690. netif_carrier_on(tp->dev);
  2691. else
  2692. netif_carrier_off(tp->dev);
  2693. tg3_link_report(tp);
  2694. }
  2695. return 0;
  2696. }
  2697. struct tg3_fiber_aneginfo {
  2698. int state;
  2699. #define ANEG_STATE_UNKNOWN 0
  2700. #define ANEG_STATE_AN_ENABLE 1
  2701. #define ANEG_STATE_RESTART_INIT 2
  2702. #define ANEG_STATE_RESTART 3
  2703. #define ANEG_STATE_DISABLE_LINK_OK 4
  2704. #define ANEG_STATE_ABILITY_DETECT_INIT 5
  2705. #define ANEG_STATE_ABILITY_DETECT 6
  2706. #define ANEG_STATE_ACK_DETECT_INIT 7
  2707. #define ANEG_STATE_ACK_DETECT 8
  2708. #define ANEG_STATE_COMPLETE_ACK_INIT 9
  2709. #define ANEG_STATE_COMPLETE_ACK 10
  2710. #define ANEG_STATE_IDLE_DETECT_INIT 11
  2711. #define ANEG_STATE_IDLE_DETECT 12
  2712. #define ANEG_STATE_LINK_OK 13
  2713. #define ANEG_STATE_NEXT_PAGE_WAIT_INIT 14
  2714. #define ANEG_STATE_NEXT_PAGE_WAIT 15
  2715. u32 flags;
  2716. #define MR_AN_ENABLE 0x00000001
  2717. #define MR_RESTART_AN 0x00000002
  2718. #define MR_AN_COMPLETE 0x00000004
  2719. #define MR_PAGE_RX 0x00000008
  2720. #define MR_NP_LOADED 0x00000010
  2721. #define MR_TOGGLE_TX 0x00000020
  2722. #define MR_LP_ADV_FULL_DUPLEX 0x00000040
  2723. #define MR_LP_ADV_HALF_DUPLEX 0x00000080
  2724. #define MR_LP_ADV_SYM_PAUSE 0x00000100
  2725. #define MR_LP_ADV_ASYM_PAUSE 0x00000200
  2726. #define MR_LP_ADV_REMOTE_FAULT1 0x00000400
  2727. #define MR_LP_ADV_REMOTE_FAULT2 0x00000800
  2728. #define MR_LP_ADV_NEXT_PAGE 0x00001000
  2729. #define MR_TOGGLE_RX 0x00002000
  2730. #define MR_NP_RX 0x00004000
  2731. #define MR_LINK_OK 0x80000000
  2732. unsigned long link_time, cur_time;
  2733. u32 ability_match_cfg;
  2734. int ability_match_count;
  2735. char ability_match, idle_match, ack_match;
  2736. u32 txconfig, rxconfig;
  2737. #define ANEG_CFG_NP 0x00000080
  2738. #define ANEG_CFG_ACK 0x00000040
  2739. #define ANEG_CFG_RF2 0x00000020
  2740. #define ANEG_CFG_RF1 0x00000010
  2741. #define ANEG_CFG_PS2 0x00000001
  2742. #define ANEG_CFG_PS1 0x00008000
  2743. #define ANEG_CFG_HD 0x00004000
  2744. #define ANEG_CFG_FD 0x00002000
  2745. #define ANEG_CFG_INVAL 0x00001f06
  2746. };
  2747. #define ANEG_OK 0
  2748. #define ANEG_DONE 1
  2749. #define ANEG_TIMER_ENAB 2
  2750. #define ANEG_FAILED -1
  2751. #define ANEG_STATE_SETTLE_TIME 10000
  2752. static int tg3_fiber_aneg_smachine(struct tg3 *tp,
  2753. struct tg3_fiber_aneginfo *ap)
  2754. {
  2755. u16 flowctrl;
  2756. unsigned long delta;
  2757. u32 rx_cfg_reg;
  2758. int ret;
  2759. if (ap->state == ANEG_STATE_UNKNOWN) {
  2760. ap->rxconfig = 0;
  2761. ap->link_time = 0;
  2762. ap->cur_time = 0;
  2763. ap->ability_match_cfg = 0;
  2764. ap->ability_match_count = 0;
  2765. ap->ability_match = 0;
  2766. ap->idle_match = 0;
  2767. ap->ack_match = 0;
  2768. }
  2769. ap->cur_time++;
  2770. if (tr32(MAC_STATUS) & MAC_STATUS_RCVD_CFG) {
  2771. rx_cfg_reg = tr32(MAC_RX_AUTO_NEG);
  2772. if (rx_cfg_reg != ap->ability_match_cfg) {
  2773. ap->ability_match_cfg = rx_cfg_reg;
  2774. ap->ability_match = 0;
  2775. ap->ability_match_count = 0;
  2776. } else {
  2777. if (++ap->ability_match_count > 1) {
  2778. ap->ability_match = 1;
  2779. ap->ability_match_cfg = rx_cfg_reg;
  2780. }
  2781. }
  2782. if (rx_cfg_reg & ANEG_CFG_ACK)
  2783. ap->ack_match = 1;
  2784. else
  2785. ap->ack_match = 0;
  2786. ap->idle_match = 0;
  2787. } else {
  2788. ap->idle_match = 1;
  2789. ap->ability_match_cfg = 0;
  2790. ap->ability_match_count = 0;
  2791. ap->ability_match = 0;
  2792. ap->ack_match = 0;
  2793. rx_cfg_reg = 0;
  2794. }
  2795. ap->rxconfig = rx_cfg_reg;
  2796. ret = ANEG_OK;
  2797. switch(ap->state) {
  2798. case ANEG_STATE_UNKNOWN:
  2799. if (ap->flags & (MR_AN_ENABLE | MR_RESTART_AN))
  2800. ap->state = ANEG_STATE_AN_ENABLE;
  2801. /* fallthru */
  2802. case ANEG_STATE_AN_ENABLE:
  2803. ap->flags &= ~(MR_AN_COMPLETE | MR_PAGE_RX);
  2804. if (ap->flags & MR_AN_ENABLE) {
  2805. ap->link_time = 0;
  2806. ap->cur_time = 0;
  2807. ap->ability_match_cfg = 0;
  2808. ap->ability_match_count = 0;
  2809. ap->ability_match = 0;
  2810. ap->idle_match = 0;
  2811. ap->ack_match = 0;
  2812. ap->state = ANEG_STATE_RESTART_INIT;
  2813. } else {
  2814. ap->state = ANEG_STATE_DISABLE_LINK_OK;
  2815. }
  2816. break;
  2817. case ANEG_STATE_RESTART_INIT:
  2818. ap->link_time = ap->cur_time;
  2819. ap->flags &= ~(MR_NP_LOADED);
  2820. ap->txconfig = 0;
  2821. tw32(MAC_TX_AUTO_NEG, 0);
  2822. tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
  2823. tw32_f(MAC_MODE, tp->mac_mode);
  2824. udelay(40);
  2825. ret = ANEG_TIMER_ENAB;
  2826. ap->state = ANEG_STATE_RESTART;
  2827. /* fallthru */
  2828. case ANEG_STATE_RESTART:
  2829. delta = ap->cur_time - ap->link_time;
  2830. if (delta > ANEG_STATE_SETTLE_TIME) {
  2831. ap->state = ANEG_STATE_ABILITY_DETECT_INIT;
  2832. } else {
  2833. ret = ANEG_TIMER_ENAB;
  2834. }
  2835. break;
  2836. case ANEG_STATE_DISABLE_LINK_OK:
  2837. ret = ANEG_DONE;
  2838. break;
  2839. case ANEG_STATE_ABILITY_DETECT_INIT:
  2840. ap->flags &= ~(MR_TOGGLE_TX);
  2841. ap->txconfig = ANEG_CFG_FD;
  2842. flowctrl = tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
  2843. if (flowctrl & ADVERTISE_1000XPAUSE)
  2844. ap->txconfig |= ANEG_CFG_PS1;
  2845. if (flowctrl & ADVERTISE_1000XPSE_ASYM)
  2846. ap->txconfig |= ANEG_CFG_PS2;
  2847. tw32(MAC_TX_AUTO_NEG, ap->txconfig);
  2848. tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
  2849. tw32_f(MAC_MODE, tp->mac_mode);
  2850. udelay(40);
  2851. ap->state = ANEG_STATE_ABILITY_DETECT;
  2852. break;
  2853. case ANEG_STATE_ABILITY_DETECT:
  2854. if (ap->ability_match != 0 && ap->rxconfig != 0) {
  2855. ap->state = ANEG_STATE_ACK_DETECT_INIT;
  2856. }
  2857. break;
  2858. case ANEG_STATE_ACK_DETECT_INIT:
  2859. ap->txconfig |= ANEG_CFG_ACK;
  2860. tw32(MAC_TX_AUTO_NEG, ap->txconfig);
  2861. tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
  2862. tw32_f(MAC_MODE, tp->mac_mode);
  2863. udelay(40);
  2864. ap->state = ANEG_STATE_ACK_DETECT;
  2865. /* fallthru */
  2866. case ANEG_STATE_ACK_DETECT:
  2867. if (ap->ack_match != 0) {
  2868. if ((ap->rxconfig & ~ANEG_CFG_ACK) ==
  2869. (ap->ability_match_cfg & ~ANEG_CFG_ACK)) {
  2870. ap->state = ANEG_STATE_COMPLETE_ACK_INIT;
  2871. } else {
  2872. ap->state = ANEG_STATE_AN_ENABLE;
  2873. }
  2874. } else if (ap->ability_match != 0 &&
  2875. ap->rxconfig == 0) {
  2876. ap->state = ANEG_STATE_AN_ENABLE;
  2877. }
  2878. break;
  2879. case ANEG_STATE_COMPLETE_ACK_INIT:
  2880. if (ap->rxconfig & ANEG_CFG_INVAL) {
  2881. ret = ANEG_FAILED;
  2882. break;
  2883. }
  2884. ap->flags &= ~(MR_LP_ADV_FULL_DUPLEX |
  2885. MR_LP_ADV_HALF_DUPLEX |
  2886. MR_LP_ADV_SYM_PAUSE |
  2887. MR_LP_ADV_ASYM_PAUSE |
  2888. MR_LP_ADV_REMOTE_FAULT1 |
  2889. MR_LP_ADV_REMOTE_FAULT2 |
  2890. MR_LP_ADV_NEXT_PAGE |
  2891. MR_TOGGLE_RX |
  2892. MR_NP_RX);
  2893. if (ap->rxconfig & ANEG_CFG_FD)
  2894. ap->flags |= MR_LP_ADV_FULL_DUPLEX;
  2895. if (ap->rxconfig & ANEG_CFG_HD)
  2896. ap->flags |= MR_LP_ADV_HALF_DUPLEX;
  2897. if (ap->rxconfig & ANEG_CFG_PS1)
  2898. ap->flags |= MR_LP_ADV_SYM_PAUSE;
  2899. if (ap->rxconfig & ANEG_CFG_PS2)
  2900. ap->flags |= MR_LP_ADV_ASYM_PAUSE;
  2901. if (ap->rxconfig & ANEG_CFG_RF1)
  2902. ap->flags |= MR_LP_ADV_REMOTE_FAULT1;
  2903. if (ap->rxconfig & ANEG_CFG_RF2)
  2904. ap->flags |= MR_LP_ADV_REMOTE_FAULT2;
  2905. if (ap->rxconfig & ANEG_CFG_NP)
  2906. ap->flags |= MR_LP_ADV_NEXT_PAGE;
  2907. ap->link_time = ap->cur_time;
  2908. ap->flags ^= (MR_TOGGLE_TX);
  2909. if (ap->rxconfig & 0x0008)
  2910. ap->flags |= MR_TOGGLE_RX;
  2911. if (ap->rxconfig & ANEG_CFG_NP)
  2912. ap->flags |= MR_NP_RX;
  2913. ap->flags |= MR_PAGE_RX;
  2914. ap->state = ANEG_STATE_COMPLETE_ACK;
  2915. ret = ANEG_TIMER_ENAB;
  2916. break;
  2917. case ANEG_STATE_COMPLETE_ACK:
  2918. if (ap->ability_match != 0 &&
  2919. ap->rxconfig == 0) {
  2920. ap->state = ANEG_STATE_AN_ENABLE;
  2921. break;
  2922. }
  2923. delta = ap->cur_time - ap->link_time;
  2924. if (delta > ANEG_STATE_SETTLE_TIME) {
  2925. if (!(ap->flags & (MR_LP_ADV_NEXT_PAGE))) {
  2926. ap->state = ANEG_STATE_IDLE_DETECT_INIT;
  2927. } else {
  2928. if ((ap->txconfig & ANEG_CFG_NP) == 0 &&
  2929. !(ap->flags & MR_NP_RX)) {
  2930. ap->state = ANEG_STATE_IDLE_DETECT_INIT;
  2931. } else {
  2932. ret = ANEG_FAILED;
  2933. }
  2934. }
  2935. }
  2936. break;
  2937. case ANEG_STATE_IDLE_DETECT_INIT:
  2938. ap->link_time = ap->cur_time;
  2939. tp->mac_mode &= ~MAC_MODE_SEND_CONFIGS;
  2940. tw32_f(MAC_MODE, tp->mac_mode);
  2941. udelay(40);
  2942. ap->state = ANEG_STATE_IDLE_DETECT;
  2943. ret = ANEG_TIMER_ENAB;
  2944. break;
  2945. case ANEG_STATE_IDLE_DETECT:
  2946. if (ap->ability_match != 0 &&
  2947. ap->rxconfig == 0) {
  2948. ap->state = ANEG_STATE_AN_ENABLE;
  2949. break;
  2950. }
  2951. delta = ap->cur_time - ap->link_time;
  2952. if (delta > ANEG_STATE_SETTLE_TIME) {
  2953. /* XXX another gem from the Broadcom driver :( */
  2954. ap->state = ANEG_STATE_LINK_OK;
  2955. }
  2956. break;
  2957. case ANEG_STATE_LINK_OK:
  2958. ap->flags |= (MR_AN_COMPLETE | MR_LINK_OK);
  2959. ret = ANEG_DONE;
  2960. break;
  2961. case ANEG_STATE_NEXT_PAGE_WAIT_INIT:
  2962. /* ??? unimplemented */
  2963. break;
  2964. case ANEG_STATE_NEXT_PAGE_WAIT:
  2965. /* ??? unimplemented */
  2966. break;
  2967. default:
  2968. ret = ANEG_FAILED;
  2969. break;
  2970. }
  2971. return ret;
  2972. }
  2973. static int fiber_autoneg(struct tg3 *tp, u32 *txflags, u32 *rxflags)
  2974. {
  2975. int res = 0;
  2976. struct tg3_fiber_aneginfo aninfo;
  2977. int status = ANEG_FAILED;
  2978. unsigned int tick;
  2979. u32 tmp;
  2980. tw32_f(MAC_TX_AUTO_NEG, 0);
  2981. tmp = tp->mac_mode & ~MAC_MODE_PORT_MODE_MASK;
  2982. tw32_f(MAC_MODE, tmp | MAC_MODE_PORT_MODE_GMII);
  2983. udelay(40);
  2984. tw32_f(MAC_MODE, tp->mac_mode | MAC_MODE_SEND_CONFIGS);
  2985. udelay(40);
  2986. memset(&aninfo, 0, sizeof(aninfo));
  2987. aninfo.flags |= MR_AN_ENABLE;
  2988. aninfo.state = ANEG_STATE_UNKNOWN;
  2989. aninfo.cur_time = 0;
  2990. tick = 0;
  2991. while (++tick < 195000) {
  2992. status = tg3_fiber_aneg_smachine(tp, &aninfo);
  2993. if (status == ANEG_DONE || status == ANEG_FAILED)
  2994. break;
  2995. udelay(1);
  2996. }
  2997. tp->mac_mode &= ~MAC_MODE_SEND_CONFIGS;
  2998. tw32_f(MAC_MODE, tp->mac_mode);
  2999. udelay(40);
  3000. *txflags = aninfo.txconfig;
  3001. *rxflags = aninfo.flags;
  3002. if (status == ANEG_DONE &&
  3003. (aninfo.flags & (MR_AN_COMPLETE | MR_LINK_OK |
  3004. MR_LP_ADV_FULL_DUPLEX)))
  3005. res = 1;
  3006. return res;
  3007. }
  3008. static void tg3_init_bcm8002(struct tg3 *tp)
  3009. {
  3010. u32 mac_status = tr32(MAC_STATUS);
  3011. int i;
  3012. /* Reset when initting first time or we have a link. */
  3013. if ((tp->tg3_flags & TG3_FLAG_INIT_COMPLETE) &&
  3014. !(mac_status & MAC_STATUS_PCS_SYNCED))
  3015. return;
  3016. /* Set PLL lock range. */
  3017. tg3_writephy(tp, 0x16, 0x8007);
  3018. /* SW reset */
  3019. tg3_writephy(tp, MII_BMCR, BMCR_RESET);
  3020. /* Wait for reset to complete. */
  3021. /* XXX schedule_timeout() ... */
  3022. for (i = 0; i < 500; i++)
  3023. udelay(10);
  3024. /* Config mode; select PMA/Ch 1 regs. */
  3025. tg3_writephy(tp, 0x10, 0x8411);
  3026. /* Enable auto-lock and comdet, select txclk for tx. */
  3027. tg3_writephy(tp, 0x11, 0x0a10);
  3028. tg3_writephy(tp, 0x18, 0x00a0);
  3029. tg3_writephy(tp, 0x16, 0x41ff);
  3030. /* Assert and deassert POR. */
  3031. tg3_writephy(tp, 0x13, 0x0400);
  3032. udelay(40);
  3033. tg3_writephy(tp, 0x13, 0x0000);
  3034. tg3_writephy(tp, 0x11, 0x0a50);
  3035. udelay(40);
  3036. tg3_writephy(tp, 0x11, 0x0a10);
  3037. /* Wait for signal to stabilize */
  3038. /* XXX schedule_timeout() ... */
  3039. for (i = 0; i < 15000; i++)
  3040. udelay(10);
  3041. /* Deselect the channel register so we can read the PHYID
  3042. * later.
  3043. */
  3044. tg3_writephy(tp, 0x10, 0x8011);
  3045. }
  3046. static int tg3_setup_fiber_hw_autoneg(struct tg3 *tp, u32 mac_status)
  3047. {
  3048. u16 flowctrl;
  3049. u32 sg_dig_ctrl, sg_dig_status;
  3050. u32 serdes_cfg, expected_sg_dig_ctrl;
  3051. int workaround, port_a;
  3052. int current_link_up;
  3053. serdes_cfg = 0;
  3054. expected_sg_dig_ctrl = 0;
  3055. workaround = 0;
  3056. port_a = 1;
  3057. current_link_up = 0;
  3058. if (tp->pci_chip_rev_id != CHIPREV_ID_5704_A0 &&
  3059. tp->pci_chip_rev_id != CHIPREV_ID_5704_A1) {
  3060. workaround = 1;
  3061. if (tr32(TG3PCI_DUAL_MAC_CTRL) & DUAL_MAC_CTRL_ID)
  3062. port_a = 0;
  3063. /* preserve bits 0-11,13,14 for signal pre-emphasis */
  3064. /* preserve bits 20-23 for voltage regulator */
  3065. serdes_cfg = tr32(MAC_SERDES_CFG) & 0x00f06fff;
  3066. }
  3067. sg_dig_ctrl = tr32(SG_DIG_CTRL);
  3068. if (tp->link_config.autoneg != AUTONEG_ENABLE) {
  3069. if (sg_dig_ctrl & SG_DIG_USING_HW_AUTONEG) {
  3070. if (workaround) {
  3071. u32 val = serdes_cfg;
  3072. if (port_a)
  3073. val |= 0xc010000;
  3074. else
  3075. val |= 0x4010000;
  3076. tw32_f(MAC_SERDES_CFG, val);
  3077. }
  3078. tw32_f(SG_DIG_CTRL, SG_DIG_COMMON_SETUP);
  3079. }
  3080. if (mac_status & MAC_STATUS_PCS_SYNCED) {
  3081. tg3_setup_flow_control(tp, 0, 0);
  3082. current_link_up = 1;
  3083. }
  3084. goto out;
  3085. }
  3086. /* Want auto-negotiation. */
  3087. expected_sg_dig_ctrl = SG_DIG_USING_HW_AUTONEG | SG_DIG_COMMON_SETUP;
  3088. flowctrl = tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
  3089. if (flowctrl & ADVERTISE_1000XPAUSE)
  3090. expected_sg_dig_ctrl |= SG_DIG_PAUSE_CAP;
  3091. if (flowctrl & ADVERTISE_1000XPSE_ASYM)
  3092. expected_sg_dig_ctrl |= SG_DIG_ASYM_PAUSE;
  3093. if (sg_dig_ctrl != expected_sg_dig_ctrl) {
  3094. if ((tp->tg3_flags2 & TG3_FLG2_PARALLEL_DETECT) &&
  3095. tp->serdes_counter &&
  3096. ((mac_status & (MAC_STATUS_PCS_SYNCED |
  3097. MAC_STATUS_RCVD_CFG)) ==
  3098. MAC_STATUS_PCS_SYNCED)) {
  3099. tp->serdes_counter--;
  3100. current_link_up = 1;
  3101. goto out;
  3102. }
  3103. restart_autoneg:
  3104. if (workaround)
  3105. tw32_f(MAC_SERDES_CFG, serdes_cfg | 0xc011000);
  3106. tw32_f(SG_DIG_CTRL, expected_sg_dig_ctrl | SG_DIG_SOFT_RESET);
  3107. udelay(5);
  3108. tw32_f(SG_DIG_CTRL, expected_sg_dig_ctrl);
  3109. tp->serdes_counter = SERDES_AN_TIMEOUT_5704S;
  3110. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  3111. } else if (mac_status & (MAC_STATUS_PCS_SYNCED |
  3112. MAC_STATUS_SIGNAL_DET)) {
  3113. sg_dig_status = tr32(SG_DIG_STATUS);
  3114. mac_status = tr32(MAC_STATUS);
  3115. if ((sg_dig_status & SG_DIG_AUTONEG_COMPLETE) &&
  3116. (mac_status & MAC_STATUS_PCS_SYNCED)) {
  3117. u32 local_adv = 0, remote_adv = 0;
  3118. if (sg_dig_ctrl & SG_DIG_PAUSE_CAP)
  3119. local_adv |= ADVERTISE_1000XPAUSE;
  3120. if (sg_dig_ctrl & SG_DIG_ASYM_PAUSE)
  3121. local_adv |= ADVERTISE_1000XPSE_ASYM;
  3122. if (sg_dig_status & SG_DIG_PARTNER_PAUSE_CAPABLE)
  3123. remote_adv |= LPA_1000XPAUSE;
  3124. if (sg_dig_status & SG_DIG_PARTNER_ASYM_PAUSE)
  3125. remote_adv |= LPA_1000XPAUSE_ASYM;
  3126. tg3_setup_flow_control(tp, local_adv, remote_adv);
  3127. current_link_up = 1;
  3128. tp->serdes_counter = 0;
  3129. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  3130. } else if (!(sg_dig_status & SG_DIG_AUTONEG_COMPLETE)) {
  3131. if (tp->serdes_counter)
  3132. tp->serdes_counter--;
  3133. else {
  3134. if (workaround) {
  3135. u32 val = serdes_cfg;
  3136. if (port_a)
  3137. val |= 0xc010000;
  3138. else
  3139. val |= 0x4010000;
  3140. tw32_f(MAC_SERDES_CFG, val);
  3141. }
  3142. tw32_f(SG_DIG_CTRL, SG_DIG_COMMON_SETUP);
  3143. udelay(40);
  3144. /* Link parallel detection - link is up */
  3145. /* only if we have PCS_SYNC and not */
  3146. /* receiving config code words */
  3147. mac_status = tr32(MAC_STATUS);
  3148. if ((mac_status & MAC_STATUS_PCS_SYNCED) &&
  3149. !(mac_status & MAC_STATUS_RCVD_CFG)) {
  3150. tg3_setup_flow_control(tp, 0, 0);
  3151. current_link_up = 1;
  3152. tp->tg3_flags2 |=
  3153. TG3_FLG2_PARALLEL_DETECT;
  3154. tp->serdes_counter =
  3155. SERDES_PARALLEL_DET_TIMEOUT;
  3156. } else
  3157. goto restart_autoneg;
  3158. }
  3159. }
  3160. } else {
  3161. tp->serdes_counter = SERDES_AN_TIMEOUT_5704S;
  3162. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  3163. }
  3164. out:
  3165. return current_link_up;
  3166. }
  3167. static int tg3_setup_fiber_by_hand(struct tg3 *tp, u32 mac_status)
  3168. {
  3169. int current_link_up = 0;
  3170. if (!(mac_status & MAC_STATUS_PCS_SYNCED))
  3171. goto out;
  3172. if (tp->link_config.autoneg == AUTONEG_ENABLE) {
  3173. u32 txflags, rxflags;
  3174. int i;
  3175. if (fiber_autoneg(tp, &txflags, &rxflags)) {
  3176. u32 local_adv = 0, remote_adv = 0;
  3177. if (txflags & ANEG_CFG_PS1)
  3178. local_adv |= ADVERTISE_1000XPAUSE;
  3179. if (txflags & ANEG_CFG_PS2)
  3180. local_adv |= ADVERTISE_1000XPSE_ASYM;
  3181. if (rxflags & MR_LP_ADV_SYM_PAUSE)
  3182. remote_adv |= LPA_1000XPAUSE;
  3183. if (rxflags & MR_LP_ADV_ASYM_PAUSE)
  3184. remote_adv |= LPA_1000XPAUSE_ASYM;
  3185. tg3_setup_flow_control(tp, local_adv, remote_adv);
  3186. current_link_up = 1;
  3187. }
  3188. for (i = 0; i < 30; i++) {
  3189. udelay(20);
  3190. tw32_f(MAC_STATUS,
  3191. (MAC_STATUS_SYNC_CHANGED |
  3192. MAC_STATUS_CFG_CHANGED));
  3193. udelay(40);
  3194. if ((tr32(MAC_STATUS) &
  3195. (MAC_STATUS_SYNC_CHANGED |
  3196. MAC_STATUS_CFG_CHANGED)) == 0)
  3197. break;
  3198. }
  3199. mac_status = tr32(MAC_STATUS);
  3200. if (current_link_up == 0 &&
  3201. (mac_status & MAC_STATUS_PCS_SYNCED) &&
  3202. !(mac_status & MAC_STATUS_RCVD_CFG))
  3203. current_link_up = 1;
  3204. } else {
  3205. tg3_setup_flow_control(tp, 0, 0);
  3206. /* Forcing 1000FD link up. */
  3207. current_link_up = 1;
  3208. tw32_f(MAC_MODE, (tp->mac_mode | MAC_MODE_SEND_CONFIGS));
  3209. udelay(40);
  3210. tw32_f(MAC_MODE, tp->mac_mode);
  3211. udelay(40);
  3212. }
  3213. out:
  3214. return current_link_up;
  3215. }
  3216. static int tg3_setup_fiber_phy(struct tg3 *tp, int force_reset)
  3217. {
  3218. u32 orig_pause_cfg;
  3219. u16 orig_active_speed;
  3220. u8 orig_active_duplex;
  3221. u32 mac_status;
  3222. int current_link_up;
  3223. int i;
  3224. orig_pause_cfg = tp->link_config.active_flowctrl;
  3225. orig_active_speed = tp->link_config.active_speed;
  3226. orig_active_duplex = tp->link_config.active_duplex;
  3227. if (!(tp->tg3_flags2 & TG3_FLG2_HW_AUTONEG) &&
  3228. netif_carrier_ok(tp->dev) &&
  3229. (tp->tg3_flags & TG3_FLAG_INIT_COMPLETE)) {
  3230. mac_status = tr32(MAC_STATUS);
  3231. mac_status &= (MAC_STATUS_PCS_SYNCED |
  3232. MAC_STATUS_SIGNAL_DET |
  3233. MAC_STATUS_CFG_CHANGED |
  3234. MAC_STATUS_RCVD_CFG);
  3235. if (mac_status == (MAC_STATUS_PCS_SYNCED |
  3236. MAC_STATUS_SIGNAL_DET)) {
  3237. tw32_f(MAC_STATUS, (MAC_STATUS_SYNC_CHANGED |
  3238. MAC_STATUS_CFG_CHANGED));
  3239. return 0;
  3240. }
  3241. }
  3242. tw32_f(MAC_TX_AUTO_NEG, 0);
  3243. tp->mac_mode &= ~(MAC_MODE_PORT_MODE_MASK | MAC_MODE_HALF_DUPLEX);
  3244. tp->mac_mode |= MAC_MODE_PORT_MODE_TBI;
  3245. tw32_f(MAC_MODE, tp->mac_mode);
  3246. udelay(40);
  3247. if (tp->phy_id == PHY_ID_BCM8002)
  3248. tg3_init_bcm8002(tp);
  3249. /* Enable link change event even when serdes polling. */
  3250. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  3251. udelay(40);
  3252. current_link_up = 0;
  3253. mac_status = tr32(MAC_STATUS);
  3254. if (tp->tg3_flags2 & TG3_FLG2_HW_AUTONEG)
  3255. current_link_up = tg3_setup_fiber_hw_autoneg(tp, mac_status);
  3256. else
  3257. current_link_up = tg3_setup_fiber_by_hand(tp, mac_status);
  3258. tp->hw_status->status =
  3259. (SD_STATUS_UPDATED |
  3260. (tp->hw_status->status & ~SD_STATUS_LINK_CHG));
  3261. for (i = 0; i < 100; i++) {
  3262. tw32_f(MAC_STATUS, (MAC_STATUS_SYNC_CHANGED |
  3263. MAC_STATUS_CFG_CHANGED));
  3264. udelay(5);
  3265. if ((tr32(MAC_STATUS) & (MAC_STATUS_SYNC_CHANGED |
  3266. MAC_STATUS_CFG_CHANGED |
  3267. MAC_STATUS_LNKSTATE_CHANGED)) == 0)
  3268. break;
  3269. }
  3270. mac_status = tr32(MAC_STATUS);
  3271. if ((mac_status & MAC_STATUS_PCS_SYNCED) == 0) {
  3272. current_link_up = 0;
  3273. if (tp->link_config.autoneg == AUTONEG_ENABLE &&
  3274. tp->serdes_counter == 0) {
  3275. tw32_f(MAC_MODE, (tp->mac_mode |
  3276. MAC_MODE_SEND_CONFIGS));
  3277. udelay(1);
  3278. tw32_f(MAC_MODE, tp->mac_mode);
  3279. }
  3280. }
  3281. if (current_link_up == 1) {
  3282. tp->link_config.active_speed = SPEED_1000;
  3283. tp->link_config.active_duplex = DUPLEX_FULL;
  3284. tw32(MAC_LED_CTRL, (tp->led_ctrl |
  3285. LED_CTRL_LNKLED_OVERRIDE |
  3286. LED_CTRL_1000MBPS_ON));
  3287. } else {
  3288. tp->link_config.active_speed = SPEED_INVALID;
  3289. tp->link_config.active_duplex = DUPLEX_INVALID;
  3290. tw32(MAC_LED_CTRL, (tp->led_ctrl |
  3291. LED_CTRL_LNKLED_OVERRIDE |
  3292. LED_CTRL_TRAFFIC_OVERRIDE));
  3293. }
  3294. if (current_link_up != netif_carrier_ok(tp->dev)) {
  3295. if (current_link_up)
  3296. netif_carrier_on(tp->dev);
  3297. else
  3298. netif_carrier_off(tp->dev);
  3299. tg3_link_report(tp);
  3300. } else {
  3301. u32 now_pause_cfg = tp->link_config.active_flowctrl;
  3302. if (orig_pause_cfg != now_pause_cfg ||
  3303. orig_active_speed != tp->link_config.active_speed ||
  3304. orig_active_duplex != tp->link_config.active_duplex)
  3305. tg3_link_report(tp);
  3306. }
  3307. return 0;
  3308. }
  3309. static int tg3_setup_fiber_mii_phy(struct tg3 *tp, int force_reset)
  3310. {
  3311. int current_link_up, err = 0;
  3312. u32 bmsr, bmcr;
  3313. u16 current_speed;
  3314. u8 current_duplex;
  3315. u32 local_adv, remote_adv;
  3316. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  3317. tw32_f(MAC_MODE, tp->mac_mode);
  3318. udelay(40);
  3319. tw32(MAC_EVENT, 0);
  3320. tw32_f(MAC_STATUS,
  3321. (MAC_STATUS_SYNC_CHANGED |
  3322. MAC_STATUS_CFG_CHANGED |
  3323. MAC_STATUS_MI_COMPLETION |
  3324. MAC_STATUS_LNKSTATE_CHANGED));
  3325. udelay(40);
  3326. if (force_reset)
  3327. tg3_phy_reset(tp);
  3328. current_link_up = 0;
  3329. current_speed = SPEED_INVALID;
  3330. current_duplex = DUPLEX_INVALID;
  3331. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  3332. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  3333. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
  3334. if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
  3335. bmsr |= BMSR_LSTATUS;
  3336. else
  3337. bmsr &= ~BMSR_LSTATUS;
  3338. }
  3339. err |= tg3_readphy(tp, MII_BMCR, &bmcr);
  3340. if ((tp->link_config.autoneg == AUTONEG_ENABLE) && !force_reset &&
  3341. (tp->tg3_flags2 & TG3_FLG2_PARALLEL_DETECT)) {
  3342. /* do nothing, just check for link up at the end */
  3343. } else if (tp->link_config.autoneg == AUTONEG_ENABLE) {
  3344. u32 adv, new_adv;
  3345. err |= tg3_readphy(tp, MII_ADVERTISE, &adv);
  3346. new_adv = adv & ~(ADVERTISE_1000XFULL | ADVERTISE_1000XHALF |
  3347. ADVERTISE_1000XPAUSE |
  3348. ADVERTISE_1000XPSE_ASYM |
  3349. ADVERTISE_SLCT);
  3350. new_adv |= tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
  3351. if (tp->link_config.advertising & ADVERTISED_1000baseT_Half)
  3352. new_adv |= ADVERTISE_1000XHALF;
  3353. if (tp->link_config.advertising & ADVERTISED_1000baseT_Full)
  3354. new_adv |= ADVERTISE_1000XFULL;
  3355. if ((new_adv != adv) || !(bmcr & BMCR_ANENABLE)) {
  3356. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  3357. bmcr |= BMCR_ANENABLE | BMCR_ANRESTART;
  3358. tg3_writephy(tp, MII_BMCR, bmcr);
  3359. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  3360. tp->serdes_counter = SERDES_AN_TIMEOUT_5714S;
  3361. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  3362. return err;
  3363. }
  3364. } else {
  3365. u32 new_bmcr;
  3366. bmcr &= ~BMCR_SPEED1000;
  3367. new_bmcr = bmcr & ~(BMCR_ANENABLE | BMCR_FULLDPLX);
  3368. if (tp->link_config.duplex == DUPLEX_FULL)
  3369. new_bmcr |= BMCR_FULLDPLX;
  3370. if (new_bmcr != bmcr) {
  3371. /* BMCR_SPEED1000 is a reserved bit that needs
  3372. * to be set on write.
  3373. */
  3374. new_bmcr |= BMCR_SPEED1000;
  3375. /* Force a linkdown */
  3376. if (netif_carrier_ok(tp->dev)) {
  3377. u32 adv;
  3378. err |= tg3_readphy(tp, MII_ADVERTISE, &adv);
  3379. adv &= ~(ADVERTISE_1000XFULL |
  3380. ADVERTISE_1000XHALF |
  3381. ADVERTISE_SLCT);
  3382. tg3_writephy(tp, MII_ADVERTISE, adv);
  3383. tg3_writephy(tp, MII_BMCR, bmcr |
  3384. BMCR_ANRESTART |
  3385. BMCR_ANENABLE);
  3386. udelay(10);
  3387. netif_carrier_off(tp->dev);
  3388. }
  3389. tg3_writephy(tp, MII_BMCR, new_bmcr);
  3390. bmcr = new_bmcr;
  3391. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  3392. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  3393. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  3394. ASIC_REV_5714) {
  3395. if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
  3396. bmsr |= BMSR_LSTATUS;
  3397. else
  3398. bmsr &= ~BMSR_LSTATUS;
  3399. }
  3400. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  3401. }
  3402. }
  3403. if (bmsr & BMSR_LSTATUS) {
  3404. current_speed = SPEED_1000;
  3405. current_link_up = 1;
  3406. if (bmcr & BMCR_FULLDPLX)
  3407. current_duplex = DUPLEX_FULL;
  3408. else
  3409. current_duplex = DUPLEX_HALF;
  3410. local_adv = 0;
  3411. remote_adv = 0;
  3412. if (bmcr & BMCR_ANENABLE) {
  3413. u32 common;
  3414. err |= tg3_readphy(tp, MII_ADVERTISE, &local_adv);
  3415. err |= tg3_readphy(tp, MII_LPA, &remote_adv);
  3416. common = local_adv & remote_adv;
  3417. if (common & (ADVERTISE_1000XHALF |
  3418. ADVERTISE_1000XFULL)) {
  3419. if (common & ADVERTISE_1000XFULL)
  3420. current_duplex = DUPLEX_FULL;
  3421. else
  3422. current_duplex = DUPLEX_HALF;
  3423. }
  3424. else
  3425. current_link_up = 0;
  3426. }
  3427. }
  3428. if (current_link_up == 1 && current_duplex == DUPLEX_FULL)
  3429. tg3_setup_flow_control(tp, local_adv, remote_adv);
  3430. tp->mac_mode &= ~MAC_MODE_HALF_DUPLEX;
  3431. if (tp->link_config.active_duplex == DUPLEX_HALF)
  3432. tp->mac_mode |= MAC_MODE_HALF_DUPLEX;
  3433. tw32_f(MAC_MODE, tp->mac_mode);
  3434. udelay(40);
  3435. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  3436. tp->link_config.active_speed = current_speed;
  3437. tp->link_config.active_duplex = current_duplex;
  3438. if (current_link_up != netif_carrier_ok(tp->dev)) {
  3439. if (current_link_up)
  3440. netif_carrier_on(tp->dev);
  3441. else {
  3442. netif_carrier_off(tp->dev);
  3443. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  3444. }
  3445. tg3_link_report(tp);
  3446. }
  3447. return err;
  3448. }
  3449. static void tg3_serdes_parallel_detect(struct tg3 *tp)
  3450. {
  3451. if (tp->serdes_counter) {
  3452. /* Give autoneg time to complete. */
  3453. tp->serdes_counter--;
  3454. return;
  3455. }
  3456. if (!netif_carrier_ok(tp->dev) &&
  3457. (tp->link_config.autoneg == AUTONEG_ENABLE)) {
  3458. u32 bmcr;
  3459. tg3_readphy(tp, MII_BMCR, &bmcr);
  3460. if (bmcr & BMCR_ANENABLE) {
  3461. u32 phy1, phy2;
  3462. /* Select shadow register 0x1f */
  3463. tg3_writephy(tp, 0x1c, 0x7c00);
  3464. tg3_readphy(tp, 0x1c, &phy1);
  3465. /* Select expansion interrupt status register */
  3466. tg3_writephy(tp, 0x17, 0x0f01);
  3467. tg3_readphy(tp, 0x15, &phy2);
  3468. tg3_readphy(tp, 0x15, &phy2);
  3469. if ((phy1 & 0x10) && !(phy2 & 0x20)) {
  3470. /* We have signal detect and not receiving
  3471. * config code words, link is up by parallel
  3472. * detection.
  3473. */
  3474. bmcr &= ~BMCR_ANENABLE;
  3475. bmcr |= BMCR_SPEED1000 | BMCR_FULLDPLX;
  3476. tg3_writephy(tp, MII_BMCR, bmcr);
  3477. tp->tg3_flags2 |= TG3_FLG2_PARALLEL_DETECT;
  3478. }
  3479. }
  3480. }
  3481. else if (netif_carrier_ok(tp->dev) &&
  3482. (tp->link_config.autoneg == AUTONEG_ENABLE) &&
  3483. (tp->tg3_flags2 & TG3_FLG2_PARALLEL_DETECT)) {
  3484. u32 phy2;
  3485. /* Select expansion interrupt status register */
  3486. tg3_writephy(tp, 0x17, 0x0f01);
  3487. tg3_readphy(tp, 0x15, &phy2);
  3488. if (phy2 & 0x20) {
  3489. u32 bmcr;
  3490. /* Config code words received, turn on autoneg. */
  3491. tg3_readphy(tp, MII_BMCR, &bmcr);
  3492. tg3_writephy(tp, MII_BMCR, bmcr | BMCR_ANENABLE);
  3493. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  3494. }
  3495. }
  3496. }
  3497. static int tg3_setup_phy(struct tg3 *tp, int force_reset)
  3498. {
  3499. int err;
  3500. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
  3501. err = tg3_setup_fiber_phy(tp, force_reset);
  3502. } else if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES) {
  3503. err = tg3_setup_fiber_mii_phy(tp, force_reset);
  3504. } else {
  3505. err = tg3_setup_copper_phy(tp, force_reset);
  3506. }
  3507. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX) {
  3508. u32 val, scale;
  3509. val = tr32(TG3_CPMU_CLCK_STAT) & CPMU_CLCK_STAT_MAC_CLCK_MASK;
  3510. if (val == CPMU_CLCK_STAT_MAC_CLCK_62_5)
  3511. scale = 65;
  3512. else if (val == CPMU_CLCK_STAT_MAC_CLCK_6_25)
  3513. scale = 6;
  3514. else
  3515. scale = 12;
  3516. val = tr32(GRC_MISC_CFG) & ~GRC_MISC_CFG_PRESCALAR_MASK;
  3517. val |= (scale << GRC_MISC_CFG_PRESCALAR_SHIFT);
  3518. tw32(GRC_MISC_CFG, val);
  3519. }
  3520. if (tp->link_config.active_speed == SPEED_1000 &&
  3521. tp->link_config.active_duplex == DUPLEX_HALF)
  3522. tw32(MAC_TX_LENGTHS,
  3523. ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  3524. (6 << TX_LENGTHS_IPG_SHIFT) |
  3525. (0xff << TX_LENGTHS_SLOT_TIME_SHIFT)));
  3526. else
  3527. tw32(MAC_TX_LENGTHS,
  3528. ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  3529. (6 << TX_LENGTHS_IPG_SHIFT) |
  3530. (32 << TX_LENGTHS_SLOT_TIME_SHIFT)));
  3531. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  3532. if (netif_carrier_ok(tp->dev)) {
  3533. tw32(HOSTCC_STAT_COAL_TICKS,
  3534. tp->coal.stats_block_coalesce_usecs);
  3535. } else {
  3536. tw32(HOSTCC_STAT_COAL_TICKS, 0);
  3537. }
  3538. }
  3539. if (tp->tg3_flags & TG3_FLAG_ASPM_WORKAROUND) {
  3540. u32 val = tr32(PCIE_PWR_MGMT_THRESH);
  3541. if (!netif_carrier_ok(tp->dev))
  3542. val = (val & ~PCIE_PWR_MGMT_L1_THRESH_MSK) |
  3543. tp->pwrmgmt_thresh;
  3544. else
  3545. val |= PCIE_PWR_MGMT_L1_THRESH_MSK;
  3546. tw32(PCIE_PWR_MGMT_THRESH, val);
  3547. }
  3548. return err;
  3549. }
  3550. /* This is called whenever we suspect that the system chipset is re-
  3551. * ordering the sequence of MMIO to the tx send mailbox. The symptom
  3552. * is bogus tx completions. We try to recover by setting the
  3553. * TG3_FLAG_MBOX_WRITE_REORDER flag and resetting the chip later
  3554. * in the workqueue.
  3555. */
  3556. static void tg3_tx_recover(struct tg3 *tp)
  3557. {
  3558. BUG_ON((tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER) ||
  3559. tp->write32_tx_mbox == tg3_write_indirect_mbox);
  3560. printk(KERN_WARNING PFX "%s: The system may be re-ordering memory-"
  3561. "mapped I/O cycles to the network device, attempting to "
  3562. "recover. Please report the problem to the driver maintainer "
  3563. "and include system chipset information.\n", tp->dev->name);
  3564. spin_lock(&tp->lock);
  3565. tp->tg3_flags |= TG3_FLAG_TX_RECOVERY_PENDING;
  3566. spin_unlock(&tp->lock);
  3567. }
  3568. static inline u32 tg3_tx_avail(struct tg3 *tp)
  3569. {
  3570. smp_mb();
  3571. return (tp->tx_pending -
  3572. ((tp->tx_prod - tp->tx_cons) & (TG3_TX_RING_SIZE - 1)));
  3573. }
  3574. /* Tigon3 never reports partial packet sends. So we do not
  3575. * need special logic to handle SKBs that have not had all
  3576. * of their frags sent yet, like SunGEM does.
  3577. */
  3578. static void tg3_tx(struct tg3 *tp)
  3579. {
  3580. u32 hw_idx = tp->hw_status->idx[0].tx_consumer;
  3581. u32 sw_idx = tp->tx_cons;
  3582. while (sw_idx != hw_idx) {
  3583. struct tx_ring_info *ri = &tp->tx_buffers[sw_idx];
  3584. struct sk_buff *skb = ri->skb;
  3585. int i, tx_bug = 0;
  3586. if (unlikely(skb == NULL)) {
  3587. tg3_tx_recover(tp);
  3588. return;
  3589. }
  3590. skb_dma_unmap(&tp->pdev->dev, skb, DMA_TO_DEVICE);
  3591. ri->skb = NULL;
  3592. sw_idx = NEXT_TX(sw_idx);
  3593. for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
  3594. ri = &tp->tx_buffers[sw_idx];
  3595. if (unlikely(ri->skb != NULL || sw_idx == hw_idx))
  3596. tx_bug = 1;
  3597. sw_idx = NEXT_TX(sw_idx);
  3598. }
  3599. dev_kfree_skb(skb);
  3600. if (unlikely(tx_bug)) {
  3601. tg3_tx_recover(tp);
  3602. return;
  3603. }
  3604. }
  3605. tp->tx_cons = sw_idx;
  3606. /* Need to make the tx_cons update visible to tg3_start_xmit()
  3607. * before checking for netif_queue_stopped(). Without the
  3608. * memory barrier, there is a small possibility that tg3_start_xmit()
  3609. * will miss it and cause the queue to be stopped forever.
  3610. */
  3611. smp_mb();
  3612. if (unlikely(netif_queue_stopped(tp->dev) &&
  3613. (tg3_tx_avail(tp) > TG3_TX_WAKEUP_THRESH(tp)))) {
  3614. netif_tx_lock(tp->dev);
  3615. if (netif_queue_stopped(tp->dev) &&
  3616. (tg3_tx_avail(tp) > TG3_TX_WAKEUP_THRESH(tp)))
  3617. netif_wake_queue(tp->dev);
  3618. netif_tx_unlock(tp->dev);
  3619. }
  3620. }
  3621. /* Returns size of skb allocated or < 0 on error.
  3622. *
  3623. * We only need to fill in the address because the other members
  3624. * of the RX descriptor are invariant, see tg3_init_rings.
  3625. *
  3626. * Note the purposeful assymetry of cpu vs. chip accesses. For
  3627. * posting buffers we only dirty the first cache line of the RX
  3628. * descriptor (containing the address). Whereas for the RX status
  3629. * buffers the cpu only reads the last cacheline of the RX descriptor
  3630. * (to fetch the error flags, vlan tag, checksum, and opaque cookie).
  3631. */
  3632. static int tg3_alloc_rx_skb(struct tg3 *tp, u32 opaque_key,
  3633. int src_idx, u32 dest_idx_unmasked)
  3634. {
  3635. struct tg3_rx_buffer_desc *desc;
  3636. struct ring_info *map, *src_map;
  3637. struct sk_buff *skb;
  3638. dma_addr_t mapping;
  3639. int skb_size, dest_idx;
  3640. src_map = NULL;
  3641. switch (opaque_key) {
  3642. case RXD_OPAQUE_RING_STD:
  3643. dest_idx = dest_idx_unmasked % TG3_RX_RING_SIZE;
  3644. desc = &tp->rx_std[dest_idx];
  3645. map = &tp->rx_std_buffers[dest_idx];
  3646. if (src_idx >= 0)
  3647. src_map = &tp->rx_std_buffers[src_idx];
  3648. skb_size = tp->rx_pkt_buf_sz;
  3649. break;
  3650. case RXD_OPAQUE_RING_JUMBO:
  3651. dest_idx = dest_idx_unmasked % TG3_RX_JUMBO_RING_SIZE;
  3652. desc = &tp->rx_jumbo[dest_idx];
  3653. map = &tp->rx_jumbo_buffers[dest_idx];
  3654. if (src_idx >= 0)
  3655. src_map = &tp->rx_jumbo_buffers[src_idx];
  3656. skb_size = RX_JUMBO_PKT_BUF_SZ;
  3657. break;
  3658. default:
  3659. return -EINVAL;
  3660. }
  3661. /* Do not overwrite any of the map or rp information
  3662. * until we are sure we can commit to a new buffer.
  3663. *
  3664. * Callers depend upon this behavior and assume that
  3665. * we leave everything unchanged if we fail.
  3666. */
  3667. skb = netdev_alloc_skb(tp->dev, skb_size);
  3668. if (skb == NULL)
  3669. return -ENOMEM;
  3670. skb_reserve(skb, tp->rx_offset);
  3671. mapping = pci_map_single(tp->pdev, skb->data,
  3672. skb_size - tp->rx_offset,
  3673. PCI_DMA_FROMDEVICE);
  3674. map->skb = skb;
  3675. pci_unmap_addr_set(map, mapping, mapping);
  3676. if (src_map != NULL)
  3677. src_map->skb = NULL;
  3678. desc->addr_hi = ((u64)mapping >> 32);
  3679. desc->addr_lo = ((u64)mapping & 0xffffffff);
  3680. return skb_size;
  3681. }
  3682. /* We only need to move over in the address because the other
  3683. * members of the RX descriptor are invariant. See notes above
  3684. * tg3_alloc_rx_skb for full details.
  3685. */
  3686. static void tg3_recycle_rx(struct tg3 *tp, u32 opaque_key,
  3687. int src_idx, u32 dest_idx_unmasked)
  3688. {
  3689. struct tg3_rx_buffer_desc *src_desc, *dest_desc;
  3690. struct ring_info *src_map, *dest_map;
  3691. int dest_idx;
  3692. switch (opaque_key) {
  3693. case RXD_OPAQUE_RING_STD:
  3694. dest_idx = dest_idx_unmasked % TG3_RX_RING_SIZE;
  3695. dest_desc = &tp->rx_std[dest_idx];
  3696. dest_map = &tp->rx_std_buffers[dest_idx];
  3697. src_desc = &tp->rx_std[src_idx];
  3698. src_map = &tp->rx_std_buffers[src_idx];
  3699. break;
  3700. case RXD_OPAQUE_RING_JUMBO:
  3701. dest_idx = dest_idx_unmasked % TG3_RX_JUMBO_RING_SIZE;
  3702. dest_desc = &tp->rx_jumbo[dest_idx];
  3703. dest_map = &tp->rx_jumbo_buffers[dest_idx];
  3704. src_desc = &tp->rx_jumbo[src_idx];
  3705. src_map = &tp->rx_jumbo_buffers[src_idx];
  3706. break;
  3707. default:
  3708. return;
  3709. }
  3710. dest_map->skb = src_map->skb;
  3711. pci_unmap_addr_set(dest_map, mapping,
  3712. pci_unmap_addr(src_map, mapping));
  3713. dest_desc->addr_hi = src_desc->addr_hi;
  3714. dest_desc->addr_lo = src_desc->addr_lo;
  3715. src_map->skb = NULL;
  3716. }
  3717. #if TG3_VLAN_TAG_USED
  3718. static int tg3_vlan_rx(struct tg3 *tp, struct sk_buff *skb, u16 vlan_tag)
  3719. {
  3720. return vlan_gro_receive(&tp->napi, tp->vlgrp, vlan_tag, skb);
  3721. }
  3722. #endif
  3723. /* The RX ring scheme is composed of multiple rings which post fresh
  3724. * buffers to the chip, and one special ring the chip uses to report
  3725. * status back to the host.
  3726. *
  3727. * The special ring reports the status of received packets to the
  3728. * host. The chip does not write into the original descriptor the
  3729. * RX buffer was obtained from. The chip simply takes the original
  3730. * descriptor as provided by the host, updates the status and length
  3731. * field, then writes this into the next status ring entry.
  3732. *
  3733. * Each ring the host uses to post buffers to the chip is described
  3734. * by a TG3_BDINFO entry in the chips SRAM area. When a packet arrives,
  3735. * it is first placed into the on-chip ram. When the packet's length
  3736. * is known, it walks down the TG3_BDINFO entries to select the ring.
  3737. * Each TG3_BDINFO specifies a MAXLEN field and the first TG3_BDINFO
  3738. * which is within the range of the new packet's length is chosen.
  3739. *
  3740. * The "separate ring for rx status" scheme may sound queer, but it makes
  3741. * sense from a cache coherency perspective. If only the host writes
  3742. * to the buffer post rings, and only the chip writes to the rx status
  3743. * rings, then cache lines never move beyond shared-modified state.
  3744. * If both the host and chip were to write into the same ring, cache line
  3745. * eviction could occur since both entities want it in an exclusive state.
  3746. */
  3747. static int tg3_rx(struct tg3 *tp, int budget)
  3748. {
  3749. u32 work_mask, rx_std_posted = 0;
  3750. u32 sw_idx = tp->rx_rcb_ptr;
  3751. u16 hw_idx;
  3752. int received;
  3753. hw_idx = tp->hw_status->idx[0].rx_producer;
  3754. /*
  3755. * We need to order the read of hw_idx and the read of
  3756. * the opaque cookie.
  3757. */
  3758. rmb();
  3759. work_mask = 0;
  3760. received = 0;
  3761. while (sw_idx != hw_idx && budget > 0) {
  3762. struct tg3_rx_buffer_desc *desc = &tp->rx_rcb[sw_idx];
  3763. unsigned int len;
  3764. struct sk_buff *skb;
  3765. dma_addr_t dma_addr;
  3766. u32 opaque_key, desc_idx, *post_ptr;
  3767. desc_idx = desc->opaque & RXD_OPAQUE_INDEX_MASK;
  3768. opaque_key = desc->opaque & RXD_OPAQUE_RING_MASK;
  3769. if (opaque_key == RXD_OPAQUE_RING_STD) {
  3770. dma_addr = pci_unmap_addr(&tp->rx_std_buffers[desc_idx],
  3771. mapping);
  3772. skb = tp->rx_std_buffers[desc_idx].skb;
  3773. post_ptr = &tp->rx_std_ptr;
  3774. rx_std_posted++;
  3775. } else if (opaque_key == RXD_OPAQUE_RING_JUMBO) {
  3776. dma_addr = pci_unmap_addr(&tp->rx_jumbo_buffers[desc_idx],
  3777. mapping);
  3778. skb = tp->rx_jumbo_buffers[desc_idx].skb;
  3779. post_ptr = &tp->rx_jumbo_ptr;
  3780. }
  3781. else {
  3782. goto next_pkt_nopost;
  3783. }
  3784. work_mask |= opaque_key;
  3785. if ((desc->err_vlan & RXD_ERR_MASK) != 0 &&
  3786. (desc->err_vlan != RXD_ERR_ODD_NIBBLE_RCVD_MII)) {
  3787. drop_it:
  3788. tg3_recycle_rx(tp, opaque_key,
  3789. desc_idx, *post_ptr);
  3790. drop_it_no_recycle:
  3791. /* Other statistics kept track of by card. */
  3792. tp->net_stats.rx_dropped++;
  3793. goto next_pkt;
  3794. }
  3795. len = ((desc->idx_len & RXD_LEN_MASK) >> RXD_LEN_SHIFT) -
  3796. ETH_FCS_LEN;
  3797. if (len > RX_COPY_THRESHOLD
  3798. && tp->rx_offset == NET_IP_ALIGN
  3799. /* rx_offset will likely not equal NET_IP_ALIGN
  3800. * if this is a 5701 card running in PCI-X mode
  3801. * [see tg3_get_invariants()]
  3802. */
  3803. ) {
  3804. int skb_size;
  3805. skb_size = tg3_alloc_rx_skb(tp, opaque_key,
  3806. desc_idx, *post_ptr);
  3807. if (skb_size < 0)
  3808. goto drop_it;
  3809. pci_unmap_single(tp->pdev, dma_addr,
  3810. skb_size - tp->rx_offset,
  3811. PCI_DMA_FROMDEVICE);
  3812. skb_put(skb, len);
  3813. } else {
  3814. struct sk_buff *copy_skb;
  3815. tg3_recycle_rx(tp, opaque_key,
  3816. desc_idx, *post_ptr);
  3817. copy_skb = netdev_alloc_skb(tp->dev,
  3818. len + TG3_RAW_IP_ALIGN);
  3819. if (copy_skb == NULL)
  3820. goto drop_it_no_recycle;
  3821. skb_reserve(copy_skb, TG3_RAW_IP_ALIGN);
  3822. skb_put(copy_skb, len);
  3823. pci_dma_sync_single_for_cpu(tp->pdev, dma_addr, len, PCI_DMA_FROMDEVICE);
  3824. skb_copy_from_linear_data(skb, copy_skb->data, len);
  3825. pci_dma_sync_single_for_device(tp->pdev, dma_addr, len, PCI_DMA_FROMDEVICE);
  3826. /* We'll reuse the original ring buffer. */
  3827. skb = copy_skb;
  3828. }
  3829. if ((tp->tg3_flags & TG3_FLAG_RX_CHECKSUMS) &&
  3830. (desc->type_flags & RXD_FLAG_TCPUDP_CSUM) &&
  3831. (((desc->ip_tcp_csum & RXD_TCPCSUM_MASK)
  3832. >> RXD_TCPCSUM_SHIFT) == 0xffff))
  3833. skb->ip_summed = CHECKSUM_UNNECESSARY;
  3834. else
  3835. skb->ip_summed = CHECKSUM_NONE;
  3836. skb->protocol = eth_type_trans(skb, tp->dev);
  3837. if (len > (tp->dev->mtu + ETH_HLEN) &&
  3838. skb->protocol != htons(ETH_P_8021Q)) {
  3839. dev_kfree_skb(skb);
  3840. goto next_pkt;
  3841. }
  3842. #if TG3_VLAN_TAG_USED
  3843. if (tp->vlgrp != NULL &&
  3844. desc->type_flags & RXD_FLAG_VLAN) {
  3845. tg3_vlan_rx(tp, skb,
  3846. desc->err_vlan & RXD_VLAN_MASK);
  3847. } else
  3848. #endif
  3849. napi_gro_receive(&tp->napi, skb);
  3850. received++;
  3851. budget--;
  3852. next_pkt:
  3853. (*post_ptr)++;
  3854. if (unlikely(rx_std_posted >= tp->rx_std_max_post)) {
  3855. u32 idx = *post_ptr % TG3_RX_RING_SIZE;
  3856. tw32_rx_mbox(MAILBOX_RCV_STD_PROD_IDX +
  3857. TG3_64BIT_REG_LOW, idx);
  3858. work_mask &= ~RXD_OPAQUE_RING_STD;
  3859. rx_std_posted = 0;
  3860. }
  3861. next_pkt_nopost:
  3862. sw_idx++;
  3863. sw_idx &= (TG3_RX_RCB_RING_SIZE(tp) - 1);
  3864. /* Refresh hw_idx to see if there is new work */
  3865. if (sw_idx == hw_idx) {
  3866. hw_idx = tp->hw_status->idx[0].rx_producer;
  3867. rmb();
  3868. }
  3869. }
  3870. /* ACK the status ring. */
  3871. tp->rx_rcb_ptr = sw_idx;
  3872. tw32_rx_mbox(MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW, sw_idx);
  3873. /* Refill RX ring(s). */
  3874. if (work_mask & RXD_OPAQUE_RING_STD) {
  3875. sw_idx = tp->rx_std_ptr % TG3_RX_RING_SIZE;
  3876. tw32_rx_mbox(MAILBOX_RCV_STD_PROD_IDX + TG3_64BIT_REG_LOW,
  3877. sw_idx);
  3878. }
  3879. if (work_mask & RXD_OPAQUE_RING_JUMBO) {
  3880. sw_idx = tp->rx_jumbo_ptr % TG3_RX_JUMBO_RING_SIZE;
  3881. tw32_rx_mbox(MAILBOX_RCV_JUMBO_PROD_IDX + TG3_64BIT_REG_LOW,
  3882. sw_idx);
  3883. }
  3884. mmiowb();
  3885. return received;
  3886. }
  3887. static int tg3_poll_work(struct tg3 *tp, int work_done, int budget)
  3888. {
  3889. struct tg3_hw_status *sblk = tp->hw_status;
  3890. /* handle link change and other phy events */
  3891. if (!(tp->tg3_flags &
  3892. (TG3_FLAG_USE_LINKCHG_REG |
  3893. TG3_FLAG_POLL_SERDES))) {
  3894. if (sblk->status & SD_STATUS_LINK_CHG) {
  3895. sblk->status = SD_STATUS_UPDATED |
  3896. (sblk->status & ~SD_STATUS_LINK_CHG);
  3897. spin_lock(&tp->lock);
  3898. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  3899. tw32_f(MAC_STATUS,
  3900. (MAC_STATUS_SYNC_CHANGED |
  3901. MAC_STATUS_CFG_CHANGED |
  3902. MAC_STATUS_MI_COMPLETION |
  3903. MAC_STATUS_LNKSTATE_CHANGED));
  3904. udelay(40);
  3905. } else
  3906. tg3_setup_phy(tp, 0);
  3907. spin_unlock(&tp->lock);
  3908. }
  3909. }
  3910. /* run TX completion thread */
  3911. if (sblk->idx[0].tx_consumer != tp->tx_cons) {
  3912. tg3_tx(tp);
  3913. if (unlikely(tp->tg3_flags & TG3_FLAG_TX_RECOVERY_PENDING))
  3914. return work_done;
  3915. }
  3916. /* run RX thread, within the bounds set by NAPI.
  3917. * All RX "locking" is done by ensuring outside
  3918. * code synchronizes with tg3->napi.poll()
  3919. */
  3920. if (sblk->idx[0].rx_producer != tp->rx_rcb_ptr)
  3921. work_done += tg3_rx(tp, budget - work_done);
  3922. return work_done;
  3923. }
  3924. static int tg3_poll(struct napi_struct *napi, int budget)
  3925. {
  3926. struct tg3 *tp = container_of(napi, struct tg3, napi);
  3927. int work_done = 0;
  3928. struct tg3_hw_status *sblk = tp->hw_status;
  3929. while (1) {
  3930. work_done = tg3_poll_work(tp, work_done, budget);
  3931. if (unlikely(tp->tg3_flags & TG3_FLAG_TX_RECOVERY_PENDING))
  3932. goto tx_recovery;
  3933. if (unlikely(work_done >= budget))
  3934. break;
  3935. if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS) {
  3936. /* tp->last_tag is used in tg3_restart_ints() below
  3937. * to tell the hw how much work has been processed,
  3938. * so we must read it before checking for more work.
  3939. */
  3940. tp->last_tag = sblk->status_tag;
  3941. tp->last_irq_tag = tp->last_tag;
  3942. rmb();
  3943. } else
  3944. sblk->status &= ~SD_STATUS_UPDATED;
  3945. if (likely(!tg3_has_work(tp))) {
  3946. napi_complete(napi);
  3947. tg3_restart_ints(tp);
  3948. break;
  3949. }
  3950. }
  3951. return work_done;
  3952. tx_recovery:
  3953. /* work_done is guaranteed to be less than budget. */
  3954. napi_complete(napi);
  3955. schedule_work(&tp->reset_task);
  3956. return work_done;
  3957. }
  3958. static void tg3_irq_quiesce(struct tg3 *tp)
  3959. {
  3960. BUG_ON(tp->irq_sync);
  3961. tp->irq_sync = 1;
  3962. smp_mb();
  3963. synchronize_irq(tp->pdev->irq);
  3964. }
  3965. static inline int tg3_irq_sync(struct tg3 *tp)
  3966. {
  3967. return tp->irq_sync;
  3968. }
  3969. /* Fully shutdown all tg3 driver activity elsewhere in the system.
  3970. * If irq_sync is non-zero, then the IRQ handler must be synchronized
  3971. * with as well. Most of the time, this is not necessary except when
  3972. * shutting down the device.
  3973. */
  3974. static inline void tg3_full_lock(struct tg3 *tp, int irq_sync)
  3975. {
  3976. spin_lock_bh(&tp->lock);
  3977. if (irq_sync)
  3978. tg3_irq_quiesce(tp);
  3979. }
  3980. static inline void tg3_full_unlock(struct tg3 *tp)
  3981. {
  3982. spin_unlock_bh(&tp->lock);
  3983. }
  3984. /* One-shot MSI handler - Chip automatically disables interrupt
  3985. * after sending MSI so driver doesn't have to do it.
  3986. */
  3987. static irqreturn_t tg3_msi_1shot(int irq, void *dev_id)
  3988. {
  3989. struct net_device *dev = dev_id;
  3990. struct tg3 *tp = netdev_priv(dev);
  3991. prefetch(tp->hw_status);
  3992. prefetch(&tp->rx_rcb[tp->rx_rcb_ptr]);
  3993. if (likely(!tg3_irq_sync(tp)))
  3994. napi_schedule(&tp->napi);
  3995. return IRQ_HANDLED;
  3996. }
  3997. /* MSI ISR - No need to check for interrupt sharing and no need to
  3998. * flush status block and interrupt mailbox. PCI ordering rules
  3999. * guarantee that MSI will arrive after the status block.
  4000. */
  4001. static irqreturn_t tg3_msi(int irq, void *dev_id)
  4002. {
  4003. struct net_device *dev = dev_id;
  4004. struct tg3 *tp = netdev_priv(dev);
  4005. prefetch(tp->hw_status);
  4006. prefetch(&tp->rx_rcb[tp->rx_rcb_ptr]);
  4007. /*
  4008. * Writing any value to intr-mbox-0 clears PCI INTA# and
  4009. * chip-internal interrupt pending events.
  4010. * Writing non-zero to intr-mbox-0 additional tells the
  4011. * NIC to stop sending us irqs, engaging "in-intr-handler"
  4012. * event coalescing.
  4013. */
  4014. tw32_mailbox(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
  4015. if (likely(!tg3_irq_sync(tp)))
  4016. napi_schedule(&tp->napi);
  4017. return IRQ_RETVAL(1);
  4018. }
  4019. static irqreturn_t tg3_interrupt(int irq, void *dev_id)
  4020. {
  4021. struct net_device *dev = dev_id;
  4022. struct tg3 *tp = netdev_priv(dev);
  4023. struct tg3_hw_status *sblk = tp->hw_status;
  4024. unsigned int handled = 1;
  4025. /* In INTx mode, it is possible for the interrupt to arrive at
  4026. * the CPU before the status block posted prior to the interrupt.
  4027. * Reading the PCI State register will confirm whether the
  4028. * interrupt is ours and will flush the status block.
  4029. */
  4030. if (unlikely(!(sblk->status & SD_STATUS_UPDATED))) {
  4031. if ((tp->tg3_flags & TG3_FLAG_CHIP_RESETTING) ||
  4032. (tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
  4033. handled = 0;
  4034. goto out;
  4035. }
  4036. }
  4037. /*
  4038. * Writing any value to intr-mbox-0 clears PCI INTA# and
  4039. * chip-internal interrupt pending events.
  4040. * Writing non-zero to intr-mbox-0 additional tells the
  4041. * NIC to stop sending us irqs, engaging "in-intr-handler"
  4042. * event coalescing.
  4043. *
  4044. * Flush the mailbox to de-assert the IRQ immediately to prevent
  4045. * spurious interrupts. The flush impacts performance but
  4046. * excessive spurious interrupts can be worse in some cases.
  4047. */
  4048. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
  4049. if (tg3_irq_sync(tp))
  4050. goto out;
  4051. sblk->status &= ~SD_STATUS_UPDATED;
  4052. if (likely(tg3_has_work(tp))) {
  4053. prefetch(&tp->rx_rcb[tp->rx_rcb_ptr]);
  4054. napi_schedule(&tp->napi);
  4055. } else {
  4056. /* No work, shared interrupt perhaps? re-enable
  4057. * interrupts, and flush that PCI write
  4058. */
  4059. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW,
  4060. 0x00000000);
  4061. }
  4062. out:
  4063. return IRQ_RETVAL(handled);
  4064. }
  4065. static irqreturn_t tg3_interrupt_tagged(int irq, void *dev_id)
  4066. {
  4067. struct net_device *dev = dev_id;
  4068. struct tg3 *tp = netdev_priv(dev);
  4069. struct tg3_hw_status *sblk = tp->hw_status;
  4070. unsigned int handled = 1;
  4071. /* In INTx mode, it is possible for the interrupt to arrive at
  4072. * the CPU before the status block posted prior to the interrupt.
  4073. * Reading the PCI State register will confirm whether the
  4074. * interrupt is ours and will flush the status block.
  4075. */
  4076. if (unlikely(sblk->status_tag == tp->last_irq_tag)) {
  4077. if ((tp->tg3_flags & TG3_FLAG_CHIP_RESETTING) ||
  4078. (tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
  4079. handled = 0;
  4080. goto out;
  4081. }
  4082. }
  4083. /*
  4084. * writing any value to intr-mbox-0 clears PCI INTA# and
  4085. * chip-internal interrupt pending events.
  4086. * writing non-zero to intr-mbox-0 additional tells the
  4087. * NIC to stop sending us irqs, engaging "in-intr-handler"
  4088. * event coalescing.
  4089. *
  4090. * Flush the mailbox to de-assert the IRQ immediately to prevent
  4091. * spurious interrupts. The flush impacts performance but
  4092. * excessive spurious interrupts can be worse in some cases.
  4093. */
  4094. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
  4095. /*
  4096. * In a shared interrupt configuration, sometimes other devices'
  4097. * interrupts will scream. We record the current status tag here
  4098. * so that the above check can report that the screaming interrupts
  4099. * are unhandled. Eventually they will be silenced.
  4100. */
  4101. tp->last_irq_tag = sblk->status_tag;
  4102. if (tg3_irq_sync(tp))
  4103. goto out;
  4104. prefetch(&tp->rx_rcb[tp->rx_rcb_ptr]);
  4105. napi_schedule(&tp->napi);
  4106. out:
  4107. return IRQ_RETVAL(handled);
  4108. }
  4109. /* ISR for interrupt test */
  4110. static irqreturn_t tg3_test_isr(int irq, void *dev_id)
  4111. {
  4112. struct net_device *dev = dev_id;
  4113. struct tg3 *tp = netdev_priv(dev);
  4114. struct tg3_hw_status *sblk = tp->hw_status;
  4115. if ((sblk->status & SD_STATUS_UPDATED) ||
  4116. !(tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
  4117. tg3_disable_ints(tp);
  4118. return IRQ_RETVAL(1);
  4119. }
  4120. return IRQ_RETVAL(0);
  4121. }
  4122. static int tg3_init_hw(struct tg3 *, int);
  4123. static int tg3_halt(struct tg3 *, int, int);
  4124. /* Restart hardware after configuration changes, self-test, etc.
  4125. * Invoked with tp->lock held.
  4126. */
  4127. static int tg3_restart_hw(struct tg3 *tp, int reset_phy)
  4128. __releases(tp->lock)
  4129. __acquires(tp->lock)
  4130. {
  4131. int err;
  4132. err = tg3_init_hw(tp, reset_phy);
  4133. if (err) {
  4134. printk(KERN_ERR PFX "%s: Failed to re-initialize device, "
  4135. "aborting.\n", tp->dev->name);
  4136. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  4137. tg3_full_unlock(tp);
  4138. del_timer_sync(&tp->timer);
  4139. tp->irq_sync = 0;
  4140. napi_enable(&tp->napi);
  4141. dev_close(tp->dev);
  4142. tg3_full_lock(tp, 0);
  4143. }
  4144. return err;
  4145. }
  4146. #ifdef CONFIG_NET_POLL_CONTROLLER
  4147. static void tg3_poll_controller(struct net_device *dev)
  4148. {
  4149. struct tg3 *tp = netdev_priv(dev);
  4150. tg3_interrupt(tp->pdev->irq, dev);
  4151. }
  4152. #endif
  4153. static void tg3_reset_task(struct work_struct *work)
  4154. {
  4155. struct tg3 *tp = container_of(work, struct tg3, reset_task);
  4156. int err;
  4157. unsigned int restart_timer;
  4158. tg3_full_lock(tp, 0);
  4159. if (!netif_running(tp->dev)) {
  4160. tg3_full_unlock(tp);
  4161. return;
  4162. }
  4163. tg3_full_unlock(tp);
  4164. tg3_phy_stop(tp);
  4165. tg3_netif_stop(tp);
  4166. tg3_full_lock(tp, 1);
  4167. restart_timer = tp->tg3_flags2 & TG3_FLG2_RESTART_TIMER;
  4168. tp->tg3_flags2 &= ~TG3_FLG2_RESTART_TIMER;
  4169. if (tp->tg3_flags & TG3_FLAG_TX_RECOVERY_PENDING) {
  4170. tp->write32_tx_mbox = tg3_write32_tx_mbox;
  4171. tp->write32_rx_mbox = tg3_write_flush_reg32;
  4172. tp->tg3_flags |= TG3_FLAG_MBOX_WRITE_REORDER;
  4173. tp->tg3_flags &= ~TG3_FLAG_TX_RECOVERY_PENDING;
  4174. }
  4175. tg3_halt(tp, RESET_KIND_SHUTDOWN, 0);
  4176. err = tg3_init_hw(tp, 1);
  4177. if (err)
  4178. goto out;
  4179. tg3_netif_start(tp);
  4180. if (restart_timer)
  4181. mod_timer(&tp->timer, jiffies + 1);
  4182. out:
  4183. tg3_full_unlock(tp);
  4184. if (!err)
  4185. tg3_phy_start(tp);
  4186. }
  4187. static void tg3_dump_short_state(struct tg3 *tp)
  4188. {
  4189. printk(KERN_ERR PFX "DEBUG: MAC_TX_STATUS[%08x] MAC_RX_STATUS[%08x]\n",
  4190. tr32(MAC_TX_STATUS), tr32(MAC_RX_STATUS));
  4191. printk(KERN_ERR PFX "DEBUG: RDMAC_STATUS[%08x] WDMAC_STATUS[%08x]\n",
  4192. tr32(RDMAC_STATUS), tr32(WDMAC_STATUS));
  4193. }
  4194. static void tg3_tx_timeout(struct net_device *dev)
  4195. {
  4196. struct tg3 *tp = netdev_priv(dev);
  4197. if (netif_msg_tx_err(tp)) {
  4198. printk(KERN_ERR PFX "%s: transmit timed out, resetting\n",
  4199. dev->name);
  4200. tg3_dump_short_state(tp);
  4201. }
  4202. schedule_work(&tp->reset_task);
  4203. }
  4204. /* Test for DMA buffers crossing any 4GB boundaries: 4G, 8G, etc */
  4205. static inline int tg3_4g_overflow_test(dma_addr_t mapping, int len)
  4206. {
  4207. u32 base = (u32) mapping & 0xffffffff;
  4208. return ((base > 0xffffdcc0) &&
  4209. (base + len + 8 < base));
  4210. }
  4211. /* Test for DMA addresses > 40-bit */
  4212. static inline int tg3_40bit_overflow_test(struct tg3 *tp, dma_addr_t mapping,
  4213. int len)
  4214. {
  4215. #if defined(CONFIG_HIGHMEM) && (BITS_PER_LONG == 64)
  4216. if (tp->tg3_flags & TG3_FLAG_40BIT_DMA_BUG)
  4217. return (((u64) mapping + len) > DMA_BIT_MASK(40));
  4218. return 0;
  4219. #else
  4220. return 0;
  4221. #endif
  4222. }
  4223. static void tg3_set_txd(struct tg3 *, int, dma_addr_t, int, u32, u32);
  4224. /* Workaround 4GB and 40-bit hardware DMA bugs. */
  4225. static int tigon3_dma_hwbug_workaround(struct tg3 *tp, struct sk_buff *skb,
  4226. u32 last_plus_one, u32 *start,
  4227. u32 base_flags, u32 mss)
  4228. {
  4229. struct sk_buff *new_skb;
  4230. dma_addr_t new_addr = 0;
  4231. u32 entry = *start;
  4232. int i, ret = 0;
  4233. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701)
  4234. new_skb = skb_copy(skb, GFP_ATOMIC);
  4235. else {
  4236. int more_headroom = 4 - ((unsigned long)skb->data & 3);
  4237. new_skb = skb_copy_expand(skb,
  4238. skb_headroom(skb) + more_headroom,
  4239. skb_tailroom(skb), GFP_ATOMIC);
  4240. }
  4241. if (!new_skb) {
  4242. ret = -1;
  4243. } else {
  4244. /* New SKB is guaranteed to be linear. */
  4245. entry = *start;
  4246. ret = skb_dma_map(&tp->pdev->dev, new_skb, DMA_TO_DEVICE);
  4247. new_addr = skb_shinfo(new_skb)->dma_head;
  4248. /* Make sure new skb does not cross any 4G boundaries.
  4249. * Drop the packet if it does.
  4250. */
  4251. if (ret || tg3_4g_overflow_test(new_addr, new_skb->len)) {
  4252. if (!ret)
  4253. skb_dma_unmap(&tp->pdev->dev, new_skb,
  4254. DMA_TO_DEVICE);
  4255. ret = -1;
  4256. dev_kfree_skb(new_skb);
  4257. new_skb = NULL;
  4258. } else {
  4259. tg3_set_txd(tp, entry, new_addr, new_skb->len,
  4260. base_flags, 1 | (mss << 1));
  4261. *start = NEXT_TX(entry);
  4262. }
  4263. }
  4264. /* Now clean up the sw ring entries. */
  4265. i = 0;
  4266. while (entry != last_plus_one) {
  4267. if (i == 0) {
  4268. tp->tx_buffers[entry].skb = new_skb;
  4269. } else {
  4270. tp->tx_buffers[entry].skb = NULL;
  4271. }
  4272. entry = NEXT_TX(entry);
  4273. i++;
  4274. }
  4275. skb_dma_unmap(&tp->pdev->dev, skb, DMA_TO_DEVICE);
  4276. dev_kfree_skb(skb);
  4277. return ret;
  4278. }
  4279. static void tg3_set_txd(struct tg3 *tp, int entry,
  4280. dma_addr_t mapping, int len, u32 flags,
  4281. u32 mss_and_is_end)
  4282. {
  4283. struct tg3_tx_buffer_desc *txd = &tp->tx_ring[entry];
  4284. int is_end = (mss_and_is_end & 0x1);
  4285. u32 mss = (mss_and_is_end >> 1);
  4286. u32 vlan_tag = 0;
  4287. if (is_end)
  4288. flags |= TXD_FLAG_END;
  4289. if (flags & TXD_FLAG_VLAN) {
  4290. vlan_tag = flags >> 16;
  4291. flags &= 0xffff;
  4292. }
  4293. vlan_tag |= (mss << TXD_MSS_SHIFT);
  4294. txd->addr_hi = ((u64) mapping >> 32);
  4295. txd->addr_lo = ((u64) mapping & 0xffffffff);
  4296. txd->len_flags = (len << TXD_LEN_SHIFT) | flags;
  4297. txd->vlan_tag = vlan_tag << TXD_VLAN_TAG_SHIFT;
  4298. }
  4299. /* hard_start_xmit for devices that don't have any bugs and
  4300. * support TG3_FLG2_HW_TSO_2 only.
  4301. */
  4302. static int tg3_start_xmit(struct sk_buff *skb, struct net_device *dev)
  4303. {
  4304. struct tg3 *tp = netdev_priv(dev);
  4305. u32 len, entry, base_flags, mss;
  4306. struct skb_shared_info *sp;
  4307. dma_addr_t mapping;
  4308. len = skb_headlen(skb);
  4309. /* We are running in BH disabled context with netif_tx_lock
  4310. * and TX reclaim runs via tp->napi.poll inside of a software
  4311. * interrupt. Furthermore, IRQ processing runs lockless so we have
  4312. * no IRQ context deadlocks to worry about either. Rejoice!
  4313. */
  4314. if (unlikely(tg3_tx_avail(tp) <= (skb_shinfo(skb)->nr_frags + 1))) {
  4315. if (!netif_queue_stopped(dev)) {
  4316. netif_stop_queue(dev);
  4317. /* This is a hard error, log it. */
  4318. printk(KERN_ERR PFX "%s: BUG! Tx Ring full when "
  4319. "queue awake!\n", dev->name);
  4320. }
  4321. return NETDEV_TX_BUSY;
  4322. }
  4323. entry = tp->tx_prod;
  4324. base_flags = 0;
  4325. mss = 0;
  4326. if ((mss = skb_shinfo(skb)->gso_size) != 0) {
  4327. int tcp_opt_len, ip_tcp_len;
  4328. if (skb_header_cloned(skb) &&
  4329. pskb_expand_head(skb, 0, 0, GFP_ATOMIC)) {
  4330. dev_kfree_skb(skb);
  4331. goto out_unlock;
  4332. }
  4333. if (skb_shinfo(skb)->gso_type & SKB_GSO_TCPV6)
  4334. mss |= (skb_headlen(skb) - ETH_HLEN) << 9;
  4335. else {
  4336. struct iphdr *iph = ip_hdr(skb);
  4337. tcp_opt_len = tcp_optlen(skb);
  4338. ip_tcp_len = ip_hdrlen(skb) + sizeof(struct tcphdr);
  4339. iph->check = 0;
  4340. iph->tot_len = htons(mss + ip_tcp_len + tcp_opt_len);
  4341. mss |= (ip_tcp_len + tcp_opt_len) << 9;
  4342. }
  4343. base_flags |= (TXD_FLAG_CPU_PRE_DMA |
  4344. TXD_FLAG_CPU_POST_DMA);
  4345. tcp_hdr(skb)->check = 0;
  4346. }
  4347. else if (skb->ip_summed == CHECKSUM_PARTIAL)
  4348. base_flags |= TXD_FLAG_TCPUDP_CSUM;
  4349. #if TG3_VLAN_TAG_USED
  4350. if (tp->vlgrp != NULL && vlan_tx_tag_present(skb))
  4351. base_flags |= (TXD_FLAG_VLAN |
  4352. (vlan_tx_tag_get(skb) << 16));
  4353. #endif
  4354. if (skb_dma_map(&tp->pdev->dev, skb, DMA_TO_DEVICE)) {
  4355. dev_kfree_skb(skb);
  4356. goto out_unlock;
  4357. }
  4358. sp = skb_shinfo(skb);
  4359. mapping = sp->dma_head;
  4360. tp->tx_buffers[entry].skb = skb;
  4361. tg3_set_txd(tp, entry, mapping, len, base_flags,
  4362. (skb_shinfo(skb)->nr_frags == 0) | (mss << 1));
  4363. entry = NEXT_TX(entry);
  4364. /* Now loop through additional data fragments, and queue them. */
  4365. if (skb_shinfo(skb)->nr_frags > 0) {
  4366. unsigned int i, last;
  4367. last = skb_shinfo(skb)->nr_frags - 1;
  4368. for (i = 0; i <= last; i++) {
  4369. skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  4370. len = frag->size;
  4371. mapping = sp->dma_maps[i];
  4372. tp->tx_buffers[entry].skb = NULL;
  4373. tg3_set_txd(tp, entry, mapping, len,
  4374. base_flags, (i == last) | (mss << 1));
  4375. entry = NEXT_TX(entry);
  4376. }
  4377. }
  4378. /* Packets are ready, update Tx producer idx local and on card. */
  4379. tw32_tx_mbox((MAILBOX_SNDHOST_PROD_IDX_0 + TG3_64BIT_REG_LOW), entry);
  4380. tp->tx_prod = entry;
  4381. if (unlikely(tg3_tx_avail(tp) <= (MAX_SKB_FRAGS + 1))) {
  4382. netif_stop_queue(dev);
  4383. if (tg3_tx_avail(tp) > TG3_TX_WAKEUP_THRESH(tp))
  4384. netif_wake_queue(tp->dev);
  4385. }
  4386. out_unlock:
  4387. mmiowb();
  4388. return NETDEV_TX_OK;
  4389. }
  4390. static int tg3_start_xmit_dma_bug(struct sk_buff *, struct net_device *);
  4391. /* Use GSO to workaround a rare TSO bug that may be triggered when the
  4392. * TSO header is greater than 80 bytes.
  4393. */
  4394. static int tg3_tso_bug(struct tg3 *tp, struct sk_buff *skb)
  4395. {
  4396. struct sk_buff *segs, *nskb;
  4397. /* Estimate the number of fragments in the worst case */
  4398. if (unlikely(tg3_tx_avail(tp) <= (skb_shinfo(skb)->gso_segs * 3))) {
  4399. netif_stop_queue(tp->dev);
  4400. if (tg3_tx_avail(tp) <= (skb_shinfo(skb)->gso_segs * 3))
  4401. return NETDEV_TX_BUSY;
  4402. netif_wake_queue(tp->dev);
  4403. }
  4404. segs = skb_gso_segment(skb, tp->dev->features & ~NETIF_F_TSO);
  4405. if (IS_ERR(segs))
  4406. goto tg3_tso_bug_end;
  4407. do {
  4408. nskb = segs;
  4409. segs = segs->next;
  4410. nskb->next = NULL;
  4411. tg3_start_xmit_dma_bug(nskb, tp->dev);
  4412. } while (segs);
  4413. tg3_tso_bug_end:
  4414. dev_kfree_skb(skb);
  4415. return NETDEV_TX_OK;
  4416. }
  4417. /* hard_start_xmit for devices that have the 4G bug and/or 40-bit bug and
  4418. * support TG3_FLG2_HW_TSO_1 or firmware TSO only.
  4419. */
  4420. static int tg3_start_xmit_dma_bug(struct sk_buff *skb, struct net_device *dev)
  4421. {
  4422. struct tg3 *tp = netdev_priv(dev);
  4423. u32 len, entry, base_flags, mss;
  4424. struct skb_shared_info *sp;
  4425. int would_hit_hwbug;
  4426. dma_addr_t mapping;
  4427. len = skb_headlen(skb);
  4428. /* We are running in BH disabled context with netif_tx_lock
  4429. * and TX reclaim runs via tp->napi.poll inside of a software
  4430. * interrupt. Furthermore, IRQ processing runs lockless so we have
  4431. * no IRQ context deadlocks to worry about either. Rejoice!
  4432. */
  4433. if (unlikely(tg3_tx_avail(tp) <= (skb_shinfo(skb)->nr_frags + 1))) {
  4434. if (!netif_queue_stopped(dev)) {
  4435. netif_stop_queue(dev);
  4436. /* This is a hard error, log it. */
  4437. printk(KERN_ERR PFX "%s: BUG! Tx Ring full when "
  4438. "queue awake!\n", dev->name);
  4439. }
  4440. return NETDEV_TX_BUSY;
  4441. }
  4442. entry = tp->tx_prod;
  4443. base_flags = 0;
  4444. if (skb->ip_summed == CHECKSUM_PARTIAL)
  4445. base_flags |= TXD_FLAG_TCPUDP_CSUM;
  4446. mss = 0;
  4447. if ((mss = skb_shinfo(skb)->gso_size) != 0) {
  4448. struct iphdr *iph;
  4449. int tcp_opt_len, ip_tcp_len, hdr_len;
  4450. if (skb_header_cloned(skb) &&
  4451. pskb_expand_head(skb, 0, 0, GFP_ATOMIC)) {
  4452. dev_kfree_skb(skb);
  4453. goto out_unlock;
  4454. }
  4455. tcp_opt_len = tcp_optlen(skb);
  4456. ip_tcp_len = ip_hdrlen(skb) + sizeof(struct tcphdr);
  4457. hdr_len = ip_tcp_len + tcp_opt_len;
  4458. if (unlikely((ETH_HLEN + hdr_len) > 80) &&
  4459. (tp->tg3_flags2 & TG3_FLG2_TSO_BUG))
  4460. return (tg3_tso_bug(tp, skb));
  4461. base_flags |= (TXD_FLAG_CPU_PRE_DMA |
  4462. TXD_FLAG_CPU_POST_DMA);
  4463. iph = ip_hdr(skb);
  4464. iph->check = 0;
  4465. iph->tot_len = htons(mss + hdr_len);
  4466. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO) {
  4467. tcp_hdr(skb)->check = 0;
  4468. base_flags &= ~TXD_FLAG_TCPUDP_CSUM;
  4469. } else
  4470. tcp_hdr(skb)->check = ~csum_tcpudp_magic(iph->saddr,
  4471. iph->daddr, 0,
  4472. IPPROTO_TCP,
  4473. 0);
  4474. if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO) ||
  4475. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705)) {
  4476. if (tcp_opt_len || iph->ihl > 5) {
  4477. int tsflags;
  4478. tsflags = (iph->ihl - 5) + (tcp_opt_len >> 2);
  4479. mss |= (tsflags << 11);
  4480. }
  4481. } else {
  4482. if (tcp_opt_len || iph->ihl > 5) {
  4483. int tsflags;
  4484. tsflags = (iph->ihl - 5) + (tcp_opt_len >> 2);
  4485. base_flags |= tsflags << 12;
  4486. }
  4487. }
  4488. }
  4489. #if TG3_VLAN_TAG_USED
  4490. if (tp->vlgrp != NULL && vlan_tx_tag_present(skb))
  4491. base_flags |= (TXD_FLAG_VLAN |
  4492. (vlan_tx_tag_get(skb) << 16));
  4493. #endif
  4494. if (skb_dma_map(&tp->pdev->dev, skb, DMA_TO_DEVICE)) {
  4495. dev_kfree_skb(skb);
  4496. goto out_unlock;
  4497. }
  4498. sp = skb_shinfo(skb);
  4499. mapping = sp->dma_head;
  4500. tp->tx_buffers[entry].skb = skb;
  4501. would_hit_hwbug = 0;
  4502. if (tp->tg3_flags3 & TG3_FLG3_5701_DMA_BUG)
  4503. would_hit_hwbug = 1;
  4504. else if (tg3_4g_overflow_test(mapping, len))
  4505. would_hit_hwbug = 1;
  4506. tg3_set_txd(tp, entry, mapping, len, base_flags,
  4507. (skb_shinfo(skb)->nr_frags == 0) | (mss << 1));
  4508. entry = NEXT_TX(entry);
  4509. /* Now loop through additional data fragments, and queue them. */
  4510. if (skb_shinfo(skb)->nr_frags > 0) {
  4511. unsigned int i, last;
  4512. last = skb_shinfo(skb)->nr_frags - 1;
  4513. for (i = 0; i <= last; i++) {
  4514. skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  4515. len = frag->size;
  4516. mapping = sp->dma_maps[i];
  4517. tp->tx_buffers[entry].skb = NULL;
  4518. if (tg3_4g_overflow_test(mapping, len))
  4519. would_hit_hwbug = 1;
  4520. if (tg3_40bit_overflow_test(tp, mapping, len))
  4521. would_hit_hwbug = 1;
  4522. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO)
  4523. tg3_set_txd(tp, entry, mapping, len,
  4524. base_flags, (i == last)|(mss << 1));
  4525. else
  4526. tg3_set_txd(tp, entry, mapping, len,
  4527. base_flags, (i == last));
  4528. entry = NEXT_TX(entry);
  4529. }
  4530. }
  4531. if (would_hit_hwbug) {
  4532. u32 last_plus_one = entry;
  4533. u32 start;
  4534. start = entry - 1 - skb_shinfo(skb)->nr_frags;
  4535. start &= (TG3_TX_RING_SIZE - 1);
  4536. /* If the workaround fails due to memory/mapping
  4537. * failure, silently drop this packet.
  4538. */
  4539. if (tigon3_dma_hwbug_workaround(tp, skb, last_plus_one,
  4540. &start, base_flags, mss))
  4541. goto out_unlock;
  4542. entry = start;
  4543. }
  4544. /* Packets are ready, update Tx producer idx local and on card. */
  4545. tw32_tx_mbox((MAILBOX_SNDHOST_PROD_IDX_0 + TG3_64BIT_REG_LOW), entry);
  4546. tp->tx_prod = entry;
  4547. if (unlikely(tg3_tx_avail(tp) <= (MAX_SKB_FRAGS + 1))) {
  4548. netif_stop_queue(dev);
  4549. if (tg3_tx_avail(tp) > TG3_TX_WAKEUP_THRESH(tp))
  4550. netif_wake_queue(tp->dev);
  4551. }
  4552. out_unlock:
  4553. mmiowb();
  4554. return NETDEV_TX_OK;
  4555. }
  4556. static inline void tg3_set_mtu(struct net_device *dev, struct tg3 *tp,
  4557. int new_mtu)
  4558. {
  4559. dev->mtu = new_mtu;
  4560. if (new_mtu > ETH_DATA_LEN) {
  4561. if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS) {
  4562. tp->tg3_flags2 &= ~TG3_FLG2_TSO_CAPABLE;
  4563. ethtool_op_set_tso(dev, 0);
  4564. }
  4565. else
  4566. tp->tg3_flags |= TG3_FLAG_JUMBO_RING_ENABLE;
  4567. } else {
  4568. if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)
  4569. tp->tg3_flags2 |= TG3_FLG2_TSO_CAPABLE;
  4570. tp->tg3_flags &= ~TG3_FLAG_JUMBO_RING_ENABLE;
  4571. }
  4572. }
  4573. static int tg3_change_mtu(struct net_device *dev, int new_mtu)
  4574. {
  4575. struct tg3 *tp = netdev_priv(dev);
  4576. int err;
  4577. if (new_mtu < TG3_MIN_MTU || new_mtu > TG3_MAX_MTU(tp))
  4578. return -EINVAL;
  4579. if (!netif_running(dev)) {
  4580. /* We'll just catch it later when the
  4581. * device is up'd.
  4582. */
  4583. tg3_set_mtu(dev, tp, new_mtu);
  4584. return 0;
  4585. }
  4586. tg3_phy_stop(tp);
  4587. tg3_netif_stop(tp);
  4588. tg3_full_lock(tp, 1);
  4589. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  4590. tg3_set_mtu(dev, tp, new_mtu);
  4591. err = tg3_restart_hw(tp, 0);
  4592. if (!err)
  4593. tg3_netif_start(tp);
  4594. tg3_full_unlock(tp);
  4595. if (!err)
  4596. tg3_phy_start(tp);
  4597. return err;
  4598. }
  4599. /* Free up pending packets in all rx/tx rings.
  4600. *
  4601. * The chip has been shut down and the driver detached from
  4602. * the networking, so no interrupts or new tx packets will
  4603. * end up in the driver. tp->{tx,}lock is not held and we are not
  4604. * in an interrupt context and thus may sleep.
  4605. */
  4606. static void tg3_free_rings(struct tg3 *tp)
  4607. {
  4608. struct ring_info *rxp;
  4609. int i;
  4610. for (i = 0; i < TG3_RX_RING_SIZE; i++) {
  4611. rxp = &tp->rx_std_buffers[i];
  4612. if (rxp->skb == NULL)
  4613. continue;
  4614. pci_unmap_single(tp->pdev,
  4615. pci_unmap_addr(rxp, mapping),
  4616. tp->rx_pkt_buf_sz - tp->rx_offset,
  4617. PCI_DMA_FROMDEVICE);
  4618. dev_kfree_skb_any(rxp->skb);
  4619. rxp->skb = NULL;
  4620. }
  4621. for (i = 0; i < TG3_RX_JUMBO_RING_SIZE; i++) {
  4622. rxp = &tp->rx_jumbo_buffers[i];
  4623. if (rxp->skb == NULL)
  4624. continue;
  4625. pci_unmap_single(tp->pdev,
  4626. pci_unmap_addr(rxp, mapping),
  4627. RX_JUMBO_PKT_BUF_SZ - tp->rx_offset,
  4628. PCI_DMA_FROMDEVICE);
  4629. dev_kfree_skb_any(rxp->skb);
  4630. rxp->skb = NULL;
  4631. }
  4632. for (i = 0; i < TG3_TX_RING_SIZE; ) {
  4633. struct tx_ring_info *txp;
  4634. struct sk_buff *skb;
  4635. txp = &tp->tx_buffers[i];
  4636. skb = txp->skb;
  4637. if (skb == NULL) {
  4638. i++;
  4639. continue;
  4640. }
  4641. skb_dma_unmap(&tp->pdev->dev, skb, DMA_TO_DEVICE);
  4642. txp->skb = NULL;
  4643. i += skb_shinfo(skb)->nr_frags + 1;
  4644. dev_kfree_skb_any(skb);
  4645. }
  4646. }
  4647. /* Initialize tx/rx rings for packet processing.
  4648. *
  4649. * The chip has been shut down and the driver detached from
  4650. * the networking, so no interrupts or new tx packets will
  4651. * end up in the driver. tp->{tx,}lock are held and thus
  4652. * we may not sleep.
  4653. */
  4654. static int tg3_init_rings(struct tg3 *tp)
  4655. {
  4656. u32 i;
  4657. /* Free up all the SKBs. */
  4658. tg3_free_rings(tp);
  4659. /* Zero out all descriptors. */
  4660. memset(tp->rx_std, 0, TG3_RX_RING_BYTES);
  4661. memset(tp->rx_jumbo, 0, TG3_RX_JUMBO_RING_BYTES);
  4662. memset(tp->rx_rcb, 0, TG3_RX_RCB_RING_BYTES(tp));
  4663. memset(tp->tx_ring, 0, TG3_TX_RING_BYTES);
  4664. tp->rx_pkt_buf_sz = RX_PKT_BUF_SZ;
  4665. if ((tp->tg3_flags2 & TG3_FLG2_5780_CLASS) &&
  4666. (tp->dev->mtu > ETH_DATA_LEN))
  4667. tp->rx_pkt_buf_sz = RX_JUMBO_PKT_BUF_SZ;
  4668. /* Initialize invariants of the rings, we only set this
  4669. * stuff once. This works because the card does not
  4670. * write into the rx buffer posting rings.
  4671. */
  4672. for (i = 0; i < TG3_RX_RING_SIZE; i++) {
  4673. struct tg3_rx_buffer_desc *rxd;
  4674. rxd = &tp->rx_std[i];
  4675. rxd->idx_len = (tp->rx_pkt_buf_sz - tp->rx_offset - 64)
  4676. << RXD_LEN_SHIFT;
  4677. rxd->type_flags = (RXD_FLAG_END << RXD_FLAGS_SHIFT);
  4678. rxd->opaque = (RXD_OPAQUE_RING_STD |
  4679. (i << RXD_OPAQUE_INDEX_SHIFT));
  4680. }
  4681. if (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE) {
  4682. for (i = 0; i < TG3_RX_JUMBO_RING_SIZE; i++) {
  4683. struct tg3_rx_buffer_desc *rxd;
  4684. rxd = &tp->rx_jumbo[i];
  4685. rxd->idx_len = (RX_JUMBO_PKT_BUF_SZ - tp->rx_offset - 64)
  4686. << RXD_LEN_SHIFT;
  4687. rxd->type_flags = (RXD_FLAG_END << RXD_FLAGS_SHIFT) |
  4688. RXD_FLAG_JUMBO;
  4689. rxd->opaque = (RXD_OPAQUE_RING_JUMBO |
  4690. (i << RXD_OPAQUE_INDEX_SHIFT));
  4691. }
  4692. }
  4693. /* Now allocate fresh SKBs for each rx ring. */
  4694. for (i = 0; i < tp->rx_pending; i++) {
  4695. if (tg3_alloc_rx_skb(tp, RXD_OPAQUE_RING_STD, -1, i) < 0) {
  4696. printk(KERN_WARNING PFX
  4697. "%s: Using a smaller RX standard ring, "
  4698. "only %d out of %d buffers were allocated "
  4699. "successfully.\n",
  4700. tp->dev->name, i, tp->rx_pending);
  4701. if (i == 0)
  4702. return -ENOMEM;
  4703. tp->rx_pending = i;
  4704. break;
  4705. }
  4706. }
  4707. if (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE) {
  4708. for (i = 0; i < tp->rx_jumbo_pending; i++) {
  4709. if (tg3_alloc_rx_skb(tp, RXD_OPAQUE_RING_JUMBO,
  4710. -1, i) < 0) {
  4711. printk(KERN_WARNING PFX
  4712. "%s: Using a smaller RX jumbo ring, "
  4713. "only %d out of %d buffers were "
  4714. "allocated successfully.\n",
  4715. tp->dev->name, i, tp->rx_jumbo_pending);
  4716. if (i == 0) {
  4717. tg3_free_rings(tp);
  4718. return -ENOMEM;
  4719. }
  4720. tp->rx_jumbo_pending = i;
  4721. break;
  4722. }
  4723. }
  4724. }
  4725. return 0;
  4726. }
  4727. /*
  4728. * Must not be invoked with interrupt sources disabled and
  4729. * the hardware shutdown down.
  4730. */
  4731. static void tg3_free_consistent(struct tg3 *tp)
  4732. {
  4733. kfree(tp->rx_std_buffers);
  4734. tp->rx_std_buffers = NULL;
  4735. if (tp->rx_std) {
  4736. pci_free_consistent(tp->pdev, TG3_RX_RING_BYTES,
  4737. tp->rx_std, tp->rx_std_mapping);
  4738. tp->rx_std = NULL;
  4739. }
  4740. if (tp->rx_jumbo) {
  4741. pci_free_consistent(tp->pdev, TG3_RX_JUMBO_RING_BYTES,
  4742. tp->rx_jumbo, tp->rx_jumbo_mapping);
  4743. tp->rx_jumbo = NULL;
  4744. }
  4745. if (tp->rx_rcb) {
  4746. pci_free_consistent(tp->pdev, TG3_RX_RCB_RING_BYTES(tp),
  4747. tp->rx_rcb, tp->rx_rcb_mapping);
  4748. tp->rx_rcb = NULL;
  4749. }
  4750. if (tp->tx_ring) {
  4751. pci_free_consistent(tp->pdev, TG3_TX_RING_BYTES,
  4752. tp->tx_ring, tp->tx_desc_mapping);
  4753. tp->tx_ring = NULL;
  4754. }
  4755. if (tp->hw_status) {
  4756. pci_free_consistent(tp->pdev, TG3_HW_STATUS_SIZE,
  4757. tp->hw_status, tp->status_mapping);
  4758. tp->hw_status = NULL;
  4759. }
  4760. if (tp->hw_stats) {
  4761. pci_free_consistent(tp->pdev, sizeof(struct tg3_hw_stats),
  4762. tp->hw_stats, tp->stats_mapping);
  4763. tp->hw_stats = NULL;
  4764. }
  4765. }
  4766. /*
  4767. * Must not be invoked with interrupt sources disabled and
  4768. * the hardware shutdown down. Can sleep.
  4769. */
  4770. static int tg3_alloc_consistent(struct tg3 *tp)
  4771. {
  4772. tp->rx_std_buffers = kzalloc((sizeof(struct ring_info) *
  4773. (TG3_RX_RING_SIZE +
  4774. TG3_RX_JUMBO_RING_SIZE)) +
  4775. (sizeof(struct tx_ring_info) *
  4776. TG3_TX_RING_SIZE),
  4777. GFP_KERNEL);
  4778. if (!tp->rx_std_buffers)
  4779. return -ENOMEM;
  4780. tp->rx_jumbo_buffers = &tp->rx_std_buffers[TG3_RX_RING_SIZE];
  4781. tp->tx_buffers = (struct tx_ring_info *)
  4782. &tp->rx_jumbo_buffers[TG3_RX_JUMBO_RING_SIZE];
  4783. tp->rx_std = pci_alloc_consistent(tp->pdev, TG3_RX_RING_BYTES,
  4784. &tp->rx_std_mapping);
  4785. if (!tp->rx_std)
  4786. goto err_out;
  4787. tp->rx_jumbo = pci_alloc_consistent(tp->pdev, TG3_RX_JUMBO_RING_BYTES,
  4788. &tp->rx_jumbo_mapping);
  4789. if (!tp->rx_jumbo)
  4790. goto err_out;
  4791. tp->rx_rcb = pci_alloc_consistent(tp->pdev, TG3_RX_RCB_RING_BYTES(tp),
  4792. &tp->rx_rcb_mapping);
  4793. if (!tp->rx_rcb)
  4794. goto err_out;
  4795. tp->tx_ring = pci_alloc_consistent(tp->pdev, TG3_TX_RING_BYTES,
  4796. &tp->tx_desc_mapping);
  4797. if (!tp->tx_ring)
  4798. goto err_out;
  4799. tp->hw_status = pci_alloc_consistent(tp->pdev,
  4800. TG3_HW_STATUS_SIZE,
  4801. &tp->status_mapping);
  4802. if (!tp->hw_status)
  4803. goto err_out;
  4804. tp->hw_stats = pci_alloc_consistent(tp->pdev,
  4805. sizeof(struct tg3_hw_stats),
  4806. &tp->stats_mapping);
  4807. if (!tp->hw_stats)
  4808. goto err_out;
  4809. memset(tp->hw_status, 0, TG3_HW_STATUS_SIZE);
  4810. memset(tp->hw_stats, 0, sizeof(struct tg3_hw_stats));
  4811. return 0;
  4812. err_out:
  4813. tg3_free_consistent(tp);
  4814. return -ENOMEM;
  4815. }
  4816. #define MAX_WAIT_CNT 1000
  4817. /* To stop a block, clear the enable bit and poll till it
  4818. * clears. tp->lock is held.
  4819. */
  4820. static int tg3_stop_block(struct tg3 *tp, unsigned long ofs, u32 enable_bit, int silent)
  4821. {
  4822. unsigned int i;
  4823. u32 val;
  4824. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  4825. switch (ofs) {
  4826. case RCVLSC_MODE:
  4827. case DMAC_MODE:
  4828. case MBFREE_MODE:
  4829. case BUFMGR_MODE:
  4830. case MEMARB_MODE:
  4831. /* We can't enable/disable these bits of the
  4832. * 5705/5750, just say success.
  4833. */
  4834. return 0;
  4835. default:
  4836. break;
  4837. }
  4838. }
  4839. val = tr32(ofs);
  4840. val &= ~enable_bit;
  4841. tw32_f(ofs, val);
  4842. for (i = 0; i < MAX_WAIT_CNT; i++) {
  4843. udelay(100);
  4844. val = tr32(ofs);
  4845. if ((val & enable_bit) == 0)
  4846. break;
  4847. }
  4848. if (i == MAX_WAIT_CNT && !silent) {
  4849. printk(KERN_ERR PFX "tg3_stop_block timed out, "
  4850. "ofs=%lx enable_bit=%x\n",
  4851. ofs, enable_bit);
  4852. return -ENODEV;
  4853. }
  4854. return 0;
  4855. }
  4856. /* tp->lock is held. */
  4857. static int tg3_abort_hw(struct tg3 *tp, int silent)
  4858. {
  4859. int i, err;
  4860. tg3_disable_ints(tp);
  4861. tp->rx_mode &= ~RX_MODE_ENABLE;
  4862. tw32_f(MAC_RX_MODE, tp->rx_mode);
  4863. udelay(10);
  4864. err = tg3_stop_block(tp, RCVBDI_MODE, RCVBDI_MODE_ENABLE, silent);
  4865. err |= tg3_stop_block(tp, RCVLPC_MODE, RCVLPC_MODE_ENABLE, silent);
  4866. err |= tg3_stop_block(tp, RCVLSC_MODE, RCVLSC_MODE_ENABLE, silent);
  4867. err |= tg3_stop_block(tp, RCVDBDI_MODE, RCVDBDI_MODE_ENABLE, silent);
  4868. err |= tg3_stop_block(tp, RCVDCC_MODE, RCVDCC_MODE_ENABLE, silent);
  4869. err |= tg3_stop_block(tp, RCVCC_MODE, RCVCC_MODE_ENABLE, silent);
  4870. err |= tg3_stop_block(tp, SNDBDS_MODE, SNDBDS_MODE_ENABLE, silent);
  4871. err |= tg3_stop_block(tp, SNDBDI_MODE, SNDBDI_MODE_ENABLE, silent);
  4872. err |= tg3_stop_block(tp, SNDDATAI_MODE, SNDDATAI_MODE_ENABLE, silent);
  4873. err |= tg3_stop_block(tp, RDMAC_MODE, RDMAC_MODE_ENABLE, silent);
  4874. err |= tg3_stop_block(tp, SNDDATAC_MODE, SNDDATAC_MODE_ENABLE, silent);
  4875. err |= tg3_stop_block(tp, DMAC_MODE, DMAC_MODE_ENABLE, silent);
  4876. err |= tg3_stop_block(tp, SNDBDC_MODE, SNDBDC_MODE_ENABLE, silent);
  4877. tp->mac_mode &= ~MAC_MODE_TDE_ENABLE;
  4878. tw32_f(MAC_MODE, tp->mac_mode);
  4879. udelay(40);
  4880. tp->tx_mode &= ~TX_MODE_ENABLE;
  4881. tw32_f(MAC_TX_MODE, tp->tx_mode);
  4882. for (i = 0; i < MAX_WAIT_CNT; i++) {
  4883. udelay(100);
  4884. if (!(tr32(MAC_TX_MODE) & TX_MODE_ENABLE))
  4885. break;
  4886. }
  4887. if (i >= MAX_WAIT_CNT) {
  4888. printk(KERN_ERR PFX "tg3_abort_hw timed out for %s, "
  4889. "TX_MODE_ENABLE will not clear MAC_TX_MODE=%08x\n",
  4890. tp->dev->name, tr32(MAC_TX_MODE));
  4891. err |= -ENODEV;
  4892. }
  4893. err |= tg3_stop_block(tp, HOSTCC_MODE, HOSTCC_MODE_ENABLE, silent);
  4894. err |= tg3_stop_block(tp, WDMAC_MODE, WDMAC_MODE_ENABLE, silent);
  4895. err |= tg3_stop_block(tp, MBFREE_MODE, MBFREE_MODE_ENABLE, silent);
  4896. tw32(FTQ_RESET, 0xffffffff);
  4897. tw32(FTQ_RESET, 0x00000000);
  4898. err |= tg3_stop_block(tp, BUFMGR_MODE, BUFMGR_MODE_ENABLE, silent);
  4899. err |= tg3_stop_block(tp, MEMARB_MODE, MEMARB_MODE_ENABLE, silent);
  4900. if (tp->hw_status)
  4901. memset(tp->hw_status, 0, TG3_HW_STATUS_SIZE);
  4902. if (tp->hw_stats)
  4903. memset(tp->hw_stats, 0, sizeof(struct tg3_hw_stats));
  4904. return err;
  4905. }
  4906. static void tg3_ape_send_event(struct tg3 *tp, u32 event)
  4907. {
  4908. int i;
  4909. u32 apedata;
  4910. apedata = tg3_ape_read32(tp, TG3_APE_SEG_SIG);
  4911. if (apedata != APE_SEG_SIG_MAGIC)
  4912. return;
  4913. apedata = tg3_ape_read32(tp, TG3_APE_FW_STATUS);
  4914. if (!(apedata & APE_FW_STATUS_READY))
  4915. return;
  4916. /* Wait for up to 1 millisecond for APE to service previous event. */
  4917. for (i = 0; i < 10; i++) {
  4918. if (tg3_ape_lock(tp, TG3_APE_LOCK_MEM))
  4919. return;
  4920. apedata = tg3_ape_read32(tp, TG3_APE_EVENT_STATUS);
  4921. if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
  4922. tg3_ape_write32(tp, TG3_APE_EVENT_STATUS,
  4923. event | APE_EVENT_STATUS_EVENT_PENDING);
  4924. tg3_ape_unlock(tp, TG3_APE_LOCK_MEM);
  4925. if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
  4926. break;
  4927. udelay(100);
  4928. }
  4929. if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
  4930. tg3_ape_write32(tp, TG3_APE_EVENT, APE_EVENT_1);
  4931. }
  4932. static void tg3_ape_driver_state_change(struct tg3 *tp, int kind)
  4933. {
  4934. u32 event;
  4935. u32 apedata;
  4936. if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE))
  4937. return;
  4938. switch (kind) {
  4939. case RESET_KIND_INIT:
  4940. tg3_ape_write32(tp, TG3_APE_HOST_SEG_SIG,
  4941. APE_HOST_SEG_SIG_MAGIC);
  4942. tg3_ape_write32(tp, TG3_APE_HOST_SEG_LEN,
  4943. APE_HOST_SEG_LEN_MAGIC);
  4944. apedata = tg3_ape_read32(tp, TG3_APE_HOST_INIT_COUNT);
  4945. tg3_ape_write32(tp, TG3_APE_HOST_INIT_COUNT, ++apedata);
  4946. tg3_ape_write32(tp, TG3_APE_HOST_DRIVER_ID,
  4947. APE_HOST_DRIVER_ID_MAGIC);
  4948. tg3_ape_write32(tp, TG3_APE_HOST_BEHAVIOR,
  4949. APE_HOST_BEHAV_NO_PHYLOCK);
  4950. event = APE_EVENT_STATUS_STATE_START;
  4951. break;
  4952. case RESET_KIND_SHUTDOWN:
  4953. /* With the interface we are currently using,
  4954. * APE does not track driver state. Wiping
  4955. * out the HOST SEGMENT SIGNATURE forces
  4956. * the APE to assume OS absent status.
  4957. */
  4958. tg3_ape_write32(tp, TG3_APE_HOST_SEG_SIG, 0x0);
  4959. event = APE_EVENT_STATUS_STATE_UNLOAD;
  4960. break;
  4961. case RESET_KIND_SUSPEND:
  4962. event = APE_EVENT_STATUS_STATE_SUSPEND;
  4963. break;
  4964. default:
  4965. return;
  4966. }
  4967. event |= APE_EVENT_STATUS_DRIVER_EVNT | APE_EVENT_STATUS_STATE_CHNGE;
  4968. tg3_ape_send_event(tp, event);
  4969. }
  4970. /* tp->lock is held. */
  4971. static void tg3_write_sig_pre_reset(struct tg3 *tp, int kind)
  4972. {
  4973. tg3_write_mem(tp, NIC_SRAM_FIRMWARE_MBOX,
  4974. NIC_SRAM_FIRMWARE_MBOX_MAGIC1);
  4975. if (tp->tg3_flags2 & TG3_FLG2_ASF_NEW_HANDSHAKE) {
  4976. switch (kind) {
  4977. case RESET_KIND_INIT:
  4978. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  4979. DRV_STATE_START);
  4980. break;
  4981. case RESET_KIND_SHUTDOWN:
  4982. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  4983. DRV_STATE_UNLOAD);
  4984. break;
  4985. case RESET_KIND_SUSPEND:
  4986. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  4987. DRV_STATE_SUSPEND);
  4988. break;
  4989. default:
  4990. break;
  4991. }
  4992. }
  4993. if (kind == RESET_KIND_INIT ||
  4994. kind == RESET_KIND_SUSPEND)
  4995. tg3_ape_driver_state_change(tp, kind);
  4996. }
  4997. /* tp->lock is held. */
  4998. static void tg3_write_sig_post_reset(struct tg3 *tp, int kind)
  4999. {
  5000. if (tp->tg3_flags2 & TG3_FLG2_ASF_NEW_HANDSHAKE) {
  5001. switch (kind) {
  5002. case RESET_KIND_INIT:
  5003. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5004. DRV_STATE_START_DONE);
  5005. break;
  5006. case RESET_KIND_SHUTDOWN:
  5007. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5008. DRV_STATE_UNLOAD_DONE);
  5009. break;
  5010. default:
  5011. break;
  5012. }
  5013. }
  5014. if (kind == RESET_KIND_SHUTDOWN)
  5015. tg3_ape_driver_state_change(tp, kind);
  5016. }
  5017. /* tp->lock is held. */
  5018. static void tg3_write_sig_legacy(struct tg3 *tp, int kind)
  5019. {
  5020. if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) {
  5021. switch (kind) {
  5022. case RESET_KIND_INIT:
  5023. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5024. DRV_STATE_START);
  5025. break;
  5026. case RESET_KIND_SHUTDOWN:
  5027. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5028. DRV_STATE_UNLOAD);
  5029. break;
  5030. case RESET_KIND_SUSPEND:
  5031. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5032. DRV_STATE_SUSPEND);
  5033. break;
  5034. default:
  5035. break;
  5036. }
  5037. }
  5038. }
  5039. static int tg3_poll_fw(struct tg3 *tp)
  5040. {
  5041. int i;
  5042. u32 val;
  5043. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  5044. /* Wait up to 20ms for init done. */
  5045. for (i = 0; i < 200; i++) {
  5046. if (tr32(VCPU_STATUS) & VCPU_STATUS_INIT_DONE)
  5047. return 0;
  5048. udelay(100);
  5049. }
  5050. return -ENODEV;
  5051. }
  5052. /* Wait for firmware initialization to complete. */
  5053. for (i = 0; i < 100000; i++) {
  5054. tg3_read_mem(tp, NIC_SRAM_FIRMWARE_MBOX, &val);
  5055. if (val == ~NIC_SRAM_FIRMWARE_MBOX_MAGIC1)
  5056. break;
  5057. udelay(10);
  5058. }
  5059. /* Chip might not be fitted with firmware. Some Sun onboard
  5060. * parts are configured like that. So don't signal the timeout
  5061. * of the above loop as an error, but do report the lack of
  5062. * running firmware once.
  5063. */
  5064. if (i >= 100000 &&
  5065. !(tp->tg3_flags2 & TG3_FLG2_NO_FWARE_REPORTED)) {
  5066. tp->tg3_flags2 |= TG3_FLG2_NO_FWARE_REPORTED;
  5067. printk(KERN_INFO PFX "%s: No firmware running.\n",
  5068. tp->dev->name);
  5069. }
  5070. return 0;
  5071. }
  5072. /* Save PCI command register before chip reset */
  5073. static void tg3_save_pci_state(struct tg3 *tp)
  5074. {
  5075. pci_read_config_word(tp->pdev, PCI_COMMAND, &tp->pci_cmd);
  5076. }
  5077. /* Restore PCI state after chip reset */
  5078. static void tg3_restore_pci_state(struct tg3 *tp)
  5079. {
  5080. u32 val;
  5081. /* Re-enable indirect register accesses. */
  5082. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  5083. tp->misc_host_ctrl);
  5084. /* Set MAX PCI retry to zero. */
  5085. val = (PCISTATE_ROM_ENABLE | PCISTATE_ROM_RETRY_ENABLE);
  5086. if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0 &&
  5087. (tp->tg3_flags & TG3_FLAG_PCIX_MODE))
  5088. val |= PCISTATE_RETRY_SAME_DMA;
  5089. /* Allow reads and writes to the APE register and memory space. */
  5090. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)
  5091. val |= PCISTATE_ALLOW_APE_CTLSPC_WR |
  5092. PCISTATE_ALLOW_APE_SHMEM_WR;
  5093. pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE, val);
  5094. pci_write_config_word(tp->pdev, PCI_COMMAND, tp->pci_cmd);
  5095. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785) {
  5096. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS)
  5097. pcie_set_readrq(tp->pdev, 4096);
  5098. else {
  5099. pci_write_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE,
  5100. tp->pci_cacheline_sz);
  5101. pci_write_config_byte(tp->pdev, PCI_LATENCY_TIMER,
  5102. tp->pci_lat_timer);
  5103. }
  5104. }
  5105. /* Make sure PCI-X relaxed ordering bit is clear. */
  5106. if (tp->tg3_flags & TG3_FLAG_PCIX_MODE) {
  5107. u16 pcix_cmd;
  5108. pci_read_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  5109. &pcix_cmd);
  5110. pcix_cmd &= ~PCI_X_CMD_ERO;
  5111. pci_write_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  5112. pcix_cmd);
  5113. }
  5114. if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS) {
  5115. /* Chip reset on 5780 will reset MSI enable bit,
  5116. * so need to restore it.
  5117. */
  5118. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
  5119. u16 ctrl;
  5120. pci_read_config_word(tp->pdev,
  5121. tp->msi_cap + PCI_MSI_FLAGS,
  5122. &ctrl);
  5123. pci_write_config_word(tp->pdev,
  5124. tp->msi_cap + PCI_MSI_FLAGS,
  5125. ctrl | PCI_MSI_FLAGS_ENABLE);
  5126. val = tr32(MSGINT_MODE);
  5127. tw32(MSGINT_MODE, val | MSGINT_MODE_ENABLE);
  5128. }
  5129. }
  5130. }
  5131. static void tg3_stop_fw(struct tg3 *);
  5132. /* tp->lock is held. */
  5133. static int tg3_chip_reset(struct tg3 *tp)
  5134. {
  5135. u32 val;
  5136. void (*write_op)(struct tg3 *, u32, u32);
  5137. int err;
  5138. tg3_nvram_lock(tp);
  5139. tg3_mdio_stop(tp);
  5140. tg3_ape_lock(tp, TG3_APE_LOCK_GRC);
  5141. /* No matching tg3_nvram_unlock() after this because
  5142. * chip reset below will undo the nvram lock.
  5143. */
  5144. tp->nvram_lock_cnt = 0;
  5145. /* GRC_MISC_CFG core clock reset will clear the memory
  5146. * enable bit in PCI register 4 and the MSI enable bit
  5147. * on some chips, so we save relevant registers here.
  5148. */
  5149. tg3_save_pci_state(tp);
  5150. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
  5151. (tp->tg3_flags3 & TG3_FLG3_5755_PLUS))
  5152. tw32(GRC_FASTBOOT_PC, 0);
  5153. /*
  5154. * We must avoid the readl() that normally takes place.
  5155. * It locks machines, causes machine checks, and other
  5156. * fun things. So, temporarily disable the 5701
  5157. * hardware workaround, while we do the reset.
  5158. */
  5159. write_op = tp->write32;
  5160. if (write_op == tg3_write_flush_reg32)
  5161. tp->write32 = tg3_write32;
  5162. /* Prevent the irq handler from reading or writing PCI registers
  5163. * during chip reset when the memory enable bit in the PCI command
  5164. * register may be cleared. The chip does not generate interrupt
  5165. * at this time, but the irq handler may still be called due to irq
  5166. * sharing or irqpoll.
  5167. */
  5168. tp->tg3_flags |= TG3_FLAG_CHIP_RESETTING;
  5169. if (tp->hw_status) {
  5170. tp->hw_status->status = 0;
  5171. tp->hw_status->status_tag = 0;
  5172. }
  5173. tp->last_tag = 0;
  5174. tp->last_irq_tag = 0;
  5175. smp_mb();
  5176. synchronize_irq(tp->pdev->irq);
  5177. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780) {
  5178. val = tr32(TG3_PCIE_LNKCTL) & ~TG3_PCIE_LNKCTL_L1_PLL_PD_EN;
  5179. tw32(TG3_PCIE_LNKCTL, val | TG3_PCIE_LNKCTL_L1_PLL_PD_DIS);
  5180. }
  5181. /* do the reset */
  5182. val = GRC_MISC_CFG_CORECLK_RESET;
  5183. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
  5184. if (tr32(0x7e2c) == 0x60) {
  5185. tw32(0x7e2c, 0x20);
  5186. }
  5187. if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0) {
  5188. tw32(GRC_MISC_CFG, (1 << 29));
  5189. val |= (1 << 29);
  5190. }
  5191. }
  5192. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  5193. tw32(VCPU_STATUS, tr32(VCPU_STATUS) | VCPU_STATUS_DRV_RESET);
  5194. tw32(GRC_VCPU_EXT_CTRL,
  5195. tr32(GRC_VCPU_EXT_CTRL) & ~GRC_VCPU_EXT_CTRL_HALT_CPU);
  5196. }
  5197. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)
  5198. val |= GRC_MISC_CFG_KEEP_GPHY_POWER;
  5199. tw32(GRC_MISC_CFG, val);
  5200. /* restore 5701 hardware bug workaround write method */
  5201. tp->write32 = write_op;
  5202. /* Unfortunately, we have to delay before the PCI read back.
  5203. * Some 575X chips even will not respond to a PCI cfg access
  5204. * when the reset command is given to the chip.
  5205. *
  5206. * How do these hardware designers expect things to work
  5207. * properly if the PCI write is posted for a long period
  5208. * of time? It is always necessary to have some method by
  5209. * which a register read back can occur to push the write
  5210. * out which does the reset.
  5211. *
  5212. * For most tg3 variants the trick below was working.
  5213. * Ho hum...
  5214. */
  5215. udelay(120);
  5216. /* Flush PCI posted writes. The normal MMIO registers
  5217. * are inaccessible at this time so this is the only
  5218. * way to make this reliably (actually, this is no longer
  5219. * the case, see above). I tried to use indirect
  5220. * register read/write but this upset some 5701 variants.
  5221. */
  5222. pci_read_config_dword(tp->pdev, PCI_COMMAND, &val);
  5223. udelay(120);
  5224. if ((tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) && tp->pcie_cap) {
  5225. u16 val16;
  5226. if (tp->pci_chip_rev_id == CHIPREV_ID_5750_A0) {
  5227. int i;
  5228. u32 cfg_val;
  5229. /* Wait for link training to complete. */
  5230. for (i = 0; i < 5000; i++)
  5231. udelay(100);
  5232. pci_read_config_dword(tp->pdev, 0xc4, &cfg_val);
  5233. pci_write_config_dword(tp->pdev, 0xc4,
  5234. cfg_val | (1 << 15));
  5235. }
  5236. /* Clear the "no snoop" and "relaxed ordering" bits. */
  5237. pci_read_config_word(tp->pdev,
  5238. tp->pcie_cap + PCI_EXP_DEVCTL,
  5239. &val16);
  5240. val16 &= ~(PCI_EXP_DEVCTL_RELAX_EN |
  5241. PCI_EXP_DEVCTL_NOSNOOP_EN);
  5242. /*
  5243. * Older PCIe devices only support the 128 byte
  5244. * MPS setting. Enforce the restriction.
  5245. */
  5246. if (!(tp->tg3_flags & TG3_FLAG_CPMU_PRESENT) ||
  5247. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784))
  5248. val16 &= ~PCI_EXP_DEVCTL_PAYLOAD;
  5249. pci_write_config_word(tp->pdev,
  5250. tp->pcie_cap + PCI_EXP_DEVCTL,
  5251. val16);
  5252. pcie_set_readrq(tp->pdev, 4096);
  5253. /* Clear error status */
  5254. pci_write_config_word(tp->pdev,
  5255. tp->pcie_cap + PCI_EXP_DEVSTA,
  5256. PCI_EXP_DEVSTA_CED |
  5257. PCI_EXP_DEVSTA_NFED |
  5258. PCI_EXP_DEVSTA_FED |
  5259. PCI_EXP_DEVSTA_URD);
  5260. }
  5261. tg3_restore_pci_state(tp);
  5262. tp->tg3_flags &= ~TG3_FLAG_CHIP_RESETTING;
  5263. val = 0;
  5264. if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)
  5265. val = tr32(MEMARB_MODE);
  5266. tw32(MEMARB_MODE, val | MEMARB_MODE_ENABLE);
  5267. if (tp->pci_chip_rev_id == CHIPREV_ID_5750_A3) {
  5268. tg3_stop_fw(tp);
  5269. tw32(0x5000, 0x400);
  5270. }
  5271. tw32(GRC_MODE, tp->grc_mode);
  5272. if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A0) {
  5273. val = tr32(0xc4);
  5274. tw32(0xc4, val | (1 << 15));
  5275. }
  5276. if ((tp->nic_sram_data_cfg & NIC_SRAM_DATA_CFG_MINI_PCI) != 0 &&
  5277. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  5278. tp->pci_clock_ctrl |= CLOCK_CTRL_CLKRUN_OENABLE;
  5279. if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A0)
  5280. tp->pci_clock_ctrl |= CLOCK_CTRL_FORCE_CLKRUN;
  5281. tw32(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl);
  5282. }
  5283. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
  5284. tp->mac_mode = MAC_MODE_PORT_MODE_TBI;
  5285. tw32_f(MAC_MODE, tp->mac_mode);
  5286. } else if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES) {
  5287. tp->mac_mode = MAC_MODE_PORT_MODE_GMII;
  5288. tw32_f(MAC_MODE, tp->mac_mode);
  5289. } else if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) {
  5290. tp->mac_mode &= (MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN);
  5291. if (tp->mac_mode & MAC_MODE_APE_TX_EN)
  5292. tp->mac_mode |= MAC_MODE_TDE_ENABLE;
  5293. tw32_f(MAC_MODE, tp->mac_mode);
  5294. } else
  5295. tw32_f(MAC_MODE, 0);
  5296. udelay(40);
  5297. tg3_ape_unlock(tp, TG3_APE_LOCK_GRC);
  5298. err = tg3_poll_fw(tp);
  5299. if (err)
  5300. return err;
  5301. tg3_mdio_start(tp);
  5302. if ((tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) &&
  5303. tp->pci_chip_rev_id != CHIPREV_ID_5750_A0) {
  5304. val = tr32(0x7c00);
  5305. tw32(0x7c00, val | (1 << 25));
  5306. }
  5307. /* Reprobe ASF enable state. */
  5308. tp->tg3_flags &= ~TG3_FLAG_ENABLE_ASF;
  5309. tp->tg3_flags2 &= ~TG3_FLG2_ASF_NEW_HANDSHAKE;
  5310. tg3_read_mem(tp, NIC_SRAM_DATA_SIG, &val);
  5311. if (val == NIC_SRAM_DATA_SIG_MAGIC) {
  5312. u32 nic_cfg;
  5313. tg3_read_mem(tp, NIC_SRAM_DATA_CFG, &nic_cfg);
  5314. if (nic_cfg & NIC_SRAM_DATA_CFG_ASF_ENABLE) {
  5315. tp->tg3_flags |= TG3_FLAG_ENABLE_ASF;
  5316. tp->last_event_jiffies = jiffies;
  5317. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS)
  5318. tp->tg3_flags2 |= TG3_FLG2_ASF_NEW_HANDSHAKE;
  5319. }
  5320. }
  5321. return 0;
  5322. }
  5323. /* tp->lock is held. */
  5324. static void tg3_stop_fw(struct tg3 *tp)
  5325. {
  5326. if ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) &&
  5327. !(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)) {
  5328. /* Wait for RX cpu to ACK the previous event. */
  5329. tg3_wait_for_event_ack(tp);
  5330. tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX, FWCMD_NICDRV_PAUSE_FW);
  5331. tg3_generate_fw_event(tp);
  5332. /* Wait for RX cpu to ACK this event. */
  5333. tg3_wait_for_event_ack(tp);
  5334. }
  5335. }
  5336. /* tp->lock is held. */
  5337. static int tg3_halt(struct tg3 *tp, int kind, int silent)
  5338. {
  5339. int err;
  5340. tg3_stop_fw(tp);
  5341. tg3_write_sig_pre_reset(tp, kind);
  5342. tg3_abort_hw(tp, silent);
  5343. err = tg3_chip_reset(tp);
  5344. __tg3_set_mac_addr(tp, 0);
  5345. tg3_write_sig_legacy(tp, kind);
  5346. tg3_write_sig_post_reset(tp, kind);
  5347. if (err)
  5348. return err;
  5349. return 0;
  5350. }
  5351. #define RX_CPU_SCRATCH_BASE 0x30000
  5352. #define RX_CPU_SCRATCH_SIZE 0x04000
  5353. #define TX_CPU_SCRATCH_BASE 0x34000
  5354. #define TX_CPU_SCRATCH_SIZE 0x04000
  5355. /* tp->lock is held. */
  5356. static int tg3_halt_cpu(struct tg3 *tp, u32 offset)
  5357. {
  5358. int i;
  5359. BUG_ON(offset == TX_CPU_BASE &&
  5360. (tp->tg3_flags2 & TG3_FLG2_5705_PLUS));
  5361. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  5362. u32 val = tr32(GRC_VCPU_EXT_CTRL);
  5363. tw32(GRC_VCPU_EXT_CTRL, val | GRC_VCPU_EXT_CTRL_HALT_CPU);
  5364. return 0;
  5365. }
  5366. if (offset == RX_CPU_BASE) {
  5367. for (i = 0; i < 10000; i++) {
  5368. tw32(offset + CPU_STATE, 0xffffffff);
  5369. tw32(offset + CPU_MODE, CPU_MODE_HALT);
  5370. if (tr32(offset + CPU_MODE) & CPU_MODE_HALT)
  5371. break;
  5372. }
  5373. tw32(offset + CPU_STATE, 0xffffffff);
  5374. tw32_f(offset + CPU_MODE, CPU_MODE_HALT);
  5375. udelay(10);
  5376. } else {
  5377. for (i = 0; i < 10000; i++) {
  5378. tw32(offset + CPU_STATE, 0xffffffff);
  5379. tw32(offset + CPU_MODE, CPU_MODE_HALT);
  5380. if (tr32(offset + CPU_MODE) & CPU_MODE_HALT)
  5381. break;
  5382. }
  5383. }
  5384. if (i >= 10000) {
  5385. printk(KERN_ERR PFX "tg3_reset_cpu timed out for %s, "
  5386. "and %s CPU\n",
  5387. tp->dev->name,
  5388. (offset == RX_CPU_BASE ? "RX" : "TX"));
  5389. return -ENODEV;
  5390. }
  5391. /* Clear firmware's nvram arbitration. */
  5392. if (tp->tg3_flags & TG3_FLAG_NVRAM)
  5393. tw32(NVRAM_SWARB, SWARB_REQ_CLR0);
  5394. return 0;
  5395. }
  5396. struct fw_info {
  5397. unsigned int fw_base;
  5398. unsigned int fw_len;
  5399. const __be32 *fw_data;
  5400. };
  5401. /* tp->lock is held. */
  5402. static int tg3_load_firmware_cpu(struct tg3 *tp, u32 cpu_base, u32 cpu_scratch_base,
  5403. int cpu_scratch_size, struct fw_info *info)
  5404. {
  5405. int err, lock_err, i;
  5406. void (*write_op)(struct tg3 *, u32, u32);
  5407. if (cpu_base == TX_CPU_BASE &&
  5408. (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  5409. printk(KERN_ERR PFX "tg3_load_firmware_cpu: Trying to load "
  5410. "TX cpu firmware on %s which is 5705.\n",
  5411. tp->dev->name);
  5412. return -EINVAL;
  5413. }
  5414. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)
  5415. write_op = tg3_write_mem;
  5416. else
  5417. write_op = tg3_write_indirect_reg32;
  5418. /* It is possible that bootcode is still loading at this point.
  5419. * Get the nvram lock first before halting the cpu.
  5420. */
  5421. lock_err = tg3_nvram_lock(tp);
  5422. err = tg3_halt_cpu(tp, cpu_base);
  5423. if (!lock_err)
  5424. tg3_nvram_unlock(tp);
  5425. if (err)
  5426. goto out;
  5427. for (i = 0; i < cpu_scratch_size; i += sizeof(u32))
  5428. write_op(tp, cpu_scratch_base + i, 0);
  5429. tw32(cpu_base + CPU_STATE, 0xffffffff);
  5430. tw32(cpu_base + CPU_MODE, tr32(cpu_base+CPU_MODE)|CPU_MODE_HALT);
  5431. for (i = 0; i < (info->fw_len / sizeof(u32)); i++)
  5432. write_op(tp, (cpu_scratch_base +
  5433. (info->fw_base & 0xffff) +
  5434. (i * sizeof(u32))),
  5435. be32_to_cpu(info->fw_data[i]));
  5436. err = 0;
  5437. out:
  5438. return err;
  5439. }
  5440. /* tp->lock is held. */
  5441. static int tg3_load_5701_a0_firmware_fix(struct tg3 *tp)
  5442. {
  5443. struct fw_info info;
  5444. const __be32 *fw_data;
  5445. int err, i;
  5446. fw_data = (void *)tp->fw->data;
  5447. /* Firmware blob starts with version numbers, followed by
  5448. start address and length. We are setting complete length.
  5449. length = end_address_of_bss - start_address_of_text.
  5450. Remainder is the blob to be loaded contiguously
  5451. from start address. */
  5452. info.fw_base = be32_to_cpu(fw_data[1]);
  5453. info.fw_len = tp->fw->size - 12;
  5454. info.fw_data = &fw_data[3];
  5455. err = tg3_load_firmware_cpu(tp, RX_CPU_BASE,
  5456. RX_CPU_SCRATCH_BASE, RX_CPU_SCRATCH_SIZE,
  5457. &info);
  5458. if (err)
  5459. return err;
  5460. err = tg3_load_firmware_cpu(tp, TX_CPU_BASE,
  5461. TX_CPU_SCRATCH_BASE, TX_CPU_SCRATCH_SIZE,
  5462. &info);
  5463. if (err)
  5464. return err;
  5465. /* Now startup only the RX cpu. */
  5466. tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
  5467. tw32_f(RX_CPU_BASE + CPU_PC, info.fw_base);
  5468. for (i = 0; i < 5; i++) {
  5469. if (tr32(RX_CPU_BASE + CPU_PC) == info.fw_base)
  5470. break;
  5471. tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
  5472. tw32(RX_CPU_BASE + CPU_MODE, CPU_MODE_HALT);
  5473. tw32_f(RX_CPU_BASE + CPU_PC, info.fw_base);
  5474. udelay(1000);
  5475. }
  5476. if (i >= 5) {
  5477. printk(KERN_ERR PFX "tg3_load_firmware fails for %s "
  5478. "to set RX CPU PC, is %08x should be %08x\n",
  5479. tp->dev->name, tr32(RX_CPU_BASE + CPU_PC),
  5480. info.fw_base);
  5481. return -ENODEV;
  5482. }
  5483. tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
  5484. tw32_f(RX_CPU_BASE + CPU_MODE, 0x00000000);
  5485. return 0;
  5486. }
  5487. /* 5705 needs a special version of the TSO firmware. */
  5488. /* tp->lock is held. */
  5489. static int tg3_load_tso_firmware(struct tg3 *tp)
  5490. {
  5491. struct fw_info info;
  5492. const __be32 *fw_data;
  5493. unsigned long cpu_base, cpu_scratch_base, cpu_scratch_size;
  5494. int err, i;
  5495. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO)
  5496. return 0;
  5497. fw_data = (void *)tp->fw->data;
  5498. /* Firmware blob starts with version numbers, followed by
  5499. start address and length. We are setting complete length.
  5500. length = end_address_of_bss - start_address_of_text.
  5501. Remainder is the blob to be loaded contiguously
  5502. from start address. */
  5503. info.fw_base = be32_to_cpu(fw_data[1]);
  5504. cpu_scratch_size = tp->fw_len;
  5505. info.fw_len = tp->fw->size - 12;
  5506. info.fw_data = &fw_data[3];
  5507. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  5508. cpu_base = RX_CPU_BASE;
  5509. cpu_scratch_base = NIC_SRAM_MBUF_POOL_BASE5705;
  5510. } else {
  5511. cpu_base = TX_CPU_BASE;
  5512. cpu_scratch_base = TX_CPU_SCRATCH_BASE;
  5513. cpu_scratch_size = TX_CPU_SCRATCH_SIZE;
  5514. }
  5515. err = tg3_load_firmware_cpu(tp, cpu_base,
  5516. cpu_scratch_base, cpu_scratch_size,
  5517. &info);
  5518. if (err)
  5519. return err;
  5520. /* Now startup the cpu. */
  5521. tw32(cpu_base + CPU_STATE, 0xffffffff);
  5522. tw32_f(cpu_base + CPU_PC, info.fw_base);
  5523. for (i = 0; i < 5; i++) {
  5524. if (tr32(cpu_base + CPU_PC) == info.fw_base)
  5525. break;
  5526. tw32(cpu_base + CPU_STATE, 0xffffffff);
  5527. tw32(cpu_base + CPU_MODE, CPU_MODE_HALT);
  5528. tw32_f(cpu_base + CPU_PC, info.fw_base);
  5529. udelay(1000);
  5530. }
  5531. if (i >= 5) {
  5532. printk(KERN_ERR PFX "tg3_load_tso_firmware fails for %s "
  5533. "to set CPU PC, is %08x should be %08x\n",
  5534. tp->dev->name, tr32(cpu_base + CPU_PC),
  5535. info.fw_base);
  5536. return -ENODEV;
  5537. }
  5538. tw32(cpu_base + CPU_STATE, 0xffffffff);
  5539. tw32_f(cpu_base + CPU_MODE, 0x00000000);
  5540. return 0;
  5541. }
  5542. static int tg3_set_mac_addr(struct net_device *dev, void *p)
  5543. {
  5544. struct tg3 *tp = netdev_priv(dev);
  5545. struct sockaddr *addr = p;
  5546. int err = 0, skip_mac_1 = 0;
  5547. if (!is_valid_ether_addr(addr->sa_data))
  5548. return -EINVAL;
  5549. memcpy(dev->dev_addr, addr->sa_data, dev->addr_len);
  5550. if (!netif_running(dev))
  5551. return 0;
  5552. if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) {
  5553. u32 addr0_high, addr0_low, addr1_high, addr1_low;
  5554. addr0_high = tr32(MAC_ADDR_0_HIGH);
  5555. addr0_low = tr32(MAC_ADDR_0_LOW);
  5556. addr1_high = tr32(MAC_ADDR_1_HIGH);
  5557. addr1_low = tr32(MAC_ADDR_1_LOW);
  5558. /* Skip MAC addr 1 if ASF is using it. */
  5559. if ((addr0_high != addr1_high || addr0_low != addr1_low) &&
  5560. !(addr1_high == 0 && addr1_low == 0))
  5561. skip_mac_1 = 1;
  5562. }
  5563. spin_lock_bh(&tp->lock);
  5564. __tg3_set_mac_addr(tp, skip_mac_1);
  5565. spin_unlock_bh(&tp->lock);
  5566. return err;
  5567. }
  5568. /* tp->lock is held. */
  5569. static void tg3_set_bdinfo(struct tg3 *tp, u32 bdinfo_addr,
  5570. dma_addr_t mapping, u32 maxlen_flags,
  5571. u32 nic_addr)
  5572. {
  5573. tg3_write_mem(tp,
  5574. (bdinfo_addr + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH),
  5575. ((u64) mapping >> 32));
  5576. tg3_write_mem(tp,
  5577. (bdinfo_addr + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW),
  5578. ((u64) mapping & 0xffffffff));
  5579. tg3_write_mem(tp,
  5580. (bdinfo_addr + TG3_BDINFO_MAXLEN_FLAGS),
  5581. maxlen_flags);
  5582. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  5583. tg3_write_mem(tp,
  5584. (bdinfo_addr + TG3_BDINFO_NIC_ADDR),
  5585. nic_addr);
  5586. }
  5587. static void __tg3_set_rx_mode(struct net_device *);
  5588. static void __tg3_set_coalesce(struct tg3 *tp, struct ethtool_coalesce *ec)
  5589. {
  5590. tw32(HOSTCC_RXCOL_TICKS, ec->rx_coalesce_usecs);
  5591. tw32(HOSTCC_TXCOL_TICKS, ec->tx_coalesce_usecs);
  5592. tw32(HOSTCC_RXMAX_FRAMES, ec->rx_max_coalesced_frames);
  5593. tw32(HOSTCC_TXMAX_FRAMES, ec->tx_max_coalesced_frames);
  5594. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  5595. tw32(HOSTCC_RXCOAL_TICK_INT, ec->rx_coalesce_usecs_irq);
  5596. tw32(HOSTCC_TXCOAL_TICK_INT, ec->tx_coalesce_usecs_irq);
  5597. }
  5598. tw32(HOSTCC_RXCOAL_MAXF_INT, ec->rx_max_coalesced_frames_irq);
  5599. tw32(HOSTCC_TXCOAL_MAXF_INT, ec->tx_max_coalesced_frames_irq);
  5600. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  5601. u32 val = ec->stats_block_coalesce_usecs;
  5602. if (!netif_carrier_ok(tp->dev))
  5603. val = 0;
  5604. tw32(HOSTCC_STAT_COAL_TICKS, val);
  5605. }
  5606. }
  5607. /* tp->lock is held. */
  5608. static int tg3_reset_hw(struct tg3 *tp, int reset_phy)
  5609. {
  5610. u32 val, rdmac_mode;
  5611. int i, err, limit;
  5612. tg3_disable_ints(tp);
  5613. tg3_stop_fw(tp);
  5614. tg3_write_sig_pre_reset(tp, RESET_KIND_INIT);
  5615. if (tp->tg3_flags & TG3_FLAG_INIT_COMPLETE) {
  5616. tg3_abort_hw(tp, 1);
  5617. }
  5618. if (reset_phy &&
  5619. !(tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB))
  5620. tg3_phy_reset(tp);
  5621. err = tg3_chip_reset(tp);
  5622. if (err)
  5623. return err;
  5624. tg3_write_sig_legacy(tp, RESET_KIND_INIT);
  5625. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX) {
  5626. val = tr32(TG3_CPMU_CTRL);
  5627. val &= ~(CPMU_CTRL_LINK_AWARE_MODE | CPMU_CTRL_LINK_IDLE_MODE);
  5628. tw32(TG3_CPMU_CTRL, val);
  5629. val = tr32(TG3_CPMU_LSPD_10MB_CLK);
  5630. val &= ~CPMU_LSPD_10MB_MACCLK_MASK;
  5631. val |= CPMU_LSPD_10MB_MACCLK_6_25;
  5632. tw32(TG3_CPMU_LSPD_10MB_CLK, val);
  5633. val = tr32(TG3_CPMU_LNK_AWARE_PWRMD);
  5634. val &= ~CPMU_LNK_AWARE_MACCLK_MASK;
  5635. val |= CPMU_LNK_AWARE_MACCLK_6_25;
  5636. tw32(TG3_CPMU_LNK_AWARE_PWRMD, val);
  5637. val = tr32(TG3_CPMU_HST_ACC);
  5638. val &= ~CPMU_HST_ACC_MACCLK_MASK;
  5639. val |= CPMU_HST_ACC_MACCLK_6_25;
  5640. tw32(TG3_CPMU_HST_ACC, val);
  5641. }
  5642. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780) {
  5643. val = tr32(PCIE_PWR_MGMT_THRESH) & ~PCIE_PWR_MGMT_L1_THRESH_MSK;
  5644. val |= PCIE_PWR_MGMT_EXT_ASPM_TMR_EN |
  5645. PCIE_PWR_MGMT_L1_THRESH_4MS;
  5646. tw32(PCIE_PWR_MGMT_THRESH, val);
  5647. val = tr32(TG3_PCIE_EIDLE_DELAY) & ~TG3_PCIE_EIDLE_DELAY_MASK;
  5648. tw32(TG3_PCIE_EIDLE_DELAY, val | TG3_PCIE_EIDLE_DELAY_13_CLKS);
  5649. tw32(TG3_CORR_ERR_STAT, TG3_CORR_ERR_STAT_CLEAR);
  5650. }
  5651. if (tp->tg3_flags3 & TG3_FLG3_TOGGLE_10_100_L1PLLPD) {
  5652. val = tr32(TG3_PCIE_LNKCTL);
  5653. if (tp->tg3_flags3 & TG3_FLG3_CLKREQ_BUG)
  5654. val |= TG3_PCIE_LNKCTL_L1_PLL_PD_DIS;
  5655. else
  5656. val &= ~TG3_PCIE_LNKCTL_L1_PLL_PD_DIS;
  5657. tw32(TG3_PCIE_LNKCTL, val);
  5658. }
  5659. /* This works around an issue with Athlon chipsets on
  5660. * B3 tigon3 silicon. This bit has no effect on any
  5661. * other revision. But do not set this on PCI Express
  5662. * chips and don't even touch the clocks if the CPMU is present.
  5663. */
  5664. if (!(tp->tg3_flags & TG3_FLAG_CPMU_PRESENT)) {
  5665. if (!(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS))
  5666. tp->pci_clock_ctrl |= CLOCK_CTRL_DELAY_PCI_GRANT;
  5667. tw32_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl);
  5668. }
  5669. if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0 &&
  5670. (tp->tg3_flags & TG3_FLAG_PCIX_MODE)) {
  5671. val = tr32(TG3PCI_PCISTATE);
  5672. val |= PCISTATE_RETRY_SAME_DMA;
  5673. tw32(TG3PCI_PCISTATE, val);
  5674. }
  5675. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) {
  5676. /* Allow reads and writes to the
  5677. * APE register and memory space.
  5678. */
  5679. val = tr32(TG3PCI_PCISTATE);
  5680. val |= PCISTATE_ALLOW_APE_CTLSPC_WR |
  5681. PCISTATE_ALLOW_APE_SHMEM_WR;
  5682. tw32(TG3PCI_PCISTATE, val);
  5683. }
  5684. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5704_BX) {
  5685. /* Enable some hw fixes. */
  5686. val = tr32(TG3PCI_MSI_DATA);
  5687. val |= (1 << 26) | (1 << 28) | (1 << 29);
  5688. tw32(TG3PCI_MSI_DATA, val);
  5689. }
  5690. /* Descriptor ring init may make accesses to the
  5691. * NIC SRAM area to setup the TX descriptors, so we
  5692. * can only do this after the hardware has been
  5693. * successfully reset.
  5694. */
  5695. err = tg3_init_rings(tp);
  5696. if (err)
  5697. return err;
  5698. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5784 &&
  5699. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5761) {
  5700. /* This value is determined during the probe time DMA
  5701. * engine test, tg3_test_dma.
  5702. */
  5703. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  5704. }
  5705. tp->grc_mode &= ~(GRC_MODE_HOST_SENDBDS |
  5706. GRC_MODE_4X_NIC_SEND_RINGS |
  5707. GRC_MODE_NO_TX_PHDR_CSUM |
  5708. GRC_MODE_NO_RX_PHDR_CSUM);
  5709. tp->grc_mode |= GRC_MODE_HOST_SENDBDS;
  5710. /* Pseudo-header checksum is done by hardware logic and not
  5711. * the offload processers, so make the chip do the pseudo-
  5712. * header checksums on receive. For transmit it is more
  5713. * convenient to do the pseudo-header checksum in software
  5714. * as Linux does that on transmit for us in all cases.
  5715. */
  5716. tp->grc_mode |= GRC_MODE_NO_TX_PHDR_CSUM;
  5717. tw32(GRC_MODE,
  5718. tp->grc_mode |
  5719. (GRC_MODE_IRQ_ON_MAC_ATTN | GRC_MODE_HOST_STACKUP));
  5720. /* Setup the timer prescalar register. Clock is always 66Mhz. */
  5721. val = tr32(GRC_MISC_CFG);
  5722. val &= ~0xff;
  5723. val |= (65 << GRC_MISC_CFG_PRESCALAR_SHIFT);
  5724. tw32(GRC_MISC_CFG, val);
  5725. /* Initialize MBUF/DESC pool. */
  5726. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS) {
  5727. /* Do nothing. */
  5728. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5705) {
  5729. tw32(BUFMGR_MB_POOL_ADDR, NIC_SRAM_MBUF_POOL_BASE);
  5730. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
  5731. tw32(BUFMGR_MB_POOL_SIZE, NIC_SRAM_MBUF_POOL_SIZE64);
  5732. else
  5733. tw32(BUFMGR_MB_POOL_SIZE, NIC_SRAM_MBUF_POOL_SIZE96);
  5734. tw32(BUFMGR_DMA_DESC_POOL_ADDR, NIC_SRAM_DMA_DESC_POOL_BASE);
  5735. tw32(BUFMGR_DMA_DESC_POOL_SIZE, NIC_SRAM_DMA_DESC_POOL_SIZE);
  5736. }
  5737. else if (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) {
  5738. int fw_len;
  5739. fw_len = tp->fw_len;
  5740. fw_len = (fw_len + (0x80 - 1)) & ~(0x80 - 1);
  5741. tw32(BUFMGR_MB_POOL_ADDR,
  5742. NIC_SRAM_MBUF_POOL_BASE5705 + fw_len);
  5743. tw32(BUFMGR_MB_POOL_SIZE,
  5744. NIC_SRAM_MBUF_POOL_SIZE5705 - fw_len - 0xa00);
  5745. }
  5746. if (tp->dev->mtu <= ETH_DATA_LEN) {
  5747. tw32(BUFMGR_MB_RDMA_LOW_WATER,
  5748. tp->bufmgr_config.mbuf_read_dma_low_water);
  5749. tw32(BUFMGR_MB_MACRX_LOW_WATER,
  5750. tp->bufmgr_config.mbuf_mac_rx_low_water);
  5751. tw32(BUFMGR_MB_HIGH_WATER,
  5752. tp->bufmgr_config.mbuf_high_water);
  5753. } else {
  5754. tw32(BUFMGR_MB_RDMA_LOW_WATER,
  5755. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo);
  5756. tw32(BUFMGR_MB_MACRX_LOW_WATER,
  5757. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo);
  5758. tw32(BUFMGR_MB_HIGH_WATER,
  5759. tp->bufmgr_config.mbuf_high_water_jumbo);
  5760. }
  5761. tw32(BUFMGR_DMA_LOW_WATER,
  5762. tp->bufmgr_config.dma_low_water);
  5763. tw32(BUFMGR_DMA_HIGH_WATER,
  5764. tp->bufmgr_config.dma_high_water);
  5765. tw32(BUFMGR_MODE, BUFMGR_MODE_ENABLE | BUFMGR_MODE_ATTN_ENABLE);
  5766. for (i = 0; i < 2000; i++) {
  5767. if (tr32(BUFMGR_MODE) & BUFMGR_MODE_ENABLE)
  5768. break;
  5769. udelay(10);
  5770. }
  5771. if (i >= 2000) {
  5772. printk(KERN_ERR PFX "tg3_reset_hw cannot enable BUFMGR for %s.\n",
  5773. tp->dev->name);
  5774. return -ENODEV;
  5775. }
  5776. /* Setup replenish threshold. */
  5777. val = tp->rx_pending / 8;
  5778. if (val == 0)
  5779. val = 1;
  5780. else if (val > tp->rx_std_max_post)
  5781. val = tp->rx_std_max_post;
  5782. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  5783. if (tp->pci_chip_rev_id == CHIPREV_ID_5906_A1)
  5784. tw32(ISO_PKT_TX, (tr32(ISO_PKT_TX) & ~0x3) | 0x2);
  5785. if (val > (TG3_RX_INTERNAL_RING_SZ_5906 / 2))
  5786. val = TG3_RX_INTERNAL_RING_SZ_5906 / 2;
  5787. }
  5788. tw32(RCVBDI_STD_THRESH, val);
  5789. /* Initialize TG3_BDINFO's at:
  5790. * RCVDBDI_STD_BD: standard eth size rx ring
  5791. * RCVDBDI_JUMBO_BD: jumbo frame rx ring
  5792. * RCVDBDI_MINI_BD: small frame rx ring (??? does not work)
  5793. *
  5794. * like so:
  5795. * TG3_BDINFO_HOST_ADDR: high/low parts of DMA address of ring
  5796. * TG3_BDINFO_MAXLEN_FLAGS: (rx max buffer size << 16) |
  5797. * ring attribute flags
  5798. * TG3_BDINFO_NIC_ADDR: location of descriptors in nic SRAM
  5799. *
  5800. * Standard receive ring @ NIC_SRAM_RX_BUFFER_DESC, 512 entries.
  5801. * Jumbo receive ring @ NIC_SRAM_RX_JUMBO_BUFFER_DESC, 256 entries.
  5802. *
  5803. * The size of each ring is fixed in the firmware, but the location is
  5804. * configurable.
  5805. */
  5806. tw32(RCVDBDI_STD_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH,
  5807. ((u64) tp->rx_std_mapping >> 32));
  5808. tw32(RCVDBDI_STD_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW,
  5809. ((u64) tp->rx_std_mapping & 0xffffffff));
  5810. tw32(RCVDBDI_STD_BD + TG3_BDINFO_NIC_ADDR,
  5811. NIC_SRAM_RX_BUFFER_DESC);
  5812. /* Disable the mini ring */
  5813. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  5814. tw32(RCVDBDI_MINI_BD + TG3_BDINFO_MAXLEN_FLAGS,
  5815. BDINFO_FLAGS_DISABLED);
  5816. /* Program the jumbo buffer descriptor ring control
  5817. * blocks on those devices that have them.
  5818. */
  5819. if ((tp->tg3_flags2 & TG3_FLG2_JUMBO_CAPABLE) &&
  5820. !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
  5821. /* Setup replenish threshold. */
  5822. tw32(RCVBDI_JUMBO_THRESH, tp->rx_jumbo_pending / 8);
  5823. if (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE) {
  5824. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH,
  5825. ((u64) tp->rx_jumbo_mapping >> 32));
  5826. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW,
  5827. ((u64) tp->rx_jumbo_mapping & 0xffffffff));
  5828. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_MAXLEN_FLAGS,
  5829. RX_JUMBO_MAX_SIZE << BDINFO_FLAGS_MAXLEN_SHIFT);
  5830. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_NIC_ADDR,
  5831. NIC_SRAM_RX_JUMBO_BUFFER_DESC);
  5832. } else {
  5833. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_MAXLEN_FLAGS,
  5834. BDINFO_FLAGS_DISABLED);
  5835. }
  5836. val = RX_STD_MAX_SIZE << BDINFO_FLAGS_MAXLEN_SHIFT;
  5837. } else
  5838. val = RX_STD_MAX_SIZE_5705 << BDINFO_FLAGS_MAXLEN_SHIFT;
  5839. tw32(RCVDBDI_STD_BD + TG3_BDINFO_MAXLEN_FLAGS, val);
  5840. /* There is only one send ring on 5705/5750, no need to explicitly
  5841. * disable the others.
  5842. */
  5843. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  5844. /* Clear out send RCB ring in SRAM. */
  5845. for (i = NIC_SRAM_SEND_RCB; i < NIC_SRAM_RCV_RET_RCB; i += TG3_BDINFO_SIZE)
  5846. tg3_write_mem(tp, i + TG3_BDINFO_MAXLEN_FLAGS,
  5847. BDINFO_FLAGS_DISABLED);
  5848. }
  5849. tp->tx_prod = 0;
  5850. tp->tx_cons = 0;
  5851. tw32_mailbox(MAILBOX_SNDHOST_PROD_IDX_0 + TG3_64BIT_REG_LOW, 0);
  5852. tw32_tx_mbox(MAILBOX_SNDNIC_PROD_IDX_0 + TG3_64BIT_REG_LOW, 0);
  5853. tg3_set_bdinfo(tp, NIC_SRAM_SEND_RCB,
  5854. tp->tx_desc_mapping,
  5855. (TG3_TX_RING_SIZE <<
  5856. BDINFO_FLAGS_MAXLEN_SHIFT),
  5857. NIC_SRAM_TX_BUFFER_DESC);
  5858. /* There is only one receive return ring on 5705/5750, no need
  5859. * to explicitly disable the others.
  5860. */
  5861. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  5862. for (i = NIC_SRAM_RCV_RET_RCB; i < NIC_SRAM_STATS_BLK;
  5863. i += TG3_BDINFO_SIZE) {
  5864. tg3_write_mem(tp, i + TG3_BDINFO_MAXLEN_FLAGS,
  5865. BDINFO_FLAGS_DISABLED);
  5866. }
  5867. }
  5868. tp->rx_rcb_ptr = 0;
  5869. tw32_rx_mbox(MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW, 0);
  5870. tg3_set_bdinfo(tp, NIC_SRAM_RCV_RET_RCB,
  5871. tp->rx_rcb_mapping,
  5872. (TG3_RX_RCB_RING_SIZE(tp) <<
  5873. BDINFO_FLAGS_MAXLEN_SHIFT),
  5874. 0);
  5875. tp->rx_std_ptr = tp->rx_pending;
  5876. tw32_rx_mbox(MAILBOX_RCV_STD_PROD_IDX + TG3_64BIT_REG_LOW,
  5877. tp->rx_std_ptr);
  5878. tp->rx_jumbo_ptr = (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE) ?
  5879. tp->rx_jumbo_pending : 0;
  5880. tw32_rx_mbox(MAILBOX_RCV_JUMBO_PROD_IDX + TG3_64BIT_REG_LOW,
  5881. tp->rx_jumbo_ptr);
  5882. /* Initialize MAC address and backoff seed. */
  5883. __tg3_set_mac_addr(tp, 0);
  5884. /* MTU + ethernet header + FCS + optional VLAN tag */
  5885. tw32(MAC_RX_MTU_SIZE,
  5886. tp->dev->mtu + ETH_HLEN + ETH_FCS_LEN + VLAN_HLEN);
  5887. /* The slot time is changed by tg3_setup_phy if we
  5888. * run at gigabit with half duplex.
  5889. */
  5890. tw32(MAC_TX_LENGTHS,
  5891. (2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  5892. (6 << TX_LENGTHS_IPG_SHIFT) |
  5893. (32 << TX_LENGTHS_SLOT_TIME_SHIFT));
  5894. /* Receive rules. */
  5895. tw32(MAC_RCV_RULE_CFG, RCV_RULE_CFG_DEFAULT_CLASS);
  5896. tw32(RCVLPC_CONFIG, 0x0181);
  5897. /* Calculate RDMAC_MODE setting early, we need it to determine
  5898. * the RCVLPC_STATE_ENABLE mask.
  5899. */
  5900. rdmac_mode = (RDMAC_MODE_ENABLE | RDMAC_MODE_TGTABORT_ENAB |
  5901. RDMAC_MODE_MSTABORT_ENAB | RDMAC_MODE_PARITYERR_ENAB |
  5902. RDMAC_MODE_ADDROFLOW_ENAB | RDMAC_MODE_FIFOOFLOW_ENAB |
  5903. RDMAC_MODE_FIFOURUN_ENAB | RDMAC_MODE_FIFOOREAD_ENAB |
  5904. RDMAC_MODE_LNGREAD_ENAB);
  5905. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  5906. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  5907. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
  5908. rdmac_mode |= RDMAC_MODE_BD_SBD_CRPT_ENAB |
  5909. RDMAC_MODE_MBUF_RBD_CRPT_ENAB |
  5910. RDMAC_MODE_MBUF_SBD_CRPT_ENAB;
  5911. /* If statement applies to 5705 and 5750 PCI devices only */
  5912. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  5913. tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) ||
  5914. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750)) {
  5915. if (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE &&
  5916. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  5917. rdmac_mode |= RDMAC_MODE_FIFO_SIZE_128;
  5918. } else if (!(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH) &&
  5919. !(tp->tg3_flags2 & TG3_FLG2_IS_5788)) {
  5920. rdmac_mode |= RDMAC_MODE_FIFO_LONG_BURST;
  5921. }
  5922. }
  5923. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS)
  5924. rdmac_mode |= RDMAC_MODE_FIFO_LONG_BURST;
  5925. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO)
  5926. rdmac_mode |= RDMAC_MODE_IPV4_LSO_EN;
  5927. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  5928. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
  5929. rdmac_mode |= RDMAC_MODE_IPV6_LSO_EN;
  5930. /* Receive/send statistics. */
  5931. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS) {
  5932. val = tr32(RCVLPC_STATS_ENABLE);
  5933. val &= ~RCVLPC_STATSENAB_DACK_FIX;
  5934. tw32(RCVLPC_STATS_ENABLE, val);
  5935. } else if ((rdmac_mode & RDMAC_MODE_FIFO_SIZE_128) &&
  5936. (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE)) {
  5937. val = tr32(RCVLPC_STATS_ENABLE);
  5938. val &= ~RCVLPC_STATSENAB_LNGBRST_RFIX;
  5939. tw32(RCVLPC_STATS_ENABLE, val);
  5940. } else {
  5941. tw32(RCVLPC_STATS_ENABLE, 0xffffff);
  5942. }
  5943. tw32(RCVLPC_STATSCTRL, RCVLPC_STATSCTRL_ENABLE);
  5944. tw32(SNDDATAI_STATSENAB, 0xffffff);
  5945. tw32(SNDDATAI_STATSCTRL,
  5946. (SNDDATAI_SCTRL_ENABLE |
  5947. SNDDATAI_SCTRL_FASTUPD));
  5948. /* Setup host coalescing engine. */
  5949. tw32(HOSTCC_MODE, 0);
  5950. for (i = 0; i < 2000; i++) {
  5951. if (!(tr32(HOSTCC_MODE) & HOSTCC_MODE_ENABLE))
  5952. break;
  5953. udelay(10);
  5954. }
  5955. __tg3_set_coalesce(tp, &tp->coal);
  5956. /* set status block DMA address */
  5957. tw32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH,
  5958. ((u64) tp->status_mapping >> 32));
  5959. tw32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW,
  5960. ((u64) tp->status_mapping & 0xffffffff));
  5961. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  5962. /* Status/statistics block address. See tg3_timer,
  5963. * the tg3_periodic_fetch_stats call there, and
  5964. * tg3_get_stats to see how this works for 5705/5750 chips.
  5965. */
  5966. tw32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH,
  5967. ((u64) tp->stats_mapping >> 32));
  5968. tw32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW,
  5969. ((u64) tp->stats_mapping & 0xffffffff));
  5970. tw32(HOSTCC_STATS_BLK_NIC_ADDR, NIC_SRAM_STATS_BLK);
  5971. tw32(HOSTCC_STATUS_BLK_NIC_ADDR, NIC_SRAM_STATUS_BLK);
  5972. }
  5973. tw32(HOSTCC_MODE, HOSTCC_MODE_ENABLE | tp->coalesce_mode);
  5974. tw32(RCVCC_MODE, RCVCC_MODE_ENABLE | RCVCC_MODE_ATTN_ENABLE);
  5975. tw32(RCVLPC_MODE, RCVLPC_MODE_ENABLE);
  5976. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  5977. tw32(RCVLSC_MODE, RCVLSC_MODE_ENABLE | RCVLSC_MODE_ATTN_ENABLE);
  5978. /* Clear statistics/status block in chip, and status block in ram. */
  5979. for (i = NIC_SRAM_STATS_BLK;
  5980. i < NIC_SRAM_STATUS_BLK + TG3_HW_STATUS_SIZE;
  5981. i += sizeof(u32)) {
  5982. tg3_write_mem(tp, i, 0);
  5983. udelay(40);
  5984. }
  5985. memset(tp->hw_status, 0, TG3_HW_STATUS_SIZE);
  5986. if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES) {
  5987. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  5988. /* reset to prevent losing 1st rx packet intermittently */
  5989. tw32_f(MAC_RX_MODE, RX_MODE_RESET);
  5990. udelay(10);
  5991. }
  5992. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)
  5993. tp->mac_mode &= MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN;
  5994. else
  5995. tp->mac_mode = 0;
  5996. tp->mac_mode |= MAC_MODE_TXSTAT_ENABLE | MAC_MODE_RXSTAT_ENABLE |
  5997. MAC_MODE_TDE_ENABLE | MAC_MODE_RDE_ENABLE | MAC_MODE_FHDE_ENABLE;
  5998. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS) &&
  5999. !(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) &&
  6000. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700)
  6001. tp->mac_mode |= MAC_MODE_LINK_POLARITY;
  6002. tw32_f(MAC_MODE, tp->mac_mode | MAC_MODE_RXSTAT_CLEAR | MAC_MODE_TXSTAT_CLEAR);
  6003. udelay(40);
  6004. /* tp->grc_local_ctrl is partially set up during tg3_get_invariants().
  6005. * If TG3_FLG2_IS_NIC is zero, we should read the
  6006. * register to preserve the GPIO settings for LOMs. The GPIOs,
  6007. * whether used as inputs or outputs, are set by boot code after
  6008. * reset.
  6009. */
  6010. if (!(tp->tg3_flags2 & TG3_FLG2_IS_NIC)) {
  6011. u32 gpio_mask;
  6012. gpio_mask = GRC_LCLCTRL_GPIO_OE0 | GRC_LCLCTRL_GPIO_OE1 |
  6013. GRC_LCLCTRL_GPIO_OE2 | GRC_LCLCTRL_GPIO_OUTPUT0 |
  6014. GRC_LCLCTRL_GPIO_OUTPUT1 | GRC_LCLCTRL_GPIO_OUTPUT2;
  6015. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
  6016. gpio_mask |= GRC_LCLCTRL_GPIO_OE3 |
  6017. GRC_LCLCTRL_GPIO_OUTPUT3;
  6018. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
  6019. gpio_mask |= GRC_LCLCTRL_GPIO_UART_SEL;
  6020. tp->grc_local_ctrl &= ~gpio_mask;
  6021. tp->grc_local_ctrl |= tr32(GRC_LOCAL_CTRL) & gpio_mask;
  6022. /* GPIO1 must be driven high for eeprom write protect */
  6023. if (tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT)
  6024. tp->grc_local_ctrl |= (GRC_LCLCTRL_GPIO_OE1 |
  6025. GRC_LCLCTRL_GPIO_OUTPUT1);
  6026. }
  6027. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
  6028. udelay(100);
  6029. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0);
  6030. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  6031. tw32_f(DMAC_MODE, DMAC_MODE_ENABLE);
  6032. udelay(40);
  6033. }
  6034. val = (WDMAC_MODE_ENABLE | WDMAC_MODE_TGTABORT_ENAB |
  6035. WDMAC_MODE_MSTABORT_ENAB | WDMAC_MODE_PARITYERR_ENAB |
  6036. WDMAC_MODE_ADDROFLOW_ENAB | WDMAC_MODE_FIFOOFLOW_ENAB |
  6037. WDMAC_MODE_FIFOURUN_ENAB | WDMAC_MODE_FIFOOREAD_ENAB |
  6038. WDMAC_MODE_LNGREAD_ENAB);
  6039. /* If statement applies to 5705 and 5750 PCI devices only */
  6040. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  6041. tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) ||
  6042. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750) {
  6043. if ((tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) &&
  6044. (tp->pci_chip_rev_id == CHIPREV_ID_5705_A1 ||
  6045. tp->pci_chip_rev_id == CHIPREV_ID_5705_A2)) {
  6046. /* nothing */
  6047. } else if (!(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH) &&
  6048. !(tp->tg3_flags2 & TG3_FLG2_IS_5788) &&
  6049. !(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS)) {
  6050. val |= WDMAC_MODE_RX_ACCEL;
  6051. }
  6052. }
  6053. /* Enable host coalescing bug fix */
  6054. if (tp->tg3_flags3 & TG3_FLG3_5755_PLUS)
  6055. val |= WDMAC_MODE_STATUS_TAG_FIX;
  6056. tw32_f(WDMAC_MODE, val);
  6057. udelay(40);
  6058. if (tp->tg3_flags & TG3_FLAG_PCIX_MODE) {
  6059. u16 pcix_cmd;
  6060. pci_read_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  6061. &pcix_cmd);
  6062. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703) {
  6063. pcix_cmd &= ~PCI_X_CMD_MAX_READ;
  6064. pcix_cmd |= PCI_X_CMD_READ_2K;
  6065. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  6066. pcix_cmd &= ~(PCI_X_CMD_MAX_SPLIT | PCI_X_CMD_MAX_READ);
  6067. pcix_cmd |= PCI_X_CMD_READ_2K;
  6068. }
  6069. pci_write_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  6070. pcix_cmd);
  6071. }
  6072. tw32_f(RDMAC_MODE, rdmac_mode);
  6073. udelay(40);
  6074. tw32(RCVDCC_MODE, RCVDCC_MODE_ENABLE | RCVDCC_MODE_ATTN_ENABLE);
  6075. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  6076. tw32(MBFREE_MODE, MBFREE_MODE_ENABLE);
  6077. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
  6078. tw32(SNDDATAC_MODE,
  6079. SNDDATAC_MODE_ENABLE | SNDDATAC_MODE_CDELAY);
  6080. else
  6081. tw32(SNDDATAC_MODE, SNDDATAC_MODE_ENABLE);
  6082. tw32(SNDBDC_MODE, SNDBDC_MODE_ENABLE | SNDBDC_MODE_ATTN_ENABLE);
  6083. tw32(RCVBDI_MODE, RCVBDI_MODE_ENABLE | RCVBDI_MODE_RCB_ATTN_ENAB);
  6084. tw32(RCVDBDI_MODE, RCVDBDI_MODE_ENABLE | RCVDBDI_MODE_INV_RING_SZ);
  6085. tw32(SNDDATAI_MODE, SNDDATAI_MODE_ENABLE);
  6086. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO)
  6087. tw32(SNDDATAI_MODE, SNDDATAI_MODE_ENABLE | 0x8);
  6088. tw32(SNDBDI_MODE, SNDBDI_MODE_ENABLE | SNDBDI_MODE_ATTN_ENABLE);
  6089. tw32(SNDBDS_MODE, SNDBDS_MODE_ENABLE | SNDBDS_MODE_ATTN_ENABLE);
  6090. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0) {
  6091. err = tg3_load_5701_a0_firmware_fix(tp);
  6092. if (err)
  6093. return err;
  6094. }
  6095. if (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) {
  6096. err = tg3_load_tso_firmware(tp);
  6097. if (err)
  6098. return err;
  6099. }
  6100. tp->tx_mode = TX_MODE_ENABLE;
  6101. tw32_f(MAC_TX_MODE, tp->tx_mode);
  6102. udelay(100);
  6103. tp->rx_mode = RX_MODE_ENABLE;
  6104. if (tp->tg3_flags3 & TG3_FLG3_5755_PLUS)
  6105. tp->rx_mode |= RX_MODE_IPV6_CSUM_ENABLE;
  6106. tw32_f(MAC_RX_MODE, tp->rx_mode);
  6107. udelay(10);
  6108. tw32(MAC_LED_CTRL, tp->led_ctrl);
  6109. tw32(MAC_MI_STAT, MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
  6110. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
  6111. tw32_f(MAC_RX_MODE, RX_MODE_RESET);
  6112. udelay(10);
  6113. }
  6114. tw32_f(MAC_RX_MODE, tp->rx_mode);
  6115. udelay(10);
  6116. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
  6117. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) &&
  6118. !(tp->tg3_flags2 & TG3_FLG2_SERDES_PREEMPHASIS)) {
  6119. /* Set drive transmission level to 1.2V */
  6120. /* only if the signal pre-emphasis bit is not set */
  6121. val = tr32(MAC_SERDES_CFG);
  6122. val &= 0xfffff000;
  6123. val |= 0x880;
  6124. tw32(MAC_SERDES_CFG, val);
  6125. }
  6126. if (tp->pci_chip_rev_id == CHIPREV_ID_5703_A1)
  6127. tw32(MAC_SERDES_CFG, 0x616000);
  6128. }
  6129. /* Prevent chip from dropping frames when flow control
  6130. * is enabled.
  6131. */
  6132. tw32_f(MAC_LOW_WMARK_MAX_RX_FRAME, 2);
  6133. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 &&
  6134. (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)) {
  6135. /* Use hardware link auto-negotiation */
  6136. tp->tg3_flags2 |= TG3_FLG2_HW_AUTONEG;
  6137. }
  6138. if ((tp->tg3_flags2 & TG3_FLG2_MII_SERDES) &&
  6139. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714)) {
  6140. u32 tmp;
  6141. tmp = tr32(SERDES_RX_CTRL);
  6142. tw32(SERDES_RX_CTRL, tmp | SERDES_RX_SIG_DETECT);
  6143. tp->grc_local_ctrl &= ~GRC_LCLCTRL_USE_EXT_SIG_DETECT;
  6144. tp->grc_local_ctrl |= GRC_LCLCTRL_USE_SIG_DETECT;
  6145. tw32(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
  6146. }
  6147. if (!(tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB)) {
  6148. if (tp->link_config.phy_is_low_power) {
  6149. tp->link_config.phy_is_low_power = 0;
  6150. tp->link_config.speed = tp->link_config.orig_speed;
  6151. tp->link_config.duplex = tp->link_config.orig_duplex;
  6152. tp->link_config.autoneg = tp->link_config.orig_autoneg;
  6153. }
  6154. err = tg3_setup_phy(tp, 0);
  6155. if (err)
  6156. return err;
  6157. if (!(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) &&
  6158. !(tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET)) {
  6159. u32 tmp;
  6160. /* Clear CRC stats. */
  6161. if (!tg3_readphy(tp, MII_TG3_TEST1, &tmp)) {
  6162. tg3_writephy(tp, MII_TG3_TEST1,
  6163. tmp | MII_TG3_TEST1_CRC_EN);
  6164. tg3_readphy(tp, 0x14, &tmp);
  6165. }
  6166. }
  6167. }
  6168. __tg3_set_rx_mode(tp->dev);
  6169. /* Initialize receive rules. */
  6170. tw32(MAC_RCV_RULE_0, 0xc2000000 & RCV_RULE_DISABLE_MASK);
  6171. tw32(MAC_RCV_VALUE_0, 0xffffffff & RCV_RULE_DISABLE_MASK);
  6172. tw32(MAC_RCV_RULE_1, 0x86000004 & RCV_RULE_DISABLE_MASK);
  6173. tw32(MAC_RCV_VALUE_1, 0xffffffff & RCV_RULE_DISABLE_MASK);
  6174. if ((tp->tg3_flags2 & TG3_FLG2_5705_PLUS) &&
  6175. !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
  6176. limit = 8;
  6177. else
  6178. limit = 16;
  6179. if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF)
  6180. limit -= 4;
  6181. switch (limit) {
  6182. case 16:
  6183. tw32(MAC_RCV_RULE_15, 0); tw32(MAC_RCV_VALUE_15, 0);
  6184. case 15:
  6185. tw32(MAC_RCV_RULE_14, 0); tw32(MAC_RCV_VALUE_14, 0);
  6186. case 14:
  6187. tw32(MAC_RCV_RULE_13, 0); tw32(MAC_RCV_VALUE_13, 0);
  6188. case 13:
  6189. tw32(MAC_RCV_RULE_12, 0); tw32(MAC_RCV_VALUE_12, 0);
  6190. case 12:
  6191. tw32(MAC_RCV_RULE_11, 0); tw32(MAC_RCV_VALUE_11, 0);
  6192. case 11:
  6193. tw32(MAC_RCV_RULE_10, 0); tw32(MAC_RCV_VALUE_10, 0);
  6194. case 10:
  6195. tw32(MAC_RCV_RULE_9, 0); tw32(MAC_RCV_VALUE_9, 0);
  6196. case 9:
  6197. tw32(MAC_RCV_RULE_8, 0); tw32(MAC_RCV_VALUE_8, 0);
  6198. case 8:
  6199. tw32(MAC_RCV_RULE_7, 0); tw32(MAC_RCV_VALUE_7, 0);
  6200. case 7:
  6201. tw32(MAC_RCV_RULE_6, 0); tw32(MAC_RCV_VALUE_6, 0);
  6202. case 6:
  6203. tw32(MAC_RCV_RULE_5, 0); tw32(MAC_RCV_VALUE_5, 0);
  6204. case 5:
  6205. tw32(MAC_RCV_RULE_4, 0); tw32(MAC_RCV_VALUE_4, 0);
  6206. case 4:
  6207. /* tw32(MAC_RCV_RULE_3, 0); tw32(MAC_RCV_VALUE_3, 0); */
  6208. case 3:
  6209. /* tw32(MAC_RCV_RULE_2, 0); tw32(MAC_RCV_VALUE_2, 0); */
  6210. case 2:
  6211. case 1:
  6212. default:
  6213. break;
  6214. }
  6215. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)
  6216. /* Write our heartbeat update interval to APE. */
  6217. tg3_ape_write32(tp, TG3_APE_HOST_HEARTBEAT_INT_MS,
  6218. APE_HOST_HEARTBEAT_INT_DISABLE);
  6219. tg3_write_sig_post_reset(tp, RESET_KIND_INIT);
  6220. return 0;
  6221. }
  6222. /* Called at device open time to get the chip ready for
  6223. * packet processing. Invoked with tp->lock held.
  6224. */
  6225. static int tg3_init_hw(struct tg3 *tp, int reset_phy)
  6226. {
  6227. tg3_switch_clocks(tp);
  6228. tw32(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  6229. return tg3_reset_hw(tp, reset_phy);
  6230. }
  6231. #define TG3_STAT_ADD32(PSTAT, REG) \
  6232. do { u32 __val = tr32(REG); \
  6233. (PSTAT)->low += __val; \
  6234. if ((PSTAT)->low < __val) \
  6235. (PSTAT)->high += 1; \
  6236. } while (0)
  6237. static void tg3_periodic_fetch_stats(struct tg3 *tp)
  6238. {
  6239. struct tg3_hw_stats *sp = tp->hw_stats;
  6240. if (!netif_carrier_ok(tp->dev))
  6241. return;
  6242. TG3_STAT_ADD32(&sp->tx_octets, MAC_TX_STATS_OCTETS);
  6243. TG3_STAT_ADD32(&sp->tx_collisions, MAC_TX_STATS_COLLISIONS);
  6244. TG3_STAT_ADD32(&sp->tx_xon_sent, MAC_TX_STATS_XON_SENT);
  6245. TG3_STAT_ADD32(&sp->tx_xoff_sent, MAC_TX_STATS_XOFF_SENT);
  6246. TG3_STAT_ADD32(&sp->tx_mac_errors, MAC_TX_STATS_MAC_ERRORS);
  6247. TG3_STAT_ADD32(&sp->tx_single_collisions, MAC_TX_STATS_SINGLE_COLLISIONS);
  6248. TG3_STAT_ADD32(&sp->tx_mult_collisions, MAC_TX_STATS_MULT_COLLISIONS);
  6249. TG3_STAT_ADD32(&sp->tx_deferred, MAC_TX_STATS_DEFERRED);
  6250. TG3_STAT_ADD32(&sp->tx_excessive_collisions, MAC_TX_STATS_EXCESSIVE_COL);
  6251. TG3_STAT_ADD32(&sp->tx_late_collisions, MAC_TX_STATS_LATE_COL);
  6252. TG3_STAT_ADD32(&sp->tx_ucast_packets, MAC_TX_STATS_UCAST);
  6253. TG3_STAT_ADD32(&sp->tx_mcast_packets, MAC_TX_STATS_MCAST);
  6254. TG3_STAT_ADD32(&sp->tx_bcast_packets, MAC_TX_STATS_BCAST);
  6255. TG3_STAT_ADD32(&sp->rx_octets, MAC_RX_STATS_OCTETS);
  6256. TG3_STAT_ADD32(&sp->rx_fragments, MAC_RX_STATS_FRAGMENTS);
  6257. TG3_STAT_ADD32(&sp->rx_ucast_packets, MAC_RX_STATS_UCAST);
  6258. TG3_STAT_ADD32(&sp->rx_mcast_packets, MAC_RX_STATS_MCAST);
  6259. TG3_STAT_ADD32(&sp->rx_bcast_packets, MAC_RX_STATS_BCAST);
  6260. TG3_STAT_ADD32(&sp->rx_fcs_errors, MAC_RX_STATS_FCS_ERRORS);
  6261. TG3_STAT_ADD32(&sp->rx_align_errors, MAC_RX_STATS_ALIGN_ERRORS);
  6262. TG3_STAT_ADD32(&sp->rx_xon_pause_rcvd, MAC_RX_STATS_XON_PAUSE_RECVD);
  6263. TG3_STAT_ADD32(&sp->rx_xoff_pause_rcvd, MAC_RX_STATS_XOFF_PAUSE_RECVD);
  6264. TG3_STAT_ADD32(&sp->rx_mac_ctrl_rcvd, MAC_RX_STATS_MAC_CTRL_RECVD);
  6265. TG3_STAT_ADD32(&sp->rx_xoff_entered, MAC_RX_STATS_XOFF_ENTERED);
  6266. TG3_STAT_ADD32(&sp->rx_frame_too_long_errors, MAC_RX_STATS_FRAME_TOO_LONG);
  6267. TG3_STAT_ADD32(&sp->rx_jabbers, MAC_RX_STATS_JABBERS);
  6268. TG3_STAT_ADD32(&sp->rx_undersize_packets, MAC_RX_STATS_UNDERSIZE);
  6269. TG3_STAT_ADD32(&sp->rxbds_empty, RCVLPC_NO_RCV_BD_CNT);
  6270. TG3_STAT_ADD32(&sp->rx_discards, RCVLPC_IN_DISCARDS_CNT);
  6271. TG3_STAT_ADD32(&sp->rx_errors, RCVLPC_IN_ERRORS_CNT);
  6272. }
  6273. static void tg3_timer(unsigned long __opaque)
  6274. {
  6275. struct tg3 *tp = (struct tg3 *) __opaque;
  6276. if (tp->irq_sync)
  6277. goto restart_timer;
  6278. spin_lock(&tp->lock);
  6279. if (!(tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)) {
  6280. /* All of this garbage is because when using non-tagged
  6281. * IRQ status the mailbox/status_block protocol the chip
  6282. * uses with the cpu is race prone.
  6283. */
  6284. if (tp->hw_status->status & SD_STATUS_UPDATED) {
  6285. tw32(GRC_LOCAL_CTRL,
  6286. tp->grc_local_ctrl | GRC_LCLCTRL_SETINT);
  6287. } else {
  6288. tw32(HOSTCC_MODE, tp->coalesce_mode |
  6289. (HOSTCC_MODE_ENABLE | HOSTCC_MODE_NOW));
  6290. }
  6291. if (!(tr32(WDMAC_MODE) & WDMAC_MODE_ENABLE)) {
  6292. tp->tg3_flags2 |= TG3_FLG2_RESTART_TIMER;
  6293. spin_unlock(&tp->lock);
  6294. schedule_work(&tp->reset_task);
  6295. return;
  6296. }
  6297. }
  6298. /* This part only runs once per second. */
  6299. if (!--tp->timer_counter) {
  6300. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)
  6301. tg3_periodic_fetch_stats(tp);
  6302. if (tp->tg3_flags & TG3_FLAG_USE_LINKCHG_REG) {
  6303. u32 mac_stat;
  6304. int phy_event;
  6305. mac_stat = tr32(MAC_STATUS);
  6306. phy_event = 0;
  6307. if (tp->tg3_flags & TG3_FLAG_USE_MI_INTERRUPT) {
  6308. if (mac_stat & MAC_STATUS_MI_INTERRUPT)
  6309. phy_event = 1;
  6310. } else if (mac_stat & MAC_STATUS_LNKSTATE_CHANGED)
  6311. phy_event = 1;
  6312. if (phy_event)
  6313. tg3_setup_phy(tp, 0);
  6314. } else if (tp->tg3_flags & TG3_FLAG_POLL_SERDES) {
  6315. u32 mac_stat = tr32(MAC_STATUS);
  6316. int need_setup = 0;
  6317. if (netif_carrier_ok(tp->dev) &&
  6318. (mac_stat & MAC_STATUS_LNKSTATE_CHANGED)) {
  6319. need_setup = 1;
  6320. }
  6321. if (! netif_carrier_ok(tp->dev) &&
  6322. (mac_stat & (MAC_STATUS_PCS_SYNCED |
  6323. MAC_STATUS_SIGNAL_DET))) {
  6324. need_setup = 1;
  6325. }
  6326. if (need_setup) {
  6327. if (!tp->serdes_counter) {
  6328. tw32_f(MAC_MODE,
  6329. (tp->mac_mode &
  6330. ~MAC_MODE_PORT_MODE_MASK));
  6331. udelay(40);
  6332. tw32_f(MAC_MODE, tp->mac_mode);
  6333. udelay(40);
  6334. }
  6335. tg3_setup_phy(tp, 0);
  6336. }
  6337. } else if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES)
  6338. tg3_serdes_parallel_detect(tp);
  6339. tp->timer_counter = tp->timer_multiplier;
  6340. }
  6341. /* Heartbeat is only sent once every 2 seconds.
  6342. *
  6343. * The heartbeat is to tell the ASF firmware that the host
  6344. * driver is still alive. In the event that the OS crashes,
  6345. * ASF needs to reset the hardware to free up the FIFO space
  6346. * that may be filled with rx packets destined for the host.
  6347. * If the FIFO is full, ASF will no longer function properly.
  6348. *
  6349. * Unintended resets have been reported on real time kernels
  6350. * where the timer doesn't run on time. Netpoll will also have
  6351. * same problem.
  6352. *
  6353. * The new FWCMD_NICDRV_ALIVE3 command tells the ASF firmware
  6354. * to check the ring condition when the heartbeat is expiring
  6355. * before doing the reset. This will prevent most unintended
  6356. * resets.
  6357. */
  6358. if (!--tp->asf_counter) {
  6359. if ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) &&
  6360. !(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)) {
  6361. tg3_wait_for_event_ack(tp);
  6362. tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX,
  6363. FWCMD_NICDRV_ALIVE3);
  6364. tg3_write_mem(tp, NIC_SRAM_FW_CMD_LEN_MBOX, 4);
  6365. /* 5 seconds timeout */
  6366. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX, 5);
  6367. tg3_generate_fw_event(tp);
  6368. }
  6369. tp->asf_counter = tp->asf_multiplier;
  6370. }
  6371. spin_unlock(&tp->lock);
  6372. restart_timer:
  6373. tp->timer.expires = jiffies + tp->timer_offset;
  6374. add_timer(&tp->timer);
  6375. }
  6376. static int tg3_request_irq(struct tg3 *tp)
  6377. {
  6378. irq_handler_t fn;
  6379. unsigned long flags;
  6380. struct net_device *dev = tp->dev;
  6381. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
  6382. fn = tg3_msi;
  6383. if (tp->tg3_flags2 & TG3_FLG2_1SHOT_MSI)
  6384. fn = tg3_msi_1shot;
  6385. flags = IRQF_SAMPLE_RANDOM;
  6386. } else {
  6387. fn = tg3_interrupt;
  6388. if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)
  6389. fn = tg3_interrupt_tagged;
  6390. flags = IRQF_SHARED | IRQF_SAMPLE_RANDOM;
  6391. }
  6392. return (request_irq(tp->pdev->irq, fn, flags, dev->name, dev));
  6393. }
  6394. static int tg3_test_interrupt(struct tg3 *tp)
  6395. {
  6396. struct net_device *dev = tp->dev;
  6397. int err, i, intr_ok = 0;
  6398. if (!netif_running(dev))
  6399. return -ENODEV;
  6400. tg3_disable_ints(tp);
  6401. free_irq(tp->pdev->irq, dev);
  6402. err = request_irq(tp->pdev->irq, tg3_test_isr,
  6403. IRQF_SHARED | IRQF_SAMPLE_RANDOM, dev->name, dev);
  6404. if (err)
  6405. return err;
  6406. tp->hw_status->status &= ~SD_STATUS_UPDATED;
  6407. tg3_enable_ints(tp);
  6408. tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
  6409. HOSTCC_MODE_NOW);
  6410. for (i = 0; i < 5; i++) {
  6411. u32 int_mbox, misc_host_ctrl;
  6412. int_mbox = tr32_mailbox(MAILBOX_INTERRUPT_0 +
  6413. TG3_64BIT_REG_LOW);
  6414. misc_host_ctrl = tr32(TG3PCI_MISC_HOST_CTRL);
  6415. if ((int_mbox != 0) ||
  6416. (misc_host_ctrl & MISC_HOST_CTRL_MASK_PCI_INT)) {
  6417. intr_ok = 1;
  6418. break;
  6419. }
  6420. msleep(10);
  6421. }
  6422. tg3_disable_ints(tp);
  6423. free_irq(tp->pdev->irq, dev);
  6424. err = tg3_request_irq(tp);
  6425. if (err)
  6426. return err;
  6427. if (intr_ok)
  6428. return 0;
  6429. return -EIO;
  6430. }
  6431. /* Returns 0 if MSI test succeeds or MSI test fails and INTx mode is
  6432. * successfully restored
  6433. */
  6434. static int tg3_test_msi(struct tg3 *tp)
  6435. {
  6436. struct net_device *dev = tp->dev;
  6437. int err;
  6438. u16 pci_cmd;
  6439. if (!(tp->tg3_flags2 & TG3_FLG2_USING_MSI))
  6440. return 0;
  6441. /* Turn off SERR reporting in case MSI terminates with Master
  6442. * Abort.
  6443. */
  6444. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  6445. pci_write_config_word(tp->pdev, PCI_COMMAND,
  6446. pci_cmd & ~PCI_COMMAND_SERR);
  6447. err = tg3_test_interrupt(tp);
  6448. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  6449. if (!err)
  6450. return 0;
  6451. /* other failures */
  6452. if (err != -EIO)
  6453. return err;
  6454. /* MSI test failed, go back to INTx mode */
  6455. printk(KERN_WARNING PFX "%s: No interrupt was generated using MSI, "
  6456. "switching to INTx mode. Please report this failure to "
  6457. "the PCI maintainer and include system chipset information.\n",
  6458. tp->dev->name);
  6459. free_irq(tp->pdev->irq, dev);
  6460. pci_disable_msi(tp->pdev);
  6461. tp->tg3_flags2 &= ~TG3_FLG2_USING_MSI;
  6462. err = tg3_request_irq(tp);
  6463. if (err)
  6464. return err;
  6465. /* Need to reset the chip because the MSI cycle may have terminated
  6466. * with Master Abort.
  6467. */
  6468. tg3_full_lock(tp, 1);
  6469. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  6470. err = tg3_init_hw(tp, 1);
  6471. tg3_full_unlock(tp);
  6472. if (err)
  6473. free_irq(tp->pdev->irq, dev);
  6474. return err;
  6475. }
  6476. static int tg3_request_firmware(struct tg3 *tp)
  6477. {
  6478. const __be32 *fw_data;
  6479. if (request_firmware(&tp->fw, tp->fw_needed, &tp->pdev->dev)) {
  6480. printk(KERN_ERR "%s: Failed to load firmware \"%s\"\n",
  6481. tp->dev->name, tp->fw_needed);
  6482. return -ENOENT;
  6483. }
  6484. fw_data = (void *)tp->fw->data;
  6485. /* Firmware blob starts with version numbers, followed by
  6486. * start address and _full_ length including BSS sections
  6487. * (which must be longer than the actual data, of course
  6488. */
  6489. tp->fw_len = be32_to_cpu(fw_data[2]); /* includes bss */
  6490. if (tp->fw_len < (tp->fw->size - 12)) {
  6491. printk(KERN_ERR "%s: bogus length %d in \"%s\"\n",
  6492. tp->dev->name, tp->fw_len, tp->fw_needed);
  6493. release_firmware(tp->fw);
  6494. tp->fw = NULL;
  6495. return -EINVAL;
  6496. }
  6497. /* We no longer need firmware; we have it. */
  6498. tp->fw_needed = NULL;
  6499. return 0;
  6500. }
  6501. static int tg3_open(struct net_device *dev)
  6502. {
  6503. struct tg3 *tp = netdev_priv(dev);
  6504. int err;
  6505. if (tp->fw_needed) {
  6506. err = tg3_request_firmware(tp);
  6507. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0) {
  6508. if (err)
  6509. return err;
  6510. } else if (err) {
  6511. printk(KERN_WARNING "%s: TSO capability disabled.\n",
  6512. tp->dev->name);
  6513. tp->tg3_flags2 &= ~TG3_FLG2_TSO_CAPABLE;
  6514. } else if (!(tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE)) {
  6515. printk(KERN_NOTICE "%s: TSO capability restored.\n",
  6516. tp->dev->name);
  6517. tp->tg3_flags2 |= TG3_FLG2_TSO_CAPABLE;
  6518. }
  6519. }
  6520. netif_carrier_off(tp->dev);
  6521. err = tg3_set_power_state(tp, PCI_D0);
  6522. if (err)
  6523. return err;
  6524. tg3_full_lock(tp, 0);
  6525. tg3_disable_ints(tp);
  6526. tp->tg3_flags &= ~TG3_FLAG_INIT_COMPLETE;
  6527. tg3_full_unlock(tp);
  6528. /* The placement of this call is tied
  6529. * to the setup and use of Host TX descriptors.
  6530. */
  6531. err = tg3_alloc_consistent(tp);
  6532. if (err)
  6533. return err;
  6534. if (tp->tg3_flags & TG3_FLAG_SUPPORT_MSI) {
  6535. /* All MSI supporting chips should support tagged
  6536. * status. Assert that this is the case.
  6537. */
  6538. if (!(tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)) {
  6539. printk(KERN_WARNING PFX "%s: MSI without TAGGED? "
  6540. "Not using MSI.\n", tp->dev->name);
  6541. } else if (pci_enable_msi(tp->pdev) == 0) {
  6542. u32 msi_mode;
  6543. msi_mode = tr32(MSGINT_MODE);
  6544. tw32(MSGINT_MODE, msi_mode | MSGINT_MODE_ENABLE);
  6545. tp->tg3_flags2 |= TG3_FLG2_USING_MSI;
  6546. }
  6547. }
  6548. err = tg3_request_irq(tp);
  6549. if (err) {
  6550. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
  6551. pci_disable_msi(tp->pdev);
  6552. tp->tg3_flags2 &= ~TG3_FLG2_USING_MSI;
  6553. }
  6554. tg3_free_consistent(tp);
  6555. return err;
  6556. }
  6557. napi_enable(&tp->napi);
  6558. tg3_full_lock(tp, 0);
  6559. err = tg3_init_hw(tp, 1);
  6560. if (err) {
  6561. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  6562. tg3_free_rings(tp);
  6563. } else {
  6564. if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)
  6565. tp->timer_offset = HZ;
  6566. else
  6567. tp->timer_offset = HZ / 10;
  6568. BUG_ON(tp->timer_offset > HZ);
  6569. tp->timer_counter = tp->timer_multiplier =
  6570. (HZ / tp->timer_offset);
  6571. tp->asf_counter = tp->asf_multiplier =
  6572. ((HZ / tp->timer_offset) * 2);
  6573. init_timer(&tp->timer);
  6574. tp->timer.expires = jiffies + tp->timer_offset;
  6575. tp->timer.data = (unsigned long) tp;
  6576. tp->timer.function = tg3_timer;
  6577. }
  6578. tg3_full_unlock(tp);
  6579. if (err) {
  6580. napi_disable(&tp->napi);
  6581. free_irq(tp->pdev->irq, dev);
  6582. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
  6583. pci_disable_msi(tp->pdev);
  6584. tp->tg3_flags2 &= ~TG3_FLG2_USING_MSI;
  6585. }
  6586. tg3_free_consistent(tp);
  6587. return err;
  6588. }
  6589. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
  6590. err = tg3_test_msi(tp);
  6591. if (err) {
  6592. tg3_full_lock(tp, 0);
  6593. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
  6594. pci_disable_msi(tp->pdev);
  6595. tp->tg3_flags2 &= ~TG3_FLG2_USING_MSI;
  6596. }
  6597. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  6598. tg3_free_rings(tp);
  6599. tg3_free_consistent(tp);
  6600. tg3_full_unlock(tp);
  6601. napi_disable(&tp->napi);
  6602. return err;
  6603. }
  6604. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
  6605. if (tp->tg3_flags2 & TG3_FLG2_1SHOT_MSI) {
  6606. u32 val = tr32(PCIE_TRANSACTION_CFG);
  6607. tw32(PCIE_TRANSACTION_CFG,
  6608. val | PCIE_TRANS_CFG_1SHOT_MSI);
  6609. }
  6610. }
  6611. }
  6612. tg3_phy_start(tp);
  6613. tg3_full_lock(tp, 0);
  6614. add_timer(&tp->timer);
  6615. tp->tg3_flags |= TG3_FLAG_INIT_COMPLETE;
  6616. tg3_enable_ints(tp);
  6617. tg3_full_unlock(tp);
  6618. netif_start_queue(dev);
  6619. return 0;
  6620. }
  6621. #if 0
  6622. /*static*/ void tg3_dump_state(struct tg3 *tp)
  6623. {
  6624. u32 val32, val32_2, val32_3, val32_4, val32_5;
  6625. u16 val16;
  6626. int i;
  6627. pci_read_config_word(tp->pdev, PCI_STATUS, &val16);
  6628. pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE, &val32);
  6629. printk("DEBUG: PCI status [%04x] TG3PCI state[%08x]\n",
  6630. val16, val32);
  6631. /* MAC block */
  6632. printk("DEBUG: MAC_MODE[%08x] MAC_STATUS[%08x]\n",
  6633. tr32(MAC_MODE), tr32(MAC_STATUS));
  6634. printk(" MAC_EVENT[%08x] MAC_LED_CTRL[%08x]\n",
  6635. tr32(MAC_EVENT), tr32(MAC_LED_CTRL));
  6636. printk("DEBUG: MAC_TX_MODE[%08x] MAC_TX_STATUS[%08x]\n",
  6637. tr32(MAC_TX_MODE), tr32(MAC_TX_STATUS));
  6638. printk(" MAC_RX_MODE[%08x] MAC_RX_STATUS[%08x]\n",
  6639. tr32(MAC_RX_MODE), tr32(MAC_RX_STATUS));
  6640. /* Send data initiator control block */
  6641. printk("DEBUG: SNDDATAI_MODE[%08x] SNDDATAI_STATUS[%08x]\n",
  6642. tr32(SNDDATAI_MODE), tr32(SNDDATAI_STATUS));
  6643. printk(" SNDDATAI_STATSCTRL[%08x]\n",
  6644. tr32(SNDDATAI_STATSCTRL));
  6645. /* Send data completion control block */
  6646. printk("DEBUG: SNDDATAC_MODE[%08x]\n", tr32(SNDDATAC_MODE));
  6647. /* Send BD ring selector block */
  6648. printk("DEBUG: SNDBDS_MODE[%08x] SNDBDS_STATUS[%08x]\n",
  6649. tr32(SNDBDS_MODE), tr32(SNDBDS_STATUS));
  6650. /* Send BD initiator control block */
  6651. printk("DEBUG: SNDBDI_MODE[%08x] SNDBDI_STATUS[%08x]\n",
  6652. tr32(SNDBDI_MODE), tr32(SNDBDI_STATUS));
  6653. /* Send BD completion control block */
  6654. printk("DEBUG: SNDBDC_MODE[%08x]\n", tr32(SNDBDC_MODE));
  6655. /* Receive list placement control block */
  6656. printk("DEBUG: RCVLPC_MODE[%08x] RCVLPC_STATUS[%08x]\n",
  6657. tr32(RCVLPC_MODE), tr32(RCVLPC_STATUS));
  6658. printk(" RCVLPC_STATSCTRL[%08x]\n",
  6659. tr32(RCVLPC_STATSCTRL));
  6660. /* Receive data and receive BD initiator control block */
  6661. printk("DEBUG: RCVDBDI_MODE[%08x] RCVDBDI_STATUS[%08x]\n",
  6662. tr32(RCVDBDI_MODE), tr32(RCVDBDI_STATUS));
  6663. /* Receive data completion control block */
  6664. printk("DEBUG: RCVDCC_MODE[%08x]\n",
  6665. tr32(RCVDCC_MODE));
  6666. /* Receive BD initiator control block */
  6667. printk("DEBUG: RCVBDI_MODE[%08x] RCVBDI_STATUS[%08x]\n",
  6668. tr32(RCVBDI_MODE), tr32(RCVBDI_STATUS));
  6669. /* Receive BD completion control block */
  6670. printk("DEBUG: RCVCC_MODE[%08x] RCVCC_STATUS[%08x]\n",
  6671. tr32(RCVCC_MODE), tr32(RCVCC_STATUS));
  6672. /* Receive list selector control block */
  6673. printk("DEBUG: RCVLSC_MODE[%08x] RCVLSC_STATUS[%08x]\n",
  6674. tr32(RCVLSC_MODE), tr32(RCVLSC_STATUS));
  6675. /* Mbuf cluster free block */
  6676. printk("DEBUG: MBFREE_MODE[%08x] MBFREE_STATUS[%08x]\n",
  6677. tr32(MBFREE_MODE), tr32(MBFREE_STATUS));
  6678. /* Host coalescing control block */
  6679. printk("DEBUG: HOSTCC_MODE[%08x] HOSTCC_STATUS[%08x]\n",
  6680. tr32(HOSTCC_MODE), tr32(HOSTCC_STATUS));
  6681. printk("DEBUG: HOSTCC_STATS_BLK_HOST_ADDR[%08x%08x]\n",
  6682. tr32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH),
  6683. tr32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW));
  6684. printk("DEBUG: HOSTCC_STATUS_BLK_HOST_ADDR[%08x%08x]\n",
  6685. tr32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH),
  6686. tr32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW));
  6687. printk("DEBUG: HOSTCC_STATS_BLK_NIC_ADDR[%08x]\n",
  6688. tr32(HOSTCC_STATS_BLK_NIC_ADDR));
  6689. printk("DEBUG: HOSTCC_STATUS_BLK_NIC_ADDR[%08x]\n",
  6690. tr32(HOSTCC_STATUS_BLK_NIC_ADDR));
  6691. /* Memory arbiter control block */
  6692. printk("DEBUG: MEMARB_MODE[%08x] MEMARB_STATUS[%08x]\n",
  6693. tr32(MEMARB_MODE), tr32(MEMARB_STATUS));
  6694. /* Buffer manager control block */
  6695. printk("DEBUG: BUFMGR_MODE[%08x] BUFMGR_STATUS[%08x]\n",
  6696. tr32(BUFMGR_MODE), tr32(BUFMGR_STATUS));
  6697. printk("DEBUG: BUFMGR_MB_POOL_ADDR[%08x] BUFMGR_MB_POOL_SIZE[%08x]\n",
  6698. tr32(BUFMGR_MB_POOL_ADDR), tr32(BUFMGR_MB_POOL_SIZE));
  6699. printk("DEBUG: BUFMGR_DMA_DESC_POOL_ADDR[%08x] "
  6700. "BUFMGR_DMA_DESC_POOL_SIZE[%08x]\n",
  6701. tr32(BUFMGR_DMA_DESC_POOL_ADDR),
  6702. tr32(BUFMGR_DMA_DESC_POOL_SIZE));
  6703. /* Read DMA control block */
  6704. printk("DEBUG: RDMAC_MODE[%08x] RDMAC_STATUS[%08x]\n",
  6705. tr32(RDMAC_MODE), tr32(RDMAC_STATUS));
  6706. /* Write DMA control block */
  6707. printk("DEBUG: WDMAC_MODE[%08x] WDMAC_STATUS[%08x]\n",
  6708. tr32(WDMAC_MODE), tr32(WDMAC_STATUS));
  6709. /* DMA completion block */
  6710. printk("DEBUG: DMAC_MODE[%08x]\n",
  6711. tr32(DMAC_MODE));
  6712. /* GRC block */
  6713. printk("DEBUG: GRC_MODE[%08x] GRC_MISC_CFG[%08x]\n",
  6714. tr32(GRC_MODE), tr32(GRC_MISC_CFG));
  6715. printk("DEBUG: GRC_LOCAL_CTRL[%08x]\n",
  6716. tr32(GRC_LOCAL_CTRL));
  6717. /* TG3_BDINFOs */
  6718. printk("DEBUG: RCVDBDI_JUMBO_BD[%08x%08x:%08x:%08x]\n",
  6719. tr32(RCVDBDI_JUMBO_BD + 0x0),
  6720. tr32(RCVDBDI_JUMBO_BD + 0x4),
  6721. tr32(RCVDBDI_JUMBO_BD + 0x8),
  6722. tr32(RCVDBDI_JUMBO_BD + 0xc));
  6723. printk("DEBUG: RCVDBDI_STD_BD[%08x%08x:%08x:%08x]\n",
  6724. tr32(RCVDBDI_STD_BD + 0x0),
  6725. tr32(RCVDBDI_STD_BD + 0x4),
  6726. tr32(RCVDBDI_STD_BD + 0x8),
  6727. tr32(RCVDBDI_STD_BD + 0xc));
  6728. printk("DEBUG: RCVDBDI_MINI_BD[%08x%08x:%08x:%08x]\n",
  6729. tr32(RCVDBDI_MINI_BD + 0x0),
  6730. tr32(RCVDBDI_MINI_BD + 0x4),
  6731. tr32(RCVDBDI_MINI_BD + 0x8),
  6732. tr32(RCVDBDI_MINI_BD + 0xc));
  6733. tg3_read_mem(tp, NIC_SRAM_SEND_RCB + 0x0, &val32);
  6734. tg3_read_mem(tp, NIC_SRAM_SEND_RCB + 0x4, &val32_2);
  6735. tg3_read_mem(tp, NIC_SRAM_SEND_RCB + 0x8, &val32_3);
  6736. tg3_read_mem(tp, NIC_SRAM_SEND_RCB + 0xc, &val32_4);
  6737. printk("DEBUG: SRAM_SEND_RCB_0[%08x%08x:%08x:%08x]\n",
  6738. val32, val32_2, val32_3, val32_4);
  6739. tg3_read_mem(tp, NIC_SRAM_RCV_RET_RCB + 0x0, &val32);
  6740. tg3_read_mem(tp, NIC_SRAM_RCV_RET_RCB + 0x4, &val32_2);
  6741. tg3_read_mem(tp, NIC_SRAM_RCV_RET_RCB + 0x8, &val32_3);
  6742. tg3_read_mem(tp, NIC_SRAM_RCV_RET_RCB + 0xc, &val32_4);
  6743. printk("DEBUG: SRAM_RCV_RET_RCB_0[%08x%08x:%08x:%08x]\n",
  6744. val32, val32_2, val32_3, val32_4);
  6745. tg3_read_mem(tp, NIC_SRAM_STATUS_BLK + 0x0, &val32);
  6746. tg3_read_mem(tp, NIC_SRAM_STATUS_BLK + 0x4, &val32_2);
  6747. tg3_read_mem(tp, NIC_SRAM_STATUS_BLK + 0x8, &val32_3);
  6748. tg3_read_mem(tp, NIC_SRAM_STATUS_BLK + 0xc, &val32_4);
  6749. tg3_read_mem(tp, NIC_SRAM_STATUS_BLK + 0x10, &val32_5);
  6750. printk("DEBUG: SRAM_STATUS_BLK[%08x:%08x:%08x:%08x:%08x]\n",
  6751. val32, val32_2, val32_3, val32_4, val32_5);
  6752. /* SW status block */
  6753. printk("DEBUG: Host status block [%08x:%08x:(%04x:%04x:%04x):(%04x:%04x)]\n",
  6754. tp->hw_status->status,
  6755. tp->hw_status->status_tag,
  6756. tp->hw_status->rx_jumbo_consumer,
  6757. tp->hw_status->rx_consumer,
  6758. tp->hw_status->rx_mini_consumer,
  6759. tp->hw_status->idx[0].rx_producer,
  6760. tp->hw_status->idx[0].tx_consumer);
  6761. /* SW statistics block */
  6762. printk("DEBUG: Host statistics block [%08x:%08x:%08x:%08x]\n",
  6763. ((u32 *)tp->hw_stats)[0],
  6764. ((u32 *)tp->hw_stats)[1],
  6765. ((u32 *)tp->hw_stats)[2],
  6766. ((u32 *)tp->hw_stats)[3]);
  6767. /* Mailboxes */
  6768. printk("DEBUG: SNDHOST_PROD[%08x%08x] SNDNIC_PROD[%08x%08x]\n",
  6769. tr32_mailbox(MAILBOX_SNDHOST_PROD_IDX_0 + 0x0),
  6770. tr32_mailbox(MAILBOX_SNDHOST_PROD_IDX_0 + 0x4),
  6771. tr32_mailbox(MAILBOX_SNDNIC_PROD_IDX_0 + 0x0),
  6772. tr32_mailbox(MAILBOX_SNDNIC_PROD_IDX_0 + 0x4));
  6773. /* NIC side send descriptors. */
  6774. for (i = 0; i < 6; i++) {
  6775. unsigned long txd;
  6776. txd = tp->regs + NIC_SRAM_WIN_BASE + NIC_SRAM_TX_BUFFER_DESC
  6777. + (i * sizeof(struct tg3_tx_buffer_desc));
  6778. printk("DEBUG: NIC TXD(%d)[%08x:%08x:%08x:%08x]\n",
  6779. i,
  6780. readl(txd + 0x0), readl(txd + 0x4),
  6781. readl(txd + 0x8), readl(txd + 0xc));
  6782. }
  6783. /* NIC side RX descriptors. */
  6784. for (i = 0; i < 6; i++) {
  6785. unsigned long rxd;
  6786. rxd = tp->regs + NIC_SRAM_WIN_BASE + NIC_SRAM_RX_BUFFER_DESC
  6787. + (i * sizeof(struct tg3_rx_buffer_desc));
  6788. printk("DEBUG: NIC RXD_STD(%d)[0][%08x:%08x:%08x:%08x]\n",
  6789. i,
  6790. readl(rxd + 0x0), readl(rxd + 0x4),
  6791. readl(rxd + 0x8), readl(rxd + 0xc));
  6792. rxd += (4 * sizeof(u32));
  6793. printk("DEBUG: NIC RXD_STD(%d)[1][%08x:%08x:%08x:%08x]\n",
  6794. i,
  6795. readl(rxd + 0x0), readl(rxd + 0x4),
  6796. readl(rxd + 0x8), readl(rxd + 0xc));
  6797. }
  6798. for (i = 0; i < 6; i++) {
  6799. unsigned long rxd;
  6800. rxd = tp->regs + NIC_SRAM_WIN_BASE + NIC_SRAM_RX_JUMBO_BUFFER_DESC
  6801. + (i * sizeof(struct tg3_rx_buffer_desc));
  6802. printk("DEBUG: NIC RXD_JUMBO(%d)[0][%08x:%08x:%08x:%08x]\n",
  6803. i,
  6804. readl(rxd + 0x0), readl(rxd + 0x4),
  6805. readl(rxd + 0x8), readl(rxd + 0xc));
  6806. rxd += (4 * sizeof(u32));
  6807. printk("DEBUG: NIC RXD_JUMBO(%d)[1][%08x:%08x:%08x:%08x]\n",
  6808. i,
  6809. readl(rxd + 0x0), readl(rxd + 0x4),
  6810. readl(rxd + 0x8), readl(rxd + 0xc));
  6811. }
  6812. }
  6813. #endif
  6814. static struct net_device_stats *tg3_get_stats(struct net_device *);
  6815. static struct tg3_ethtool_stats *tg3_get_estats(struct tg3 *);
  6816. static int tg3_close(struct net_device *dev)
  6817. {
  6818. struct tg3 *tp = netdev_priv(dev);
  6819. napi_disable(&tp->napi);
  6820. cancel_work_sync(&tp->reset_task);
  6821. netif_stop_queue(dev);
  6822. del_timer_sync(&tp->timer);
  6823. tg3_full_lock(tp, 1);
  6824. #if 0
  6825. tg3_dump_state(tp);
  6826. #endif
  6827. tg3_disable_ints(tp);
  6828. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  6829. tg3_free_rings(tp);
  6830. tp->tg3_flags &= ~TG3_FLAG_INIT_COMPLETE;
  6831. tg3_full_unlock(tp);
  6832. free_irq(tp->pdev->irq, dev);
  6833. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
  6834. pci_disable_msi(tp->pdev);
  6835. tp->tg3_flags2 &= ~TG3_FLG2_USING_MSI;
  6836. }
  6837. memcpy(&tp->net_stats_prev, tg3_get_stats(tp->dev),
  6838. sizeof(tp->net_stats_prev));
  6839. memcpy(&tp->estats_prev, tg3_get_estats(tp),
  6840. sizeof(tp->estats_prev));
  6841. tg3_free_consistent(tp);
  6842. tg3_set_power_state(tp, PCI_D3hot);
  6843. netif_carrier_off(tp->dev);
  6844. return 0;
  6845. }
  6846. static inline unsigned long get_stat64(tg3_stat64_t *val)
  6847. {
  6848. unsigned long ret;
  6849. #if (BITS_PER_LONG == 32)
  6850. ret = val->low;
  6851. #else
  6852. ret = ((u64)val->high << 32) | ((u64)val->low);
  6853. #endif
  6854. return ret;
  6855. }
  6856. static inline u64 get_estat64(tg3_stat64_t *val)
  6857. {
  6858. return ((u64)val->high << 32) | ((u64)val->low);
  6859. }
  6860. static unsigned long calc_crc_errors(struct tg3 *tp)
  6861. {
  6862. struct tg3_hw_stats *hw_stats = tp->hw_stats;
  6863. if (!(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) &&
  6864. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  6865. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)) {
  6866. u32 val;
  6867. spin_lock_bh(&tp->lock);
  6868. if (!tg3_readphy(tp, MII_TG3_TEST1, &val)) {
  6869. tg3_writephy(tp, MII_TG3_TEST1,
  6870. val | MII_TG3_TEST1_CRC_EN);
  6871. tg3_readphy(tp, 0x14, &val);
  6872. } else
  6873. val = 0;
  6874. spin_unlock_bh(&tp->lock);
  6875. tp->phy_crc_errors += val;
  6876. return tp->phy_crc_errors;
  6877. }
  6878. return get_stat64(&hw_stats->rx_fcs_errors);
  6879. }
  6880. #define ESTAT_ADD(member) \
  6881. estats->member = old_estats->member + \
  6882. get_estat64(&hw_stats->member)
  6883. static struct tg3_ethtool_stats *tg3_get_estats(struct tg3 *tp)
  6884. {
  6885. struct tg3_ethtool_stats *estats = &tp->estats;
  6886. struct tg3_ethtool_stats *old_estats = &tp->estats_prev;
  6887. struct tg3_hw_stats *hw_stats = tp->hw_stats;
  6888. if (!hw_stats)
  6889. return old_estats;
  6890. ESTAT_ADD(rx_octets);
  6891. ESTAT_ADD(rx_fragments);
  6892. ESTAT_ADD(rx_ucast_packets);
  6893. ESTAT_ADD(rx_mcast_packets);
  6894. ESTAT_ADD(rx_bcast_packets);
  6895. ESTAT_ADD(rx_fcs_errors);
  6896. ESTAT_ADD(rx_align_errors);
  6897. ESTAT_ADD(rx_xon_pause_rcvd);
  6898. ESTAT_ADD(rx_xoff_pause_rcvd);
  6899. ESTAT_ADD(rx_mac_ctrl_rcvd);
  6900. ESTAT_ADD(rx_xoff_entered);
  6901. ESTAT_ADD(rx_frame_too_long_errors);
  6902. ESTAT_ADD(rx_jabbers);
  6903. ESTAT_ADD(rx_undersize_packets);
  6904. ESTAT_ADD(rx_in_length_errors);
  6905. ESTAT_ADD(rx_out_length_errors);
  6906. ESTAT_ADD(rx_64_or_less_octet_packets);
  6907. ESTAT_ADD(rx_65_to_127_octet_packets);
  6908. ESTAT_ADD(rx_128_to_255_octet_packets);
  6909. ESTAT_ADD(rx_256_to_511_octet_packets);
  6910. ESTAT_ADD(rx_512_to_1023_octet_packets);
  6911. ESTAT_ADD(rx_1024_to_1522_octet_packets);
  6912. ESTAT_ADD(rx_1523_to_2047_octet_packets);
  6913. ESTAT_ADD(rx_2048_to_4095_octet_packets);
  6914. ESTAT_ADD(rx_4096_to_8191_octet_packets);
  6915. ESTAT_ADD(rx_8192_to_9022_octet_packets);
  6916. ESTAT_ADD(tx_octets);
  6917. ESTAT_ADD(tx_collisions);
  6918. ESTAT_ADD(tx_xon_sent);
  6919. ESTAT_ADD(tx_xoff_sent);
  6920. ESTAT_ADD(tx_flow_control);
  6921. ESTAT_ADD(tx_mac_errors);
  6922. ESTAT_ADD(tx_single_collisions);
  6923. ESTAT_ADD(tx_mult_collisions);
  6924. ESTAT_ADD(tx_deferred);
  6925. ESTAT_ADD(tx_excessive_collisions);
  6926. ESTAT_ADD(tx_late_collisions);
  6927. ESTAT_ADD(tx_collide_2times);
  6928. ESTAT_ADD(tx_collide_3times);
  6929. ESTAT_ADD(tx_collide_4times);
  6930. ESTAT_ADD(tx_collide_5times);
  6931. ESTAT_ADD(tx_collide_6times);
  6932. ESTAT_ADD(tx_collide_7times);
  6933. ESTAT_ADD(tx_collide_8times);
  6934. ESTAT_ADD(tx_collide_9times);
  6935. ESTAT_ADD(tx_collide_10times);
  6936. ESTAT_ADD(tx_collide_11times);
  6937. ESTAT_ADD(tx_collide_12times);
  6938. ESTAT_ADD(tx_collide_13times);
  6939. ESTAT_ADD(tx_collide_14times);
  6940. ESTAT_ADD(tx_collide_15times);
  6941. ESTAT_ADD(tx_ucast_packets);
  6942. ESTAT_ADD(tx_mcast_packets);
  6943. ESTAT_ADD(tx_bcast_packets);
  6944. ESTAT_ADD(tx_carrier_sense_errors);
  6945. ESTAT_ADD(tx_discards);
  6946. ESTAT_ADD(tx_errors);
  6947. ESTAT_ADD(dma_writeq_full);
  6948. ESTAT_ADD(dma_write_prioq_full);
  6949. ESTAT_ADD(rxbds_empty);
  6950. ESTAT_ADD(rx_discards);
  6951. ESTAT_ADD(rx_errors);
  6952. ESTAT_ADD(rx_threshold_hit);
  6953. ESTAT_ADD(dma_readq_full);
  6954. ESTAT_ADD(dma_read_prioq_full);
  6955. ESTAT_ADD(tx_comp_queue_full);
  6956. ESTAT_ADD(ring_set_send_prod_index);
  6957. ESTAT_ADD(ring_status_update);
  6958. ESTAT_ADD(nic_irqs);
  6959. ESTAT_ADD(nic_avoided_irqs);
  6960. ESTAT_ADD(nic_tx_threshold_hit);
  6961. return estats;
  6962. }
  6963. static struct net_device_stats *tg3_get_stats(struct net_device *dev)
  6964. {
  6965. struct tg3 *tp = netdev_priv(dev);
  6966. struct net_device_stats *stats = &tp->net_stats;
  6967. struct net_device_stats *old_stats = &tp->net_stats_prev;
  6968. struct tg3_hw_stats *hw_stats = tp->hw_stats;
  6969. if (!hw_stats)
  6970. return old_stats;
  6971. stats->rx_packets = old_stats->rx_packets +
  6972. get_stat64(&hw_stats->rx_ucast_packets) +
  6973. get_stat64(&hw_stats->rx_mcast_packets) +
  6974. get_stat64(&hw_stats->rx_bcast_packets);
  6975. stats->tx_packets = old_stats->tx_packets +
  6976. get_stat64(&hw_stats->tx_ucast_packets) +
  6977. get_stat64(&hw_stats->tx_mcast_packets) +
  6978. get_stat64(&hw_stats->tx_bcast_packets);
  6979. stats->rx_bytes = old_stats->rx_bytes +
  6980. get_stat64(&hw_stats->rx_octets);
  6981. stats->tx_bytes = old_stats->tx_bytes +
  6982. get_stat64(&hw_stats->tx_octets);
  6983. stats->rx_errors = old_stats->rx_errors +
  6984. get_stat64(&hw_stats->rx_errors);
  6985. stats->tx_errors = old_stats->tx_errors +
  6986. get_stat64(&hw_stats->tx_errors) +
  6987. get_stat64(&hw_stats->tx_mac_errors) +
  6988. get_stat64(&hw_stats->tx_carrier_sense_errors) +
  6989. get_stat64(&hw_stats->tx_discards);
  6990. stats->multicast = old_stats->multicast +
  6991. get_stat64(&hw_stats->rx_mcast_packets);
  6992. stats->collisions = old_stats->collisions +
  6993. get_stat64(&hw_stats->tx_collisions);
  6994. stats->rx_length_errors = old_stats->rx_length_errors +
  6995. get_stat64(&hw_stats->rx_frame_too_long_errors) +
  6996. get_stat64(&hw_stats->rx_undersize_packets);
  6997. stats->rx_over_errors = old_stats->rx_over_errors +
  6998. get_stat64(&hw_stats->rxbds_empty);
  6999. stats->rx_frame_errors = old_stats->rx_frame_errors +
  7000. get_stat64(&hw_stats->rx_align_errors);
  7001. stats->tx_aborted_errors = old_stats->tx_aborted_errors +
  7002. get_stat64(&hw_stats->tx_discards);
  7003. stats->tx_carrier_errors = old_stats->tx_carrier_errors +
  7004. get_stat64(&hw_stats->tx_carrier_sense_errors);
  7005. stats->rx_crc_errors = old_stats->rx_crc_errors +
  7006. calc_crc_errors(tp);
  7007. stats->rx_missed_errors = old_stats->rx_missed_errors +
  7008. get_stat64(&hw_stats->rx_discards);
  7009. return stats;
  7010. }
  7011. static inline u32 calc_crc(unsigned char *buf, int len)
  7012. {
  7013. u32 reg;
  7014. u32 tmp;
  7015. int j, k;
  7016. reg = 0xffffffff;
  7017. for (j = 0; j < len; j++) {
  7018. reg ^= buf[j];
  7019. for (k = 0; k < 8; k++) {
  7020. tmp = reg & 0x01;
  7021. reg >>= 1;
  7022. if (tmp) {
  7023. reg ^= 0xedb88320;
  7024. }
  7025. }
  7026. }
  7027. return ~reg;
  7028. }
  7029. static void tg3_set_multi(struct tg3 *tp, unsigned int accept_all)
  7030. {
  7031. /* accept or reject all multicast frames */
  7032. tw32(MAC_HASH_REG_0, accept_all ? 0xffffffff : 0);
  7033. tw32(MAC_HASH_REG_1, accept_all ? 0xffffffff : 0);
  7034. tw32(MAC_HASH_REG_2, accept_all ? 0xffffffff : 0);
  7035. tw32(MAC_HASH_REG_3, accept_all ? 0xffffffff : 0);
  7036. }
  7037. static void __tg3_set_rx_mode(struct net_device *dev)
  7038. {
  7039. struct tg3 *tp = netdev_priv(dev);
  7040. u32 rx_mode;
  7041. rx_mode = tp->rx_mode & ~(RX_MODE_PROMISC |
  7042. RX_MODE_KEEP_VLAN_TAG);
  7043. /* When ASF is in use, we always keep the RX_MODE_KEEP_VLAN_TAG
  7044. * flag clear.
  7045. */
  7046. #if TG3_VLAN_TAG_USED
  7047. if (!tp->vlgrp &&
  7048. !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
  7049. rx_mode |= RX_MODE_KEEP_VLAN_TAG;
  7050. #else
  7051. /* By definition, VLAN is disabled always in this
  7052. * case.
  7053. */
  7054. if (!(tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
  7055. rx_mode |= RX_MODE_KEEP_VLAN_TAG;
  7056. #endif
  7057. if (dev->flags & IFF_PROMISC) {
  7058. /* Promiscuous mode. */
  7059. rx_mode |= RX_MODE_PROMISC;
  7060. } else if (dev->flags & IFF_ALLMULTI) {
  7061. /* Accept all multicast. */
  7062. tg3_set_multi (tp, 1);
  7063. } else if (dev->mc_count < 1) {
  7064. /* Reject all multicast. */
  7065. tg3_set_multi (tp, 0);
  7066. } else {
  7067. /* Accept one or more multicast(s). */
  7068. struct dev_mc_list *mclist;
  7069. unsigned int i;
  7070. u32 mc_filter[4] = { 0, };
  7071. u32 regidx;
  7072. u32 bit;
  7073. u32 crc;
  7074. for (i = 0, mclist = dev->mc_list; mclist && i < dev->mc_count;
  7075. i++, mclist = mclist->next) {
  7076. crc = calc_crc (mclist->dmi_addr, ETH_ALEN);
  7077. bit = ~crc & 0x7f;
  7078. regidx = (bit & 0x60) >> 5;
  7079. bit &= 0x1f;
  7080. mc_filter[regidx] |= (1 << bit);
  7081. }
  7082. tw32(MAC_HASH_REG_0, mc_filter[0]);
  7083. tw32(MAC_HASH_REG_1, mc_filter[1]);
  7084. tw32(MAC_HASH_REG_2, mc_filter[2]);
  7085. tw32(MAC_HASH_REG_3, mc_filter[3]);
  7086. }
  7087. if (rx_mode != tp->rx_mode) {
  7088. tp->rx_mode = rx_mode;
  7089. tw32_f(MAC_RX_MODE, rx_mode);
  7090. udelay(10);
  7091. }
  7092. }
  7093. static void tg3_set_rx_mode(struct net_device *dev)
  7094. {
  7095. struct tg3 *tp = netdev_priv(dev);
  7096. if (!netif_running(dev))
  7097. return;
  7098. tg3_full_lock(tp, 0);
  7099. __tg3_set_rx_mode(dev);
  7100. tg3_full_unlock(tp);
  7101. }
  7102. #define TG3_REGDUMP_LEN (32 * 1024)
  7103. static int tg3_get_regs_len(struct net_device *dev)
  7104. {
  7105. return TG3_REGDUMP_LEN;
  7106. }
  7107. static void tg3_get_regs(struct net_device *dev,
  7108. struct ethtool_regs *regs, void *_p)
  7109. {
  7110. u32 *p = _p;
  7111. struct tg3 *tp = netdev_priv(dev);
  7112. u8 *orig_p = _p;
  7113. int i;
  7114. regs->version = 0;
  7115. memset(p, 0, TG3_REGDUMP_LEN);
  7116. if (tp->link_config.phy_is_low_power)
  7117. return;
  7118. tg3_full_lock(tp, 0);
  7119. #define __GET_REG32(reg) (*(p)++ = tr32(reg))
  7120. #define GET_REG32_LOOP(base,len) \
  7121. do { p = (u32 *)(orig_p + (base)); \
  7122. for (i = 0; i < len; i += 4) \
  7123. __GET_REG32((base) + i); \
  7124. } while (0)
  7125. #define GET_REG32_1(reg) \
  7126. do { p = (u32 *)(orig_p + (reg)); \
  7127. __GET_REG32((reg)); \
  7128. } while (0)
  7129. GET_REG32_LOOP(TG3PCI_VENDOR, 0xb0);
  7130. GET_REG32_LOOP(MAILBOX_INTERRUPT_0, 0x200);
  7131. GET_REG32_LOOP(MAC_MODE, 0x4f0);
  7132. GET_REG32_LOOP(SNDDATAI_MODE, 0xe0);
  7133. GET_REG32_1(SNDDATAC_MODE);
  7134. GET_REG32_LOOP(SNDBDS_MODE, 0x80);
  7135. GET_REG32_LOOP(SNDBDI_MODE, 0x48);
  7136. GET_REG32_1(SNDBDC_MODE);
  7137. GET_REG32_LOOP(RCVLPC_MODE, 0x20);
  7138. GET_REG32_LOOP(RCVLPC_SELLST_BASE, 0x15c);
  7139. GET_REG32_LOOP(RCVDBDI_MODE, 0x0c);
  7140. GET_REG32_LOOP(RCVDBDI_JUMBO_BD, 0x3c);
  7141. GET_REG32_LOOP(RCVDBDI_BD_PROD_IDX_0, 0x44);
  7142. GET_REG32_1(RCVDCC_MODE);
  7143. GET_REG32_LOOP(RCVBDI_MODE, 0x20);
  7144. GET_REG32_LOOP(RCVCC_MODE, 0x14);
  7145. GET_REG32_LOOP(RCVLSC_MODE, 0x08);
  7146. GET_REG32_1(MBFREE_MODE);
  7147. GET_REG32_LOOP(HOSTCC_MODE, 0x100);
  7148. GET_REG32_LOOP(MEMARB_MODE, 0x10);
  7149. GET_REG32_LOOP(BUFMGR_MODE, 0x58);
  7150. GET_REG32_LOOP(RDMAC_MODE, 0x08);
  7151. GET_REG32_LOOP(WDMAC_MODE, 0x08);
  7152. GET_REG32_1(RX_CPU_MODE);
  7153. GET_REG32_1(RX_CPU_STATE);
  7154. GET_REG32_1(RX_CPU_PGMCTR);
  7155. GET_REG32_1(RX_CPU_HWBKPT);
  7156. GET_REG32_1(TX_CPU_MODE);
  7157. GET_REG32_1(TX_CPU_STATE);
  7158. GET_REG32_1(TX_CPU_PGMCTR);
  7159. GET_REG32_LOOP(GRCMBOX_INTERRUPT_0, 0x110);
  7160. GET_REG32_LOOP(FTQ_RESET, 0x120);
  7161. GET_REG32_LOOP(MSGINT_MODE, 0x0c);
  7162. GET_REG32_1(DMAC_MODE);
  7163. GET_REG32_LOOP(GRC_MODE, 0x4c);
  7164. if (tp->tg3_flags & TG3_FLAG_NVRAM)
  7165. GET_REG32_LOOP(NVRAM_CMD, 0x24);
  7166. #undef __GET_REG32
  7167. #undef GET_REG32_LOOP
  7168. #undef GET_REG32_1
  7169. tg3_full_unlock(tp);
  7170. }
  7171. static int tg3_get_eeprom_len(struct net_device *dev)
  7172. {
  7173. struct tg3 *tp = netdev_priv(dev);
  7174. return tp->nvram_size;
  7175. }
  7176. static int tg3_get_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom, u8 *data)
  7177. {
  7178. struct tg3 *tp = netdev_priv(dev);
  7179. int ret;
  7180. u8 *pd;
  7181. u32 i, offset, len, b_offset, b_count;
  7182. __be32 val;
  7183. if (tp->tg3_flags3 & TG3_FLG3_NO_NVRAM)
  7184. return -EINVAL;
  7185. if (tp->link_config.phy_is_low_power)
  7186. return -EAGAIN;
  7187. offset = eeprom->offset;
  7188. len = eeprom->len;
  7189. eeprom->len = 0;
  7190. eeprom->magic = TG3_EEPROM_MAGIC;
  7191. if (offset & 3) {
  7192. /* adjustments to start on required 4 byte boundary */
  7193. b_offset = offset & 3;
  7194. b_count = 4 - b_offset;
  7195. if (b_count > len) {
  7196. /* i.e. offset=1 len=2 */
  7197. b_count = len;
  7198. }
  7199. ret = tg3_nvram_read_be32(tp, offset-b_offset, &val);
  7200. if (ret)
  7201. return ret;
  7202. memcpy(data, ((char*)&val) + b_offset, b_count);
  7203. len -= b_count;
  7204. offset += b_count;
  7205. eeprom->len += b_count;
  7206. }
  7207. /* read bytes upto the last 4 byte boundary */
  7208. pd = &data[eeprom->len];
  7209. for (i = 0; i < (len - (len & 3)); i += 4) {
  7210. ret = tg3_nvram_read_be32(tp, offset + i, &val);
  7211. if (ret) {
  7212. eeprom->len += i;
  7213. return ret;
  7214. }
  7215. memcpy(pd + i, &val, 4);
  7216. }
  7217. eeprom->len += i;
  7218. if (len & 3) {
  7219. /* read last bytes not ending on 4 byte boundary */
  7220. pd = &data[eeprom->len];
  7221. b_count = len & 3;
  7222. b_offset = offset + len - b_count;
  7223. ret = tg3_nvram_read_be32(tp, b_offset, &val);
  7224. if (ret)
  7225. return ret;
  7226. memcpy(pd, &val, b_count);
  7227. eeprom->len += b_count;
  7228. }
  7229. return 0;
  7230. }
  7231. static int tg3_nvram_write_block(struct tg3 *tp, u32 offset, u32 len, u8 *buf);
  7232. static int tg3_set_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom, u8 *data)
  7233. {
  7234. struct tg3 *tp = netdev_priv(dev);
  7235. int ret;
  7236. u32 offset, len, b_offset, odd_len;
  7237. u8 *buf;
  7238. __be32 start, end;
  7239. if (tp->link_config.phy_is_low_power)
  7240. return -EAGAIN;
  7241. if ((tp->tg3_flags3 & TG3_FLG3_NO_NVRAM) ||
  7242. eeprom->magic != TG3_EEPROM_MAGIC)
  7243. return -EINVAL;
  7244. offset = eeprom->offset;
  7245. len = eeprom->len;
  7246. if ((b_offset = (offset & 3))) {
  7247. /* adjustments to start on required 4 byte boundary */
  7248. ret = tg3_nvram_read_be32(tp, offset-b_offset, &start);
  7249. if (ret)
  7250. return ret;
  7251. len += b_offset;
  7252. offset &= ~3;
  7253. if (len < 4)
  7254. len = 4;
  7255. }
  7256. odd_len = 0;
  7257. if (len & 3) {
  7258. /* adjustments to end on required 4 byte boundary */
  7259. odd_len = 1;
  7260. len = (len + 3) & ~3;
  7261. ret = tg3_nvram_read_be32(tp, offset+len-4, &end);
  7262. if (ret)
  7263. return ret;
  7264. }
  7265. buf = data;
  7266. if (b_offset || odd_len) {
  7267. buf = kmalloc(len, GFP_KERNEL);
  7268. if (!buf)
  7269. return -ENOMEM;
  7270. if (b_offset)
  7271. memcpy(buf, &start, 4);
  7272. if (odd_len)
  7273. memcpy(buf+len-4, &end, 4);
  7274. memcpy(buf + b_offset, data, eeprom->len);
  7275. }
  7276. ret = tg3_nvram_write_block(tp, offset, len, buf);
  7277. if (buf != data)
  7278. kfree(buf);
  7279. return ret;
  7280. }
  7281. static int tg3_get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  7282. {
  7283. struct tg3 *tp = netdev_priv(dev);
  7284. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  7285. if (!(tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED))
  7286. return -EAGAIN;
  7287. return phy_ethtool_gset(tp->mdio_bus->phy_map[PHY_ADDR], cmd);
  7288. }
  7289. cmd->supported = (SUPPORTED_Autoneg);
  7290. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY))
  7291. cmd->supported |= (SUPPORTED_1000baseT_Half |
  7292. SUPPORTED_1000baseT_Full);
  7293. if (!(tp->tg3_flags2 & TG3_FLG2_ANY_SERDES)) {
  7294. cmd->supported |= (SUPPORTED_100baseT_Half |
  7295. SUPPORTED_100baseT_Full |
  7296. SUPPORTED_10baseT_Half |
  7297. SUPPORTED_10baseT_Full |
  7298. SUPPORTED_TP);
  7299. cmd->port = PORT_TP;
  7300. } else {
  7301. cmd->supported |= SUPPORTED_FIBRE;
  7302. cmd->port = PORT_FIBRE;
  7303. }
  7304. cmd->advertising = tp->link_config.advertising;
  7305. if (netif_running(dev)) {
  7306. cmd->speed = tp->link_config.active_speed;
  7307. cmd->duplex = tp->link_config.active_duplex;
  7308. }
  7309. cmd->phy_address = PHY_ADDR;
  7310. cmd->transceiver = XCVR_INTERNAL;
  7311. cmd->autoneg = tp->link_config.autoneg;
  7312. cmd->maxtxpkt = 0;
  7313. cmd->maxrxpkt = 0;
  7314. return 0;
  7315. }
  7316. static int tg3_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  7317. {
  7318. struct tg3 *tp = netdev_priv(dev);
  7319. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  7320. if (!(tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED))
  7321. return -EAGAIN;
  7322. return phy_ethtool_sset(tp->mdio_bus->phy_map[PHY_ADDR], cmd);
  7323. }
  7324. if (cmd->autoneg != AUTONEG_ENABLE &&
  7325. cmd->autoneg != AUTONEG_DISABLE)
  7326. return -EINVAL;
  7327. if (cmd->autoneg == AUTONEG_DISABLE &&
  7328. cmd->duplex != DUPLEX_FULL &&
  7329. cmd->duplex != DUPLEX_HALF)
  7330. return -EINVAL;
  7331. if (cmd->autoneg == AUTONEG_ENABLE) {
  7332. u32 mask = ADVERTISED_Autoneg |
  7333. ADVERTISED_Pause |
  7334. ADVERTISED_Asym_Pause;
  7335. if (!(tp->tg3_flags2 & TG3_FLAG_10_100_ONLY))
  7336. mask |= ADVERTISED_1000baseT_Half |
  7337. ADVERTISED_1000baseT_Full;
  7338. if (!(tp->tg3_flags2 & TG3_FLG2_ANY_SERDES))
  7339. mask |= ADVERTISED_100baseT_Half |
  7340. ADVERTISED_100baseT_Full |
  7341. ADVERTISED_10baseT_Half |
  7342. ADVERTISED_10baseT_Full |
  7343. ADVERTISED_TP;
  7344. else
  7345. mask |= ADVERTISED_FIBRE;
  7346. if (cmd->advertising & ~mask)
  7347. return -EINVAL;
  7348. mask &= (ADVERTISED_1000baseT_Half |
  7349. ADVERTISED_1000baseT_Full |
  7350. ADVERTISED_100baseT_Half |
  7351. ADVERTISED_100baseT_Full |
  7352. ADVERTISED_10baseT_Half |
  7353. ADVERTISED_10baseT_Full);
  7354. cmd->advertising &= mask;
  7355. } else {
  7356. if (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES) {
  7357. if (cmd->speed != SPEED_1000)
  7358. return -EINVAL;
  7359. if (cmd->duplex != DUPLEX_FULL)
  7360. return -EINVAL;
  7361. } else {
  7362. if (cmd->speed != SPEED_100 &&
  7363. cmd->speed != SPEED_10)
  7364. return -EINVAL;
  7365. }
  7366. }
  7367. tg3_full_lock(tp, 0);
  7368. tp->link_config.autoneg = cmd->autoneg;
  7369. if (cmd->autoneg == AUTONEG_ENABLE) {
  7370. tp->link_config.advertising = (cmd->advertising |
  7371. ADVERTISED_Autoneg);
  7372. tp->link_config.speed = SPEED_INVALID;
  7373. tp->link_config.duplex = DUPLEX_INVALID;
  7374. } else {
  7375. tp->link_config.advertising = 0;
  7376. tp->link_config.speed = cmd->speed;
  7377. tp->link_config.duplex = cmd->duplex;
  7378. }
  7379. tp->link_config.orig_speed = tp->link_config.speed;
  7380. tp->link_config.orig_duplex = tp->link_config.duplex;
  7381. tp->link_config.orig_autoneg = tp->link_config.autoneg;
  7382. if (netif_running(dev))
  7383. tg3_setup_phy(tp, 1);
  7384. tg3_full_unlock(tp);
  7385. return 0;
  7386. }
  7387. static void tg3_get_drvinfo(struct net_device *dev, struct ethtool_drvinfo *info)
  7388. {
  7389. struct tg3 *tp = netdev_priv(dev);
  7390. strcpy(info->driver, DRV_MODULE_NAME);
  7391. strcpy(info->version, DRV_MODULE_VERSION);
  7392. strcpy(info->fw_version, tp->fw_ver);
  7393. strcpy(info->bus_info, pci_name(tp->pdev));
  7394. }
  7395. static void tg3_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  7396. {
  7397. struct tg3 *tp = netdev_priv(dev);
  7398. if ((tp->tg3_flags & TG3_FLAG_WOL_CAP) &&
  7399. device_can_wakeup(&tp->pdev->dev))
  7400. wol->supported = WAKE_MAGIC;
  7401. else
  7402. wol->supported = 0;
  7403. wol->wolopts = 0;
  7404. if ((tp->tg3_flags & TG3_FLAG_WOL_ENABLE) &&
  7405. device_can_wakeup(&tp->pdev->dev))
  7406. wol->wolopts = WAKE_MAGIC;
  7407. memset(&wol->sopass, 0, sizeof(wol->sopass));
  7408. }
  7409. static int tg3_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  7410. {
  7411. struct tg3 *tp = netdev_priv(dev);
  7412. struct device *dp = &tp->pdev->dev;
  7413. if (wol->wolopts & ~WAKE_MAGIC)
  7414. return -EINVAL;
  7415. if ((wol->wolopts & WAKE_MAGIC) &&
  7416. !((tp->tg3_flags & TG3_FLAG_WOL_CAP) && device_can_wakeup(dp)))
  7417. return -EINVAL;
  7418. spin_lock_bh(&tp->lock);
  7419. if (wol->wolopts & WAKE_MAGIC) {
  7420. tp->tg3_flags |= TG3_FLAG_WOL_ENABLE;
  7421. device_set_wakeup_enable(dp, true);
  7422. } else {
  7423. tp->tg3_flags &= ~TG3_FLAG_WOL_ENABLE;
  7424. device_set_wakeup_enable(dp, false);
  7425. }
  7426. spin_unlock_bh(&tp->lock);
  7427. return 0;
  7428. }
  7429. static u32 tg3_get_msglevel(struct net_device *dev)
  7430. {
  7431. struct tg3 *tp = netdev_priv(dev);
  7432. return tp->msg_enable;
  7433. }
  7434. static void tg3_set_msglevel(struct net_device *dev, u32 value)
  7435. {
  7436. struct tg3 *tp = netdev_priv(dev);
  7437. tp->msg_enable = value;
  7438. }
  7439. static int tg3_set_tso(struct net_device *dev, u32 value)
  7440. {
  7441. struct tg3 *tp = netdev_priv(dev);
  7442. if (!(tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE)) {
  7443. if (value)
  7444. return -EINVAL;
  7445. return 0;
  7446. }
  7447. if ((dev->features & NETIF_F_IPV6_CSUM) &&
  7448. (tp->tg3_flags2 & TG3_FLG2_HW_TSO_2)) {
  7449. if (value) {
  7450. dev->features |= NETIF_F_TSO6;
  7451. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  7452. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
  7453. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) ||
  7454. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  7455. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
  7456. dev->features |= NETIF_F_TSO_ECN;
  7457. } else
  7458. dev->features &= ~(NETIF_F_TSO6 | NETIF_F_TSO_ECN);
  7459. }
  7460. return ethtool_op_set_tso(dev, value);
  7461. }
  7462. static int tg3_nway_reset(struct net_device *dev)
  7463. {
  7464. struct tg3 *tp = netdev_priv(dev);
  7465. int r;
  7466. if (!netif_running(dev))
  7467. return -EAGAIN;
  7468. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)
  7469. return -EINVAL;
  7470. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  7471. if (!(tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED))
  7472. return -EAGAIN;
  7473. r = phy_start_aneg(tp->mdio_bus->phy_map[PHY_ADDR]);
  7474. } else {
  7475. u32 bmcr;
  7476. spin_lock_bh(&tp->lock);
  7477. r = -EINVAL;
  7478. tg3_readphy(tp, MII_BMCR, &bmcr);
  7479. if (!tg3_readphy(tp, MII_BMCR, &bmcr) &&
  7480. ((bmcr & BMCR_ANENABLE) ||
  7481. (tp->tg3_flags2 & TG3_FLG2_PARALLEL_DETECT))) {
  7482. tg3_writephy(tp, MII_BMCR, bmcr | BMCR_ANRESTART |
  7483. BMCR_ANENABLE);
  7484. r = 0;
  7485. }
  7486. spin_unlock_bh(&tp->lock);
  7487. }
  7488. return r;
  7489. }
  7490. static void tg3_get_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
  7491. {
  7492. struct tg3 *tp = netdev_priv(dev);
  7493. ering->rx_max_pending = TG3_RX_RING_SIZE - 1;
  7494. ering->rx_mini_max_pending = 0;
  7495. if (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE)
  7496. ering->rx_jumbo_max_pending = TG3_RX_JUMBO_RING_SIZE - 1;
  7497. else
  7498. ering->rx_jumbo_max_pending = 0;
  7499. ering->tx_max_pending = TG3_TX_RING_SIZE - 1;
  7500. ering->rx_pending = tp->rx_pending;
  7501. ering->rx_mini_pending = 0;
  7502. if (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE)
  7503. ering->rx_jumbo_pending = tp->rx_jumbo_pending;
  7504. else
  7505. ering->rx_jumbo_pending = 0;
  7506. ering->tx_pending = tp->tx_pending;
  7507. }
  7508. static int tg3_set_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
  7509. {
  7510. struct tg3 *tp = netdev_priv(dev);
  7511. int irq_sync = 0, err = 0;
  7512. if ((ering->rx_pending > TG3_RX_RING_SIZE - 1) ||
  7513. (ering->rx_jumbo_pending > TG3_RX_JUMBO_RING_SIZE - 1) ||
  7514. (ering->tx_pending > TG3_TX_RING_SIZE - 1) ||
  7515. (ering->tx_pending <= MAX_SKB_FRAGS) ||
  7516. ((tp->tg3_flags2 & TG3_FLG2_TSO_BUG) &&
  7517. (ering->tx_pending <= (MAX_SKB_FRAGS * 3))))
  7518. return -EINVAL;
  7519. if (netif_running(dev)) {
  7520. tg3_phy_stop(tp);
  7521. tg3_netif_stop(tp);
  7522. irq_sync = 1;
  7523. }
  7524. tg3_full_lock(tp, irq_sync);
  7525. tp->rx_pending = ering->rx_pending;
  7526. if ((tp->tg3_flags2 & TG3_FLG2_MAX_RXPEND_64) &&
  7527. tp->rx_pending > 63)
  7528. tp->rx_pending = 63;
  7529. tp->rx_jumbo_pending = ering->rx_jumbo_pending;
  7530. tp->tx_pending = ering->tx_pending;
  7531. if (netif_running(dev)) {
  7532. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  7533. err = tg3_restart_hw(tp, 1);
  7534. if (!err)
  7535. tg3_netif_start(tp);
  7536. }
  7537. tg3_full_unlock(tp);
  7538. if (irq_sync && !err)
  7539. tg3_phy_start(tp);
  7540. return err;
  7541. }
  7542. static void tg3_get_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
  7543. {
  7544. struct tg3 *tp = netdev_priv(dev);
  7545. epause->autoneg = (tp->tg3_flags & TG3_FLAG_PAUSE_AUTONEG) != 0;
  7546. if (tp->link_config.active_flowctrl & FLOW_CTRL_RX)
  7547. epause->rx_pause = 1;
  7548. else
  7549. epause->rx_pause = 0;
  7550. if (tp->link_config.active_flowctrl & FLOW_CTRL_TX)
  7551. epause->tx_pause = 1;
  7552. else
  7553. epause->tx_pause = 0;
  7554. }
  7555. static int tg3_set_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
  7556. {
  7557. struct tg3 *tp = netdev_priv(dev);
  7558. int err = 0;
  7559. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  7560. if (!(tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED))
  7561. return -EAGAIN;
  7562. if (epause->autoneg) {
  7563. u32 newadv;
  7564. struct phy_device *phydev;
  7565. phydev = tp->mdio_bus->phy_map[PHY_ADDR];
  7566. if (epause->rx_pause) {
  7567. if (epause->tx_pause)
  7568. newadv = ADVERTISED_Pause;
  7569. else
  7570. newadv = ADVERTISED_Pause |
  7571. ADVERTISED_Asym_Pause;
  7572. } else if (epause->tx_pause) {
  7573. newadv = ADVERTISED_Asym_Pause;
  7574. } else
  7575. newadv = 0;
  7576. if (tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED) {
  7577. u32 oldadv = phydev->advertising &
  7578. (ADVERTISED_Pause |
  7579. ADVERTISED_Asym_Pause);
  7580. if (oldadv != newadv) {
  7581. phydev->advertising &=
  7582. ~(ADVERTISED_Pause |
  7583. ADVERTISED_Asym_Pause);
  7584. phydev->advertising |= newadv;
  7585. err = phy_start_aneg(phydev);
  7586. }
  7587. } else {
  7588. tp->link_config.advertising &=
  7589. ~(ADVERTISED_Pause |
  7590. ADVERTISED_Asym_Pause);
  7591. tp->link_config.advertising |= newadv;
  7592. }
  7593. } else {
  7594. if (epause->rx_pause)
  7595. tp->link_config.flowctrl |= FLOW_CTRL_RX;
  7596. else
  7597. tp->link_config.flowctrl &= ~FLOW_CTRL_RX;
  7598. if (epause->tx_pause)
  7599. tp->link_config.flowctrl |= FLOW_CTRL_TX;
  7600. else
  7601. tp->link_config.flowctrl &= ~FLOW_CTRL_TX;
  7602. if (netif_running(dev))
  7603. tg3_setup_flow_control(tp, 0, 0);
  7604. }
  7605. } else {
  7606. int irq_sync = 0;
  7607. if (netif_running(dev)) {
  7608. tg3_netif_stop(tp);
  7609. irq_sync = 1;
  7610. }
  7611. tg3_full_lock(tp, irq_sync);
  7612. if (epause->autoneg)
  7613. tp->tg3_flags |= TG3_FLAG_PAUSE_AUTONEG;
  7614. else
  7615. tp->tg3_flags &= ~TG3_FLAG_PAUSE_AUTONEG;
  7616. if (epause->rx_pause)
  7617. tp->link_config.flowctrl |= FLOW_CTRL_RX;
  7618. else
  7619. tp->link_config.flowctrl &= ~FLOW_CTRL_RX;
  7620. if (epause->tx_pause)
  7621. tp->link_config.flowctrl |= FLOW_CTRL_TX;
  7622. else
  7623. tp->link_config.flowctrl &= ~FLOW_CTRL_TX;
  7624. if (netif_running(dev)) {
  7625. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  7626. err = tg3_restart_hw(tp, 1);
  7627. if (!err)
  7628. tg3_netif_start(tp);
  7629. }
  7630. tg3_full_unlock(tp);
  7631. }
  7632. return err;
  7633. }
  7634. static u32 tg3_get_rx_csum(struct net_device *dev)
  7635. {
  7636. struct tg3 *tp = netdev_priv(dev);
  7637. return (tp->tg3_flags & TG3_FLAG_RX_CHECKSUMS) != 0;
  7638. }
  7639. static int tg3_set_rx_csum(struct net_device *dev, u32 data)
  7640. {
  7641. struct tg3 *tp = netdev_priv(dev);
  7642. if (tp->tg3_flags & TG3_FLAG_BROKEN_CHECKSUMS) {
  7643. if (data != 0)
  7644. return -EINVAL;
  7645. return 0;
  7646. }
  7647. spin_lock_bh(&tp->lock);
  7648. if (data)
  7649. tp->tg3_flags |= TG3_FLAG_RX_CHECKSUMS;
  7650. else
  7651. tp->tg3_flags &= ~TG3_FLAG_RX_CHECKSUMS;
  7652. spin_unlock_bh(&tp->lock);
  7653. return 0;
  7654. }
  7655. static int tg3_set_tx_csum(struct net_device *dev, u32 data)
  7656. {
  7657. struct tg3 *tp = netdev_priv(dev);
  7658. if (tp->tg3_flags & TG3_FLAG_BROKEN_CHECKSUMS) {
  7659. if (data != 0)
  7660. return -EINVAL;
  7661. return 0;
  7662. }
  7663. if (tp->tg3_flags3 & TG3_FLG3_5755_PLUS)
  7664. ethtool_op_set_tx_ipv6_csum(dev, data);
  7665. else
  7666. ethtool_op_set_tx_csum(dev, data);
  7667. return 0;
  7668. }
  7669. static int tg3_get_sset_count (struct net_device *dev, int sset)
  7670. {
  7671. switch (sset) {
  7672. case ETH_SS_TEST:
  7673. return TG3_NUM_TEST;
  7674. case ETH_SS_STATS:
  7675. return TG3_NUM_STATS;
  7676. default:
  7677. return -EOPNOTSUPP;
  7678. }
  7679. }
  7680. static void tg3_get_strings (struct net_device *dev, u32 stringset, u8 *buf)
  7681. {
  7682. switch (stringset) {
  7683. case ETH_SS_STATS:
  7684. memcpy(buf, &ethtool_stats_keys, sizeof(ethtool_stats_keys));
  7685. break;
  7686. case ETH_SS_TEST:
  7687. memcpy(buf, &ethtool_test_keys, sizeof(ethtool_test_keys));
  7688. break;
  7689. default:
  7690. WARN_ON(1); /* we need a WARN() */
  7691. break;
  7692. }
  7693. }
  7694. static int tg3_phys_id(struct net_device *dev, u32 data)
  7695. {
  7696. struct tg3 *tp = netdev_priv(dev);
  7697. int i;
  7698. if (!netif_running(tp->dev))
  7699. return -EAGAIN;
  7700. if (data == 0)
  7701. data = UINT_MAX / 2;
  7702. for (i = 0; i < (data * 2); i++) {
  7703. if ((i % 2) == 0)
  7704. tw32(MAC_LED_CTRL, LED_CTRL_LNKLED_OVERRIDE |
  7705. LED_CTRL_1000MBPS_ON |
  7706. LED_CTRL_100MBPS_ON |
  7707. LED_CTRL_10MBPS_ON |
  7708. LED_CTRL_TRAFFIC_OVERRIDE |
  7709. LED_CTRL_TRAFFIC_BLINK |
  7710. LED_CTRL_TRAFFIC_LED);
  7711. else
  7712. tw32(MAC_LED_CTRL, LED_CTRL_LNKLED_OVERRIDE |
  7713. LED_CTRL_TRAFFIC_OVERRIDE);
  7714. if (msleep_interruptible(500))
  7715. break;
  7716. }
  7717. tw32(MAC_LED_CTRL, tp->led_ctrl);
  7718. return 0;
  7719. }
  7720. static void tg3_get_ethtool_stats (struct net_device *dev,
  7721. struct ethtool_stats *estats, u64 *tmp_stats)
  7722. {
  7723. struct tg3 *tp = netdev_priv(dev);
  7724. memcpy(tmp_stats, tg3_get_estats(tp), sizeof(tp->estats));
  7725. }
  7726. #define NVRAM_TEST_SIZE 0x100
  7727. #define NVRAM_SELFBOOT_FORMAT1_0_SIZE 0x14
  7728. #define NVRAM_SELFBOOT_FORMAT1_2_SIZE 0x18
  7729. #define NVRAM_SELFBOOT_FORMAT1_3_SIZE 0x1c
  7730. #define NVRAM_SELFBOOT_HW_SIZE 0x20
  7731. #define NVRAM_SELFBOOT_DATA_SIZE 0x1c
  7732. static int tg3_test_nvram(struct tg3 *tp)
  7733. {
  7734. u32 csum, magic;
  7735. __be32 *buf;
  7736. int i, j, k, err = 0, size;
  7737. if (tp->tg3_flags3 & TG3_FLG3_NO_NVRAM)
  7738. return 0;
  7739. if (tg3_nvram_read(tp, 0, &magic) != 0)
  7740. return -EIO;
  7741. if (magic == TG3_EEPROM_MAGIC)
  7742. size = NVRAM_TEST_SIZE;
  7743. else if ((magic & TG3_EEPROM_MAGIC_FW_MSK) == TG3_EEPROM_MAGIC_FW) {
  7744. if ((magic & TG3_EEPROM_SB_FORMAT_MASK) ==
  7745. TG3_EEPROM_SB_FORMAT_1) {
  7746. switch (magic & TG3_EEPROM_SB_REVISION_MASK) {
  7747. case TG3_EEPROM_SB_REVISION_0:
  7748. size = NVRAM_SELFBOOT_FORMAT1_0_SIZE;
  7749. break;
  7750. case TG3_EEPROM_SB_REVISION_2:
  7751. size = NVRAM_SELFBOOT_FORMAT1_2_SIZE;
  7752. break;
  7753. case TG3_EEPROM_SB_REVISION_3:
  7754. size = NVRAM_SELFBOOT_FORMAT1_3_SIZE;
  7755. break;
  7756. default:
  7757. return 0;
  7758. }
  7759. } else
  7760. return 0;
  7761. } else if ((magic & TG3_EEPROM_MAGIC_HW_MSK) == TG3_EEPROM_MAGIC_HW)
  7762. size = NVRAM_SELFBOOT_HW_SIZE;
  7763. else
  7764. return -EIO;
  7765. buf = kmalloc(size, GFP_KERNEL);
  7766. if (buf == NULL)
  7767. return -ENOMEM;
  7768. err = -EIO;
  7769. for (i = 0, j = 0; i < size; i += 4, j++) {
  7770. err = tg3_nvram_read_be32(tp, i, &buf[j]);
  7771. if (err)
  7772. break;
  7773. }
  7774. if (i < size)
  7775. goto out;
  7776. /* Selfboot format */
  7777. magic = be32_to_cpu(buf[0]);
  7778. if ((magic & TG3_EEPROM_MAGIC_FW_MSK) ==
  7779. TG3_EEPROM_MAGIC_FW) {
  7780. u8 *buf8 = (u8 *) buf, csum8 = 0;
  7781. if ((magic & TG3_EEPROM_SB_REVISION_MASK) ==
  7782. TG3_EEPROM_SB_REVISION_2) {
  7783. /* For rev 2, the csum doesn't include the MBA. */
  7784. for (i = 0; i < TG3_EEPROM_SB_F1R2_MBA_OFF; i++)
  7785. csum8 += buf8[i];
  7786. for (i = TG3_EEPROM_SB_F1R2_MBA_OFF + 4; i < size; i++)
  7787. csum8 += buf8[i];
  7788. } else {
  7789. for (i = 0; i < size; i++)
  7790. csum8 += buf8[i];
  7791. }
  7792. if (csum8 == 0) {
  7793. err = 0;
  7794. goto out;
  7795. }
  7796. err = -EIO;
  7797. goto out;
  7798. }
  7799. if ((magic & TG3_EEPROM_MAGIC_HW_MSK) ==
  7800. TG3_EEPROM_MAGIC_HW) {
  7801. u8 data[NVRAM_SELFBOOT_DATA_SIZE];
  7802. u8 parity[NVRAM_SELFBOOT_DATA_SIZE];
  7803. u8 *buf8 = (u8 *) buf;
  7804. /* Separate the parity bits and the data bytes. */
  7805. for (i = 0, j = 0, k = 0; i < NVRAM_SELFBOOT_HW_SIZE; i++) {
  7806. if ((i == 0) || (i == 8)) {
  7807. int l;
  7808. u8 msk;
  7809. for (l = 0, msk = 0x80; l < 7; l++, msk >>= 1)
  7810. parity[k++] = buf8[i] & msk;
  7811. i++;
  7812. }
  7813. else if (i == 16) {
  7814. int l;
  7815. u8 msk;
  7816. for (l = 0, msk = 0x20; l < 6; l++, msk >>= 1)
  7817. parity[k++] = buf8[i] & msk;
  7818. i++;
  7819. for (l = 0, msk = 0x80; l < 8; l++, msk >>= 1)
  7820. parity[k++] = buf8[i] & msk;
  7821. i++;
  7822. }
  7823. data[j++] = buf8[i];
  7824. }
  7825. err = -EIO;
  7826. for (i = 0; i < NVRAM_SELFBOOT_DATA_SIZE; i++) {
  7827. u8 hw8 = hweight8(data[i]);
  7828. if ((hw8 & 0x1) && parity[i])
  7829. goto out;
  7830. else if (!(hw8 & 0x1) && !parity[i])
  7831. goto out;
  7832. }
  7833. err = 0;
  7834. goto out;
  7835. }
  7836. /* Bootstrap checksum at offset 0x10 */
  7837. csum = calc_crc((unsigned char *) buf, 0x10);
  7838. if (csum != be32_to_cpu(buf[0x10/4]))
  7839. goto out;
  7840. /* Manufacturing block starts at offset 0x74, checksum at 0xfc */
  7841. csum = calc_crc((unsigned char *) &buf[0x74/4], 0x88);
  7842. if (csum != be32_to_cpu(buf[0xfc/4]))
  7843. goto out;
  7844. err = 0;
  7845. out:
  7846. kfree(buf);
  7847. return err;
  7848. }
  7849. #define TG3_SERDES_TIMEOUT_SEC 2
  7850. #define TG3_COPPER_TIMEOUT_SEC 6
  7851. static int tg3_test_link(struct tg3 *tp)
  7852. {
  7853. int i, max;
  7854. if (!netif_running(tp->dev))
  7855. return -ENODEV;
  7856. if (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES)
  7857. max = TG3_SERDES_TIMEOUT_SEC;
  7858. else
  7859. max = TG3_COPPER_TIMEOUT_SEC;
  7860. for (i = 0; i < max; i++) {
  7861. if (netif_carrier_ok(tp->dev))
  7862. return 0;
  7863. if (msleep_interruptible(1000))
  7864. break;
  7865. }
  7866. return -EIO;
  7867. }
  7868. /* Only test the commonly used registers */
  7869. static int tg3_test_registers(struct tg3 *tp)
  7870. {
  7871. int i, is_5705, is_5750;
  7872. u32 offset, read_mask, write_mask, val, save_val, read_val;
  7873. static struct {
  7874. u16 offset;
  7875. u16 flags;
  7876. #define TG3_FL_5705 0x1
  7877. #define TG3_FL_NOT_5705 0x2
  7878. #define TG3_FL_NOT_5788 0x4
  7879. #define TG3_FL_NOT_5750 0x8
  7880. u32 read_mask;
  7881. u32 write_mask;
  7882. } reg_tbl[] = {
  7883. /* MAC Control Registers */
  7884. { MAC_MODE, TG3_FL_NOT_5705,
  7885. 0x00000000, 0x00ef6f8c },
  7886. { MAC_MODE, TG3_FL_5705,
  7887. 0x00000000, 0x01ef6b8c },
  7888. { MAC_STATUS, TG3_FL_NOT_5705,
  7889. 0x03800107, 0x00000000 },
  7890. { MAC_STATUS, TG3_FL_5705,
  7891. 0x03800100, 0x00000000 },
  7892. { MAC_ADDR_0_HIGH, 0x0000,
  7893. 0x00000000, 0x0000ffff },
  7894. { MAC_ADDR_0_LOW, 0x0000,
  7895. 0x00000000, 0xffffffff },
  7896. { MAC_RX_MTU_SIZE, 0x0000,
  7897. 0x00000000, 0x0000ffff },
  7898. { MAC_TX_MODE, 0x0000,
  7899. 0x00000000, 0x00000070 },
  7900. { MAC_TX_LENGTHS, 0x0000,
  7901. 0x00000000, 0x00003fff },
  7902. { MAC_RX_MODE, TG3_FL_NOT_5705,
  7903. 0x00000000, 0x000007fc },
  7904. { MAC_RX_MODE, TG3_FL_5705,
  7905. 0x00000000, 0x000007dc },
  7906. { MAC_HASH_REG_0, 0x0000,
  7907. 0x00000000, 0xffffffff },
  7908. { MAC_HASH_REG_1, 0x0000,
  7909. 0x00000000, 0xffffffff },
  7910. { MAC_HASH_REG_2, 0x0000,
  7911. 0x00000000, 0xffffffff },
  7912. { MAC_HASH_REG_3, 0x0000,
  7913. 0x00000000, 0xffffffff },
  7914. /* Receive Data and Receive BD Initiator Control Registers. */
  7915. { RCVDBDI_JUMBO_BD+0, TG3_FL_NOT_5705,
  7916. 0x00000000, 0xffffffff },
  7917. { RCVDBDI_JUMBO_BD+4, TG3_FL_NOT_5705,
  7918. 0x00000000, 0xffffffff },
  7919. { RCVDBDI_JUMBO_BD+8, TG3_FL_NOT_5705,
  7920. 0x00000000, 0x00000003 },
  7921. { RCVDBDI_JUMBO_BD+0xc, TG3_FL_NOT_5705,
  7922. 0x00000000, 0xffffffff },
  7923. { RCVDBDI_STD_BD+0, 0x0000,
  7924. 0x00000000, 0xffffffff },
  7925. { RCVDBDI_STD_BD+4, 0x0000,
  7926. 0x00000000, 0xffffffff },
  7927. { RCVDBDI_STD_BD+8, 0x0000,
  7928. 0x00000000, 0xffff0002 },
  7929. { RCVDBDI_STD_BD+0xc, 0x0000,
  7930. 0x00000000, 0xffffffff },
  7931. /* Receive BD Initiator Control Registers. */
  7932. { RCVBDI_STD_THRESH, TG3_FL_NOT_5705,
  7933. 0x00000000, 0xffffffff },
  7934. { RCVBDI_STD_THRESH, TG3_FL_5705,
  7935. 0x00000000, 0x000003ff },
  7936. { RCVBDI_JUMBO_THRESH, TG3_FL_NOT_5705,
  7937. 0x00000000, 0xffffffff },
  7938. /* Host Coalescing Control Registers. */
  7939. { HOSTCC_MODE, TG3_FL_NOT_5705,
  7940. 0x00000000, 0x00000004 },
  7941. { HOSTCC_MODE, TG3_FL_5705,
  7942. 0x00000000, 0x000000f6 },
  7943. { HOSTCC_RXCOL_TICKS, TG3_FL_NOT_5705,
  7944. 0x00000000, 0xffffffff },
  7945. { HOSTCC_RXCOL_TICKS, TG3_FL_5705,
  7946. 0x00000000, 0x000003ff },
  7947. { HOSTCC_TXCOL_TICKS, TG3_FL_NOT_5705,
  7948. 0x00000000, 0xffffffff },
  7949. { HOSTCC_TXCOL_TICKS, TG3_FL_5705,
  7950. 0x00000000, 0x000003ff },
  7951. { HOSTCC_RXMAX_FRAMES, TG3_FL_NOT_5705,
  7952. 0x00000000, 0xffffffff },
  7953. { HOSTCC_RXMAX_FRAMES, TG3_FL_5705 | TG3_FL_NOT_5788,
  7954. 0x00000000, 0x000000ff },
  7955. { HOSTCC_TXMAX_FRAMES, TG3_FL_NOT_5705,
  7956. 0x00000000, 0xffffffff },
  7957. { HOSTCC_TXMAX_FRAMES, TG3_FL_5705 | TG3_FL_NOT_5788,
  7958. 0x00000000, 0x000000ff },
  7959. { HOSTCC_RXCOAL_TICK_INT, TG3_FL_NOT_5705,
  7960. 0x00000000, 0xffffffff },
  7961. { HOSTCC_TXCOAL_TICK_INT, TG3_FL_NOT_5705,
  7962. 0x00000000, 0xffffffff },
  7963. { HOSTCC_RXCOAL_MAXF_INT, TG3_FL_NOT_5705,
  7964. 0x00000000, 0xffffffff },
  7965. { HOSTCC_RXCOAL_MAXF_INT, TG3_FL_5705 | TG3_FL_NOT_5788,
  7966. 0x00000000, 0x000000ff },
  7967. { HOSTCC_TXCOAL_MAXF_INT, TG3_FL_NOT_5705,
  7968. 0x00000000, 0xffffffff },
  7969. { HOSTCC_TXCOAL_MAXF_INT, TG3_FL_5705 | TG3_FL_NOT_5788,
  7970. 0x00000000, 0x000000ff },
  7971. { HOSTCC_STAT_COAL_TICKS, TG3_FL_NOT_5705,
  7972. 0x00000000, 0xffffffff },
  7973. { HOSTCC_STATS_BLK_HOST_ADDR, TG3_FL_NOT_5705,
  7974. 0x00000000, 0xffffffff },
  7975. { HOSTCC_STATS_BLK_HOST_ADDR+4, TG3_FL_NOT_5705,
  7976. 0x00000000, 0xffffffff },
  7977. { HOSTCC_STATUS_BLK_HOST_ADDR, 0x0000,
  7978. 0x00000000, 0xffffffff },
  7979. { HOSTCC_STATUS_BLK_HOST_ADDR+4, 0x0000,
  7980. 0x00000000, 0xffffffff },
  7981. { HOSTCC_STATS_BLK_NIC_ADDR, 0x0000,
  7982. 0xffffffff, 0x00000000 },
  7983. { HOSTCC_STATUS_BLK_NIC_ADDR, 0x0000,
  7984. 0xffffffff, 0x00000000 },
  7985. /* Buffer Manager Control Registers. */
  7986. { BUFMGR_MB_POOL_ADDR, TG3_FL_NOT_5750,
  7987. 0x00000000, 0x007fff80 },
  7988. { BUFMGR_MB_POOL_SIZE, TG3_FL_NOT_5750,
  7989. 0x00000000, 0x007fffff },
  7990. { BUFMGR_MB_RDMA_LOW_WATER, 0x0000,
  7991. 0x00000000, 0x0000003f },
  7992. { BUFMGR_MB_MACRX_LOW_WATER, 0x0000,
  7993. 0x00000000, 0x000001ff },
  7994. { BUFMGR_MB_HIGH_WATER, 0x0000,
  7995. 0x00000000, 0x000001ff },
  7996. { BUFMGR_DMA_DESC_POOL_ADDR, TG3_FL_NOT_5705,
  7997. 0xffffffff, 0x00000000 },
  7998. { BUFMGR_DMA_DESC_POOL_SIZE, TG3_FL_NOT_5705,
  7999. 0xffffffff, 0x00000000 },
  8000. /* Mailbox Registers */
  8001. { GRCMBOX_RCVSTD_PROD_IDX+4, 0x0000,
  8002. 0x00000000, 0x000001ff },
  8003. { GRCMBOX_RCVJUMBO_PROD_IDX+4, TG3_FL_NOT_5705,
  8004. 0x00000000, 0x000001ff },
  8005. { GRCMBOX_RCVRET_CON_IDX_0+4, 0x0000,
  8006. 0x00000000, 0x000007ff },
  8007. { GRCMBOX_SNDHOST_PROD_IDX_0+4, 0x0000,
  8008. 0x00000000, 0x000001ff },
  8009. { 0xffff, 0x0000, 0x00000000, 0x00000000 },
  8010. };
  8011. is_5705 = is_5750 = 0;
  8012. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  8013. is_5705 = 1;
  8014. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS)
  8015. is_5750 = 1;
  8016. }
  8017. for (i = 0; reg_tbl[i].offset != 0xffff; i++) {
  8018. if (is_5705 && (reg_tbl[i].flags & TG3_FL_NOT_5705))
  8019. continue;
  8020. if (!is_5705 && (reg_tbl[i].flags & TG3_FL_5705))
  8021. continue;
  8022. if ((tp->tg3_flags2 & TG3_FLG2_IS_5788) &&
  8023. (reg_tbl[i].flags & TG3_FL_NOT_5788))
  8024. continue;
  8025. if (is_5750 && (reg_tbl[i].flags & TG3_FL_NOT_5750))
  8026. continue;
  8027. offset = (u32) reg_tbl[i].offset;
  8028. read_mask = reg_tbl[i].read_mask;
  8029. write_mask = reg_tbl[i].write_mask;
  8030. /* Save the original register content */
  8031. save_val = tr32(offset);
  8032. /* Determine the read-only value. */
  8033. read_val = save_val & read_mask;
  8034. /* Write zero to the register, then make sure the read-only bits
  8035. * are not changed and the read/write bits are all zeros.
  8036. */
  8037. tw32(offset, 0);
  8038. val = tr32(offset);
  8039. /* Test the read-only and read/write bits. */
  8040. if (((val & read_mask) != read_val) || (val & write_mask))
  8041. goto out;
  8042. /* Write ones to all the bits defined by RdMask and WrMask, then
  8043. * make sure the read-only bits are not changed and the
  8044. * read/write bits are all ones.
  8045. */
  8046. tw32(offset, read_mask | write_mask);
  8047. val = tr32(offset);
  8048. /* Test the read-only bits. */
  8049. if ((val & read_mask) != read_val)
  8050. goto out;
  8051. /* Test the read/write bits. */
  8052. if ((val & write_mask) != write_mask)
  8053. goto out;
  8054. tw32(offset, save_val);
  8055. }
  8056. return 0;
  8057. out:
  8058. if (netif_msg_hw(tp))
  8059. printk(KERN_ERR PFX "Register test failed at offset %x\n",
  8060. offset);
  8061. tw32(offset, save_val);
  8062. return -EIO;
  8063. }
  8064. static int tg3_do_mem_test(struct tg3 *tp, u32 offset, u32 len)
  8065. {
  8066. static const u32 test_pattern[] = { 0x00000000, 0xffffffff, 0xaa55a55a };
  8067. int i;
  8068. u32 j;
  8069. for (i = 0; i < ARRAY_SIZE(test_pattern); i++) {
  8070. for (j = 0; j < len; j += 4) {
  8071. u32 val;
  8072. tg3_write_mem(tp, offset + j, test_pattern[i]);
  8073. tg3_read_mem(tp, offset + j, &val);
  8074. if (val != test_pattern[i])
  8075. return -EIO;
  8076. }
  8077. }
  8078. return 0;
  8079. }
  8080. static int tg3_test_memory(struct tg3 *tp)
  8081. {
  8082. static struct mem_entry {
  8083. u32 offset;
  8084. u32 len;
  8085. } mem_tbl_570x[] = {
  8086. { 0x00000000, 0x00b50},
  8087. { 0x00002000, 0x1c000},
  8088. { 0xffffffff, 0x00000}
  8089. }, mem_tbl_5705[] = {
  8090. { 0x00000100, 0x0000c},
  8091. { 0x00000200, 0x00008},
  8092. { 0x00004000, 0x00800},
  8093. { 0x00006000, 0x01000},
  8094. { 0x00008000, 0x02000},
  8095. { 0x00010000, 0x0e000},
  8096. { 0xffffffff, 0x00000}
  8097. }, mem_tbl_5755[] = {
  8098. { 0x00000200, 0x00008},
  8099. { 0x00004000, 0x00800},
  8100. { 0x00006000, 0x00800},
  8101. { 0x00008000, 0x02000},
  8102. { 0x00010000, 0x0c000},
  8103. { 0xffffffff, 0x00000}
  8104. }, mem_tbl_5906[] = {
  8105. { 0x00000200, 0x00008},
  8106. { 0x00004000, 0x00400},
  8107. { 0x00006000, 0x00400},
  8108. { 0x00008000, 0x01000},
  8109. { 0x00010000, 0x01000},
  8110. { 0xffffffff, 0x00000}
  8111. };
  8112. struct mem_entry *mem_tbl;
  8113. int err = 0;
  8114. int i;
  8115. if (tp->tg3_flags3 & TG3_FLG3_5755_PLUS)
  8116. mem_tbl = mem_tbl_5755;
  8117. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  8118. mem_tbl = mem_tbl_5906;
  8119. else if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)
  8120. mem_tbl = mem_tbl_5705;
  8121. else
  8122. mem_tbl = mem_tbl_570x;
  8123. for (i = 0; mem_tbl[i].offset != 0xffffffff; i++) {
  8124. if ((err = tg3_do_mem_test(tp, mem_tbl[i].offset,
  8125. mem_tbl[i].len)) != 0)
  8126. break;
  8127. }
  8128. return err;
  8129. }
  8130. #define TG3_MAC_LOOPBACK 0
  8131. #define TG3_PHY_LOOPBACK 1
  8132. static int tg3_run_loopback(struct tg3 *tp, int loopback_mode)
  8133. {
  8134. u32 mac_mode, rx_start_idx, rx_idx, tx_idx, opaque_key;
  8135. u32 desc_idx;
  8136. struct sk_buff *skb, *rx_skb;
  8137. u8 *tx_data;
  8138. dma_addr_t map;
  8139. int num_pkts, tx_len, rx_len, i, err;
  8140. struct tg3_rx_buffer_desc *desc;
  8141. if (loopback_mode == TG3_MAC_LOOPBACK) {
  8142. /* HW errata - mac loopback fails in some cases on 5780.
  8143. * Normal traffic and PHY loopback are not affected by
  8144. * errata.
  8145. */
  8146. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780)
  8147. return 0;
  8148. mac_mode = (tp->mac_mode & ~MAC_MODE_PORT_MODE_MASK) |
  8149. MAC_MODE_PORT_INT_LPBACK;
  8150. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  8151. mac_mode |= MAC_MODE_LINK_POLARITY;
  8152. if (tp->tg3_flags & TG3_FLAG_10_100_ONLY)
  8153. mac_mode |= MAC_MODE_PORT_MODE_MII;
  8154. else
  8155. mac_mode |= MAC_MODE_PORT_MODE_GMII;
  8156. tw32(MAC_MODE, mac_mode);
  8157. } else if (loopback_mode == TG3_PHY_LOOPBACK) {
  8158. u32 val;
  8159. if (tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET) {
  8160. tg3_phy_fet_toggle_apd(tp, false);
  8161. val = BMCR_LOOPBACK | BMCR_FULLDPLX | BMCR_SPEED100;
  8162. } else
  8163. val = BMCR_LOOPBACK | BMCR_FULLDPLX | BMCR_SPEED1000;
  8164. tg3_phy_toggle_automdix(tp, 0);
  8165. tg3_writephy(tp, MII_BMCR, val);
  8166. udelay(40);
  8167. mac_mode = tp->mac_mode & ~MAC_MODE_PORT_MODE_MASK;
  8168. if (tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET) {
  8169. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  8170. tg3_writephy(tp, MII_TG3_FET_PTEST, 0x1800);
  8171. mac_mode |= MAC_MODE_PORT_MODE_MII;
  8172. } else
  8173. mac_mode |= MAC_MODE_PORT_MODE_GMII;
  8174. /* reset to prevent losing 1st rx packet intermittently */
  8175. if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES) {
  8176. tw32_f(MAC_RX_MODE, RX_MODE_RESET);
  8177. udelay(10);
  8178. tw32_f(MAC_RX_MODE, tp->rx_mode);
  8179. }
  8180. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) {
  8181. if ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5401)
  8182. mac_mode &= ~MAC_MODE_LINK_POLARITY;
  8183. else if ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5411)
  8184. mac_mode |= MAC_MODE_LINK_POLARITY;
  8185. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  8186. MII_TG3_EXT_CTRL_LNK3_LED_MODE);
  8187. }
  8188. tw32(MAC_MODE, mac_mode);
  8189. }
  8190. else
  8191. return -EINVAL;
  8192. err = -EIO;
  8193. tx_len = 1514;
  8194. skb = netdev_alloc_skb(tp->dev, tx_len);
  8195. if (!skb)
  8196. return -ENOMEM;
  8197. tx_data = skb_put(skb, tx_len);
  8198. memcpy(tx_data, tp->dev->dev_addr, 6);
  8199. memset(tx_data + 6, 0x0, 8);
  8200. tw32(MAC_RX_MTU_SIZE, tx_len + 4);
  8201. for (i = 14; i < tx_len; i++)
  8202. tx_data[i] = (u8) (i & 0xff);
  8203. map = pci_map_single(tp->pdev, skb->data, tx_len, PCI_DMA_TODEVICE);
  8204. tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
  8205. HOSTCC_MODE_NOW);
  8206. udelay(10);
  8207. rx_start_idx = tp->hw_status->idx[0].rx_producer;
  8208. num_pkts = 0;
  8209. tg3_set_txd(tp, tp->tx_prod, map, tx_len, 0, 1);
  8210. tp->tx_prod++;
  8211. num_pkts++;
  8212. tw32_tx_mbox(MAILBOX_SNDHOST_PROD_IDX_0 + TG3_64BIT_REG_LOW,
  8213. tp->tx_prod);
  8214. tr32_mailbox(MAILBOX_SNDHOST_PROD_IDX_0 + TG3_64BIT_REG_LOW);
  8215. udelay(10);
  8216. /* 250 usec to allow enough time on some 10/100 Mbps devices. */
  8217. for (i = 0; i < 25; i++) {
  8218. tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
  8219. HOSTCC_MODE_NOW);
  8220. udelay(10);
  8221. tx_idx = tp->hw_status->idx[0].tx_consumer;
  8222. rx_idx = tp->hw_status->idx[0].rx_producer;
  8223. if ((tx_idx == tp->tx_prod) &&
  8224. (rx_idx == (rx_start_idx + num_pkts)))
  8225. break;
  8226. }
  8227. pci_unmap_single(tp->pdev, map, tx_len, PCI_DMA_TODEVICE);
  8228. dev_kfree_skb(skb);
  8229. if (tx_idx != tp->tx_prod)
  8230. goto out;
  8231. if (rx_idx != rx_start_idx + num_pkts)
  8232. goto out;
  8233. desc = &tp->rx_rcb[rx_start_idx];
  8234. desc_idx = desc->opaque & RXD_OPAQUE_INDEX_MASK;
  8235. opaque_key = desc->opaque & RXD_OPAQUE_RING_MASK;
  8236. if (opaque_key != RXD_OPAQUE_RING_STD)
  8237. goto out;
  8238. if ((desc->err_vlan & RXD_ERR_MASK) != 0 &&
  8239. (desc->err_vlan != RXD_ERR_ODD_NIBBLE_RCVD_MII))
  8240. goto out;
  8241. rx_len = ((desc->idx_len & RXD_LEN_MASK) >> RXD_LEN_SHIFT) - 4;
  8242. if (rx_len != tx_len)
  8243. goto out;
  8244. rx_skb = tp->rx_std_buffers[desc_idx].skb;
  8245. map = pci_unmap_addr(&tp->rx_std_buffers[desc_idx], mapping);
  8246. pci_dma_sync_single_for_cpu(tp->pdev, map, rx_len, PCI_DMA_FROMDEVICE);
  8247. for (i = 14; i < tx_len; i++) {
  8248. if (*(rx_skb->data + i) != (u8) (i & 0xff))
  8249. goto out;
  8250. }
  8251. err = 0;
  8252. /* tg3_free_rings will unmap and free the rx_skb */
  8253. out:
  8254. return err;
  8255. }
  8256. #define TG3_MAC_LOOPBACK_FAILED 1
  8257. #define TG3_PHY_LOOPBACK_FAILED 2
  8258. #define TG3_LOOPBACK_FAILED (TG3_MAC_LOOPBACK_FAILED | \
  8259. TG3_PHY_LOOPBACK_FAILED)
  8260. static int tg3_test_loopback(struct tg3 *tp)
  8261. {
  8262. int err = 0;
  8263. u32 cpmuctrl = 0;
  8264. if (!netif_running(tp->dev))
  8265. return TG3_LOOPBACK_FAILED;
  8266. err = tg3_reset_hw(tp, 1);
  8267. if (err)
  8268. return TG3_LOOPBACK_FAILED;
  8269. /* Turn off gphy autopowerdown. */
  8270. if (tp->tg3_flags3 & TG3_FLG3_PHY_ENABLE_APD)
  8271. tg3_phy_toggle_apd(tp, false);
  8272. if (tp->tg3_flags & TG3_FLAG_CPMU_PRESENT) {
  8273. int i;
  8274. u32 status;
  8275. tw32(TG3_CPMU_MUTEX_REQ, CPMU_MUTEX_REQ_DRIVER);
  8276. /* Wait for up to 40 microseconds to acquire lock. */
  8277. for (i = 0; i < 4; i++) {
  8278. status = tr32(TG3_CPMU_MUTEX_GNT);
  8279. if (status == CPMU_MUTEX_GNT_DRIVER)
  8280. break;
  8281. udelay(10);
  8282. }
  8283. if (status != CPMU_MUTEX_GNT_DRIVER)
  8284. return TG3_LOOPBACK_FAILED;
  8285. /* Turn off link-based power management. */
  8286. cpmuctrl = tr32(TG3_CPMU_CTRL);
  8287. tw32(TG3_CPMU_CTRL,
  8288. cpmuctrl & ~(CPMU_CTRL_LINK_SPEED_MODE |
  8289. CPMU_CTRL_LINK_AWARE_MODE));
  8290. }
  8291. if (tg3_run_loopback(tp, TG3_MAC_LOOPBACK))
  8292. err |= TG3_MAC_LOOPBACK_FAILED;
  8293. if (tp->tg3_flags & TG3_FLAG_CPMU_PRESENT) {
  8294. tw32(TG3_CPMU_CTRL, cpmuctrl);
  8295. /* Release the mutex */
  8296. tw32(TG3_CPMU_MUTEX_GNT, CPMU_MUTEX_GNT_DRIVER);
  8297. }
  8298. if (!(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) &&
  8299. !(tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB)) {
  8300. if (tg3_run_loopback(tp, TG3_PHY_LOOPBACK))
  8301. err |= TG3_PHY_LOOPBACK_FAILED;
  8302. }
  8303. /* Re-enable gphy autopowerdown. */
  8304. if (tp->tg3_flags3 & TG3_FLG3_PHY_ENABLE_APD)
  8305. tg3_phy_toggle_apd(tp, true);
  8306. return err;
  8307. }
  8308. static void tg3_self_test(struct net_device *dev, struct ethtool_test *etest,
  8309. u64 *data)
  8310. {
  8311. struct tg3 *tp = netdev_priv(dev);
  8312. if (tp->link_config.phy_is_low_power)
  8313. tg3_set_power_state(tp, PCI_D0);
  8314. memset(data, 0, sizeof(u64) * TG3_NUM_TEST);
  8315. if (tg3_test_nvram(tp) != 0) {
  8316. etest->flags |= ETH_TEST_FL_FAILED;
  8317. data[0] = 1;
  8318. }
  8319. if (tg3_test_link(tp) != 0) {
  8320. etest->flags |= ETH_TEST_FL_FAILED;
  8321. data[1] = 1;
  8322. }
  8323. if (etest->flags & ETH_TEST_FL_OFFLINE) {
  8324. int err, err2 = 0, irq_sync = 0;
  8325. if (netif_running(dev)) {
  8326. tg3_phy_stop(tp);
  8327. tg3_netif_stop(tp);
  8328. irq_sync = 1;
  8329. }
  8330. tg3_full_lock(tp, irq_sync);
  8331. tg3_halt(tp, RESET_KIND_SUSPEND, 1);
  8332. err = tg3_nvram_lock(tp);
  8333. tg3_halt_cpu(tp, RX_CPU_BASE);
  8334. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  8335. tg3_halt_cpu(tp, TX_CPU_BASE);
  8336. if (!err)
  8337. tg3_nvram_unlock(tp);
  8338. if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES)
  8339. tg3_phy_reset(tp);
  8340. if (tg3_test_registers(tp) != 0) {
  8341. etest->flags |= ETH_TEST_FL_FAILED;
  8342. data[2] = 1;
  8343. }
  8344. if (tg3_test_memory(tp) != 0) {
  8345. etest->flags |= ETH_TEST_FL_FAILED;
  8346. data[3] = 1;
  8347. }
  8348. if ((data[4] = tg3_test_loopback(tp)) != 0)
  8349. etest->flags |= ETH_TEST_FL_FAILED;
  8350. tg3_full_unlock(tp);
  8351. if (tg3_test_interrupt(tp) != 0) {
  8352. etest->flags |= ETH_TEST_FL_FAILED;
  8353. data[5] = 1;
  8354. }
  8355. tg3_full_lock(tp, 0);
  8356. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  8357. if (netif_running(dev)) {
  8358. tp->tg3_flags |= TG3_FLAG_INIT_COMPLETE;
  8359. err2 = tg3_restart_hw(tp, 1);
  8360. if (!err2)
  8361. tg3_netif_start(tp);
  8362. }
  8363. tg3_full_unlock(tp);
  8364. if (irq_sync && !err2)
  8365. tg3_phy_start(tp);
  8366. }
  8367. if (tp->link_config.phy_is_low_power)
  8368. tg3_set_power_state(tp, PCI_D3hot);
  8369. }
  8370. static int tg3_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
  8371. {
  8372. struct mii_ioctl_data *data = if_mii(ifr);
  8373. struct tg3 *tp = netdev_priv(dev);
  8374. int err;
  8375. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  8376. if (!(tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED))
  8377. return -EAGAIN;
  8378. return phy_mii_ioctl(tp->mdio_bus->phy_map[PHY_ADDR], data, cmd);
  8379. }
  8380. switch(cmd) {
  8381. case SIOCGMIIPHY:
  8382. data->phy_id = PHY_ADDR;
  8383. /* fallthru */
  8384. case SIOCGMIIREG: {
  8385. u32 mii_regval;
  8386. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)
  8387. break; /* We have no PHY */
  8388. if (tp->link_config.phy_is_low_power)
  8389. return -EAGAIN;
  8390. spin_lock_bh(&tp->lock);
  8391. err = tg3_readphy(tp, data->reg_num & 0x1f, &mii_regval);
  8392. spin_unlock_bh(&tp->lock);
  8393. data->val_out = mii_regval;
  8394. return err;
  8395. }
  8396. case SIOCSMIIREG:
  8397. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)
  8398. break; /* We have no PHY */
  8399. if (!capable(CAP_NET_ADMIN))
  8400. return -EPERM;
  8401. if (tp->link_config.phy_is_low_power)
  8402. return -EAGAIN;
  8403. spin_lock_bh(&tp->lock);
  8404. err = tg3_writephy(tp, data->reg_num & 0x1f, data->val_in);
  8405. spin_unlock_bh(&tp->lock);
  8406. return err;
  8407. default:
  8408. /* do nothing */
  8409. break;
  8410. }
  8411. return -EOPNOTSUPP;
  8412. }
  8413. #if TG3_VLAN_TAG_USED
  8414. static void tg3_vlan_rx_register(struct net_device *dev, struct vlan_group *grp)
  8415. {
  8416. struct tg3 *tp = netdev_priv(dev);
  8417. if (!netif_running(dev)) {
  8418. tp->vlgrp = grp;
  8419. return;
  8420. }
  8421. tg3_netif_stop(tp);
  8422. tg3_full_lock(tp, 0);
  8423. tp->vlgrp = grp;
  8424. /* Update RX_MODE_KEEP_VLAN_TAG bit in RX_MODE register. */
  8425. __tg3_set_rx_mode(dev);
  8426. tg3_netif_start(tp);
  8427. tg3_full_unlock(tp);
  8428. }
  8429. #endif
  8430. static int tg3_get_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
  8431. {
  8432. struct tg3 *tp = netdev_priv(dev);
  8433. memcpy(ec, &tp->coal, sizeof(*ec));
  8434. return 0;
  8435. }
  8436. static int tg3_set_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
  8437. {
  8438. struct tg3 *tp = netdev_priv(dev);
  8439. u32 max_rxcoal_tick_int = 0, max_txcoal_tick_int = 0;
  8440. u32 max_stat_coal_ticks = 0, min_stat_coal_ticks = 0;
  8441. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  8442. max_rxcoal_tick_int = MAX_RXCOAL_TICK_INT;
  8443. max_txcoal_tick_int = MAX_TXCOAL_TICK_INT;
  8444. max_stat_coal_ticks = MAX_STAT_COAL_TICKS;
  8445. min_stat_coal_ticks = MIN_STAT_COAL_TICKS;
  8446. }
  8447. if ((ec->rx_coalesce_usecs > MAX_RXCOL_TICKS) ||
  8448. (ec->tx_coalesce_usecs > MAX_TXCOL_TICKS) ||
  8449. (ec->rx_max_coalesced_frames > MAX_RXMAX_FRAMES) ||
  8450. (ec->tx_max_coalesced_frames > MAX_TXMAX_FRAMES) ||
  8451. (ec->rx_coalesce_usecs_irq > max_rxcoal_tick_int) ||
  8452. (ec->tx_coalesce_usecs_irq > max_txcoal_tick_int) ||
  8453. (ec->rx_max_coalesced_frames_irq > MAX_RXCOAL_MAXF_INT) ||
  8454. (ec->tx_max_coalesced_frames_irq > MAX_TXCOAL_MAXF_INT) ||
  8455. (ec->stats_block_coalesce_usecs > max_stat_coal_ticks) ||
  8456. (ec->stats_block_coalesce_usecs < min_stat_coal_ticks))
  8457. return -EINVAL;
  8458. /* No rx interrupts will be generated if both are zero */
  8459. if ((ec->rx_coalesce_usecs == 0) &&
  8460. (ec->rx_max_coalesced_frames == 0))
  8461. return -EINVAL;
  8462. /* No tx interrupts will be generated if both are zero */
  8463. if ((ec->tx_coalesce_usecs == 0) &&
  8464. (ec->tx_max_coalesced_frames == 0))
  8465. return -EINVAL;
  8466. /* Only copy relevant parameters, ignore all others. */
  8467. tp->coal.rx_coalesce_usecs = ec->rx_coalesce_usecs;
  8468. tp->coal.tx_coalesce_usecs = ec->tx_coalesce_usecs;
  8469. tp->coal.rx_max_coalesced_frames = ec->rx_max_coalesced_frames;
  8470. tp->coal.tx_max_coalesced_frames = ec->tx_max_coalesced_frames;
  8471. tp->coal.rx_coalesce_usecs_irq = ec->rx_coalesce_usecs_irq;
  8472. tp->coal.tx_coalesce_usecs_irq = ec->tx_coalesce_usecs_irq;
  8473. tp->coal.rx_max_coalesced_frames_irq = ec->rx_max_coalesced_frames_irq;
  8474. tp->coal.tx_max_coalesced_frames_irq = ec->tx_max_coalesced_frames_irq;
  8475. tp->coal.stats_block_coalesce_usecs = ec->stats_block_coalesce_usecs;
  8476. if (netif_running(dev)) {
  8477. tg3_full_lock(tp, 0);
  8478. __tg3_set_coalesce(tp, &tp->coal);
  8479. tg3_full_unlock(tp);
  8480. }
  8481. return 0;
  8482. }
  8483. static const struct ethtool_ops tg3_ethtool_ops = {
  8484. .get_settings = tg3_get_settings,
  8485. .set_settings = tg3_set_settings,
  8486. .get_drvinfo = tg3_get_drvinfo,
  8487. .get_regs_len = tg3_get_regs_len,
  8488. .get_regs = tg3_get_regs,
  8489. .get_wol = tg3_get_wol,
  8490. .set_wol = tg3_set_wol,
  8491. .get_msglevel = tg3_get_msglevel,
  8492. .set_msglevel = tg3_set_msglevel,
  8493. .nway_reset = tg3_nway_reset,
  8494. .get_link = ethtool_op_get_link,
  8495. .get_eeprom_len = tg3_get_eeprom_len,
  8496. .get_eeprom = tg3_get_eeprom,
  8497. .set_eeprom = tg3_set_eeprom,
  8498. .get_ringparam = tg3_get_ringparam,
  8499. .set_ringparam = tg3_set_ringparam,
  8500. .get_pauseparam = tg3_get_pauseparam,
  8501. .set_pauseparam = tg3_set_pauseparam,
  8502. .get_rx_csum = tg3_get_rx_csum,
  8503. .set_rx_csum = tg3_set_rx_csum,
  8504. .set_tx_csum = tg3_set_tx_csum,
  8505. .set_sg = ethtool_op_set_sg,
  8506. .set_tso = tg3_set_tso,
  8507. .self_test = tg3_self_test,
  8508. .get_strings = tg3_get_strings,
  8509. .phys_id = tg3_phys_id,
  8510. .get_ethtool_stats = tg3_get_ethtool_stats,
  8511. .get_coalesce = tg3_get_coalesce,
  8512. .set_coalesce = tg3_set_coalesce,
  8513. .get_sset_count = tg3_get_sset_count,
  8514. };
  8515. static void __devinit tg3_get_eeprom_size(struct tg3 *tp)
  8516. {
  8517. u32 cursize, val, magic;
  8518. tp->nvram_size = EEPROM_CHIP_SIZE;
  8519. if (tg3_nvram_read(tp, 0, &magic) != 0)
  8520. return;
  8521. if ((magic != TG3_EEPROM_MAGIC) &&
  8522. ((magic & TG3_EEPROM_MAGIC_FW_MSK) != TG3_EEPROM_MAGIC_FW) &&
  8523. ((magic & TG3_EEPROM_MAGIC_HW_MSK) != TG3_EEPROM_MAGIC_HW))
  8524. return;
  8525. /*
  8526. * Size the chip by reading offsets at increasing powers of two.
  8527. * When we encounter our validation signature, we know the addressing
  8528. * has wrapped around, and thus have our chip size.
  8529. */
  8530. cursize = 0x10;
  8531. while (cursize < tp->nvram_size) {
  8532. if (tg3_nvram_read(tp, cursize, &val) != 0)
  8533. return;
  8534. if (val == magic)
  8535. break;
  8536. cursize <<= 1;
  8537. }
  8538. tp->nvram_size = cursize;
  8539. }
  8540. static void __devinit tg3_get_nvram_size(struct tg3 *tp)
  8541. {
  8542. u32 val;
  8543. if ((tp->tg3_flags3 & TG3_FLG3_NO_NVRAM) ||
  8544. tg3_nvram_read(tp, 0, &val) != 0)
  8545. return;
  8546. /* Selfboot format */
  8547. if (val != TG3_EEPROM_MAGIC) {
  8548. tg3_get_eeprom_size(tp);
  8549. return;
  8550. }
  8551. if (tg3_nvram_read(tp, 0xf0, &val) == 0) {
  8552. if (val != 0) {
  8553. /* This is confusing. We want to operate on the
  8554. * 16-bit value at offset 0xf2. The tg3_nvram_read()
  8555. * call will read from NVRAM and byteswap the data
  8556. * according to the byteswapping settings for all
  8557. * other register accesses. This ensures the data we
  8558. * want will always reside in the lower 16-bits.
  8559. * However, the data in NVRAM is in LE format, which
  8560. * means the data from the NVRAM read will always be
  8561. * opposite the endianness of the CPU. The 16-bit
  8562. * byteswap then brings the data to CPU endianness.
  8563. */
  8564. tp->nvram_size = swab16((u16)(val & 0x0000ffff)) * 1024;
  8565. return;
  8566. }
  8567. }
  8568. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  8569. }
  8570. static void __devinit tg3_get_nvram_info(struct tg3 *tp)
  8571. {
  8572. u32 nvcfg1;
  8573. nvcfg1 = tr32(NVRAM_CFG1);
  8574. if (nvcfg1 & NVRAM_CFG1_FLASHIF_ENAB) {
  8575. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  8576. } else {
  8577. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  8578. tw32(NVRAM_CFG1, nvcfg1);
  8579. }
  8580. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750) ||
  8581. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
  8582. switch (nvcfg1 & NVRAM_CFG1_VENDOR_MASK) {
  8583. case FLASH_VENDOR_ATMEL_FLASH_BUFFERED:
  8584. tp->nvram_jedecnum = JEDEC_ATMEL;
  8585. tp->nvram_pagesize = ATMEL_AT45DB0X1B_PAGE_SIZE;
  8586. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  8587. break;
  8588. case FLASH_VENDOR_ATMEL_FLASH_UNBUFFERED:
  8589. tp->nvram_jedecnum = JEDEC_ATMEL;
  8590. tp->nvram_pagesize = ATMEL_AT25F512_PAGE_SIZE;
  8591. break;
  8592. case FLASH_VENDOR_ATMEL_EEPROM:
  8593. tp->nvram_jedecnum = JEDEC_ATMEL;
  8594. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  8595. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  8596. break;
  8597. case FLASH_VENDOR_ST:
  8598. tp->nvram_jedecnum = JEDEC_ST;
  8599. tp->nvram_pagesize = ST_M45PEX0_PAGE_SIZE;
  8600. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  8601. break;
  8602. case FLASH_VENDOR_SAIFUN:
  8603. tp->nvram_jedecnum = JEDEC_SAIFUN;
  8604. tp->nvram_pagesize = SAIFUN_SA25F0XX_PAGE_SIZE;
  8605. break;
  8606. case FLASH_VENDOR_SST_SMALL:
  8607. case FLASH_VENDOR_SST_LARGE:
  8608. tp->nvram_jedecnum = JEDEC_SST;
  8609. tp->nvram_pagesize = SST_25VF0X0_PAGE_SIZE;
  8610. break;
  8611. }
  8612. } else {
  8613. tp->nvram_jedecnum = JEDEC_ATMEL;
  8614. tp->nvram_pagesize = ATMEL_AT45DB0X1B_PAGE_SIZE;
  8615. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  8616. }
  8617. }
  8618. static void __devinit tg3_get_5752_nvram_info(struct tg3 *tp)
  8619. {
  8620. u32 nvcfg1;
  8621. nvcfg1 = tr32(NVRAM_CFG1);
  8622. /* NVRAM protection for TPM */
  8623. if (nvcfg1 & (1 << 27))
  8624. tp->tg3_flags2 |= TG3_FLG2_PROTECTED_NVRAM;
  8625. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  8626. case FLASH_5752VENDOR_ATMEL_EEPROM_64KHZ:
  8627. case FLASH_5752VENDOR_ATMEL_EEPROM_376KHZ:
  8628. tp->nvram_jedecnum = JEDEC_ATMEL;
  8629. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  8630. break;
  8631. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  8632. tp->nvram_jedecnum = JEDEC_ATMEL;
  8633. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  8634. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  8635. break;
  8636. case FLASH_5752VENDOR_ST_M45PE10:
  8637. case FLASH_5752VENDOR_ST_M45PE20:
  8638. case FLASH_5752VENDOR_ST_M45PE40:
  8639. tp->nvram_jedecnum = JEDEC_ST;
  8640. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  8641. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  8642. break;
  8643. }
  8644. if (tp->tg3_flags2 & TG3_FLG2_FLASH) {
  8645. switch (nvcfg1 & NVRAM_CFG1_5752PAGE_SIZE_MASK) {
  8646. case FLASH_5752PAGE_SIZE_256:
  8647. tp->nvram_pagesize = 256;
  8648. break;
  8649. case FLASH_5752PAGE_SIZE_512:
  8650. tp->nvram_pagesize = 512;
  8651. break;
  8652. case FLASH_5752PAGE_SIZE_1K:
  8653. tp->nvram_pagesize = 1024;
  8654. break;
  8655. case FLASH_5752PAGE_SIZE_2K:
  8656. tp->nvram_pagesize = 2048;
  8657. break;
  8658. case FLASH_5752PAGE_SIZE_4K:
  8659. tp->nvram_pagesize = 4096;
  8660. break;
  8661. case FLASH_5752PAGE_SIZE_264:
  8662. tp->nvram_pagesize = 264;
  8663. break;
  8664. }
  8665. } else {
  8666. /* For eeprom, set pagesize to maximum eeprom size */
  8667. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  8668. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  8669. tw32(NVRAM_CFG1, nvcfg1);
  8670. }
  8671. }
  8672. static void __devinit tg3_get_5755_nvram_info(struct tg3 *tp)
  8673. {
  8674. u32 nvcfg1, protect = 0;
  8675. nvcfg1 = tr32(NVRAM_CFG1);
  8676. /* NVRAM protection for TPM */
  8677. if (nvcfg1 & (1 << 27)) {
  8678. tp->tg3_flags2 |= TG3_FLG2_PROTECTED_NVRAM;
  8679. protect = 1;
  8680. }
  8681. nvcfg1 &= NVRAM_CFG1_5752VENDOR_MASK;
  8682. switch (nvcfg1) {
  8683. case FLASH_5755VENDOR_ATMEL_FLASH_1:
  8684. case FLASH_5755VENDOR_ATMEL_FLASH_2:
  8685. case FLASH_5755VENDOR_ATMEL_FLASH_3:
  8686. case FLASH_5755VENDOR_ATMEL_FLASH_5:
  8687. tp->nvram_jedecnum = JEDEC_ATMEL;
  8688. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  8689. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  8690. tp->nvram_pagesize = 264;
  8691. if (nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_1 ||
  8692. nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_5)
  8693. tp->nvram_size = (protect ? 0x3e200 :
  8694. TG3_NVRAM_SIZE_512KB);
  8695. else if (nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_2)
  8696. tp->nvram_size = (protect ? 0x1f200 :
  8697. TG3_NVRAM_SIZE_256KB);
  8698. else
  8699. tp->nvram_size = (protect ? 0x1f200 :
  8700. TG3_NVRAM_SIZE_128KB);
  8701. break;
  8702. case FLASH_5752VENDOR_ST_M45PE10:
  8703. case FLASH_5752VENDOR_ST_M45PE20:
  8704. case FLASH_5752VENDOR_ST_M45PE40:
  8705. tp->nvram_jedecnum = JEDEC_ST;
  8706. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  8707. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  8708. tp->nvram_pagesize = 256;
  8709. if (nvcfg1 == FLASH_5752VENDOR_ST_M45PE10)
  8710. tp->nvram_size = (protect ?
  8711. TG3_NVRAM_SIZE_64KB :
  8712. TG3_NVRAM_SIZE_128KB);
  8713. else if (nvcfg1 == FLASH_5752VENDOR_ST_M45PE20)
  8714. tp->nvram_size = (protect ?
  8715. TG3_NVRAM_SIZE_64KB :
  8716. TG3_NVRAM_SIZE_256KB);
  8717. else
  8718. tp->nvram_size = (protect ?
  8719. TG3_NVRAM_SIZE_128KB :
  8720. TG3_NVRAM_SIZE_512KB);
  8721. break;
  8722. }
  8723. }
  8724. static void __devinit tg3_get_5787_nvram_info(struct tg3 *tp)
  8725. {
  8726. u32 nvcfg1;
  8727. nvcfg1 = tr32(NVRAM_CFG1);
  8728. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  8729. case FLASH_5787VENDOR_ATMEL_EEPROM_64KHZ:
  8730. case FLASH_5787VENDOR_ATMEL_EEPROM_376KHZ:
  8731. case FLASH_5787VENDOR_MICRO_EEPROM_64KHZ:
  8732. case FLASH_5787VENDOR_MICRO_EEPROM_376KHZ:
  8733. tp->nvram_jedecnum = JEDEC_ATMEL;
  8734. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  8735. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  8736. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  8737. tw32(NVRAM_CFG1, nvcfg1);
  8738. break;
  8739. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  8740. case FLASH_5755VENDOR_ATMEL_FLASH_1:
  8741. case FLASH_5755VENDOR_ATMEL_FLASH_2:
  8742. case FLASH_5755VENDOR_ATMEL_FLASH_3:
  8743. tp->nvram_jedecnum = JEDEC_ATMEL;
  8744. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  8745. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  8746. tp->nvram_pagesize = 264;
  8747. break;
  8748. case FLASH_5752VENDOR_ST_M45PE10:
  8749. case FLASH_5752VENDOR_ST_M45PE20:
  8750. case FLASH_5752VENDOR_ST_M45PE40:
  8751. tp->nvram_jedecnum = JEDEC_ST;
  8752. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  8753. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  8754. tp->nvram_pagesize = 256;
  8755. break;
  8756. }
  8757. }
  8758. static void __devinit tg3_get_5761_nvram_info(struct tg3 *tp)
  8759. {
  8760. u32 nvcfg1, protect = 0;
  8761. nvcfg1 = tr32(NVRAM_CFG1);
  8762. /* NVRAM protection for TPM */
  8763. if (nvcfg1 & (1 << 27)) {
  8764. tp->tg3_flags2 |= TG3_FLG2_PROTECTED_NVRAM;
  8765. protect = 1;
  8766. }
  8767. nvcfg1 &= NVRAM_CFG1_5752VENDOR_MASK;
  8768. switch (nvcfg1) {
  8769. case FLASH_5761VENDOR_ATMEL_ADB021D:
  8770. case FLASH_5761VENDOR_ATMEL_ADB041D:
  8771. case FLASH_5761VENDOR_ATMEL_ADB081D:
  8772. case FLASH_5761VENDOR_ATMEL_ADB161D:
  8773. case FLASH_5761VENDOR_ATMEL_MDB021D:
  8774. case FLASH_5761VENDOR_ATMEL_MDB041D:
  8775. case FLASH_5761VENDOR_ATMEL_MDB081D:
  8776. case FLASH_5761VENDOR_ATMEL_MDB161D:
  8777. tp->nvram_jedecnum = JEDEC_ATMEL;
  8778. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  8779. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  8780. tp->tg3_flags3 |= TG3_FLG3_NO_NVRAM_ADDR_TRANS;
  8781. tp->nvram_pagesize = 256;
  8782. break;
  8783. case FLASH_5761VENDOR_ST_A_M45PE20:
  8784. case FLASH_5761VENDOR_ST_A_M45PE40:
  8785. case FLASH_5761VENDOR_ST_A_M45PE80:
  8786. case FLASH_5761VENDOR_ST_A_M45PE16:
  8787. case FLASH_5761VENDOR_ST_M_M45PE20:
  8788. case FLASH_5761VENDOR_ST_M_M45PE40:
  8789. case FLASH_5761VENDOR_ST_M_M45PE80:
  8790. case FLASH_5761VENDOR_ST_M_M45PE16:
  8791. tp->nvram_jedecnum = JEDEC_ST;
  8792. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  8793. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  8794. tp->nvram_pagesize = 256;
  8795. break;
  8796. }
  8797. if (protect) {
  8798. tp->nvram_size = tr32(NVRAM_ADDR_LOCKOUT);
  8799. } else {
  8800. switch (nvcfg1) {
  8801. case FLASH_5761VENDOR_ATMEL_ADB161D:
  8802. case FLASH_5761VENDOR_ATMEL_MDB161D:
  8803. case FLASH_5761VENDOR_ST_A_M45PE16:
  8804. case FLASH_5761VENDOR_ST_M_M45PE16:
  8805. tp->nvram_size = TG3_NVRAM_SIZE_2MB;
  8806. break;
  8807. case FLASH_5761VENDOR_ATMEL_ADB081D:
  8808. case FLASH_5761VENDOR_ATMEL_MDB081D:
  8809. case FLASH_5761VENDOR_ST_A_M45PE80:
  8810. case FLASH_5761VENDOR_ST_M_M45PE80:
  8811. tp->nvram_size = TG3_NVRAM_SIZE_1MB;
  8812. break;
  8813. case FLASH_5761VENDOR_ATMEL_ADB041D:
  8814. case FLASH_5761VENDOR_ATMEL_MDB041D:
  8815. case FLASH_5761VENDOR_ST_A_M45PE40:
  8816. case FLASH_5761VENDOR_ST_M_M45PE40:
  8817. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  8818. break;
  8819. case FLASH_5761VENDOR_ATMEL_ADB021D:
  8820. case FLASH_5761VENDOR_ATMEL_MDB021D:
  8821. case FLASH_5761VENDOR_ST_A_M45PE20:
  8822. case FLASH_5761VENDOR_ST_M_M45PE20:
  8823. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  8824. break;
  8825. }
  8826. }
  8827. }
  8828. static void __devinit tg3_get_5906_nvram_info(struct tg3 *tp)
  8829. {
  8830. tp->nvram_jedecnum = JEDEC_ATMEL;
  8831. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  8832. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  8833. }
  8834. static void __devinit tg3_get_57780_nvram_info(struct tg3 *tp)
  8835. {
  8836. u32 nvcfg1;
  8837. nvcfg1 = tr32(NVRAM_CFG1);
  8838. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  8839. case FLASH_5787VENDOR_ATMEL_EEPROM_376KHZ:
  8840. case FLASH_5787VENDOR_MICRO_EEPROM_376KHZ:
  8841. tp->nvram_jedecnum = JEDEC_ATMEL;
  8842. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  8843. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  8844. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  8845. tw32(NVRAM_CFG1, nvcfg1);
  8846. return;
  8847. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  8848. case FLASH_57780VENDOR_ATMEL_AT45DB011D:
  8849. case FLASH_57780VENDOR_ATMEL_AT45DB011B:
  8850. case FLASH_57780VENDOR_ATMEL_AT45DB021D:
  8851. case FLASH_57780VENDOR_ATMEL_AT45DB021B:
  8852. case FLASH_57780VENDOR_ATMEL_AT45DB041D:
  8853. case FLASH_57780VENDOR_ATMEL_AT45DB041B:
  8854. tp->nvram_jedecnum = JEDEC_ATMEL;
  8855. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  8856. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  8857. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  8858. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  8859. case FLASH_57780VENDOR_ATMEL_AT45DB011D:
  8860. case FLASH_57780VENDOR_ATMEL_AT45DB011B:
  8861. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  8862. break;
  8863. case FLASH_57780VENDOR_ATMEL_AT45DB021D:
  8864. case FLASH_57780VENDOR_ATMEL_AT45DB021B:
  8865. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  8866. break;
  8867. case FLASH_57780VENDOR_ATMEL_AT45DB041D:
  8868. case FLASH_57780VENDOR_ATMEL_AT45DB041B:
  8869. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  8870. break;
  8871. }
  8872. break;
  8873. case FLASH_5752VENDOR_ST_M45PE10:
  8874. case FLASH_5752VENDOR_ST_M45PE20:
  8875. case FLASH_5752VENDOR_ST_M45PE40:
  8876. tp->nvram_jedecnum = JEDEC_ST;
  8877. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  8878. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  8879. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  8880. case FLASH_5752VENDOR_ST_M45PE10:
  8881. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  8882. break;
  8883. case FLASH_5752VENDOR_ST_M45PE20:
  8884. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  8885. break;
  8886. case FLASH_5752VENDOR_ST_M45PE40:
  8887. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  8888. break;
  8889. }
  8890. break;
  8891. default:
  8892. tp->tg3_flags3 |= TG3_FLG3_NO_NVRAM;
  8893. return;
  8894. }
  8895. switch (nvcfg1 & NVRAM_CFG1_5752PAGE_SIZE_MASK) {
  8896. case FLASH_5752PAGE_SIZE_256:
  8897. tp->tg3_flags3 |= TG3_FLG3_NO_NVRAM_ADDR_TRANS;
  8898. tp->nvram_pagesize = 256;
  8899. break;
  8900. case FLASH_5752PAGE_SIZE_512:
  8901. tp->tg3_flags3 |= TG3_FLG3_NO_NVRAM_ADDR_TRANS;
  8902. tp->nvram_pagesize = 512;
  8903. break;
  8904. case FLASH_5752PAGE_SIZE_1K:
  8905. tp->tg3_flags3 |= TG3_FLG3_NO_NVRAM_ADDR_TRANS;
  8906. tp->nvram_pagesize = 1024;
  8907. break;
  8908. case FLASH_5752PAGE_SIZE_2K:
  8909. tp->tg3_flags3 |= TG3_FLG3_NO_NVRAM_ADDR_TRANS;
  8910. tp->nvram_pagesize = 2048;
  8911. break;
  8912. case FLASH_5752PAGE_SIZE_4K:
  8913. tp->tg3_flags3 |= TG3_FLG3_NO_NVRAM_ADDR_TRANS;
  8914. tp->nvram_pagesize = 4096;
  8915. break;
  8916. case FLASH_5752PAGE_SIZE_264:
  8917. tp->nvram_pagesize = 264;
  8918. break;
  8919. case FLASH_5752PAGE_SIZE_528:
  8920. tp->nvram_pagesize = 528;
  8921. break;
  8922. }
  8923. }
  8924. /* Chips other than 5700/5701 use the NVRAM for fetching info. */
  8925. static void __devinit tg3_nvram_init(struct tg3 *tp)
  8926. {
  8927. tw32_f(GRC_EEPROM_ADDR,
  8928. (EEPROM_ADDR_FSM_RESET |
  8929. (EEPROM_DEFAULT_CLOCK_PERIOD <<
  8930. EEPROM_ADDR_CLKPERD_SHIFT)));
  8931. msleep(1);
  8932. /* Enable seeprom accesses. */
  8933. tw32_f(GRC_LOCAL_CTRL,
  8934. tr32(GRC_LOCAL_CTRL) | GRC_LCLCTRL_AUTO_SEEPROM);
  8935. udelay(100);
  8936. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  8937. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701) {
  8938. tp->tg3_flags |= TG3_FLAG_NVRAM;
  8939. if (tg3_nvram_lock(tp)) {
  8940. printk(KERN_WARNING PFX "%s: Cannot get nvarm lock, "
  8941. "tg3_nvram_init failed.\n", tp->dev->name);
  8942. return;
  8943. }
  8944. tg3_enable_nvram_access(tp);
  8945. tp->nvram_size = 0;
  8946. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
  8947. tg3_get_5752_nvram_info(tp);
  8948. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
  8949. tg3_get_5755_nvram_info(tp);
  8950. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
  8951. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  8952. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  8953. tg3_get_5787_nvram_info(tp);
  8954. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
  8955. tg3_get_5761_nvram_info(tp);
  8956. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  8957. tg3_get_5906_nvram_info(tp);
  8958. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
  8959. tg3_get_57780_nvram_info(tp);
  8960. else
  8961. tg3_get_nvram_info(tp);
  8962. if (tp->nvram_size == 0)
  8963. tg3_get_nvram_size(tp);
  8964. tg3_disable_nvram_access(tp);
  8965. tg3_nvram_unlock(tp);
  8966. } else {
  8967. tp->tg3_flags &= ~(TG3_FLAG_NVRAM | TG3_FLAG_NVRAM_BUFFERED);
  8968. tg3_get_eeprom_size(tp);
  8969. }
  8970. }
  8971. static int tg3_nvram_write_block_using_eeprom(struct tg3 *tp,
  8972. u32 offset, u32 len, u8 *buf)
  8973. {
  8974. int i, j, rc = 0;
  8975. u32 val;
  8976. for (i = 0; i < len; i += 4) {
  8977. u32 addr;
  8978. __be32 data;
  8979. addr = offset + i;
  8980. memcpy(&data, buf + i, 4);
  8981. /*
  8982. * The SEEPROM interface expects the data to always be opposite
  8983. * the native endian format. We accomplish this by reversing
  8984. * all the operations that would have been performed on the
  8985. * data from a call to tg3_nvram_read_be32().
  8986. */
  8987. tw32(GRC_EEPROM_DATA, swab32(be32_to_cpu(data)));
  8988. val = tr32(GRC_EEPROM_ADDR);
  8989. tw32(GRC_EEPROM_ADDR, val | EEPROM_ADDR_COMPLETE);
  8990. val &= ~(EEPROM_ADDR_ADDR_MASK | EEPROM_ADDR_DEVID_MASK |
  8991. EEPROM_ADDR_READ);
  8992. tw32(GRC_EEPROM_ADDR, val |
  8993. (0 << EEPROM_ADDR_DEVID_SHIFT) |
  8994. (addr & EEPROM_ADDR_ADDR_MASK) |
  8995. EEPROM_ADDR_START |
  8996. EEPROM_ADDR_WRITE);
  8997. for (j = 0; j < 1000; j++) {
  8998. val = tr32(GRC_EEPROM_ADDR);
  8999. if (val & EEPROM_ADDR_COMPLETE)
  9000. break;
  9001. msleep(1);
  9002. }
  9003. if (!(val & EEPROM_ADDR_COMPLETE)) {
  9004. rc = -EBUSY;
  9005. break;
  9006. }
  9007. }
  9008. return rc;
  9009. }
  9010. /* offset and length are dword aligned */
  9011. static int tg3_nvram_write_block_unbuffered(struct tg3 *tp, u32 offset, u32 len,
  9012. u8 *buf)
  9013. {
  9014. int ret = 0;
  9015. u32 pagesize = tp->nvram_pagesize;
  9016. u32 pagemask = pagesize - 1;
  9017. u32 nvram_cmd;
  9018. u8 *tmp;
  9019. tmp = kmalloc(pagesize, GFP_KERNEL);
  9020. if (tmp == NULL)
  9021. return -ENOMEM;
  9022. while (len) {
  9023. int j;
  9024. u32 phy_addr, page_off, size;
  9025. phy_addr = offset & ~pagemask;
  9026. for (j = 0; j < pagesize; j += 4) {
  9027. ret = tg3_nvram_read_be32(tp, phy_addr + j,
  9028. (__be32 *) (tmp + j));
  9029. if (ret)
  9030. break;
  9031. }
  9032. if (ret)
  9033. break;
  9034. page_off = offset & pagemask;
  9035. size = pagesize;
  9036. if (len < size)
  9037. size = len;
  9038. len -= size;
  9039. memcpy(tmp + page_off, buf, size);
  9040. offset = offset + (pagesize - page_off);
  9041. tg3_enable_nvram_access(tp);
  9042. /*
  9043. * Before we can erase the flash page, we need
  9044. * to issue a special "write enable" command.
  9045. */
  9046. nvram_cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
  9047. if (tg3_nvram_exec_cmd(tp, nvram_cmd))
  9048. break;
  9049. /* Erase the target page */
  9050. tw32(NVRAM_ADDR, phy_addr);
  9051. nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE | NVRAM_CMD_WR |
  9052. NVRAM_CMD_FIRST | NVRAM_CMD_LAST | NVRAM_CMD_ERASE;
  9053. if (tg3_nvram_exec_cmd(tp, nvram_cmd))
  9054. break;
  9055. /* Issue another write enable to start the write. */
  9056. nvram_cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
  9057. if (tg3_nvram_exec_cmd(tp, nvram_cmd))
  9058. break;
  9059. for (j = 0; j < pagesize; j += 4) {
  9060. __be32 data;
  9061. data = *((__be32 *) (tmp + j));
  9062. tw32(NVRAM_WRDATA, be32_to_cpu(data));
  9063. tw32(NVRAM_ADDR, phy_addr + j);
  9064. nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE |
  9065. NVRAM_CMD_WR;
  9066. if (j == 0)
  9067. nvram_cmd |= NVRAM_CMD_FIRST;
  9068. else if (j == (pagesize - 4))
  9069. nvram_cmd |= NVRAM_CMD_LAST;
  9070. if ((ret = tg3_nvram_exec_cmd(tp, nvram_cmd)))
  9071. break;
  9072. }
  9073. if (ret)
  9074. break;
  9075. }
  9076. nvram_cmd = NVRAM_CMD_WRDI | NVRAM_CMD_GO | NVRAM_CMD_DONE;
  9077. tg3_nvram_exec_cmd(tp, nvram_cmd);
  9078. kfree(tmp);
  9079. return ret;
  9080. }
  9081. /* offset and length are dword aligned */
  9082. static int tg3_nvram_write_block_buffered(struct tg3 *tp, u32 offset, u32 len,
  9083. u8 *buf)
  9084. {
  9085. int i, ret = 0;
  9086. for (i = 0; i < len; i += 4, offset += 4) {
  9087. u32 page_off, phy_addr, nvram_cmd;
  9088. __be32 data;
  9089. memcpy(&data, buf + i, 4);
  9090. tw32(NVRAM_WRDATA, be32_to_cpu(data));
  9091. page_off = offset % tp->nvram_pagesize;
  9092. phy_addr = tg3_nvram_phys_addr(tp, offset);
  9093. tw32(NVRAM_ADDR, phy_addr);
  9094. nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE | NVRAM_CMD_WR;
  9095. if ((page_off == 0) || (i == 0))
  9096. nvram_cmd |= NVRAM_CMD_FIRST;
  9097. if (page_off == (tp->nvram_pagesize - 4))
  9098. nvram_cmd |= NVRAM_CMD_LAST;
  9099. if (i == (len - 4))
  9100. nvram_cmd |= NVRAM_CMD_LAST;
  9101. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5752 &&
  9102. !(tp->tg3_flags3 & TG3_FLG3_5755_PLUS) &&
  9103. (tp->nvram_jedecnum == JEDEC_ST) &&
  9104. (nvram_cmd & NVRAM_CMD_FIRST)) {
  9105. if ((ret = tg3_nvram_exec_cmd(tp,
  9106. NVRAM_CMD_WREN | NVRAM_CMD_GO |
  9107. NVRAM_CMD_DONE)))
  9108. break;
  9109. }
  9110. if (!(tp->tg3_flags2 & TG3_FLG2_FLASH)) {
  9111. /* We always do complete word writes to eeprom. */
  9112. nvram_cmd |= (NVRAM_CMD_FIRST | NVRAM_CMD_LAST);
  9113. }
  9114. if ((ret = tg3_nvram_exec_cmd(tp, nvram_cmd)))
  9115. break;
  9116. }
  9117. return ret;
  9118. }
  9119. /* offset and length are dword aligned */
  9120. static int tg3_nvram_write_block(struct tg3 *tp, u32 offset, u32 len, u8 *buf)
  9121. {
  9122. int ret;
  9123. if (tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT) {
  9124. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl &
  9125. ~GRC_LCLCTRL_GPIO_OUTPUT1);
  9126. udelay(40);
  9127. }
  9128. if (!(tp->tg3_flags & TG3_FLAG_NVRAM)) {
  9129. ret = tg3_nvram_write_block_using_eeprom(tp, offset, len, buf);
  9130. }
  9131. else {
  9132. u32 grc_mode;
  9133. ret = tg3_nvram_lock(tp);
  9134. if (ret)
  9135. return ret;
  9136. tg3_enable_nvram_access(tp);
  9137. if ((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
  9138. !(tp->tg3_flags2 & TG3_FLG2_PROTECTED_NVRAM))
  9139. tw32(NVRAM_WRITE1, 0x406);
  9140. grc_mode = tr32(GRC_MODE);
  9141. tw32(GRC_MODE, grc_mode | GRC_MODE_NVRAM_WR_ENABLE);
  9142. if ((tp->tg3_flags & TG3_FLAG_NVRAM_BUFFERED) ||
  9143. !(tp->tg3_flags2 & TG3_FLG2_FLASH)) {
  9144. ret = tg3_nvram_write_block_buffered(tp, offset, len,
  9145. buf);
  9146. }
  9147. else {
  9148. ret = tg3_nvram_write_block_unbuffered(tp, offset, len,
  9149. buf);
  9150. }
  9151. grc_mode = tr32(GRC_MODE);
  9152. tw32(GRC_MODE, grc_mode & ~GRC_MODE_NVRAM_WR_ENABLE);
  9153. tg3_disable_nvram_access(tp);
  9154. tg3_nvram_unlock(tp);
  9155. }
  9156. if (tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT) {
  9157. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
  9158. udelay(40);
  9159. }
  9160. return ret;
  9161. }
  9162. struct subsys_tbl_ent {
  9163. u16 subsys_vendor, subsys_devid;
  9164. u32 phy_id;
  9165. };
  9166. static struct subsys_tbl_ent subsys_id_to_phy_id[] = {
  9167. /* Broadcom boards. */
  9168. { PCI_VENDOR_ID_BROADCOM, 0x1644, PHY_ID_BCM5401 }, /* BCM95700A6 */
  9169. { PCI_VENDOR_ID_BROADCOM, 0x0001, PHY_ID_BCM5701 }, /* BCM95701A5 */
  9170. { PCI_VENDOR_ID_BROADCOM, 0x0002, PHY_ID_BCM8002 }, /* BCM95700T6 */
  9171. { PCI_VENDOR_ID_BROADCOM, 0x0003, 0 }, /* BCM95700A9 */
  9172. { PCI_VENDOR_ID_BROADCOM, 0x0005, PHY_ID_BCM5701 }, /* BCM95701T1 */
  9173. { PCI_VENDOR_ID_BROADCOM, 0x0006, PHY_ID_BCM5701 }, /* BCM95701T8 */
  9174. { PCI_VENDOR_ID_BROADCOM, 0x0007, 0 }, /* BCM95701A7 */
  9175. { PCI_VENDOR_ID_BROADCOM, 0x0008, PHY_ID_BCM5701 }, /* BCM95701A10 */
  9176. { PCI_VENDOR_ID_BROADCOM, 0x8008, PHY_ID_BCM5701 }, /* BCM95701A12 */
  9177. { PCI_VENDOR_ID_BROADCOM, 0x0009, PHY_ID_BCM5703 }, /* BCM95703Ax1 */
  9178. { PCI_VENDOR_ID_BROADCOM, 0x8009, PHY_ID_BCM5703 }, /* BCM95703Ax2 */
  9179. /* 3com boards. */
  9180. { PCI_VENDOR_ID_3COM, 0x1000, PHY_ID_BCM5401 }, /* 3C996T */
  9181. { PCI_VENDOR_ID_3COM, 0x1006, PHY_ID_BCM5701 }, /* 3C996BT */
  9182. { PCI_VENDOR_ID_3COM, 0x1004, 0 }, /* 3C996SX */
  9183. { PCI_VENDOR_ID_3COM, 0x1007, PHY_ID_BCM5701 }, /* 3C1000T */
  9184. { PCI_VENDOR_ID_3COM, 0x1008, PHY_ID_BCM5701 }, /* 3C940BR01 */
  9185. /* DELL boards. */
  9186. { PCI_VENDOR_ID_DELL, 0x00d1, PHY_ID_BCM5401 }, /* VIPER */
  9187. { PCI_VENDOR_ID_DELL, 0x0106, PHY_ID_BCM5401 }, /* JAGUAR */
  9188. { PCI_VENDOR_ID_DELL, 0x0109, PHY_ID_BCM5411 }, /* MERLOT */
  9189. { PCI_VENDOR_ID_DELL, 0x010a, PHY_ID_BCM5411 }, /* SLIM_MERLOT */
  9190. /* Compaq boards. */
  9191. { PCI_VENDOR_ID_COMPAQ, 0x007c, PHY_ID_BCM5701 }, /* BANSHEE */
  9192. { PCI_VENDOR_ID_COMPAQ, 0x009a, PHY_ID_BCM5701 }, /* BANSHEE_2 */
  9193. { PCI_VENDOR_ID_COMPAQ, 0x007d, 0 }, /* CHANGELING */
  9194. { PCI_VENDOR_ID_COMPAQ, 0x0085, PHY_ID_BCM5701 }, /* NC7780 */
  9195. { PCI_VENDOR_ID_COMPAQ, 0x0099, PHY_ID_BCM5701 }, /* NC7780_2 */
  9196. /* IBM boards. */
  9197. { PCI_VENDOR_ID_IBM, 0x0281, 0 } /* IBM??? */
  9198. };
  9199. static inline struct subsys_tbl_ent *lookup_by_subsys(struct tg3 *tp)
  9200. {
  9201. int i;
  9202. for (i = 0; i < ARRAY_SIZE(subsys_id_to_phy_id); i++) {
  9203. if ((subsys_id_to_phy_id[i].subsys_vendor ==
  9204. tp->pdev->subsystem_vendor) &&
  9205. (subsys_id_to_phy_id[i].subsys_devid ==
  9206. tp->pdev->subsystem_device))
  9207. return &subsys_id_to_phy_id[i];
  9208. }
  9209. return NULL;
  9210. }
  9211. static void __devinit tg3_get_eeprom_hw_cfg(struct tg3 *tp)
  9212. {
  9213. u32 val;
  9214. u16 pmcsr;
  9215. /* On some early chips the SRAM cannot be accessed in D3hot state,
  9216. * so need make sure we're in D0.
  9217. */
  9218. pci_read_config_word(tp->pdev, tp->pm_cap + PCI_PM_CTRL, &pmcsr);
  9219. pmcsr &= ~PCI_PM_CTRL_STATE_MASK;
  9220. pci_write_config_word(tp->pdev, tp->pm_cap + PCI_PM_CTRL, pmcsr);
  9221. msleep(1);
  9222. /* Make sure register accesses (indirect or otherwise)
  9223. * will function correctly.
  9224. */
  9225. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  9226. tp->misc_host_ctrl);
  9227. /* The memory arbiter has to be enabled in order for SRAM accesses
  9228. * to succeed. Normally on powerup the tg3 chip firmware will make
  9229. * sure it is enabled, but other entities such as system netboot
  9230. * code might disable it.
  9231. */
  9232. val = tr32(MEMARB_MODE);
  9233. tw32(MEMARB_MODE, val | MEMARB_MODE_ENABLE);
  9234. tp->phy_id = PHY_ID_INVALID;
  9235. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  9236. /* Assume an onboard device and WOL capable by default. */
  9237. tp->tg3_flags |= TG3_FLAG_EEPROM_WRITE_PROT | TG3_FLAG_WOL_CAP;
  9238. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  9239. if (!(tr32(PCIE_TRANSACTION_CFG) & PCIE_TRANS_CFG_LOM)) {
  9240. tp->tg3_flags &= ~TG3_FLAG_EEPROM_WRITE_PROT;
  9241. tp->tg3_flags2 |= TG3_FLG2_IS_NIC;
  9242. }
  9243. val = tr32(VCPU_CFGSHDW);
  9244. if (val & VCPU_CFGSHDW_ASPM_DBNC)
  9245. tp->tg3_flags |= TG3_FLAG_ASPM_WORKAROUND;
  9246. if ((val & VCPU_CFGSHDW_WOL_ENABLE) &&
  9247. (val & VCPU_CFGSHDW_WOL_MAGPKT))
  9248. tp->tg3_flags |= TG3_FLAG_WOL_ENABLE;
  9249. goto done;
  9250. }
  9251. tg3_read_mem(tp, NIC_SRAM_DATA_SIG, &val);
  9252. if (val == NIC_SRAM_DATA_SIG_MAGIC) {
  9253. u32 nic_cfg, led_cfg;
  9254. u32 nic_phy_id, ver, cfg2 = 0, cfg4 = 0, eeprom_phy_id;
  9255. int eeprom_phy_serdes = 0;
  9256. tg3_read_mem(tp, NIC_SRAM_DATA_CFG, &nic_cfg);
  9257. tp->nic_sram_data_cfg = nic_cfg;
  9258. tg3_read_mem(tp, NIC_SRAM_DATA_VER, &ver);
  9259. ver >>= NIC_SRAM_DATA_VER_SHIFT;
  9260. if ((GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700) &&
  9261. (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701) &&
  9262. (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5703) &&
  9263. (ver > 0) && (ver < 0x100))
  9264. tg3_read_mem(tp, NIC_SRAM_DATA_CFG_2, &cfg2);
  9265. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  9266. tg3_read_mem(tp, NIC_SRAM_DATA_CFG_4, &cfg4);
  9267. if ((nic_cfg & NIC_SRAM_DATA_CFG_PHY_TYPE_MASK) ==
  9268. NIC_SRAM_DATA_CFG_PHY_TYPE_FIBER)
  9269. eeprom_phy_serdes = 1;
  9270. tg3_read_mem(tp, NIC_SRAM_DATA_PHY_ID, &nic_phy_id);
  9271. if (nic_phy_id != 0) {
  9272. u32 id1 = nic_phy_id & NIC_SRAM_DATA_PHY_ID1_MASK;
  9273. u32 id2 = nic_phy_id & NIC_SRAM_DATA_PHY_ID2_MASK;
  9274. eeprom_phy_id = (id1 >> 16) << 10;
  9275. eeprom_phy_id |= (id2 & 0xfc00) << 16;
  9276. eeprom_phy_id |= (id2 & 0x03ff) << 0;
  9277. } else
  9278. eeprom_phy_id = 0;
  9279. tp->phy_id = eeprom_phy_id;
  9280. if (eeprom_phy_serdes) {
  9281. if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)
  9282. tp->tg3_flags2 |= TG3_FLG2_MII_SERDES;
  9283. else
  9284. tp->tg3_flags2 |= TG3_FLG2_PHY_SERDES;
  9285. }
  9286. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS)
  9287. led_cfg = cfg2 & (NIC_SRAM_DATA_CFG_LED_MODE_MASK |
  9288. SHASTA_EXT_LED_MODE_MASK);
  9289. else
  9290. led_cfg = nic_cfg & NIC_SRAM_DATA_CFG_LED_MODE_MASK;
  9291. switch (led_cfg) {
  9292. default:
  9293. case NIC_SRAM_DATA_CFG_LED_MODE_PHY_1:
  9294. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  9295. break;
  9296. case NIC_SRAM_DATA_CFG_LED_MODE_PHY_2:
  9297. tp->led_ctrl = LED_CTRL_MODE_PHY_2;
  9298. break;
  9299. case NIC_SRAM_DATA_CFG_LED_MODE_MAC:
  9300. tp->led_ctrl = LED_CTRL_MODE_MAC;
  9301. /* Default to PHY_1_MODE if 0 (MAC_MODE) is
  9302. * read on some older 5700/5701 bootcode.
  9303. */
  9304. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  9305. ASIC_REV_5700 ||
  9306. GET_ASIC_REV(tp->pci_chip_rev_id) ==
  9307. ASIC_REV_5701)
  9308. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  9309. break;
  9310. case SHASTA_EXT_LED_SHARED:
  9311. tp->led_ctrl = LED_CTRL_MODE_SHARED;
  9312. if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0 &&
  9313. tp->pci_chip_rev_id != CHIPREV_ID_5750_A1)
  9314. tp->led_ctrl |= (LED_CTRL_MODE_PHY_1 |
  9315. LED_CTRL_MODE_PHY_2);
  9316. break;
  9317. case SHASTA_EXT_LED_MAC:
  9318. tp->led_ctrl = LED_CTRL_MODE_SHASTA_MAC;
  9319. break;
  9320. case SHASTA_EXT_LED_COMBO:
  9321. tp->led_ctrl = LED_CTRL_MODE_COMBO;
  9322. if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0)
  9323. tp->led_ctrl |= (LED_CTRL_MODE_PHY_1 |
  9324. LED_CTRL_MODE_PHY_2);
  9325. break;
  9326. }
  9327. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  9328. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) &&
  9329. tp->pdev->subsystem_vendor == PCI_VENDOR_ID_DELL)
  9330. tp->led_ctrl = LED_CTRL_MODE_PHY_2;
  9331. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX)
  9332. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  9333. if (nic_cfg & NIC_SRAM_DATA_CFG_EEPROM_WP) {
  9334. tp->tg3_flags |= TG3_FLAG_EEPROM_WRITE_PROT;
  9335. if ((tp->pdev->subsystem_vendor ==
  9336. PCI_VENDOR_ID_ARIMA) &&
  9337. (tp->pdev->subsystem_device == 0x205a ||
  9338. tp->pdev->subsystem_device == 0x2063))
  9339. tp->tg3_flags &= ~TG3_FLAG_EEPROM_WRITE_PROT;
  9340. } else {
  9341. tp->tg3_flags &= ~TG3_FLAG_EEPROM_WRITE_PROT;
  9342. tp->tg3_flags2 |= TG3_FLG2_IS_NIC;
  9343. }
  9344. if (nic_cfg & NIC_SRAM_DATA_CFG_ASF_ENABLE) {
  9345. tp->tg3_flags |= TG3_FLAG_ENABLE_ASF;
  9346. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS)
  9347. tp->tg3_flags2 |= TG3_FLG2_ASF_NEW_HANDSHAKE;
  9348. }
  9349. if ((nic_cfg & NIC_SRAM_DATA_CFG_APE_ENABLE) &&
  9350. (tp->tg3_flags2 & TG3_FLG2_5750_PLUS))
  9351. tp->tg3_flags3 |= TG3_FLG3_ENABLE_APE;
  9352. if (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES &&
  9353. !(nic_cfg & NIC_SRAM_DATA_CFG_FIBER_WOL))
  9354. tp->tg3_flags &= ~TG3_FLAG_WOL_CAP;
  9355. if ((tp->tg3_flags & TG3_FLAG_WOL_CAP) &&
  9356. (nic_cfg & NIC_SRAM_DATA_CFG_WOL_ENABLE))
  9357. tp->tg3_flags |= TG3_FLAG_WOL_ENABLE;
  9358. if (cfg2 & (1 << 17))
  9359. tp->tg3_flags2 |= TG3_FLG2_CAPACITIVE_COUPLING;
  9360. /* serdes signal pre-emphasis in register 0x590 set by */
  9361. /* bootcode if bit 18 is set */
  9362. if (cfg2 & (1 << 18))
  9363. tp->tg3_flags2 |= TG3_FLG2_SERDES_PREEMPHASIS;
  9364. if (((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
  9365. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX)) &&
  9366. (cfg2 & NIC_SRAM_DATA_CFG_2_APD_EN))
  9367. tp->tg3_flags3 |= TG3_FLG3_PHY_ENABLE_APD;
  9368. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
  9369. u32 cfg3;
  9370. tg3_read_mem(tp, NIC_SRAM_DATA_CFG_3, &cfg3);
  9371. if (cfg3 & NIC_SRAM_ASPM_DEBOUNCE)
  9372. tp->tg3_flags |= TG3_FLAG_ASPM_WORKAROUND;
  9373. }
  9374. if (cfg4 & NIC_SRAM_RGMII_STD_IBND_DISABLE)
  9375. tp->tg3_flags3 |= TG3_FLG3_RGMII_STD_IBND_DISABLE;
  9376. if (cfg4 & NIC_SRAM_RGMII_EXT_IBND_RX_EN)
  9377. tp->tg3_flags3 |= TG3_FLG3_RGMII_EXT_IBND_RX_EN;
  9378. if (cfg4 & NIC_SRAM_RGMII_EXT_IBND_TX_EN)
  9379. tp->tg3_flags3 |= TG3_FLG3_RGMII_EXT_IBND_TX_EN;
  9380. }
  9381. done:
  9382. device_init_wakeup(&tp->pdev->dev, tp->tg3_flags & TG3_FLAG_WOL_CAP);
  9383. device_set_wakeup_enable(&tp->pdev->dev,
  9384. tp->tg3_flags & TG3_FLAG_WOL_ENABLE);
  9385. }
  9386. static int __devinit tg3_issue_otp_command(struct tg3 *tp, u32 cmd)
  9387. {
  9388. int i;
  9389. u32 val;
  9390. tw32(OTP_CTRL, cmd | OTP_CTRL_OTP_CMD_START);
  9391. tw32(OTP_CTRL, cmd);
  9392. /* Wait for up to 1 ms for command to execute. */
  9393. for (i = 0; i < 100; i++) {
  9394. val = tr32(OTP_STATUS);
  9395. if (val & OTP_STATUS_CMD_DONE)
  9396. break;
  9397. udelay(10);
  9398. }
  9399. return (val & OTP_STATUS_CMD_DONE) ? 0 : -EBUSY;
  9400. }
  9401. /* Read the gphy configuration from the OTP region of the chip. The gphy
  9402. * configuration is a 32-bit value that straddles the alignment boundary.
  9403. * We do two 32-bit reads and then shift and merge the results.
  9404. */
  9405. static u32 __devinit tg3_read_otp_phycfg(struct tg3 *tp)
  9406. {
  9407. u32 bhalf_otp, thalf_otp;
  9408. tw32(OTP_MODE, OTP_MODE_OTP_THRU_GRC);
  9409. if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_INIT))
  9410. return 0;
  9411. tw32(OTP_ADDRESS, OTP_ADDRESS_MAGIC1);
  9412. if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_READ))
  9413. return 0;
  9414. thalf_otp = tr32(OTP_READ_DATA);
  9415. tw32(OTP_ADDRESS, OTP_ADDRESS_MAGIC2);
  9416. if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_READ))
  9417. return 0;
  9418. bhalf_otp = tr32(OTP_READ_DATA);
  9419. return ((thalf_otp & 0x0000ffff) << 16) | (bhalf_otp >> 16);
  9420. }
  9421. static int __devinit tg3_phy_probe(struct tg3 *tp)
  9422. {
  9423. u32 hw_phy_id_1, hw_phy_id_2;
  9424. u32 hw_phy_id, hw_phy_id_masked;
  9425. int err;
  9426. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB)
  9427. return tg3_phy_init(tp);
  9428. /* Reading the PHY ID register can conflict with ASF
  9429. * firmware access to the PHY hardware.
  9430. */
  9431. err = 0;
  9432. if ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) ||
  9433. (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)) {
  9434. hw_phy_id = hw_phy_id_masked = PHY_ID_INVALID;
  9435. } else {
  9436. /* Now read the physical PHY_ID from the chip and verify
  9437. * that it is sane. If it doesn't look good, we fall back
  9438. * to either the hard-coded table based PHY_ID and failing
  9439. * that the value found in the eeprom area.
  9440. */
  9441. err |= tg3_readphy(tp, MII_PHYSID1, &hw_phy_id_1);
  9442. err |= tg3_readphy(tp, MII_PHYSID2, &hw_phy_id_2);
  9443. hw_phy_id = (hw_phy_id_1 & 0xffff) << 10;
  9444. hw_phy_id |= (hw_phy_id_2 & 0xfc00) << 16;
  9445. hw_phy_id |= (hw_phy_id_2 & 0x03ff) << 0;
  9446. hw_phy_id_masked = hw_phy_id & PHY_ID_MASK;
  9447. }
  9448. if (!err && KNOWN_PHY_ID(hw_phy_id_masked)) {
  9449. tp->phy_id = hw_phy_id;
  9450. if (hw_phy_id_masked == PHY_ID_BCM8002)
  9451. tp->tg3_flags2 |= TG3_FLG2_PHY_SERDES;
  9452. else
  9453. tp->tg3_flags2 &= ~TG3_FLG2_PHY_SERDES;
  9454. } else {
  9455. if (tp->phy_id != PHY_ID_INVALID) {
  9456. /* Do nothing, phy ID already set up in
  9457. * tg3_get_eeprom_hw_cfg().
  9458. */
  9459. } else {
  9460. struct subsys_tbl_ent *p;
  9461. /* No eeprom signature? Try the hardcoded
  9462. * subsys device table.
  9463. */
  9464. p = lookup_by_subsys(tp);
  9465. if (!p)
  9466. return -ENODEV;
  9467. tp->phy_id = p->phy_id;
  9468. if (!tp->phy_id ||
  9469. tp->phy_id == PHY_ID_BCM8002)
  9470. tp->tg3_flags2 |= TG3_FLG2_PHY_SERDES;
  9471. }
  9472. }
  9473. if (!(tp->tg3_flags2 & TG3_FLG2_ANY_SERDES) &&
  9474. !(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) &&
  9475. !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF)) {
  9476. u32 bmsr, adv_reg, tg3_ctrl, mask;
  9477. tg3_readphy(tp, MII_BMSR, &bmsr);
  9478. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  9479. (bmsr & BMSR_LSTATUS))
  9480. goto skip_phy_reset;
  9481. err = tg3_phy_reset(tp);
  9482. if (err)
  9483. return err;
  9484. adv_reg = (ADVERTISE_10HALF | ADVERTISE_10FULL |
  9485. ADVERTISE_100HALF | ADVERTISE_100FULL |
  9486. ADVERTISE_CSMA | ADVERTISE_PAUSE_CAP);
  9487. tg3_ctrl = 0;
  9488. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY)) {
  9489. tg3_ctrl = (MII_TG3_CTRL_ADV_1000_HALF |
  9490. MII_TG3_CTRL_ADV_1000_FULL);
  9491. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  9492. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0)
  9493. tg3_ctrl |= (MII_TG3_CTRL_AS_MASTER |
  9494. MII_TG3_CTRL_ENABLE_AS_MASTER);
  9495. }
  9496. mask = (ADVERTISED_10baseT_Half | ADVERTISED_10baseT_Full |
  9497. ADVERTISED_100baseT_Half | ADVERTISED_100baseT_Full |
  9498. ADVERTISED_1000baseT_Half | ADVERTISED_1000baseT_Full);
  9499. if (!tg3_copper_is_advertising_all(tp, mask)) {
  9500. tg3_writephy(tp, MII_ADVERTISE, adv_reg);
  9501. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY))
  9502. tg3_writephy(tp, MII_TG3_CTRL, tg3_ctrl);
  9503. tg3_writephy(tp, MII_BMCR,
  9504. BMCR_ANENABLE | BMCR_ANRESTART);
  9505. }
  9506. tg3_phy_set_wirespeed(tp);
  9507. tg3_writephy(tp, MII_ADVERTISE, adv_reg);
  9508. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY))
  9509. tg3_writephy(tp, MII_TG3_CTRL, tg3_ctrl);
  9510. }
  9511. skip_phy_reset:
  9512. if ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5401) {
  9513. err = tg3_init_5401phy_dsp(tp);
  9514. if (err)
  9515. return err;
  9516. }
  9517. if (!err && ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5401)) {
  9518. err = tg3_init_5401phy_dsp(tp);
  9519. }
  9520. if (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES)
  9521. tp->link_config.advertising =
  9522. (ADVERTISED_1000baseT_Half |
  9523. ADVERTISED_1000baseT_Full |
  9524. ADVERTISED_Autoneg |
  9525. ADVERTISED_FIBRE);
  9526. if (tp->tg3_flags & TG3_FLAG_10_100_ONLY)
  9527. tp->link_config.advertising &=
  9528. ~(ADVERTISED_1000baseT_Half |
  9529. ADVERTISED_1000baseT_Full);
  9530. return err;
  9531. }
  9532. static void __devinit tg3_read_partno(struct tg3 *tp)
  9533. {
  9534. unsigned char vpd_data[256]; /* in little-endian format */
  9535. unsigned int i;
  9536. u32 magic;
  9537. if ((tp->tg3_flags3 & TG3_FLG3_NO_NVRAM) ||
  9538. tg3_nvram_read(tp, 0x0, &magic))
  9539. goto out_not_found;
  9540. if (magic == TG3_EEPROM_MAGIC) {
  9541. for (i = 0; i < 256; i += 4) {
  9542. u32 tmp;
  9543. /* The data is in little-endian format in NVRAM.
  9544. * Use the big-endian read routines to preserve
  9545. * the byte order as it exists in NVRAM.
  9546. */
  9547. if (tg3_nvram_read_be32(tp, 0x100 + i, &tmp))
  9548. goto out_not_found;
  9549. memcpy(&vpd_data[i], &tmp, sizeof(tmp));
  9550. }
  9551. } else {
  9552. int vpd_cap;
  9553. vpd_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_VPD);
  9554. for (i = 0; i < 256; i += 4) {
  9555. u32 tmp, j = 0;
  9556. __le32 v;
  9557. u16 tmp16;
  9558. pci_write_config_word(tp->pdev, vpd_cap + PCI_VPD_ADDR,
  9559. i);
  9560. while (j++ < 100) {
  9561. pci_read_config_word(tp->pdev, vpd_cap +
  9562. PCI_VPD_ADDR, &tmp16);
  9563. if (tmp16 & 0x8000)
  9564. break;
  9565. msleep(1);
  9566. }
  9567. if (!(tmp16 & 0x8000))
  9568. goto out_not_found;
  9569. pci_read_config_dword(tp->pdev, vpd_cap + PCI_VPD_DATA,
  9570. &tmp);
  9571. v = cpu_to_le32(tmp);
  9572. memcpy(&vpd_data[i], &v, sizeof(v));
  9573. }
  9574. }
  9575. /* Now parse and find the part number. */
  9576. for (i = 0; i < 254; ) {
  9577. unsigned char val = vpd_data[i];
  9578. unsigned int block_end;
  9579. if (val == 0x82 || val == 0x91) {
  9580. i = (i + 3 +
  9581. (vpd_data[i + 1] +
  9582. (vpd_data[i + 2] << 8)));
  9583. continue;
  9584. }
  9585. if (val != 0x90)
  9586. goto out_not_found;
  9587. block_end = (i + 3 +
  9588. (vpd_data[i + 1] +
  9589. (vpd_data[i + 2] << 8)));
  9590. i += 3;
  9591. if (block_end > 256)
  9592. goto out_not_found;
  9593. while (i < (block_end - 2)) {
  9594. if (vpd_data[i + 0] == 'P' &&
  9595. vpd_data[i + 1] == 'N') {
  9596. int partno_len = vpd_data[i + 2];
  9597. i += 3;
  9598. if (partno_len > 24 || (partno_len + i) > 256)
  9599. goto out_not_found;
  9600. memcpy(tp->board_part_number,
  9601. &vpd_data[i], partno_len);
  9602. /* Success. */
  9603. return;
  9604. }
  9605. i += 3 + vpd_data[i + 2];
  9606. }
  9607. /* Part number not found. */
  9608. goto out_not_found;
  9609. }
  9610. out_not_found:
  9611. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  9612. strcpy(tp->board_part_number, "BCM95906");
  9613. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 &&
  9614. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57780)
  9615. strcpy(tp->board_part_number, "BCM57780");
  9616. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 &&
  9617. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57760)
  9618. strcpy(tp->board_part_number, "BCM57760");
  9619. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 &&
  9620. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57790)
  9621. strcpy(tp->board_part_number, "BCM57790");
  9622. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 &&
  9623. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57788)
  9624. strcpy(tp->board_part_number, "BCM57788");
  9625. else
  9626. strcpy(tp->board_part_number, "none");
  9627. }
  9628. static int __devinit tg3_fw_img_is_valid(struct tg3 *tp, u32 offset)
  9629. {
  9630. u32 val;
  9631. if (tg3_nvram_read(tp, offset, &val) ||
  9632. (val & 0xfc000000) != 0x0c000000 ||
  9633. tg3_nvram_read(tp, offset + 4, &val) ||
  9634. val != 0)
  9635. return 0;
  9636. return 1;
  9637. }
  9638. static void __devinit tg3_read_bc_ver(struct tg3 *tp)
  9639. {
  9640. u32 val, offset, start, ver_offset;
  9641. int i;
  9642. bool newver = false;
  9643. if (tg3_nvram_read(tp, 0xc, &offset) ||
  9644. tg3_nvram_read(tp, 0x4, &start))
  9645. return;
  9646. offset = tg3_nvram_logical_addr(tp, offset);
  9647. if (tg3_nvram_read(tp, offset, &val))
  9648. return;
  9649. if ((val & 0xfc000000) == 0x0c000000) {
  9650. if (tg3_nvram_read(tp, offset + 4, &val))
  9651. return;
  9652. if (val == 0)
  9653. newver = true;
  9654. }
  9655. if (newver) {
  9656. if (tg3_nvram_read(tp, offset + 8, &ver_offset))
  9657. return;
  9658. offset = offset + ver_offset - start;
  9659. for (i = 0; i < 16; i += 4) {
  9660. __be32 v;
  9661. if (tg3_nvram_read_be32(tp, offset + i, &v))
  9662. return;
  9663. memcpy(tp->fw_ver + i, &v, sizeof(v));
  9664. }
  9665. } else {
  9666. u32 major, minor;
  9667. if (tg3_nvram_read(tp, TG3_NVM_PTREV_BCVER, &ver_offset))
  9668. return;
  9669. major = (ver_offset & TG3_NVM_BCVER_MAJMSK) >>
  9670. TG3_NVM_BCVER_MAJSFT;
  9671. minor = ver_offset & TG3_NVM_BCVER_MINMSK;
  9672. snprintf(&tp->fw_ver[0], 32, "v%d.%02d", major, minor);
  9673. }
  9674. }
  9675. static void __devinit tg3_read_hwsb_ver(struct tg3 *tp)
  9676. {
  9677. u32 val, major, minor;
  9678. /* Use native endian representation */
  9679. if (tg3_nvram_read(tp, TG3_NVM_HWSB_CFG1, &val))
  9680. return;
  9681. major = (val & TG3_NVM_HWSB_CFG1_MAJMSK) >>
  9682. TG3_NVM_HWSB_CFG1_MAJSFT;
  9683. minor = (val & TG3_NVM_HWSB_CFG1_MINMSK) >>
  9684. TG3_NVM_HWSB_CFG1_MINSFT;
  9685. snprintf(&tp->fw_ver[0], 32, "sb v%d.%02d", major, minor);
  9686. }
  9687. static void __devinit tg3_read_sb_ver(struct tg3 *tp, u32 val)
  9688. {
  9689. u32 offset, major, minor, build;
  9690. tp->fw_ver[0] = 's';
  9691. tp->fw_ver[1] = 'b';
  9692. tp->fw_ver[2] = '\0';
  9693. if ((val & TG3_EEPROM_SB_FORMAT_MASK) != TG3_EEPROM_SB_FORMAT_1)
  9694. return;
  9695. switch (val & TG3_EEPROM_SB_REVISION_MASK) {
  9696. case TG3_EEPROM_SB_REVISION_0:
  9697. offset = TG3_EEPROM_SB_F1R0_EDH_OFF;
  9698. break;
  9699. case TG3_EEPROM_SB_REVISION_2:
  9700. offset = TG3_EEPROM_SB_F1R2_EDH_OFF;
  9701. break;
  9702. case TG3_EEPROM_SB_REVISION_3:
  9703. offset = TG3_EEPROM_SB_F1R3_EDH_OFF;
  9704. break;
  9705. default:
  9706. return;
  9707. }
  9708. if (tg3_nvram_read(tp, offset, &val))
  9709. return;
  9710. build = (val & TG3_EEPROM_SB_EDH_BLD_MASK) >>
  9711. TG3_EEPROM_SB_EDH_BLD_SHFT;
  9712. major = (val & TG3_EEPROM_SB_EDH_MAJ_MASK) >>
  9713. TG3_EEPROM_SB_EDH_MAJ_SHFT;
  9714. minor = val & TG3_EEPROM_SB_EDH_MIN_MASK;
  9715. if (minor > 99 || build > 26)
  9716. return;
  9717. snprintf(&tp->fw_ver[2], 30, " v%d.%02d", major, minor);
  9718. if (build > 0) {
  9719. tp->fw_ver[8] = 'a' + build - 1;
  9720. tp->fw_ver[9] = '\0';
  9721. }
  9722. }
  9723. static void __devinit tg3_read_mgmtfw_ver(struct tg3 *tp)
  9724. {
  9725. u32 val, offset, start;
  9726. int i, vlen;
  9727. for (offset = TG3_NVM_DIR_START;
  9728. offset < TG3_NVM_DIR_END;
  9729. offset += TG3_NVM_DIRENT_SIZE) {
  9730. if (tg3_nvram_read(tp, offset, &val))
  9731. return;
  9732. if ((val >> TG3_NVM_DIRTYPE_SHIFT) == TG3_NVM_DIRTYPE_ASFINI)
  9733. break;
  9734. }
  9735. if (offset == TG3_NVM_DIR_END)
  9736. return;
  9737. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  9738. start = 0x08000000;
  9739. else if (tg3_nvram_read(tp, offset - 4, &start))
  9740. return;
  9741. if (tg3_nvram_read(tp, offset + 4, &offset) ||
  9742. !tg3_fw_img_is_valid(tp, offset) ||
  9743. tg3_nvram_read(tp, offset + 8, &val))
  9744. return;
  9745. offset += val - start;
  9746. vlen = strlen(tp->fw_ver);
  9747. tp->fw_ver[vlen++] = ',';
  9748. tp->fw_ver[vlen++] = ' ';
  9749. for (i = 0; i < 4; i++) {
  9750. __be32 v;
  9751. if (tg3_nvram_read_be32(tp, offset, &v))
  9752. return;
  9753. offset += sizeof(v);
  9754. if (vlen > TG3_VER_SIZE - sizeof(v)) {
  9755. memcpy(&tp->fw_ver[vlen], &v, TG3_VER_SIZE - vlen);
  9756. break;
  9757. }
  9758. memcpy(&tp->fw_ver[vlen], &v, sizeof(v));
  9759. vlen += sizeof(v);
  9760. }
  9761. }
  9762. static void __devinit tg3_read_dash_ver(struct tg3 *tp)
  9763. {
  9764. int vlen;
  9765. u32 apedata;
  9766. if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) ||
  9767. !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
  9768. return;
  9769. apedata = tg3_ape_read32(tp, TG3_APE_SEG_SIG);
  9770. if (apedata != APE_SEG_SIG_MAGIC)
  9771. return;
  9772. apedata = tg3_ape_read32(tp, TG3_APE_FW_STATUS);
  9773. if (!(apedata & APE_FW_STATUS_READY))
  9774. return;
  9775. apedata = tg3_ape_read32(tp, TG3_APE_FW_VERSION);
  9776. vlen = strlen(tp->fw_ver);
  9777. snprintf(&tp->fw_ver[vlen], TG3_VER_SIZE - vlen, " DASH v%d.%d.%d.%d",
  9778. (apedata & APE_FW_VERSION_MAJMSK) >> APE_FW_VERSION_MAJSFT,
  9779. (apedata & APE_FW_VERSION_MINMSK) >> APE_FW_VERSION_MINSFT,
  9780. (apedata & APE_FW_VERSION_REVMSK) >> APE_FW_VERSION_REVSFT,
  9781. (apedata & APE_FW_VERSION_BLDMSK));
  9782. }
  9783. static void __devinit tg3_read_fw_ver(struct tg3 *tp)
  9784. {
  9785. u32 val;
  9786. if (tp->tg3_flags3 & TG3_FLG3_NO_NVRAM) {
  9787. tp->fw_ver[0] = 's';
  9788. tp->fw_ver[1] = 'b';
  9789. tp->fw_ver[2] = '\0';
  9790. return;
  9791. }
  9792. if (tg3_nvram_read(tp, 0, &val))
  9793. return;
  9794. if (val == TG3_EEPROM_MAGIC)
  9795. tg3_read_bc_ver(tp);
  9796. else if ((val & TG3_EEPROM_MAGIC_FW_MSK) == TG3_EEPROM_MAGIC_FW)
  9797. tg3_read_sb_ver(tp, val);
  9798. else if ((val & TG3_EEPROM_MAGIC_HW_MSK) == TG3_EEPROM_MAGIC_HW)
  9799. tg3_read_hwsb_ver(tp);
  9800. else
  9801. return;
  9802. if (!(tp->tg3_flags & TG3_FLAG_ENABLE_ASF) ||
  9803. (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE))
  9804. return;
  9805. tg3_read_mgmtfw_ver(tp);
  9806. tp->fw_ver[TG3_VER_SIZE - 1] = 0;
  9807. }
  9808. static struct pci_dev * __devinit tg3_find_peer(struct tg3 *);
  9809. static int __devinit tg3_get_invariants(struct tg3 *tp)
  9810. {
  9811. static struct pci_device_id write_reorder_chipsets[] = {
  9812. { PCI_DEVICE(PCI_VENDOR_ID_AMD,
  9813. PCI_DEVICE_ID_AMD_FE_GATE_700C) },
  9814. { PCI_DEVICE(PCI_VENDOR_ID_AMD,
  9815. PCI_DEVICE_ID_AMD_8131_BRIDGE) },
  9816. { PCI_DEVICE(PCI_VENDOR_ID_VIA,
  9817. PCI_DEVICE_ID_VIA_8385_0) },
  9818. { },
  9819. };
  9820. u32 misc_ctrl_reg;
  9821. u32 pci_state_reg, grc_misc_cfg;
  9822. u32 val;
  9823. u16 pci_cmd;
  9824. int err;
  9825. /* Force memory write invalidate off. If we leave it on,
  9826. * then on 5700_BX chips we have to enable a workaround.
  9827. * The workaround is to set the TG3PCI_DMA_RW_CTRL boundary
  9828. * to match the cacheline size. The Broadcom driver have this
  9829. * workaround but turns MWI off all the times so never uses
  9830. * it. This seems to suggest that the workaround is insufficient.
  9831. */
  9832. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  9833. pci_cmd &= ~PCI_COMMAND_INVALIDATE;
  9834. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  9835. /* It is absolutely critical that TG3PCI_MISC_HOST_CTRL
  9836. * has the register indirect write enable bit set before
  9837. * we try to access any of the MMIO registers. It is also
  9838. * critical that the PCI-X hw workaround situation is decided
  9839. * before that as well.
  9840. */
  9841. pci_read_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  9842. &misc_ctrl_reg);
  9843. tp->pci_chip_rev_id = (misc_ctrl_reg >>
  9844. MISC_HOST_CTRL_CHIPREV_SHIFT);
  9845. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_USE_PROD_ID_REG) {
  9846. u32 prod_id_asic_rev;
  9847. pci_read_config_dword(tp->pdev, TG3PCI_PRODID_ASICREV,
  9848. &prod_id_asic_rev);
  9849. tp->pci_chip_rev_id = prod_id_asic_rev;
  9850. }
  9851. /* Wrong chip ID in 5752 A0. This code can be removed later
  9852. * as A0 is not in production.
  9853. */
  9854. if (tp->pci_chip_rev_id == CHIPREV_ID_5752_A0_HW)
  9855. tp->pci_chip_rev_id = CHIPREV_ID_5752_A0;
  9856. /* If we have 5702/03 A1 or A2 on certain ICH chipsets,
  9857. * we need to disable memory and use config. cycles
  9858. * only to access all registers. The 5702/03 chips
  9859. * can mistakenly decode the special cycles from the
  9860. * ICH chipsets as memory write cycles, causing corruption
  9861. * of register and memory space. Only certain ICH bridges
  9862. * will drive special cycles with non-zero data during the
  9863. * address phase which can fall within the 5703's address
  9864. * range. This is not an ICH bug as the PCI spec allows
  9865. * non-zero address during special cycles. However, only
  9866. * these ICH bridges are known to drive non-zero addresses
  9867. * during special cycles.
  9868. *
  9869. * Since special cycles do not cross PCI bridges, we only
  9870. * enable this workaround if the 5703 is on the secondary
  9871. * bus of these ICH bridges.
  9872. */
  9873. if ((tp->pci_chip_rev_id == CHIPREV_ID_5703_A1) ||
  9874. (tp->pci_chip_rev_id == CHIPREV_ID_5703_A2)) {
  9875. static struct tg3_dev_id {
  9876. u32 vendor;
  9877. u32 device;
  9878. u32 rev;
  9879. } ich_chipsets[] = {
  9880. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AA_8,
  9881. PCI_ANY_ID },
  9882. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AB_8,
  9883. PCI_ANY_ID },
  9884. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_11,
  9885. 0xa },
  9886. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_6,
  9887. PCI_ANY_ID },
  9888. { },
  9889. };
  9890. struct tg3_dev_id *pci_id = &ich_chipsets[0];
  9891. struct pci_dev *bridge = NULL;
  9892. while (pci_id->vendor != 0) {
  9893. bridge = pci_get_device(pci_id->vendor, pci_id->device,
  9894. bridge);
  9895. if (!bridge) {
  9896. pci_id++;
  9897. continue;
  9898. }
  9899. if (pci_id->rev != PCI_ANY_ID) {
  9900. if (bridge->revision > pci_id->rev)
  9901. continue;
  9902. }
  9903. if (bridge->subordinate &&
  9904. (bridge->subordinate->number ==
  9905. tp->pdev->bus->number)) {
  9906. tp->tg3_flags2 |= TG3_FLG2_ICH_WORKAROUND;
  9907. pci_dev_put(bridge);
  9908. break;
  9909. }
  9910. }
  9911. }
  9912. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)) {
  9913. static struct tg3_dev_id {
  9914. u32 vendor;
  9915. u32 device;
  9916. } bridge_chipsets[] = {
  9917. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_0 },
  9918. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_1 },
  9919. { },
  9920. };
  9921. struct tg3_dev_id *pci_id = &bridge_chipsets[0];
  9922. struct pci_dev *bridge = NULL;
  9923. while (pci_id->vendor != 0) {
  9924. bridge = pci_get_device(pci_id->vendor,
  9925. pci_id->device,
  9926. bridge);
  9927. if (!bridge) {
  9928. pci_id++;
  9929. continue;
  9930. }
  9931. if (bridge->subordinate &&
  9932. (bridge->subordinate->number <=
  9933. tp->pdev->bus->number) &&
  9934. (bridge->subordinate->subordinate >=
  9935. tp->pdev->bus->number)) {
  9936. tp->tg3_flags3 |= TG3_FLG3_5701_DMA_BUG;
  9937. pci_dev_put(bridge);
  9938. break;
  9939. }
  9940. }
  9941. }
  9942. /* The EPB bridge inside 5714, 5715, and 5780 cannot support
  9943. * DMA addresses > 40-bit. This bridge may have other additional
  9944. * 57xx devices behind it in some 4-port NIC designs for example.
  9945. * Any tg3 device found behind the bridge will also need the 40-bit
  9946. * DMA workaround.
  9947. */
  9948. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780 ||
  9949. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
  9950. tp->tg3_flags2 |= TG3_FLG2_5780_CLASS;
  9951. tp->tg3_flags |= TG3_FLAG_40BIT_DMA_BUG;
  9952. tp->msi_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_MSI);
  9953. }
  9954. else {
  9955. struct pci_dev *bridge = NULL;
  9956. do {
  9957. bridge = pci_get_device(PCI_VENDOR_ID_SERVERWORKS,
  9958. PCI_DEVICE_ID_SERVERWORKS_EPB,
  9959. bridge);
  9960. if (bridge && bridge->subordinate &&
  9961. (bridge->subordinate->number <=
  9962. tp->pdev->bus->number) &&
  9963. (bridge->subordinate->subordinate >=
  9964. tp->pdev->bus->number)) {
  9965. tp->tg3_flags |= TG3_FLAG_40BIT_DMA_BUG;
  9966. pci_dev_put(bridge);
  9967. break;
  9968. }
  9969. } while (bridge);
  9970. }
  9971. /* Initialize misc host control in PCI block. */
  9972. tp->misc_host_ctrl |= (misc_ctrl_reg &
  9973. MISC_HOST_CTRL_CHIPREV);
  9974. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  9975. tp->misc_host_ctrl);
  9976. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) ||
  9977. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714))
  9978. tp->pdev_peer = tg3_find_peer(tp);
  9979. /* Intentionally exclude ASIC_REV_5906 */
  9980. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  9981. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
  9982. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  9983. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  9984. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  9985. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
  9986. tp->tg3_flags3 |= TG3_FLG3_5755_PLUS;
  9987. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
  9988. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
  9989. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906 ||
  9990. (tp->tg3_flags3 & TG3_FLG3_5755_PLUS) ||
  9991. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
  9992. tp->tg3_flags2 |= TG3_FLG2_5750_PLUS;
  9993. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) ||
  9994. (tp->tg3_flags2 & TG3_FLG2_5750_PLUS))
  9995. tp->tg3_flags2 |= TG3_FLG2_5705_PLUS;
  9996. /* 5700 B0 chips do not support checksumming correctly due
  9997. * to hardware bugs.
  9998. */
  9999. if (tp->pci_chip_rev_id == CHIPREV_ID_5700_B0)
  10000. tp->tg3_flags |= TG3_FLAG_BROKEN_CHECKSUMS;
  10001. else {
  10002. tp->tg3_flags |= TG3_FLAG_RX_CHECKSUMS;
  10003. tp->dev->features |= NETIF_F_IP_CSUM | NETIF_F_SG;
  10004. if (tp->tg3_flags3 & TG3_FLG3_5755_PLUS)
  10005. tp->dev->features |= NETIF_F_IPV6_CSUM;
  10006. }
  10007. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS) {
  10008. tp->tg3_flags |= TG3_FLAG_SUPPORT_MSI;
  10009. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_AX ||
  10010. GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_BX ||
  10011. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714 &&
  10012. tp->pci_chip_rev_id <= CHIPREV_ID_5714_A2 &&
  10013. tp->pdev_peer == tp->pdev))
  10014. tp->tg3_flags &= ~TG3_FLAG_SUPPORT_MSI;
  10015. if ((tp->tg3_flags3 & TG3_FLG3_5755_PLUS) ||
  10016. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  10017. tp->tg3_flags2 |= TG3_FLG2_HW_TSO_2;
  10018. tp->tg3_flags2 |= TG3_FLG2_1SHOT_MSI;
  10019. } else {
  10020. tp->tg3_flags2 |= TG3_FLG2_HW_TSO_1 | TG3_FLG2_TSO_BUG;
  10021. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  10022. ASIC_REV_5750 &&
  10023. tp->pci_chip_rev_id >= CHIPREV_ID_5750_C2)
  10024. tp->tg3_flags2 &= ~TG3_FLG2_TSO_BUG;
  10025. }
  10026. }
  10027. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS) ||
  10028. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
  10029. tp->tg3_flags2 |= TG3_FLG2_JUMBO_CAPABLE;
  10030. pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE,
  10031. &pci_state_reg);
  10032. tp->pcie_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_EXP);
  10033. if (tp->pcie_cap != 0) {
  10034. u16 lnkctl;
  10035. tp->tg3_flags2 |= TG3_FLG2_PCI_EXPRESS;
  10036. pcie_set_readrq(tp->pdev, 4096);
  10037. pci_read_config_word(tp->pdev,
  10038. tp->pcie_cap + PCI_EXP_LNKCTL,
  10039. &lnkctl);
  10040. if (lnkctl & PCI_EXP_LNKCTL_CLKREQ_EN) {
  10041. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  10042. tp->tg3_flags2 &= ~TG3_FLG2_HW_TSO_2;
  10043. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  10044. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  10045. tp->pci_chip_rev_id == CHIPREV_ID_57780_A0 ||
  10046. tp->pci_chip_rev_id == CHIPREV_ID_57780_A1)
  10047. tp->tg3_flags3 |= TG3_FLG3_CLKREQ_BUG;
  10048. }
  10049. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785) {
  10050. tp->tg3_flags2 |= TG3_FLG2_PCI_EXPRESS;
  10051. } else if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS) ||
  10052. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
  10053. tp->pcix_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_PCIX);
  10054. if (!tp->pcix_cap) {
  10055. printk(KERN_ERR PFX "Cannot find PCI-X "
  10056. "capability, aborting.\n");
  10057. return -EIO;
  10058. }
  10059. if (!(pci_state_reg & PCISTATE_CONV_PCI_MODE))
  10060. tp->tg3_flags |= TG3_FLAG_PCIX_MODE;
  10061. }
  10062. /* If we have an AMD 762 or VIA K8T800 chipset, write
  10063. * reordering to the mailbox registers done by the host
  10064. * controller can cause major troubles. We read back from
  10065. * every mailbox register write to force the writes to be
  10066. * posted to the chip in order.
  10067. */
  10068. if (pci_dev_present(write_reorder_chipsets) &&
  10069. !(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS))
  10070. tp->tg3_flags |= TG3_FLAG_MBOX_WRITE_REORDER;
  10071. pci_read_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE,
  10072. &tp->pci_cacheline_sz);
  10073. pci_read_config_byte(tp->pdev, PCI_LATENCY_TIMER,
  10074. &tp->pci_lat_timer);
  10075. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 &&
  10076. tp->pci_lat_timer < 64) {
  10077. tp->pci_lat_timer = 64;
  10078. pci_write_config_byte(tp->pdev, PCI_LATENCY_TIMER,
  10079. tp->pci_lat_timer);
  10080. }
  10081. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5700_BX) {
  10082. /* 5700 BX chips need to have their TX producer index
  10083. * mailboxes written twice to workaround a bug.
  10084. */
  10085. tp->tg3_flags |= TG3_FLAG_TXD_MBOX_HWBUG;
  10086. /* If we are in PCI-X mode, enable register write workaround.
  10087. *
  10088. * The workaround is to use indirect register accesses
  10089. * for all chip writes not to mailbox registers.
  10090. */
  10091. if (tp->tg3_flags & TG3_FLAG_PCIX_MODE) {
  10092. u32 pm_reg;
  10093. tp->tg3_flags |= TG3_FLAG_PCIX_TARGET_HWBUG;
  10094. /* The chip can have it's power management PCI config
  10095. * space registers clobbered due to this bug.
  10096. * So explicitly force the chip into D0 here.
  10097. */
  10098. pci_read_config_dword(tp->pdev,
  10099. tp->pm_cap + PCI_PM_CTRL,
  10100. &pm_reg);
  10101. pm_reg &= ~PCI_PM_CTRL_STATE_MASK;
  10102. pm_reg |= PCI_PM_CTRL_PME_ENABLE | 0 /* D0 */;
  10103. pci_write_config_dword(tp->pdev,
  10104. tp->pm_cap + PCI_PM_CTRL,
  10105. pm_reg);
  10106. /* Also, force SERR#/PERR# in PCI command. */
  10107. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  10108. pci_cmd |= PCI_COMMAND_PARITY | PCI_COMMAND_SERR;
  10109. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  10110. }
  10111. }
  10112. if ((pci_state_reg & PCISTATE_BUS_SPEED_HIGH) != 0)
  10113. tp->tg3_flags |= TG3_FLAG_PCI_HIGH_SPEED;
  10114. if ((pci_state_reg & PCISTATE_BUS_32BIT) != 0)
  10115. tp->tg3_flags |= TG3_FLAG_PCI_32BIT;
  10116. /* Chip-specific fixup from Broadcom driver */
  10117. if ((tp->pci_chip_rev_id == CHIPREV_ID_5704_A0) &&
  10118. (!(pci_state_reg & PCISTATE_RETRY_SAME_DMA))) {
  10119. pci_state_reg |= PCISTATE_RETRY_SAME_DMA;
  10120. pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE, pci_state_reg);
  10121. }
  10122. /* Default fast path register access methods */
  10123. tp->read32 = tg3_read32;
  10124. tp->write32 = tg3_write32;
  10125. tp->read32_mbox = tg3_read32;
  10126. tp->write32_mbox = tg3_write32;
  10127. tp->write32_tx_mbox = tg3_write32;
  10128. tp->write32_rx_mbox = tg3_write32;
  10129. /* Various workaround register access methods */
  10130. if (tp->tg3_flags & TG3_FLAG_PCIX_TARGET_HWBUG)
  10131. tp->write32 = tg3_write_indirect_reg32;
  10132. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 ||
  10133. ((tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) &&
  10134. tp->pci_chip_rev_id == CHIPREV_ID_5750_A0)) {
  10135. /*
  10136. * Back to back register writes can cause problems on these
  10137. * chips, the workaround is to read back all reg writes
  10138. * except those to mailbox regs.
  10139. *
  10140. * See tg3_write_indirect_reg32().
  10141. */
  10142. tp->write32 = tg3_write_flush_reg32;
  10143. }
  10144. if ((tp->tg3_flags & TG3_FLAG_TXD_MBOX_HWBUG) ||
  10145. (tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER)) {
  10146. tp->write32_tx_mbox = tg3_write32_tx_mbox;
  10147. if (tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER)
  10148. tp->write32_rx_mbox = tg3_write_flush_reg32;
  10149. }
  10150. if (tp->tg3_flags2 & TG3_FLG2_ICH_WORKAROUND) {
  10151. tp->read32 = tg3_read_indirect_reg32;
  10152. tp->write32 = tg3_write_indirect_reg32;
  10153. tp->read32_mbox = tg3_read_indirect_mbox;
  10154. tp->write32_mbox = tg3_write_indirect_mbox;
  10155. tp->write32_tx_mbox = tg3_write_indirect_mbox;
  10156. tp->write32_rx_mbox = tg3_write_indirect_mbox;
  10157. iounmap(tp->regs);
  10158. tp->regs = NULL;
  10159. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  10160. pci_cmd &= ~PCI_COMMAND_MEMORY;
  10161. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  10162. }
  10163. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  10164. tp->read32_mbox = tg3_read32_mbox_5906;
  10165. tp->write32_mbox = tg3_write32_mbox_5906;
  10166. tp->write32_tx_mbox = tg3_write32_mbox_5906;
  10167. tp->write32_rx_mbox = tg3_write32_mbox_5906;
  10168. }
  10169. if (tp->write32 == tg3_write_indirect_reg32 ||
  10170. ((tp->tg3_flags & TG3_FLAG_PCIX_MODE) &&
  10171. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  10172. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)))
  10173. tp->tg3_flags |= TG3_FLAG_SRAM_USE_CONFIG;
  10174. /* Get eeprom hw config before calling tg3_set_power_state().
  10175. * In particular, the TG3_FLG2_IS_NIC flag must be
  10176. * determined before calling tg3_set_power_state() so that
  10177. * we know whether or not to switch out of Vaux power.
  10178. * When the flag is set, it means that GPIO1 is used for eeprom
  10179. * write protect and also implies that it is a LOM where GPIOs
  10180. * are not used to switch power.
  10181. */
  10182. tg3_get_eeprom_hw_cfg(tp);
  10183. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) {
  10184. /* Allow reads and writes to the
  10185. * APE register and memory space.
  10186. */
  10187. pci_state_reg |= PCISTATE_ALLOW_APE_CTLSPC_WR |
  10188. PCISTATE_ALLOW_APE_SHMEM_WR;
  10189. pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE,
  10190. pci_state_reg);
  10191. }
  10192. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  10193. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  10194. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  10195. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
  10196. tp->tg3_flags |= TG3_FLAG_CPMU_PRESENT;
  10197. /* Set up tp->grc_local_ctrl before calling tg3_set_power_state().
  10198. * GPIO1 driven high will bring 5700's external PHY out of reset.
  10199. * It is also used as eeprom write protect on LOMs.
  10200. */
  10201. tp->grc_local_ctrl = GRC_LCLCTRL_INT_ON_ATTN | GRC_LCLCTRL_AUTO_SEEPROM;
  10202. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) ||
  10203. (tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT))
  10204. tp->grc_local_ctrl |= (GRC_LCLCTRL_GPIO_OE1 |
  10205. GRC_LCLCTRL_GPIO_OUTPUT1);
  10206. /* Unused GPIO3 must be driven as output on 5752 because there
  10207. * are no pull-up resistors on unused GPIO pins.
  10208. */
  10209. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
  10210. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE3;
  10211. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  10212. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
  10213. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_UART_SEL;
  10214. if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761 ||
  10215. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761S) {
  10216. /* Turn off the debug UART. */
  10217. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_UART_SEL;
  10218. if (tp->tg3_flags2 & TG3_FLG2_IS_NIC)
  10219. /* Keep VMain power. */
  10220. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE0 |
  10221. GRC_LCLCTRL_GPIO_OUTPUT0;
  10222. }
  10223. /* Force the chip into D0. */
  10224. err = tg3_set_power_state(tp, PCI_D0);
  10225. if (err) {
  10226. printk(KERN_ERR PFX "(%s) transition to D0 failed\n",
  10227. pci_name(tp->pdev));
  10228. return err;
  10229. }
  10230. /* Derive initial jumbo mode from MTU assigned in
  10231. * ether_setup() via the alloc_etherdev() call
  10232. */
  10233. if (tp->dev->mtu > ETH_DATA_LEN &&
  10234. !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
  10235. tp->tg3_flags |= TG3_FLAG_JUMBO_RING_ENABLE;
  10236. /* Determine WakeOnLan speed to use. */
  10237. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  10238. tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  10239. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0 ||
  10240. tp->pci_chip_rev_id == CHIPREV_ID_5701_B2) {
  10241. tp->tg3_flags &= ~(TG3_FLAG_WOL_SPEED_100MB);
  10242. } else {
  10243. tp->tg3_flags |= TG3_FLAG_WOL_SPEED_100MB;
  10244. }
  10245. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  10246. tp->tg3_flags3 |= TG3_FLG3_PHY_IS_FET;
  10247. /* A few boards don't want Ethernet@WireSpeed phy feature */
  10248. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) ||
  10249. ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) &&
  10250. (tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) &&
  10251. (tp->pci_chip_rev_id != CHIPREV_ID_5705_A1)) ||
  10252. (tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET) ||
  10253. (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES))
  10254. tp->tg3_flags2 |= TG3_FLG2_NO_ETH_WIRE_SPEED;
  10255. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5703_AX ||
  10256. GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5704_AX)
  10257. tp->tg3_flags2 |= TG3_FLG2_PHY_ADC_BUG;
  10258. if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0)
  10259. tp->tg3_flags2 |= TG3_FLG2_PHY_5704_A0_BUG;
  10260. if ((tp->tg3_flags2 & TG3_FLG2_5705_PLUS) &&
  10261. !(tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET) &&
  10262. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785 &&
  10263. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_57780) {
  10264. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  10265. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
  10266. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  10267. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761) {
  10268. if (tp->pdev->device != PCI_DEVICE_ID_TIGON3_5756 &&
  10269. tp->pdev->device != PCI_DEVICE_ID_TIGON3_5722)
  10270. tp->tg3_flags2 |= TG3_FLG2_PHY_JITTER_BUG;
  10271. if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5755M)
  10272. tp->tg3_flags2 |= TG3_FLG2_PHY_ADJUST_TRIM;
  10273. } else
  10274. tp->tg3_flags2 |= TG3_FLG2_PHY_BER_BUG;
  10275. }
  10276. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
  10277. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) {
  10278. tp->phy_otp = tg3_read_otp_phycfg(tp);
  10279. if (tp->phy_otp == 0)
  10280. tp->phy_otp = TG3_OTP_DEFAULT;
  10281. }
  10282. if (tp->tg3_flags & TG3_FLAG_CPMU_PRESENT)
  10283. tp->mi_mode = MAC_MI_MODE_500KHZ_CONST;
  10284. else
  10285. tp->mi_mode = MAC_MI_MODE_BASE;
  10286. tp->coalesce_mode = 0;
  10287. if (GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5700_AX &&
  10288. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5700_BX)
  10289. tp->coalesce_mode |= HOSTCC_MODE_32BYTE;
  10290. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  10291. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
  10292. tp->tg3_flags3 |= TG3_FLG3_USE_PHYLIB;
  10293. if ((tp->pci_chip_rev_id == CHIPREV_ID_57780_A1 &&
  10294. tr32(RCVLPC_STATS_ENABLE) & RCVLPC_STATSENAB_ASF_FIX) ||
  10295. tp->pci_chip_rev_id == CHIPREV_ID_57780_A0)
  10296. tp->tg3_flags3 |= TG3_FLG3_TOGGLE_10_100_L1PLLPD;
  10297. err = tg3_mdio_init(tp);
  10298. if (err)
  10299. return err;
  10300. /* Initialize data/descriptor byte/word swapping. */
  10301. val = tr32(GRC_MODE);
  10302. val &= GRC_MODE_HOST_STACKUP;
  10303. tw32(GRC_MODE, val | tp->grc_mode);
  10304. tg3_switch_clocks(tp);
  10305. /* Clear this out for sanity. */
  10306. tw32(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  10307. pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE,
  10308. &pci_state_reg);
  10309. if ((pci_state_reg & PCISTATE_CONV_PCI_MODE) == 0 &&
  10310. (tp->tg3_flags & TG3_FLAG_PCIX_TARGET_HWBUG) == 0) {
  10311. u32 chiprevid = GET_CHIP_REV_ID(tp->misc_host_ctrl);
  10312. if (chiprevid == CHIPREV_ID_5701_A0 ||
  10313. chiprevid == CHIPREV_ID_5701_B0 ||
  10314. chiprevid == CHIPREV_ID_5701_B2 ||
  10315. chiprevid == CHIPREV_ID_5701_B5) {
  10316. void __iomem *sram_base;
  10317. /* Write some dummy words into the SRAM status block
  10318. * area, see if it reads back correctly. If the return
  10319. * value is bad, force enable the PCIX workaround.
  10320. */
  10321. sram_base = tp->regs + NIC_SRAM_WIN_BASE + NIC_SRAM_STATS_BLK;
  10322. writel(0x00000000, sram_base);
  10323. writel(0x00000000, sram_base + 4);
  10324. writel(0xffffffff, sram_base + 4);
  10325. if (readl(sram_base) != 0x00000000)
  10326. tp->tg3_flags |= TG3_FLAG_PCIX_TARGET_HWBUG;
  10327. }
  10328. }
  10329. udelay(50);
  10330. tg3_nvram_init(tp);
  10331. grc_misc_cfg = tr32(GRC_MISC_CFG);
  10332. grc_misc_cfg &= GRC_MISC_CFG_BOARD_ID_MASK;
  10333. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  10334. (grc_misc_cfg == GRC_MISC_CFG_BOARD_ID_5788 ||
  10335. grc_misc_cfg == GRC_MISC_CFG_BOARD_ID_5788M))
  10336. tp->tg3_flags2 |= TG3_FLG2_IS_5788;
  10337. if (!(tp->tg3_flags2 & TG3_FLG2_IS_5788) &&
  10338. (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700))
  10339. tp->tg3_flags |= TG3_FLAG_TAGGED_STATUS;
  10340. if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS) {
  10341. tp->coalesce_mode |= (HOSTCC_MODE_CLRTICK_RXBD |
  10342. HOSTCC_MODE_CLRTICK_TXBD);
  10343. tp->misc_host_ctrl |= MISC_HOST_CTRL_TAGGED_STATUS;
  10344. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  10345. tp->misc_host_ctrl);
  10346. }
  10347. /* Preserve the APE MAC_MODE bits */
  10348. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)
  10349. tp->mac_mode = tr32(MAC_MODE) |
  10350. MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN;
  10351. else
  10352. tp->mac_mode = TG3_DEF_MAC_MODE;
  10353. /* these are limited to 10/100 only */
  10354. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 &&
  10355. (grc_misc_cfg == 0x8000 || grc_misc_cfg == 0x4000)) ||
  10356. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  10357. tp->pdev->vendor == PCI_VENDOR_ID_BROADCOM &&
  10358. (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5901 ||
  10359. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5901_2 ||
  10360. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5705F)) ||
  10361. (tp->pdev->vendor == PCI_VENDOR_ID_BROADCOM &&
  10362. (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5751F ||
  10363. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5753F ||
  10364. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5787F)) ||
  10365. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57790 ||
  10366. (tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET))
  10367. tp->tg3_flags |= TG3_FLAG_10_100_ONLY;
  10368. err = tg3_phy_probe(tp);
  10369. if (err) {
  10370. printk(KERN_ERR PFX "(%s) phy probe failed, err %d\n",
  10371. pci_name(tp->pdev), err);
  10372. /* ... but do not return immediately ... */
  10373. tg3_mdio_fini(tp);
  10374. }
  10375. tg3_read_partno(tp);
  10376. tg3_read_fw_ver(tp);
  10377. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
  10378. tp->tg3_flags &= ~TG3_FLAG_USE_MI_INTERRUPT;
  10379. } else {
  10380. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700)
  10381. tp->tg3_flags |= TG3_FLAG_USE_MI_INTERRUPT;
  10382. else
  10383. tp->tg3_flags &= ~TG3_FLAG_USE_MI_INTERRUPT;
  10384. }
  10385. /* 5700 {AX,BX} chips have a broken status block link
  10386. * change bit implementation, so we must use the
  10387. * status register in those cases.
  10388. */
  10389. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700)
  10390. tp->tg3_flags |= TG3_FLAG_USE_LINKCHG_REG;
  10391. else
  10392. tp->tg3_flags &= ~TG3_FLAG_USE_LINKCHG_REG;
  10393. /* The led_ctrl is set during tg3_phy_probe, here we might
  10394. * have to force the link status polling mechanism based
  10395. * upon subsystem IDs.
  10396. */
  10397. if (tp->pdev->subsystem_vendor == PCI_VENDOR_ID_DELL &&
  10398. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 &&
  10399. !(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)) {
  10400. tp->tg3_flags |= (TG3_FLAG_USE_MI_INTERRUPT |
  10401. TG3_FLAG_USE_LINKCHG_REG);
  10402. }
  10403. /* For all SERDES we poll the MAC status register. */
  10404. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)
  10405. tp->tg3_flags |= TG3_FLAG_POLL_SERDES;
  10406. else
  10407. tp->tg3_flags &= ~TG3_FLAG_POLL_SERDES;
  10408. tp->rx_offset = NET_IP_ALIGN;
  10409. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 &&
  10410. (tp->tg3_flags & TG3_FLAG_PCIX_MODE) != 0)
  10411. tp->rx_offset = 0;
  10412. tp->rx_std_max_post = TG3_RX_RING_SIZE;
  10413. /* Increment the rx prod index on the rx std ring by at most
  10414. * 8 for these chips to workaround hw errata.
  10415. */
  10416. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
  10417. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
  10418. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
  10419. tp->rx_std_max_post = 8;
  10420. if (tp->tg3_flags & TG3_FLAG_ASPM_WORKAROUND)
  10421. tp->pwrmgmt_thresh = tr32(PCIE_PWR_MGMT_THRESH) &
  10422. PCIE_PWR_MGMT_L1_THRESH_MSK;
  10423. return err;
  10424. }
  10425. #ifdef CONFIG_SPARC
  10426. static int __devinit tg3_get_macaddr_sparc(struct tg3 *tp)
  10427. {
  10428. struct net_device *dev = tp->dev;
  10429. struct pci_dev *pdev = tp->pdev;
  10430. struct device_node *dp = pci_device_to_OF_node(pdev);
  10431. const unsigned char *addr;
  10432. int len;
  10433. addr = of_get_property(dp, "local-mac-address", &len);
  10434. if (addr && len == 6) {
  10435. memcpy(dev->dev_addr, addr, 6);
  10436. memcpy(dev->perm_addr, dev->dev_addr, 6);
  10437. return 0;
  10438. }
  10439. return -ENODEV;
  10440. }
  10441. static int __devinit tg3_get_default_macaddr_sparc(struct tg3 *tp)
  10442. {
  10443. struct net_device *dev = tp->dev;
  10444. memcpy(dev->dev_addr, idprom->id_ethaddr, 6);
  10445. memcpy(dev->perm_addr, idprom->id_ethaddr, 6);
  10446. return 0;
  10447. }
  10448. #endif
  10449. static int __devinit tg3_get_device_address(struct tg3 *tp)
  10450. {
  10451. struct net_device *dev = tp->dev;
  10452. u32 hi, lo, mac_offset;
  10453. int addr_ok = 0;
  10454. #ifdef CONFIG_SPARC
  10455. if (!tg3_get_macaddr_sparc(tp))
  10456. return 0;
  10457. #endif
  10458. mac_offset = 0x7c;
  10459. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) ||
  10460. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
  10461. if (tr32(TG3PCI_DUAL_MAC_CTRL) & DUAL_MAC_CTRL_ID)
  10462. mac_offset = 0xcc;
  10463. if (tg3_nvram_lock(tp))
  10464. tw32_f(NVRAM_CMD, NVRAM_CMD_RESET);
  10465. else
  10466. tg3_nvram_unlock(tp);
  10467. }
  10468. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  10469. mac_offset = 0x10;
  10470. /* First try to get it from MAC address mailbox. */
  10471. tg3_read_mem(tp, NIC_SRAM_MAC_ADDR_HIGH_MBOX, &hi);
  10472. if ((hi >> 16) == 0x484b) {
  10473. dev->dev_addr[0] = (hi >> 8) & 0xff;
  10474. dev->dev_addr[1] = (hi >> 0) & 0xff;
  10475. tg3_read_mem(tp, NIC_SRAM_MAC_ADDR_LOW_MBOX, &lo);
  10476. dev->dev_addr[2] = (lo >> 24) & 0xff;
  10477. dev->dev_addr[3] = (lo >> 16) & 0xff;
  10478. dev->dev_addr[4] = (lo >> 8) & 0xff;
  10479. dev->dev_addr[5] = (lo >> 0) & 0xff;
  10480. /* Some old bootcode may report a 0 MAC address in SRAM */
  10481. addr_ok = is_valid_ether_addr(&dev->dev_addr[0]);
  10482. }
  10483. if (!addr_ok) {
  10484. /* Next, try NVRAM. */
  10485. if (!(tp->tg3_flags3 & TG3_FLG3_NO_NVRAM) &&
  10486. !tg3_nvram_read_be32(tp, mac_offset + 0, &hi) &&
  10487. !tg3_nvram_read_be32(tp, mac_offset + 4, &lo)) {
  10488. memcpy(&dev->dev_addr[0], ((char *)&hi) + 2, 2);
  10489. memcpy(&dev->dev_addr[2], (char *)&lo, sizeof(lo));
  10490. }
  10491. /* Finally just fetch it out of the MAC control regs. */
  10492. else {
  10493. hi = tr32(MAC_ADDR_0_HIGH);
  10494. lo = tr32(MAC_ADDR_0_LOW);
  10495. dev->dev_addr[5] = lo & 0xff;
  10496. dev->dev_addr[4] = (lo >> 8) & 0xff;
  10497. dev->dev_addr[3] = (lo >> 16) & 0xff;
  10498. dev->dev_addr[2] = (lo >> 24) & 0xff;
  10499. dev->dev_addr[1] = hi & 0xff;
  10500. dev->dev_addr[0] = (hi >> 8) & 0xff;
  10501. }
  10502. }
  10503. if (!is_valid_ether_addr(&dev->dev_addr[0])) {
  10504. #ifdef CONFIG_SPARC
  10505. if (!tg3_get_default_macaddr_sparc(tp))
  10506. return 0;
  10507. #endif
  10508. return -EINVAL;
  10509. }
  10510. memcpy(dev->perm_addr, dev->dev_addr, dev->addr_len);
  10511. return 0;
  10512. }
  10513. #define BOUNDARY_SINGLE_CACHELINE 1
  10514. #define BOUNDARY_MULTI_CACHELINE 2
  10515. static u32 __devinit tg3_calc_dma_bndry(struct tg3 *tp, u32 val)
  10516. {
  10517. int cacheline_size;
  10518. u8 byte;
  10519. int goal;
  10520. pci_read_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE, &byte);
  10521. if (byte == 0)
  10522. cacheline_size = 1024;
  10523. else
  10524. cacheline_size = (int) byte * 4;
  10525. /* On 5703 and later chips, the boundary bits have no
  10526. * effect.
  10527. */
  10528. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  10529. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701 &&
  10530. !(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS))
  10531. goto out;
  10532. #if defined(CONFIG_PPC64) || defined(CONFIG_IA64) || defined(CONFIG_PARISC)
  10533. goal = BOUNDARY_MULTI_CACHELINE;
  10534. #else
  10535. #if defined(CONFIG_SPARC64) || defined(CONFIG_ALPHA)
  10536. goal = BOUNDARY_SINGLE_CACHELINE;
  10537. #else
  10538. goal = 0;
  10539. #endif
  10540. #endif
  10541. if (!goal)
  10542. goto out;
  10543. /* PCI controllers on most RISC systems tend to disconnect
  10544. * when a device tries to burst across a cache-line boundary.
  10545. * Therefore, letting tg3 do so just wastes PCI bandwidth.
  10546. *
  10547. * Unfortunately, for PCI-E there are only limited
  10548. * write-side controls for this, and thus for reads
  10549. * we will still get the disconnects. We'll also waste
  10550. * these PCI cycles for both read and write for chips
  10551. * other than 5700 and 5701 which do not implement the
  10552. * boundary bits.
  10553. */
  10554. if ((tp->tg3_flags & TG3_FLAG_PCIX_MODE) &&
  10555. !(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS)) {
  10556. switch (cacheline_size) {
  10557. case 16:
  10558. case 32:
  10559. case 64:
  10560. case 128:
  10561. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  10562. val |= (DMA_RWCTRL_READ_BNDRY_128_PCIX |
  10563. DMA_RWCTRL_WRITE_BNDRY_128_PCIX);
  10564. } else {
  10565. val |= (DMA_RWCTRL_READ_BNDRY_384_PCIX |
  10566. DMA_RWCTRL_WRITE_BNDRY_384_PCIX);
  10567. }
  10568. break;
  10569. case 256:
  10570. val |= (DMA_RWCTRL_READ_BNDRY_256_PCIX |
  10571. DMA_RWCTRL_WRITE_BNDRY_256_PCIX);
  10572. break;
  10573. default:
  10574. val |= (DMA_RWCTRL_READ_BNDRY_384_PCIX |
  10575. DMA_RWCTRL_WRITE_BNDRY_384_PCIX);
  10576. break;
  10577. }
  10578. } else if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
  10579. switch (cacheline_size) {
  10580. case 16:
  10581. case 32:
  10582. case 64:
  10583. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  10584. val &= ~DMA_RWCTRL_WRITE_BNDRY_DISAB_PCIE;
  10585. val |= DMA_RWCTRL_WRITE_BNDRY_64_PCIE;
  10586. break;
  10587. }
  10588. /* fallthrough */
  10589. case 128:
  10590. default:
  10591. val &= ~DMA_RWCTRL_WRITE_BNDRY_DISAB_PCIE;
  10592. val |= DMA_RWCTRL_WRITE_BNDRY_128_PCIE;
  10593. break;
  10594. }
  10595. } else {
  10596. switch (cacheline_size) {
  10597. case 16:
  10598. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  10599. val |= (DMA_RWCTRL_READ_BNDRY_16 |
  10600. DMA_RWCTRL_WRITE_BNDRY_16);
  10601. break;
  10602. }
  10603. /* fallthrough */
  10604. case 32:
  10605. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  10606. val |= (DMA_RWCTRL_READ_BNDRY_32 |
  10607. DMA_RWCTRL_WRITE_BNDRY_32);
  10608. break;
  10609. }
  10610. /* fallthrough */
  10611. case 64:
  10612. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  10613. val |= (DMA_RWCTRL_READ_BNDRY_64 |
  10614. DMA_RWCTRL_WRITE_BNDRY_64);
  10615. break;
  10616. }
  10617. /* fallthrough */
  10618. case 128:
  10619. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  10620. val |= (DMA_RWCTRL_READ_BNDRY_128 |
  10621. DMA_RWCTRL_WRITE_BNDRY_128);
  10622. break;
  10623. }
  10624. /* fallthrough */
  10625. case 256:
  10626. val |= (DMA_RWCTRL_READ_BNDRY_256 |
  10627. DMA_RWCTRL_WRITE_BNDRY_256);
  10628. break;
  10629. case 512:
  10630. val |= (DMA_RWCTRL_READ_BNDRY_512 |
  10631. DMA_RWCTRL_WRITE_BNDRY_512);
  10632. break;
  10633. case 1024:
  10634. default:
  10635. val |= (DMA_RWCTRL_READ_BNDRY_1024 |
  10636. DMA_RWCTRL_WRITE_BNDRY_1024);
  10637. break;
  10638. }
  10639. }
  10640. out:
  10641. return val;
  10642. }
  10643. static int __devinit tg3_do_test_dma(struct tg3 *tp, u32 *buf, dma_addr_t buf_dma, int size, int to_device)
  10644. {
  10645. struct tg3_internal_buffer_desc test_desc;
  10646. u32 sram_dma_descs;
  10647. int i, ret;
  10648. sram_dma_descs = NIC_SRAM_DMA_DESC_POOL_BASE;
  10649. tw32(FTQ_RCVBD_COMP_FIFO_ENQDEQ, 0);
  10650. tw32(FTQ_RCVDATA_COMP_FIFO_ENQDEQ, 0);
  10651. tw32(RDMAC_STATUS, 0);
  10652. tw32(WDMAC_STATUS, 0);
  10653. tw32(BUFMGR_MODE, 0);
  10654. tw32(FTQ_RESET, 0);
  10655. test_desc.addr_hi = ((u64) buf_dma) >> 32;
  10656. test_desc.addr_lo = buf_dma & 0xffffffff;
  10657. test_desc.nic_mbuf = 0x00002100;
  10658. test_desc.len = size;
  10659. /*
  10660. * HP ZX1 was seeing test failures for 5701 cards running at 33Mhz
  10661. * the *second* time the tg3 driver was getting loaded after an
  10662. * initial scan.
  10663. *
  10664. * Broadcom tells me:
  10665. * ...the DMA engine is connected to the GRC block and a DMA
  10666. * reset may affect the GRC block in some unpredictable way...
  10667. * The behavior of resets to individual blocks has not been tested.
  10668. *
  10669. * Broadcom noted the GRC reset will also reset all sub-components.
  10670. */
  10671. if (to_device) {
  10672. test_desc.cqid_sqid = (13 << 8) | 2;
  10673. tw32_f(RDMAC_MODE, RDMAC_MODE_ENABLE);
  10674. udelay(40);
  10675. } else {
  10676. test_desc.cqid_sqid = (16 << 8) | 7;
  10677. tw32_f(WDMAC_MODE, WDMAC_MODE_ENABLE);
  10678. udelay(40);
  10679. }
  10680. test_desc.flags = 0x00000005;
  10681. for (i = 0; i < (sizeof(test_desc) / sizeof(u32)); i++) {
  10682. u32 val;
  10683. val = *(((u32 *)&test_desc) + i);
  10684. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR,
  10685. sram_dma_descs + (i * sizeof(u32)));
  10686. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
  10687. }
  10688. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
  10689. if (to_device) {
  10690. tw32(FTQ_DMA_HIGH_READ_FIFO_ENQDEQ, sram_dma_descs);
  10691. } else {
  10692. tw32(FTQ_DMA_HIGH_WRITE_FIFO_ENQDEQ, sram_dma_descs);
  10693. }
  10694. ret = -ENODEV;
  10695. for (i = 0; i < 40; i++) {
  10696. u32 val;
  10697. if (to_device)
  10698. val = tr32(FTQ_RCVBD_COMP_FIFO_ENQDEQ);
  10699. else
  10700. val = tr32(FTQ_RCVDATA_COMP_FIFO_ENQDEQ);
  10701. if ((val & 0xffff) == sram_dma_descs) {
  10702. ret = 0;
  10703. break;
  10704. }
  10705. udelay(100);
  10706. }
  10707. return ret;
  10708. }
  10709. #define TEST_BUFFER_SIZE 0x2000
  10710. static int __devinit tg3_test_dma(struct tg3 *tp)
  10711. {
  10712. dma_addr_t buf_dma;
  10713. u32 *buf, saved_dma_rwctrl;
  10714. int ret;
  10715. buf = pci_alloc_consistent(tp->pdev, TEST_BUFFER_SIZE, &buf_dma);
  10716. if (!buf) {
  10717. ret = -ENOMEM;
  10718. goto out_nofree;
  10719. }
  10720. tp->dma_rwctrl = ((0x7 << DMA_RWCTRL_PCI_WRITE_CMD_SHIFT) |
  10721. (0x6 << DMA_RWCTRL_PCI_READ_CMD_SHIFT));
  10722. tp->dma_rwctrl = tg3_calc_dma_bndry(tp, tp->dma_rwctrl);
  10723. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
  10724. /* DMA read watermark not used on PCIE */
  10725. tp->dma_rwctrl |= 0x00180000;
  10726. } else if (!(tp->tg3_flags & TG3_FLAG_PCIX_MODE)) {
  10727. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 ||
  10728. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750)
  10729. tp->dma_rwctrl |= 0x003f0000;
  10730. else
  10731. tp->dma_rwctrl |= 0x003f000f;
  10732. } else {
  10733. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  10734. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  10735. u32 ccval = (tr32(TG3PCI_CLOCK_CTRL) & 0x1f);
  10736. u32 read_water = 0x7;
  10737. /* If the 5704 is behind the EPB bridge, we can
  10738. * do the less restrictive ONE_DMA workaround for
  10739. * better performance.
  10740. */
  10741. if ((tp->tg3_flags & TG3_FLAG_40BIT_DMA_BUG) &&
  10742. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
  10743. tp->dma_rwctrl |= 0x8000;
  10744. else if (ccval == 0x6 || ccval == 0x7)
  10745. tp->dma_rwctrl |= DMA_RWCTRL_ONE_DMA;
  10746. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703)
  10747. read_water = 4;
  10748. /* Set bit 23 to enable PCIX hw bug fix */
  10749. tp->dma_rwctrl |=
  10750. (read_water << DMA_RWCTRL_READ_WATER_SHIFT) |
  10751. (0x3 << DMA_RWCTRL_WRITE_WATER_SHIFT) |
  10752. (1 << 23);
  10753. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780) {
  10754. /* 5780 always in PCIX mode */
  10755. tp->dma_rwctrl |= 0x00144000;
  10756. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
  10757. /* 5714 always in PCIX mode */
  10758. tp->dma_rwctrl |= 0x00148000;
  10759. } else {
  10760. tp->dma_rwctrl |= 0x001b000f;
  10761. }
  10762. }
  10763. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  10764. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
  10765. tp->dma_rwctrl &= 0xfffffff0;
  10766. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  10767. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  10768. /* Remove this if it causes problems for some boards. */
  10769. tp->dma_rwctrl |= DMA_RWCTRL_USE_MEM_READ_MULT;
  10770. /* On 5700/5701 chips, we need to set this bit.
  10771. * Otherwise the chip will issue cacheline transactions
  10772. * to streamable DMA memory with not all the byte
  10773. * enables turned on. This is an error on several
  10774. * RISC PCI controllers, in particular sparc64.
  10775. *
  10776. * On 5703/5704 chips, this bit has been reassigned
  10777. * a different meaning. In particular, it is used
  10778. * on those chips to enable a PCI-X workaround.
  10779. */
  10780. tp->dma_rwctrl |= DMA_RWCTRL_ASSERT_ALL_BE;
  10781. }
  10782. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  10783. #if 0
  10784. /* Unneeded, already done by tg3_get_invariants. */
  10785. tg3_switch_clocks(tp);
  10786. #endif
  10787. ret = 0;
  10788. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  10789. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701)
  10790. goto out;
  10791. /* It is best to perform DMA test with maximum write burst size
  10792. * to expose the 5700/5701 write DMA bug.
  10793. */
  10794. saved_dma_rwctrl = tp->dma_rwctrl;
  10795. tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
  10796. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  10797. while (1) {
  10798. u32 *p = buf, i;
  10799. for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++)
  10800. p[i] = i;
  10801. /* Send the buffer to the chip. */
  10802. ret = tg3_do_test_dma(tp, buf, buf_dma, TEST_BUFFER_SIZE, 1);
  10803. if (ret) {
  10804. printk(KERN_ERR "tg3_test_dma() Write the buffer failed %d\n", ret);
  10805. break;
  10806. }
  10807. #if 0
  10808. /* validate data reached card RAM correctly. */
  10809. for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++) {
  10810. u32 val;
  10811. tg3_read_mem(tp, 0x2100 + (i*4), &val);
  10812. if (le32_to_cpu(val) != p[i]) {
  10813. printk(KERN_ERR " tg3_test_dma() Card buffer corrupted on write! (%d != %d)\n", val, i);
  10814. /* ret = -ENODEV here? */
  10815. }
  10816. p[i] = 0;
  10817. }
  10818. #endif
  10819. /* Now read it back. */
  10820. ret = tg3_do_test_dma(tp, buf, buf_dma, TEST_BUFFER_SIZE, 0);
  10821. if (ret) {
  10822. printk(KERN_ERR "tg3_test_dma() Read the buffer failed %d\n", ret);
  10823. break;
  10824. }
  10825. /* Verify it. */
  10826. for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++) {
  10827. if (p[i] == i)
  10828. continue;
  10829. if ((tp->dma_rwctrl & DMA_RWCTRL_WRITE_BNDRY_MASK) !=
  10830. DMA_RWCTRL_WRITE_BNDRY_16) {
  10831. tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
  10832. tp->dma_rwctrl |= DMA_RWCTRL_WRITE_BNDRY_16;
  10833. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  10834. break;
  10835. } else {
  10836. printk(KERN_ERR "tg3_test_dma() buffer corrupted on read back! (%d != %d)\n", p[i], i);
  10837. ret = -ENODEV;
  10838. goto out;
  10839. }
  10840. }
  10841. if (i == (TEST_BUFFER_SIZE / sizeof(u32))) {
  10842. /* Success. */
  10843. ret = 0;
  10844. break;
  10845. }
  10846. }
  10847. if ((tp->dma_rwctrl & DMA_RWCTRL_WRITE_BNDRY_MASK) !=
  10848. DMA_RWCTRL_WRITE_BNDRY_16) {
  10849. static struct pci_device_id dma_wait_state_chipsets[] = {
  10850. { PCI_DEVICE(PCI_VENDOR_ID_APPLE,
  10851. PCI_DEVICE_ID_APPLE_UNI_N_PCI15) },
  10852. { },
  10853. };
  10854. /* DMA test passed without adjusting DMA boundary,
  10855. * now look for chipsets that are known to expose the
  10856. * DMA bug without failing the test.
  10857. */
  10858. if (pci_dev_present(dma_wait_state_chipsets)) {
  10859. tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
  10860. tp->dma_rwctrl |= DMA_RWCTRL_WRITE_BNDRY_16;
  10861. }
  10862. else
  10863. /* Safe to use the calculated DMA boundary. */
  10864. tp->dma_rwctrl = saved_dma_rwctrl;
  10865. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  10866. }
  10867. out:
  10868. pci_free_consistent(tp->pdev, TEST_BUFFER_SIZE, buf, buf_dma);
  10869. out_nofree:
  10870. return ret;
  10871. }
  10872. static void __devinit tg3_init_link_config(struct tg3 *tp)
  10873. {
  10874. tp->link_config.advertising =
  10875. (ADVERTISED_10baseT_Half | ADVERTISED_10baseT_Full |
  10876. ADVERTISED_100baseT_Half | ADVERTISED_100baseT_Full |
  10877. ADVERTISED_1000baseT_Half | ADVERTISED_1000baseT_Full |
  10878. ADVERTISED_Autoneg | ADVERTISED_MII);
  10879. tp->link_config.speed = SPEED_INVALID;
  10880. tp->link_config.duplex = DUPLEX_INVALID;
  10881. tp->link_config.autoneg = AUTONEG_ENABLE;
  10882. tp->link_config.active_speed = SPEED_INVALID;
  10883. tp->link_config.active_duplex = DUPLEX_INVALID;
  10884. tp->link_config.phy_is_low_power = 0;
  10885. tp->link_config.orig_speed = SPEED_INVALID;
  10886. tp->link_config.orig_duplex = DUPLEX_INVALID;
  10887. tp->link_config.orig_autoneg = AUTONEG_INVALID;
  10888. }
  10889. static void __devinit tg3_init_bufmgr_config(struct tg3 *tp)
  10890. {
  10891. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  10892. tp->bufmgr_config.mbuf_read_dma_low_water =
  10893. DEFAULT_MB_RDMA_LOW_WATER_5705;
  10894. tp->bufmgr_config.mbuf_mac_rx_low_water =
  10895. DEFAULT_MB_MACRX_LOW_WATER_5705;
  10896. tp->bufmgr_config.mbuf_high_water =
  10897. DEFAULT_MB_HIGH_WATER_5705;
  10898. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  10899. tp->bufmgr_config.mbuf_mac_rx_low_water =
  10900. DEFAULT_MB_MACRX_LOW_WATER_5906;
  10901. tp->bufmgr_config.mbuf_high_water =
  10902. DEFAULT_MB_HIGH_WATER_5906;
  10903. }
  10904. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
  10905. DEFAULT_MB_RDMA_LOW_WATER_JUMBO_5780;
  10906. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
  10907. DEFAULT_MB_MACRX_LOW_WATER_JUMBO_5780;
  10908. tp->bufmgr_config.mbuf_high_water_jumbo =
  10909. DEFAULT_MB_HIGH_WATER_JUMBO_5780;
  10910. } else {
  10911. tp->bufmgr_config.mbuf_read_dma_low_water =
  10912. DEFAULT_MB_RDMA_LOW_WATER;
  10913. tp->bufmgr_config.mbuf_mac_rx_low_water =
  10914. DEFAULT_MB_MACRX_LOW_WATER;
  10915. tp->bufmgr_config.mbuf_high_water =
  10916. DEFAULT_MB_HIGH_WATER;
  10917. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
  10918. DEFAULT_MB_RDMA_LOW_WATER_JUMBO;
  10919. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
  10920. DEFAULT_MB_MACRX_LOW_WATER_JUMBO;
  10921. tp->bufmgr_config.mbuf_high_water_jumbo =
  10922. DEFAULT_MB_HIGH_WATER_JUMBO;
  10923. }
  10924. tp->bufmgr_config.dma_low_water = DEFAULT_DMA_LOW_WATER;
  10925. tp->bufmgr_config.dma_high_water = DEFAULT_DMA_HIGH_WATER;
  10926. }
  10927. static char * __devinit tg3_phy_string(struct tg3 *tp)
  10928. {
  10929. switch (tp->phy_id & PHY_ID_MASK) {
  10930. case PHY_ID_BCM5400: return "5400";
  10931. case PHY_ID_BCM5401: return "5401";
  10932. case PHY_ID_BCM5411: return "5411";
  10933. case PHY_ID_BCM5701: return "5701";
  10934. case PHY_ID_BCM5703: return "5703";
  10935. case PHY_ID_BCM5704: return "5704";
  10936. case PHY_ID_BCM5705: return "5705";
  10937. case PHY_ID_BCM5750: return "5750";
  10938. case PHY_ID_BCM5752: return "5752";
  10939. case PHY_ID_BCM5714: return "5714";
  10940. case PHY_ID_BCM5780: return "5780";
  10941. case PHY_ID_BCM5755: return "5755";
  10942. case PHY_ID_BCM5787: return "5787";
  10943. case PHY_ID_BCM5784: return "5784";
  10944. case PHY_ID_BCM5756: return "5722/5756";
  10945. case PHY_ID_BCM5906: return "5906";
  10946. case PHY_ID_BCM5761: return "5761";
  10947. case PHY_ID_BCM8002: return "8002/serdes";
  10948. case 0: return "serdes";
  10949. default: return "unknown";
  10950. }
  10951. }
  10952. static char * __devinit tg3_bus_string(struct tg3 *tp, char *str)
  10953. {
  10954. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
  10955. strcpy(str, "PCI Express");
  10956. return str;
  10957. } else if (tp->tg3_flags & TG3_FLAG_PCIX_MODE) {
  10958. u32 clock_ctrl = tr32(TG3PCI_CLOCK_CTRL) & 0x1f;
  10959. strcpy(str, "PCIX:");
  10960. if ((clock_ctrl == 7) ||
  10961. ((tr32(GRC_MISC_CFG) & GRC_MISC_CFG_BOARD_ID_MASK) ==
  10962. GRC_MISC_CFG_BOARD_ID_5704CIOBE))
  10963. strcat(str, "133MHz");
  10964. else if (clock_ctrl == 0)
  10965. strcat(str, "33MHz");
  10966. else if (clock_ctrl == 2)
  10967. strcat(str, "50MHz");
  10968. else if (clock_ctrl == 4)
  10969. strcat(str, "66MHz");
  10970. else if (clock_ctrl == 6)
  10971. strcat(str, "100MHz");
  10972. } else {
  10973. strcpy(str, "PCI:");
  10974. if (tp->tg3_flags & TG3_FLAG_PCI_HIGH_SPEED)
  10975. strcat(str, "66MHz");
  10976. else
  10977. strcat(str, "33MHz");
  10978. }
  10979. if (tp->tg3_flags & TG3_FLAG_PCI_32BIT)
  10980. strcat(str, ":32-bit");
  10981. else
  10982. strcat(str, ":64-bit");
  10983. return str;
  10984. }
  10985. static struct pci_dev * __devinit tg3_find_peer(struct tg3 *tp)
  10986. {
  10987. struct pci_dev *peer;
  10988. unsigned int func, devnr = tp->pdev->devfn & ~7;
  10989. for (func = 0; func < 8; func++) {
  10990. peer = pci_get_slot(tp->pdev->bus, devnr | func);
  10991. if (peer && peer != tp->pdev)
  10992. break;
  10993. pci_dev_put(peer);
  10994. }
  10995. /* 5704 can be configured in single-port mode, set peer to
  10996. * tp->pdev in that case.
  10997. */
  10998. if (!peer) {
  10999. peer = tp->pdev;
  11000. return peer;
  11001. }
  11002. /*
  11003. * We don't need to keep the refcount elevated; there's no way
  11004. * to remove one half of this device without removing the other
  11005. */
  11006. pci_dev_put(peer);
  11007. return peer;
  11008. }
  11009. static void __devinit tg3_init_coal(struct tg3 *tp)
  11010. {
  11011. struct ethtool_coalesce *ec = &tp->coal;
  11012. memset(ec, 0, sizeof(*ec));
  11013. ec->cmd = ETHTOOL_GCOALESCE;
  11014. ec->rx_coalesce_usecs = LOW_RXCOL_TICKS;
  11015. ec->tx_coalesce_usecs = LOW_TXCOL_TICKS;
  11016. ec->rx_max_coalesced_frames = LOW_RXMAX_FRAMES;
  11017. ec->tx_max_coalesced_frames = LOW_TXMAX_FRAMES;
  11018. ec->rx_coalesce_usecs_irq = DEFAULT_RXCOAL_TICK_INT;
  11019. ec->tx_coalesce_usecs_irq = DEFAULT_TXCOAL_TICK_INT;
  11020. ec->rx_max_coalesced_frames_irq = DEFAULT_RXCOAL_MAXF_INT;
  11021. ec->tx_max_coalesced_frames_irq = DEFAULT_TXCOAL_MAXF_INT;
  11022. ec->stats_block_coalesce_usecs = DEFAULT_STAT_COAL_TICKS;
  11023. if (tp->coalesce_mode & (HOSTCC_MODE_CLRTICK_RXBD |
  11024. HOSTCC_MODE_CLRTICK_TXBD)) {
  11025. ec->rx_coalesce_usecs = LOW_RXCOL_TICKS_CLRTCKS;
  11026. ec->rx_coalesce_usecs_irq = DEFAULT_RXCOAL_TICK_INT_CLRTCKS;
  11027. ec->tx_coalesce_usecs = LOW_TXCOL_TICKS_CLRTCKS;
  11028. ec->tx_coalesce_usecs_irq = DEFAULT_TXCOAL_TICK_INT_CLRTCKS;
  11029. }
  11030. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  11031. ec->rx_coalesce_usecs_irq = 0;
  11032. ec->tx_coalesce_usecs_irq = 0;
  11033. ec->stats_block_coalesce_usecs = 0;
  11034. }
  11035. }
  11036. static const struct net_device_ops tg3_netdev_ops = {
  11037. .ndo_open = tg3_open,
  11038. .ndo_stop = tg3_close,
  11039. .ndo_start_xmit = tg3_start_xmit,
  11040. .ndo_get_stats = tg3_get_stats,
  11041. .ndo_validate_addr = eth_validate_addr,
  11042. .ndo_set_multicast_list = tg3_set_rx_mode,
  11043. .ndo_set_mac_address = tg3_set_mac_addr,
  11044. .ndo_do_ioctl = tg3_ioctl,
  11045. .ndo_tx_timeout = tg3_tx_timeout,
  11046. .ndo_change_mtu = tg3_change_mtu,
  11047. #if TG3_VLAN_TAG_USED
  11048. .ndo_vlan_rx_register = tg3_vlan_rx_register,
  11049. #endif
  11050. #ifdef CONFIG_NET_POLL_CONTROLLER
  11051. .ndo_poll_controller = tg3_poll_controller,
  11052. #endif
  11053. };
  11054. static const struct net_device_ops tg3_netdev_ops_dma_bug = {
  11055. .ndo_open = tg3_open,
  11056. .ndo_stop = tg3_close,
  11057. .ndo_start_xmit = tg3_start_xmit_dma_bug,
  11058. .ndo_get_stats = tg3_get_stats,
  11059. .ndo_validate_addr = eth_validate_addr,
  11060. .ndo_set_multicast_list = tg3_set_rx_mode,
  11061. .ndo_set_mac_address = tg3_set_mac_addr,
  11062. .ndo_do_ioctl = tg3_ioctl,
  11063. .ndo_tx_timeout = tg3_tx_timeout,
  11064. .ndo_change_mtu = tg3_change_mtu,
  11065. #if TG3_VLAN_TAG_USED
  11066. .ndo_vlan_rx_register = tg3_vlan_rx_register,
  11067. #endif
  11068. #ifdef CONFIG_NET_POLL_CONTROLLER
  11069. .ndo_poll_controller = tg3_poll_controller,
  11070. #endif
  11071. };
  11072. static int __devinit tg3_init_one(struct pci_dev *pdev,
  11073. const struct pci_device_id *ent)
  11074. {
  11075. static int tg3_version_printed = 0;
  11076. struct net_device *dev;
  11077. struct tg3 *tp;
  11078. int err, pm_cap;
  11079. char str[40];
  11080. u64 dma_mask, persist_dma_mask;
  11081. if (tg3_version_printed++ == 0)
  11082. printk(KERN_INFO "%s", version);
  11083. err = pci_enable_device(pdev);
  11084. if (err) {
  11085. printk(KERN_ERR PFX "Cannot enable PCI device, "
  11086. "aborting.\n");
  11087. return err;
  11088. }
  11089. err = pci_request_regions(pdev, DRV_MODULE_NAME);
  11090. if (err) {
  11091. printk(KERN_ERR PFX "Cannot obtain PCI resources, "
  11092. "aborting.\n");
  11093. goto err_out_disable_pdev;
  11094. }
  11095. pci_set_master(pdev);
  11096. /* Find power-management capability. */
  11097. pm_cap = pci_find_capability(pdev, PCI_CAP_ID_PM);
  11098. if (pm_cap == 0) {
  11099. printk(KERN_ERR PFX "Cannot find PowerManagement capability, "
  11100. "aborting.\n");
  11101. err = -EIO;
  11102. goto err_out_free_res;
  11103. }
  11104. dev = alloc_etherdev(sizeof(*tp));
  11105. if (!dev) {
  11106. printk(KERN_ERR PFX "Etherdev alloc failed, aborting.\n");
  11107. err = -ENOMEM;
  11108. goto err_out_free_res;
  11109. }
  11110. SET_NETDEV_DEV(dev, &pdev->dev);
  11111. #if TG3_VLAN_TAG_USED
  11112. dev->features |= NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX;
  11113. #endif
  11114. tp = netdev_priv(dev);
  11115. tp->pdev = pdev;
  11116. tp->dev = dev;
  11117. tp->pm_cap = pm_cap;
  11118. tp->rx_mode = TG3_DEF_RX_MODE;
  11119. tp->tx_mode = TG3_DEF_TX_MODE;
  11120. if (tg3_debug > 0)
  11121. tp->msg_enable = tg3_debug;
  11122. else
  11123. tp->msg_enable = TG3_DEF_MSG_ENABLE;
  11124. /* The word/byte swap controls here control register access byte
  11125. * swapping. DMA data byte swapping is controlled in the GRC_MODE
  11126. * setting below.
  11127. */
  11128. tp->misc_host_ctrl =
  11129. MISC_HOST_CTRL_MASK_PCI_INT |
  11130. MISC_HOST_CTRL_WORD_SWAP |
  11131. MISC_HOST_CTRL_INDIR_ACCESS |
  11132. MISC_HOST_CTRL_PCISTATE_RW;
  11133. /* The NONFRM (non-frame) byte/word swap controls take effect
  11134. * on descriptor entries, anything which isn't packet data.
  11135. *
  11136. * The StrongARM chips on the board (one for tx, one for rx)
  11137. * are running in big-endian mode.
  11138. */
  11139. tp->grc_mode = (GRC_MODE_WSWAP_DATA | GRC_MODE_BSWAP_DATA |
  11140. GRC_MODE_WSWAP_NONFRM_DATA);
  11141. #ifdef __BIG_ENDIAN
  11142. tp->grc_mode |= GRC_MODE_BSWAP_NONFRM_DATA;
  11143. #endif
  11144. spin_lock_init(&tp->lock);
  11145. spin_lock_init(&tp->indirect_lock);
  11146. INIT_WORK(&tp->reset_task, tg3_reset_task);
  11147. tp->regs = pci_ioremap_bar(pdev, BAR_0);
  11148. if (!tp->regs) {
  11149. printk(KERN_ERR PFX "Cannot map device registers, "
  11150. "aborting.\n");
  11151. err = -ENOMEM;
  11152. goto err_out_free_dev;
  11153. }
  11154. tg3_init_link_config(tp);
  11155. tp->rx_pending = TG3_DEF_RX_RING_PENDING;
  11156. tp->rx_jumbo_pending = TG3_DEF_RX_JUMBO_RING_PENDING;
  11157. tp->tx_pending = TG3_DEF_TX_RING_PENDING;
  11158. netif_napi_add(dev, &tp->napi, tg3_poll, 64);
  11159. dev->ethtool_ops = &tg3_ethtool_ops;
  11160. dev->watchdog_timeo = TG3_TX_TIMEOUT;
  11161. dev->irq = pdev->irq;
  11162. err = tg3_get_invariants(tp);
  11163. if (err) {
  11164. printk(KERN_ERR PFX "Problem fetching invariants of chip, "
  11165. "aborting.\n");
  11166. goto err_out_iounmap;
  11167. }
  11168. if ((tp->tg3_flags3 & TG3_FLG3_5755_PLUS) ||
  11169. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  11170. dev->netdev_ops = &tg3_netdev_ops;
  11171. else
  11172. dev->netdev_ops = &tg3_netdev_ops_dma_bug;
  11173. /* The EPB bridge inside 5714, 5715, and 5780 and any
  11174. * device behind the EPB cannot support DMA addresses > 40-bit.
  11175. * On 64-bit systems with IOMMU, use 40-bit dma_mask.
  11176. * On 64-bit systems without IOMMU, use 64-bit dma_mask and
  11177. * do DMA address check in tg3_start_xmit().
  11178. */
  11179. if (tp->tg3_flags2 & TG3_FLG2_IS_5788)
  11180. persist_dma_mask = dma_mask = DMA_BIT_MASK(32);
  11181. else if (tp->tg3_flags & TG3_FLAG_40BIT_DMA_BUG) {
  11182. persist_dma_mask = dma_mask = DMA_BIT_MASK(40);
  11183. #ifdef CONFIG_HIGHMEM
  11184. dma_mask = DMA_BIT_MASK(64);
  11185. #endif
  11186. } else
  11187. persist_dma_mask = dma_mask = DMA_BIT_MASK(64);
  11188. /* Configure DMA attributes. */
  11189. if (dma_mask > DMA_BIT_MASK(32)) {
  11190. err = pci_set_dma_mask(pdev, dma_mask);
  11191. if (!err) {
  11192. dev->features |= NETIF_F_HIGHDMA;
  11193. err = pci_set_consistent_dma_mask(pdev,
  11194. persist_dma_mask);
  11195. if (err < 0) {
  11196. printk(KERN_ERR PFX "Unable to obtain 64 bit "
  11197. "DMA for consistent allocations\n");
  11198. goto err_out_iounmap;
  11199. }
  11200. }
  11201. }
  11202. if (err || dma_mask == DMA_BIT_MASK(32)) {
  11203. err = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
  11204. if (err) {
  11205. printk(KERN_ERR PFX "No usable DMA configuration, "
  11206. "aborting.\n");
  11207. goto err_out_iounmap;
  11208. }
  11209. }
  11210. tg3_init_bufmgr_config(tp);
  11211. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0)
  11212. tp->fw_needed = FIRMWARE_TG3;
  11213. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO) {
  11214. tp->tg3_flags2 |= TG3_FLG2_TSO_CAPABLE;
  11215. }
  11216. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  11217. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 ||
  11218. tp->pci_chip_rev_id == CHIPREV_ID_5705_A0 ||
  11219. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906 ||
  11220. (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) != 0) {
  11221. tp->tg3_flags2 &= ~TG3_FLG2_TSO_CAPABLE;
  11222. } else {
  11223. tp->tg3_flags2 |= TG3_FLG2_TSO_CAPABLE | TG3_FLG2_TSO_BUG;
  11224. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705)
  11225. tp->fw_needed = FIRMWARE_TG3TSO5;
  11226. else
  11227. tp->fw_needed = FIRMWARE_TG3TSO;
  11228. }
  11229. /* TSO is on by default on chips that support hardware TSO.
  11230. * Firmware TSO on older chips gives lower performance, so it
  11231. * is off by default, but can be enabled using ethtool.
  11232. */
  11233. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO) {
  11234. if (dev->features & NETIF_F_IP_CSUM)
  11235. dev->features |= NETIF_F_TSO;
  11236. if ((dev->features & NETIF_F_IPV6_CSUM) &&
  11237. (tp->tg3_flags2 & TG3_FLG2_HW_TSO_2))
  11238. dev->features |= NETIF_F_TSO6;
  11239. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  11240. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
  11241. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) ||
  11242. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  11243. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
  11244. dev->features |= NETIF_F_TSO_ECN;
  11245. }
  11246. if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A1 &&
  11247. !(tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) &&
  11248. !(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH)) {
  11249. tp->tg3_flags2 |= TG3_FLG2_MAX_RXPEND_64;
  11250. tp->rx_pending = 63;
  11251. }
  11252. err = tg3_get_device_address(tp);
  11253. if (err) {
  11254. printk(KERN_ERR PFX "Could not obtain valid ethernet address, "
  11255. "aborting.\n");
  11256. goto err_out_fw;
  11257. }
  11258. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) {
  11259. tp->aperegs = pci_ioremap_bar(pdev, BAR_2);
  11260. if (!tp->aperegs) {
  11261. printk(KERN_ERR PFX "Cannot map APE registers, "
  11262. "aborting.\n");
  11263. err = -ENOMEM;
  11264. goto err_out_fw;
  11265. }
  11266. tg3_ape_lock_init(tp);
  11267. if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF)
  11268. tg3_read_dash_ver(tp);
  11269. }
  11270. /*
  11271. * Reset chip in case UNDI or EFI driver did not shutdown
  11272. * DMA self test will enable WDMAC and we'll see (spurious)
  11273. * pending DMA on the PCI bus at that point.
  11274. */
  11275. if ((tr32(HOSTCC_MODE) & HOSTCC_MODE_ENABLE) ||
  11276. (tr32(WDMAC_MODE) & WDMAC_MODE_ENABLE)) {
  11277. tw32(MEMARB_MODE, MEMARB_MODE_ENABLE);
  11278. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  11279. }
  11280. err = tg3_test_dma(tp);
  11281. if (err) {
  11282. printk(KERN_ERR PFX "DMA engine test failed, aborting.\n");
  11283. goto err_out_apeunmap;
  11284. }
  11285. /* flow control autonegotiation is default behavior */
  11286. tp->tg3_flags |= TG3_FLAG_PAUSE_AUTONEG;
  11287. tp->link_config.flowctrl = FLOW_CTRL_TX | FLOW_CTRL_RX;
  11288. tg3_init_coal(tp);
  11289. pci_set_drvdata(pdev, dev);
  11290. err = register_netdev(dev);
  11291. if (err) {
  11292. printk(KERN_ERR PFX "Cannot register net device, "
  11293. "aborting.\n");
  11294. goto err_out_apeunmap;
  11295. }
  11296. printk(KERN_INFO "%s: Tigon3 [partno(%s) rev %04x] (%s) MAC address %pM\n",
  11297. dev->name,
  11298. tp->board_part_number,
  11299. tp->pci_chip_rev_id,
  11300. tg3_bus_string(tp, str),
  11301. dev->dev_addr);
  11302. if (tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED)
  11303. printk(KERN_INFO
  11304. "%s: attached PHY driver [%s] (mii_bus:phy_addr=%s)\n",
  11305. tp->dev->name,
  11306. tp->mdio_bus->phy_map[PHY_ADDR]->drv->name,
  11307. dev_name(&tp->mdio_bus->phy_map[PHY_ADDR]->dev));
  11308. else
  11309. printk(KERN_INFO
  11310. "%s: attached PHY is %s (%s Ethernet) (WireSpeed[%d])\n",
  11311. tp->dev->name, tg3_phy_string(tp),
  11312. ((tp->tg3_flags & TG3_FLAG_10_100_ONLY) ? "10/100Base-TX" :
  11313. ((tp->tg3_flags2 & TG3_FLG2_ANY_SERDES) ? "1000Base-SX" :
  11314. "10/100/1000Base-T")),
  11315. (tp->tg3_flags2 & TG3_FLG2_NO_ETH_WIRE_SPEED) == 0);
  11316. printk(KERN_INFO "%s: RXcsums[%d] LinkChgREG[%d] MIirq[%d] ASF[%d] TSOcap[%d]\n",
  11317. dev->name,
  11318. (tp->tg3_flags & TG3_FLAG_RX_CHECKSUMS) != 0,
  11319. (tp->tg3_flags & TG3_FLAG_USE_LINKCHG_REG) != 0,
  11320. (tp->tg3_flags & TG3_FLAG_USE_MI_INTERRUPT) != 0,
  11321. (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) != 0,
  11322. (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) != 0);
  11323. printk(KERN_INFO "%s: dma_rwctrl[%08x] dma_mask[%d-bit]\n",
  11324. dev->name, tp->dma_rwctrl,
  11325. (pdev->dma_mask == DMA_BIT_MASK(32)) ? 32 :
  11326. (((u64) pdev->dma_mask == DMA_BIT_MASK(40)) ? 40 : 64));
  11327. return 0;
  11328. err_out_apeunmap:
  11329. if (tp->aperegs) {
  11330. iounmap(tp->aperegs);
  11331. tp->aperegs = NULL;
  11332. }
  11333. err_out_fw:
  11334. if (tp->fw)
  11335. release_firmware(tp->fw);
  11336. err_out_iounmap:
  11337. if (tp->regs) {
  11338. iounmap(tp->regs);
  11339. tp->regs = NULL;
  11340. }
  11341. err_out_free_dev:
  11342. free_netdev(dev);
  11343. err_out_free_res:
  11344. pci_release_regions(pdev);
  11345. err_out_disable_pdev:
  11346. pci_disable_device(pdev);
  11347. pci_set_drvdata(pdev, NULL);
  11348. return err;
  11349. }
  11350. static void __devexit tg3_remove_one(struct pci_dev *pdev)
  11351. {
  11352. struct net_device *dev = pci_get_drvdata(pdev);
  11353. if (dev) {
  11354. struct tg3 *tp = netdev_priv(dev);
  11355. if (tp->fw)
  11356. release_firmware(tp->fw);
  11357. flush_scheduled_work();
  11358. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  11359. tg3_phy_fini(tp);
  11360. tg3_mdio_fini(tp);
  11361. }
  11362. unregister_netdev(dev);
  11363. if (tp->aperegs) {
  11364. iounmap(tp->aperegs);
  11365. tp->aperegs = NULL;
  11366. }
  11367. if (tp->regs) {
  11368. iounmap(tp->regs);
  11369. tp->regs = NULL;
  11370. }
  11371. free_netdev(dev);
  11372. pci_release_regions(pdev);
  11373. pci_disable_device(pdev);
  11374. pci_set_drvdata(pdev, NULL);
  11375. }
  11376. }
  11377. static int tg3_suspend(struct pci_dev *pdev, pm_message_t state)
  11378. {
  11379. struct net_device *dev = pci_get_drvdata(pdev);
  11380. struct tg3 *tp = netdev_priv(dev);
  11381. pci_power_t target_state;
  11382. int err;
  11383. /* PCI register 4 needs to be saved whether netif_running() or not.
  11384. * MSI address and data need to be saved if using MSI and
  11385. * netif_running().
  11386. */
  11387. pci_save_state(pdev);
  11388. if (!netif_running(dev))
  11389. return 0;
  11390. flush_scheduled_work();
  11391. tg3_phy_stop(tp);
  11392. tg3_netif_stop(tp);
  11393. del_timer_sync(&tp->timer);
  11394. tg3_full_lock(tp, 1);
  11395. tg3_disable_ints(tp);
  11396. tg3_full_unlock(tp);
  11397. netif_device_detach(dev);
  11398. tg3_full_lock(tp, 0);
  11399. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  11400. tp->tg3_flags &= ~TG3_FLAG_INIT_COMPLETE;
  11401. tg3_full_unlock(tp);
  11402. target_state = pdev->pm_cap ? pci_target_state(pdev) : PCI_D3hot;
  11403. err = tg3_set_power_state(tp, target_state);
  11404. if (err) {
  11405. int err2;
  11406. tg3_full_lock(tp, 0);
  11407. tp->tg3_flags |= TG3_FLAG_INIT_COMPLETE;
  11408. err2 = tg3_restart_hw(tp, 1);
  11409. if (err2)
  11410. goto out;
  11411. tp->timer.expires = jiffies + tp->timer_offset;
  11412. add_timer(&tp->timer);
  11413. netif_device_attach(dev);
  11414. tg3_netif_start(tp);
  11415. out:
  11416. tg3_full_unlock(tp);
  11417. if (!err2)
  11418. tg3_phy_start(tp);
  11419. }
  11420. return err;
  11421. }
  11422. static int tg3_resume(struct pci_dev *pdev)
  11423. {
  11424. struct net_device *dev = pci_get_drvdata(pdev);
  11425. struct tg3 *tp = netdev_priv(dev);
  11426. int err;
  11427. pci_restore_state(tp->pdev);
  11428. if (!netif_running(dev))
  11429. return 0;
  11430. err = tg3_set_power_state(tp, PCI_D0);
  11431. if (err)
  11432. return err;
  11433. netif_device_attach(dev);
  11434. tg3_full_lock(tp, 0);
  11435. tp->tg3_flags |= TG3_FLAG_INIT_COMPLETE;
  11436. err = tg3_restart_hw(tp, 1);
  11437. if (err)
  11438. goto out;
  11439. tp->timer.expires = jiffies + tp->timer_offset;
  11440. add_timer(&tp->timer);
  11441. tg3_netif_start(tp);
  11442. out:
  11443. tg3_full_unlock(tp);
  11444. if (!err)
  11445. tg3_phy_start(tp);
  11446. return err;
  11447. }
  11448. static struct pci_driver tg3_driver = {
  11449. .name = DRV_MODULE_NAME,
  11450. .id_table = tg3_pci_tbl,
  11451. .probe = tg3_init_one,
  11452. .remove = __devexit_p(tg3_remove_one),
  11453. .suspend = tg3_suspend,
  11454. .resume = tg3_resume
  11455. };
  11456. static int __init tg3_init(void)
  11457. {
  11458. return pci_register_driver(&tg3_driver);
  11459. }
  11460. static void __exit tg3_cleanup(void)
  11461. {
  11462. pci_unregister_driver(&tg3_driver);
  11463. }
  11464. module_init(tg3_init);
  11465. module_exit(tg3_cleanup);