radeon_legacy_encoders.c 51 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660
  1. /*
  2. * Copyright 2007-8 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. *
  5. * Permission is hereby granted, free of charge, to any person obtaining a
  6. * copy of this software and associated documentation files (the "Software"),
  7. * to deal in the Software without restriction, including without limitation
  8. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  9. * and/or sell copies of the Software, and to permit persons to whom the
  10. * Software is furnished to do so, subject to the following conditions:
  11. *
  12. * The above copyright notice and this permission notice shall be included in
  13. * all copies or substantial portions of the Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  19. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  20. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  21. * OTHER DEALINGS IN THE SOFTWARE.
  22. *
  23. * Authors: Dave Airlie
  24. * Alex Deucher
  25. */
  26. #include "drmP.h"
  27. #include "drm_crtc_helper.h"
  28. #include "radeon_drm.h"
  29. #include "radeon.h"
  30. #include "atom.h"
  31. #include <linux/backlight.h>
  32. #ifdef CONFIG_PMAC_BACKLIGHT
  33. #include <asm/backlight.h>
  34. #endif
  35. static void radeon_legacy_encoder_disable(struct drm_encoder *encoder)
  36. {
  37. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  38. struct drm_encoder_helper_funcs *encoder_funcs;
  39. encoder_funcs = encoder->helper_private;
  40. encoder_funcs->dpms(encoder, DRM_MODE_DPMS_OFF);
  41. radeon_encoder->active_device = 0;
  42. }
  43. static void radeon_legacy_lvds_update(struct drm_encoder *encoder, int mode)
  44. {
  45. struct drm_device *dev = encoder->dev;
  46. struct radeon_device *rdev = dev->dev_private;
  47. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  48. uint32_t lvds_gen_cntl, lvds_pll_cntl, pixclks_cntl, disp_pwr_man;
  49. int panel_pwr_delay = 2000;
  50. bool is_mac = false;
  51. uint8_t backlight_level;
  52. DRM_DEBUG_KMS("\n");
  53. lvds_gen_cntl = RREG32(RADEON_LVDS_GEN_CNTL);
  54. backlight_level = (lvds_gen_cntl >> RADEON_LVDS_BL_MOD_LEVEL_SHIFT) & 0xff;
  55. if (radeon_encoder->enc_priv) {
  56. if (rdev->is_atom_bios) {
  57. struct radeon_encoder_atom_dig *lvds = radeon_encoder->enc_priv;
  58. panel_pwr_delay = lvds->panel_pwr_delay;
  59. if (lvds->bl_dev)
  60. backlight_level = lvds->backlight_level;
  61. } else {
  62. struct radeon_encoder_lvds *lvds = radeon_encoder->enc_priv;
  63. panel_pwr_delay = lvds->panel_pwr_delay;
  64. if (lvds->bl_dev)
  65. backlight_level = lvds->backlight_level;
  66. }
  67. }
  68. /* macs (and possibly some x86 oem systems?) wire up LVDS strangely
  69. * Taken from radeonfb.
  70. */
  71. if ((rdev->mode_info.connector_table == CT_IBOOK) ||
  72. (rdev->mode_info.connector_table == CT_POWERBOOK_EXTERNAL) ||
  73. (rdev->mode_info.connector_table == CT_POWERBOOK_INTERNAL) ||
  74. (rdev->mode_info.connector_table == CT_POWERBOOK_VGA))
  75. is_mac = true;
  76. switch (mode) {
  77. case DRM_MODE_DPMS_ON:
  78. disp_pwr_man = RREG32(RADEON_DISP_PWR_MAN);
  79. disp_pwr_man |= RADEON_AUTO_PWRUP_EN;
  80. WREG32(RADEON_DISP_PWR_MAN, disp_pwr_man);
  81. lvds_pll_cntl = RREG32(RADEON_LVDS_PLL_CNTL);
  82. lvds_pll_cntl |= RADEON_LVDS_PLL_EN;
  83. WREG32(RADEON_LVDS_PLL_CNTL, lvds_pll_cntl);
  84. mdelay(1);
  85. lvds_pll_cntl = RREG32(RADEON_LVDS_PLL_CNTL);
  86. lvds_pll_cntl &= ~RADEON_LVDS_PLL_RESET;
  87. WREG32(RADEON_LVDS_PLL_CNTL, lvds_pll_cntl);
  88. lvds_gen_cntl &= ~(RADEON_LVDS_DISPLAY_DIS |
  89. RADEON_LVDS_BL_MOD_LEVEL_MASK);
  90. lvds_gen_cntl |= (RADEON_LVDS_ON | RADEON_LVDS_EN |
  91. RADEON_LVDS_DIGON | RADEON_LVDS_BLON |
  92. (backlight_level << RADEON_LVDS_BL_MOD_LEVEL_SHIFT));
  93. if (is_mac)
  94. lvds_gen_cntl |= RADEON_LVDS_BL_MOD_EN;
  95. mdelay(panel_pwr_delay);
  96. WREG32(RADEON_LVDS_GEN_CNTL, lvds_gen_cntl);
  97. break;
  98. case DRM_MODE_DPMS_STANDBY:
  99. case DRM_MODE_DPMS_SUSPEND:
  100. case DRM_MODE_DPMS_OFF:
  101. pixclks_cntl = RREG32_PLL(RADEON_PIXCLKS_CNTL);
  102. WREG32_PLL_P(RADEON_PIXCLKS_CNTL, 0, ~RADEON_PIXCLK_LVDS_ALWAYS_ONb);
  103. lvds_gen_cntl |= RADEON_LVDS_DISPLAY_DIS;
  104. if (is_mac) {
  105. lvds_gen_cntl &= ~RADEON_LVDS_BL_MOD_EN;
  106. WREG32(RADEON_LVDS_GEN_CNTL, lvds_gen_cntl);
  107. lvds_gen_cntl &= ~(RADEON_LVDS_ON | RADEON_LVDS_EN);
  108. } else {
  109. WREG32(RADEON_LVDS_GEN_CNTL, lvds_gen_cntl);
  110. lvds_gen_cntl &= ~(RADEON_LVDS_ON | RADEON_LVDS_BLON | RADEON_LVDS_EN | RADEON_LVDS_DIGON);
  111. }
  112. mdelay(panel_pwr_delay);
  113. WREG32(RADEON_LVDS_GEN_CNTL, lvds_gen_cntl);
  114. WREG32_PLL(RADEON_PIXCLKS_CNTL, pixclks_cntl);
  115. mdelay(panel_pwr_delay);
  116. break;
  117. }
  118. if (rdev->is_atom_bios)
  119. radeon_atombios_encoder_dpms_scratch_regs(encoder, (mode == DRM_MODE_DPMS_ON) ? true : false);
  120. else
  121. radeon_combios_encoder_dpms_scratch_regs(encoder, (mode == DRM_MODE_DPMS_ON) ? true : false);
  122. }
  123. static void radeon_legacy_lvds_dpms(struct drm_encoder *encoder, int mode)
  124. {
  125. struct radeon_device *rdev = encoder->dev->dev_private;
  126. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  127. DRM_DEBUG("\n");
  128. if (radeon_encoder->enc_priv) {
  129. if (rdev->is_atom_bios) {
  130. struct radeon_encoder_atom_dig *lvds = radeon_encoder->enc_priv;
  131. lvds->dpms_mode = mode;
  132. } else {
  133. struct radeon_encoder_lvds *lvds = radeon_encoder->enc_priv;
  134. lvds->dpms_mode = mode;
  135. }
  136. }
  137. radeon_legacy_lvds_update(encoder, mode);
  138. }
  139. static void radeon_legacy_lvds_prepare(struct drm_encoder *encoder)
  140. {
  141. struct radeon_device *rdev = encoder->dev->dev_private;
  142. if (rdev->is_atom_bios)
  143. radeon_atom_output_lock(encoder, true);
  144. else
  145. radeon_combios_output_lock(encoder, true);
  146. radeon_legacy_lvds_dpms(encoder, DRM_MODE_DPMS_OFF);
  147. }
  148. static void radeon_legacy_lvds_commit(struct drm_encoder *encoder)
  149. {
  150. struct radeon_device *rdev = encoder->dev->dev_private;
  151. radeon_legacy_lvds_dpms(encoder, DRM_MODE_DPMS_ON);
  152. if (rdev->is_atom_bios)
  153. radeon_atom_output_lock(encoder, false);
  154. else
  155. radeon_combios_output_lock(encoder, false);
  156. }
  157. static void radeon_legacy_lvds_mode_set(struct drm_encoder *encoder,
  158. struct drm_display_mode *mode,
  159. struct drm_display_mode *adjusted_mode)
  160. {
  161. struct drm_device *dev = encoder->dev;
  162. struct radeon_device *rdev = dev->dev_private;
  163. struct radeon_crtc *radeon_crtc = to_radeon_crtc(encoder->crtc);
  164. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  165. uint32_t lvds_pll_cntl, lvds_gen_cntl, lvds_ss_gen_cntl;
  166. DRM_DEBUG_KMS("\n");
  167. lvds_pll_cntl = RREG32(RADEON_LVDS_PLL_CNTL);
  168. lvds_pll_cntl &= ~RADEON_LVDS_PLL_EN;
  169. lvds_ss_gen_cntl = RREG32(RADEON_LVDS_SS_GEN_CNTL);
  170. if (rdev->is_atom_bios) {
  171. /* LVDS_GEN_CNTL parameters are computed in LVDSEncoderControl
  172. * need to call that on resume to set up the reg properly.
  173. */
  174. radeon_encoder->pixel_clock = adjusted_mode->clock;
  175. atombios_digital_setup(encoder, PANEL_ENCODER_ACTION_ENABLE);
  176. lvds_gen_cntl = RREG32(RADEON_LVDS_GEN_CNTL);
  177. } else {
  178. struct radeon_encoder_lvds *lvds = (struct radeon_encoder_lvds *)radeon_encoder->enc_priv;
  179. if (lvds) {
  180. DRM_DEBUG_KMS("bios LVDS_GEN_CNTL: 0x%x\n", lvds->lvds_gen_cntl);
  181. lvds_gen_cntl = lvds->lvds_gen_cntl;
  182. lvds_ss_gen_cntl &= ~((0xf << RADEON_LVDS_PWRSEQ_DELAY1_SHIFT) |
  183. (0xf << RADEON_LVDS_PWRSEQ_DELAY2_SHIFT));
  184. lvds_ss_gen_cntl |= ((lvds->panel_digon_delay << RADEON_LVDS_PWRSEQ_DELAY1_SHIFT) |
  185. (lvds->panel_blon_delay << RADEON_LVDS_PWRSEQ_DELAY2_SHIFT));
  186. } else
  187. lvds_gen_cntl = RREG32(RADEON_LVDS_GEN_CNTL);
  188. }
  189. lvds_gen_cntl |= RADEON_LVDS_DISPLAY_DIS;
  190. lvds_gen_cntl &= ~(RADEON_LVDS_ON |
  191. RADEON_LVDS_BLON |
  192. RADEON_LVDS_EN |
  193. RADEON_LVDS_RST_FM);
  194. if (ASIC_IS_R300(rdev))
  195. lvds_pll_cntl &= ~(R300_LVDS_SRC_SEL_MASK);
  196. if (radeon_crtc->crtc_id == 0) {
  197. if (ASIC_IS_R300(rdev)) {
  198. if (radeon_encoder->rmx_type != RMX_OFF)
  199. lvds_pll_cntl |= R300_LVDS_SRC_SEL_RMX;
  200. } else
  201. lvds_gen_cntl &= ~RADEON_LVDS_SEL_CRTC2;
  202. } else {
  203. if (ASIC_IS_R300(rdev))
  204. lvds_pll_cntl |= R300_LVDS_SRC_SEL_CRTC2;
  205. else
  206. lvds_gen_cntl |= RADEON_LVDS_SEL_CRTC2;
  207. }
  208. WREG32(RADEON_LVDS_GEN_CNTL, lvds_gen_cntl);
  209. WREG32(RADEON_LVDS_PLL_CNTL, lvds_pll_cntl);
  210. WREG32(RADEON_LVDS_SS_GEN_CNTL, lvds_ss_gen_cntl);
  211. if (rdev->family == CHIP_RV410)
  212. WREG32(RADEON_CLOCK_CNTL_INDEX, 0);
  213. if (rdev->is_atom_bios)
  214. radeon_atombios_encoder_crtc_scratch_regs(encoder, radeon_crtc->crtc_id);
  215. else
  216. radeon_combios_encoder_crtc_scratch_regs(encoder, radeon_crtc->crtc_id);
  217. }
  218. static bool radeon_legacy_mode_fixup(struct drm_encoder *encoder,
  219. const struct drm_display_mode *mode,
  220. struct drm_display_mode *adjusted_mode)
  221. {
  222. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  223. /* set the active encoder to connector routing */
  224. radeon_encoder_set_active_device(encoder);
  225. drm_mode_set_crtcinfo(adjusted_mode, 0);
  226. /* get the native mode for LVDS */
  227. if (radeon_encoder->active_device & (ATOM_DEVICE_LCD_SUPPORT))
  228. radeon_panel_mode_fixup(encoder, adjusted_mode);
  229. return true;
  230. }
  231. static const struct drm_encoder_helper_funcs radeon_legacy_lvds_helper_funcs = {
  232. .dpms = radeon_legacy_lvds_dpms,
  233. .mode_fixup = radeon_legacy_mode_fixup,
  234. .prepare = radeon_legacy_lvds_prepare,
  235. .mode_set = radeon_legacy_lvds_mode_set,
  236. .commit = radeon_legacy_lvds_commit,
  237. .disable = radeon_legacy_encoder_disable,
  238. };
  239. #if defined(CONFIG_BACKLIGHT_CLASS_DEVICE) || defined(CONFIG_BACKLIGHT_CLASS_DEVICE_MODULE)
  240. static uint8_t radeon_legacy_lvds_level(struct backlight_device *bd)
  241. {
  242. struct radeon_backlight_privdata *pdata = bl_get_data(bd);
  243. uint8_t level;
  244. /* Convert brightness to hardware level */
  245. if (bd->props.brightness < 0)
  246. level = 0;
  247. else if (bd->props.brightness > RADEON_MAX_BL_LEVEL)
  248. level = RADEON_MAX_BL_LEVEL;
  249. else
  250. level = bd->props.brightness;
  251. if (pdata->negative)
  252. level = RADEON_MAX_BL_LEVEL - level;
  253. return level;
  254. }
  255. static int radeon_legacy_backlight_update_status(struct backlight_device *bd)
  256. {
  257. struct radeon_backlight_privdata *pdata = bl_get_data(bd);
  258. struct radeon_encoder *radeon_encoder = pdata->encoder;
  259. struct drm_device *dev = radeon_encoder->base.dev;
  260. struct radeon_device *rdev = dev->dev_private;
  261. int dpms_mode = DRM_MODE_DPMS_ON;
  262. if (radeon_encoder->enc_priv) {
  263. if (rdev->is_atom_bios) {
  264. struct radeon_encoder_atom_dig *lvds = radeon_encoder->enc_priv;
  265. dpms_mode = lvds->dpms_mode;
  266. lvds->backlight_level = radeon_legacy_lvds_level(bd);
  267. } else {
  268. struct radeon_encoder_lvds *lvds = radeon_encoder->enc_priv;
  269. dpms_mode = lvds->dpms_mode;
  270. lvds->backlight_level = radeon_legacy_lvds_level(bd);
  271. }
  272. }
  273. if (bd->props.brightness > 0)
  274. radeon_legacy_lvds_update(&radeon_encoder->base, dpms_mode);
  275. else
  276. radeon_legacy_lvds_update(&radeon_encoder->base, DRM_MODE_DPMS_OFF);
  277. return 0;
  278. }
  279. static int radeon_legacy_backlight_get_brightness(struct backlight_device *bd)
  280. {
  281. struct radeon_backlight_privdata *pdata = bl_get_data(bd);
  282. struct radeon_encoder *radeon_encoder = pdata->encoder;
  283. struct drm_device *dev = radeon_encoder->base.dev;
  284. struct radeon_device *rdev = dev->dev_private;
  285. uint8_t backlight_level;
  286. backlight_level = (RREG32(RADEON_LVDS_GEN_CNTL) >>
  287. RADEON_LVDS_BL_MOD_LEVEL_SHIFT) & 0xff;
  288. return pdata->negative ? RADEON_MAX_BL_LEVEL - backlight_level : backlight_level;
  289. }
  290. static const struct backlight_ops radeon_backlight_ops = {
  291. .get_brightness = radeon_legacy_backlight_get_brightness,
  292. .update_status = radeon_legacy_backlight_update_status,
  293. };
  294. void radeon_legacy_backlight_init(struct radeon_encoder *radeon_encoder,
  295. struct drm_connector *drm_connector)
  296. {
  297. struct drm_device *dev = radeon_encoder->base.dev;
  298. struct radeon_device *rdev = dev->dev_private;
  299. struct backlight_device *bd;
  300. struct backlight_properties props;
  301. struct radeon_backlight_privdata *pdata;
  302. uint8_t backlight_level;
  303. if (!radeon_encoder->enc_priv)
  304. return;
  305. #ifdef CONFIG_PMAC_BACKLIGHT
  306. if (!pmac_has_backlight_type("ati") &&
  307. !pmac_has_backlight_type("mnca"))
  308. return;
  309. #endif
  310. pdata = kmalloc(sizeof(struct radeon_backlight_privdata), GFP_KERNEL);
  311. if (!pdata) {
  312. DRM_ERROR("Memory allocation failed\n");
  313. goto error;
  314. }
  315. memset(&props, 0, sizeof(props));
  316. props.max_brightness = RADEON_MAX_BL_LEVEL;
  317. props.type = BACKLIGHT_RAW;
  318. bd = backlight_device_register("radeon_bl", &drm_connector->kdev,
  319. pdata, &radeon_backlight_ops, &props);
  320. if (IS_ERR(bd)) {
  321. DRM_ERROR("Backlight registration failed\n");
  322. goto error;
  323. }
  324. pdata->encoder = radeon_encoder;
  325. backlight_level = (RREG32(RADEON_LVDS_GEN_CNTL) >>
  326. RADEON_LVDS_BL_MOD_LEVEL_SHIFT) & 0xff;
  327. /* First, try to detect backlight level sense based on the assumption
  328. * that firmware set it up at full brightness
  329. */
  330. if (backlight_level == 0)
  331. pdata->negative = true;
  332. else if (backlight_level == 0xff)
  333. pdata->negative = false;
  334. else {
  335. /* XXX hack... maybe some day we can figure out in what direction
  336. * backlight should work on a given panel?
  337. */
  338. pdata->negative = (rdev->family != CHIP_RV200 &&
  339. rdev->family != CHIP_RV250 &&
  340. rdev->family != CHIP_RV280 &&
  341. rdev->family != CHIP_RV350);
  342. #ifdef CONFIG_PMAC_BACKLIGHT
  343. pdata->negative = (pdata->negative ||
  344. of_machine_is_compatible("PowerBook4,3") ||
  345. of_machine_is_compatible("PowerBook6,3") ||
  346. of_machine_is_compatible("PowerBook6,5"));
  347. #endif
  348. }
  349. if (rdev->is_atom_bios) {
  350. struct radeon_encoder_atom_dig *lvds = radeon_encoder->enc_priv;
  351. lvds->bl_dev = bd;
  352. } else {
  353. struct radeon_encoder_lvds *lvds = radeon_encoder->enc_priv;
  354. lvds->bl_dev = bd;
  355. }
  356. bd->props.brightness = radeon_legacy_backlight_get_brightness(bd);
  357. bd->props.power = FB_BLANK_UNBLANK;
  358. backlight_update_status(bd);
  359. DRM_INFO("radeon legacy LVDS backlight initialized\n");
  360. return;
  361. error:
  362. kfree(pdata);
  363. return;
  364. }
  365. static void radeon_legacy_backlight_exit(struct radeon_encoder *radeon_encoder)
  366. {
  367. struct drm_device *dev = radeon_encoder->base.dev;
  368. struct radeon_device *rdev = dev->dev_private;
  369. struct backlight_device *bd = NULL;
  370. if (!radeon_encoder->enc_priv)
  371. return;
  372. if (rdev->is_atom_bios) {
  373. struct radeon_encoder_atom_dig *lvds = radeon_encoder->enc_priv;
  374. bd = lvds->bl_dev;
  375. lvds->bl_dev = NULL;
  376. } else {
  377. struct radeon_encoder_lvds *lvds = radeon_encoder->enc_priv;
  378. bd = lvds->bl_dev;
  379. lvds->bl_dev = NULL;
  380. }
  381. if (bd) {
  382. struct radeon_backlight_privdata *pdata;
  383. pdata = bl_get_data(bd);
  384. backlight_device_unregister(bd);
  385. kfree(pdata);
  386. DRM_INFO("radeon legacy LVDS backlight unloaded\n");
  387. }
  388. }
  389. #else /* !CONFIG_BACKLIGHT_CLASS_DEVICE */
  390. void radeon_legacy_backlight_init(struct radeon_encoder *encoder)
  391. {
  392. }
  393. static void radeon_legacy_backlight_exit(struct radeon_encoder *encoder)
  394. {
  395. }
  396. #endif
  397. static void radeon_lvds_enc_destroy(struct drm_encoder *encoder)
  398. {
  399. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  400. if (radeon_encoder->enc_priv) {
  401. radeon_legacy_backlight_exit(radeon_encoder);
  402. kfree(radeon_encoder->enc_priv);
  403. }
  404. drm_encoder_cleanup(encoder);
  405. kfree(radeon_encoder);
  406. }
  407. static const struct drm_encoder_funcs radeon_legacy_lvds_enc_funcs = {
  408. .destroy = radeon_lvds_enc_destroy,
  409. };
  410. static void radeon_legacy_primary_dac_dpms(struct drm_encoder *encoder, int mode)
  411. {
  412. struct drm_device *dev = encoder->dev;
  413. struct radeon_device *rdev = dev->dev_private;
  414. uint32_t crtc_ext_cntl = RREG32(RADEON_CRTC_EXT_CNTL);
  415. uint32_t dac_cntl = RREG32(RADEON_DAC_CNTL);
  416. uint32_t dac_macro_cntl = RREG32(RADEON_DAC_MACRO_CNTL);
  417. DRM_DEBUG_KMS("\n");
  418. switch (mode) {
  419. case DRM_MODE_DPMS_ON:
  420. crtc_ext_cntl |= RADEON_CRTC_CRT_ON;
  421. dac_cntl &= ~RADEON_DAC_PDWN;
  422. dac_macro_cntl &= ~(RADEON_DAC_PDWN_R |
  423. RADEON_DAC_PDWN_G |
  424. RADEON_DAC_PDWN_B);
  425. break;
  426. case DRM_MODE_DPMS_STANDBY:
  427. case DRM_MODE_DPMS_SUSPEND:
  428. case DRM_MODE_DPMS_OFF:
  429. crtc_ext_cntl &= ~RADEON_CRTC_CRT_ON;
  430. dac_cntl |= RADEON_DAC_PDWN;
  431. dac_macro_cntl |= (RADEON_DAC_PDWN_R |
  432. RADEON_DAC_PDWN_G |
  433. RADEON_DAC_PDWN_B);
  434. break;
  435. }
  436. WREG32(RADEON_CRTC_EXT_CNTL, crtc_ext_cntl);
  437. WREG32(RADEON_DAC_CNTL, dac_cntl);
  438. WREG32(RADEON_DAC_MACRO_CNTL, dac_macro_cntl);
  439. if (rdev->is_atom_bios)
  440. radeon_atombios_encoder_dpms_scratch_regs(encoder, (mode == DRM_MODE_DPMS_ON) ? true : false);
  441. else
  442. radeon_combios_encoder_dpms_scratch_regs(encoder, (mode == DRM_MODE_DPMS_ON) ? true : false);
  443. }
  444. static void radeon_legacy_primary_dac_prepare(struct drm_encoder *encoder)
  445. {
  446. struct radeon_device *rdev = encoder->dev->dev_private;
  447. if (rdev->is_atom_bios)
  448. radeon_atom_output_lock(encoder, true);
  449. else
  450. radeon_combios_output_lock(encoder, true);
  451. radeon_legacy_primary_dac_dpms(encoder, DRM_MODE_DPMS_OFF);
  452. }
  453. static void radeon_legacy_primary_dac_commit(struct drm_encoder *encoder)
  454. {
  455. struct radeon_device *rdev = encoder->dev->dev_private;
  456. radeon_legacy_primary_dac_dpms(encoder, DRM_MODE_DPMS_ON);
  457. if (rdev->is_atom_bios)
  458. radeon_atom_output_lock(encoder, false);
  459. else
  460. radeon_combios_output_lock(encoder, false);
  461. }
  462. static void radeon_legacy_primary_dac_mode_set(struct drm_encoder *encoder,
  463. struct drm_display_mode *mode,
  464. struct drm_display_mode *adjusted_mode)
  465. {
  466. struct drm_device *dev = encoder->dev;
  467. struct radeon_device *rdev = dev->dev_private;
  468. struct radeon_crtc *radeon_crtc = to_radeon_crtc(encoder->crtc);
  469. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  470. uint32_t disp_output_cntl, dac_cntl, dac2_cntl, dac_macro_cntl;
  471. DRM_DEBUG_KMS("\n");
  472. if (radeon_crtc->crtc_id == 0) {
  473. if (rdev->family == CHIP_R200 || ASIC_IS_R300(rdev)) {
  474. disp_output_cntl = RREG32(RADEON_DISP_OUTPUT_CNTL) &
  475. ~(RADEON_DISP_DAC_SOURCE_MASK);
  476. WREG32(RADEON_DISP_OUTPUT_CNTL, disp_output_cntl);
  477. } else {
  478. dac2_cntl = RREG32(RADEON_DAC_CNTL2) & ~(RADEON_DAC2_DAC_CLK_SEL);
  479. WREG32(RADEON_DAC_CNTL2, dac2_cntl);
  480. }
  481. } else {
  482. if (rdev->family == CHIP_R200 || ASIC_IS_R300(rdev)) {
  483. disp_output_cntl = RREG32(RADEON_DISP_OUTPUT_CNTL) &
  484. ~(RADEON_DISP_DAC_SOURCE_MASK);
  485. disp_output_cntl |= RADEON_DISP_DAC_SOURCE_CRTC2;
  486. WREG32(RADEON_DISP_OUTPUT_CNTL, disp_output_cntl);
  487. } else {
  488. dac2_cntl = RREG32(RADEON_DAC_CNTL2) | RADEON_DAC2_DAC_CLK_SEL;
  489. WREG32(RADEON_DAC_CNTL2, dac2_cntl);
  490. }
  491. }
  492. dac_cntl = (RADEON_DAC_MASK_ALL |
  493. RADEON_DAC_VGA_ADR_EN |
  494. /* TODO 6-bits */
  495. RADEON_DAC_8BIT_EN);
  496. WREG32_P(RADEON_DAC_CNTL,
  497. dac_cntl,
  498. RADEON_DAC_RANGE_CNTL |
  499. RADEON_DAC_BLANKING);
  500. if (radeon_encoder->enc_priv) {
  501. struct radeon_encoder_primary_dac *p_dac = (struct radeon_encoder_primary_dac *)radeon_encoder->enc_priv;
  502. dac_macro_cntl = p_dac->ps2_pdac_adj;
  503. } else
  504. dac_macro_cntl = RREG32(RADEON_DAC_MACRO_CNTL);
  505. dac_macro_cntl |= RADEON_DAC_PDWN_R | RADEON_DAC_PDWN_G | RADEON_DAC_PDWN_B;
  506. WREG32(RADEON_DAC_MACRO_CNTL, dac_macro_cntl);
  507. if (rdev->is_atom_bios)
  508. radeon_atombios_encoder_crtc_scratch_regs(encoder, radeon_crtc->crtc_id);
  509. else
  510. radeon_combios_encoder_crtc_scratch_regs(encoder, radeon_crtc->crtc_id);
  511. }
  512. static enum drm_connector_status radeon_legacy_primary_dac_detect(struct drm_encoder *encoder,
  513. struct drm_connector *connector)
  514. {
  515. struct drm_device *dev = encoder->dev;
  516. struct radeon_device *rdev = dev->dev_private;
  517. uint32_t vclk_ecp_cntl, crtc_ext_cntl;
  518. uint32_t dac_ext_cntl, dac_cntl, dac_macro_cntl, tmp;
  519. enum drm_connector_status found = connector_status_disconnected;
  520. bool color = true;
  521. /* save the regs we need */
  522. vclk_ecp_cntl = RREG32_PLL(RADEON_VCLK_ECP_CNTL);
  523. crtc_ext_cntl = RREG32(RADEON_CRTC_EXT_CNTL);
  524. dac_ext_cntl = RREG32(RADEON_DAC_EXT_CNTL);
  525. dac_cntl = RREG32(RADEON_DAC_CNTL);
  526. dac_macro_cntl = RREG32(RADEON_DAC_MACRO_CNTL);
  527. tmp = vclk_ecp_cntl &
  528. ~(RADEON_PIXCLK_ALWAYS_ONb | RADEON_PIXCLK_DAC_ALWAYS_ONb);
  529. WREG32_PLL(RADEON_VCLK_ECP_CNTL, tmp);
  530. tmp = crtc_ext_cntl | RADEON_CRTC_CRT_ON;
  531. WREG32(RADEON_CRTC_EXT_CNTL, tmp);
  532. tmp = RADEON_DAC_FORCE_BLANK_OFF_EN |
  533. RADEON_DAC_FORCE_DATA_EN;
  534. if (color)
  535. tmp |= RADEON_DAC_FORCE_DATA_SEL_RGB;
  536. else
  537. tmp |= RADEON_DAC_FORCE_DATA_SEL_G;
  538. if (ASIC_IS_R300(rdev))
  539. tmp |= (0x1b6 << RADEON_DAC_FORCE_DATA_SHIFT);
  540. else
  541. tmp |= (0x180 << RADEON_DAC_FORCE_DATA_SHIFT);
  542. WREG32(RADEON_DAC_EXT_CNTL, tmp);
  543. tmp = dac_cntl & ~(RADEON_DAC_RANGE_CNTL_MASK | RADEON_DAC_PDWN);
  544. tmp |= RADEON_DAC_RANGE_CNTL_PS2 | RADEON_DAC_CMP_EN;
  545. WREG32(RADEON_DAC_CNTL, tmp);
  546. tmp &= ~(RADEON_DAC_PDWN_R |
  547. RADEON_DAC_PDWN_G |
  548. RADEON_DAC_PDWN_B);
  549. WREG32(RADEON_DAC_MACRO_CNTL, tmp);
  550. mdelay(2);
  551. if (RREG32(RADEON_DAC_CNTL) & RADEON_DAC_CMP_OUTPUT)
  552. found = connector_status_connected;
  553. /* restore the regs we used */
  554. WREG32(RADEON_DAC_CNTL, dac_cntl);
  555. WREG32(RADEON_DAC_MACRO_CNTL, dac_macro_cntl);
  556. WREG32(RADEON_DAC_EXT_CNTL, dac_ext_cntl);
  557. WREG32(RADEON_CRTC_EXT_CNTL, crtc_ext_cntl);
  558. WREG32_PLL(RADEON_VCLK_ECP_CNTL, vclk_ecp_cntl);
  559. return found;
  560. }
  561. static const struct drm_encoder_helper_funcs radeon_legacy_primary_dac_helper_funcs = {
  562. .dpms = radeon_legacy_primary_dac_dpms,
  563. .mode_fixup = radeon_legacy_mode_fixup,
  564. .prepare = radeon_legacy_primary_dac_prepare,
  565. .mode_set = radeon_legacy_primary_dac_mode_set,
  566. .commit = radeon_legacy_primary_dac_commit,
  567. .detect = radeon_legacy_primary_dac_detect,
  568. .disable = radeon_legacy_encoder_disable,
  569. };
  570. static const struct drm_encoder_funcs radeon_legacy_primary_dac_enc_funcs = {
  571. .destroy = radeon_enc_destroy,
  572. };
  573. static void radeon_legacy_tmds_int_dpms(struct drm_encoder *encoder, int mode)
  574. {
  575. struct drm_device *dev = encoder->dev;
  576. struct radeon_device *rdev = dev->dev_private;
  577. uint32_t fp_gen_cntl = RREG32(RADEON_FP_GEN_CNTL);
  578. DRM_DEBUG_KMS("\n");
  579. switch (mode) {
  580. case DRM_MODE_DPMS_ON:
  581. fp_gen_cntl |= (RADEON_FP_FPON | RADEON_FP_TMDS_EN);
  582. break;
  583. case DRM_MODE_DPMS_STANDBY:
  584. case DRM_MODE_DPMS_SUSPEND:
  585. case DRM_MODE_DPMS_OFF:
  586. fp_gen_cntl &= ~(RADEON_FP_FPON | RADEON_FP_TMDS_EN);
  587. break;
  588. }
  589. WREG32(RADEON_FP_GEN_CNTL, fp_gen_cntl);
  590. if (rdev->is_atom_bios)
  591. radeon_atombios_encoder_dpms_scratch_regs(encoder, (mode == DRM_MODE_DPMS_ON) ? true : false);
  592. else
  593. radeon_combios_encoder_dpms_scratch_regs(encoder, (mode == DRM_MODE_DPMS_ON) ? true : false);
  594. }
  595. static void radeon_legacy_tmds_int_prepare(struct drm_encoder *encoder)
  596. {
  597. struct radeon_device *rdev = encoder->dev->dev_private;
  598. if (rdev->is_atom_bios)
  599. radeon_atom_output_lock(encoder, true);
  600. else
  601. radeon_combios_output_lock(encoder, true);
  602. radeon_legacy_tmds_int_dpms(encoder, DRM_MODE_DPMS_OFF);
  603. }
  604. static void radeon_legacy_tmds_int_commit(struct drm_encoder *encoder)
  605. {
  606. struct radeon_device *rdev = encoder->dev->dev_private;
  607. radeon_legacy_tmds_int_dpms(encoder, DRM_MODE_DPMS_ON);
  608. if (rdev->is_atom_bios)
  609. radeon_atom_output_lock(encoder, true);
  610. else
  611. radeon_combios_output_lock(encoder, true);
  612. }
  613. static void radeon_legacy_tmds_int_mode_set(struct drm_encoder *encoder,
  614. struct drm_display_mode *mode,
  615. struct drm_display_mode *adjusted_mode)
  616. {
  617. struct drm_device *dev = encoder->dev;
  618. struct radeon_device *rdev = dev->dev_private;
  619. struct radeon_crtc *radeon_crtc = to_radeon_crtc(encoder->crtc);
  620. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  621. uint32_t tmp, tmds_pll_cntl, tmds_transmitter_cntl, fp_gen_cntl;
  622. int i;
  623. DRM_DEBUG_KMS("\n");
  624. tmp = tmds_pll_cntl = RREG32(RADEON_TMDS_PLL_CNTL);
  625. tmp &= 0xfffff;
  626. if (rdev->family == CHIP_RV280) {
  627. /* bit 22 of TMDS_PLL_CNTL is read-back inverted */
  628. tmp ^= (1 << 22);
  629. tmds_pll_cntl ^= (1 << 22);
  630. }
  631. if (radeon_encoder->enc_priv) {
  632. struct radeon_encoder_int_tmds *tmds = (struct radeon_encoder_int_tmds *)radeon_encoder->enc_priv;
  633. for (i = 0; i < 4; i++) {
  634. if (tmds->tmds_pll[i].freq == 0)
  635. break;
  636. if ((uint32_t)(mode->clock / 10) < tmds->tmds_pll[i].freq) {
  637. tmp = tmds->tmds_pll[i].value ;
  638. break;
  639. }
  640. }
  641. }
  642. if (ASIC_IS_R300(rdev) || (rdev->family == CHIP_RV280)) {
  643. if (tmp & 0xfff00000)
  644. tmds_pll_cntl = tmp;
  645. else {
  646. tmds_pll_cntl &= 0xfff00000;
  647. tmds_pll_cntl |= tmp;
  648. }
  649. } else
  650. tmds_pll_cntl = tmp;
  651. tmds_transmitter_cntl = RREG32(RADEON_TMDS_TRANSMITTER_CNTL) &
  652. ~(RADEON_TMDS_TRANSMITTER_PLLRST);
  653. if (rdev->family == CHIP_R200 ||
  654. rdev->family == CHIP_R100 ||
  655. ASIC_IS_R300(rdev))
  656. tmds_transmitter_cntl &= ~(RADEON_TMDS_TRANSMITTER_PLLEN);
  657. else /* RV chips got this bit reversed */
  658. tmds_transmitter_cntl |= RADEON_TMDS_TRANSMITTER_PLLEN;
  659. fp_gen_cntl = (RREG32(RADEON_FP_GEN_CNTL) |
  660. (RADEON_FP_CRTC_DONT_SHADOW_VPAR |
  661. RADEON_FP_CRTC_DONT_SHADOW_HEND));
  662. fp_gen_cntl &= ~(RADEON_FP_FPON | RADEON_FP_TMDS_EN);
  663. fp_gen_cntl &= ~(RADEON_FP_RMX_HVSYNC_CONTROL_EN |
  664. RADEON_FP_DFP_SYNC_SEL |
  665. RADEON_FP_CRT_SYNC_SEL |
  666. RADEON_FP_CRTC_LOCK_8DOT |
  667. RADEON_FP_USE_SHADOW_EN |
  668. RADEON_FP_CRTC_USE_SHADOW_VEND |
  669. RADEON_FP_CRT_SYNC_ALT);
  670. if (1) /* FIXME rgbBits == 8 */
  671. fp_gen_cntl |= RADEON_FP_PANEL_FORMAT; /* 24 bit format */
  672. else
  673. fp_gen_cntl &= ~RADEON_FP_PANEL_FORMAT;/* 18 bit format */
  674. if (radeon_crtc->crtc_id == 0) {
  675. if (ASIC_IS_R300(rdev) || rdev->family == CHIP_R200) {
  676. fp_gen_cntl &= ~R200_FP_SOURCE_SEL_MASK;
  677. if (radeon_encoder->rmx_type != RMX_OFF)
  678. fp_gen_cntl |= R200_FP_SOURCE_SEL_RMX;
  679. else
  680. fp_gen_cntl |= R200_FP_SOURCE_SEL_CRTC1;
  681. } else
  682. fp_gen_cntl &= ~RADEON_FP_SEL_CRTC2;
  683. } else {
  684. if (ASIC_IS_R300(rdev) || rdev->family == CHIP_R200) {
  685. fp_gen_cntl &= ~R200_FP_SOURCE_SEL_MASK;
  686. fp_gen_cntl |= R200_FP_SOURCE_SEL_CRTC2;
  687. } else
  688. fp_gen_cntl |= RADEON_FP_SEL_CRTC2;
  689. }
  690. WREG32(RADEON_TMDS_PLL_CNTL, tmds_pll_cntl);
  691. WREG32(RADEON_TMDS_TRANSMITTER_CNTL, tmds_transmitter_cntl);
  692. WREG32(RADEON_FP_GEN_CNTL, fp_gen_cntl);
  693. if (rdev->is_atom_bios)
  694. radeon_atombios_encoder_crtc_scratch_regs(encoder, radeon_crtc->crtc_id);
  695. else
  696. radeon_combios_encoder_crtc_scratch_regs(encoder, radeon_crtc->crtc_id);
  697. }
  698. static const struct drm_encoder_helper_funcs radeon_legacy_tmds_int_helper_funcs = {
  699. .dpms = radeon_legacy_tmds_int_dpms,
  700. .mode_fixup = radeon_legacy_mode_fixup,
  701. .prepare = radeon_legacy_tmds_int_prepare,
  702. .mode_set = radeon_legacy_tmds_int_mode_set,
  703. .commit = radeon_legacy_tmds_int_commit,
  704. .disable = radeon_legacy_encoder_disable,
  705. };
  706. static const struct drm_encoder_funcs radeon_legacy_tmds_int_enc_funcs = {
  707. .destroy = radeon_enc_destroy,
  708. };
  709. static void radeon_legacy_tmds_ext_dpms(struct drm_encoder *encoder, int mode)
  710. {
  711. struct drm_device *dev = encoder->dev;
  712. struct radeon_device *rdev = dev->dev_private;
  713. uint32_t fp2_gen_cntl = RREG32(RADEON_FP2_GEN_CNTL);
  714. DRM_DEBUG_KMS("\n");
  715. switch (mode) {
  716. case DRM_MODE_DPMS_ON:
  717. fp2_gen_cntl &= ~RADEON_FP2_BLANK_EN;
  718. fp2_gen_cntl |= (RADEON_FP2_ON | RADEON_FP2_DVO_EN);
  719. break;
  720. case DRM_MODE_DPMS_STANDBY:
  721. case DRM_MODE_DPMS_SUSPEND:
  722. case DRM_MODE_DPMS_OFF:
  723. fp2_gen_cntl |= RADEON_FP2_BLANK_EN;
  724. fp2_gen_cntl &= ~(RADEON_FP2_ON | RADEON_FP2_DVO_EN);
  725. break;
  726. }
  727. WREG32(RADEON_FP2_GEN_CNTL, fp2_gen_cntl);
  728. if (rdev->is_atom_bios)
  729. radeon_atombios_encoder_dpms_scratch_regs(encoder, (mode == DRM_MODE_DPMS_ON) ? true : false);
  730. else
  731. radeon_combios_encoder_dpms_scratch_regs(encoder, (mode == DRM_MODE_DPMS_ON) ? true : false);
  732. }
  733. static void radeon_legacy_tmds_ext_prepare(struct drm_encoder *encoder)
  734. {
  735. struct radeon_device *rdev = encoder->dev->dev_private;
  736. if (rdev->is_atom_bios)
  737. radeon_atom_output_lock(encoder, true);
  738. else
  739. radeon_combios_output_lock(encoder, true);
  740. radeon_legacy_tmds_ext_dpms(encoder, DRM_MODE_DPMS_OFF);
  741. }
  742. static void radeon_legacy_tmds_ext_commit(struct drm_encoder *encoder)
  743. {
  744. struct radeon_device *rdev = encoder->dev->dev_private;
  745. radeon_legacy_tmds_ext_dpms(encoder, DRM_MODE_DPMS_ON);
  746. if (rdev->is_atom_bios)
  747. radeon_atom_output_lock(encoder, false);
  748. else
  749. radeon_combios_output_lock(encoder, false);
  750. }
  751. static void radeon_legacy_tmds_ext_mode_set(struct drm_encoder *encoder,
  752. struct drm_display_mode *mode,
  753. struct drm_display_mode *adjusted_mode)
  754. {
  755. struct drm_device *dev = encoder->dev;
  756. struct radeon_device *rdev = dev->dev_private;
  757. struct radeon_crtc *radeon_crtc = to_radeon_crtc(encoder->crtc);
  758. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  759. uint32_t fp2_gen_cntl;
  760. DRM_DEBUG_KMS("\n");
  761. if (rdev->is_atom_bios) {
  762. radeon_encoder->pixel_clock = adjusted_mode->clock;
  763. atombios_dvo_setup(encoder, ATOM_ENABLE);
  764. fp2_gen_cntl = RREG32(RADEON_FP2_GEN_CNTL);
  765. } else {
  766. fp2_gen_cntl = RREG32(RADEON_FP2_GEN_CNTL);
  767. if (1) /* FIXME rgbBits == 8 */
  768. fp2_gen_cntl |= RADEON_FP2_PANEL_FORMAT; /* 24 bit format, */
  769. else
  770. fp2_gen_cntl &= ~RADEON_FP2_PANEL_FORMAT;/* 18 bit format, */
  771. fp2_gen_cntl &= ~(RADEON_FP2_ON |
  772. RADEON_FP2_DVO_EN |
  773. RADEON_FP2_DVO_RATE_SEL_SDR);
  774. /* XXX: these are oem specific */
  775. if (ASIC_IS_R300(rdev)) {
  776. if ((dev->pdev->device == 0x4850) &&
  777. (dev->pdev->subsystem_vendor == 0x1028) &&
  778. (dev->pdev->subsystem_device == 0x2001)) /* Dell Inspiron 8600 */
  779. fp2_gen_cntl |= R300_FP2_DVO_CLOCK_MODE_SINGLE;
  780. else
  781. fp2_gen_cntl |= RADEON_FP2_PAD_FLOP_EN | R300_FP2_DVO_CLOCK_MODE_SINGLE;
  782. /*if (mode->clock > 165000)
  783. fp2_gen_cntl |= R300_FP2_DVO_DUAL_CHANNEL_EN;*/
  784. }
  785. if (!radeon_combios_external_tmds_setup(encoder))
  786. radeon_external_tmds_setup(encoder);
  787. }
  788. if (radeon_crtc->crtc_id == 0) {
  789. if ((rdev->family == CHIP_R200) || ASIC_IS_R300(rdev)) {
  790. fp2_gen_cntl &= ~R200_FP2_SOURCE_SEL_MASK;
  791. if (radeon_encoder->rmx_type != RMX_OFF)
  792. fp2_gen_cntl |= R200_FP2_SOURCE_SEL_RMX;
  793. else
  794. fp2_gen_cntl |= R200_FP2_SOURCE_SEL_CRTC1;
  795. } else
  796. fp2_gen_cntl &= ~RADEON_FP2_SRC_SEL_CRTC2;
  797. } else {
  798. if ((rdev->family == CHIP_R200) || ASIC_IS_R300(rdev)) {
  799. fp2_gen_cntl &= ~R200_FP2_SOURCE_SEL_MASK;
  800. fp2_gen_cntl |= R200_FP2_SOURCE_SEL_CRTC2;
  801. } else
  802. fp2_gen_cntl |= RADEON_FP2_SRC_SEL_CRTC2;
  803. }
  804. WREG32(RADEON_FP2_GEN_CNTL, fp2_gen_cntl);
  805. if (rdev->is_atom_bios)
  806. radeon_atombios_encoder_crtc_scratch_regs(encoder, radeon_crtc->crtc_id);
  807. else
  808. radeon_combios_encoder_crtc_scratch_regs(encoder, radeon_crtc->crtc_id);
  809. }
  810. static void radeon_ext_tmds_enc_destroy(struct drm_encoder *encoder)
  811. {
  812. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  813. struct radeon_encoder_ext_tmds *tmds = radeon_encoder->enc_priv;
  814. if (tmds) {
  815. if (tmds->i2c_bus)
  816. radeon_i2c_destroy(tmds->i2c_bus);
  817. }
  818. kfree(radeon_encoder->enc_priv);
  819. drm_encoder_cleanup(encoder);
  820. kfree(radeon_encoder);
  821. }
  822. static const struct drm_encoder_helper_funcs radeon_legacy_tmds_ext_helper_funcs = {
  823. .dpms = radeon_legacy_tmds_ext_dpms,
  824. .mode_fixup = radeon_legacy_mode_fixup,
  825. .prepare = radeon_legacy_tmds_ext_prepare,
  826. .mode_set = radeon_legacy_tmds_ext_mode_set,
  827. .commit = radeon_legacy_tmds_ext_commit,
  828. .disable = radeon_legacy_encoder_disable,
  829. };
  830. static const struct drm_encoder_funcs radeon_legacy_tmds_ext_enc_funcs = {
  831. .destroy = radeon_ext_tmds_enc_destroy,
  832. };
  833. static void radeon_legacy_tv_dac_dpms(struct drm_encoder *encoder, int mode)
  834. {
  835. struct drm_device *dev = encoder->dev;
  836. struct radeon_device *rdev = dev->dev_private;
  837. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  838. uint32_t fp2_gen_cntl = 0, crtc2_gen_cntl = 0, tv_dac_cntl = 0;
  839. uint32_t tv_master_cntl = 0;
  840. bool is_tv;
  841. DRM_DEBUG_KMS("\n");
  842. is_tv = radeon_encoder->active_device & ATOM_DEVICE_TV_SUPPORT ? true : false;
  843. if (rdev->family == CHIP_R200)
  844. fp2_gen_cntl = RREG32(RADEON_FP2_GEN_CNTL);
  845. else {
  846. if (is_tv)
  847. tv_master_cntl = RREG32(RADEON_TV_MASTER_CNTL);
  848. else
  849. crtc2_gen_cntl = RREG32(RADEON_CRTC2_GEN_CNTL);
  850. tv_dac_cntl = RREG32(RADEON_TV_DAC_CNTL);
  851. }
  852. switch (mode) {
  853. case DRM_MODE_DPMS_ON:
  854. if (rdev->family == CHIP_R200) {
  855. fp2_gen_cntl |= (RADEON_FP2_ON | RADEON_FP2_DVO_EN);
  856. } else {
  857. if (is_tv)
  858. tv_master_cntl |= RADEON_TV_ON;
  859. else
  860. crtc2_gen_cntl |= RADEON_CRTC2_CRT2_ON;
  861. if (rdev->family == CHIP_R420 ||
  862. rdev->family == CHIP_R423 ||
  863. rdev->family == CHIP_RV410)
  864. tv_dac_cntl &= ~(R420_TV_DAC_RDACPD |
  865. R420_TV_DAC_GDACPD |
  866. R420_TV_DAC_BDACPD |
  867. RADEON_TV_DAC_BGSLEEP);
  868. else
  869. tv_dac_cntl &= ~(RADEON_TV_DAC_RDACPD |
  870. RADEON_TV_DAC_GDACPD |
  871. RADEON_TV_DAC_BDACPD |
  872. RADEON_TV_DAC_BGSLEEP);
  873. }
  874. break;
  875. case DRM_MODE_DPMS_STANDBY:
  876. case DRM_MODE_DPMS_SUSPEND:
  877. case DRM_MODE_DPMS_OFF:
  878. if (rdev->family == CHIP_R200)
  879. fp2_gen_cntl &= ~(RADEON_FP2_ON | RADEON_FP2_DVO_EN);
  880. else {
  881. if (is_tv)
  882. tv_master_cntl &= ~RADEON_TV_ON;
  883. else
  884. crtc2_gen_cntl &= ~RADEON_CRTC2_CRT2_ON;
  885. if (rdev->family == CHIP_R420 ||
  886. rdev->family == CHIP_R423 ||
  887. rdev->family == CHIP_RV410)
  888. tv_dac_cntl |= (R420_TV_DAC_RDACPD |
  889. R420_TV_DAC_GDACPD |
  890. R420_TV_DAC_BDACPD |
  891. RADEON_TV_DAC_BGSLEEP);
  892. else
  893. tv_dac_cntl |= (RADEON_TV_DAC_RDACPD |
  894. RADEON_TV_DAC_GDACPD |
  895. RADEON_TV_DAC_BDACPD |
  896. RADEON_TV_DAC_BGSLEEP);
  897. }
  898. break;
  899. }
  900. if (rdev->family == CHIP_R200) {
  901. WREG32(RADEON_FP2_GEN_CNTL, fp2_gen_cntl);
  902. } else {
  903. if (is_tv)
  904. WREG32(RADEON_TV_MASTER_CNTL, tv_master_cntl);
  905. else
  906. WREG32(RADEON_CRTC2_GEN_CNTL, crtc2_gen_cntl);
  907. WREG32(RADEON_TV_DAC_CNTL, tv_dac_cntl);
  908. }
  909. if (rdev->is_atom_bios)
  910. radeon_atombios_encoder_dpms_scratch_regs(encoder, (mode == DRM_MODE_DPMS_ON) ? true : false);
  911. else
  912. radeon_combios_encoder_dpms_scratch_regs(encoder, (mode == DRM_MODE_DPMS_ON) ? true : false);
  913. }
  914. static void radeon_legacy_tv_dac_prepare(struct drm_encoder *encoder)
  915. {
  916. struct radeon_device *rdev = encoder->dev->dev_private;
  917. if (rdev->is_atom_bios)
  918. radeon_atom_output_lock(encoder, true);
  919. else
  920. radeon_combios_output_lock(encoder, true);
  921. radeon_legacy_tv_dac_dpms(encoder, DRM_MODE_DPMS_OFF);
  922. }
  923. static void radeon_legacy_tv_dac_commit(struct drm_encoder *encoder)
  924. {
  925. struct radeon_device *rdev = encoder->dev->dev_private;
  926. radeon_legacy_tv_dac_dpms(encoder, DRM_MODE_DPMS_ON);
  927. if (rdev->is_atom_bios)
  928. radeon_atom_output_lock(encoder, true);
  929. else
  930. radeon_combios_output_lock(encoder, true);
  931. }
  932. static void radeon_legacy_tv_dac_mode_set(struct drm_encoder *encoder,
  933. struct drm_display_mode *mode,
  934. struct drm_display_mode *adjusted_mode)
  935. {
  936. struct drm_device *dev = encoder->dev;
  937. struct radeon_device *rdev = dev->dev_private;
  938. struct radeon_crtc *radeon_crtc = to_radeon_crtc(encoder->crtc);
  939. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  940. struct radeon_encoder_tv_dac *tv_dac = radeon_encoder->enc_priv;
  941. uint32_t tv_dac_cntl, gpiopad_a = 0, dac2_cntl, disp_output_cntl = 0;
  942. uint32_t disp_hw_debug = 0, fp2_gen_cntl = 0, disp_tv_out_cntl = 0;
  943. bool is_tv = false;
  944. DRM_DEBUG_KMS("\n");
  945. is_tv = radeon_encoder->active_device & ATOM_DEVICE_TV_SUPPORT ? true : false;
  946. if (rdev->family != CHIP_R200) {
  947. tv_dac_cntl = RREG32(RADEON_TV_DAC_CNTL);
  948. if (rdev->family == CHIP_R420 ||
  949. rdev->family == CHIP_R423 ||
  950. rdev->family == CHIP_RV410) {
  951. tv_dac_cntl &= ~(RADEON_TV_DAC_STD_MASK |
  952. RADEON_TV_DAC_BGADJ_MASK |
  953. R420_TV_DAC_DACADJ_MASK |
  954. R420_TV_DAC_RDACPD |
  955. R420_TV_DAC_GDACPD |
  956. R420_TV_DAC_BDACPD |
  957. R420_TV_DAC_TVENABLE);
  958. } else {
  959. tv_dac_cntl &= ~(RADEON_TV_DAC_STD_MASK |
  960. RADEON_TV_DAC_BGADJ_MASK |
  961. RADEON_TV_DAC_DACADJ_MASK |
  962. RADEON_TV_DAC_RDACPD |
  963. RADEON_TV_DAC_GDACPD |
  964. RADEON_TV_DAC_BDACPD);
  965. }
  966. tv_dac_cntl |= RADEON_TV_DAC_NBLANK | RADEON_TV_DAC_NHOLD;
  967. if (is_tv) {
  968. if (tv_dac->tv_std == TV_STD_NTSC ||
  969. tv_dac->tv_std == TV_STD_NTSC_J ||
  970. tv_dac->tv_std == TV_STD_PAL_M ||
  971. tv_dac->tv_std == TV_STD_PAL_60)
  972. tv_dac_cntl |= tv_dac->ntsc_tvdac_adj;
  973. else
  974. tv_dac_cntl |= tv_dac->pal_tvdac_adj;
  975. if (tv_dac->tv_std == TV_STD_NTSC ||
  976. tv_dac->tv_std == TV_STD_NTSC_J)
  977. tv_dac_cntl |= RADEON_TV_DAC_STD_NTSC;
  978. else
  979. tv_dac_cntl |= RADEON_TV_DAC_STD_PAL;
  980. } else
  981. tv_dac_cntl |= (RADEON_TV_DAC_STD_PS2 |
  982. tv_dac->ps2_tvdac_adj);
  983. WREG32(RADEON_TV_DAC_CNTL, tv_dac_cntl);
  984. }
  985. if (ASIC_IS_R300(rdev)) {
  986. gpiopad_a = RREG32(RADEON_GPIOPAD_A) | 1;
  987. disp_output_cntl = RREG32(RADEON_DISP_OUTPUT_CNTL);
  988. } else if (rdev->family != CHIP_R200)
  989. disp_hw_debug = RREG32(RADEON_DISP_HW_DEBUG);
  990. else if (rdev->family == CHIP_R200)
  991. fp2_gen_cntl = RREG32(RADEON_FP2_GEN_CNTL);
  992. if (rdev->family >= CHIP_R200)
  993. disp_tv_out_cntl = RREG32(RADEON_DISP_TV_OUT_CNTL);
  994. if (is_tv) {
  995. uint32_t dac_cntl;
  996. dac_cntl = RREG32(RADEON_DAC_CNTL);
  997. dac_cntl &= ~RADEON_DAC_TVO_EN;
  998. WREG32(RADEON_DAC_CNTL, dac_cntl);
  999. if (ASIC_IS_R300(rdev))
  1000. gpiopad_a = RREG32(RADEON_GPIOPAD_A) & ~1;
  1001. dac2_cntl = RREG32(RADEON_DAC_CNTL2) & ~RADEON_DAC2_DAC2_CLK_SEL;
  1002. if (radeon_crtc->crtc_id == 0) {
  1003. if (ASIC_IS_R300(rdev)) {
  1004. disp_output_cntl &= ~RADEON_DISP_TVDAC_SOURCE_MASK;
  1005. disp_output_cntl |= (RADEON_DISP_TVDAC_SOURCE_CRTC |
  1006. RADEON_DISP_TV_SOURCE_CRTC);
  1007. }
  1008. if (rdev->family >= CHIP_R200) {
  1009. disp_tv_out_cntl &= ~RADEON_DISP_TV_PATH_SRC_CRTC2;
  1010. } else {
  1011. disp_hw_debug |= RADEON_CRT2_DISP1_SEL;
  1012. }
  1013. } else {
  1014. if (ASIC_IS_R300(rdev)) {
  1015. disp_output_cntl &= ~RADEON_DISP_TVDAC_SOURCE_MASK;
  1016. disp_output_cntl |= RADEON_DISP_TV_SOURCE_CRTC;
  1017. }
  1018. if (rdev->family >= CHIP_R200) {
  1019. disp_tv_out_cntl |= RADEON_DISP_TV_PATH_SRC_CRTC2;
  1020. } else {
  1021. disp_hw_debug &= ~RADEON_CRT2_DISP1_SEL;
  1022. }
  1023. }
  1024. WREG32(RADEON_DAC_CNTL2, dac2_cntl);
  1025. } else {
  1026. dac2_cntl = RREG32(RADEON_DAC_CNTL2) | RADEON_DAC2_DAC2_CLK_SEL;
  1027. if (radeon_crtc->crtc_id == 0) {
  1028. if (ASIC_IS_R300(rdev)) {
  1029. disp_output_cntl &= ~RADEON_DISP_TVDAC_SOURCE_MASK;
  1030. disp_output_cntl |= RADEON_DISP_TVDAC_SOURCE_CRTC;
  1031. } else if (rdev->family == CHIP_R200) {
  1032. fp2_gen_cntl &= ~(R200_FP2_SOURCE_SEL_MASK |
  1033. RADEON_FP2_DVO_RATE_SEL_SDR);
  1034. } else
  1035. disp_hw_debug |= RADEON_CRT2_DISP1_SEL;
  1036. } else {
  1037. if (ASIC_IS_R300(rdev)) {
  1038. disp_output_cntl &= ~RADEON_DISP_TVDAC_SOURCE_MASK;
  1039. disp_output_cntl |= RADEON_DISP_TVDAC_SOURCE_CRTC2;
  1040. } else if (rdev->family == CHIP_R200) {
  1041. fp2_gen_cntl &= ~(R200_FP2_SOURCE_SEL_MASK |
  1042. RADEON_FP2_DVO_RATE_SEL_SDR);
  1043. fp2_gen_cntl |= R200_FP2_SOURCE_SEL_CRTC2;
  1044. } else
  1045. disp_hw_debug &= ~RADEON_CRT2_DISP1_SEL;
  1046. }
  1047. WREG32(RADEON_DAC_CNTL2, dac2_cntl);
  1048. }
  1049. if (ASIC_IS_R300(rdev)) {
  1050. WREG32_P(RADEON_GPIOPAD_A, gpiopad_a, ~1);
  1051. WREG32(RADEON_DISP_OUTPUT_CNTL, disp_output_cntl);
  1052. } else if (rdev->family != CHIP_R200)
  1053. WREG32(RADEON_DISP_HW_DEBUG, disp_hw_debug);
  1054. else if (rdev->family == CHIP_R200)
  1055. WREG32(RADEON_FP2_GEN_CNTL, fp2_gen_cntl);
  1056. if (rdev->family >= CHIP_R200)
  1057. WREG32(RADEON_DISP_TV_OUT_CNTL, disp_tv_out_cntl);
  1058. if (is_tv)
  1059. radeon_legacy_tv_mode_set(encoder, mode, adjusted_mode);
  1060. if (rdev->is_atom_bios)
  1061. radeon_atombios_encoder_crtc_scratch_regs(encoder, radeon_crtc->crtc_id);
  1062. else
  1063. radeon_combios_encoder_crtc_scratch_regs(encoder, radeon_crtc->crtc_id);
  1064. }
  1065. static bool r300_legacy_tv_detect(struct drm_encoder *encoder,
  1066. struct drm_connector *connector)
  1067. {
  1068. struct drm_device *dev = encoder->dev;
  1069. struct radeon_device *rdev = dev->dev_private;
  1070. uint32_t crtc2_gen_cntl, tv_dac_cntl, dac_cntl2, dac_ext_cntl;
  1071. uint32_t disp_output_cntl, gpiopad_a, tmp;
  1072. bool found = false;
  1073. /* save regs needed */
  1074. gpiopad_a = RREG32(RADEON_GPIOPAD_A);
  1075. dac_cntl2 = RREG32(RADEON_DAC_CNTL2);
  1076. crtc2_gen_cntl = RREG32(RADEON_CRTC2_GEN_CNTL);
  1077. dac_ext_cntl = RREG32(RADEON_DAC_EXT_CNTL);
  1078. tv_dac_cntl = RREG32(RADEON_TV_DAC_CNTL);
  1079. disp_output_cntl = RREG32(RADEON_DISP_OUTPUT_CNTL);
  1080. WREG32_P(RADEON_GPIOPAD_A, 0, ~1);
  1081. WREG32(RADEON_DAC_CNTL2, RADEON_DAC2_DAC2_CLK_SEL);
  1082. WREG32(RADEON_CRTC2_GEN_CNTL,
  1083. RADEON_CRTC2_CRT2_ON | RADEON_CRTC2_VSYNC_TRISTAT);
  1084. tmp = disp_output_cntl & ~RADEON_DISP_TVDAC_SOURCE_MASK;
  1085. tmp |= RADEON_DISP_TVDAC_SOURCE_CRTC2;
  1086. WREG32(RADEON_DISP_OUTPUT_CNTL, tmp);
  1087. WREG32(RADEON_DAC_EXT_CNTL,
  1088. RADEON_DAC2_FORCE_BLANK_OFF_EN |
  1089. RADEON_DAC2_FORCE_DATA_EN |
  1090. RADEON_DAC_FORCE_DATA_SEL_RGB |
  1091. (0xec << RADEON_DAC_FORCE_DATA_SHIFT));
  1092. WREG32(RADEON_TV_DAC_CNTL,
  1093. RADEON_TV_DAC_STD_NTSC |
  1094. (8 << RADEON_TV_DAC_BGADJ_SHIFT) |
  1095. (6 << RADEON_TV_DAC_DACADJ_SHIFT));
  1096. RREG32(RADEON_TV_DAC_CNTL);
  1097. mdelay(4);
  1098. WREG32(RADEON_TV_DAC_CNTL,
  1099. RADEON_TV_DAC_NBLANK |
  1100. RADEON_TV_DAC_NHOLD |
  1101. RADEON_TV_MONITOR_DETECT_EN |
  1102. RADEON_TV_DAC_STD_NTSC |
  1103. (8 << RADEON_TV_DAC_BGADJ_SHIFT) |
  1104. (6 << RADEON_TV_DAC_DACADJ_SHIFT));
  1105. RREG32(RADEON_TV_DAC_CNTL);
  1106. mdelay(6);
  1107. tmp = RREG32(RADEON_TV_DAC_CNTL);
  1108. if ((tmp & RADEON_TV_DAC_GDACDET) != 0) {
  1109. found = true;
  1110. DRM_DEBUG_KMS("S-video TV connection detected\n");
  1111. } else if ((tmp & RADEON_TV_DAC_BDACDET) != 0) {
  1112. found = true;
  1113. DRM_DEBUG_KMS("Composite TV connection detected\n");
  1114. }
  1115. WREG32(RADEON_TV_DAC_CNTL, tv_dac_cntl);
  1116. WREG32(RADEON_DAC_EXT_CNTL, dac_ext_cntl);
  1117. WREG32(RADEON_CRTC2_GEN_CNTL, crtc2_gen_cntl);
  1118. WREG32(RADEON_DISP_OUTPUT_CNTL, disp_output_cntl);
  1119. WREG32(RADEON_DAC_CNTL2, dac_cntl2);
  1120. WREG32_P(RADEON_GPIOPAD_A, gpiopad_a, ~1);
  1121. return found;
  1122. }
  1123. static bool radeon_legacy_tv_detect(struct drm_encoder *encoder,
  1124. struct drm_connector *connector)
  1125. {
  1126. struct drm_device *dev = encoder->dev;
  1127. struct radeon_device *rdev = dev->dev_private;
  1128. uint32_t tv_dac_cntl, dac_cntl2;
  1129. uint32_t config_cntl, tv_pre_dac_mux_cntl, tv_master_cntl, tmp;
  1130. bool found = false;
  1131. if (ASIC_IS_R300(rdev))
  1132. return r300_legacy_tv_detect(encoder, connector);
  1133. dac_cntl2 = RREG32(RADEON_DAC_CNTL2);
  1134. tv_master_cntl = RREG32(RADEON_TV_MASTER_CNTL);
  1135. tv_dac_cntl = RREG32(RADEON_TV_DAC_CNTL);
  1136. config_cntl = RREG32(RADEON_CONFIG_CNTL);
  1137. tv_pre_dac_mux_cntl = RREG32(RADEON_TV_PRE_DAC_MUX_CNTL);
  1138. tmp = dac_cntl2 & ~RADEON_DAC2_DAC2_CLK_SEL;
  1139. WREG32(RADEON_DAC_CNTL2, tmp);
  1140. tmp = tv_master_cntl | RADEON_TV_ON;
  1141. tmp &= ~(RADEON_TV_ASYNC_RST |
  1142. RADEON_RESTART_PHASE_FIX |
  1143. RADEON_CRT_FIFO_CE_EN |
  1144. RADEON_TV_FIFO_CE_EN |
  1145. RADEON_RE_SYNC_NOW_SEL_MASK);
  1146. tmp |= RADEON_TV_FIFO_ASYNC_RST | RADEON_CRT_ASYNC_RST;
  1147. WREG32(RADEON_TV_MASTER_CNTL, tmp);
  1148. tmp = RADEON_TV_DAC_NBLANK | RADEON_TV_DAC_NHOLD |
  1149. RADEON_TV_MONITOR_DETECT_EN | RADEON_TV_DAC_STD_NTSC |
  1150. (8 << RADEON_TV_DAC_BGADJ_SHIFT);
  1151. if (config_cntl & RADEON_CFG_ATI_REV_ID_MASK)
  1152. tmp |= (4 << RADEON_TV_DAC_DACADJ_SHIFT);
  1153. else
  1154. tmp |= (8 << RADEON_TV_DAC_DACADJ_SHIFT);
  1155. WREG32(RADEON_TV_DAC_CNTL, tmp);
  1156. tmp = RADEON_C_GRN_EN | RADEON_CMP_BLU_EN |
  1157. RADEON_RED_MX_FORCE_DAC_DATA |
  1158. RADEON_GRN_MX_FORCE_DAC_DATA |
  1159. RADEON_BLU_MX_FORCE_DAC_DATA |
  1160. (0x109 << RADEON_TV_FORCE_DAC_DATA_SHIFT);
  1161. WREG32(RADEON_TV_PRE_DAC_MUX_CNTL, tmp);
  1162. mdelay(3);
  1163. tmp = RREG32(RADEON_TV_DAC_CNTL);
  1164. if (tmp & RADEON_TV_DAC_GDACDET) {
  1165. found = true;
  1166. DRM_DEBUG_KMS("S-video TV connection detected\n");
  1167. } else if ((tmp & RADEON_TV_DAC_BDACDET) != 0) {
  1168. found = true;
  1169. DRM_DEBUG_KMS("Composite TV connection detected\n");
  1170. }
  1171. WREG32(RADEON_TV_PRE_DAC_MUX_CNTL, tv_pre_dac_mux_cntl);
  1172. WREG32(RADEON_TV_DAC_CNTL, tv_dac_cntl);
  1173. WREG32(RADEON_TV_MASTER_CNTL, tv_master_cntl);
  1174. WREG32(RADEON_DAC_CNTL2, dac_cntl2);
  1175. return found;
  1176. }
  1177. static enum drm_connector_status radeon_legacy_tv_dac_detect(struct drm_encoder *encoder,
  1178. struct drm_connector *connector)
  1179. {
  1180. struct drm_device *dev = encoder->dev;
  1181. struct radeon_device *rdev = dev->dev_private;
  1182. uint32_t crtc2_gen_cntl, tv_dac_cntl, dac_cntl2, dac_ext_cntl;
  1183. uint32_t disp_hw_debug, disp_output_cntl, gpiopad_a, pixclks_cntl, tmp;
  1184. enum drm_connector_status found = connector_status_disconnected;
  1185. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1186. struct radeon_encoder_tv_dac *tv_dac = radeon_encoder->enc_priv;
  1187. bool color = true;
  1188. struct drm_crtc *crtc;
  1189. /* find out if crtc2 is in use or if this encoder is using it */
  1190. list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
  1191. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  1192. if ((radeon_crtc->crtc_id == 1) && crtc->enabled) {
  1193. if (encoder->crtc != crtc) {
  1194. return connector_status_disconnected;
  1195. }
  1196. }
  1197. }
  1198. if (connector->connector_type == DRM_MODE_CONNECTOR_SVIDEO ||
  1199. connector->connector_type == DRM_MODE_CONNECTOR_Composite ||
  1200. connector->connector_type == DRM_MODE_CONNECTOR_9PinDIN) {
  1201. bool tv_detect;
  1202. if (radeon_encoder->active_device && !(radeon_encoder->active_device & ATOM_DEVICE_TV_SUPPORT))
  1203. return connector_status_disconnected;
  1204. tv_detect = radeon_legacy_tv_detect(encoder, connector);
  1205. if (tv_detect && tv_dac)
  1206. found = connector_status_connected;
  1207. return found;
  1208. }
  1209. /* don't probe if the encoder is being used for something else not CRT related */
  1210. if (radeon_encoder->active_device && !(radeon_encoder->active_device & ATOM_DEVICE_CRT_SUPPORT)) {
  1211. DRM_INFO("not detecting due to %08x\n", radeon_encoder->active_device);
  1212. return connector_status_disconnected;
  1213. }
  1214. /* save the regs we need */
  1215. pixclks_cntl = RREG32_PLL(RADEON_PIXCLKS_CNTL);
  1216. gpiopad_a = ASIC_IS_R300(rdev) ? RREG32(RADEON_GPIOPAD_A) : 0;
  1217. disp_output_cntl = ASIC_IS_R300(rdev) ? RREG32(RADEON_DISP_OUTPUT_CNTL) : 0;
  1218. disp_hw_debug = ASIC_IS_R300(rdev) ? 0 : RREG32(RADEON_DISP_HW_DEBUG);
  1219. crtc2_gen_cntl = RREG32(RADEON_CRTC2_GEN_CNTL);
  1220. tv_dac_cntl = RREG32(RADEON_TV_DAC_CNTL);
  1221. dac_ext_cntl = RREG32(RADEON_DAC_EXT_CNTL);
  1222. dac_cntl2 = RREG32(RADEON_DAC_CNTL2);
  1223. tmp = pixclks_cntl & ~(RADEON_PIX2CLK_ALWAYS_ONb
  1224. | RADEON_PIX2CLK_DAC_ALWAYS_ONb);
  1225. WREG32_PLL(RADEON_PIXCLKS_CNTL, tmp);
  1226. if (ASIC_IS_R300(rdev))
  1227. WREG32_P(RADEON_GPIOPAD_A, 1, ~1);
  1228. tmp = crtc2_gen_cntl & ~RADEON_CRTC2_PIX_WIDTH_MASK;
  1229. tmp |= RADEON_CRTC2_CRT2_ON |
  1230. (2 << RADEON_CRTC2_PIX_WIDTH_SHIFT);
  1231. WREG32(RADEON_CRTC2_GEN_CNTL, tmp);
  1232. if (ASIC_IS_R300(rdev)) {
  1233. tmp = disp_output_cntl & ~RADEON_DISP_TVDAC_SOURCE_MASK;
  1234. tmp |= RADEON_DISP_TVDAC_SOURCE_CRTC2;
  1235. WREG32(RADEON_DISP_OUTPUT_CNTL, tmp);
  1236. } else {
  1237. tmp = disp_hw_debug & ~RADEON_CRT2_DISP1_SEL;
  1238. WREG32(RADEON_DISP_HW_DEBUG, tmp);
  1239. }
  1240. tmp = RADEON_TV_DAC_NBLANK |
  1241. RADEON_TV_DAC_NHOLD |
  1242. RADEON_TV_MONITOR_DETECT_EN |
  1243. RADEON_TV_DAC_STD_PS2;
  1244. WREG32(RADEON_TV_DAC_CNTL, tmp);
  1245. tmp = RADEON_DAC2_FORCE_BLANK_OFF_EN |
  1246. RADEON_DAC2_FORCE_DATA_EN;
  1247. if (color)
  1248. tmp |= RADEON_DAC_FORCE_DATA_SEL_RGB;
  1249. else
  1250. tmp |= RADEON_DAC_FORCE_DATA_SEL_G;
  1251. if (ASIC_IS_R300(rdev))
  1252. tmp |= (0x1b6 << RADEON_DAC_FORCE_DATA_SHIFT);
  1253. else
  1254. tmp |= (0x180 << RADEON_DAC_FORCE_DATA_SHIFT);
  1255. WREG32(RADEON_DAC_EXT_CNTL, tmp);
  1256. tmp = dac_cntl2 | RADEON_DAC2_DAC2_CLK_SEL | RADEON_DAC2_CMP_EN;
  1257. WREG32(RADEON_DAC_CNTL2, tmp);
  1258. mdelay(10);
  1259. if (ASIC_IS_R300(rdev)) {
  1260. if (RREG32(RADEON_DAC_CNTL2) & RADEON_DAC2_CMP_OUT_B)
  1261. found = connector_status_connected;
  1262. } else {
  1263. if (RREG32(RADEON_DAC_CNTL2) & RADEON_DAC2_CMP_OUTPUT)
  1264. found = connector_status_connected;
  1265. }
  1266. /* restore regs we used */
  1267. WREG32(RADEON_DAC_CNTL2, dac_cntl2);
  1268. WREG32(RADEON_DAC_EXT_CNTL, dac_ext_cntl);
  1269. WREG32(RADEON_TV_DAC_CNTL, tv_dac_cntl);
  1270. WREG32(RADEON_CRTC2_GEN_CNTL, crtc2_gen_cntl);
  1271. if (ASIC_IS_R300(rdev)) {
  1272. WREG32(RADEON_DISP_OUTPUT_CNTL, disp_output_cntl);
  1273. WREG32_P(RADEON_GPIOPAD_A, gpiopad_a, ~1);
  1274. } else {
  1275. WREG32(RADEON_DISP_HW_DEBUG, disp_hw_debug);
  1276. }
  1277. WREG32_PLL(RADEON_PIXCLKS_CNTL, pixclks_cntl);
  1278. return found;
  1279. }
  1280. static const struct drm_encoder_helper_funcs radeon_legacy_tv_dac_helper_funcs = {
  1281. .dpms = radeon_legacy_tv_dac_dpms,
  1282. .mode_fixup = radeon_legacy_mode_fixup,
  1283. .prepare = radeon_legacy_tv_dac_prepare,
  1284. .mode_set = radeon_legacy_tv_dac_mode_set,
  1285. .commit = radeon_legacy_tv_dac_commit,
  1286. .detect = radeon_legacy_tv_dac_detect,
  1287. .disable = radeon_legacy_encoder_disable,
  1288. };
  1289. static const struct drm_encoder_funcs radeon_legacy_tv_dac_enc_funcs = {
  1290. .destroy = radeon_enc_destroy,
  1291. };
  1292. static struct radeon_encoder_int_tmds *radeon_legacy_get_tmds_info(struct radeon_encoder *encoder)
  1293. {
  1294. struct drm_device *dev = encoder->base.dev;
  1295. struct radeon_device *rdev = dev->dev_private;
  1296. struct radeon_encoder_int_tmds *tmds = NULL;
  1297. bool ret;
  1298. tmds = kzalloc(sizeof(struct radeon_encoder_int_tmds), GFP_KERNEL);
  1299. if (!tmds)
  1300. return NULL;
  1301. if (rdev->is_atom_bios)
  1302. ret = radeon_atombios_get_tmds_info(encoder, tmds);
  1303. else
  1304. ret = radeon_legacy_get_tmds_info_from_combios(encoder, tmds);
  1305. if (ret == false)
  1306. radeon_legacy_get_tmds_info_from_table(encoder, tmds);
  1307. return tmds;
  1308. }
  1309. static struct radeon_encoder_ext_tmds *radeon_legacy_get_ext_tmds_info(struct radeon_encoder *encoder)
  1310. {
  1311. struct drm_device *dev = encoder->base.dev;
  1312. struct radeon_device *rdev = dev->dev_private;
  1313. struct radeon_encoder_ext_tmds *tmds = NULL;
  1314. bool ret;
  1315. if (rdev->is_atom_bios)
  1316. return NULL;
  1317. tmds = kzalloc(sizeof(struct radeon_encoder_ext_tmds), GFP_KERNEL);
  1318. if (!tmds)
  1319. return NULL;
  1320. ret = radeon_legacy_get_ext_tmds_info_from_combios(encoder, tmds);
  1321. if (ret == false)
  1322. radeon_legacy_get_ext_tmds_info_from_table(encoder, tmds);
  1323. return tmds;
  1324. }
  1325. void
  1326. radeon_add_legacy_encoder(struct drm_device *dev, uint32_t encoder_enum, uint32_t supported_device)
  1327. {
  1328. struct radeon_device *rdev = dev->dev_private;
  1329. struct drm_encoder *encoder;
  1330. struct radeon_encoder *radeon_encoder;
  1331. /* see if we already added it */
  1332. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  1333. radeon_encoder = to_radeon_encoder(encoder);
  1334. if (radeon_encoder->encoder_enum == encoder_enum) {
  1335. radeon_encoder->devices |= supported_device;
  1336. return;
  1337. }
  1338. }
  1339. /* add a new one */
  1340. radeon_encoder = kzalloc(sizeof(struct radeon_encoder), GFP_KERNEL);
  1341. if (!radeon_encoder)
  1342. return;
  1343. encoder = &radeon_encoder->base;
  1344. if (rdev->flags & RADEON_SINGLE_CRTC)
  1345. encoder->possible_crtcs = 0x1;
  1346. else
  1347. encoder->possible_crtcs = 0x3;
  1348. radeon_encoder->enc_priv = NULL;
  1349. radeon_encoder->encoder_enum = encoder_enum;
  1350. radeon_encoder->encoder_id = (encoder_enum & OBJECT_ID_MASK) >> OBJECT_ID_SHIFT;
  1351. radeon_encoder->devices = supported_device;
  1352. radeon_encoder->rmx_type = RMX_OFF;
  1353. switch (radeon_encoder->encoder_id) {
  1354. case ENCODER_OBJECT_ID_INTERNAL_LVDS:
  1355. encoder->possible_crtcs = 0x1;
  1356. drm_encoder_init(dev, encoder, &radeon_legacy_lvds_enc_funcs, DRM_MODE_ENCODER_LVDS);
  1357. drm_encoder_helper_add(encoder, &radeon_legacy_lvds_helper_funcs);
  1358. if (rdev->is_atom_bios)
  1359. radeon_encoder->enc_priv = radeon_atombios_get_lvds_info(radeon_encoder);
  1360. else
  1361. radeon_encoder->enc_priv = radeon_combios_get_lvds_info(radeon_encoder);
  1362. radeon_encoder->rmx_type = RMX_FULL;
  1363. break;
  1364. case ENCODER_OBJECT_ID_INTERNAL_TMDS1:
  1365. drm_encoder_init(dev, encoder, &radeon_legacy_tmds_int_enc_funcs, DRM_MODE_ENCODER_TMDS);
  1366. drm_encoder_helper_add(encoder, &radeon_legacy_tmds_int_helper_funcs);
  1367. radeon_encoder->enc_priv = radeon_legacy_get_tmds_info(radeon_encoder);
  1368. break;
  1369. case ENCODER_OBJECT_ID_INTERNAL_DAC1:
  1370. drm_encoder_init(dev, encoder, &radeon_legacy_primary_dac_enc_funcs, DRM_MODE_ENCODER_DAC);
  1371. drm_encoder_helper_add(encoder, &radeon_legacy_primary_dac_helper_funcs);
  1372. if (rdev->is_atom_bios)
  1373. radeon_encoder->enc_priv = radeon_atombios_get_primary_dac_info(radeon_encoder);
  1374. else
  1375. radeon_encoder->enc_priv = radeon_combios_get_primary_dac_info(radeon_encoder);
  1376. break;
  1377. case ENCODER_OBJECT_ID_INTERNAL_DAC2:
  1378. drm_encoder_init(dev, encoder, &radeon_legacy_tv_dac_enc_funcs, DRM_MODE_ENCODER_TVDAC);
  1379. drm_encoder_helper_add(encoder, &radeon_legacy_tv_dac_helper_funcs);
  1380. if (rdev->is_atom_bios)
  1381. radeon_encoder->enc_priv = radeon_atombios_get_tv_dac_info(radeon_encoder);
  1382. else
  1383. radeon_encoder->enc_priv = radeon_combios_get_tv_dac_info(radeon_encoder);
  1384. break;
  1385. case ENCODER_OBJECT_ID_INTERNAL_DVO1:
  1386. drm_encoder_init(dev, encoder, &radeon_legacy_tmds_ext_enc_funcs, DRM_MODE_ENCODER_TMDS);
  1387. drm_encoder_helper_add(encoder, &radeon_legacy_tmds_ext_helper_funcs);
  1388. if (!rdev->is_atom_bios)
  1389. radeon_encoder->enc_priv = radeon_legacy_get_ext_tmds_info(radeon_encoder);
  1390. break;
  1391. }
  1392. }