atombios_encoders.c 84 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683
  1. /*
  2. * Copyright 2007-11 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. *
  5. * Permission is hereby granted, free of charge, to any person obtaining a
  6. * copy of this software and associated documentation files (the "Software"),
  7. * to deal in the Software without restriction, including without limitation
  8. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  9. * and/or sell copies of the Software, and to permit persons to whom the
  10. * Software is furnished to do so, subject to the following conditions:
  11. *
  12. * The above copyright notice and this permission notice shall be included in
  13. * all copies or substantial portions of the Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  19. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  20. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  21. * OTHER DEALINGS IN THE SOFTWARE.
  22. *
  23. * Authors: Dave Airlie
  24. * Alex Deucher
  25. */
  26. #include "drmP.h"
  27. #include "drm_crtc_helper.h"
  28. #include "radeon_drm.h"
  29. #include "radeon.h"
  30. #include "atom.h"
  31. #include <linux/backlight.h>
  32. extern int atom_debug;
  33. #if defined(CONFIG_BACKLIGHT_CLASS_DEVICE) || defined(CONFIG_BACKLIGHT_CLASS_DEVICE_MODULE)
  34. static u8
  35. radeon_atom_get_backlight_level_from_reg(struct radeon_device *rdev)
  36. {
  37. u8 backlight_level;
  38. u32 bios_2_scratch;
  39. if (rdev->family >= CHIP_R600)
  40. bios_2_scratch = RREG32(R600_BIOS_2_SCRATCH);
  41. else
  42. bios_2_scratch = RREG32(RADEON_BIOS_2_SCRATCH);
  43. backlight_level = ((bios_2_scratch & ATOM_S2_CURRENT_BL_LEVEL_MASK) >>
  44. ATOM_S2_CURRENT_BL_LEVEL_SHIFT);
  45. return backlight_level;
  46. }
  47. static void
  48. radeon_atom_set_backlight_level_to_reg(struct radeon_device *rdev,
  49. u8 backlight_level)
  50. {
  51. u32 bios_2_scratch;
  52. if (rdev->family >= CHIP_R600)
  53. bios_2_scratch = RREG32(R600_BIOS_2_SCRATCH);
  54. else
  55. bios_2_scratch = RREG32(RADEON_BIOS_2_SCRATCH);
  56. bios_2_scratch &= ~ATOM_S2_CURRENT_BL_LEVEL_MASK;
  57. bios_2_scratch |= ((backlight_level << ATOM_S2_CURRENT_BL_LEVEL_SHIFT) &
  58. ATOM_S2_CURRENT_BL_LEVEL_MASK);
  59. if (rdev->family >= CHIP_R600)
  60. WREG32(R600_BIOS_2_SCRATCH, bios_2_scratch);
  61. else
  62. WREG32(RADEON_BIOS_2_SCRATCH, bios_2_scratch);
  63. }
  64. void
  65. atombios_set_panel_brightness(struct radeon_encoder *radeon_encoder)
  66. {
  67. struct drm_encoder *encoder = &radeon_encoder->base;
  68. struct drm_device *dev = radeon_encoder->base.dev;
  69. struct radeon_device *rdev = dev->dev_private;
  70. struct radeon_encoder_atom_dig *dig;
  71. DISPLAY_DEVICE_OUTPUT_CONTROL_PS_ALLOCATION args;
  72. int index;
  73. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
  74. dig = radeon_encoder->enc_priv;
  75. radeon_atom_set_backlight_level_to_reg(rdev, dig->backlight_level);
  76. switch (radeon_encoder->encoder_id) {
  77. case ENCODER_OBJECT_ID_INTERNAL_LVDS:
  78. case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
  79. index = GetIndexIntoMasterTable(COMMAND, LCD1OutputControl);
  80. if (dig->backlight_level == 0) {
  81. args.ucAction = ATOM_LCD_BLOFF;
  82. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  83. } else {
  84. args.ucAction = ATOM_LCD_BL_BRIGHTNESS_CONTROL;
  85. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  86. args.ucAction = ATOM_LCD_BLON;
  87. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  88. }
  89. break;
  90. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  91. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
  92. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  93. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  94. if (dig->backlight_level == 0)
  95. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_LCD_BLOFF, 0, 0);
  96. else {
  97. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_BL_BRIGHTNESS_CONTROL, 0, 0);
  98. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_LCD_BLON, 0, 0);
  99. }
  100. break;
  101. default:
  102. break;
  103. }
  104. }
  105. }
  106. static u8 radeon_atom_bl_level(struct backlight_device *bd)
  107. {
  108. u8 level;
  109. /* Convert brightness to hardware level */
  110. if (bd->props.brightness < 0)
  111. level = 0;
  112. else if (bd->props.brightness > RADEON_MAX_BL_LEVEL)
  113. level = RADEON_MAX_BL_LEVEL;
  114. else
  115. level = bd->props.brightness;
  116. return level;
  117. }
  118. static int radeon_atom_backlight_update_status(struct backlight_device *bd)
  119. {
  120. struct radeon_backlight_privdata *pdata = bl_get_data(bd);
  121. struct radeon_encoder *radeon_encoder = pdata->encoder;
  122. if (radeon_encoder->enc_priv) {
  123. struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
  124. dig->backlight_level = radeon_atom_bl_level(bd);
  125. atombios_set_panel_brightness(radeon_encoder);
  126. }
  127. return 0;
  128. }
  129. static int radeon_atom_backlight_get_brightness(struct backlight_device *bd)
  130. {
  131. struct radeon_backlight_privdata *pdata = bl_get_data(bd);
  132. struct radeon_encoder *radeon_encoder = pdata->encoder;
  133. struct drm_device *dev = radeon_encoder->base.dev;
  134. struct radeon_device *rdev = dev->dev_private;
  135. return radeon_atom_get_backlight_level_from_reg(rdev);
  136. }
  137. static const struct backlight_ops radeon_atom_backlight_ops = {
  138. .get_brightness = radeon_atom_backlight_get_brightness,
  139. .update_status = radeon_atom_backlight_update_status,
  140. };
  141. void radeon_atom_backlight_init(struct radeon_encoder *radeon_encoder,
  142. struct drm_connector *drm_connector)
  143. {
  144. struct drm_device *dev = radeon_encoder->base.dev;
  145. struct radeon_device *rdev = dev->dev_private;
  146. struct backlight_device *bd;
  147. struct backlight_properties props;
  148. struct radeon_backlight_privdata *pdata;
  149. struct radeon_encoder_atom_dig *dig;
  150. u8 backlight_level;
  151. if (!radeon_encoder->enc_priv)
  152. return;
  153. if (!rdev->is_atom_bios)
  154. return;
  155. if (!(rdev->mode_info.firmware_flags & ATOM_BIOS_INFO_BL_CONTROLLED_BY_GPU))
  156. return;
  157. pdata = kmalloc(sizeof(struct radeon_backlight_privdata), GFP_KERNEL);
  158. if (!pdata) {
  159. DRM_ERROR("Memory allocation failed\n");
  160. goto error;
  161. }
  162. memset(&props, 0, sizeof(props));
  163. props.max_brightness = RADEON_MAX_BL_LEVEL;
  164. props.type = BACKLIGHT_RAW;
  165. bd = backlight_device_register("radeon_bl", &drm_connector->kdev,
  166. pdata, &radeon_atom_backlight_ops, &props);
  167. if (IS_ERR(bd)) {
  168. DRM_ERROR("Backlight registration failed\n");
  169. goto error;
  170. }
  171. pdata->encoder = radeon_encoder;
  172. backlight_level = radeon_atom_get_backlight_level_from_reg(rdev);
  173. dig = radeon_encoder->enc_priv;
  174. dig->bl_dev = bd;
  175. bd->props.brightness = radeon_atom_backlight_get_brightness(bd);
  176. bd->props.power = FB_BLANK_UNBLANK;
  177. backlight_update_status(bd);
  178. DRM_INFO("radeon atom DIG backlight initialized\n");
  179. return;
  180. error:
  181. kfree(pdata);
  182. return;
  183. }
  184. static void radeon_atom_backlight_exit(struct radeon_encoder *radeon_encoder)
  185. {
  186. struct drm_device *dev = radeon_encoder->base.dev;
  187. struct radeon_device *rdev = dev->dev_private;
  188. struct backlight_device *bd = NULL;
  189. struct radeon_encoder_atom_dig *dig;
  190. if (!radeon_encoder->enc_priv)
  191. return;
  192. if (!rdev->is_atom_bios)
  193. return;
  194. if (!(rdev->mode_info.firmware_flags & ATOM_BIOS_INFO_BL_CONTROLLED_BY_GPU))
  195. return;
  196. dig = radeon_encoder->enc_priv;
  197. bd = dig->bl_dev;
  198. dig->bl_dev = NULL;
  199. if (bd) {
  200. struct radeon_legacy_backlight_privdata *pdata;
  201. pdata = bl_get_data(bd);
  202. backlight_device_unregister(bd);
  203. kfree(pdata);
  204. DRM_INFO("radeon atom LVDS backlight unloaded\n");
  205. }
  206. }
  207. #else /* !CONFIG_BACKLIGHT_CLASS_DEVICE */
  208. void radeon_atom_backlight_init(struct radeon_encoder *encoder)
  209. {
  210. }
  211. static void radeon_atom_backlight_exit(struct radeon_encoder *encoder)
  212. {
  213. }
  214. #endif
  215. /* evil but including atombios.h is much worse */
  216. bool radeon_atom_get_tv_timings(struct radeon_device *rdev, int index,
  217. struct drm_display_mode *mode);
  218. static inline bool radeon_encoder_is_digital(struct drm_encoder *encoder)
  219. {
  220. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  221. switch (radeon_encoder->encoder_id) {
  222. case ENCODER_OBJECT_ID_INTERNAL_LVDS:
  223. case ENCODER_OBJECT_ID_INTERNAL_TMDS1:
  224. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1:
  225. case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
  226. case ENCODER_OBJECT_ID_INTERNAL_DVO1:
  227. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
  228. case ENCODER_OBJECT_ID_INTERNAL_DDI:
  229. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  230. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
  231. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  232. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  233. return true;
  234. default:
  235. return false;
  236. }
  237. }
  238. static bool radeon_atom_mode_fixup(struct drm_encoder *encoder,
  239. const struct drm_display_mode *mode,
  240. struct drm_display_mode *adjusted_mode)
  241. {
  242. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  243. struct drm_device *dev = encoder->dev;
  244. struct radeon_device *rdev = dev->dev_private;
  245. /* set the active encoder to connector routing */
  246. radeon_encoder_set_active_device(encoder);
  247. drm_mode_set_crtcinfo(adjusted_mode, 0);
  248. /* hw bug */
  249. if ((mode->flags & DRM_MODE_FLAG_INTERLACE)
  250. && (mode->crtc_vsync_start < (mode->crtc_vdisplay + 2)))
  251. adjusted_mode->crtc_vsync_start = adjusted_mode->crtc_vdisplay + 2;
  252. /* get the native mode for LVDS */
  253. if (radeon_encoder->active_device & (ATOM_DEVICE_LCD_SUPPORT))
  254. radeon_panel_mode_fixup(encoder, adjusted_mode);
  255. /* get the native mode for TV */
  256. if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT)) {
  257. struct radeon_encoder_atom_dac *tv_dac = radeon_encoder->enc_priv;
  258. if (tv_dac) {
  259. if (tv_dac->tv_std == TV_STD_NTSC ||
  260. tv_dac->tv_std == TV_STD_NTSC_J ||
  261. tv_dac->tv_std == TV_STD_PAL_M)
  262. radeon_atom_get_tv_timings(rdev, 0, adjusted_mode);
  263. else
  264. radeon_atom_get_tv_timings(rdev, 1, adjusted_mode);
  265. }
  266. }
  267. if (ASIC_IS_DCE3(rdev) &&
  268. ((radeon_encoder->active_device & (ATOM_DEVICE_DFP_SUPPORT | ATOM_DEVICE_LCD_SUPPORT)) ||
  269. (radeon_encoder_get_dp_bridge_encoder_id(encoder) != ENCODER_OBJECT_ID_NONE))) {
  270. struct drm_connector *connector = radeon_get_connector_for_encoder(encoder);
  271. radeon_dp_set_link_config(connector, mode);
  272. }
  273. return true;
  274. }
  275. static void
  276. atombios_dac_setup(struct drm_encoder *encoder, int action)
  277. {
  278. struct drm_device *dev = encoder->dev;
  279. struct radeon_device *rdev = dev->dev_private;
  280. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  281. DAC_ENCODER_CONTROL_PS_ALLOCATION args;
  282. int index = 0;
  283. struct radeon_encoder_atom_dac *dac_info = radeon_encoder->enc_priv;
  284. memset(&args, 0, sizeof(args));
  285. switch (radeon_encoder->encoder_id) {
  286. case ENCODER_OBJECT_ID_INTERNAL_DAC1:
  287. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
  288. index = GetIndexIntoMasterTable(COMMAND, DAC1EncoderControl);
  289. break;
  290. case ENCODER_OBJECT_ID_INTERNAL_DAC2:
  291. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
  292. index = GetIndexIntoMasterTable(COMMAND, DAC2EncoderControl);
  293. break;
  294. }
  295. args.ucAction = action;
  296. if (radeon_encoder->active_device & (ATOM_DEVICE_CRT_SUPPORT))
  297. args.ucDacStandard = ATOM_DAC1_PS2;
  298. else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
  299. args.ucDacStandard = ATOM_DAC1_CV;
  300. else {
  301. switch (dac_info->tv_std) {
  302. case TV_STD_PAL:
  303. case TV_STD_PAL_M:
  304. case TV_STD_SCART_PAL:
  305. case TV_STD_SECAM:
  306. case TV_STD_PAL_CN:
  307. args.ucDacStandard = ATOM_DAC1_PAL;
  308. break;
  309. case TV_STD_NTSC:
  310. case TV_STD_NTSC_J:
  311. case TV_STD_PAL_60:
  312. default:
  313. args.ucDacStandard = ATOM_DAC1_NTSC;
  314. break;
  315. }
  316. }
  317. args.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  318. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  319. }
  320. static void
  321. atombios_tv_setup(struct drm_encoder *encoder, int action)
  322. {
  323. struct drm_device *dev = encoder->dev;
  324. struct radeon_device *rdev = dev->dev_private;
  325. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  326. TV_ENCODER_CONTROL_PS_ALLOCATION args;
  327. int index = 0;
  328. struct radeon_encoder_atom_dac *dac_info = radeon_encoder->enc_priv;
  329. memset(&args, 0, sizeof(args));
  330. index = GetIndexIntoMasterTable(COMMAND, TVEncoderControl);
  331. args.sTVEncoder.ucAction = action;
  332. if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
  333. args.sTVEncoder.ucTvStandard = ATOM_TV_CV;
  334. else {
  335. switch (dac_info->tv_std) {
  336. case TV_STD_NTSC:
  337. args.sTVEncoder.ucTvStandard = ATOM_TV_NTSC;
  338. break;
  339. case TV_STD_PAL:
  340. args.sTVEncoder.ucTvStandard = ATOM_TV_PAL;
  341. break;
  342. case TV_STD_PAL_M:
  343. args.sTVEncoder.ucTvStandard = ATOM_TV_PALM;
  344. break;
  345. case TV_STD_PAL_60:
  346. args.sTVEncoder.ucTvStandard = ATOM_TV_PAL60;
  347. break;
  348. case TV_STD_NTSC_J:
  349. args.sTVEncoder.ucTvStandard = ATOM_TV_NTSCJ;
  350. break;
  351. case TV_STD_SCART_PAL:
  352. args.sTVEncoder.ucTvStandard = ATOM_TV_PAL; /* ??? */
  353. break;
  354. case TV_STD_SECAM:
  355. args.sTVEncoder.ucTvStandard = ATOM_TV_SECAM;
  356. break;
  357. case TV_STD_PAL_CN:
  358. args.sTVEncoder.ucTvStandard = ATOM_TV_PALCN;
  359. break;
  360. default:
  361. args.sTVEncoder.ucTvStandard = ATOM_TV_NTSC;
  362. break;
  363. }
  364. }
  365. args.sTVEncoder.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  366. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  367. }
  368. union dvo_encoder_control {
  369. ENABLE_EXTERNAL_TMDS_ENCODER_PS_ALLOCATION ext_tmds;
  370. DVO_ENCODER_CONTROL_PS_ALLOCATION dvo;
  371. DVO_ENCODER_CONTROL_PS_ALLOCATION_V3 dvo_v3;
  372. };
  373. void
  374. atombios_dvo_setup(struct drm_encoder *encoder, int action)
  375. {
  376. struct drm_device *dev = encoder->dev;
  377. struct radeon_device *rdev = dev->dev_private;
  378. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  379. union dvo_encoder_control args;
  380. int index = GetIndexIntoMasterTable(COMMAND, DVOEncoderControl);
  381. uint8_t frev, crev;
  382. memset(&args, 0, sizeof(args));
  383. if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev))
  384. return;
  385. /* some R4xx chips have the wrong frev */
  386. if (rdev->family <= CHIP_RV410)
  387. frev = 1;
  388. switch (frev) {
  389. case 1:
  390. switch (crev) {
  391. case 1:
  392. /* R4xx, R5xx */
  393. args.ext_tmds.sXTmdsEncoder.ucEnable = action;
  394. if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
  395. args.ext_tmds.sXTmdsEncoder.ucMisc |= PANEL_ENCODER_MISC_DUAL;
  396. args.ext_tmds.sXTmdsEncoder.ucMisc |= ATOM_PANEL_MISC_888RGB;
  397. break;
  398. case 2:
  399. /* RS600/690/740 */
  400. args.dvo.sDVOEncoder.ucAction = action;
  401. args.dvo.sDVOEncoder.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  402. /* DFP1, CRT1, TV1 depending on the type of port */
  403. args.dvo.sDVOEncoder.ucDeviceType = ATOM_DEVICE_DFP1_INDEX;
  404. if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
  405. args.dvo.sDVOEncoder.usDevAttr.sDigAttrib.ucAttribute |= PANEL_ENCODER_MISC_DUAL;
  406. break;
  407. case 3:
  408. /* R6xx */
  409. args.dvo_v3.ucAction = action;
  410. args.dvo_v3.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  411. args.dvo_v3.ucDVOConfig = 0; /* XXX */
  412. break;
  413. default:
  414. DRM_ERROR("Unknown table version %d, %d\n", frev, crev);
  415. break;
  416. }
  417. break;
  418. default:
  419. DRM_ERROR("Unknown table version %d, %d\n", frev, crev);
  420. break;
  421. }
  422. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  423. }
  424. union lvds_encoder_control {
  425. LVDS_ENCODER_CONTROL_PS_ALLOCATION v1;
  426. LVDS_ENCODER_CONTROL_PS_ALLOCATION_V2 v2;
  427. };
  428. void
  429. atombios_digital_setup(struct drm_encoder *encoder, int action)
  430. {
  431. struct drm_device *dev = encoder->dev;
  432. struct radeon_device *rdev = dev->dev_private;
  433. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  434. struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
  435. union lvds_encoder_control args;
  436. int index = 0;
  437. int hdmi_detected = 0;
  438. uint8_t frev, crev;
  439. if (!dig)
  440. return;
  441. if (atombios_get_encoder_mode(encoder) == ATOM_ENCODER_MODE_HDMI)
  442. hdmi_detected = 1;
  443. memset(&args, 0, sizeof(args));
  444. switch (radeon_encoder->encoder_id) {
  445. case ENCODER_OBJECT_ID_INTERNAL_LVDS:
  446. index = GetIndexIntoMasterTable(COMMAND, LVDSEncoderControl);
  447. break;
  448. case ENCODER_OBJECT_ID_INTERNAL_TMDS1:
  449. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1:
  450. index = GetIndexIntoMasterTable(COMMAND, TMDS1EncoderControl);
  451. break;
  452. case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
  453. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT))
  454. index = GetIndexIntoMasterTable(COMMAND, LVDSEncoderControl);
  455. else
  456. index = GetIndexIntoMasterTable(COMMAND, TMDS2EncoderControl);
  457. break;
  458. }
  459. if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev))
  460. return;
  461. switch (frev) {
  462. case 1:
  463. case 2:
  464. switch (crev) {
  465. case 1:
  466. args.v1.ucMisc = 0;
  467. args.v1.ucAction = action;
  468. if (hdmi_detected)
  469. args.v1.ucMisc |= PANEL_ENCODER_MISC_HDMI_TYPE;
  470. args.v1.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  471. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
  472. if (dig->lcd_misc & ATOM_PANEL_MISC_DUAL)
  473. args.v1.ucMisc |= PANEL_ENCODER_MISC_DUAL;
  474. if (dig->lcd_misc & ATOM_PANEL_MISC_888RGB)
  475. args.v1.ucMisc |= ATOM_PANEL_MISC_888RGB;
  476. } else {
  477. if (dig->linkb)
  478. args.v1.ucMisc |= PANEL_ENCODER_MISC_TMDS_LINKB;
  479. if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
  480. args.v1.ucMisc |= PANEL_ENCODER_MISC_DUAL;
  481. /*if (pScrn->rgbBits == 8) */
  482. args.v1.ucMisc |= ATOM_PANEL_MISC_888RGB;
  483. }
  484. break;
  485. case 2:
  486. case 3:
  487. args.v2.ucMisc = 0;
  488. args.v2.ucAction = action;
  489. if (crev == 3) {
  490. if (dig->coherent_mode)
  491. args.v2.ucMisc |= PANEL_ENCODER_MISC_COHERENT;
  492. }
  493. if (hdmi_detected)
  494. args.v2.ucMisc |= PANEL_ENCODER_MISC_HDMI_TYPE;
  495. args.v2.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  496. args.v2.ucTruncate = 0;
  497. args.v2.ucSpatial = 0;
  498. args.v2.ucTemporal = 0;
  499. args.v2.ucFRC = 0;
  500. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
  501. if (dig->lcd_misc & ATOM_PANEL_MISC_DUAL)
  502. args.v2.ucMisc |= PANEL_ENCODER_MISC_DUAL;
  503. if (dig->lcd_misc & ATOM_PANEL_MISC_SPATIAL) {
  504. args.v2.ucSpatial = PANEL_ENCODER_SPATIAL_DITHER_EN;
  505. if (dig->lcd_misc & ATOM_PANEL_MISC_888RGB)
  506. args.v2.ucSpatial |= PANEL_ENCODER_SPATIAL_DITHER_DEPTH;
  507. }
  508. if (dig->lcd_misc & ATOM_PANEL_MISC_TEMPORAL) {
  509. args.v2.ucTemporal = PANEL_ENCODER_TEMPORAL_DITHER_EN;
  510. if (dig->lcd_misc & ATOM_PANEL_MISC_888RGB)
  511. args.v2.ucTemporal |= PANEL_ENCODER_TEMPORAL_DITHER_DEPTH;
  512. if (((dig->lcd_misc >> ATOM_PANEL_MISC_GREY_LEVEL_SHIFT) & 0x3) == 2)
  513. args.v2.ucTemporal |= PANEL_ENCODER_TEMPORAL_LEVEL_4;
  514. }
  515. } else {
  516. if (dig->linkb)
  517. args.v2.ucMisc |= PANEL_ENCODER_MISC_TMDS_LINKB;
  518. if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
  519. args.v2.ucMisc |= PANEL_ENCODER_MISC_DUAL;
  520. }
  521. break;
  522. default:
  523. DRM_ERROR("Unknown table version %d, %d\n", frev, crev);
  524. break;
  525. }
  526. break;
  527. default:
  528. DRM_ERROR("Unknown table version %d, %d\n", frev, crev);
  529. break;
  530. }
  531. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  532. }
  533. int
  534. atombios_get_encoder_mode(struct drm_encoder *encoder)
  535. {
  536. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  537. struct drm_connector *connector;
  538. struct radeon_connector *radeon_connector;
  539. struct radeon_connector_atom_dig *dig_connector;
  540. /* dp bridges are always DP */
  541. if (radeon_encoder_get_dp_bridge_encoder_id(encoder) != ENCODER_OBJECT_ID_NONE)
  542. return ATOM_ENCODER_MODE_DP;
  543. /* DVO is always DVO */
  544. if (radeon_encoder->encoder_id == ATOM_ENCODER_MODE_DVO)
  545. return ATOM_ENCODER_MODE_DVO;
  546. connector = radeon_get_connector_for_encoder(encoder);
  547. /* if we don't have an active device yet, just use one of
  548. * the connectors tied to the encoder.
  549. */
  550. if (!connector)
  551. connector = radeon_get_connector_for_encoder_init(encoder);
  552. radeon_connector = to_radeon_connector(connector);
  553. switch (connector->connector_type) {
  554. case DRM_MODE_CONNECTOR_DVII:
  555. case DRM_MODE_CONNECTOR_HDMIB: /* HDMI-B is basically DL-DVI; analog works fine */
  556. if (drm_detect_hdmi_monitor(radeon_connector->edid) &&
  557. radeon_audio)
  558. return ATOM_ENCODER_MODE_HDMI;
  559. else if (radeon_connector->use_digital)
  560. return ATOM_ENCODER_MODE_DVI;
  561. else
  562. return ATOM_ENCODER_MODE_CRT;
  563. break;
  564. case DRM_MODE_CONNECTOR_DVID:
  565. case DRM_MODE_CONNECTOR_HDMIA:
  566. default:
  567. if (drm_detect_hdmi_monitor(radeon_connector->edid) &&
  568. radeon_audio)
  569. return ATOM_ENCODER_MODE_HDMI;
  570. else
  571. return ATOM_ENCODER_MODE_DVI;
  572. break;
  573. case DRM_MODE_CONNECTOR_LVDS:
  574. return ATOM_ENCODER_MODE_LVDS;
  575. break;
  576. case DRM_MODE_CONNECTOR_DisplayPort:
  577. dig_connector = radeon_connector->con_priv;
  578. if ((dig_connector->dp_sink_type == CONNECTOR_OBJECT_ID_DISPLAYPORT) ||
  579. (dig_connector->dp_sink_type == CONNECTOR_OBJECT_ID_eDP))
  580. return ATOM_ENCODER_MODE_DP;
  581. else if (drm_detect_hdmi_monitor(radeon_connector->edid) &&
  582. radeon_audio)
  583. return ATOM_ENCODER_MODE_HDMI;
  584. else
  585. return ATOM_ENCODER_MODE_DVI;
  586. break;
  587. case DRM_MODE_CONNECTOR_eDP:
  588. return ATOM_ENCODER_MODE_DP;
  589. case DRM_MODE_CONNECTOR_DVIA:
  590. case DRM_MODE_CONNECTOR_VGA:
  591. return ATOM_ENCODER_MODE_CRT;
  592. break;
  593. case DRM_MODE_CONNECTOR_Composite:
  594. case DRM_MODE_CONNECTOR_SVIDEO:
  595. case DRM_MODE_CONNECTOR_9PinDIN:
  596. /* fix me */
  597. return ATOM_ENCODER_MODE_TV;
  598. /*return ATOM_ENCODER_MODE_CV;*/
  599. break;
  600. }
  601. }
  602. /*
  603. * DIG Encoder/Transmitter Setup
  604. *
  605. * DCE 3.0/3.1
  606. * - 2 DIG transmitter blocks. UNIPHY (links A and B) and LVTMA.
  607. * Supports up to 3 digital outputs
  608. * - 2 DIG encoder blocks.
  609. * DIG1 can drive UNIPHY link A or link B
  610. * DIG2 can drive UNIPHY link B or LVTMA
  611. *
  612. * DCE 3.2
  613. * - 3 DIG transmitter blocks. UNIPHY0/1/2 (links A and B).
  614. * Supports up to 5 digital outputs
  615. * - 2 DIG encoder blocks.
  616. * DIG1/2 can drive UNIPHY0/1/2 link A or link B
  617. *
  618. * DCE 4.0/5.0/6.0
  619. * - 3 DIG transmitter blocks UNIPHY0/1/2 (links A and B).
  620. * Supports up to 6 digital outputs
  621. * - 6 DIG encoder blocks.
  622. * - DIG to PHY mapping is hardcoded
  623. * DIG1 drives UNIPHY0 link A, A+B
  624. * DIG2 drives UNIPHY0 link B
  625. * DIG3 drives UNIPHY1 link A, A+B
  626. * DIG4 drives UNIPHY1 link B
  627. * DIG5 drives UNIPHY2 link A, A+B
  628. * DIG6 drives UNIPHY2 link B
  629. *
  630. * DCE 4.1
  631. * - 3 DIG transmitter blocks UNIPHY0/1/2 (links A and B).
  632. * Supports up to 6 digital outputs
  633. * - 2 DIG encoder blocks.
  634. * llano
  635. * DIG1/2 can drive UNIPHY0/1/2 link A or link B
  636. * ontario
  637. * DIG1 drives UNIPHY0/1/2 link A
  638. * DIG2 drives UNIPHY0/1/2 link B
  639. *
  640. * Routing
  641. * crtc -> dig encoder -> UNIPHY/LVTMA (1 or 2 links)
  642. * Examples:
  643. * crtc0 -> dig2 -> LVTMA links A+B -> TMDS/HDMI
  644. * crtc1 -> dig1 -> UNIPHY0 link B -> DP
  645. * crtc0 -> dig1 -> UNIPHY2 link A -> LVDS
  646. * crtc1 -> dig2 -> UNIPHY1 link B+A -> TMDS/HDMI
  647. */
  648. union dig_encoder_control {
  649. DIG_ENCODER_CONTROL_PS_ALLOCATION v1;
  650. DIG_ENCODER_CONTROL_PARAMETERS_V2 v2;
  651. DIG_ENCODER_CONTROL_PARAMETERS_V3 v3;
  652. DIG_ENCODER_CONTROL_PARAMETERS_V4 v4;
  653. };
  654. void
  655. atombios_dig_encoder_setup(struct drm_encoder *encoder, int action, int panel_mode)
  656. {
  657. struct drm_device *dev = encoder->dev;
  658. struct radeon_device *rdev = dev->dev_private;
  659. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  660. struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
  661. struct drm_connector *connector = radeon_get_connector_for_encoder(encoder);
  662. union dig_encoder_control args;
  663. int index = 0;
  664. uint8_t frev, crev;
  665. int dp_clock = 0;
  666. int dp_lane_count = 0;
  667. int hpd_id = RADEON_HPD_NONE;
  668. int bpc = 8;
  669. if (connector) {
  670. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  671. struct radeon_connector_atom_dig *dig_connector =
  672. radeon_connector->con_priv;
  673. dp_clock = dig_connector->dp_clock;
  674. dp_lane_count = dig_connector->dp_lane_count;
  675. hpd_id = radeon_connector->hpd.hpd;
  676. bpc = radeon_get_monitor_bpc(connector);
  677. }
  678. /* no dig encoder assigned */
  679. if (dig->dig_encoder == -1)
  680. return;
  681. memset(&args, 0, sizeof(args));
  682. if (ASIC_IS_DCE4(rdev))
  683. index = GetIndexIntoMasterTable(COMMAND, DIGxEncoderControl);
  684. else {
  685. if (dig->dig_encoder)
  686. index = GetIndexIntoMasterTable(COMMAND, DIG2EncoderControl);
  687. else
  688. index = GetIndexIntoMasterTable(COMMAND, DIG1EncoderControl);
  689. }
  690. if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev))
  691. return;
  692. switch (frev) {
  693. case 1:
  694. switch (crev) {
  695. case 1:
  696. args.v1.ucAction = action;
  697. args.v1.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  698. if (action == ATOM_ENCODER_CMD_SETUP_PANEL_MODE)
  699. args.v3.ucPanelMode = panel_mode;
  700. else
  701. args.v1.ucEncoderMode = atombios_get_encoder_mode(encoder);
  702. if (ENCODER_MODE_IS_DP(args.v1.ucEncoderMode))
  703. args.v1.ucLaneNum = dp_lane_count;
  704. else if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
  705. args.v1.ucLaneNum = 8;
  706. else
  707. args.v1.ucLaneNum = 4;
  708. if (ENCODER_MODE_IS_DP(args.v1.ucEncoderMode) && (dp_clock == 270000))
  709. args.v1.ucConfig |= ATOM_ENCODER_CONFIG_DPLINKRATE_2_70GHZ;
  710. switch (radeon_encoder->encoder_id) {
  711. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  712. args.v1.ucConfig = ATOM_ENCODER_CONFIG_V2_TRANSMITTER1;
  713. break;
  714. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  715. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
  716. args.v1.ucConfig = ATOM_ENCODER_CONFIG_V2_TRANSMITTER2;
  717. break;
  718. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  719. args.v1.ucConfig = ATOM_ENCODER_CONFIG_V2_TRANSMITTER3;
  720. break;
  721. }
  722. if (dig->linkb)
  723. args.v1.ucConfig |= ATOM_ENCODER_CONFIG_LINKB;
  724. else
  725. args.v1.ucConfig |= ATOM_ENCODER_CONFIG_LINKA;
  726. break;
  727. case 2:
  728. case 3:
  729. args.v3.ucAction = action;
  730. args.v3.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  731. if (action == ATOM_ENCODER_CMD_SETUP_PANEL_MODE)
  732. args.v3.ucPanelMode = panel_mode;
  733. else
  734. args.v3.ucEncoderMode = atombios_get_encoder_mode(encoder);
  735. if (ENCODER_MODE_IS_DP(args.v1.ucEncoderMode))
  736. args.v3.ucLaneNum = dp_lane_count;
  737. else if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
  738. args.v3.ucLaneNum = 8;
  739. else
  740. args.v3.ucLaneNum = 4;
  741. if (ENCODER_MODE_IS_DP(args.v1.ucEncoderMode) && (dp_clock == 270000))
  742. args.v1.ucConfig |= ATOM_ENCODER_CONFIG_V3_DPLINKRATE_2_70GHZ;
  743. args.v3.acConfig.ucDigSel = dig->dig_encoder;
  744. switch (bpc) {
  745. case 0:
  746. args.v3.ucBitPerColor = PANEL_BPC_UNDEFINE;
  747. break;
  748. case 6:
  749. args.v3.ucBitPerColor = PANEL_6BIT_PER_COLOR;
  750. break;
  751. case 8:
  752. default:
  753. args.v3.ucBitPerColor = PANEL_8BIT_PER_COLOR;
  754. break;
  755. case 10:
  756. args.v3.ucBitPerColor = PANEL_10BIT_PER_COLOR;
  757. break;
  758. case 12:
  759. args.v3.ucBitPerColor = PANEL_12BIT_PER_COLOR;
  760. break;
  761. case 16:
  762. args.v3.ucBitPerColor = PANEL_16BIT_PER_COLOR;
  763. break;
  764. }
  765. break;
  766. case 4:
  767. args.v4.ucAction = action;
  768. args.v4.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  769. if (action == ATOM_ENCODER_CMD_SETUP_PANEL_MODE)
  770. args.v4.ucPanelMode = panel_mode;
  771. else
  772. args.v4.ucEncoderMode = atombios_get_encoder_mode(encoder);
  773. if (ENCODER_MODE_IS_DP(args.v1.ucEncoderMode))
  774. args.v4.ucLaneNum = dp_lane_count;
  775. else if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
  776. args.v4.ucLaneNum = 8;
  777. else
  778. args.v4.ucLaneNum = 4;
  779. if (ENCODER_MODE_IS_DP(args.v1.ucEncoderMode)) {
  780. if (dp_clock == 270000)
  781. args.v1.ucConfig |= ATOM_ENCODER_CONFIG_V4_DPLINKRATE_2_70GHZ;
  782. else if (dp_clock == 540000)
  783. args.v1.ucConfig |= ATOM_ENCODER_CONFIG_V4_DPLINKRATE_5_40GHZ;
  784. }
  785. args.v4.acConfig.ucDigSel = dig->dig_encoder;
  786. switch (bpc) {
  787. case 0:
  788. args.v4.ucBitPerColor = PANEL_BPC_UNDEFINE;
  789. break;
  790. case 6:
  791. args.v4.ucBitPerColor = PANEL_6BIT_PER_COLOR;
  792. break;
  793. case 8:
  794. default:
  795. args.v4.ucBitPerColor = PANEL_8BIT_PER_COLOR;
  796. break;
  797. case 10:
  798. args.v4.ucBitPerColor = PANEL_10BIT_PER_COLOR;
  799. break;
  800. case 12:
  801. args.v4.ucBitPerColor = PANEL_12BIT_PER_COLOR;
  802. break;
  803. case 16:
  804. args.v4.ucBitPerColor = PANEL_16BIT_PER_COLOR;
  805. break;
  806. }
  807. if (hpd_id == RADEON_HPD_NONE)
  808. args.v4.ucHPD_ID = 0;
  809. else
  810. args.v4.ucHPD_ID = hpd_id + 1;
  811. break;
  812. default:
  813. DRM_ERROR("Unknown table version %d, %d\n", frev, crev);
  814. break;
  815. }
  816. break;
  817. default:
  818. DRM_ERROR("Unknown table version %d, %d\n", frev, crev);
  819. break;
  820. }
  821. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  822. }
  823. union dig_transmitter_control {
  824. DIG_TRANSMITTER_CONTROL_PS_ALLOCATION v1;
  825. DIG_TRANSMITTER_CONTROL_PARAMETERS_V2 v2;
  826. DIG_TRANSMITTER_CONTROL_PARAMETERS_V3 v3;
  827. DIG_TRANSMITTER_CONTROL_PARAMETERS_V4 v4;
  828. DIG_TRANSMITTER_CONTROL_PARAMETERS_V1_5 v5;
  829. };
  830. void
  831. atombios_dig_transmitter_setup(struct drm_encoder *encoder, int action, uint8_t lane_num, uint8_t lane_set)
  832. {
  833. struct drm_device *dev = encoder->dev;
  834. struct radeon_device *rdev = dev->dev_private;
  835. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  836. struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
  837. struct drm_connector *connector;
  838. union dig_transmitter_control args;
  839. int index = 0;
  840. uint8_t frev, crev;
  841. bool is_dp = false;
  842. int pll_id = 0;
  843. int dp_clock = 0;
  844. int dp_lane_count = 0;
  845. int connector_object_id = 0;
  846. int igp_lane_info = 0;
  847. int dig_encoder = dig->dig_encoder;
  848. int hpd_id = RADEON_HPD_NONE;
  849. if (action == ATOM_TRANSMITTER_ACTION_INIT) {
  850. connector = radeon_get_connector_for_encoder_init(encoder);
  851. /* just needed to avoid bailing in the encoder check. the encoder
  852. * isn't used for init
  853. */
  854. dig_encoder = 0;
  855. } else
  856. connector = radeon_get_connector_for_encoder(encoder);
  857. if (connector) {
  858. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  859. struct radeon_connector_atom_dig *dig_connector =
  860. radeon_connector->con_priv;
  861. hpd_id = radeon_connector->hpd.hpd;
  862. dp_clock = dig_connector->dp_clock;
  863. dp_lane_count = dig_connector->dp_lane_count;
  864. connector_object_id =
  865. (radeon_connector->connector_object_id & OBJECT_ID_MASK) >> OBJECT_ID_SHIFT;
  866. igp_lane_info = dig_connector->igp_lane_info;
  867. }
  868. if (encoder->crtc) {
  869. struct radeon_crtc *radeon_crtc = to_radeon_crtc(encoder->crtc);
  870. pll_id = radeon_crtc->pll_id;
  871. }
  872. /* no dig encoder assigned */
  873. if (dig_encoder == -1)
  874. return;
  875. if (ENCODER_MODE_IS_DP(atombios_get_encoder_mode(encoder)))
  876. is_dp = true;
  877. memset(&args, 0, sizeof(args));
  878. switch (radeon_encoder->encoder_id) {
  879. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
  880. index = GetIndexIntoMasterTable(COMMAND, DVOOutputControl);
  881. break;
  882. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  883. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  884. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  885. index = GetIndexIntoMasterTable(COMMAND, UNIPHYTransmitterControl);
  886. break;
  887. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
  888. index = GetIndexIntoMasterTable(COMMAND, LVTMATransmitterControl);
  889. break;
  890. }
  891. if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev))
  892. return;
  893. switch (frev) {
  894. case 1:
  895. switch (crev) {
  896. case 1:
  897. args.v1.ucAction = action;
  898. if (action == ATOM_TRANSMITTER_ACTION_INIT) {
  899. args.v1.usInitInfo = cpu_to_le16(connector_object_id);
  900. } else if (action == ATOM_TRANSMITTER_ACTION_SETUP_VSEMPH) {
  901. args.v1.asMode.ucLaneSel = lane_num;
  902. args.v1.asMode.ucLaneSet = lane_set;
  903. } else {
  904. if (is_dp)
  905. args.v1.usPixelClock =
  906. cpu_to_le16(dp_clock / 10);
  907. else if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
  908. args.v1.usPixelClock = cpu_to_le16((radeon_encoder->pixel_clock / 2) / 10);
  909. else
  910. args.v1.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  911. }
  912. args.v1.ucConfig = ATOM_TRANSMITTER_CONFIG_CLKSRC_PPLL;
  913. if (dig_encoder)
  914. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_DIG2_ENCODER;
  915. else
  916. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_DIG1_ENCODER;
  917. if ((rdev->flags & RADEON_IS_IGP) &&
  918. (radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_UNIPHY)) {
  919. if (is_dp ||
  920. !radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock)) {
  921. if (igp_lane_info & 0x1)
  922. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LANE_0_3;
  923. else if (igp_lane_info & 0x2)
  924. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LANE_4_7;
  925. else if (igp_lane_info & 0x4)
  926. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LANE_8_11;
  927. else if (igp_lane_info & 0x8)
  928. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LANE_12_15;
  929. } else {
  930. if (igp_lane_info & 0x3)
  931. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LANE_0_7;
  932. else if (igp_lane_info & 0xc)
  933. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LANE_8_15;
  934. }
  935. }
  936. if (dig->linkb)
  937. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LINKB;
  938. else
  939. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LINKA;
  940. if (is_dp)
  941. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_COHERENT;
  942. else if (radeon_encoder->devices & (ATOM_DEVICE_DFP_SUPPORT)) {
  943. if (dig->coherent_mode)
  944. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_COHERENT;
  945. if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
  946. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_8LANE_LINK;
  947. }
  948. break;
  949. case 2:
  950. args.v2.ucAction = action;
  951. if (action == ATOM_TRANSMITTER_ACTION_INIT) {
  952. args.v2.usInitInfo = cpu_to_le16(connector_object_id);
  953. } else if (action == ATOM_TRANSMITTER_ACTION_SETUP_VSEMPH) {
  954. args.v2.asMode.ucLaneSel = lane_num;
  955. args.v2.asMode.ucLaneSet = lane_set;
  956. } else {
  957. if (is_dp)
  958. args.v2.usPixelClock =
  959. cpu_to_le16(dp_clock / 10);
  960. else if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
  961. args.v2.usPixelClock = cpu_to_le16((radeon_encoder->pixel_clock / 2) / 10);
  962. else
  963. args.v2.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  964. }
  965. args.v2.acConfig.ucEncoderSel = dig_encoder;
  966. if (dig->linkb)
  967. args.v2.acConfig.ucLinkSel = 1;
  968. switch (radeon_encoder->encoder_id) {
  969. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  970. args.v2.acConfig.ucTransmitterSel = 0;
  971. break;
  972. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  973. args.v2.acConfig.ucTransmitterSel = 1;
  974. break;
  975. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  976. args.v2.acConfig.ucTransmitterSel = 2;
  977. break;
  978. }
  979. if (is_dp) {
  980. args.v2.acConfig.fCoherentMode = 1;
  981. args.v2.acConfig.fDPConnector = 1;
  982. } else if (radeon_encoder->devices & (ATOM_DEVICE_DFP_SUPPORT)) {
  983. if (dig->coherent_mode)
  984. args.v2.acConfig.fCoherentMode = 1;
  985. if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
  986. args.v2.acConfig.fDualLinkConnector = 1;
  987. }
  988. break;
  989. case 3:
  990. args.v3.ucAction = action;
  991. if (action == ATOM_TRANSMITTER_ACTION_INIT) {
  992. args.v3.usInitInfo = cpu_to_le16(connector_object_id);
  993. } else if (action == ATOM_TRANSMITTER_ACTION_SETUP_VSEMPH) {
  994. args.v3.asMode.ucLaneSel = lane_num;
  995. args.v3.asMode.ucLaneSet = lane_set;
  996. } else {
  997. if (is_dp)
  998. args.v3.usPixelClock =
  999. cpu_to_le16(dp_clock / 10);
  1000. else if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
  1001. args.v3.usPixelClock = cpu_to_le16((radeon_encoder->pixel_clock / 2) / 10);
  1002. else
  1003. args.v3.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  1004. }
  1005. if (is_dp)
  1006. args.v3.ucLaneNum = dp_lane_count;
  1007. else if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
  1008. args.v3.ucLaneNum = 8;
  1009. else
  1010. args.v3.ucLaneNum = 4;
  1011. if (dig->linkb)
  1012. args.v3.acConfig.ucLinkSel = 1;
  1013. if (dig_encoder & 1)
  1014. args.v3.acConfig.ucEncoderSel = 1;
  1015. /* Select the PLL for the PHY
  1016. * DP PHY should be clocked from external src if there is
  1017. * one.
  1018. */
  1019. /* On DCE4, if there is an external clock, it generates the DP ref clock */
  1020. if (is_dp && rdev->clock.dp_extclk)
  1021. args.v3.acConfig.ucRefClkSource = 2; /* external src */
  1022. else
  1023. args.v3.acConfig.ucRefClkSource = pll_id;
  1024. switch (radeon_encoder->encoder_id) {
  1025. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  1026. args.v3.acConfig.ucTransmitterSel = 0;
  1027. break;
  1028. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  1029. args.v3.acConfig.ucTransmitterSel = 1;
  1030. break;
  1031. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  1032. args.v3.acConfig.ucTransmitterSel = 2;
  1033. break;
  1034. }
  1035. if (is_dp)
  1036. args.v3.acConfig.fCoherentMode = 1; /* DP requires coherent */
  1037. else if (radeon_encoder->devices & (ATOM_DEVICE_DFP_SUPPORT)) {
  1038. if (dig->coherent_mode)
  1039. args.v3.acConfig.fCoherentMode = 1;
  1040. if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
  1041. args.v3.acConfig.fDualLinkConnector = 1;
  1042. }
  1043. break;
  1044. case 4:
  1045. args.v4.ucAction = action;
  1046. if (action == ATOM_TRANSMITTER_ACTION_INIT) {
  1047. args.v4.usInitInfo = cpu_to_le16(connector_object_id);
  1048. } else if (action == ATOM_TRANSMITTER_ACTION_SETUP_VSEMPH) {
  1049. args.v4.asMode.ucLaneSel = lane_num;
  1050. args.v4.asMode.ucLaneSet = lane_set;
  1051. } else {
  1052. if (is_dp)
  1053. args.v4.usPixelClock =
  1054. cpu_to_le16(dp_clock / 10);
  1055. else if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
  1056. args.v4.usPixelClock = cpu_to_le16((radeon_encoder->pixel_clock / 2) / 10);
  1057. else
  1058. args.v4.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  1059. }
  1060. if (is_dp)
  1061. args.v4.ucLaneNum = dp_lane_count;
  1062. else if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
  1063. args.v4.ucLaneNum = 8;
  1064. else
  1065. args.v4.ucLaneNum = 4;
  1066. if (dig->linkb)
  1067. args.v4.acConfig.ucLinkSel = 1;
  1068. if (dig_encoder & 1)
  1069. args.v4.acConfig.ucEncoderSel = 1;
  1070. /* Select the PLL for the PHY
  1071. * DP PHY should be clocked from external src if there is
  1072. * one.
  1073. */
  1074. /* On DCE5 DCPLL usually generates the DP ref clock */
  1075. if (is_dp) {
  1076. if (rdev->clock.dp_extclk)
  1077. args.v4.acConfig.ucRefClkSource = ENCODER_REFCLK_SRC_EXTCLK;
  1078. else
  1079. args.v4.acConfig.ucRefClkSource = ENCODER_REFCLK_SRC_DCPLL;
  1080. } else
  1081. args.v4.acConfig.ucRefClkSource = pll_id;
  1082. switch (radeon_encoder->encoder_id) {
  1083. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  1084. args.v4.acConfig.ucTransmitterSel = 0;
  1085. break;
  1086. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  1087. args.v4.acConfig.ucTransmitterSel = 1;
  1088. break;
  1089. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  1090. args.v4.acConfig.ucTransmitterSel = 2;
  1091. break;
  1092. }
  1093. if (is_dp)
  1094. args.v4.acConfig.fCoherentMode = 1; /* DP requires coherent */
  1095. else if (radeon_encoder->devices & (ATOM_DEVICE_DFP_SUPPORT)) {
  1096. if (dig->coherent_mode)
  1097. args.v4.acConfig.fCoherentMode = 1;
  1098. if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
  1099. args.v4.acConfig.fDualLinkConnector = 1;
  1100. }
  1101. break;
  1102. case 5:
  1103. args.v5.ucAction = action;
  1104. if (is_dp)
  1105. args.v5.usSymClock = cpu_to_le16(dp_clock / 10);
  1106. else
  1107. args.v5.usSymClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  1108. switch (radeon_encoder->encoder_id) {
  1109. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  1110. if (dig->linkb)
  1111. args.v5.ucPhyId = ATOM_PHY_ID_UNIPHYB;
  1112. else
  1113. args.v5.ucPhyId = ATOM_PHY_ID_UNIPHYA;
  1114. break;
  1115. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  1116. if (dig->linkb)
  1117. args.v5.ucPhyId = ATOM_PHY_ID_UNIPHYD;
  1118. else
  1119. args.v5.ucPhyId = ATOM_PHY_ID_UNIPHYC;
  1120. break;
  1121. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  1122. if (dig->linkb)
  1123. args.v5.ucPhyId = ATOM_PHY_ID_UNIPHYF;
  1124. else
  1125. args.v5.ucPhyId = ATOM_PHY_ID_UNIPHYE;
  1126. break;
  1127. }
  1128. if (is_dp)
  1129. args.v5.ucLaneNum = dp_lane_count;
  1130. else if (radeon_encoder->pixel_clock > 165000)
  1131. args.v5.ucLaneNum = 8;
  1132. else
  1133. args.v5.ucLaneNum = 4;
  1134. args.v5.ucConnObjId = connector_object_id;
  1135. args.v5.ucDigMode = atombios_get_encoder_mode(encoder);
  1136. if (is_dp && rdev->clock.dp_extclk)
  1137. args.v5.asConfig.ucPhyClkSrcId = ENCODER_REFCLK_SRC_EXTCLK;
  1138. else
  1139. args.v5.asConfig.ucPhyClkSrcId = pll_id;
  1140. if (is_dp)
  1141. args.v5.asConfig.ucCoherentMode = 1; /* DP requires coherent */
  1142. else if (radeon_encoder->devices & (ATOM_DEVICE_DFP_SUPPORT)) {
  1143. if (dig->coherent_mode)
  1144. args.v5.asConfig.ucCoherentMode = 1;
  1145. }
  1146. if (hpd_id == RADEON_HPD_NONE)
  1147. args.v5.asConfig.ucHPDSel = 0;
  1148. else
  1149. args.v5.asConfig.ucHPDSel = hpd_id + 1;
  1150. args.v5.ucDigEncoderSel = 1 << dig_encoder;
  1151. args.v5.ucDPLaneSet = lane_set;
  1152. break;
  1153. default:
  1154. DRM_ERROR("Unknown table version %d, %d\n", frev, crev);
  1155. break;
  1156. }
  1157. break;
  1158. default:
  1159. DRM_ERROR("Unknown table version %d, %d\n", frev, crev);
  1160. break;
  1161. }
  1162. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  1163. }
  1164. bool
  1165. atombios_set_edp_panel_power(struct drm_connector *connector, int action)
  1166. {
  1167. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  1168. struct drm_device *dev = radeon_connector->base.dev;
  1169. struct radeon_device *rdev = dev->dev_private;
  1170. union dig_transmitter_control args;
  1171. int index = GetIndexIntoMasterTable(COMMAND, UNIPHYTransmitterControl);
  1172. uint8_t frev, crev;
  1173. if (connector->connector_type != DRM_MODE_CONNECTOR_eDP)
  1174. goto done;
  1175. if (!ASIC_IS_DCE4(rdev))
  1176. goto done;
  1177. if ((action != ATOM_TRANSMITTER_ACTION_POWER_ON) &&
  1178. (action != ATOM_TRANSMITTER_ACTION_POWER_OFF))
  1179. goto done;
  1180. if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev))
  1181. goto done;
  1182. memset(&args, 0, sizeof(args));
  1183. args.v1.ucAction = action;
  1184. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  1185. /* wait for the panel to power up */
  1186. if (action == ATOM_TRANSMITTER_ACTION_POWER_ON) {
  1187. int i;
  1188. for (i = 0; i < 300; i++) {
  1189. if (radeon_hpd_sense(rdev, radeon_connector->hpd.hpd))
  1190. return true;
  1191. mdelay(1);
  1192. }
  1193. return false;
  1194. }
  1195. done:
  1196. return true;
  1197. }
  1198. union external_encoder_control {
  1199. EXTERNAL_ENCODER_CONTROL_PS_ALLOCATION v1;
  1200. EXTERNAL_ENCODER_CONTROL_PS_ALLOCATION_V3 v3;
  1201. };
  1202. static void
  1203. atombios_external_encoder_setup(struct drm_encoder *encoder,
  1204. struct drm_encoder *ext_encoder,
  1205. int action)
  1206. {
  1207. struct drm_device *dev = encoder->dev;
  1208. struct radeon_device *rdev = dev->dev_private;
  1209. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1210. struct radeon_encoder *ext_radeon_encoder = to_radeon_encoder(ext_encoder);
  1211. union external_encoder_control args;
  1212. struct drm_connector *connector;
  1213. int index = GetIndexIntoMasterTable(COMMAND, ExternalEncoderControl);
  1214. u8 frev, crev;
  1215. int dp_clock = 0;
  1216. int dp_lane_count = 0;
  1217. int connector_object_id = 0;
  1218. u32 ext_enum = (ext_radeon_encoder->encoder_enum & ENUM_ID_MASK) >> ENUM_ID_SHIFT;
  1219. int bpc = 8;
  1220. if (action == EXTERNAL_ENCODER_ACTION_V3_ENCODER_INIT)
  1221. connector = radeon_get_connector_for_encoder_init(encoder);
  1222. else
  1223. connector = radeon_get_connector_for_encoder(encoder);
  1224. if (connector) {
  1225. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  1226. struct radeon_connector_atom_dig *dig_connector =
  1227. radeon_connector->con_priv;
  1228. dp_clock = dig_connector->dp_clock;
  1229. dp_lane_count = dig_connector->dp_lane_count;
  1230. connector_object_id =
  1231. (radeon_connector->connector_object_id & OBJECT_ID_MASK) >> OBJECT_ID_SHIFT;
  1232. bpc = radeon_get_monitor_bpc(connector);
  1233. }
  1234. memset(&args, 0, sizeof(args));
  1235. if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev))
  1236. return;
  1237. switch (frev) {
  1238. case 1:
  1239. /* no params on frev 1 */
  1240. break;
  1241. case 2:
  1242. switch (crev) {
  1243. case 1:
  1244. case 2:
  1245. args.v1.sDigEncoder.ucAction = action;
  1246. args.v1.sDigEncoder.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  1247. args.v1.sDigEncoder.ucEncoderMode = atombios_get_encoder_mode(encoder);
  1248. if (ENCODER_MODE_IS_DP(args.v1.sDigEncoder.ucEncoderMode)) {
  1249. if (dp_clock == 270000)
  1250. args.v1.sDigEncoder.ucConfig |= ATOM_ENCODER_CONFIG_DPLINKRATE_2_70GHZ;
  1251. args.v1.sDigEncoder.ucLaneNum = dp_lane_count;
  1252. } else if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
  1253. args.v1.sDigEncoder.ucLaneNum = 8;
  1254. else
  1255. args.v1.sDigEncoder.ucLaneNum = 4;
  1256. break;
  1257. case 3:
  1258. args.v3.sExtEncoder.ucAction = action;
  1259. if (action == EXTERNAL_ENCODER_ACTION_V3_ENCODER_INIT)
  1260. args.v3.sExtEncoder.usConnectorId = cpu_to_le16(connector_object_id);
  1261. else
  1262. args.v3.sExtEncoder.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  1263. args.v3.sExtEncoder.ucEncoderMode = atombios_get_encoder_mode(encoder);
  1264. if (ENCODER_MODE_IS_DP(args.v3.sExtEncoder.ucEncoderMode)) {
  1265. if (dp_clock == 270000)
  1266. args.v3.sExtEncoder.ucConfig |= EXTERNAL_ENCODER_CONFIG_V3_DPLINKRATE_2_70GHZ;
  1267. else if (dp_clock == 540000)
  1268. args.v3.sExtEncoder.ucConfig |= EXTERNAL_ENCODER_CONFIG_V3_DPLINKRATE_5_40GHZ;
  1269. args.v3.sExtEncoder.ucLaneNum = dp_lane_count;
  1270. } else if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
  1271. args.v3.sExtEncoder.ucLaneNum = 8;
  1272. else
  1273. args.v3.sExtEncoder.ucLaneNum = 4;
  1274. switch (ext_enum) {
  1275. case GRAPH_OBJECT_ENUM_ID1:
  1276. args.v3.sExtEncoder.ucConfig |= EXTERNAL_ENCODER_CONFIG_V3_ENCODER1;
  1277. break;
  1278. case GRAPH_OBJECT_ENUM_ID2:
  1279. args.v3.sExtEncoder.ucConfig |= EXTERNAL_ENCODER_CONFIG_V3_ENCODER2;
  1280. break;
  1281. case GRAPH_OBJECT_ENUM_ID3:
  1282. args.v3.sExtEncoder.ucConfig |= EXTERNAL_ENCODER_CONFIG_V3_ENCODER3;
  1283. break;
  1284. }
  1285. switch (bpc) {
  1286. case 0:
  1287. args.v3.sExtEncoder.ucBitPerColor = PANEL_BPC_UNDEFINE;
  1288. break;
  1289. case 6:
  1290. args.v3.sExtEncoder.ucBitPerColor = PANEL_6BIT_PER_COLOR;
  1291. break;
  1292. case 8:
  1293. default:
  1294. args.v3.sExtEncoder.ucBitPerColor = PANEL_8BIT_PER_COLOR;
  1295. break;
  1296. case 10:
  1297. args.v3.sExtEncoder.ucBitPerColor = PANEL_10BIT_PER_COLOR;
  1298. break;
  1299. case 12:
  1300. args.v3.sExtEncoder.ucBitPerColor = PANEL_12BIT_PER_COLOR;
  1301. break;
  1302. case 16:
  1303. args.v3.sExtEncoder.ucBitPerColor = PANEL_16BIT_PER_COLOR;
  1304. break;
  1305. }
  1306. break;
  1307. default:
  1308. DRM_ERROR("Unknown table version: %d, %d\n", frev, crev);
  1309. return;
  1310. }
  1311. break;
  1312. default:
  1313. DRM_ERROR("Unknown table version: %d, %d\n", frev, crev);
  1314. return;
  1315. }
  1316. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  1317. }
  1318. static void
  1319. atombios_yuv_setup(struct drm_encoder *encoder, bool enable)
  1320. {
  1321. struct drm_device *dev = encoder->dev;
  1322. struct radeon_device *rdev = dev->dev_private;
  1323. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1324. struct radeon_crtc *radeon_crtc = to_radeon_crtc(encoder->crtc);
  1325. ENABLE_YUV_PS_ALLOCATION args;
  1326. int index = GetIndexIntoMasterTable(COMMAND, EnableYUV);
  1327. uint32_t temp, reg;
  1328. memset(&args, 0, sizeof(args));
  1329. if (rdev->family >= CHIP_R600)
  1330. reg = R600_BIOS_3_SCRATCH;
  1331. else
  1332. reg = RADEON_BIOS_3_SCRATCH;
  1333. /* XXX: fix up scratch reg handling */
  1334. temp = RREG32(reg);
  1335. if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
  1336. WREG32(reg, (ATOM_S3_TV1_ACTIVE |
  1337. (radeon_crtc->crtc_id << 18)));
  1338. else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
  1339. WREG32(reg, (ATOM_S3_CV_ACTIVE | (radeon_crtc->crtc_id << 24)));
  1340. else
  1341. WREG32(reg, 0);
  1342. if (enable)
  1343. args.ucEnable = ATOM_ENABLE;
  1344. args.ucCRTC = radeon_crtc->crtc_id;
  1345. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  1346. WREG32(reg, temp);
  1347. }
  1348. static void
  1349. radeon_atom_encoder_dpms_avivo(struct drm_encoder *encoder, int mode)
  1350. {
  1351. struct drm_device *dev = encoder->dev;
  1352. struct radeon_device *rdev = dev->dev_private;
  1353. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1354. DISPLAY_DEVICE_OUTPUT_CONTROL_PS_ALLOCATION args;
  1355. int index = 0;
  1356. memset(&args, 0, sizeof(args));
  1357. switch (radeon_encoder->encoder_id) {
  1358. case ENCODER_OBJECT_ID_INTERNAL_TMDS1:
  1359. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1:
  1360. index = GetIndexIntoMasterTable(COMMAND, TMDSAOutputControl);
  1361. break;
  1362. case ENCODER_OBJECT_ID_INTERNAL_DVO1:
  1363. case ENCODER_OBJECT_ID_INTERNAL_DDI:
  1364. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
  1365. index = GetIndexIntoMasterTable(COMMAND, DVOOutputControl);
  1366. break;
  1367. case ENCODER_OBJECT_ID_INTERNAL_LVDS:
  1368. index = GetIndexIntoMasterTable(COMMAND, LCD1OutputControl);
  1369. break;
  1370. case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
  1371. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT))
  1372. index = GetIndexIntoMasterTable(COMMAND, LCD1OutputControl);
  1373. else
  1374. index = GetIndexIntoMasterTable(COMMAND, LVTMAOutputControl);
  1375. break;
  1376. case ENCODER_OBJECT_ID_INTERNAL_DAC1:
  1377. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
  1378. if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
  1379. index = GetIndexIntoMasterTable(COMMAND, TV1OutputControl);
  1380. else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
  1381. index = GetIndexIntoMasterTable(COMMAND, CV1OutputControl);
  1382. else
  1383. index = GetIndexIntoMasterTable(COMMAND, DAC1OutputControl);
  1384. break;
  1385. case ENCODER_OBJECT_ID_INTERNAL_DAC2:
  1386. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
  1387. if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
  1388. index = GetIndexIntoMasterTable(COMMAND, TV1OutputControl);
  1389. else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
  1390. index = GetIndexIntoMasterTable(COMMAND, CV1OutputControl);
  1391. else
  1392. index = GetIndexIntoMasterTable(COMMAND, DAC2OutputControl);
  1393. break;
  1394. default:
  1395. return;
  1396. }
  1397. switch (mode) {
  1398. case DRM_MODE_DPMS_ON:
  1399. args.ucAction = ATOM_ENABLE;
  1400. /* workaround for DVOOutputControl on some RS690 systems */
  1401. if (radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_DDI) {
  1402. u32 reg = RREG32(RADEON_BIOS_3_SCRATCH);
  1403. WREG32(RADEON_BIOS_3_SCRATCH, reg & ~ATOM_S3_DFP2I_ACTIVE);
  1404. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  1405. WREG32(RADEON_BIOS_3_SCRATCH, reg);
  1406. } else
  1407. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  1408. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
  1409. args.ucAction = ATOM_LCD_BLON;
  1410. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  1411. }
  1412. break;
  1413. case DRM_MODE_DPMS_STANDBY:
  1414. case DRM_MODE_DPMS_SUSPEND:
  1415. case DRM_MODE_DPMS_OFF:
  1416. args.ucAction = ATOM_DISABLE;
  1417. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  1418. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
  1419. args.ucAction = ATOM_LCD_BLOFF;
  1420. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  1421. }
  1422. break;
  1423. }
  1424. }
  1425. static void
  1426. radeon_atom_encoder_dpms_dig(struct drm_encoder *encoder, int mode)
  1427. {
  1428. struct drm_device *dev = encoder->dev;
  1429. struct radeon_device *rdev = dev->dev_private;
  1430. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1431. struct drm_encoder *ext_encoder = radeon_get_external_encoder(encoder);
  1432. struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
  1433. struct drm_connector *connector = radeon_get_connector_for_encoder(encoder);
  1434. struct radeon_connector *radeon_connector = NULL;
  1435. struct radeon_connector_atom_dig *radeon_dig_connector = NULL;
  1436. if (connector) {
  1437. radeon_connector = to_radeon_connector(connector);
  1438. radeon_dig_connector = radeon_connector->con_priv;
  1439. }
  1440. switch (mode) {
  1441. case DRM_MODE_DPMS_ON:
  1442. if (ASIC_IS_DCE41(rdev) || ASIC_IS_DCE5(rdev)) {
  1443. if (!connector)
  1444. dig->panel_mode = DP_PANEL_MODE_EXTERNAL_DP_MODE;
  1445. else
  1446. dig->panel_mode = radeon_dp_get_panel_mode(encoder, connector);
  1447. /* setup and enable the encoder */
  1448. atombios_dig_encoder_setup(encoder, ATOM_ENCODER_CMD_SETUP, 0);
  1449. atombios_dig_encoder_setup(encoder,
  1450. ATOM_ENCODER_CMD_SETUP_PANEL_MODE,
  1451. dig->panel_mode);
  1452. if (ext_encoder) {
  1453. if (ASIC_IS_DCE41(rdev) || ASIC_IS_DCE61(rdev))
  1454. atombios_external_encoder_setup(encoder, ext_encoder,
  1455. EXTERNAL_ENCODER_ACTION_V3_ENCODER_SETUP);
  1456. }
  1457. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_ENABLE, 0, 0);
  1458. } else if (ASIC_IS_DCE4(rdev)) {
  1459. /* setup and enable the encoder */
  1460. atombios_dig_encoder_setup(encoder, ATOM_ENCODER_CMD_SETUP, 0);
  1461. /* enable the transmitter */
  1462. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_ENABLE, 0, 0);
  1463. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_ENABLE_OUTPUT, 0, 0);
  1464. } else {
  1465. /* setup and enable the encoder and transmitter */
  1466. atombios_dig_encoder_setup(encoder, ATOM_ENABLE, 0);
  1467. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_SETUP, 0, 0);
  1468. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_ENABLE, 0, 0);
  1469. /* some early dce3.2 boards have a bug in their transmitter control table */
  1470. if ((rdev->family != CHIP_RV710) || (rdev->family != CHIP_RV730))
  1471. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_ENABLE_OUTPUT, 0, 0);
  1472. }
  1473. if (ENCODER_MODE_IS_DP(atombios_get_encoder_mode(encoder)) && connector) {
  1474. if (connector->connector_type == DRM_MODE_CONNECTOR_eDP) {
  1475. atombios_set_edp_panel_power(connector,
  1476. ATOM_TRANSMITTER_ACTION_POWER_ON);
  1477. radeon_dig_connector->edp_on = true;
  1478. }
  1479. radeon_dp_link_train(encoder, connector);
  1480. if (ASIC_IS_DCE4(rdev))
  1481. atombios_dig_encoder_setup(encoder, ATOM_ENCODER_CMD_DP_VIDEO_ON, 0);
  1482. }
  1483. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT))
  1484. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_LCD_BLON, 0, 0);
  1485. break;
  1486. case DRM_MODE_DPMS_STANDBY:
  1487. case DRM_MODE_DPMS_SUSPEND:
  1488. case DRM_MODE_DPMS_OFF:
  1489. if (ASIC_IS_DCE41(rdev) || ASIC_IS_DCE5(rdev)) {
  1490. /* disable the transmitter */
  1491. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_DISABLE, 0, 0);
  1492. } else if (ASIC_IS_DCE4(rdev)) {
  1493. /* disable the transmitter */
  1494. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_DISABLE_OUTPUT, 0, 0);
  1495. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_DISABLE, 0, 0);
  1496. } else {
  1497. /* disable the encoder and transmitter */
  1498. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_DISABLE_OUTPUT, 0, 0);
  1499. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_DISABLE, 0, 0);
  1500. atombios_dig_encoder_setup(encoder, ATOM_DISABLE, 0);
  1501. }
  1502. if (ENCODER_MODE_IS_DP(atombios_get_encoder_mode(encoder)) && connector) {
  1503. if (ASIC_IS_DCE4(rdev))
  1504. atombios_dig_encoder_setup(encoder, ATOM_ENCODER_CMD_DP_VIDEO_OFF, 0);
  1505. if (connector->connector_type == DRM_MODE_CONNECTOR_eDP) {
  1506. atombios_set_edp_panel_power(connector,
  1507. ATOM_TRANSMITTER_ACTION_POWER_OFF);
  1508. radeon_dig_connector->edp_on = false;
  1509. }
  1510. }
  1511. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT))
  1512. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_LCD_BLOFF, 0, 0);
  1513. break;
  1514. }
  1515. }
  1516. static void
  1517. radeon_atom_encoder_dpms_ext(struct drm_encoder *encoder,
  1518. struct drm_encoder *ext_encoder,
  1519. int mode)
  1520. {
  1521. struct drm_device *dev = encoder->dev;
  1522. struct radeon_device *rdev = dev->dev_private;
  1523. switch (mode) {
  1524. case DRM_MODE_DPMS_ON:
  1525. default:
  1526. if (ASIC_IS_DCE41(rdev) || ASIC_IS_DCE61(rdev)) {
  1527. atombios_external_encoder_setup(encoder, ext_encoder,
  1528. EXTERNAL_ENCODER_ACTION_V3_ENABLE_OUTPUT);
  1529. atombios_external_encoder_setup(encoder, ext_encoder,
  1530. EXTERNAL_ENCODER_ACTION_V3_ENCODER_BLANKING_OFF);
  1531. } else
  1532. atombios_external_encoder_setup(encoder, ext_encoder, ATOM_ENABLE);
  1533. break;
  1534. case DRM_MODE_DPMS_STANDBY:
  1535. case DRM_MODE_DPMS_SUSPEND:
  1536. case DRM_MODE_DPMS_OFF:
  1537. if (ASIC_IS_DCE41(rdev) || ASIC_IS_DCE61(rdev)) {
  1538. atombios_external_encoder_setup(encoder, ext_encoder,
  1539. EXTERNAL_ENCODER_ACTION_V3_ENCODER_BLANKING);
  1540. atombios_external_encoder_setup(encoder, ext_encoder,
  1541. EXTERNAL_ENCODER_ACTION_V3_DISABLE_OUTPUT);
  1542. } else
  1543. atombios_external_encoder_setup(encoder, ext_encoder, ATOM_DISABLE);
  1544. break;
  1545. }
  1546. }
  1547. static void
  1548. radeon_atom_encoder_dpms(struct drm_encoder *encoder, int mode)
  1549. {
  1550. struct drm_device *dev = encoder->dev;
  1551. struct radeon_device *rdev = dev->dev_private;
  1552. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1553. struct drm_encoder *ext_encoder = radeon_get_external_encoder(encoder);
  1554. DRM_DEBUG_KMS("encoder dpms %d to mode %d, devices %08x, active_devices %08x\n",
  1555. radeon_encoder->encoder_id, mode, radeon_encoder->devices,
  1556. radeon_encoder->active_device);
  1557. switch (radeon_encoder->encoder_id) {
  1558. case ENCODER_OBJECT_ID_INTERNAL_TMDS1:
  1559. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1:
  1560. case ENCODER_OBJECT_ID_INTERNAL_LVDS:
  1561. case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
  1562. case ENCODER_OBJECT_ID_INTERNAL_DVO1:
  1563. case ENCODER_OBJECT_ID_INTERNAL_DDI:
  1564. case ENCODER_OBJECT_ID_INTERNAL_DAC2:
  1565. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
  1566. radeon_atom_encoder_dpms_avivo(encoder, mode);
  1567. break;
  1568. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  1569. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  1570. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  1571. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
  1572. radeon_atom_encoder_dpms_dig(encoder, mode);
  1573. break;
  1574. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
  1575. if (ASIC_IS_DCE5(rdev)) {
  1576. switch (mode) {
  1577. case DRM_MODE_DPMS_ON:
  1578. atombios_dvo_setup(encoder, ATOM_ENABLE);
  1579. break;
  1580. case DRM_MODE_DPMS_STANDBY:
  1581. case DRM_MODE_DPMS_SUSPEND:
  1582. case DRM_MODE_DPMS_OFF:
  1583. atombios_dvo_setup(encoder, ATOM_DISABLE);
  1584. break;
  1585. }
  1586. } else if (ASIC_IS_DCE3(rdev))
  1587. radeon_atom_encoder_dpms_dig(encoder, mode);
  1588. else
  1589. radeon_atom_encoder_dpms_avivo(encoder, mode);
  1590. break;
  1591. case ENCODER_OBJECT_ID_INTERNAL_DAC1:
  1592. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
  1593. if (ASIC_IS_DCE5(rdev)) {
  1594. switch (mode) {
  1595. case DRM_MODE_DPMS_ON:
  1596. atombios_dac_setup(encoder, ATOM_ENABLE);
  1597. break;
  1598. case DRM_MODE_DPMS_STANDBY:
  1599. case DRM_MODE_DPMS_SUSPEND:
  1600. case DRM_MODE_DPMS_OFF:
  1601. atombios_dac_setup(encoder, ATOM_DISABLE);
  1602. break;
  1603. }
  1604. } else
  1605. radeon_atom_encoder_dpms_avivo(encoder, mode);
  1606. break;
  1607. default:
  1608. return;
  1609. }
  1610. if (ext_encoder)
  1611. radeon_atom_encoder_dpms_ext(encoder, ext_encoder, mode);
  1612. radeon_atombios_encoder_dpms_scratch_regs(encoder, (mode == DRM_MODE_DPMS_ON) ? true : false);
  1613. }
  1614. union crtc_source_param {
  1615. SELECT_CRTC_SOURCE_PS_ALLOCATION v1;
  1616. SELECT_CRTC_SOURCE_PARAMETERS_V2 v2;
  1617. };
  1618. static void
  1619. atombios_set_encoder_crtc_source(struct drm_encoder *encoder)
  1620. {
  1621. struct drm_device *dev = encoder->dev;
  1622. struct radeon_device *rdev = dev->dev_private;
  1623. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1624. struct radeon_crtc *radeon_crtc = to_radeon_crtc(encoder->crtc);
  1625. union crtc_source_param args;
  1626. int index = GetIndexIntoMasterTable(COMMAND, SelectCRTC_Source);
  1627. uint8_t frev, crev;
  1628. struct radeon_encoder_atom_dig *dig;
  1629. memset(&args, 0, sizeof(args));
  1630. if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev))
  1631. return;
  1632. switch (frev) {
  1633. case 1:
  1634. switch (crev) {
  1635. case 1:
  1636. default:
  1637. if (ASIC_IS_AVIVO(rdev))
  1638. args.v1.ucCRTC = radeon_crtc->crtc_id;
  1639. else {
  1640. if (radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_DAC1) {
  1641. args.v1.ucCRTC = radeon_crtc->crtc_id;
  1642. } else {
  1643. args.v1.ucCRTC = radeon_crtc->crtc_id << 2;
  1644. }
  1645. }
  1646. switch (radeon_encoder->encoder_id) {
  1647. case ENCODER_OBJECT_ID_INTERNAL_TMDS1:
  1648. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1:
  1649. args.v1.ucDevice = ATOM_DEVICE_DFP1_INDEX;
  1650. break;
  1651. case ENCODER_OBJECT_ID_INTERNAL_LVDS:
  1652. case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
  1653. if (radeon_encoder->devices & ATOM_DEVICE_LCD1_SUPPORT)
  1654. args.v1.ucDevice = ATOM_DEVICE_LCD1_INDEX;
  1655. else
  1656. args.v1.ucDevice = ATOM_DEVICE_DFP3_INDEX;
  1657. break;
  1658. case ENCODER_OBJECT_ID_INTERNAL_DVO1:
  1659. case ENCODER_OBJECT_ID_INTERNAL_DDI:
  1660. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
  1661. args.v1.ucDevice = ATOM_DEVICE_DFP2_INDEX;
  1662. break;
  1663. case ENCODER_OBJECT_ID_INTERNAL_DAC1:
  1664. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
  1665. if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
  1666. args.v1.ucDevice = ATOM_DEVICE_TV1_INDEX;
  1667. else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
  1668. args.v1.ucDevice = ATOM_DEVICE_CV_INDEX;
  1669. else
  1670. args.v1.ucDevice = ATOM_DEVICE_CRT1_INDEX;
  1671. break;
  1672. case ENCODER_OBJECT_ID_INTERNAL_DAC2:
  1673. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
  1674. if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
  1675. args.v1.ucDevice = ATOM_DEVICE_TV1_INDEX;
  1676. else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
  1677. args.v1.ucDevice = ATOM_DEVICE_CV_INDEX;
  1678. else
  1679. args.v1.ucDevice = ATOM_DEVICE_CRT2_INDEX;
  1680. break;
  1681. }
  1682. break;
  1683. case 2:
  1684. args.v2.ucCRTC = radeon_crtc->crtc_id;
  1685. if (radeon_encoder_get_dp_bridge_encoder_id(encoder) != ENCODER_OBJECT_ID_NONE) {
  1686. struct drm_connector *connector = radeon_get_connector_for_encoder(encoder);
  1687. if (connector->connector_type == DRM_MODE_CONNECTOR_LVDS)
  1688. args.v2.ucEncodeMode = ATOM_ENCODER_MODE_LVDS;
  1689. else if (connector->connector_type == DRM_MODE_CONNECTOR_VGA)
  1690. args.v2.ucEncodeMode = ATOM_ENCODER_MODE_CRT;
  1691. else
  1692. args.v2.ucEncodeMode = atombios_get_encoder_mode(encoder);
  1693. } else
  1694. args.v2.ucEncodeMode = atombios_get_encoder_mode(encoder);
  1695. switch (radeon_encoder->encoder_id) {
  1696. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  1697. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  1698. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  1699. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
  1700. dig = radeon_encoder->enc_priv;
  1701. switch (dig->dig_encoder) {
  1702. case 0:
  1703. args.v2.ucEncoderID = ASIC_INT_DIG1_ENCODER_ID;
  1704. break;
  1705. case 1:
  1706. args.v2.ucEncoderID = ASIC_INT_DIG2_ENCODER_ID;
  1707. break;
  1708. case 2:
  1709. args.v2.ucEncoderID = ASIC_INT_DIG3_ENCODER_ID;
  1710. break;
  1711. case 3:
  1712. args.v2.ucEncoderID = ASIC_INT_DIG4_ENCODER_ID;
  1713. break;
  1714. case 4:
  1715. args.v2.ucEncoderID = ASIC_INT_DIG5_ENCODER_ID;
  1716. break;
  1717. case 5:
  1718. args.v2.ucEncoderID = ASIC_INT_DIG6_ENCODER_ID;
  1719. break;
  1720. }
  1721. break;
  1722. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
  1723. args.v2.ucEncoderID = ASIC_INT_DVO_ENCODER_ID;
  1724. break;
  1725. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
  1726. if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
  1727. args.v2.ucEncoderID = ASIC_INT_TV_ENCODER_ID;
  1728. else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
  1729. args.v2.ucEncoderID = ASIC_INT_TV_ENCODER_ID;
  1730. else
  1731. args.v2.ucEncoderID = ASIC_INT_DAC1_ENCODER_ID;
  1732. break;
  1733. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
  1734. if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
  1735. args.v2.ucEncoderID = ASIC_INT_TV_ENCODER_ID;
  1736. else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
  1737. args.v2.ucEncoderID = ASIC_INT_TV_ENCODER_ID;
  1738. else
  1739. args.v2.ucEncoderID = ASIC_INT_DAC2_ENCODER_ID;
  1740. break;
  1741. }
  1742. break;
  1743. }
  1744. break;
  1745. default:
  1746. DRM_ERROR("Unknown table version: %d, %d\n", frev, crev);
  1747. return;
  1748. }
  1749. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  1750. /* update scratch regs with new routing */
  1751. radeon_atombios_encoder_crtc_scratch_regs(encoder, radeon_crtc->crtc_id);
  1752. }
  1753. static void
  1754. atombios_apply_encoder_quirks(struct drm_encoder *encoder,
  1755. struct drm_display_mode *mode)
  1756. {
  1757. struct drm_device *dev = encoder->dev;
  1758. struct radeon_device *rdev = dev->dev_private;
  1759. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1760. struct radeon_crtc *radeon_crtc = to_radeon_crtc(encoder->crtc);
  1761. /* Funky macbooks */
  1762. if ((dev->pdev->device == 0x71C5) &&
  1763. (dev->pdev->subsystem_vendor == 0x106b) &&
  1764. (dev->pdev->subsystem_device == 0x0080)) {
  1765. if (radeon_encoder->devices & ATOM_DEVICE_LCD1_SUPPORT) {
  1766. uint32_t lvtma_bit_depth_control = RREG32(AVIVO_LVTMA_BIT_DEPTH_CONTROL);
  1767. lvtma_bit_depth_control &= ~AVIVO_LVTMA_BIT_DEPTH_CONTROL_TRUNCATE_EN;
  1768. lvtma_bit_depth_control &= ~AVIVO_LVTMA_BIT_DEPTH_CONTROL_SPATIAL_DITHER_EN;
  1769. WREG32(AVIVO_LVTMA_BIT_DEPTH_CONTROL, lvtma_bit_depth_control);
  1770. }
  1771. }
  1772. /* set scaler clears this on some chips */
  1773. if (ASIC_IS_AVIVO(rdev) &&
  1774. (!(radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT)))) {
  1775. if (ASIC_IS_DCE4(rdev)) {
  1776. if (mode->flags & DRM_MODE_FLAG_INTERLACE)
  1777. WREG32(EVERGREEN_DATA_FORMAT + radeon_crtc->crtc_offset,
  1778. EVERGREEN_INTERLEAVE_EN);
  1779. else
  1780. WREG32(EVERGREEN_DATA_FORMAT + radeon_crtc->crtc_offset, 0);
  1781. } else {
  1782. if (mode->flags & DRM_MODE_FLAG_INTERLACE)
  1783. WREG32(AVIVO_D1MODE_DATA_FORMAT + radeon_crtc->crtc_offset,
  1784. AVIVO_D1MODE_INTERLEAVE_EN);
  1785. else
  1786. WREG32(AVIVO_D1MODE_DATA_FORMAT + radeon_crtc->crtc_offset, 0);
  1787. }
  1788. }
  1789. }
  1790. static int radeon_atom_pick_dig_encoder(struct drm_encoder *encoder)
  1791. {
  1792. struct drm_device *dev = encoder->dev;
  1793. struct radeon_device *rdev = dev->dev_private;
  1794. struct radeon_crtc *radeon_crtc = to_radeon_crtc(encoder->crtc);
  1795. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1796. struct drm_encoder *test_encoder;
  1797. struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
  1798. uint32_t dig_enc_in_use = 0;
  1799. if (ASIC_IS_DCE6(rdev)) {
  1800. /* DCE6 */
  1801. switch (radeon_encoder->encoder_id) {
  1802. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  1803. if (dig->linkb)
  1804. return 1;
  1805. else
  1806. return 0;
  1807. break;
  1808. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  1809. if (dig->linkb)
  1810. return 3;
  1811. else
  1812. return 2;
  1813. break;
  1814. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  1815. if (dig->linkb)
  1816. return 5;
  1817. else
  1818. return 4;
  1819. break;
  1820. }
  1821. } else if (ASIC_IS_DCE4(rdev)) {
  1822. /* DCE4/5 */
  1823. if (ASIC_IS_DCE41(rdev) && !ASIC_IS_DCE61(rdev)) {
  1824. /* ontario follows DCE4 */
  1825. if (rdev->family == CHIP_PALM) {
  1826. if (dig->linkb)
  1827. return 1;
  1828. else
  1829. return 0;
  1830. } else
  1831. /* llano follows DCE3.2 */
  1832. return radeon_crtc->crtc_id;
  1833. } else {
  1834. switch (radeon_encoder->encoder_id) {
  1835. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  1836. if (dig->linkb)
  1837. return 1;
  1838. else
  1839. return 0;
  1840. break;
  1841. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  1842. if (dig->linkb)
  1843. return 3;
  1844. else
  1845. return 2;
  1846. break;
  1847. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  1848. if (dig->linkb)
  1849. return 5;
  1850. else
  1851. return 4;
  1852. break;
  1853. }
  1854. }
  1855. }
  1856. /* on DCE32 and encoder can driver any block so just crtc id */
  1857. if (ASIC_IS_DCE32(rdev)) {
  1858. return radeon_crtc->crtc_id;
  1859. }
  1860. /* on DCE3 - LVTMA can only be driven by DIGB */
  1861. list_for_each_entry(test_encoder, &dev->mode_config.encoder_list, head) {
  1862. struct radeon_encoder *radeon_test_encoder;
  1863. if (encoder == test_encoder)
  1864. continue;
  1865. if (!radeon_encoder_is_digital(test_encoder))
  1866. continue;
  1867. radeon_test_encoder = to_radeon_encoder(test_encoder);
  1868. dig = radeon_test_encoder->enc_priv;
  1869. if (dig->dig_encoder >= 0)
  1870. dig_enc_in_use |= (1 << dig->dig_encoder);
  1871. }
  1872. if (radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA) {
  1873. if (dig_enc_in_use & 0x2)
  1874. DRM_ERROR("LVDS required digital encoder 2 but it was in use - stealing\n");
  1875. return 1;
  1876. }
  1877. if (!(dig_enc_in_use & 1))
  1878. return 0;
  1879. return 1;
  1880. }
  1881. /* This only needs to be called once at startup */
  1882. void
  1883. radeon_atom_encoder_init(struct radeon_device *rdev)
  1884. {
  1885. struct drm_device *dev = rdev->ddev;
  1886. struct drm_encoder *encoder;
  1887. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  1888. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1889. struct drm_encoder *ext_encoder = radeon_get_external_encoder(encoder);
  1890. switch (radeon_encoder->encoder_id) {
  1891. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  1892. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  1893. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  1894. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
  1895. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_INIT, 0, 0);
  1896. break;
  1897. default:
  1898. break;
  1899. }
  1900. if (ext_encoder && (ASIC_IS_DCE41(rdev) || ASIC_IS_DCE61(rdev)))
  1901. atombios_external_encoder_setup(encoder, ext_encoder,
  1902. EXTERNAL_ENCODER_ACTION_V3_ENCODER_INIT);
  1903. }
  1904. }
  1905. static void
  1906. radeon_atom_encoder_mode_set(struct drm_encoder *encoder,
  1907. struct drm_display_mode *mode,
  1908. struct drm_display_mode *adjusted_mode)
  1909. {
  1910. struct drm_device *dev = encoder->dev;
  1911. struct radeon_device *rdev = dev->dev_private;
  1912. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1913. radeon_encoder->pixel_clock = adjusted_mode->clock;
  1914. /* need to call this here rather than in prepare() since we need some crtc info */
  1915. radeon_atom_encoder_dpms(encoder, DRM_MODE_DPMS_OFF);
  1916. if (ASIC_IS_AVIVO(rdev) && !ASIC_IS_DCE4(rdev)) {
  1917. if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT | ATOM_DEVICE_TV_SUPPORT))
  1918. atombios_yuv_setup(encoder, true);
  1919. else
  1920. atombios_yuv_setup(encoder, false);
  1921. }
  1922. switch (radeon_encoder->encoder_id) {
  1923. case ENCODER_OBJECT_ID_INTERNAL_TMDS1:
  1924. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1:
  1925. case ENCODER_OBJECT_ID_INTERNAL_LVDS:
  1926. case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
  1927. atombios_digital_setup(encoder, PANEL_ENCODER_ACTION_ENABLE);
  1928. break;
  1929. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  1930. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  1931. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  1932. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
  1933. /* handled in dpms */
  1934. break;
  1935. case ENCODER_OBJECT_ID_INTERNAL_DDI:
  1936. case ENCODER_OBJECT_ID_INTERNAL_DVO1:
  1937. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
  1938. atombios_dvo_setup(encoder, ATOM_ENABLE);
  1939. break;
  1940. case ENCODER_OBJECT_ID_INTERNAL_DAC1:
  1941. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
  1942. case ENCODER_OBJECT_ID_INTERNAL_DAC2:
  1943. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
  1944. atombios_dac_setup(encoder, ATOM_ENABLE);
  1945. if (radeon_encoder->devices & (ATOM_DEVICE_TV_SUPPORT | ATOM_DEVICE_CV_SUPPORT)) {
  1946. if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT | ATOM_DEVICE_CV_SUPPORT))
  1947. atombios_tv_setup(encoder, ATOM_ENABLE);
  1948. else
  1949. atombios_tv_setup(encoder, ATOM_DISABLE);
  1950. }
  1951. break;
  1952. }
  1953. atombios_apply_encoder_quirks(encoder, adjusted_mode);
  1954. if (atombios_get_encoder_mode(encoder) == ATOM_ENCODER_MODE_HDMI) {
  1955. r600_hdmi_enable(encoder);
  1956. if (ASIC_IS_DCE6(rdev))
  1957. ; /* TODO (use pointers instead of if-s?) */
  1958. else if (ASIC_IS_DCE4(rdev))
  1959. evergreen_hdmi_setmode(encoder, adjusted_mode);
  1960. else
  1961. r600_hdmi_setmode(encoder, adjusted_mode);
  1962. }
  1963. }
  1964. static bool
  1965. atombios_dac_load_detect(struct drm_encoder *encoder, struct drm_connector *connector)
  1966. {
  1967. struct drm_device *dev = encoder->dev;
  1968. struct radeon_device *rdev = dev->dev_private;
  1969. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1970. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  1971. if (radeon_encoder->devices & (ATOM_DEVICE_TV_SUPPORT |
  1972. ATOM_DEVICE_CV_SUPPORT |
  1973. ATOM_DEVICE_CRT_SUPPORT)) {
  1974. DAC_LOAD_DETECTION_PS_ALLOCATION args;
  1975. int index = GetIndexIntoMasterTable(COMMAND, DAC_LoadDetection);
  1976. uint8_t frev, crev;
  1977. memset(&args, 0, sizeof(args));
  1978. if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev))
  1979. return false;
  1980. args.sDacload.ucMisc = 0;
  1981. if ((radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_DAC1) ||
  1982. (radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1))
  1983. args.sDacload.ucDacType = ATOM_DAC_A;
  1984. else
  1985. args.sDacload.ucDacType = ATOM_DAC_B;
  1986. if (radeon_connector->devices & ATOM_DEVICE_CRT1_SUPPORT)
  1987. args.sDacload.usDeviceID = cpu_to_le16(ATOM_DEVICE_CRT1_SUPPORT);
  1988. else if (radeon_connector->devices & ATOM_DEVICE_CRT2_SUPPORT)
  1989. args.sDacload.usDeviceID = cpu_to_le16(ATOM_DEVICE_CRT2_SUPPORT);
  1990. else if (radeon_connector->devices & ATOM_DEVICE_CV_SUPPORT) {
  1991. args.sDacload.usDeviceID = cpu_to_le16(ATOM_DEVICE_CV_SUPPORT);
  1992. if (crev >= 3)
  1993. args.sDacload.ucMisc = DAC_LOAD_MISC_YPrPb;
  1994. } else if (radeon_connector->devices & ATOM_DEVICE_TV1_SUPPORT) {
  1995. args.sDacload.usDeviceID = cpu_to_le16(ATOM_DEVICE_TV1_SUPPORT);
  1996. if (crev >= 3)
  1997. args.sDacload.ucMisc = DAC_LOAD_MISC_YPrPb;
  1998. }
  1999. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  2000. return true;
  2001. } else
  2002. return false;
  2003. }
  2004. static enum drm_connector_status
  2005. radeon_atom_dac_detect(struct drm_encoder *encoder, struct drm_connector *connector)
  2006. {
  2007. struct drm_device *dev = encoder->dev;
  2008. struct radeon_device *rdev = dev->dev_private;
  2009. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  2010. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  2011. uint32_t bios_0_scratch;
  2012. if (!atombios_dac_load_detect(encoder, connector)) {
  2013. DRM_DEBUG_KMS("detect returned false \n");
  2014. return connector_status_unknown;
  2015. }
  2016. if (rdev->family >= CHIP_R600)
  2017. bios_0_scratch = RREG32(R600_BIOS_0_SCRATCH);
  2018. else
  2019. bios_0_scratch = RREG32(RADEON_BIOS_0_SCRATCH);
  2020. DRM_DEBUG_KMS("Bios 0 scratch %x %08x\n", bios_0_scratch, radeon_encoder->devices);
  2021. if (radeon_connector->devices & ATOM_DEVICE_CRT1_SUPPORT) {
  2022. if (bios_0_scratch & ATOM_S0_CRT1_MASK)
  2023. return connector_status_connected;
  2024. }
  2025. if (radeon_connector->devices & ATOM_DEVICE_CRT2_SUPPORT) {
  2026. if (bios_0_scratch & ATOM_S0_CRT2_MASK)
  2027. return connector_status_connected;
  2028. }
  2029. if (radeon_connector->devices & ATOM_DEVICE_CV_SUPPORT) {
  2030. if (bios_0_scratch & (ATOM_S0_CV_MASK|ATOM_S0_CV_MASK_A))
  2031. return connector_status_connected;
  2032. }
  2033. if (radeon_connector->devices & ATOM_DEVICE_TV1_SUPPORT) {
  2034. if (bios_0_scratch & (ATOM_S0_TV1_COMPOSITE | ATOM_S0_TV1_COMPOSITE_A))
  2035. return connector_status_connected; /* CTV */
  2036. else if (bios_0_scratch & (ATOM_S0_TV1_SVIDEO | ATOM_S0_TV1_SVIDEO_A))
  2037. return connector_status_connected; /* STV */
  2038. }
  2039. return connector_status_disconnected;
  2040. }
  2041. static enum drm_connector_status
  2042. radeon_atom_dig_detect(struct drm_encoder *encoder, struct drm_connector *connector)
  2043. {
  2044. struct drm_device *dev = encoder->dev;
  2045. struct radeon_device *rdev = dev->dev_private;
  2046. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  2047. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  2048. struct drm_encoder *ext_encoder = radeon_get_external_encoder(encoder);
  2049. u32 bios_0_scratch;
  2050. if (!ASIC_IS_DCE4(rdev))
  2051. return connector_status_unknown;
  2052. if (!ext_encoder)
  2053. return connector_status_unknown;
  2054. if ((radeon_connector->devices & ATOM_DEVICE_CRT_SUPPORT) == 0)
  2055. return connector_status_unknown;
  2056. /* load detect on the dp bridge */
  2057. atombios_external_encoder_setup(encoder, ext_encoder,
  2058. EXTERNAL_ENCODER_ACTION_V3_DACLOAD_DETECTION);
  2059. bios_0_scratch = RREG32(R600_BIOS_0_SCRATCH);
  2060. DRM_DEBUG_KMS("Bios 0 scratch %x %08x\n", bios_0_scratch, radeon_encoder->devices);
  2061. if (radeon_connector->devices & ATOM_DEVICE_CRT1_SUPPORT) {
  2062. if (bios_0_scratch & ATOM_S0_CRT1_MASK)
  2063. return connector_status_connected;
  2064. }
  2065. if (radeon_connector->devices & ATOM_DEVICE_CRT2_SUPPORT) {
  2066. if (bios_0_scratch & ATOM_S0_CRT2_MASK)
  2067. return connector_status_connected;
  2068. }
  2069. if (radeon_connector->devices & ATOM_DEVICE_CV_SUPPORT) {
  2070. if (bios_0_scratch & (ATOM_S0_CV_MASK|ATOM_S0_CV_MASK_A))
  2071. return connector_status_connected;
  2072. }
  2073. if (radeon_connector->devices & ATOM_DEVICE_TV1_SUPPORT) {
  2074. if (bios_0_scratch & (ATOM_S0_TV1_COMPOSITE | ATOM_S0_TV1_COMPOSITE_A))
  2075. return connector_status_connected; /* CTV */
  2076. else if (bios_0_scratch & (ATOM_S0_TV1_SVIDEO | ATOM_S0_TV1_SVIDEO_A))
  2077. return connector_status_connected; /* STV */
  2078. }
  2079. return connector_status_disconnected;
  2080. }
  2081. void
  2082. radeon_atom_ext_encoder_setup_ddc(struct drm_encoder *encoder)
  2083. {
  2084. struct drm_encoder *ext_encoder = radeon_get_external_encoder(encoder);
  2085. if (ext_encoder)
  2086. /* ddc_setup on the dp bridge */
  2087. atombios_external_encoder_setup(encoder, ext_encoder,
  2088. EXTERNAL_ENCODER_ACTION_V3_DDC_SETUP);
  2089. }
  2090. static void radeon_atom_encoder_prepare(struct drm_encoder *encoder)
  2091. {
  2092. struct radeon_device *rdev = encoder->dev->dev_private;
  2093. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  2094. struct drm_connector *connector = radeon_get_connector_for_encoder(encoder);
  2095. if ((radeon_encoder->active_device &
  2096. (ATOM_DEVICE_DFP_SUPPORT | ATOM_DEVICE_LCD_SUPPORT)) ||
  2097. (radeon_encoder_get_dp_bridge_encoder_id(encoder) !=
  2098. ENCODER_OBJECT_ID_NONE)) {
  2099. struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
  2100. if (dig) {
  2101. dig->dig_encoder = radeon_atom_pick_dig_encoder(encoder);
  2102. if (radeon_encoder->active_device & ATOM_DEVICE_DFP_SUPPORT) {
  2103. if (rdev->family >= CHIP_R600)
  2104. dig->afmt = rdev->mode_info.afmt[dig->dig_encoder];
  2105. else
  2106. /* RS600/690/740 have only 1 afmt block */
  2107. dig->afmt = rdev->mode_info.afmt[0];
  2108. }
  2109. }
  2110. }
  2111. radeon_atom_output_lock(encoder, true);
  2112. if (connector) {
  2113. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  2114. /* select the clock/data port if it uses a router */
  2115. if (radeon_connector->router.cd_valid)
  2116. radeon_router_select_cd_port(radeon_connector);
  2117. /* turn eDP panel on for mode set */
  2118. if (connector->connector_type == DRM_MODE_CONNECTOR_eDP)
  2119. atombios_set_edp_panel_power(connector,
  2120. ATOM_TRANSMITTER_ACTION_POWER_ON);
  2121. }
  2122. /* this is needed for the pll/ss setup to work correctly in some cases */
  2123. atombios_set_encoder_crtc_source(encoder);
  2124. }
  2125. static void radeon_atom_encoder_commit(struct drm_encoder *encoder)
  2126. {
  2127. /* need to call this here as we need the crtc set up */
  2128. radeon_atom_encoder_dpms(encoder, DRM_MODE_DPMS_ON);
  2129. radeon_atom_output_lock(encoder, false);
  2130. }
  2131. static void radeon_atom_encoder_disable(struct drm_encoder *encoder)
  2132. {
  2133. struct drm_device *dev = encoder->dev;
  2134. struct radeon_device *rdev = dev->dev_private;
  2135. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  2136. struct radeon_encoder_atom_dig *dig;
  2137. /* check for pre-DCE3 cards with shared encoders;
  2138. * can't really use the links individually, so don't disable
  2139. * the encoder if it's in use by another connector
  2140. */
  2141. if (!ASIC_IS_DCE3(rdev)) {
  2142. struct drm_encoder *other_encoder;
  2143. struct radeon_encoder *other_radeon_encoder;
  2144. list_for_each_entry(other_encoder, &dev->mode_config.encoder_list, head) {
  2145. other_radeon_encoder = to_radeon_encoder(other_encoder);
  2146. if ((radeon_encoder->encoder_id == other_radeon_encoder->encoder_id) &&
  2147. drm_helper_encoder_in_use(other_encoder))
  2148. goto disable_done;
  2149. }
  2150. }
  2151. radeon_atom_encoder_dpms(encoder, DRM_MODE_DPMS_OFF);
  2152. switch (radeon_encoder->encoder_id) {
  2153. case ENCODER_OBJECT_ID_INTERNAL_TMDS1:
  2154. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1:
  2155. case ENCODER_OBJECT_ID_INTERNAL_LVDS:
  2156. case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
  2157. atombios_digital_setup(encoder, PANEL_ENCODER_ACTION_DISABLE);
  2158. break;
  2159. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  2160. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  2161. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  2162. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
  2163. /* handled in dpms */
  2164. break;
  2165. case ENCODER_OBJECT_ID_INTERNAL_DDI:
  2166. case ENCODER_OBJECT_ID_INTERNAL_DVO1:
  2167. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
  2168. atombios_dvo_setup(encoder, ATOM_DISABLE);
  2169. break;
  2170. case ENCODER_OBJECT_ID_INTERNAL_DAC1:
  2171. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
  2172. case ENCODER_OBJECT_ID_INTERNAL_DAC2:
  2173. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
  2174. atombios_dac_setup(encoder, ATOM_DISABLE);
  2175. if (radeon_encoder->devices & (ATOM_DEVICE_TV_SUPPORT | ATOM_DEVICE_CV_SUPPORT))
  2176. atombios_tv_setup(encoder, ATOM_DISABLE);
  2177. break;
  2178. }
  2179. disable_done:
  2180. if (radeon_encoder_is_digital(encoder)) {
  2181. if (atombios_get_encoder_mode(encoder) == ATOM_ENCODER_MODE_HDMI)
  2182. r600_hdmi_disable(encoder);
  2183. dig = radeon_encoder->enc_priv;
  2184. dig->dig_encoder = -1;
  2185. }
  2186. radeon_encoder->active_device = 0;
  2187. }
  2188. /* these are handled by the primary encoders */
  2189. static void radeon_atom_ext_prepare(struct drm_encoder *encoder)
  2190. {
  2191. }
  2192. static void radeon_atom_ext_commit(struct drm_encoder *encoder)
  2193. {
  2194. }
  2195. static void
  2196. radeon_atom_ext_mode_set(struct drm_encoder *encoder,
  2197. struct drm_display_mode *mode,
  2198. struct drm_display_mode *adjusted_mode)
  2199. {
  2200. }
  2201. static void radeon_atom_ext_disable(struct drm_encoder *encoder)
  2202. {
  2203. }
  2204. static void
  2205. radeon_atom_ext_dpms(struct drm_encoder *encoder, int mode)
  2206. {
  2207. }
  2208. static bool radeon_atom_ext_mode_fixup(struct drm_encoder *encoder,
  2209. const struct drm_display_mode *mode,
  2210. struct drm_display_mode *adjusted_mode)
  2211. {
  2212. return true;
  2213. }
  2214. static const struct drm_encoder_helper_funcs radeon_atom_ext_helper_funcs = {
  2215. .dpms = radeon_atom_ext_dpms,
  2216. .mode_fixup = radeon_atom_ext_mode_fixup,
  2217. .prepare = radeon_atom_ext_prepare,
  2218. .mode_set = radeon_atom_ext_mode_set,
  2219. .commit = radeon_atom_ext_commit,
  2220. .disable = radeon_atom_ext_disable,
  2221. /* no detect for TMDS/LVDS yet */
  2222. };
  2223. static const struct drm_encoder_helper_funcs radeon_atom_dig_helper_funcs = {
  2224. .dpms = radeon_atom_encoder_dpms,
  2225. .mode_fixup = radeon_atom_mode_fixup,
  2226. .prepare = radeon_atom_encoder_prepare,
  2227. .mode_set = radeon_atom_encoder_mode_set,
  2228. .commit = radeon_atom_encoder_commit,
  2229. .disable = radeon_atom_encoder_disable,
  2230. .detect = radeon_atom_dig_detect,
  2231. };
  2232. static const struct drm_encoder_helper_funcs radeon_atom_dac_helper_funcs = {
  2233. .dpms = radeon_atom_encoder_dpms,
  2234. .mode_fixup = radeon_atom_mode_fixup,
  2235. .prepare = radeon_atom_encoder_prepare,
  2236. .mode_set = radeon_atom_encoder_mode_set,
  2237. .commit = radeon_atom_encoder_commit,
  2238. .detect = radeon_atom_dac_detect,
  2239. };
  2240. void radeon_enc_destroy(struct drm_encoder *encoder)
  2241. {
  2242. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  2243. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT))
  2244. radeon_atom_backlight_exit(radeon_encoder);
  2245. kfree(radeon_encoder->enc_priv);
  2246. drm_encoder_cleanup(encoder);
  2247. kfree(radeon_encoder);
  2248. }
  2249. static const struct drm_encoder_funcs radeon_atom_enc_funcs = {
  2250. .destroy = radeon_enc_destroy,
  2251. };
  2252. struct radeon_encoder_atom_dac *
  2253. radeon_atombios_set_dac_info(struct radeon_encoder *radeon_encoder)
  2254. {
  2255. struct drm_device *dev = radeon_encoder->base.dev;
  2256. struct radeon_device *rdev = dev->dev_private;
  2257. struct radeon_encoder_atom_dac *dac = kzalloc(sizeof(struct radeon_encoder_atom_dac), GFP_KERNEL);
  2258. if (!dac)
  2259. return NULL;
  2260. dac->tv_std = radeon_atombios_get_tv_info(rdev);
  2261. return dac;
  2262. }
  2263. struct radeon_encoder_atom_dig *
  2264. radeon_atombios_set_dig_info(struct radeon_encoder *radeon_encoder)
  2265. {
  2266. int encoder_enum = (radeon_encoder->encoder_enum & ENUM_ID_MASK) >> ENUM_ID_SHIFT;
  2267. struct radeon_encoder_atom_dig *dig = kzalloc(sizeof(struct radeon_encoder_atom_dig), GFP_KERNEL);
  2268. if (!dig)
  2269. return NULL;
  2270. /* coherent mode by default */
  2271. dig->coherent_mode = true;
  2272. dig->dig_encoder = -1;
  2273. if (encoder_enum == 2)
  2274. dig->linkb = true;
  2275. else
  2276. dig->linkb = false;
  2277. return dig;
  2278. }
  2279. void
  2280. radeon_add_atom_encoder(struct drm_device *dev,
  2281. uint32_t encoder_enum,
  2282. uint32_t supported_device,
  2283. u16 caps)
  2284. {
  2285. struct radeon_device *rdev = dev->dev_private;
  2286. struct drm_encoder *encoder;
  2287. struct radeon_encoder *radeon_encoder;
  2288. /* see if we already added it */
  2289. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  2290. radeon_encoder = to_radeon_encoder(encoder);
  2291. if (radeon_encoder->encoder_enum == encoder_enum) {
  2292. radeon_encoder->devices |= supported_device;
  2293. return;
  2294. }
  2295. }
  2296. /* add a new one */
  2297. radeon_encoder = kzalloc(sizeof(struct radeon_encoder), GFP_KERNEL);
  2298. if (!radeon_encoder)
  2299. return;
  2300. encoder = &radeon_encoder->base;
  2301. switch (rdev->num_crtc) {
  2302. case 1:
  2303. encoder->possible_crtcs = 0x1;
  2304. break;
  2305. case 2:
  2306. default:
  2307. encoder->possible_crtcs = 0x3;
  2308. break;
  2309. case 4:
  2310. encoder->possible_crtcs = 0xf;
  2311. break;
  2312. case 6:
  2313. encoder->possible_crtcs = 0x3f;
  2314. break;
  2315. }
  2316. radeon_encoder->enc_priv = NULL;
  2317. radeon_encoder->encoder_enum = encoder_enum;
  2318. radeon_encoder->encoder_id = (encoder_enum & OBJECT_ID_MASK) >> OBJECT_ID_SHIFT;
  2319. radeon_encoder->devices = supported_device;
  2320. radeon_encoder->rmx_type = RMX_OFF;
  2321. radeon_encoder->underscan_type = UNDERSCAN_OFF;
  2322. radeon_encoder->is_ext_encoder = false;
  2323. radeon_encoder->caps = caps;
  2324. switch (radeon_encoder->encoder_id) {
  2325. case ENCODER_OBJECT_ID_INTERNAL_LVDS:
  2326. case ENCODER_OBJECT_ID_INTERNAL_TMDS1:
  2327. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1:
  2328. case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
  2329. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
  2330. radeon_encoder->rmx_type = RMX_FULL;
  2331. drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_LVDS);
  2332. radeon_encoder->enc_priv = radeon_atombios_get_lvds_info(radeon_encoder);
  2333. } else {
  2334. drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_TMDS);
  2335. radeon_encoder->enc_priv = radeon_atombios_set_dig_info(radeon_encoder);
  2336. }
  2337. drm_encoder_helper_add(encoder, &radeon_atom_dig_helper_funcs);
  2338. break;
  2339. case ENCODER_OBJECT_ID_INTERNAL_DAC1:
  2340. drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_DAC);
  2341. radeon_encoder->enc_priv = radeon_atombios_set_dac_info(radeon_encoder);
  2342. drm_encoder_helper_add(encoder, &radeon_atom_dac_helper_funcs);
  2343. break;
  2344. case ENCODER_OBJECT_ID_INTERNAL_DAC2:
  2345. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
  2346. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
  2347. drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_TVDAC);
  2348. radeon_encoder->enc_priv = radeon_atombios_set_dac_info(radeon_encoder);
  2349. drm_encoder_helper_add(encoder, &radeon_atom_dac_helper_funcs);
  2350. break;
  2351. case ENCODER_OBJECT_ID_INTERNAL_DVO1:
  2352. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
  2353. case ENCODER_OBJECT_ID_INTERNAL_DDI:
  2354. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  2355. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
  2356. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  2357. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  2358. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
  2359. radeon_encoder->rmx_type = RMX_FULL;
  2360. drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_LVDS);
  2361. radeon_encoder->enc_priv = radeon_atombios_get_lvds_info(radeon_encoder);
  2362. } else if (radeon_encoder->devices & (ATOM_DEVICE_CRT_SUPPORT)) {
  2363. drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_DAC);
  2364. radeon_encoder->enc_priv = radeon_atombios_set_dig_info(radeon_encoder);
  2365. } else {
  2366. drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_TMDS);
  2367. radeon_encoder->enc_priv = radeon_atombios_set_dig_info(radeon_encoder);
  2368. }
  2369. drm_encoder_helper_add(encoder, &radeon_atom_dig_helper_funcs);
  2370. break;
  2371. case ENCODER_OBJECT_ID_SI170B:
  2372. case ENCODER_OBJECT_ID_CH7303:
  2373. case ENCODER_OBJECT_ID_EXTERNAL_SDVOA:
  2374. case ENCODER_OBJECT_ID_EXTERNAL_SDVOB:
  2375. case ENCODER_OBJECT_ID_TITFP513:
  2376. case ENCODER_OBJECT_ID_VT1623:
  2377. case ENCODER_OBJECT_ID_HDMI_SI1930:
  2378. case ENCODER_OBJECT_ID_TRAVIS:
  2379. case ENCODER_OBJECT_ID_NUTMEG:
  2380. /* these are handled by the primary encoders */
  2381. radeon_encoder->is_ext_encoder = true;
  2382. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT))
  2383. drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_LVDS);
  2384. else if (radeon_encoder->devices & (ATOM_DEVICE_CRT_SUPPORT))
  2385. drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_DAC);
  2386. else
  2387. drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_TMDS);
  2388. drm_encoder_helper_add(encoder, &radeon_atom_ext_helper_funcs);
  2389. break;
  2390. }
  2391. }