iwl-agn.c 137 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199420042014202420342044205420642074208420942104211421242134214421542164217421842194220422142224223422442254226422742284229423042314232423342344235423642374238423942404241424242434244424542464247424842494250425142524253425442554256425742584259426042614262426342644265426642674268426942704271427242734274427542764277427842794280428142824283428442854286428742884289429042914292429342944295429642974298429943004301430243034304430543064307430843094310431143124313431443154316431743184319432043214322432343244325432643274328432943304331433243334334433543364337433843394340434143424343434443454346434743484349435043514352435343544355435643574358435943604361436243634364436543664367436843694370437143724373437443754376437743784379438043814382438343844385438643874388438943904391439243934394439543964397439843994400440144024403440444054406440744084409441044114412441344144415441644174418441944204421442244234424442544264427442844294430443144324433443444354436443744384439444044414442444344444445444644474448444944504451445244534454445544564457445844594460446144624463446444654466446744684469447044714472447344744475447644774478447944804481448244834484448544864487448844894490449144924493449444954496449744984499450045014502450345044505450645074508450945104511451245134514451545164517451845194520452145224523452445254526452745284529453045314532453345344535453645374538453945404541454245434544454545464547454845494550455145524553455445554556455745584559456045614562456345644565456645674568456945704571457245734574457545764577457845794580458145824583458445854586458745884589459045914592459345944595459645974598459946004601460246034604460546064607460846094610461146124613461446154616461746184619462046214622462346244625462646274628462946304631463246334634463546364637463846394640464146424643464446454646464746484649465046514652465346544655465646574658465946604661466246634664466546664667466846694670467146724673467446754676467746784679468046814682468346844685468646874688468946904691469246934694469546964697469846994700470147024703470447054706470747084709471047114712471347144715471647174718471947204721472247234724472547264727472847294730473147324733473447354736473747384739474047414742474347444745474647474748474947504751475247534754
  1. /******************************************************************************
  2. *
  3. * Copyright(c) 2003 - 2010 Intel Corporation. All rights reserved.
  4. *
  5. * Portions of this file are derived from the ipw3945 project, as well
  6. * as portions of the ieee80211 subsystem header files.
  7. *
  8. * This program is free software; you can redistribute it and/or modify it
  9. * under the terms of version 2 of the GNU General Public License as
  10. * published by the Free Software Foundation.
  11. *
  12. * This program is distributed in the hope that it will be useful, but WITHOUT
  13. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  14. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  15. * more details.
  16. *
  17. * You should have received a copy of the GNU General Public License along with
  18. * this program; if not, write to the Free Software Foundation, Inc.,
  19. * 51 Franklin Street, Fifth Floor, Boston, MA 02110, USA
  20. *
  21. * The full GNU General Public License is included in this distribution in the
  22. * file called LICENSE.
  23. *
  24. * Contact Information:
  25. * Intel Linux Wireless <ilw@linux.intel.com>
  26. * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
  27. *
  28. *****************************************************************************/
  29. #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
  30. #include <linux/kernel.h>
  31. #include <linux/module.h>
  32. #include <linux/init.h>
  33. #include <linux/pci.h>
  34. #include <linux/pci-aspm.h>
  35. #include <linux/slab.h>
  36. #include <linux/dma-mapping.h>
  37. #include <linux/delay.h>
  38. #include <linux/sched.h>
  39. #include <linux/skbuff.h>
  40. #include <linux/netdevice.h>
  41. #include <linux/wireless.h>
  42. #include <linux/firmware.h>
  43. #include <linux/etherdevice.h>
  44. #include <linux/if_arp.h>
  45. #include <net/mac80211.h>
  46. #include <asm/div64.h>
  47. #define DRV_NAME "iwlagn"
  48. #include "iwl-eeprom.h"
  49. #include "iwl-dev.h"
  50. #include "iwl-core.h"
  51. #include "iwl-io.h"
  52. #include "iwl-helpers.h"
  53. #include "iwl-sta.h"
  54. #include "iwl-agn-calib.h"
  55. #include "iwl-agn.h"
  56. #include "iwl-agn-led.h"
  57. /******************************************************************************
  58. *
  59. * module boiler plate
  60. *
  61. ******************************************************************************/
  62. /*
  63. * module name, copyright, version, etc.
  64. */
  65. #define DRV_DESCRIPTION "Intel(R) Wireless WiFi Link AGN driver for Linux"
  66. #ifdef CONFIG_IWLWIFI_DEBUG
  67. #define VD "d"
  68. #else
  69. #define VD
  70. #endif
  71. #define DRV_VERSION IWLWIFI_VERSION VD
  72. MODULE_DESCRIPTION(DRV_DESCRIPTION);
  73. MODULE_VERSION(DRV_VERSION);
  74. MODULE_AUTHOR(DRV_COPYRIGHT " " DRV_AUTHOR);
  75. MODULE_LICENSE("GPL");
  76. MODULE_ALIAS("iwl4965");
  77. static int iwlagn_ant_coupling;
  78. static bool iwlagn_bt_ch_announce = 1;
  79. void iwl_update_chain_flags(struct iwl_priv *priv)
  80. {
  81. struct iwl_rxon_context *ctx;
  82. if (priv->cfg->ops->hcmd->set_rxon_chain) {
  83. for_each_context(priv, ctx) {
  84. priv->cfg->ops->hcmd->set_rxon_chain(priv, ctx);
  85. if (ctx->active.rx_chain != ctx->staging.rx_chain)
  86. iwlcore_commit_rxon(priv, ctx);
  87. }
  88. }
  89. }
  90. static void iwl_clear_free_frames(struct iwl_priv *priv)
  91. {
  92. struct list_head *element;
  93. IWL_DEBUG_INFO(priv, "%d frames on pre-allocated heap on clear.\n",
  94. priv->frames_count);
  95. while (!list_empty(&priv->free_frames)) {
  96. element = priv->free_frames.next;
  97. list_del(element);
  98. kfree(list_entry(element, struct iwl_frame, list));
  99. priv->frames_count--;
  100. }
  101. if (priv->frames_count) {
  102. IWL_WARN(priv, "%d frames still in use. Did we lose one?\n",
  103. priv->frames_count);
  104. priv->frames_count = 0;
  105. }
  106. }
  107. static struct iwl_frame *iwl_get_free_frame(struct iwl_priv *priv)
  108. {
  109. struct iwl_frame *frame;
  110. struct list_head *element;
  111. if (list_empty(&priv->free_frames)) {
  112. frame = kzalloc(sizeof(*frame), GFP_KERNEL);
  113. if (!frame) {
  114. IWL_ERR(priv, "Could not allocate frame!\n");
  115. return NULL;
  116. }
  117. priv->frames_count++;
  118. return frame;
  119. }
  120. element = priv->free_frames.next;
  121. list_del(element);
  122. return list_entry(element, struct iwl_frame, list);
  123. }
  124. static void iwl_free_frame(struct iwl_priv *priv, struct iwl_frame *frame)
  125. {
  126. memset(frame, 0, sizeof(*frame));
  127. list_add(&frame->list, &priv->free_frames);
  128. }
  129. static u32 iwl_fill_beacon_frame(struct iwl_priv *priv,
  130. struct ieee80211_hdr *hdr,
  131. int left)
  132. {
  133. lockdep_assert_held(&priv->mutex);
  134. if (!priv->beacon_skb)
  135. return 0;
  136. if (priv->beacon_skb->len > left)
  137. return 0;
  138. memcpy(hdr, priv->beacon_skb->data, priv->beacon_skb->len);
  139. return priv->beacon_skb->len;
  140. }
  141. /* Parse the beacon frame to find the TIM element and set tim_idx & tim_size */
  142. static void iwl_set_beacon_tim(struct iwl_priv *priv,
  143. struct iwl_tx_beacon_cmd *tx_beacon_cmd,
  144. u8 *beacon, u32 frame_size)
  145. {
  146. u16 tim_idx;
  147. struct ieee80211_mgmt *mgmt = (struct ieee80211_mgmt *)beacon;
  148. /*
  149. * The index is relative to frame start but we start looking at the
  150. * variable-length part of the beacon.
  151. */
  152. tim_idx = mgmt->u.beacon.variable - beacon;
  153. /* Parse variable-length elements of beacon to find WLAN_EID_TIM */
  154. while ((tim_idx < (frame_size - 2)) &&
  155. (beacon[tim_idx] != WLAN_EID_TIM))
  156. tim_idx += beacon[tim_idx+1] + 2;
  157. /* If TIM field was found, set variables */
  158. if ((tim_idx < (frame_size - 1)) && (beacon[tim_idx] == WLAN_EID_TIM)) {
  159. tx_beacon_cmd->tim_idx = cpu_to_le16(tim_idx);
  160. tx_beacon_cmd->tim_size = beacon[tim_idx+1];
  161. } else
  162. IWL_WARN(priv, "Unable to find TIM Element in beacon\n");
  163. }
  164. static unsigned int iwl_hw_get_beacon_cmd(struct iwl_priv *priv,
  165. struct iwl_frame *frame)
  166. {
  167. struct iwl_tx_beacon_cmd *tx_beacon_cmd;
  168. u32 frame_size;
  169. u32 rate_flags;
  170. u32 rate;
  171. /*
  172. * We have to set up the TX command, the TX Beacon command, and the
  173. * beacon contents.
  174. */
  175. lockdep_assert_held(&priv->mutex);
  176. if (!priv->beacon_ctx) {
  177. IWL_ERR(priv, "trying to build beacon w/o beacon context!\n");
  178. return 0;
  179. }
  180. /* Initialize memory */
  181. tx_beacon_cmd = &frame->u.beacon;
  182. memset(tx_beacon_cmd, 0, sizeof(*tx_beacon_cmd));
  183. /* Set up TX beacon contents */
  184. frame_size = iwl_fill_beacon_frame(priv, tx_beacon_cmd->frame,
  185. sizeof(frame->u) - sizeof(*tx_beacon_cmd));
  186. if (WARN_ON_ONCE(frame_size > MAX_MPDU_SIZE))
  187. return 0;
  188. if (!frame_size)
  189. return 0;
  190. /* Set up TX command fields */
  191. tx_beacon_cmd->tx.len = cpu_to_le16((u16)frame_size);
  192. tx_beacon_cmd->tx.sta_id = priv->beacon_ctx->bcast_sta_id;
  193. tx_beacon_cmd->tx.stop_time.life_time = TX_CMD_LIFE_TIME_INFINITE;
  194. tx_beacon_cmd->tx.tx_flags = TX_CMD_FLG_SEQ_CTL_MSK |
  195. TX_CMD_FLG_TSF_MSK | TX_CMD_FLG_STA_RATE_MSK;
  196. /* Set up TX beacon command fields */
  197. iwl_set_beacon_tim(priv, tx_beacon_cmd, (u8 *)tx_beacon_cmd->frame,
  198. frame_size);
  199. /* Set up packet rate and flags */
  200. rate = iwl_rate_get_lowest_plcp(priv, priv->beacon_ctx);
  201. priv->mgmt_tx_ant = iwl_toggle_tx_ant(priv, priv->mgmt_tx_ant,
  202. priv->hw_params.valid_tx_ant);
  203. rate_flags = iwl_ant_idx_to_flags(priv->mgmt_tx_ant);
  204. if ((rate >= IWL_FIRST_CCK_RATE) && (rate <= IWL_LAST_CCK_RATE))
  205. rate_flags |= RATE_MCS_CCK_MSK;
  206. tx_beacon_cmd->tx.rate_n_flags = iwl_hw_set_rate_n_flags(rate,
  207. rate_flags);
  208. return sizeof(*tx_beacon_cmd) + frame_size;
  209. }
  210. int iwlagn_send_beacon_cmd(struct iwl_priv *priv)
  211. {
  212. struct iwl_frame *frame;
  213. unsigned int frame_size;
  214. int rc;
  215. frame = iwl_get_free_frame(priv);
  216. if (!frame) {
  217. IWL_ERR(priv, "Could not obtain free frame buffer for beacon "
  218. "command.\n");
  219. return -ENOMEM;
  220. }
  221. frame_size = iwl_hw_get_beacon_cmd(priv, frame);
  222. if (!frame_size) {
  223. IWL_ERR(priv, "Error configuring the beacon command\n");
  224. iwl_free_frame(priv, frame);
  225. return -EINVAL;
  226. }
  227. rc = iwl_send_cmd_pdu(priv, REPLY_TX_BEACON, frame_size,
  228. &frame->u.cmd[0]);
  229. iwl_free_frame(priv, frame);
  230. return rc;
  231. }
  232. static inline dma_addr_t iwl_tfd_tb_get_addr(struct iwl_tfd *tfd, u8 idx)
  233. {
  234. struct iwl_tfd_tb *tb = &tfd->tbs[idx];
  235. dma_addr_t addr = get_unaligned_le32(&tb->lo);
  236. if (sizeof(dma_addr_t) > sizeof(u32))
  237. addr |=
  238. ((dma_addr_t)(le16_to_cpu(tb->hi_n_len) & 0xF) << 16) << 16;
  239. return addr;
  240. }
  241. static inline u16 iwl_tfd_tb_get_len(struct iwl_tfd *tfd, u8 idx)
  242. {
  243. struct iwl_tfd_tb *tb = &tfd->tbs[idx];
  244. return le16_to_cpu(tb->hi_n_len) >> 4;
  245. }
  246. static inline void iwl_tfd_set_tb(struct iwl_tfd *tfd, u8 idx,
  247. dma_addr_t addr, u16 len)
  248. {
  249. struct iwl_tfd_tb *tb = &tfd->tbs[idx];
  250. u16 hi_n_len = len << 4;
  251. put_unaligned_le32(addr, &tb->lo);
  252. if (sizeof(dma_addr_t) > sizeof(u32))
  253. hi_n_len |= ((addr >> 16) >> 16) & 0xF;
  254. tb->hi_n_len = cpu_to_le16(hi_n_len);
  255. tfd->num_tbs = idx + 1;
  256. }
  257. static inline u8 iwl_tfd_get_num_tbs(struct iwl_tfd *tfd)
  258. {
  259. return tfd->num_tbs & 0x1f;
  260. }
  261. /**
  262. * iwl_hw_txq_free_tfd - Free all chunks referenced by TFD [txq->q.read_ptr]
  263. * @priv - driver private data
  264. * @txq - tx queue
  265. *
  266. * Does NOT advance any TFD circular buffer read/write indexes
  267. * Does NOT free the TFD itself (which is within circular buffer)
  268. */
  269. void iwl_hw_txq_free_tfd(struct iwl_priv *priv, struct iwl_tx_queue *txq)
  270. {
  271. struct iwl_tfd *tfd_tmp = (struct iwl_tfd *)txq->tfds;
  272. struct iwl_tfd *tfd;
  273. struct pci_dev *dev = priv->pci_dev;
  274. int index = txq->q.read_ptr;
  275. int i;
  276. int num_tbs;
  277. tfd = &tfd_tmp[index];
  278. /* Sanity check on number of chunks */
  279. num_tbs = iwl_tfd_get_num_tbs(tfd);
  280. if (num_tbs >= IWL_NUM_OF_TBS) {
  281. IWL_ERR(priv, "Too many chunks: %i\n", num_tbs);
  282. /* @todo issue fatal error, it is quite serious situation */
  283. return;
  284. }
  285. /* Unmap tx_cmd */
  286. if (num_tbs)
  287. pci_unmap_single(dev,
  288. dma_unmap_addr(&txq->meta[index], mapping),
  289. dma_unmap_len(&txq->meta[index], len),
  290. PCI_DMA_BIDIRECTIONAL);
  291. /* Unmap chunks, if any. */
  292. for (i = 1; i < num_tbs; i++)
  293. pci_unmap_single(dev, iwl_tfd_tb_get_addr(tfd, i),
  294. iwl_tfd_tb_get_len(tfd, i), PCI_DMA_TODEVICE);
  295. /* free SKB */
  296. if (txq->txb) {
  297. struct sk_buff *skb;
  298. skb = txq->txb[txq->q.read_ptr].skb;
  299. /* can be called from irqs-disabled context */
  300. if (skb) {
  301. dev_kfree_skb_any(skb);
  302. txq->txb[txq->q.read_ptr].skb = NULL;
  303. }
  304. }
  305. }
  306. int iwl_hw_txq_attach_buf_to_tfd(struct iwl_priv *priv,
  307. struct iwl_tx_queue *txq,
  308. dma_addr_t addr, u16 len,
  309. u8 reset, u8 pad)
  310. {
  311. struct iwl_queue *q;
  312. struct iwl_tfd *tfd, *tfd_tmp;
  313. u32 num_tbs;
  314. q = &txq->q;
  315. tfd_tmp = (struct iwl_tfd *)txq->tfds;
  316. tfd = &tfd_tmp[q->write_ptr];
  317. if (reset)
  318. memset(tfd, 0, sizeof(*tfd));
  319. num_tbs = iwl_tfd_get_num_tbs(tfd);
  320. /* Each TFD can point to a maximum 20 Tx buffers */
  321. if (num_tbs >= IWL_NUM_OF_TBS) {
  322. IWL_ERR(priv, "Error can not send more than %d chunks\n",
  323. IWL_NUM_OF_TBS);
  324. return -EINVAL;
  325. }
  326. BUG_ON(addr & ~DMA_BIT_MASK(36));
  327. if (unlikely(addr & ~IWL_TX_DMA_MASK))
  328. IWL_ERR(priv, "Unaligned address = %llx\n",
  329. (unsigned long long)addr);
  330. iwl_tfd_set_tb(tfd, num_tbs, addr, len);
  331. return 0;
  332. }
  333. /*
  334. * Tell nic where to find circular buffer of Tx Frame Descriptors for
  335. * given Tx queue, and enable the DMA channel used for that queue.
  336. *
  337. * 4965 supports up to 16 Tx queues in DRAM, mapped to up to 8 Tx DMA
  338. * channels supported in hardware.
  339. */
  340. int iwl_hw_tx_queue_init(struct iwl_priv *priv,
  341. struct iwl_tx_queue *txq)
  342. {
  343. int txq_id = txq->q.id;
  344. /* Circular buffer (TFD queue in DRAM) physical base address */
  345. iwl_write_direct32(priv, FH_MEM_CBBC_QUEUE(txq_id),
  346. txq->q.dma_addr >> 8);
  347. return 0;
  348. }
  349. /******************************************************************************
  350. *
  351. * Generic RX handler implementations
  352. *
  353. ******************************************************************************/
  354. static void iwl_rx_reply_alive(struct iwl_priv *priv,
  355. struct iwl_rx_mem_buffer *rxb)
  356. {
  357. struct iwl_rx_packet *pkt = rxb_addr(rxb);
  358. struct iwl_alive_resp *palive;
  359. struct delayed_work *pwork;
  360. palive = &pkt->u.alive_frame;
  361. IWL_DEBUG_INFO(priv, "Alive ucode status 0x%08X revision "
  362. "0x%01X 0x%01X\n",
  363. palive->is_valid, palive->ver_type,
  364. palive->ver_subtype);
  365. if (palive->ver_subtype == INITIALIZE_SUBTYPE) {
  366. IWL_DEBUG_INFO(priv, "Initialization Alive received.\n");
  367. memcpy(&priv->card_alive_init,
  368. &pkt->u.alive_frame,
  369. sizeof(struct iwl_init_alive_resp));
  370. pwork = &priv->init_alive_start;
  371. } else {
  372. IWL_DEBUG_INFO(priv, "Runtime Alive received.\n");
  373. memcpy(&priv->card_alive, &pkt->u.alive_frame,
  374. sizeof(struct iwl_alive_resp));
  375. pwork = &priv->alive_start;
  376. }
  377. /* We delay the ALIVE response by 5ms to
  378. * give the HW RF Kill time to activate... */
  379. if (palive->is_valid == UCODE_VALID_OK)
  380. queue_delayed_work(priv->workqueue, pwork,
  381. msecs_to_jiffies(5));
  382. else
  383. IWL_WARN(priv, "uCode did not respond OK.\n");
  384. }
  385. static void iwl_bg_beacon_update(struct work_struct *work)
  386. {
  387. struct iwl_priv *priv =
  388. container_of(work, struct iwl_priv, beacon_update);
  389. struct sk_buff *beacon;
  390. mutex_lock(&priv->mutex);
  391. if (!priv->beacon_ctx) {
  392. IWL_ERR(priv, "updating beacon w/o beacon context!\n");
  393. goto out;
  394. }
  395. if (priv->beacon_ctx->vif->type != NL80211_IFTYPE_AP) {
  396. /*
  397. * The ucode will send beacon notifications even in
  398. * IBSS mode, but we don't want to process them. But
  399. * we need to defer the type check to here due to
  400. * requiring locking around the beacon_ctx access.
  401. */
  402. goto out;
  403. }
  404. /* Pull updated AP beacon from mac80211. will fail if not in AP mode */
  405. beacon = ieee80211_beacon_get(priv->hw, priv->beacon_ctx->vif);
  406. if (!beacon) {
  407. IWL_ERR(priv, "update beacon failed -- keeping old\n");
  408. goto out;
  409. }
  410. /* new beacon skb is allocated every time; dispose previous.*/
  411. dev_kfree_skb(priv->beacon_skb);
  412. priv->beacon_skb = beacon;
  413. iwlagn_send_beacon_cmd(priv);
  414. out:
  415. mutex_unlock(&priv->mutex);
  416. }
  417. static void iwl_bg_bt_runtime_config(struct work_struct *work)
  418. {
  419. struct iwl_priv *priv =
  420. container_of(work, struct iwl_priv, bt_runtime_config);
  421. if (test_bit(STATUS_EXIT_PENDING, &priv->status))
  422. return;
  423. /* dont send host command if rf-kill is on */
  424. if (!iwl_is_ready_rf(priv))
  425. return;
  426. priv->cfg->ops->hcmd->send_bt_config(priv);
  427. }
  428. static void iwl_bg_bt_full_concurrency(struct work_struct *work)
  429. {
  430. struct iwl_priv *priv =
  431. container_of(work, struct iwl_priv, bt_full_concurrency);
  432. struct iwl_rxon_context *ctx;
  433. if (test_bit(STATUS_EXIT_PENDING, &priv->status))
  434. return;
  435. /* dont send host command if rf-kill is on */
  436. if (!iwl_is_ready_rf(priv))
  437. return;
  438. IWL_DEBUG_INFO(priv, "BT coex in %s mode\n",
  439. priv->bt_full_concurrent ?
  440. "full concurrency" : "3-wire");
  441. /*
  442. * LQ & RXON updated cmds must be sent before BT Config cmd
  443. * to avoid 3-wire collisions
  444. */
  445. mutex_lock(&priv->mutex);
  446. for_each_context(priv, ctx) {
  447. if (priv->cfg->ops->hcmd->set_rxon_chain)
  448. priv->cfg->ops->hcmd->set_rxon_chain(priv, ctx);
  449. iwlcore_commit_rxon(priv, ctx);
  450. }
  451. mutex_unlock(&priv->mutex);
  452. priv->cfg->ops->hcmd->send_bt_config(priv);
  453. }
  454. /**
  455. * iwl_bg_statistics_periodic - Timer callback to queue statistics
  456. *
  457. * This callback is provided in order to send a statistics request.
  458. *
  459. * This timer function is continually reset to execute within
  460. * REG_RECALIB_PERIOD seconds since the last STATISTICS_NOTIFICATION
  461. * was received. We need to ensure we receive the statistics in order
  462. * to update the temperature used for calibrating the TXPOWER.
  463. */
  464. static void iwl_bg_statistics_periodic(unsigned long data)
  465. {
  466. struct iwl_priv *priv = (struct iwl_priv *)data;
  467. if (test_bit(STATUS_EXIT_PENDING, &priv->status))
  468. return;
  469. /* dont send host command if rf-kill is on */
  470. if (!iwl_is_ready_rf(priv))
  471. return;
  472. iwl_send_statistics_request(priv, CMD_ASYNC, false);
  473. }
  474. static void iwl_print_cont_event_trace(struct iwl_priv *priv, u32 base,
  475. u32 start_idx, u32 num_events,
  476. u32 mode)
  477. {
  478. u32 i;
  479. u32 ptr; /* SRAM byte address of log data */
  480. u32 ev, time, data; /* event log data */
  481. unsigned long reg_flags;
  482. if (mode == 0)
  483. ptr = base + (4 * sizeof(u32)) + (start_idx * 2 * sizeof(u32));
  484. else
  485. ptr = base + (4 * sizeof(u32)) + (start_idx * 3 * sizeof(u32));
  486. /* Make sure device is powered up for SRAM reads */
  487. spin_lock_irqsave(&priv->reg_lock, reg_flags);
  488. if (iwl_grab_nic_access(priv)) {
  489. spin_unlock_irqrestore(&priv->reg_lock, reg_flags);
  490. return;
  491. }
  492. /* Set starting address; reads will auto-increment */
  493. _iwl_write_direct32(priv, HBUS_TARG_MEM_RADDR, ptr);
  494. rmb();
  495. /*
  496. * "time" is actually "data" for mode 0 (no timestamp).
  497. * place event id # at far right for easier visual parsing.
  498. */
  499. for (i = 0; i < num_events; i++) {
  500. ev = _iwl_read_direct32(priv, HBUS_TARG_MEM_RDAT);
  501. time = _iwl_read_direct32(priv, HBUS_TARG_MEM_RDAT);
  502. if (mode == 0) {
  503. trace_iwlwifi_dev_ucode_cont_event(priv,
  504. 0, time, ev);
  505. } else {
  506. data = _iwl_read_direct32(priv, HBUS_TARG_MEM_RDAT);
  507. trace_iwlwifi_dev_ucode_cont_event(priv,
  508. time, data, ev);
  509. }
  510. }
  511. /* Allow device to power down */
  512. iwl_release_nic_access(priv);
  513. spin_unlock_irqrestore(&priv->reg_lock, reg_flags);
  514. }
  515. static void iwl_continuous_event_trace(struct iwl_priv *priv)
  516. {
  517. u32 capacity; /* event log capacity in # entries */
  518. u32 base; /* SRAM byte address of event log header */
  519. u32 mode; /* 0 - no timestamp, 1 - timestamp recorded */
  520. u32 num_wraps; /* # times uCode wrapped to top of log */
  521. u32 next_entry; /* index of next entry to be written by uCode */
  522. if (priv->ucode_type == UCODE_INIT)
  523. base = le32_to_cpu(priv->card_alive_init.error_event_table_ptr);
  524. else
  525. base = le32_to_cpu(priv->card_alive.log_event_table_ptr);
  526. if (priv->cfg->ops->lib->is_valid_rtc_data_addr(base)) {
  527. capacity = iwl_read_targ_mem(priv, base);
  528. num_wraps = iwl_read_targ_mem(priv, base + (2 * sizeof(u32)));
  529. mode = iwl_read_targ_mem(priv, base + (1 * sizeof(u32)));
  530. next_entry = iwl_read_targ_mem(priv, base + (3 * sizeof(u32)));
  531. } else
  532. return;
  533. if (num_wraps == priv->event_log.num_wraps) {
  534. iwl_print_cont_event_trace(priv,
  535. base, priv->event_log.next_entry,
  536. next_entry - priv->event_log.next_entry,
  537. mode);
  538. priv->event_log.non_wraps_count++;
  539. } else {
  540. if ((num_wraps - priv->event_log.num_wraps) > 1)
  541. priv->event_log.wraps_more_count++;
  542. else
  543. priv->event_log.wraps_once_count++;
  544. trace_iwlwifi_dev_ucode_wrap_event(priv,
  545. num_wraps - priv->event_log.num_wraps,
  546. next_entry, priv->event_log.next_entry);
  547. if (next_entry < priv->event_log.next_entry) {
  548. iwl_print_cont_event_trace(priv, base,
  549. priv->event_log.next_entry,
  550. capacity - priv->event_log.next_entry,
  551. mode);
  552. iwl_print_cont_event_trace(priv, base, 0,
  553. next_entry, mode);
  554. } else {
  555. iwl_print_cont_event_trace(priv, base,
  556. next_entry, capacity - next_entry,
  557. mode);
  558. iwl_print_cont_event_trace(priv, base, 0,
  559. next_entry, mode);
  560. }
  561. }
  562. priv->event_log.num_wraps = num_wraps;
  563. priv->event_log.next_entry = next_entry;
  564. }
  565. /**
  566. * iwl_bg_ucode_trace - Timer callback to log ucode event
  567. *
  568. * The timer is continually set to execute every
  569. * UCODE_TRACE_PERIOD milliseconds after the last timer expired
  570. * this function is to perform continuous uCode event logging operation
  571. * if enabled
  572. */
  573. static void iwl_bg_ucode_trace(unsigned long data)
  574. {
  575. struct iwl_priv *priv = (struct iwl_priv *)data;
  576. if (test_bit(STATUS_EXIT_PENDING, &priv->status))
  577. return;
  578. if (priv->event_log.ucode_trace) {
  579. iwl_continuous_event_trace(priv);
  580. /* Reschedule the timer to occur in UCODE_TRACE_PERIOD */
  581. mod_timer(&priv->ucode_trace,
  582. jiffies + msecs_to_jiffies(UCODE_TRACE_PERIOD));
  583. }
  584. }
  585. static void iwl_rx_beacon_notif(struct iwl_priv *priv,
  586. struct iwl_rx_mem_buffer *rxb)
  587. {
  588. struct iwl_rx_packet *pkt = rxb_addr(rxb);
  589. struct iwl4965_beacon_notif *beacon =
  590. (struct iwl4965_beacon_notif *)pkt->u.raw;
  591. #ifdef CONFIG_IWLWIFI_DEBUG
  592. u8 rate = iwl_hw_get_rate(beacon->beacon_notify_hdr.rate_n_flags);
  593. IWL_DEBUG_RX(priv, "beacon status %x retries %d iss %d "
  594. "tsf %d %d rate %d\n",
  595. le32_to_cpu(beacon->beacon_notify_hdr.u.status) & TX_STATUS_MSK,
  596. beacon->beacon_notify_hdr.failure_frame,
  597. le32_to_cpu(beacon->ibss_mgr_status),
  598. le32_to_cpu(beacon->high_tsf),
  599. le32_to_cpu(beacon->low_tsf), rate);
  600. #endif
  601. priv->ibss_manager = le32_to_cpu(beacon->ibss_mgr_status);
  602. if (!test_bit(STATUS_EXIT_PENDING, &priv->status))
  603. queue_work(priv->workqueue, &priv->beacon_update);
  604. }
  605. /* Handle notification from uCode that card's power state is changing
  606. * due to software, hardware, or critical temperature RFKILL */
  607. static void iwl_rx_card_state_notif(struct iwl_priv *priv,
  608. struct iwl_rx_mem_buffer *rxb)
  609. {
  610. struct iwl_rx_packet *pkt = rxb_addr(rxb);
  611. u32 flags = le32_to_cpu(pkt->u.card_state_notif.flags);
  612. unsigned long status = priv->status;
  613. IWL_DEBUG_RF_KILL(priv, "Card state received: HW:%s SW:%s CT:%s\n",
  614. (flags & HW_CARD_DISABLED) ? "Kill" : "On",
  615. (flags & SW_CARD_DISABLED) ? "Kill" : "On",
  616. (flags & CT_CARD_DISABLED) ?
  617. "Reached" : "Not reached");
  618. if (flags & (SW_CARD_DISABLED | HW_CARD_DISABLED |
  619. CT_CARD_DISABLED)) {
  620. iwl_write32(priv, CSR_UCODE_DRV_GP1_SET,
  621. CSR_UCODE_DRV_GP1_BIT_CMD_BLOCKED);
  622. iwl_write_direct32(priv, HBUS_TARG_MBX_C,
  623. HBUS_TARG_MBX_C_REG_BIT_CMD_BLOCKED);
  624. if (!(flags & RXON_CARD_DISABLED)) {
  625. iwl_write32(priv, CSR_UCODE_DRV_GP1_CLR,
  626. CSR_UCODE_DRV_GP1_BIT_CMD_BLOCKED);
  627. iwl_write_direct32(priv, HBUS_TARG_MBX_C,
  628. HBUS_TARG_MBX_C_REG_BIT_CMD_BLOCKED);
  629. }
  630. if (flags & CT_CARD_DISABLED)
  631. iwl_tt_enter_ct_kill(priv);
  632. }
  633. if (!(flags & CT_CARD_DISABLED))
  634. iwl_tt_exit_ct_kill(priv);
  635. if (flags & HW_CARD_DISABLED)
  636. set_bit(STATUS_RF_KILL_HW, &priv->status);
  637. else
  638. clear_bit(STATUS_RF_KILL_HW, &priv->status);
  639. if (!(flags & RXON_CARD_DISABLED))
  640. iwl_scan_cancel(priv);
  641. if ((test_bit(STATUS_RF_KILL_HW, &status) !=
  642. test_bit(STATUS_RF_KILL_HW, &priv->status)))
  643. wiphy_rfkill_set_hw_state(priv->hw->wiphy,
  644. test_bit(STATUS_RF_KILL_HW, &priv->status));
  645. else
  646. wake_up_interruptible(&priv->wait_command_queue);
  647. }
  648. static void iwl_bg_tx_flush(struct work_struct *work)
  649. {
  650. struct iwl_priv *priv =
  651. container_of(work, struct iwl_priv, tx_flush);
  652. if (test_bit(STATUS_EXIT_PENDING, &priv->status))
  653. return;
  654. /* do nothing if rf-kill is on */
  655. if (!iwl_is_ready_rf(priv))
  656. return;
  657. if (priv->cfg->ops->lib->txfifo_flush) {
  658. IWL_DEBUG_INFO(priv, "device request: flush all tx frames\n");
  659. iwlagn_dev_txfifo_flush(priv, IWL_DROP_ALL);
  660. }
  661. }
  662. /**
  663. * iwl_setup_rx_handlers - Initialize Rx handler callbacks
  664. *
  665. * Setup the RX handlers for each of the reply types sent from the uCode
  666. * to the host.
  667. *
  668. * This function chains into the hardware specific files for them to setup
  669. * any hardware specific handlers as well.
  670. */
  671. static void iwl_setup_rx_handlers(struct iwl_priv *priv)
  672. {
  673. priv->rx_handlers[REPLY_ALIVE] = iwl_rx_reply_alive;
  674. priv->rx_handlers[REPLY_ERROR] = iwl_rx_reply_error;
  675. priv->rx_handlers[CHANNEL_SWITCH_NOTIFICATION] = iwl_rx_csa;
  676. priv->rx_handlers[SPECTRUM_MEASURE_NOTIFICATION] =
  677. iwl_rx_spectrum_measure_notif;
  678. priv->rx_handlers[PM_SLEEP_NOTIFICATION] = iwl_rx_pm_sleep_notif;
  679. priv->rx_handlers[PM_DEBUG_STATISTIC_NOTIFIC] =
  680. iwl_rx_pm_debug_statistics_notif;
  681. priv->rx_handlers[BEACON_NOTIFICATION] = iwl_rx_beacon_notif;
  682. /*
  683. * The same handler is used for both the REPLY to a discrete
  684. * statistics request from the host as well as for the periodic
  685. * statistics notifications (after received beacons) from the uCode.
  686. */
  687. priv->rx_handlers[REPLY_STATISTICS_CMD] = iwl_reply_statistics;
  688. priv->rx_handlers[STATISTICS_NOTIFICATION] = iwl_rx_statistics;
  689. iwl_setup_rx_scan_handlers(priv);
  690. /* status change handler */
  691. priv->rx_handlers[CARD_STATE_NOTIFICATION] = iwl_rx_card_state_notif;
  692. priv->rx_handlers[MISSED_BEACONS_NOTIFICATION] =
  693. iwl_rx_missed_beacon_notif;
  694. /* Rx handlers */
  695. priv->rx_handlers[REPLY_RX_PHY_CMD] = iwlagn_rx_reply_rx_phy;
  696. priv->rx_handlers[REPLY_RX_MPDU_CMD] = iwlagn_rx_reply_rx;
  697. /* block ack */
  698. priv->rx_handlers[REPLY_COMPRESSED_BA] = iwlagn_rx_reply_compressed_ba;
  699. /* Set up hardware specific Rx handlers */
  700. priv->cfg->ops->lib->rx_handler_setup(priv);
  701. }
  702. /**
  703. * iwl_rx_handle - Main entry function for receiving responses from uCode
  704. *
  705. * Uses the priv->rx_handlers callback function array to invoke
  706. * the appropriate handlers, including command responses,
  707. * frame-received notifications, and other notifications.
  708. */
  709. static void iwl_rx_handle(struct iwl_priv *priv)
  710. {
  711. struct iwl_rx_mem_buffer *rxb;
  712. struct iwl_rx_packet *pkt;
  713. struct iwl_rx_queue *rxq = &priv->rxq;
  714. u32 r, i;
  715. int reclaim;
  716. unsigned long flags;
  717. u8 fill_rx = 0;
  718. u32 count = 8;
  719. int total_empty;
  720. /* uCode's read index (stored in shared DRAM) indicates the last Rx
  721. * buffer that the driver may process (last buffer filled by ucode). */
  722. r = le16_to_cpu(rxq->rb_stts->closed_rb_num) & 0x0FFF;
  723. i = rxq->read;
  724. /* Rx interrupt, but nothing sent from uCode */
  725. if (i == r)
  726. IWL_DEBUG_RX(priv, "r = %d, i = %d\n", r, i);
  727. /* calculate total frames need to be restock after handling RX */
  728. total_empty = r - rxq->write_actual;
  729. if (total_empty < 0)
  730. total_empty += RX_QUEUE_SIZE;
  731. if (total_empty > (RX_QUEUE_SIZE / 2))
  732. fill_rx = 1;
  733. while (i != r) {
  734. int len;
  735. rxb = rxq->queue[i];
  736. /* If an RXB doesn't have a Rx queue slot associated with it,
  737. * then a bug has been introduced in the queue refilling
  738. * routines -- catch it here */
  739. BUG_ON(rxb == NULL);
  740. rxq->queue[i] = NULL;
  741. pci_unmap_page(priv->pci_dev, rxb->page_dma,
  742. PAGE_SIZE << priv->hw_params.rx_page_order,
  743. PCI_DMA_FROMDEVICE);
  744. pkt = rxb_addr(rxb);
  745. len = le32_to_cpu(pkt->len_n_flags) & FH_RSCSR_FRAME_SIZE_MSK;
  746. len += sizeof(u32); /* account for status word */
  747. trace_iwlwifi_dev_rx(priv, pkt, len);
  748. /* Reclaim a command buffer only if this packet is a response
  749. * to a (driver-originated) command.
  750. * If the packet (e.g. Rx frame) originated from uCode,
  751. * there is no command buffer to reclaim.
  752. * Ucode should set SEQ_RX_FRAME bit if ucode-originated,
  753. * but apparently a few don't get set; catch them here. */
  754. reclaim = !(pkt->hdr.sequence & SEQ_RX_FRAME) &&
  755. (pkt->hdr.cmd != REPLY_RX_PHY_CMD) &&
  756. (pkt->hdr.cmd != REPLY_RX) &&
  757. (pkt->hdr.cmd != REPLY_RX_MPDU_CMD) &&
  758. (pkt->hdr.cmd != REPLY_COMPRESSED_BA) &&
  759. (pkt->hdr.cmd != STATISTICS_NOTIFICATION) &&
  760. (pkt->hdr.cmd != REPLY_TX);
  761. /*
  762. * Do the notification wait before RX handlers so
  763. * even if the RX handler consumes the RXB we have
  764. * access to it in the notification wait entry.
  765. */
  766. if (!list_empty(&priv->_agn.notif_waits)) {
  767. struct iwl_notification_wait *w;
  768. spin_lock(&priv->_agn.notif_wait_lock);
  769. list_for_each_entry(w, &priv->_agn.notif_waits, list) {
  770. if (w->cmd == pkt->hdr.cmd) {
  771. w->triggered = true;
  772. if (w->fn)
  773. w->fn(priv, pkt);
  774. }
  775. }
  776. spin_unlock(&priv->_agn.notif_wait_lock);
  777. wake_up_all(&priv->_agn.notif_waitq);
  778. }
  779. /* Based on type of command response or notification,
  780. * handle those that need handling via function in
  781. * rx_handlers table. See iwl_setup_rx_handlers() */
  782. if (priv->rx_handlers[pkt->hdr.cmd]) {
  783. IWL_DEBUG_RX(priv, "r = %d, i = %d, %s, 0x%02x\n", r,
  784. i, get_cmd_string(pkt->hdr.cmd), pkt->hdr.cmd);
  785. priv->isr_stats.rx_handlers[pkt->hdr.cmd]++;
  786. priv->rx_handlers[pkt->hdr.cmd] (priv, rxb);
  787. } else {
  788. /* No handling needed */
  789. IWL_DEBUG_RX(priv,
  790. "r %d i %d No handler needed for %s, 0x%02x\n",
  791. r, i, get_cmd_string(pkt->hdr.cmd),
  792. pkt->hdr.cmd);
  793. }
  794. /*
  795. * XXX: After here, we should always check rxb->page
  796. * against NULL before touching it or its virtual
  797. * memory (pkt). Because some rx_handler might have
  798. * already taken or freed the pages.
  799. */
  800. if (reclaim) {
  801. /* Invoke any callbacks, transfer the buffer to caller,
  802. * and fire off the (possibly) blocking iwl_send_cmd()
  803. * as we reclaim the driver command queue */
  804. if (rxb->page)
  805. iwl_tx_cmd_complete(priv, rxb);
  806. else
  807. IWL_WARN(priv, "Claim null rxb?\n");
  808. }
  809. /* Reuse the page if possible. For notification packets and
  810. * SKBs that fail to Rx correctly, add them back into the
  811. * rx_free list for reuse later. */
  812. spin_lock_irqsave(&rxq->lock, flags);
  813. if (rxb->page != NULL) {
  814. rxb->page_dma = pci_map_page(priv->pci_dev, rxb->page,
  815. 0, PAGE_SIZE << priv->hw_params.rx_page_order,
  816. PCI_DMA_FROMDEVICE);
  817. list_add_tail(&rxb->list, &rxq->rx_free);
  818. rxq->free_count++;
  819. } else
  820. list_add_tail(&rxb->list, &rxq->rx_used);
  821. spin_unlock_irqrestore(&rxq->lock, flags);
  822. i = (i + 1) & RX_QUEUE_MASK;
  823. /* If there are a lot of unused frames,
  824. * restock the Rx queue so ucode wont assert. */
  825. if (fill_rx) {
  826. count++;
  827. if (count >= 8) {
  828. rxq->read = i;
  829. iwlagn_rx_replenish_now(priv);
  830. count = 0;
  831. }
  832. }
  833. }
  834. /* Backtrack one entry */
  835. rxq->read = i;
  836. if (fill_rx)
  837. iwlagn_rx_replenish_now(priv);
  838. else
  839. iwlagn_rx_queue_restock(priv);
  840. }
  841. /* call this function to flush any scheduled tasklet */
  842. static inline void iwl_synchronize_irq(struct iwl_priv *priv)
  843. {
  844. /* wait to make sure we flush pending tasklet*/
  845. synchronize_irq(priv->pci_dev->irq);
  846. tasklet_kill(&priv->irq_tasklet);
  847. }
  848. static void iwl_irq_tasklet_legacy(struct iwl_priv *priv)
  849. {
  850. u32 inta, handled = 0;
  851. u32 inta_fh;
  852. unsigned long flags;
  853. u32 i;
  854. #ifdef CONFIG_IWLWIFI_DEBUG
  855. u32 inta_mask;
  856. #endif
  857. spin_lock_irqsave(&priv->lock, flags);
  858. /* Ack/clear/reset pending uCode interrupts.
  859. * Note: Some bits in CSR_INT are "OR" of bits in CSR_FH_INT_STATUS,
  860. * and will clear only when CSR_FH_INT_STATUS gets cleared. */
  861. inta = iwl_read32(priv, CSR_INT);
  862. iwl_write32(priv, CSR_INT, inta);
  863. /* Ack/clear/reset pending flow-handler (DMA) interrupts.
  864. * Any new interrupts that happen after this, either while we're
  865. * in this tasklet, or later, will show up in next ISR/tasklet. */
  866. inta_fh = iwl_read32(priv, CSR_FH_INT_STATUS);
  867. iwl_write32(priv, CSR_FH_INT_STATUS, inta_fh);
  868. #ifdef CONFIG_IWLWIFI_DEBUG
  869. if (iwl_get_debug_level(priv) & IWL_DL_ISR) {
  870. /* just for debug */
  871. inta_mask = iwl_read32(priv, CSR_INT_MASK);
  872. IWL_DEBUG_ISR(priv, "inta 0x%08x, enabled 0x%08x, fh 0x%08x\n",
  873. inta, inta_mask, inta_fh);
  874. }
  875. #endif
  876. spin_unlock_irqrestore(&priv->lock, flags);
  877. /* Since CSR_INT and CSR_FH_INT_STATUS reads and clears are not
  878. * atomic, make sure that inta covers all the interrupts that
  879. * we've discovered, even if FH interrupt came in just after
  880. * reading CSR_INT. */
  881. if (inta_fh & CSR49_FH_INT_RX_MASK)
  882. inta |= CSR_INT_BIT_FH_RX;
  883. if (inta_fh & CSR49_FH_INT_TX_MASK)
  884. inta |= CSR_INT_BIT_FH_TX;
  885. /* Now service all interrupt bits discovered above. */
  886. if (inta & CSR_INT_BIT_HW_ERR) {
  887. IWL_ERR(priv, "Hardware error detected. Restarting.\n");
  888. /* Tell the device to stop sending interrupts */
  889. iwl_disable_interrupts(priv);
  890. priv->isr_stats.hw++;
  891. iwl_irq_handle_error(priv);
  892. handled |= CSR_INT_BIT_HW_ERR;
  893. return;
  894. }
  895. #ifdef CONFIG_IWLWIFI_DEBUG
  896. if (iwl_get_debug_level(priv) & (IWL_DL_ISR)) {
  897. /* NIC fires this, but we don't use it, redundant with WAKEUP */
  898. if (inta & CSR_INT_BIT_SCD) {
  899. IWL_DEBUG_ISR(priv, "Scheduler finished to transmit "
  900. "the frame/frames.\n");
  901. priv->isr_stats.sch++;
  902. }
  903. /* Alive notification via Rx interrupt will do the real work */
  904. if (inta & CSR_INT_BIT_ALIVE) {
  905. IWL_DEBUG_ISR(priv, "Alive interrupt\n");
  906. priv->isr_stats.alive++;
  907. }
  908. }
  909. #endif
  910. /* Safely ignore these bits for debug checks below */
  911. inta &= ~(CSR_INT_BIT_SCD | CSR_INT_BIT_ALIVE);
  912. /* HW RF KILL switch toggled */
  913. if (inta & CSR_INT_BIT_RF_KILL) {
  914. int hw_rf_kill = 0;
  915. if (!(iwl_read32(priv, CSR_GP_CNTRL) &
  916. CSR_GP_CNTRL_REG_FLAG_HW_RF_KILL_SW))
  917. hw_rf_kill = 1;
  918. IWL_WARN(priv, "RF_KILL bit toggled to %s.\n",
  919. hw_rf_kill ? "disable radio" : "enable radio");
  920. priv->isr_stats.rfkill++;
  921. /* driver only loads ucode once setting the interface up.
  922. * the driver allows loading the ucode even if the radio
  923. * is killed. Hence update the killswitch state here. The
  924. * rfkill handler will care about restarting if needed.
  925. */
  926. if (!test_bit(STATUS_ALIVE, &priv->status)) {
  927. if (hw_rf_kill)
  928. set_bit(STATUS_RF_KILL_HW, &priv->status);
  929. else
  930. clear_bit(STATUS_RF_KILL_HW, &priv->status);
  931. wiphy_rfkill_set_hw_state(priv->hw->wiphy, hw_rf_kill);
  932. }
  933. handled |= CSR_INT_BIT_RF_KILL;
  934. }
  935. /* Chip got too hot and stopped itself */
  936. if (inta & CSR_INT_BIT_CT_KILL) {
  937. IWL_ERR(priv, "Microcode CT kill error detected.\n");
  938. priv->isr_stats.ctkill++;
  939. handled |= CSR_INT_BIT_CT_KILL;
  940. }
  941. /* Error detected by uCode */
  942. if (inta & CSR_INT_BIT_SW_ERR) {
  943. IWL_ERR(priv, "Microcode SW error detected. "
  944. " Restarting 0x%X.\n", inta);
  945. priv->isr_stats.sw++;
  946. iwl_irq_handle_error(priv);
  947. handled |= CSR_INT_BIT_SW_ERR;
  948. }
  949. /*
  950. * uCode wakes up after power-down sleep.
  951. * Tell device about any new tx or host commands enqueued,
  952. * and about any Rx buffers made available while asleep.
  953. */
  954. if (inta & CSR_INT_BIT_WAKEUP) {
  955. IWL_DEBUG_ISR(priv, "Wakeup interrupt\n");
  956. iwl_rx_queue_update_write_ptr(priv, &priv->rxq);
  957. for (i = 0; i < priv->hw_params.max_txq_num; i++)
  958. iwl_txq_update_write_ptr(priv, &priv->txq[i]);
  959. priv->isr_stats.wakeup++;
  960. handled |= CSR_INT_BIT_WAKEUP;
  961. }
  962. /* All uCode command responses, including Tx command responses,
  963. * Rx "responses" (frame-received notification), and other
  964. * notifications from uCode come through here*/
  965. if (inta & (CSR_INT_BIT_FH_RX | CSR_INT_BIT_SW_RX)) {
  966. iwl_rx_handle(priv);
  967. priv->isr_stats.rx++;
  968. handled |= (CSR_INT_BIT_FH_RX | CSR_INT_BIT_SW_RX);
  969. }
  970. /* This "Tx" DMA channel is used only for loading uCode */
  971. if (inta & CSR_INT_BIT_FH_TX) {
  972. IWL_DEBUG_ISR(priv, "uCode load interrupt\n");
  973. priv->isr_stats.tx++;
  974. handled |= CSR_INT_BIT_FH_TX;
  975. /* Wake up uCode load routine, now that load is complete */
  976. priv->ucode_write_complete = 1;
  977. wake_up_interruptible(&priv->wait_command_queue);
  978. }
  979. if (inta & ~handled) {
  980. IWL_ERR(priv, "Unhandled INTA bits 0x%08x\n", inta & ~handled);
  981. priv->isr_stats.unhandled++;
  982. }
  983. if (inta & ~(priv->inta_mask)) {
  984. IWL_WARN(priv, "Disabled INTA bits 0x%08x were pending\n",
  985. inta & ~priv->inta_mask);
  986. IWL_WARN(priv, " with FH_INT = 0x%08x\n", inta_fh);
  987. }
  988. /* Re-enable all interrupts */
  989. /* only Re-enable if disabled by irq */
  990. if (test_bit(STATUS_INT_ENABLED, &priv->status))
  991. iwl_enable_interrupts(priv);
  992. #ifdef CONFIG_IWLWIFI_DEBUG
  993. if (iwl_get_debug_level(priv) & (IWL_DL_ISR)) {
  994. inta = iwl_read32(priv, CSR_INT);
  995. inta_mask = iwl_read32(priv, CSR_INT_MASK);
  996. inta_fh = iwl_read32(priv, CSR_FH_INT_STATUS);
  997. IWL_DEBUG_ISR(priv, "End inta 0x%08x, enabled 0x%08x, fh 0x%08x, "
  998. "flags 0x%08lx\n", inta, inta_mask, inta_fh, flags);
  999. }
  1000. #endif
  1001. }
  1002. /* tasklet for iwlagn interrupt */
  1003. static void iwl_irq_tasklet(struct iwl_priv *priv)
  1004. {
  1005. u32 inta = 0;
  1006. u32 handled = 0;
  1007. unsigned long flags;
  1008. u32 i;
  1009. #ifdef CONFIG_IWLWIFI_DEBUG
  1010. u32 inta_mask;
  1011. #endif
  1012. spin_lock_irqsave(&priv->lock, flags);
  1013. /* Ack/clear/reset pending uCode interrupts.
  1014. * Note: Some bits in CSR_INT are "OR" of bits in CSR_FH_INT_STATUS,
  1015. */
  1016. /* There is a hardware bug in the interrupt mask function that some
  1017. * interrupts (i.e. CSR_INT_BIT_SCD) can still be generated even if
  1018. * they are disabled in the CSR_INT_MASK register. Furthermore the
  1019. * ICT interrupt handling mechanism has another bug that might cause
  1020. * these unmasked interrupts fail to be detected. We workaround the
  1021. * hardware bugs here by ACKing all the possible interrupts so that
  1022. * interrupt coalescing can still be achieved.
  1023. */
  1024. iwl_write32(priv, CSR_INT, priv->_agn.inta | ~priv->inta_mask);
  1025. inta = priv->_agn.inta;
  1026. #ifdef CONFIG_IWLWIFI_DEBUG
  1027. if (iwl_get_debug_level(priv) & IWL_DL_ISR) {
  1028. /* just for debug */
  1029. inta_mask = iwl_read32(priv, CSR_INT_MASK);
  1030. IWL_DEBUG_ISR(priv, "inta 0x%08x, enabled 0x%08x\n ",
  1031. inta, inta_mask);
  1032. }
  1033. #endif
  1034. spin_unlock_irqrestore(&priv->lock, flags);
  1035. /* saved interrupt in inta variable now we can reset priv->_agn.inta */
  1036. priv->_agn.inta = 0;
  1037. /* Now service all interrupt bits discovered above. */
  1038. if (inta & CSR_INT_BIT_HW_ERR) {
  1039. IWL_ERR(priv, "Hardware error detected. Restarting.\n");
  1040. /* Tell the device to stop sending interrupts */
  1041. iwl_disable_interrupts(priv);
  1042. priv->isr_stats.hw++;
  1043. iwl_irq_handle_error(priv);
  1044. handled |= CSR_INT_BIT_HW_ERR;
  1045. return;
  1046. }
  1047. #ifdef CONFIG_IWLWIFI_DEBUG
  1048. if (iwl_get_debug_level(priv) & (IWL_DL_ISR)) {
  1049. /* NIC fires this, but we don't use it, redundant with WAKEUP */
  1050. if (inta & CSR_INT_BIT_SCD) {
  1051. IWL_DEBUG_ISR(priv, "Scheduler finished to transmit "
  1052. "the frame/frames.\n");
  1053. priv->isr_stats.sch++;
  1054. }
  1055. /* Alive notification via Rx interrupt will do the real work */
  1056. if (inta & CSR_INT_BIT_ALIVE) {
  1057. IWL_DEBUG_ISR(priv, "Alive interrupt\n");
  1058. priv->isr_stats.alive++;
  1059. }
  1060. }
  1061. #endif
  1062. /* Safely ignore these bits for debug checks below */
  1063. inta &= ~(CSR_INT_BIT_SCD | CSR_INT_BIT_ALIVE);
  1064. /* HW RF KILL switch toggled */
  1065. if (inta & CSR_INT_BIT_RF_KILL) {
  1066. int hw_rf_kill = 0;
  1067. if (!(iwl_read32(priv, CSR_GP_CNTRL) &
  1068. CSR_GP_CNTRL_REG_FLAG_HW_RF_KILL_SW))
  1069. hw_rf_kill = 1;
  1070. IWL_WARN(priv, "RF_KILL bit toggled to %s.\n",
  1071. hw_rf_kill ? "disable radio" : "enable radio");
  1072. priv->isr_stats.rfkill++;
  1073. /* driver only loads ucode once setting the interface up.
  1074. * the driver allows loading the ucode even if the radio
  1075. * is killed. Hence update the killswitch state here. The
  1076. * rfkill handler will care about restarting if needed.
  1077. */
  1078. if (!test_bit(STATUS_ALIVE, &priv->status)) {
  1079. if (hw_rf_kill)
  1080. set_bit(STATUS_RF_KILL_HW, &priv->status);
  1081. else
  1082. clear_bit(STATUS_RF_KILL_HW, &priv->status);
  1083. wiphy_rfkill_set_hw_state(priv->hw->wiphy, hw_rf_kill);
  1084. }
  1085. handled |= CSR_INT_BIT_RF_KILL;
  1086. }
  1087. /* Chip got too hot and stopped itself */
  1088. if (inta & CSR_INT_BIT_CT_KILL) {
  1089. IWL_ERR(priv, "Microcode CT kill error detected.\n");
  1090. priv->isr_stats.ctkill++;
  1091. handled |= CSR_INT_BIT_CT_KILL;
  1092. }
  1093. /* Error detected by uCode */
  1094. if (inta & CSR_INT_BIT_SW_ERR) {
  1095. IWL_ERR(priv, "Microcode SW error detected. "
  1096. " Restarting 0x%X.\n", inta);
  1097. priv->isr_stats.sw++;
  1098. iwl_irq_handle_error(priv);
  1099. handled |= CSR_INT_BIT_SW_ERR;
  1100. }
  1101. /* uCode wakes up after power-down sleep */
  1102. if (inta & CSR_INT_BIT_WAKEUP) {
  1103. IWL_DEBUG_ISR(priv, "Wakeup interrupt\n");
  1104. iwl_rx_queue_update_write_ptr(priv, &priv->rxq);
  1105. for (i = 0; i < priv->hw_params.max_txq_num; i++)
  1106. iwl_txq_update_write_ptr(priv, &priv->txq[i]);
  1107. priv->isr_stats.wakeup++;
  1108. handled |= CSR_INT_BIT_WAKEUP;
  1109. }
  1110. /* All uCode command responses, including Tx command responses,
  1111. * Rx "responses" (frame-received notification), and other
  1112. * notifications from uCode come through here*/
  1113. if (inta & (CSR_INT_BIT_FH_RX | CSR_INT_BIT_SW_RX |
  1114. CSR_INT_BIT_RX_PERIODIC)) {
  1115. IWL_DEBUG_ISR(priv, "Rx interrupt\n");
  1116. if (inta & (CSR_INT_BIT_FH_RX | CSR_INT_BIT_SW_RX)) {
  1117. handled |= (CSR_INT_BIT_FH_RX | CSR_INT_BIT_SW_RX);
  1118. iwl_write32(priv, CSR_FH_INT_STATUS,
  1119. CSR49_FH_INT_RX_MASK);
  1120. }
  1121. if (inta & CSR_INT_BIT_RX_PERIODIC) {
  1122. handled |= CSR_INT_BIT_RX_PERIODIC;
  1123. iwl_write32(priv, CSR_INT, CSR_INT_BIT_RX_PERIODIC);
  1124. }
  1125. /* Sending RX interrupt require many steps to be done in the
  1126. * the device:
  1127. * 1- write interrupt to current index in ICT table.
  1128. * 2- dma RX frame.
  1129. * 3- update RX shared data to indicate last write index.
  1130. * 4- send interrupt.
  1131. * This could lead to RX race, driver could receive RX interrupt
  1132. * but the shared data changes does not reflect this;
  1133. * periodic interrupt will detect any dangling Rx activity.
  1134. */
  1135. /* Disable periodic interrupt; we use it as just a one-shot. */
  1136. iwl_write8(priv, CSR_INT_PERIODIC_REG,
  1137. CSR_INT_PERIODIC_DIS);
  1138. iwl_rx_handle(priv);
  1139. /*
  1140. * Enable periodic interrupt in 8 msec only if we received
  1141. * real RX interrupt (instead of just periodic int), to catch
  1142. * any dangling Rx interrupt. If it was just the periodic
  1143. * interrupt, there was no dangling Rx activity, and no need
  1144. * to extend the periodic interrupt; one-shot is enough.
  1145. */
  1146. if (inta & (CSR_INT_BIT_FH_RX | CSR_INT_BIT_SW_RX))
  1147. iwl_write8(priv, CSR_INT_PERIODIC_REG,
  1148. CSR_INT_PERIODIC_ENA);
  1149. priv->isr_stats.rx++;
  1150. }
  1151. /* This "Tx" DMA channel is used only for loading uCode */
  1152. if (inta & CSR_INT_BIT_FH_TX) {
  1153. iwl_write32(priv, CSR_FH_INT_STATUS, CSR49_FH_INT_TX_MASK);
  1154. IWL_DEBUG_ISR(priv, "uCode load interrupt\n");
  1155. priv->isr_stats.tx++;
  1156. handled |= CSR_INT_BIT_FH_TX;
  1157. /* Wake up uCode load routine, now that load is complete */
  1158. priv->ucode_write_complete = 1;
  1159. wake_up_interruptible(&priv->wait_command_queue);
  1160. }
  1161. if (inta & ~handled) {
  1162. IWL_ERR(priv, "Unhandled INTA bits 0x%08x\n", inta & ~handled);
  1163. priv->isr_stats.unhandled++;
  1164. }
  1165. if (inta & ~(priv->inta_mask)) {
  1166. IWL_WARN(priv, "Disabled INTA bits 0x%08x were pending\n",
  1167. inta & ~priv->inta_mask);
  1168. }
  1169. /* Re-enable all interrupts */
  1170. /* only Re-enable if disabled by irq */
  1171. if (test_bit(STATUS_INT_ENABLED, &priv->status))
  1172. iwl_enable_interrupts(priv);
  1173. }
  1174. /* the threshold ratio of actual_ack_cnt to expected_ack_cnt in percent */
  1175. #define ACK_CNT_RATIO (50)
  1176. #define BA_TIMEOUT_CNT (5)
  1177. #define BA_TIMEOUT_MAX (16)
  1178. /**
  1179. * iwl_good_ack_health - checks for ACK count ratios, BA timeout retries.
  1180. *
  1181. * When the ACK count ratio is 0 and aggregated BA timeout retries exceeding
  1182. * the BA_TIMEOUT_MAX, reload firmware and bring system back to normal
  1183. * operation state.
  1184. */
  1185. bool iwl_good_ack_health(struct iwl_priv *priv,
  1186. struct iwl_rx_packet *pkt)
  1187. {
  1188. bool rc = true;
  1189. int actual_ack_cnt_delta, expected_ack_cnt_delta;
  1190. int ba_timeout_delta;
  1191. actual_ack_cnt_delta =
  1192. le32_to_cpu(pkt->u.stats.tx.actual_ack_cnt) -
  1193. le32_to_cpu(priv->_agn.statistics.tx.actual_ack_cnt);
  1194. expected_ack_cnt_delta =
  1195. le32_to_cpu(pkt->u.stats.tx.expected_ack_cnt) -
  1196. le32_to_cpu(priv->_agn.statistics.tx.expected_ack_cnt);
  1197. ba_timeout_delta =
  1198. le32_to_cpu(pkt->u.stats.tx.agg.ba_timeout) -
  1199. le32_to_cpu(priv->_agn.statistics.tx.agg.ba_timeout);
  1200. if ((priv->_agn.agg_tids_count > 0) &&
  1201. (expected_ack_cnt_delta > 0) &&
  1202. (((actual_ack_cnt_delta * 100) / expected_ack_cnt_delta)
  1203. < ACK_CNT_RATIO) &&
  1204. (ba_timeout_delta > BA_TIMEOUT_CNT)) {
  1205. IWL_DEBUG_RADIO(priv, "actual_ack_cnt delta = %d,"
  1206. " expected_ack_cnt = %d\n",
  1207. actual_ack_cnt_delta, expected_ack_cnt_delta);
  1208. #ifdef CONFIG_IWLWIFI_DEBUGFS
  1209. /*
  1210. * This is ifdef'ed on DEBUGFS because otherwise the
  1211. * statistics aren't available. If DEBUGFS is set but
  1212. * DEBUG is not, these will just compile out.
  1213. */
  1214. IWL_DEBUG_RADIO(priv, "rx_detected_cnt delta = %d\n",
  1215. priv->_agn.delta_statistics.tx.rx_detected_cnt);
  1216. IWL_DEBUG_RADIO(priv,
  1217. "ack_or_ba_timeout_collision delta = %d\n",
  1218. priv->_agn.delta_statistics.tx.
  1219. ack_or_ba_timeout_collision);
  1220. #endif
  1221. IWL_DEBUG_RADIO(priv, "agg ba_timeout delta = %d\n",
  1222. ba_timeout_delta);
  1223. if (!actual_ack_cnt_delta &&
  1224. (ba_timeout_delta >= BA_TIMEOUT_MAX))
  1225. rc = false;
  1226. }
  1227. return rc;
  1228. }
  1229. /*****************************************************************************
  1230. *
  1231. * sysfs attributes
  1232. *
  1233. *****************************************************************************/
  1234. #ifdef CONFIG_IWLWIFI_DEBUG
  1235. /*
  1236. * The following adds a new attribute to the sysfs representation
  1237. * of this device driver (i.e. a new file in /sys/class/net/wlan0/device/)
  1238. * used for controlling the debug level.
  1239. *
  1240. * See the level definitions in iwl for details.
  1241. *
  1242. * The debug_level being managed using sysfs below is a per device debug
  1243. * level that is used instead of the global debug level if it (the per
  1244. * device debug level) is set.
  1245. */
  1246. static ssize_t show_debug_level(struct device *d,
  1247. struct device_attribute *attr, char *buf)
  1248. {
  1249. struct iwl_priv *priv = dev_get_drvdata(d);
  1250. return sprintf(buf, "0x%08X\n", iwl_get_debug_level(priv));
  1251. }
  1252. static ssize_t store_debug_level(struct device *d,
  1253. struct device_attribute *attr,
  1254. const char *buf, size_t count)
  1255. {
  1256. struct iwl_priv *priv = dev_get_drvdata(d);
  1257. unsigned long val;
  1258. int ret;
  1259. ret = strict_strtoul(buf, 0, &val);
  1260. if (ret)
  1261. IWL_ERR(priv, "%s is not in hex or decimal form.\n", buf);
  1262. else {
  1263. priv->debug_level = val;
  1264. if (iwl_alloc_traffic_mem(priv))
  1265. IWL_ERR(priv,
  1266. "Not enough memory to generate traffic log\n");
  1267. }
  1268. return strnlen(buf, count);
  1269. }
  1270. static DEVICE_ATTR(debug_level, S_IWUSR | S_IRUGO,
  1271. show_debug_level, store_debug_level);
  1272. #endif /* CONFIG_IWLWIFI_DEBUG */
  1273. static ssize_t show_temperature(struct device *d,
  1274. struct device_attribute *attr, char *buf)
  1275. {
  1276. struct iwl_priv *priv = dev_get_drvdata(d);
  1277. if (!iwl_is_alive(priv))
  1278. return -EAGAIN;
  1279. return sprintf(buf, "%d\n", priv->temperature);
  1280. }
  1281. static DEVICE_ATTR(temperature, S_IRUGO, show_temperature, NULL);
  1282. static ssize_t show_tx_power(struct device *d,
  1283. struct device_attribute *attr, char *buf)
  1284. {
  1285. struct iwl_priv *priv = dev_get_drvdata(d);
  1286. if (!iwl_is_ready_rf(priv))
  1287. return sprintf(buf, "off\n");
  1288. else
  1289. return sprintf(buf, "%d\n", priv->tx_power_user_lmt);
  1290. }
  1291. static ssize_t store_tx_power(struct device *d,
  1292. struct device_attribute *attr,
  1293. const char *buf, size_t count)
  1294. {
  1295. struct iwl_priv *priv = dev_get_drvdata(d);
  1296. unsigned long val;
  1297. int ret;
  1298. ret = strict_strtoul(buf, 10, &val);
  1299. if (ret)
  1300. IWL_INFO(priv, "%s is not in decimal form.\n", buf);
  1301. else {
  1302. ret = iwl_set_tx_power(priv, val, false);
  1303. if (ret)
  1304. IWL_ERR(priv, "failed setting tx power (0x%d).\n",
  1305. ret);
  1306. else
  1307. ret = count;
  1308. }
  1309. return ret;
  1310. }
  1311. static DEVICE_ATTR(tx_power, S_IWUSR | S_IRUGO, show_tx_power, store_tx_power);
  1312. static struct attribute *iwl_sysfs_entries[] = {
  1313. &dev_attr_temperature.attr,
  1314. &dev_attr_tx_power.attr,
  1315. #ifdef CONFIG_IWLWIFI_DEBUG
  1316. &dev_attr_debug_level.attr,
  1317. #endif
  1318. NULL
  1319. };
  1320. static struct attribute_group iwl_attribute_group = {
  1321. .name = NULL, /* put in device directory */
  1322. .attrs = iwl_sysfs_entries,
  1323. };
  1324. /******************************************************************************
  1325. *
  1326. * uCode download functions
  1327. *
  1328. ******************************************************************************/
  1329. static void iwl_dealloc_ucode_pci(struct iwl_priv *priv)
  1330. {
  1331. iwl_free_fw_desc(priv->pci_dev, &priv->ucode_code);
  1332. iwl_free_fw_desc(priv->pci_dev, &priv->ucode_data);
  1333. iwl_free_fw_desc(priv->pci_dev, &priv->ucode_data_backup);
  1334. iwl_free_fw_desc(priv->pci_dev, &priv->ucode_init);
  1335. iwl_free_fw_desc(priv->pci_dev, &priv->ucode_init_data);
  1336. iwl_free_fw_desc(priv->pci_dev, &priv->ucode_boot);
  1337. }
  1338. static void iwl_nic_start(struct iwl_priv *priv)
  1339. {
  1340. /* Remove all resets to allow NIC to operate */
  1341. iwl_write32(priv, CSR_RESET, 0);
  1342. }
  1343. struct iwlagn_ucode_capabilities {
  1344. u32 max_probe_length;
  1345. u32 standard_phy_calibration_size;
  1346. bool pan;
  1347. };
  1348. static void iwl_ucode_callback(const struct firmware *ucode_raw, void *context);
  1349. static int iwl_mac_setup_register(struct iwl_priv *priv,
  1350. struct iwlagn_ucode_capabilities *capa);
  1351. #define UCODE_EXPERIMENTAL_INDEX 100
  1352. #define UCODE_EXPERIMENTAL_TAG "exp"
  1353. static int __must_check iwl_request_firmware(struct iwl_priv *priv, bool first)
  1354. {
  1355. const char *name_pre = priv->cfg->fw_name_pre;
  1356. char tag[8];
  1357. if (first) {
  1358. #ifdef CONFIG_IWLWIFI_DEBUG_EXPERIMENTAL_UCODE
  1359. priv->fw_index = UCODE_EXPERIMENTAL_INDEX;
  1360. strcpy(tag, UCODE_EXPERIMENTAL_TAG);
  1361. } else if (priv->fw_index == UCODE_EXPERIMENTAL_INDEX) {
  1362. #endif
  1363. priv->fw_index = priv->cfg->ucode_api_max;
  1364. sprintf(tag, "%d", priv->fw_index);
  1365. } else {
  1366. priv->fw_index--;
  1367. sprintf(tag, "%d", priv->fw_index);
  1368. }
  1369. if (priv->fw_index < priv->cfg->ucode_api_min) {
  1370. IWL_ERR(priv, "no suitable firmware found!\n");
  1371. return -ENOENT;
  1372. }
  1373. sprintf(priv->firmware_name, "%s%s%s", name_pre, tag, ".ucode");
  1374. IWL_DEBUG_INFO(priv, "attempting to load firmware %s'%s'\n",
  1375. (priv->fw_index == UCODE_EXPERIMENTAL_INDEX)
  1376. ? "EXPERIMENTAL " : "",
  1377. priv->firmware_name);
  1378. return request_firmware_nowait(THIS_MODULE, 1, priv->firmware_name,
  1379. &priv->pci_dev->dev, GFP_KERNEL, priv,
  1380. iwl_ucode_callback);
  1381. }
  1382. struct iwlagn_firmware_pieces {
  1383. const void *inst, *data, *init, *init_data, *boot;
  1384. size_t inst_size, data_size, init_size, init_data_size, boot_size;
  1385. u32 build;
  1386. u32 init_evtlog_ptr, init_evtlog_size, init_errlog_ptr;
  1387. u32 inst_evtlog_ptr, inst_evtlog_size, inst_errlog_ptr;
  1388. };
  1389. static int iwlagn_load_legacy_firmware(struct iwl_priv *priv,
  1390. const struct firmware *ucode_raw,
  1391. struct iwlagn_firmware_pieces *pieces)
  1392. {
  1393. struct iwl_ucode_header *ucode = (void *)ucode_raw->data;
  1394. u32 api_ver, hdr_size;
  1395. const u8 *src;
  1396. priv->ucode_ver = le32_to_cpu(ucode->ver);
  1397. api_ver = IWL_UCODE_API(priv->ucode_ver);
  1398. switch (api_ver) {
  1399. default:
  1400. /*
  1401. * 4965 doesn't revision the firmware file format
  1402. * along with the API version, it always uses v1
  1403. * file format.
  1404. */
  1405. if ((priv->hw_rev & CSR_HW_REV_TYPE_MSK) !=
  1406. CSR_HW_REV_TYPE_4965) {
  1407. hdr_size = 28;
  1408. if (ucode_raw->size < hdr_size) {
  1409. IWL_ERR(priv, "File size too small!\n");
  1410. return -EINVAL;
  1411. }
  1412. pieces->build = le32_to_cpu(ucode->u.v2.build);
  1413. pieces->inst_size = le32_to_cpu(ucode->u.v2.inst_size);
  1414. pieces->data_size = le32_to_cpu(ucode->u.v2.data_size);
  1415. pieces->init_size = le32_to_cpu(ucode->u.v2.init_size);
  1416. pieces->init_data_size = le32_to_cpu(ucode->u.v2.init_data_size);
  1417. pieces->boot_size = le32_to_cpu(ucode->u.v2.boot_size);
  1418. src = ucode->u.v2.data;
  1419. break;
  1420. }
  1421. /* fall through for 4965 */
  1422. case 0:
  1423. case 1:
  1424. case 2:
  1425. hdr_size = 24;
  1426. if (ucode_raw->size < hdr_size) {
  1427. IWL_ERR(priv, "File size too small!\n");
  1428. return -EINVAL;
  1429. }
  1430. pieces->build = 0;
  1431. pieces->inst_size = le32_to_cpu(ucode->u.v1.inst_size);
  1432. pieces->data_size = le32_to_cpu(ucode->u.v1.data_size);
  1433. pieces->init_size = le32_to_cpu(ucode->u.v1.init_size);
  1434. pieces->init_data_size = le32_to_cpu(ucode->u.v1.init_data_size);
  1435. pieces->boot_size = le32_to_cpu(ucode->u.v1.boot_size);
  1436. src = ucode->u.v1.data;
  1437. break;
  1438. }
  1439. /* Verify size of file vs. image size info in file's header */
  1440. if (ucode_raw->size != hdr_size + pieces->inst_size +
  1441. pieces->data_size + pieces->init_size +
  1442. pieces->init_data_size + pieces->boot_size) {
  1443. IWL_ERR(priv,
  1444. "uCode file size %d does not match expected size\n",
  1445. (int)ucode_raw->size);
  1446. return -EINVAL;
  1447. }
  1448. pieces->inst = src;
  1449. src += pieces->inst_size;
  1450. pieces->data = src;
  1451. src += pieces->data_size;
  1452. pieces->init = src;
  1453. src += pieces->init_size;
  1454. pieces->init_data = src;
  1455. src += pieces->init_data_size;
  1456. pieces->boot = src;
  1457. src += pieces->boot_size;
  1458. return 0;
  1459. }
  1460. static int iwlagn_wanted_ucode_alternative = 1;
  1461. static int iwlagn_load_firmware(struct iwl_priv *priv,
  1462. const struct firmware *ucode_raw,
  1463. struct iwlagn_firmware_pieces *pieces,
  1464. struct iwlagn_ucode_capabilities *capa)
  1465. {
  1466. struct iwl_tlv_ucode_header *ucode = (void *)ucode_raw->data;
  1467. struct iwl_ucode_tlv *tlv;
  1468. size_t len = ucode_raw->size;
  1469. const u8 *data;
  1470. int wanted_alternative = iwlagn_wanted_ucode_alternative, tmp;
  1471. u64 alternatives;
  1472. u32 tlv_len;
  1473. enum iwl_ucode_tlv_type tlv_type;
  1474. const u8 *tlv_data;
  1475. if (len < sizeof(*ucode)) {
  1476. IWL_ERR(priv, "uCode has invalid length: %zd\n", len);
  1477. return -EINVAL;
  1478. }
  1479. if (ucode->magic != cpu_to_le32(IWL_TLV_UCODE_MAGIC)) {
  1480. IWL_ERR(priv, "invalid uCode magic: 0X%x\n",
  1481. le32_to_cpu(ucode->magic));
  1482. return -EINVAL;
  1483. }
  1484. /*
  1485. * Check which alternatives are present, and "downgrade"
  1486. * when the chosen alternative is not present, warning
  1487. * the user when that happens. Some files may not have
  1488. * any alternatives, so don't warn in that case.
  1489. */
  1490. alternatives = le64_to_cpu(ucode->alternatives);
  1491. tmp = wanted_alternative;
  1492. if (wanted_alternative > 63)
  1493. wanted_alternative = 63;
  1494. while (wanted_alternative && !(alternatives & BIT(wanted_alternative)))
  1495. wanted_alternative--;
  1496. if (wanted_alternative && wanted_alternative != tmp)
  1497. IWL_WARN(priv,
  1498. "uCode alternative %d not available, choosing %d\n",
  1499. tmp, wanted_alternative);
  1500. priv->ucode_ver = le32_to_cpu(ucode->ver);
  1501. pieces->build = le32_to_cpu(ucode->build);
  1502. data = ucode->data;
  1503. len -= sizeof(*ucode);
  1504. while (len >= sizeof(*tlv)) {
  1505. u16 tlv_alt;
  1506. len -= sizeof(*tlv);
  1507. tlv = (void *)data;
  1508. tlv_len = le32_to_cpu(tlv->length);
  1509. tlv_type = le16_to_cpu(tlv->type);
  1510. tlv_alt = le16_to_cpu(tlv->alternative);
  1511. tlv_data = tlv->data;
  1512. if (len < tlv_len) {
  1513. IWL_ERR(priv, "invalid TLV len: %zd/%u\n",
  1514. len, tlv_len);
  1515. return -EINVAL;
  1516. }
  1517. len -= ALIGN(tlv_len, 4);
  1518. data += sizeof(*tlv) + ALIGN(tlv_len, 4);
  1519. /*
  1520. * Alternative 0 is always valid.
  1521. *
  1522. * Skip alternative TLVs that are not selected.
  1523. */
  1524. if (tlv_alt != 0 && tlv_alt != wanted_alternative)
  1525. continue;
  1526. switch (tlv_type) {
  1527. case IWL_UCODE_TLV_INST:
  1528. pieces->inst = tlv_data;
  1529. pieces->inst_size = tlv_len;
  1530. break;
  1531. case IWL_UCODE_TLV_DATA:
  1532. pieces->data = tlv_data;
  1533. pieces->data_size = tlv_len;
  1534. break;
  1535. case IWL_UCODE_TLV_INIT:
  1536. pieces->init = tlv_data;
  1537. pieces->init_size = tlv_len;
  1538. break;
  1539. case IWL_UCODE_TLV_INIT_DATA:
  1540. pieces->init_data = tlv_data;
  1541. pieces->init_data_size = tlv_len;
  1542. break;
  1543. case IWL_UCODE_TLV_BOOT:
  1544. pieces->boot = tlv_data;
  1545. pieces->boot_size = tlv_len;
  1546. break;
  1547. case IWL_UCODE_TLV_PROBE_MAX_LEN:
  1548. if (tlv_len != sizeof(u32))
  1549. goto invalid_tlv_len;
  1550. capa->max_probe_length =
  1551. le32_to_cpup((__le32 *)tlv_data);
  1552. break;
  1553. case IWL_UCODE_TLV_PAN:
  1554. if (tlv_len)
  1555. goto invalid_tlv_len;
  1556. capa->pan = true;
  1557. break;
  1558. case IWL_UCODE_TLV_INIT_EVTLOG_PTR:
  1559. if (tlv_len != sizeof(u32))
  1560. goto invalid_tlv_len;
  1561. pieces->init_evtlog_ptr =
  1562. le32_to_cpup((__le32 *)tlv_data);
  1563. break;
  1564. case IWL_UCODE_TLV_INIT_EVTLOG_SIZE:
  1565. if (tlv_len != sizeof(u32))
  1566. goto invalid_tlv_len;
  1567. pieces->init_evtlog_size =
  1568. le32_to_cpup((__le32 *)tlv_data);
  1569. break;
  1570. case IWL_UCODE_TLV_INIT_ERRLOG_PTR:
  1571. if (tlv_len != sizeof(u32))
  1572. goto invalid_tlv_len;
  1573. pieces->init_errlog_ptr =
  1574. le32_to_cpup((__le32 *)tlv_data);
  1575. break;
  1576. case IWL_UCODE_TLV_RUNT_EVTLOG_PTR:
  1577. if (tlv_len != sizeof(u32))
  1578. goto invalid_tlv_len;
  1579. pieces->inst_evtlog_ptr =
  1580. le32_to_cpup((__le32 *)tlv_data);
  1581. break;
  1582. case IWL_UCODE_TLV_RUNT_EVTLOG_SIZE:
  1583. if (tlv_len != sizeof(u32))
  1584. goto invalid_tlv_len;
  1585. pieces->inst_evtlog_size =
  1586. le32_to_cpup((__le32 *)tlv_data);
  1587. break;
  1588. case IWL_UCODE_TLV_RUNT_ERRLOG_PTR:
  1589. if (tlv_len != sizeof(u32))
  1590. goto invalid_tlv_len;
  1591. pieces->inst_errlog_ptr =
  1592. le32_to_cpup((__le32 *)tlv_data);
  1593. break;
  1594. case IWL_UCODE_TLV_ENHANCE_SENS_TBL:
  1595. if (tlv_len)
  1596. goto invalid_tlv_len;
  1597. priv->enhance_sensitivity_table = true;
  1598. break;
  1599. case IWL_UCODE_TLV_PHY_CALIBRATION_SIZE:
  1600. if (tlv_len != sizeof(u32))
  1601. goto invalid_tlv_len;
  1602. capa->standard_phy_calibration_size =
  1603. le32_to_cpup((__le32 *)tlv_data);
  1604. break;
  1605. default:
  1606. IWL_WARN(priv, "unknown TLV: %d\n", tlv_type);
  1607. break;
  1608. }
  1609. }
  1610. if (len) {
  1611. IWL_ERR(priv, "invalid TLV after parsing: %zd\n", len);
  1612. iwl_print_hex_dump(priv, IWL_DL_FW, (u8 *)data, len);
  1613. return -EINVAL;
  1614. }
  1615. return 0;
  1616. invalid_tlv_len:
  1617. IWL_ERR(priv, "TLV %d has invalid size: %u\n", tlv_type, tlv_len);
  1618. iwl_print_hex_dump(priv, IWL_DL_FW, tlv_data, tlv_len);
  1619. return -EINVAL;
  1620. }
  1621. /**
  1622. * iwl_ucode_callback - callback when firmware was loaded
  1623. *
  1624. * If loaded successfully, copies the firmware into buffers
  1625. * for the card to fetch (via DMA).
  1626. */
  1627. static void iwl_ucode_callback(const struct firmware *ucode_raw, void *context)
  1628. {
  1629. struct iwl_priv *priv = context;
  1630. struct iwl_ucode_header *ucode;
  1631. int err;
  1632. struct iwlagn_firmware_pieces pieces;
  1633. const unsigned int api_max = priv->cfg->ucode_api_max;
  1634. const unsigned int api_min = priv->cfg->ucode_api_min;
  1635. u32 api_ver;
  1636. char buildstr[25];
  1637. u32 build;
  1638. struct iwlagn_ucode_capabilities ucode_capa = {
  1639. .max_probe_length = 200,
  1640. .standard_phy_calibration_size =
  1641. IWL_DEFAULT_STANDARD_PHY_CALIBRATE_TBL_SIZE,
  1642. };
  1643. memset(&pieces, 0, sizeof(pieces));
  1644. if (!ucode_raw) {
  1645. if (priv->fw_index <= priv->cfg->ucode_api_max)
  1646. IWL_ERR(priv,
  1647. "request for firmware file '%s' failed.\n",
  1648. priv->firmware_name);
  1649. goto try_again;
  1650. }
  1651. IWL_DEBUG_INFO(priv, "Loaded firmware file '%s' (%zd bytes).\n",
  1652. priv->firmware_name, ucode_raw->size);
  1653. /* Make sure that we got at least the API version number */
  1654. if (ucode_raw->size < 4) {
  1655. IWL_ERR(priv, "File size way too small!\n");
  1656. goto try_again;
  1657. }
  1658. /* Data from ucode file: header followed by uCode images */
  1659. ucode = (struct iwl_ucode_header *)ucode_raw->data;
  1660. if (ucode->ver)
  1661. err = iwlagn_load_legacy_firmware(priv, ucode_raw, &pieces);
  1662. else
  1663. err = iwlagn_load_firmware(priv, ucode_raw, &pieces,
  1664. &ucode_capa);
  1665. if (err)
  1666. goto try_again;
  1667. api_ver = IWL_UCODE_API(priv->ucode_ver);
  1668. build = pieces.build;
  1669. /*
  1670. * api_ver should match the api version forming part of the
  1671. * firmware filename ... but we don't check for that and only rely
  1672. * on the API version read from firmware header from here on forward
  1673. */
  1674. /* no api version check required for experimental uCode */
  1675. if (priv->fw_index != UCODE_EXPERIMENTAL_INDEX) {
  1676. if (api_ver < api_min || api_ver > api_max) {
  1677. IWL_ERR(priv,
  1678. "Driver unable to support your firmware API. "
  1679. "Driver supports v%u, firmware is v%u.\n",
  1680. api_max, api_ver);
  1681. goto try_again;
  1682. }
  1683. if (api_ver != api_max)
  1684. IWL_ERR(priv,
  1685. "Firmware has old API version. Expected v%u, "
  1686. "got v%u. New firmware can be obtained "
  1687. "from http://www.intellinuxwireless.org.\n",
  1688. api_max, api_ver);
  1689. }
  1690. if (build)
  1691. sprintf(buildstr, " build %u%s", build,
  1692. (priv->fw_index == UCODE_EXPERIMENTAL_INDEX)
  1693. ? " (EXP)" : "");
  1694. else
  1695. buildstr[0] = '\0';
  1696. IWL_INFO(priv, "loaded firmware version %u.%u.%u.%u%s\n",
  1697. IWL_UCODE_MAJOR(priv->ucode_ver),
  1698. IWL_UCODE_MINOR(priv->ucode_ver),
  1699. IWL_UCODE_API(priv->ucode_ver),
  1700. IWL_UCODE_SERIAL(priv->ucode_ver),
  1701. buildstr);
  1702. snprintf(priv->hw->wiphy->fw_version,
  1703. sizeof(priv->hw->wiphy->fw_version),
  1704. "%u.%u.%u.%u%s",
  1705. IWL_UCODE_MAJOR(priv->ucode_ver),
  1706. IWL_UCODE_MINOR(priv->ucode_ver),
  1707. IWL_UCODE_API(priv->ucode_ver),
  1708. IWL_UCODE_SERIAL(priv->ucode_ver),
  1709. buildstr);
  1710. /*
  1711. * For any of the failures below (before allocating pci memory)
  1712. * we will try to load a version with a smaller API -- maybe the
  1713. * user just got a corrupted version of the latest API.
  1714. */
  1715. IWL_DEBUG_INFO(priv, "f/w package hdr ucode version raw = 0x%x\n",
  1716. priv->ucode_ver);
  1717. IWL_DEBUG_INFO(priv, "f/w package hdr runtime inst size = %Zd\n",
  1718. pieces.inst_size);
  1719. IWL_DEBUG_INFO(priv, "f/w package hdr runtime data size = %Zd\n",
  1720. pieces.data_size);
  1721. IWL_DEBUG_INFO(priv, "f/w package hdr init inst size = %Zd\n",
  1722. pieces.init_size);
  1723. IWL_DEBUG_INFO(priv, "f/w package hdr init data size = %Zd\n",
  1724. pieces.init_data_size);
  1725. IWL_DEBUG_INFO(priv, "f/w package hdr boot inst size = %Zd\n",
  1726. pieces.boot_size);
  1727. /* Verify that uCode images will fit in card's SRAM */
  1728. if (pieces.inst_size > priv->hw_params.max_inst_size) {
  1729. IWL_ERR(priv, "uCode instr len %Zd too large to fit in\n",
  1730. pieces.inst_size);
  1731. goto try_again;
  1732. }
  1733. if (pieces.data_size > priv->hw_params.max_data_size) {
  1734. IWL_ERR(priv, "uCode data len %Zd too large to fit in\n",
  1735. pieces.data_size);
  1736. goto try_again;
  1737. }
  1738. if (pieces.init_size > priv->hw_params.max_inst_size) {
  1739. IWL_ERR(priv, "uCode init instr len %Zd too large to fit in\n",
  1740. pieces.init_size);
  1741. goto try_again;
  1742. }
  1743. if (pieces.init_data_size > priv->hw_params.max_data_size) {
  1744. IWL_ERR(priv, "uCode init data len %Zd too large to fit in\n",
  1745. pieces.init_data_size);
  1746. goto try_again;
  1747. }
  1748. if (pieces.boot_size > priv->hw_params.max_bsm_size) {
  1749. IWL_ERR(priv, "uCode boot instr len %Zd too large to fit in\n",
  1750. pieces.boot_size);
  1751. goto try_again;
  1752. }
  1753. /* Allocate ucode buffers for card's bus-master loading ... */
  1754. /* Runtime instructions and 2 copies of data:
  1755. * 1) unmodified from disk
  1756. * 2) backup cache for save/restore during power-downs */
  1757. priv->ucode_code.len = pieces.inst_size;
  1758. iwl_alloc_fw_desc(priv->pci_dev, &priv->ucode_code);
  1759. priv->ucode_data.len = pieces.data_size;
  1760. iwl_alloc_fw_desc(priv->pci_dev, &priv->ucode_data);
  1761. priv->ucode_data_backup.len = pieces.data_size;
  1762. iwl_alloc_fw_desc(priv->pci_dev, &priv->ucode_data_backup);
  1763. if (!priv->ucode_code.v_addr || !priv->ucode_data.v_addr ||
  1764. !priv->ucode_data_backup.v_addr)
  1765. goto err_pci_alloc;
  1766. /* Initialization instructions and data */
  1767. if (pieces.init_size && pieces.init_data_size) {
  1768. priv->ucode_init.len = pieces.init_size;
  1769. iwl_alloc_fw_desc(priv->pci_dev, &priv->ucode_init);
  1770. priv->ucode_init_data.len = pieces.init_data_size;
  1771. iwl_alloc_fw_desc(priv->pci_dev, &priv->ucode_init_data);
  1772. if (!priv->ucode_init.v_addr || !priv->ucode_init_data.v_addr)
  1773. goto err_pci_alloc;
  1774. }
  1775. /* Bootstrap (instructions only, no data) */
  1776. if (pieces.boot_size) {
  1777. priv->ucode_boot.len = pieces.boot_size;
  1778. iwl_alloc_fw_desc(priv->pci_dev, &priv->ucode_boot);
  1779. if (!priv->ucode_boot.v_addr)
  1780. goto err_pci_alloc;
  1781. }
  1782. /* Now that we can no longer fail, copy information */
  1783. /*
  1784. * The (size - 16) / 12 formula is based on the information recorded
  1785. * for each event, which is of mode 1 (including timestamp) for all
  1786. * new microcodes that include this information.
  1787. */
  1788. priv->_agn.init_evtlog_ptr = pieces.init_evtlog_ptr;
  1789. if (pieces.init_evtlog_size)
  1790. priv->_agn.init_evtlog_size = (pieces.init_evtlog_size - 16)/12;
  1791. else
  1792. priv->_agn.init_evtlog_size =
  1793. priv->cfg->base_params->max_event_log_size;
  1794. priv->_agn.init_errlog_ptr = pieces.init_errlog_ptr;
  1795. priv->_agn.inst_evtlog_ptr = pieces.inst_evtlog_ptr;
  1796. if (pieces.inst_evtlog_size)
  1797. priv->_agn.inst_evtlog_size = (pieces.inst_evtlog_size - 16)/12;
  1798. else
  1799. priv->_agn.inst_evtlog_size =
  1800. priv->cfg->base_params->max_event_log_size;
  1801. priv->_agn.inst_errlog_ptr = pieces.inst_errlog_ptr;
  1802. if (ucode_capa.pan) {
  1803. priv->valid_contexts |= BIT(IWL_RXON_CTX_PAN);
  1804. priv->sta_key_max_num = STA_KEY_MAX_NUM_PAN;
  1805. } else
  1806. priv->sta_key_max_num = STA_KEY_MAX_NUM;
  1807. /* Copy images into buffers for card's bus-master reads ... */
  1808. /* Runtime instructions (first block of data in file) */
  1809. IWL_DEBUG_INFO(priv, "Copying (but not loading) uCode instr len %Zd\n",
  1810. pieces.inst_size);
  1811. memcpy(priv->ucode_code.v_addr, pieces.inst, pieces.inst_size);
  1812. IWL_DEBUG_INFO(priv, "uCode instr buf vaddr = 0x%p, paddr = 0x%08x\n",
  1813. priv->ucode_code.v_addr, (u32)priv->ucode_code.p_addr);
  1814. /*
  1815. * Runtime data
  1816. * NOTE: Copy into backup buffer will be done in iwl_up()
  1817. */
  1818. IWL_DEBUG_INFO(priv, "Copying (but not loading) uCode data len %Zd\n",
  1819. pieces.data_size);
  1820. memcpy(priv->ucode_data.v_addr, pieces.data, pieces.data_size);
  1821. memcpy(priv->ucode_data_backup.v_addr, pieces.data, pieces.data_size);
  1822. /* Initialization instructions */
  1823. if (pieces.init_size) {
  1824. IWL_DEBUG_INFO(priv, "Copying (but not loading) init instr len %Zd\n",
  1825. pieces.init_size);
  1826. memcpy(priv->ucode_init.v_addr, pieces.init, pieces.init_size);
  1827. }
  1828. /* Initialization data */
  1829. if (pieces.init_data_size) {
  1830. IWL_DEBUG_INFO(priv, "Copying (but not loading) init data len %Zd\n",
  1831. pieces.init_data_size);
  1832. memcpy(priv->ucode_init_data.v_addr, pieces.init_data,
  1833. pieces.init_data_size);
  1834. }
  1835. /* Bootstrap instructions */
  1836. IWL_DEBUG_INFO(priv, "Copying (but not loading) boot instr len %Zd\n",
  1837. pieces.boot_size);
  1838. memcpy(priv->ucode_boot.v_addr, pieces.boot, pieces.boot_size);
  1839. /*
  1840. * figure out the offset of chain noise reset and gain commands
  1841. * base on the size of standard phy calibration commands table size
  1842. */
  1843. if (ucode_capa.standard_phy_calibration_size >
  1844. IWL_MAX_PHY_CALIBRATE_TBL_SIZE)
  1845. ucode_capa.standard_phy_calibration_size =
  1846. IWL_MAX_STANDARD_PHY_CALIBRATE_TBL_SIZE;
  1847. priv->_agn.phy_calib_chain_noise_reset_cmd =
  1848. ucode_capa.standard_phy_calibration_size;
  1849. priv->_agn.phy_calib_chain_noise_gain_cmd =
  1850. ucode_capa.standard_phy_calibration_size + 1;
  1851. /**************************************************
  1852. * This is still part of probe() in a sense...
  1853. *
  1854. * 9. Setup and register with mac80211 and debugfs
  1855. **************************************************/
  1856. err = iwl_mac_setup_register(priv, &ucode_capa);
  1857. if (err)
  1858. goto out_unbind;
  1859. err = iwl_dbgfs_register(priv, DRV_NAME);
  1860. if (err)
  1861. IWL_ERR(priv, "failed to create debugfs files. Ignoring error: %d\n", err);
  1862. err = sysfs_create_group(&priv->pci_dev->dev.kobj,
  1863. &iwl_attribute_group);
  1864. if (err) {
  1865. IWL_ERR(priv, "failed to create sysfs device attributes\n");
  1866. goto out_unbind;
  1867. }
  1868. /* We have our copies now, allow OS release its copies */
  1869. release_firmware(ucode_raw);
  1870. complete(&priv->_agn.firmware_loading_complete);
  1871. return;
  1872. try_again:
  1873. /* try next, if any */
  1874. if (iwl_request_firmware(priv, false))
  1875. goto out_unbind;
  1876. release_firmware(ucode_raw);
  1877. return;
  1878. err_pci_alloc:
  1879. IWL_ERR(priv, "failed to allocate pci memory\n");
  1880. iwl_dealloc_ucode_pci(priv);
  1881. out_unbind:
  1882. complete(&priv->_agn.firmware_loading_complete);
  1883. device_release_driver(&priv->pci_dev->dev);
  1884. release_firmware(ucode_raw);
  1885. }
  1886. static const char *desc_lookup_text[] = {
  1887. "OK",
  1888. "FAIL",
  1889. "BAD_PARAM",
  1890. "BAD_CHECKSUM",
  1891. "NMI_INTERRUPT_WDG",
  1892. "SYSASSERT",
  1893. "FATAL_ERROR",
  1894. "BAD_COMMAND",
  1895. "HW_ERROR_TUNE_LOCK",
  1896. "HW_ERROR_TEMPERATURE",
  1897. "ILLEGAL_CHAN_FREQ",
  1898. "VCC_NOT_STABLE",
  1899. "FH_ERROR",
  1900. "NMI_INTERRUPT_HOST",
  1901. "NMI_INTERRUPT_ACTION_PT",
  1902. "NMI_INTERRUPT_UNKNOWN",
  1903. "UCODE_VERSION_MISMATCH",
  1904. "HW_ERROR_ABS_LOCK",
  1905. "HW_ERROR_CAL_LOCK_FAIL",
  1906. "NMI_INTERRUPT_INST_ACTION_PT",
  1907. "NMI_INTERRUPT_DATA_ACTION_PT",
  1908. "NMI_TRM_HW_ER",
  1909. "NMI_INTERRUPT_TRM",
  1910. "NMI_INTERRUPT_BREAK_POINT"
  1911. "DEBUG_0",
  1912. "DEBUG_1",
  1913. "DEBUG_2",
  1914. "DEBUG_3",
  1915. };
  1916. static struct { char *name; u8 num; } advanced_lookup[] = {
  1917. { "NMI_INTERRUPT_WDG", 0x34 },
  1918. { "SYSASSERT", 0x35 },
  1919. { "UCODE_VERSION_MISMATCH", 0x37 },
  1920. { "BAD_COMMAND", 0x38 },
  1921. { "NMI_INTERRUPT_DATA_ACTION_PT", 0x3C },
  1922. { "FATAL_ERROR", 0x3D },
  1923. { "NMI_TRM_HW_ERR", 0x46 },
  1924. { "NMI_INTERRUPT_TRM", 0x4C },
  1925. { "NMI_INTERRUPT_BREAK_POINT", 0x54 },
  1926. { "NMI_INTERRUPT_WDG_RXF_FULL", 0x5C },
  1927. { "NMI_INTERRUPT_WDG_NO_RBD_RXF_FULL", 0x64 },
  1928. { "NMI_INTERRUPT_HOST", 0x66 },
  1929. { "NMI_INTERRUPT_ACTION_PT", 0x7C },
  1930. { "NMI_INTERRUPT_UNKNOWN", 0x84 },
  1931. { "NMI_INTERRUPT_INST_ACTION_PT", 0x86 },
  1932. { "ADVANCED_SYSASSERT", 0 },
  1933. };
  1934. static const char *desc_lookup(u32 num)
  1935. {
  1936. int i;
  1937. int max = ARRAY_SIZE(desc_lookup_text);
  1938. if (num < max)
  1939. return desc_lookup_text[num];
  1940. max = ARRAY_SIZE(advanced_lookup) - 1;
  1941. for (i = 0; i < max; i++) {
  1942. if (advanced_lookup[i].num == num)
  1943. break;;
  1944. }
  1945. return advanced_lookup[i].name;
  1946. }
  1947. #define ERROR_START_OFFSET (1 * sizeof(u32))
  1948. #define ERROR_ELEM_SIZE (7 * sizeof(u32))
  1949. void iwl_dump_nic_error_log(struct iwl_priv *priv)
  1950. {
  1951. u32 data2, line;
  1952. u32 desc, time, count, base, data1;
  1953. u32 blink1, blink2, ilink1, ilink2;
  1954. u32 pc, hcmd;
  1955. if (priv->ucode_type == UCODE_INIT) {
  1956. base = le32_to_cpu(priv->card_alive_init.error_event_table_ptr);
  1957. if (!base)
  1958. base = priv->_agn.init_errlog_ptr;
  1959. } else {
  1960. base = le32_to_cpu(priv->card_alive.error_event_table_ptr);
  1961. if (!base)
  1962. base = priv->_agn.inst_errlog_ptr;
  1963. }
  1964. if (!priv->cfg->ops->lib->is_valid_rtc_data_addr(base)) {
  1965. IWL_ERR(priv,
  1966. "Not valid error log pointer 0x%08X for %s uCode\n",
  1967. base, (priv->ucode_type == UCODE_INIT) ? "Init" : "RT");
  1968. return;
  1969. }
  1970. count = iwl_read_targ_mem(priv, base);
  1971. if (ERROR_START_OFFSET <= count * ERROR_ELEM_SIZE) {
  1972. IWL_ERR(priv, "Start IWL Error Log Dump:\n");
  1973. IWL_ERR(priv, "Status: 0x%08lX, count: %d\n",
  1974. priv->status, count);
  1975. }
  1976. desc = iwl_read_targ_mem(priv, base + 1 * sizeof(u32));
  1977. priv->isr_stats.err_code = desc;
  1978. pc = iwl_read_targ_mem(priv, base + 2 * sizeof(u32));
  1979. blink1 = iwl_read_targ_mem(priv, base + 3 * sizeof(u32));
  1980. blink2 = iwl_read_targ_mem(priv, base + 4 * sizeof(u32));
  1981. ilink1 = iwl_read_targ_mem(priv, base + 5 * sizeof(u32));
  1982. ilink2 = iwl_read_targ_mem(priv, base + 6 * sizeof(u32));
  1983. data1 = iwl_read_targ_mem(priv, base + 7 * sizeof(u32));
  1984. data2 = iwl_read_targ_mem(priv, base + 8 * sizeof(u32));
  1985. line = iwl_read_targ_mem(priv, base + 9 * sizeof(u32));
  1986. time = iwl_read_targ_mem(priv, base + 11 * sizeof(u32));
  1987. hcmd = iwl_read_targ_mem(priv, base + 22 * sizeof(u32));
  1988. trace_iwlwifi_dev_ucode_error(priv, desc, time, data1, data2, line,
  1989. blink1, blink2, ilink1, ilink2);
  1990. IWL_ERR(priv, "Desc Time "
  1991. "data1 data2 line\n");
  1992. IWL_ERR(priv, "%-28s (0x%04X) %010u 0x%08X 0x%08X %u\n",
  1993. desc_lookup(desc), desc, time, data1, data2, line);
  1994. IWL_ERR(priv, "pc blink1 blink2 ilink1 ilink2 hcmd\n");
  1995. IWL_ERR(priv, "0x%05X 0x%05X 0x%05X 0x%05X 0x%05X 0x%05X\n",
  1996. pc, blink1, blink2, ilink1, ilink2, hcmd);
  1997. }
  1998. #define EVENT_START_OFFSET (4 * sizeof(u32))
  1999. /**
  2000. * iwl_print_event_log - Dump error event log to syslog
  2001. *
  2002. */
  2003. static int iwl_print_event_log(struct iwl_priv *priv, u32 start_idx,
  2004. u32 num_events, u32 mode,
  2005. int pos, char **buf, size_t bufsz)
  2006. {
  2007. u32 i;
  2008. u32 base; /* SRAM byte address of event log header */
  2009. u32 event_size; /* 2 u32s, or 3 u32s if timestamp recorded */
  2010. u32 ptr; /* SRAM byte address of log data */
  2011. u32 ev, time, data; /* event log data */
  2012. unsigned long reg_flags;
  2013. if (num_events == 0)
  2014. return pos;
  2015. if (priv->ucode_type == UCODE_INIT) {
  2016. base = le32_to_cpu(priv->card_alive_init.log_event_table_ptr);
  2017. if (!base)
  2018. base = priv->_agn.init_evtlog_ptr;
  2019. } else {
  2020. base = le32_to_cpu(priv->card_alive.log_event_table_ptr);
  2021. if (!base)
  2022. base = priv->_agn.inst_evtlog_ptr;
  2023. }
  2024. if (mode == 0)
  2025. event_size = 2 * sizeof(u32);
  2026. else
  2027. event_size = 3 * sizeof(u32);
  2028. ptr = base + EVENT_START_OFFSET + (start_idx * event_size);
  2029. /* Make sure device is powered up for SRAM reads */
  2030. spin_lock_irqsave(&priv->reg_lock, reg_flags);
  2031. iwl_grab_nic_access(priv);
  2032. /* Set starting address; reads will auto-increment */
  2033. _iwl_write_direct32(priv, HBUS_TARG_MEM_RADDR, ptr);
  2034. rmb();
  2035. /* "time" is actually "data" for mode 0 (no timestamp).
  2036. * place event id # at far right for easier visual parsing. */
  2037. for (i = 0; i < num_events; i++) {
  2038. ev = _iwl_read_direct32(priv, HBUS_TARG_MEM_RDAT);
  2039. time = _iwl_read_direct32(priv, HBUS_TARG_MEM_RDAT);
  2040. if (mode == 0) {
  2041. /* data, ev */
  2042. if (bufsz) {
  2043. pos += scnprintf(*buf + pos, bufsz - pos,
  2044. "EVT_LOG:0x%08x:%04u\n",
  2045. time, ev);
  2046. } else {
  2047. trace_iwlwifi_dev_ucode_event(priv, 0,
  2048. time, ev);
  2049. IWL_ERR(priv, "EVT_LOG:0x%08x:%04u\n",
  2050. time, ev);
  2051. }
  2052. } else {
  2053. data = _iwl_read_direct32(priv, HBUS_TARG_MEM_RDAT);
  2054. if (bufsz) {
  2055. pos += scnprintf(*buf + pos, bufsz - pos,
  2056. "EVT_LOGT:%010u:0x%08x:%04u\n",
  2057. time, data, ev);
  2058. } else {
  2059. IWL_ERR(priv, "EVT_LOGT:%010u:0x%08x:%04u\n",
  2060. time, data, ev);
  2061. trace_iwlwifi_dev_ucode_event(priv, time,
  2062. data, ev);
  2063. }
  2064. }
  2065. }
  2066. /* Allow device to power down */
  2067. iwl_release_nic_access(priv);
  2068. spin_unlock_irqrestore(&priv->reg_lock, reg_flags);
  2069. return pos;
  2070. }
  2071. /**
  2072. * iwl_print_last_event_logs - Dump the newest # of event log to syslog
  2073. */
  2074. static int iwl_print_last_event_logs(struct iwl_priv *priv, u32 capacity,
  2075. u32 num_wraps, u32 next_entry,
  2076. u32 size, u32 mode,
  2077. int pos, char **buf, size_t bufsz)
  2078. {
  2079. /*
  2080. * display the newest DEFAULT_LOG_ENTRIES entries
  2081. * i.e the entries just before the next ont that uCode would fill.
  2082. */
  2083. if (num_wraps) {
  2084. if (next_entry < size) {
  2085. pos = iwl_print_event_log(priv,
  2086. capacity - (size - next_entry),
  2087. size - next_entry, mode,
  2088. pos, buf, bufsz);
  2089. pos = iwl_print_event_log(priv, 0,
  2090. next_entry, mode,
  2091. pos, buf, bufsz);
  2092. } else
  2093. pos = iwl_print_event_log(priv, next_entry - size,
  2094. size, mode, pos, buf, bufsz);
  2095. } else {
  2096. if (next_entry < size) {
  2097. pos = iwl_print_event_log(priv, 0, next_entry,
  2098. mode, pos, buf, bufsz);
  2099. } else {
  2100. pos = iwl_print_event_log(priv, next_entry - size,
  2101. size, mode, pos, buf, bufsz);
  2102. }
  2103. }
  2104. return pos;
  2105. }
  2106. #define DEFAULT_DUMP_EVENT_LOG_ENTRIES (20)
  2107. int iwl_dump_nic_event_log(struct iwl_priv *priv, bool full_log,
  2108. char **buf, bool display)
  2109. {
  2110. u32 base; /* SRAM byte address of event log header */
  2111. u32 capacity; /* event log capacity in # entries */
  2112. u32 mode; /* 0 - no timestamp, 1 - timestamp recorded */
  2113. u32 num_wraps; /* # times uCode wrapped to top of log */
  2114. u32 next_entry; /* index of next entry to be written by uCode */
  2115. u32 size; /* # entries that we'll print */
  2116. u32 logsize;
  2117. int pos = 0;
  2118. size_t bufsz = 0;
  2119. if (priv->ucode_type == UCODE_INIT) {
  2120. base = le32_to_cpu(priv->card_alive_init.log_event_table_ptr);
  2121. logsize = priv->_agn.init_evtlog_size;
  2122. if (!base)
  2123. base = priv->_agn.init_evtlog_ptr;
  2124. } else {
  2125. base = le32_to_cpu(priv->card_alive.log_event_table_ptr);
  2126. logsize = priv->_agn.inst_evtlog_size;
  2127. if (!base)
  2128. base = priv->_agn.inst_evtlog_ptr;
  2129. }
  2130. if (!priv->cfg->ops->lib->is_valid_rtc_data_addr(base)) {
  2131. IWL_ERR(priv,
  2132. "Invalid event log pointer 0x%08X for %s uCode\n",
  2133. base, (priv->ucode_type == UCODE_INIT) ? "Init" : "RT");
  2134. return -EINVAL;
  2135. }
  2136. /* event log header */
  2137. capacity = iwl_read_targ_mem(priv, base);
  2138. mode = iwl_read_targ_mem(priv, base + (1 * sizeof(u32)));
  2139. num_wraps = iwl_read_targ_mem(priv, base + (2 * sizeof(u32)));
  2140. next_entry = iwl_read_targ_mem(priv, base + (3 * sizeof(u32)));
  2141. if (capacity > logsize) {
  2142. IWL_ERR(priv, "Log capacity %d is bogus, limit to %d entries\n",
  2143. capacity, logsize);
  2144. capacity = logsize;
  2145. }
  2146. if (next_entry > logsize) {
  2147. IWL_ERR(priv, "Log write index %d is bogus, limit to %d\n",
  2148. next_entry, logsize);
  2149. next_entry = logsize;
  2150. }
  2151. size = num_wraps ? capacity : next_entry;
  2152. /* bail out if nothing in log */
  2153. if (size == 0) {
  2154. IWL_ERR(priv, "Start IWL Event Log Dump: nothing in log\n");
  2155. return pos;
  2156. }
  2157. /* enable/disable bt channel inhibition */
  2158. priv->bt_ch_announce = iwlagn_bt_ch_announce;
  2159. #ifdef CONFIG_IWLWIFI_DEBUG
  2160. if (!(iwl_get_debug_level(priv) & IWL_DL_FW_ERRORS) && !full_log)
  2161. size = (size > DEFAULT_DUMP_EVENT_LOG_ENTRIES)
  2162. ? DEFAULT_DUMP_EVENT_LOG_ENTRIES : size;
  2163. #else
  2164. size = (size > DEFAULT_DUMP_EVENT_LOG_ENTRIES)
  2165. ? DEFAULT_DUMP_EVENT_LOG_ENTRIES : size;
  2166. #endif
  2167. IWL_ERR(priv, "Start IWL Event Log Dump: display last %u entries\n",
  2168. size);
  2169. #ifdef CONFIG_IWLWIFI_DEBUG
  2170. if (display) {
  2171. if (full_log)
  2172. bufsz = capacity * 48;
  2173. else
  2174. bufsz = size * 48;
  2175. *buf = kmalloc(bufsz, GFP_KERNEL);
  2176. if (!*buf)
  2177. return -ENOMEM;
  2178. }
  2179. if ((iwl_get_debug_level(priv) & IWL_DL_FW_ERRORS) || full_log) {
  2180. /*
  2181. * if uCode has wrapped back to top of log,
  2182. * start at the oldest entry,
  2183. * i.e the next one that uCode would fill.
  2184. */
  2185. if (num_wraps)
  2186. pos = iwl_print_event_log(priv, next_entry,
  2187. capacity - next_entry, mode,
  2188. pos, buf, bufsz);
  2189. /* (then/else) start at top of log */
  2190. pos = iwl_print_event_log(priv, 0,
  2191. next_entry, mode, pos, buf, bufsz);
  2192. } else
  2193. pos = iwl_print_last_event_logs(priv, capacity, num_wraps,
  2194. next_entry, size, mode,
  2195. pos, buf, bufsz);
  2196. #else
  2197. pos = iwl_print_last_event_logs(priv, capacity, num_wraps,
  2198. next_entry, size, mode,
  2199. pos, buf, bufsz);
  2200. #endif
  2201. return pos;
  2202. }
  2203. static void iwl_rf_kill_ct_config(struct iwl_priv *priv)
  2204. {
  2205. struct iwl_ct_kill_config cmd;
  2206. struct iwl_ct_kill_throttling_config adv_cmd;
  2207. unsigned long flags;
  2208. int ret = 0;
  2209. spin_lock_irqsave(&priv->lock, flags);
  2210. iwl_write32(priv, CSR_UCODE_DRV_GP1_CLR,
  2211. CSR_UCODE_DRV_GP1_REG_BIT_CT_KILL_EXIT);
  2212. spin_unlock_irqrestore(&priv->lock, flags);
  2213. priv->thermal_throttle.ct_kill_toggle = false;
  2214. if (priv->cfg->base_params->support_ct_kill_exit) {
  2215. adv_cmd.critical_temperature_enter =
  2216. cpu_to_le32(priv->hw_params.ct_kill_threshold);
  2217. adv_cmd.critical_temperature_exit =
  2218. cpu_to_le32(priv->hw_params.ct_kill_exit_threshold);
  2219. ret = iwl_send_cmd_pdu(priv, REPLY_CT_KILL_CONFIG_CMD,
  2220. sizeof(adv_cmd), &adv_cmd);
  2221. if (ret)
  2222. IWL_ERR(priv, "REPLY_CT_KILL_CONFIG_CMD failed\n");
  2223. else
  2224. IWL_DEBUG_INFO(priv, "REPLY_CT_KILL_CONFIG_CMD "
  2225. "succeeded, "
  2226. "critical temperature enter is %d,"
  2227. "exit is %d\n",
  2228. priv->hw_params.ct_kill_threshold,
  2229. priv->hw_params.ct_kill_exit_threshold);
  2230. } else {
  2231. cmd.critical_temperature_R =
  2232. cpu_to_le32(priv->hw_params.ct_kill_threshold);
  2233. ret = iwl_send_cmd_pdu(priv, REPLY_CT_KILL_CONFIG_CMD,
  2234. sizeof(cmd), &cmd);
  2235. if (ret)
  2236. IWL_ERR(priv, "REPLY_CT_KILL_CONFIG_CMD failed\n");
  2237. else
  2238. IWL_DEBUG_INFO(priv, "REPLY_CT_KILL_CONFIG_CMD "
  2239. "succeeded, "
  2240. "critical temperature is %d\n",
  2241. priv->hw_params.ct_kill_threshold);
  2242. }
  2243. }
  2244. static int iwlagn_send_calib_cfg_rt(struct iwl_priv *priv, u32 cfg)
  2245. {
  2246. struct iwl_calib_cfg_cmd calib_cfg_cmd;
  2247. struct iwl_host_cmd cmd = {
  2248. .id = CALIBRATION_CFG_CMD,
  2249. .len = sizeof(struct iwl_calib_cfg_cmd),
  2250. .data = &calib_cfg_cmd,
  2251. };
  2252. memset(&calib_cfg_cmd, 0, sizeof(calib_cfg_cmd));
  2253. calib_cfg_cmd.ucd_calib_cfg.once.is_enable = IWL_CALIB_INIT_CFG_ALL;
  2254. calib_cfg_cmd.ucd_calib_cfg.once.start = cpu_to_le32(cfg);
  2255. return iwl_send_cmd(priv, &cmd);
  2256. }
  2257. /**
  2258. * iwl_alive_start - called after REPLY_ALIVE notification received
  2259. * from protocol/runtime uCode (initialization uCode's
  2260. * Alive gets handled by iwl_init_alive_start()).
  2261. */
  2262. static void iwl_alive_start(struct iwl_priv *priv)
  2263. {
  2264. int ret = 0;
  2265. struct iwl_rxon_context *ctx = &priv->contexts[IWL_RXON_CTX_BSS];
  2266. IWL_DEBUG_INFO(priv, "Runtime Alive received.\n");
  2267. if (priv->card_alive.is_valid != UCODE_VALID_OK) {
  2268. /* We had an error bringing up the hardware, so take it
  2269. * all the way back down so we can try again */
  2270. IWL_DEBUG_INFO(priv, "Alive failed.\n");
  2271. goto restart;
  2272. }
  2273. /* Initialize uCode has loaded Runtime uCode ... verify inst image.
  2274. * This is a paranoid check, because we would not have gotten the
  2275. * "runtime" alive if code weren't properly loaded. */
  2276. if (iwl_verify_ucode(priv)) {
  2277. /* Runtime instruction load was bad;
  2278. * take it all the way back down so we can try again */
  2279. IWL_DEBUG_INFO(priv, "Bad runtime uCode load.\n");
  2280. goto restart;
  2281. }
  2282. ret = priv->cfg->ops->lib->alive_notify(priv);
  2283. if (ret) {
  2284. IWL_WARN(priv,
  2285. "Could not complete ALIVE transition [ntf]: %d\n", ret);
  2286. goto restart;
  2287. }
  2288. /* After the ALIVE response, we can send host commands to the uCode */
  2289. set_bit(STATUS_ALIVE, &priv->status);
  2290. /* Enable watchdog to monitor the driver tx queues */
  2291. iwl_setup_watchdog(priv);
  2292. if (iwl_is_rfkill(priv))
  2293. return;
  2294. /* download priority table before any calibration request */
  2295. if (priv->cfg->bt_params &&
  2296. priv->cfg->bt_params->advanced_bt_coexist) {
  2297. /* Configure Bluetooth device coexistence support */
  2298. priv->bt_valid = IWLAGN_BT_ALL_VALID_MSK;
  2299. priv->kill_ack_mask = IWLAGN_BT_KILL_ACK_MASK_DEFAULT;
  2300. priv->kill_cts_mask = IWLAGN_BT_KILL_CTS_MASK_DEFAULT;
  2301. priv->cfg->ops->hcmd->send_bt_config(priv);
  2302. priv->bt_valid = IWLAGN_BT_VALID_ENABLE_FLAGS;
  2303. iwlagn_send_prio_tbl(priv);
  2304. /* FIXME: w/a to force change uCode BT state machine */
  2305. iwlagn_send_bt_env(priv, IWL_BT_COEX_ENV_OPEN,
  2306. BT_COEX_PRIO_TBL_EVT_INIT_CALIB2);
  2307. iwlagn_send_bt_env(priv, IWL_BT_COEX_ENV_CLOSE,
  2308. BT_COEX_PRIO_TBL_EVT_INIT_CALIB2);
  2309. }
  2310. if (priv->hw_params.calib_rt_cfg)
  2311. iwlagn_send_calib_cfg_rt(priv, priv->hw_params.calib_rt_cfg);
  2312. ieee80211_wake_queues(priv->hw);
  2313. priv->active_rate = IWL_RATES_MASK;
  2314. /* Configure Tx antenna selection based on H/W config */
  2315. if (priv->cfg->ops->hcmd->set_tx_ant)
  2316. priv->cfg->ops->hcmd->set_tx_ant(priv, priv->cfg->valid_tx_ant);
  2317. if (iwl_is_associated_ctx(ctx)) {
  2318. struct iwl_rxon_cmd *active_rxon =
  2319. (struct iwl_rxon_cmd *)&ctx->active;
  2320. /* apply any changes in staging */
  2321. ctx->staging.filter_flags |= RXON_FILTER_ASSOC_MSK;
  2322. active_rxon->filter_flags &= ~RXON_FILTER_ASSOC_MSK;
  2323. } else {
  2324. struct iwl_rxon_context *tmp;
  2325. /* Initialize our rx_config data */
  2326. for_each_context(priv, tmp)
  2327. iwl_connection_init_rx_config(priv, tmp);
  2328. if (priv->cfg->ops->hcmd->set_rxon_chain)
  2329. priv->cfg->ops->hcmd->set_rxon_chain(priv, ctx);
  2330. }
  2331. if (priv->cfg->bt_params &&
  2332. !priv->cfg->bt_params->advanced_bt_coexist) {
  2333. /* Configure Bluetooth device coexistence support */
  2334. priv->cfg->ops->hcmd->send_bt_config(priv);
  2335. }
  2336. iwl_reset_run_time_calib(priv);
  2337. set_bit(STATUS_READY, &priv->status);
  2338. /* Configure the adapter for unassociated operation */
  2339. iwlcore_commit_rxon(priv, ctx);
  2340. /* At this point, the NIC is initialized and operational */
  2341. iwl_rf_kill_ct_config(priv);
  2342. IWL_DEBUG_INFO(priv, "ALIVE processing complete.\n");
  2343. wake_up_interruptible(&priv->wait_command_queue);
  2344. iwl_power_update_mode(priv, true);
  2345. IWL_DEBUG_INFO(priv, "Updated power mode\n");
  2346. return;
  2347. restart:
  2348. queue_work(priv->workqueue, &priv->restart);
  2349. }
  2350. static void iwl_cancel_deferred_work(struct iwl_priv *priv);
  2351. static void __iwl_down(struct iwl_priv *priv)
  2352. {
  2353. unsigned long flags;
  2354. int exit_pending = test_bit(STATUS_EXIT_PENDING, &priv->status);
  2355. IWL_DEBUG_INFO(priv, DRV_NAME " is going down\n");
  2356. iwl_scan_cancel_timeout(priv, 200);
  2357. exit_pending = test_and_set_bit(STATUS_EXIT_PENDING, &priv->status);
  2358. /* Stop TX queues watchdog. We need to have STATUS_EXIT_PENDING bit set
  2359. * to prevent rearm timer */
  2360. del_timer_sync(&priv->watchdog);
  2361. iwl_clear_ucode_stations(priv, NULL);
  2362. iwl_dealloc_bcast_stations(priv);
  2363. iwl_clear_driver_stations(priv);
  2364. /* reset BT coex data */
  2365. priv->bt_status = 0;
  2366. if (priv->cfg->bt_params)
  2367. priv->bt_traffic_load =
  2368. priv->cfg->bt_params->bt_init_traffic_load;
  2369. else
  2370. priv->bt_traffic_load = 0;
  2371. priv->bt_sco_active = false;
  2372. priv->bt_full_concurrent = false;
  2373. priv->bt_ci_compliance = 0;
  2374. /* Unblock any waiting calls */
  2375. wake_up_interruptible_all(&priv->wait_command_queue);
  2376. /* Wipe out the EXIT_PENDING status bit if we are not actually
  2377. * exiting the module */
  2378. if (!exit_pending)
  2379. clear_bit(STATUS_EXIT_PENDING, &priv->status);
  2380. /* stop and reset the on-board processor */
  2381. iwl_write32(priv, CSR_RESET, CSR_RESET_REG_FLAG_NEVO_RESET);
  2382. /* tell the device to stop sending interrupts */
  2383. spin_lock_irqsave(&priv->lock, flags);
  2384. iwl_disable_interrupts(priv);
  2385. spin_unlock_irqrestore(&priv->lock, flags);
  2386. iwl_synchronize_irq(priv);
  2387. if (priv->mac80211_registered)
  2388. ieee80211_stop_queues(priv->hw);
  2389. /* If we have not previously called iwl_init() then
  2390. * clear all bits but the RF Kill bit and return */
  2391. if (!iwl_is_init(priv)) {
  2392. priv->status = test_bit(STATUS_RF_KILL_HW, &priv->status) <<
  2393. STATUS_RF_KILL_HW |
  2394. test_bit(STATUS_GEO_CONFIGURED, &priv->status) <<
  2395. STATUS_GEO_CONFIGURED |
  2396. test_bit(STATUS_EXIT_PENDING, &priv->status) <<
  2397. STATUS_EXIT_PENDING;
  2398. goto exit;
  2399. }
  2400. /* ...otherwise clear out all the status bits but the RF Kill
  2401. * bit and continue taking the NIC down. */
  2402. priv->status &= test_bit(STATUS_RF_KILL_HW, &priv->status) <<
  2403. STATUS_RF_KILL_HW |
  2404. test_bit(STATUS_GEO_CONFIGURED, &priv->status) <<
  2405. STATUS_GEO_CONFIGURED |
  2406. test_bit(STATUS_FW_ERROR, &priv->status) <<
  2407. STATUS_FW_ERROR |
  2408. test_bit(STATUS_EXIT_PENDING, &priv->status) <<
  2409. STATUS_EXIT_PENDING;
  2410. /* device going down, Stop using ICT table */
  2411. if (priv->cfg->ops->lib->isr_ops.disable)
  2412. priv->cfg->ops->lib->isr_ops.disable(priv);
  2413. iwlagn_txq_ctx_stop(priv);
  2414. iwlagn_rxq_stop(priv);
  2415. /* Power-down device's busmaster DMA clocks */
  2416. iwl_write_prph(priv, APMG_CLK_DIS_REG, APMG_CLK_VAL_DMA_CLK_RQT);
  2417. udelay(5);
  2418. /* Make sure (redundant) we've released our request to stay awake */
  2419. iwl_clear_bit(priv, CSR_GP_CNTRL, CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ);
  2420. /* Stop the device, and put it in low power state */
  2421. iwl_apm_stop(priv);
  2422. exit:
  2423. memset(&priv->card_alive, 0, sizeof(struct iwl_alive_resp));
  2424. dev_kfree_skb(priv->beacon_skb);
  2425. priv->beacon_skb = NULL;
  2426. /* clear out any free frames */
  2427. iwl_clear_free_frames(priv);
  2428. }
  2429. static void iwl_down(struct iwl_priv *priv)
  2430. {
  2431. mutex_lock(&priv->mutex);
  2432. __iwl_down(priv);
  2433. mutex_unlock(&priv->mutex);
  2434. iwl_cancel_deferred_work(priv);
  2435. }
  2436. #define HW_READY_TIMEOUT (50)
  2437. static int iwl_set_hw_ready(struct iwl_priv *priv)
  2438. {
  2439. int ret = 0;
  2440. iwl_set_bit(priv, CSR_HW_IF_CONFIG_REG,
  2441. CSR_HW_IF_CONFIG_REG_BIT_NIC_READY);
  2442. /* See if we got it */
  2443. ret = iwl_poll_bit(priv, CSR_HW_IF_CONFIG_REG,
  2444. CSR_HW_IF_CONFIG_REG_BIT_NIC_READY,
  2445. CSR_HW_IF_CONFIG_REG_BIT_NIC_READY,
  2446. HW_READY_TIMEOUT);
  2447. if (ret != -ETIMEDOUT)
  2448. priv->hw_ready = true;
  2449. else
  2450. priv->hw_ready = false;
  2451. IWL_DEBUG_INFO(priv, "hardware %s\n",
  2452. (priv->hw_ready == 1) ? "ready" : "not ready");
  2453. return ret;
  2454. }
  2455. static int iwl_prepare_card_hw(struct iwl_priv *priv)
  2456. {
  2457. int ret = 0;
  2458. IWL_DEBUG_INFO(priv, "iwl_prepare_card_hw enter\n");
  2459. ret = iwl_set_hw_ready(priv);
  2460. if (priv->hw_ready)
  2461. return ret;
  2462. /* If HW is not ready, prepare the conditions to check again */
  2463. iwl_set_bit(priv, CSR_HW_IF_CONFIG_REG,
  2464. CSR_HW_IF_CONFIG_REG_PREPARE);
  2465. ret = iwl_poll_bit(priv, CSR_HW_IF_CONFIG_REG,
  2466. ~CSR_HW_IF_CONFIG_REG_BIT_NIC_PREPARE_DONE,
  2467. CSR_HW_IF_CONFIG_REG_BIT_NIC_PREPARE_DONE, 150000);
  2468. /* HW should be ready by now, check again. */
  2469. if (ret != -ETIMEDOUT)
  2470. iwl_set_hw_ready(priv);
  2471. return ret;
  2472. }
  2473. #define MAX_HW_RESTARTS 5
  2474. static int __iwl_up(struct iwl_priv *priv)
  2475. {
  2476. struct iwl_rxon_context *ctx;
  2477. int i;
  2478. int ret;
  2479. if (test_bit(STATUS_EXIT_PENDING, &priv->status)) {
  2480. IWL_WARN(priv, "Exit pending; will not bring the NIC up\n");
  2481. return -EIO;
  2482. }
  2483. if (!priv->ucode_data_backup.v_addr || !priv->ucode_data.v_addr) {
  2484. IWL_ERR(priv, "ucode not available for device bringup\n");
  2485. return -EIO;
  2486. }
  2487. for_each_context(priv, ctx) {
  2488. ret = iwlagn_alloc_bcast_station(priv, ctx);
  2489. if (ret) {
  2490. iwl_dealloc_bcast_stations(priv);
  2491. return ret;
  2492. }
  2493. }
  2494. iwl_prepare_card_hw(priv);
  2495. if (!priv->hw_ready) {
  2496. IWL_WARN(priv, "Exit HW not ready\n");
  2497. return -EIO;
  2498. }
  2499. /* If platform's RF_KILL switch is NOT set to KILL */
  2500. if (iwl_read32(priv, CSR_GP_CNTRL) & CSR_GP_CNTRL_REG_FLAG_HW_RF_KILL_SW)
  2501. clear_bit(STATUS_RF_KILL_HW, &priv->status);
  2502. else
  2503. set_bit(STATUS_RF_KILL_HW, &priv->status);
  2504. if (iwl_is_rfkill(priv)) {
  2505. wiphy_rfkill_set_hw_state(priv->hw->wiphy, true);
  2506. iwl_enable_interrupts(priv);
  2507. IWL_WARN(priv, "Radio disabled by HW RF Kill switch\n");
  2508. return 0;
  2509. }
  2510. iwl_write32(priv, CSR_INT, 0xFFFFFFFF);
  2511. /* must be initialised before iwl_hw_nic_init */
  2512. if (priv->valid_contexts != BIT(IWL_RXON_CTX_BSS))
  2513. priv->cmd_queue = IWL_IPAN_CMD_QUEUE_NUM;
  2514. else
  2515. priv->cmd_queue = IWL_DEFAULT_CMD_QUEUE_NUM;
  2516. ret = iwlagn_hw_nic_init(priv);
  2517. if (ret) {
  2518. IWL_ERR(priv, "Unable to init nic\n");
  2519. return ret;
  2520. }
  2521. /* make sure rfkill handshake bits are cleared */
  2522. iwl_write32(priv, CSR_UCODE_DRV_GP1_CLR, CSR_UCODE_SW_BIT_RFKILL);
  2523. iwl_write32(priv, CSR_UCODE_DRV_GP1_CLR,
  2524. CSR_UCODE_DRV_GP1_BIT_CMD_BLOCKED);
  2525. /* clear (again), then enable host interrupts */
  2526. iwl_write32(priv, CSR_INT, 0xFFFFFFFF);
  2527. iwl_enable_interrupts(priv);
  2528. /* really make sure rfkill handshake bits are cleared */
  2529. iwl_write32(priv, CSR_UCODE_DRV_GP1_CLR, CSR_UCODE_SW_BIT_RFKILL);
  2530. iwl_write32(priv, CSR_UCODE_DRV_GP1_CLR, CSR_UCODE_SW_BIT_RFKILL);
  2531. /* Copy original ucode data image from disk into backup cache.
  2532. * This will be used to initialize the on-board processor's
  2533. * data SRAM for a clean start when the runtime program first loads. */
  2534. memcpy(priv->ucode_data_backup.v_addr, priv->ucode_data.v_addr,
  2535. priv->ucode_data.len);
  2536. for (i = 0; i < MAX_HW_RESTARTS; i++) {
  2537. /* load bootstrap state machine,
  2538. * load bootstrap program into processor's memory,
  2539. * prepare to load the "initialize" uCode */
  2540. ret = priv->cfg->ops->lib->load_ucode(priv);
  2541. if (ret) {
  2542. IWL_ERR(priv, "Unable to set up bootstrap uCode: %d\n",
  2543. ret);
  2544. continue;
  2545. }
  2546. /* start card; "initialize" will load runtime ucode */
  2547. iwl_nic_start(priv);
  2548. IWL_DEBUG_INFO(priv, DRV_NAME " is coming up\n");
  2549. return 0;
  2550. }
  2551. set_bit(STATUS_EXIT_PENDING, &priv->status);
  2552. __iwl_down(priv);
  2553. clear_bit(STATUS_EXIT_PENDING, &priv->status);
  2554. /* tried to restart and config the device for as long as our
  2555. * patience could withstand */
  2556. IWL_ERR(priv, "Unable to initialize device after %d attempts.\n", i);
  2557. return -EIO;
  2558. }
  2559. /*****************************************************************************
  2560. *
  2561. * Workqueue callbacks
  2562. *
  2563. *****************************************************************************/
  2564. static void iwl_bg_init_alive_start(struct work_struct *data)
  2565. {
  2566. struct iwl_priv *priv =
  2567. container_of(data, struct iwl_priv, init_alive_start.work);
  2568. if (test_bit(STATUS_EXIT_PENDING, &priv->status))
  2569. return;
  2570. mutex_lock(&priv->mutex);
  2571. priv->cfg->ops->lib->init_alive_start(priv);
  2572. mutex_unlock(&priv->mutex);
  2573. }
  2574. static void iwl_bg_alive_start(struct work_struct *data)
  2575. {
  2576. struct iwl_priv *priv =
  2577. container_of(data, struct iwl_priv, alive_start.work);
  2578. if (test_bit(STATUS_EXIT_PENDING, &priv->status))
  2579. return;
  2580. /* enable dram interrupt */
  2581. if (priv->cfg->ops->lib->isr_ops.reset)
  2582. priv->cfg->ops->lib->isr_ops.reset(priv);
  2583. mutex_lock(&priv->mutex);
  2584. iwl_alive_start(priv);
  2585. mutex_unlock(&priv->mutex);
  2586. }
  2587. static void iwl_bg_run_time_calib_work(struct work_struct *work)
  2588. {
  2589. struct iwl_priv *priv = container_of(work, struct iwl_priv,
  2590. run_time_calib_work);
  2591. mutex_lock(&priv->mutex);
  2592. if (test_bit(STATUS_EXIT_PENDING, &priv->status) ||
  2593. test_bit(STATUS_SCANNING, &priv->status)) {
  2594. mutex_unlock(&priv->mutex);
  2595. return;
  2596. }
  2597. if (priv->start_calib) {
  2598. if (iwl_bt_statistics(priv)) {
  2599. iwl_chain_noise_calibration(priv,
  2600. (void *)&priv->_agn.statistics_bt);
  2601. iwl_sensitivity_calibration(priv,
  2602. (void *)&priv->_agn.statistics_bt);
  2603. } else {
  2604. iwl_chain_noise_calibration(priv,
  2605. (void *)&priv->_agn.statistics);
  2606. iwl_sensitivity_calibration(priv,
  2607. (void *)&priv->_agn.statistics);
  2608. }
  2609. }
  2610. mutex_unlock(&priv->mutex);
  2611. }
  2612. static void iwl_bg_restart(struct work_struct *data)
  2613. {
  2614. struct iwl_priv *priv = container_of(data, struct iwl_priv, restart);
  2615. if (test_bit(STATUS_EXIT_PENDING, &priv->status))
  2616. return;
  2617. if (test_and_clear_bit(STATUS_FW_ERROR, &priv->status)) {
  2618. struct iwl_rxon_context *ctx;
  2619. bool bt_sco, bt_full_concurrent;
  2620. u8 bt_ci_compliance;
  2621. u8 bt_load;
  2622. u8 bt_status;
  2623. mutex_lock(&priv->mutex);
  2624. for_each_context(priv, ctx)
  2625. ctx->vif = NULL;
  2626. priv->is_open = 0;
  2627. /*
  2628. * __iwl_down() will clear the BT status variables,
  2629. * which is correct, but when we restart we really
  2630. * want to keep them so restore them afterwards.
  2631. *
  2632. * The restart process will later pick them up and
  2633. * re-configure the hw when we reconfigure the BT
  2634. * command.
  2635. */
  2636. bt_sco = priv->bt_sco_active;
  2637. bt_full_concurrent = priv->bt_full_concurrent;
  2638. bt_ci_compliance = priv->bt_ci_compliance;
  2639. bt_load = priv->bt_traffic_load;
  2640. bt_status = priv->bt_status;
  2641. __iwl_down(priv);
  2642. priv->bt_sco_active = bt_sco;
  2643. priv->bt_full_concurrent = bt_full_concurrent;
  2644. priv->bt_ci_compliance = bt_ci_compliance;
  2645. priv->bt_traffic_load = bt_load;
  2646. priv->bt_status = bt_status;
  2647. mutex_unlock(&priv->mutex);
  2648. iwl_cancel_deferred_work(priv);
  2649. ieee80211_restart_hw(priv->hw);
  2650. } else {
  2651. iwl_down(priv);
  2652. if (test_bit(STATUS_EXIT_PENDING, &priv->status))
  2653. return;
  2654. mutex_lock(&priv->mutex);
  2655. __iwl_up(priv);
  2656. mutex_unlock(&priv->mutex);
  2657. }
  2658. }
  2659. static void iwl_bg_rx_replenish(struct work_struct *data)
  2660. {
  2661. struct iwl_priv *priv =
  2662. container_of(data, struct iwl_priv, rx_replenish);
  2663. if (test_bit(STATUS_EXIT_PENDING, &priv->status))
  2664. return;
  2665. mutex_lock(&priv->mutex);
  2666. iwlagn_rx_replenish(priv);
  2667. mutex_unlock(&priv->mutex);
  2668. }
  2669. /*****************************************************************************
  2670. *
  2671. * mac80211 entry point functions
  2672. *
  2673. *****************************************************************************/
  2674. #define UCODE_READY_TIMEOUT (4 * HZ)
  2675. /*
  2676. * Not a mac80211 entry point function, but it fits in with all the
  2677. * other mac80211 functions grouped here.
  2678. */
  2679. static int iwl_mac_setup_register(struct iwl_priv *priv,
  2680. struct iwlagn_ucode_capabilities *capa)
  2681. {
  2682. int ret;
  2683. struct ieee80211_hw *hw = priv->hw;
  2684. struct iwl_rxon_context *ctx;
  2685. hw->rate_control_algorithm = "iwl-agn-rs";
  2686. /* Tell mac80211 our characteristics */
  2687. hw->flags = IEEE80211_HW_SIGNAL_DBM |
  2688. IEEE80211_HW_AMPDU_AGGREGATION |
  2689. IEEE80211_HW_NEED_DTIM_PERIOD |
  2690. IEEE80211_HW_SPECTRUM_MGMT |
  2691. IEEE80211_HW_REPORTS_TX_ACK_STATUS;
  2692. if (!priv->cfg->base_params->broken_powersave)
  2693. hw->flags |= IEEE80211_HW_SUPPORTS_PS |
  2694. IEEE80211_HW_SUPPORTS_DYNAMIC_PS;
  2695. if (priv->cfg->sku & IWL_SKU_N)
  2696. hw->flags |= IEEE80211_HW_SUPPORTS_DYNAMIC_SMPS |
  2697. IEEE80211_HW_SUPPORTS_STATIC_SMPS;
  2698. hw->sta_data_size = sizeof(struct iwl_station_priv);
  2699. hw->vif_data_size = sizeof(struct iwl_vif_priv);
  2700. for_each_context(priv, ctx) {
  2701. hw->wiphy->interface_modes |= ctx->interface_modes;
  2702. hw->wiphy->interface_modes |= ctx->exclusive_interface_modes;
  2703. }
  2704. hw->wiphy->max_remain_on_channel_duration = 1000;
  2705. hw->wiphy->flags |= WIPHY_FLAG_CUSTOM_REGULATORY |
  2706. WIPHY_FLAG_DISABLE_BEACON_HINTS;
  2707. /*
  2708. * For now, disable PS by default because it affects
  2709. * RX performance significantly.
  2710. */
  2711. hw->wiphy->flags &= ~WIPHY_FLAG_PS_ON_BY_DEFAULT;
  2712. hw->wiphy->max_scan_ssids = PROBE_OPTION_MAX;
  2713. /* we create the 802.11 header and a zero-length SSID element */
  2714. hw->wiphy->max_scan_ie_len = capa->max_probe_length - 24 - 2;
  2715. /* Default value; 4 EDCA QOS priorities */
  2716. hw->queues = 4;
  2717. hw->max_listen_interval = IWL_CONN_MAX_LISTEN_INTERVAL;
  2718. if (priv->bands[IEEE80211_BAND_2GHZ].n_channels)
  2719. priv->hw->wiphy->bands[IEEE80211_BAND_2GHZ] =
  2720. &priv->bands[IEEE80211_BAND_2GHZ];
  2721. if (priv->bands[IEEE80211_BAND_5GHZ].n_channels)
  2722. priv->hw->wiphy->bands[IEEE80211_BAND_5GHZ] =
  2723. &priv->bands[IEEE80211_BAND_5GHZ];
  2724. iwl_leds_init(priv);
  2725. ret = ieee80211_register_hw(priv->hw);
  2726. if (ret) {
  2727. IWL_ERR(priv, "Failed to register hw (error %d)\n", ret);
  2728. return ret;
  2729. }
  2730. priv->mac80211_registered = 1;
  2731. return 0;
  2732. }
  2733. int iwlagn_mac_start(struct ieee80211_hw *hw)
  2734. {
  2735. struct iwl_priv *priv = hw->priv;
  2736. int ret;
  2737. IWL_DEBUG_MAC80211(priv, "enter\n");
  2738. /* we should be verifying the device is ready to be opened */
  2739. mutex_lock(&priv->mutex);
  2740. ret = __iwl_up(priv);
  2741. mutex_unlock(&priv->mutex);
  2742. if (ret)
  2743. return ret;
  2744. if (iwl_is_rfkill(priv))
  2745. goto out;
  2746. IWL_DEBUG_INFO(priv, "Start UP work done.\n");
  2747. /* Wait for START_ALIVE from Run Time ucode. Otherwise callbacks from
  2748. * mac80211 will not be run successfully. */
  2749. ret = wait_event_interruptible_timeout(priv->wait_command_queue,
  2750. test_bit(STATUS_READY, &priv->status),
  2751. UCODE_READY_TIMEOUT);
  2752. if (!ret) {
  2753. if (!test_bit(STATUS_READY, &priv->status)) {
  2754. IWL_ERR(priv, "START_ALIVE timeout after %dms.\n",
  2755. jiffies_to_msecs(UCODE_READY_TIMEOUT));
  2756. return -ETIMEDOUT;
  2757. }
  2758. }
  2759. iwlagn_led_enable(priv);
  2760. out:
  2761. priv->is_open = 1;
  2762. IWL_DEBUG_MAC80211(priv, "leave\n");
  2763. return 0;
  2764. }
  2765. void iwlagn_mac_stop(struct ieee80211_hw *hw)
  2766. {
  2767. struct iwl_priv *priv = hw->priv;
  2768. IWL_DEBUG_MAC80211(priv, "enter\n");
  2769. if (!priv->is_open)
  2770. return;
  2771. priv->is_open = 0;
  2772. iwl_down(priv);
  2773. flush_workqueue(priv->workqueue);
  2774. /* User space software may expect getting rfkill changes
  2775. * even if interface is down */
  2776. iwl_write32(priv, CSR_INT, 0xFFFFFFFF);
  2777. iwl_enable_rfkill_int(priv);
  2778. IWL_DEBUG_MAC80211(priv, "leave\n");
  2779. }
  2780. int iwlagn_mac_tx(struct ieee80211_hw *hw, struct sk_buff *skb)
  2781. {
  2782. struct iwl_priv *priv = hw->priv;
  2783. IWL_DEBUG_MACDUMP(priv, "enter\n");
  2784. IWL_DEBUG_TX(priv, "dev->xmit(%d bytes) at rate 0x%02x\n", skb->len,
  2785. ieee80211_get_tx_rate(hw, IEEE80211_SKB_CB(skb))->bitrate);
  2786. if (iwlagn_tx_skb(priv, skb))
  2787. dev_kfree_skb_any(skb);
  2788. IWL_DEBUG_MACDUMP(priv, "leave\n");
  2789. return NETDEV_TX_OK;
  2790. }
  2791. void iwlagn_mac_update_tkip_key(struct ieee80211_hw *hw,
  2792. struct ieee80211_vif *vif,
  2793. struct ieee80211_key_conf *keyconf,
  2794. struct ieee80211_sta *sta,
  2795. u32 iv32, u16 *phase1key)
  2796. {
  2797. struct iwl_priv *priv = hw->priv;
  2798. struct iwl_vif_priv *vif_priv = (void *)vif->drv_priv;
  2799. IWL_DEBUG_MAC80211(priv, "enter\n");
  2800. iwl_update_tkip_key(priv, vif_priv->ctx, keyconf, sta,
  2801. iv32, phase1key);
  2802. IWL_DEBUG_MAC80211(priv, "leave\n");
  2803. }
  2804. int iwlagn_mac_set_key(struct ieee80211_hw *hw, enum set_key_cmd cmd,
  2805. struct ieee80211_vif *vif, struct ieee80211_sta *sta,
  2806. struct ieee80211_key_conf *key)
  2807. {
  2808. struct iwl_priv *priv = hw->priv;
  2809. struct iwl_vif_priv *vif_priv = (void *)vif->drv_priv;
  2810. struct iwl_rxon_context *ctx = vif_priv->ctx;
  2811. int ret;
  2812. u8 sta_id;
  2813. bool is_default_wep_key = false;
  2814. IWL_DEBUG_MAC80211(priv, "enter\n");
  2815. if (priv->cfg->mod_params->sw_crypto) {
  2816. IWL_DEBUG_MAC80211(priv, "leave - hwcrypto disabled\n");
  2817. return -EOPNOTSUPP;
  2818. }
  2819. sta_id = iwl_sta_id_or_broadcast(priv, vif_priv->ctx, sta);
  2820. if (sta_id == IWL_INVALID_STATION)
  2821. return -EINVAL;
  2822. mutex_lock(&priv->mutex);
  2823. iwl_scan_cancel_timeout(priv, 100);
  2824. /*
  2825. * If we are getting WEP group key and we didn't receive any key mapping
  2826. * so far, we are in legacy wep mode (group key only), otherwise we are
  2827. * in 1X mode.
  2828. * In legacy wep mode, we use another host command to the uCode.
  2829. */
  2830. if ((key->cipher == WLAN_CIPHER_SUITE_WEP40 ||
  2831. key->cipher == WLAN_CIPHER_SUITE_WEP104) &&
  2832. !sta) {
  2833. if (cmd == SET_KEY)
  2834. is_default_wep_key = !ctx->key_mapping_keys;
  2835. else
  2836. is_default_wep_key =
  2837. (key->hw_key_idx == HW_KEY_DEFAULT);
  2838. }
  2839. switch (cmd) {
  2840. case SET_KEY:
  2841. if (is_default_wep_key)
  2842. ret = iwl_set_default_wep_key(priv, vif_priv->ctx, key);
  2843. else
  2844. ret = iwl_set_dynamic_key(priv, vif_priv->ctx,
  2845. key, sta_id);
  2846. IWL_DEBUG_MAC80211(priv, "enable hwcrypto key\n");
  2847. break;
  2848. case DISABLE_KEY:
  2849. if (is_default_wep_key)
  2850. ret = iwl_remove_default_wep_key(priv, ctx, key);
  2851. else
  2852. ret = iwl_remove_dynamic_key(priv, ctx, key, sta_id);
  2853. IWL_DEBUG_MAC80211(priv, "disable hwcrypto key\n");
  2854. break;
  2855. default:
  2856. ret = -EINVAL;
  2857. }
  2858. mutex_unlock(&priv->mutex);
  2859. IWL_DEBUG_MAC80211(priv, "leave\n");
  2860. return ret;
  2861. }
  2862. int iwlagn_mac_ampdu_action(struct ieee80211_hw *hw,
  2863. struct ieee80211_vif *vif,
  2864. enum ieee80211_ampdu_mlme_action action,
  2865. struct ieee80211_sta *sta, u16 tid, u16 *ssn,
  2866. u8 buf_size)
  2867. {
  2868. struct iwl_priv *priv = hw->priv;
  2869. int ret = -EINVAL;
  2870. IWL_DEBUG_HT(priv, "A-MPDU action on addr %pM tid %d\n",
  2871. sta->addr, tid);
  2872. if (!(priv->cfg->sku & IWL_SKU_N))
  2873. return -EACCES;
  2874. mutex_lock(&priv->mutex);
  2875. switch (action) {
  2876. case IEEE80211_AMPDU_RX_START:
  2877. IWL_DEBUG_HT(priv, "start Rx\n");
  2878. ret = iwl_sta_rx_agg_start(priv, sta, tid, *ssn);
  2879. break;
  2880. case IEEE80211_AMPDU_RX_STOP:
  2881. IWL_DEBUG_HT(priv, "stop Rx\n");
  2882. ret = iwl_sta_rx_agg_stop(priv, sta, tid);
  2883. if (test_bit(STATUS_EXIT_PENDING, &priv->status))
  2884. ret = 0;
  2885. break;
  2886. case IEEE80211_AMPDU_TX_START:
  2887. IWL_DEBUG_HT(priv, "start Tx\n");
  2888. ret = iwlagn_tx_agg_start(priv, vif, sta, tid, ssn);
  2889. if (ret == 0) {
  2890. priv->_agn.agg_tids_count++;
  2891. IWL_DEBUG_HT(priv, "priv->_agn.agg_tids_count = %u\n",
  2892. priv->_agn.agg_tids_count);
  2893. }
  2894. break;
  2895. case IEEE80211_AMPDU_TX_STOP:
  2896. IWL_DEBUG_HT(priv, "stop Tx\n");
  2897. ret = iwlagn_tx_agg_stop(priv, vif, sta, tid);
  2898. if ((ret == 0) && (priv->_agn.agg_tids_count > 0)) {
  2899. priv->_agn.agg_tids_count--;
  2900. IWL_DEBUG_HT(priv, "priv->_agn.agg_tids_count = %u\n",
  2901. priv->_agn.agg_tids_count);
  2902. }
  2903. if (test_bit(STATUS_EXIT_PENDING, &priv->status))
  2904. ret = 0;
  2905. if (priv->cfg->ht_params &&
  2906. priv->cfg->ht_params->use_rts_for_aggregation) {
  2907. struct iwl_station_priv *sta_priv =
  2908. (void *) sta->drv_priv;
  2909. /*
  2910. * switch off RTS/CTS if it was previously enabled
  2911. */
  2912. sta_priv->lq_sta.lq.general_params.flags &=
  2913. ~LINK_QUAL_FLAGS_SET_STA_TLC_RTS_MSK;
  2914. iwl_send_lq_cmd(priv, iwl_rxon_ctx_from_vif(vif),
  2915. &sta_priv->lq_sta.lq, CMD_ASYNC, false);
  2916. }
  2917. break;
  2918. case IEEE80211_AMPDU_TX_OPERATIONAL:
  2919. if (priv->cfg->ht_params &&
  2920. priv->cfg->ht_params->use_rts_for_aggregation) {
  2921. struct iwl_station_priv *sta_priv =
  2922. (void *) sta->drv_priv;
  2923. /*
  2924. * switch to RTS/CTS if it is the prefer protection
  2925. * method for HT traffic
  2926. */
  2927. sta_priv->lq_sta.lq.general_params.flags |=
  2928. LINK_QUAL_FLAGS_SET_STA_TLC_RTS_MSK;
  2929. iwl_send_lq_cmd(priv, iwl_rxon_ctx_from_vif(vif),
  2930. &sta_priv->lq_sta.lq, CMD_ASYNC, false);
  2931. }
  2932. ret = 0;
  2933. break;
  2934. }
  2935. mutex_unlock(&priv->mutex);
  2936. return ret;
  2937. }
  2938. int iwlagn_mac_sta_add(struct ieee80211_hw *hw,
  2939. struct ieee80211_vif *vif,
  2940. struct ieee80211_sta *sta)
  2941. {
  2942. struct iwl_priv *priv = hw->priv;
  2943. struct iwl_station_priv *sta_priv = (void *)sta->drv_priv;
  2944. struct iwl_vif_priv *vif_priv = (void *)vif->drv_priv;
  2945. bool is_ap = vif->type == NL80211_IFTYPE_STATION;
  2946. int ret;
  2947. u8 sta_id;
  2948. IWL_DEBUG_INFO(priv, "received request to add station %pM\n",
  2949. sta->addr);
  2950. mutex_lock(&priv->mutex);
  2951. IWL_DEBUG_INFO(priv, "proceeding to add station %pM\n",
  2952. sta->addr);
  2953. sta_priv->common.sta_id = IWL_INVALID_STATION;
  2954. atomic_set(&sta_priv->pending_frames, 0);
  2955. if (vif->type == NL80211_IFTYPE_AP)
  2956. sta_priv->client = true;
  2957. ret = iwl_add_station_common(priv, vif_priv->ctx, sta->addr,
  2958. is_ap, sta, &sta_id);
  2959. if (ret) {
  2960. IWL_ERR(priv, "Unable to add station %pM (%d)\n",
  2961. sta->addr, ret);
  2962. /* Should we return success if return code is EEXIST ? */
  2963. mutex_unlock(&priv->mutex);
  2964. return ret;
  2965. }
  2966. sta_priv->common.sta_id = sta_id;
  2967. /* Initialize rate scaling */
  2968. IWL_DEBUG_INFO(priv, "Initializing rate scaling for station %pM\n",
  2969. sta->addr);
  2970. iwl_rs_rate_init(priv, sta, sta_id);
  2971. mutex_unlock(&priv->mutex);
  2972. return 0;
  2973. }
  2974. void iwlagn_mac_channel_switch(struct ieee80211_hw *hw,
  2975. struct ieee80211_channel_switch *ch_switch)
  2976. {
  2977. struct iwl_priv *priv = hw->priv;
  2978. const struct iwl_channel_info *ch_info;
  2979. struct ieee80211_conf *conf = &hw->conf;
  2980. struct ieee80211_channel *channel = ch_switch->channel;
  2981. struct iwl_ht_config *ht_conf = &priv->current_ht_config;
  2982. /*
  2983. * MULTI-FIXME
  2984. * When we add support for multiple interfaces, we need to
  2985. * revisit this. The channel switch command in the device
  2986. * only affects the BSS context, but what does that really
  2987. * mean? And what if we get a CSA on the second interface?
  2988. * This needs a lot of work.
  2989. */
  2990. struct iwl_rxon_context *ctx = &priv->contexts[IWL_RXON_CTX_BSS];
  2991. u16 ch;
  2992. unsigned long flags = 0;
  2993. IWL_DEBUG_MAC80211(priv, "enter\n");
  2994. if (iwl_is_rfkill(priv))
  2995. goto out_exit;
  2996. if (test_bit(STATUS_EXIT_PENDING, &priv->status) ||
  2997. test_bit(STATUS_SCANNING, &priv->status))
  2998. goto out_exit;
  2999. if (!iwl_is_associated_ctx(ctx))
  3000. goto out_exit;
  3001. /* channel switch in progress */
  3002. if (priv->switch_rxon.switch_in_progress == true)
  3003. goto out_exit;
  3004. mutex_lock(&priv->mutex);
  3005. if (priv->cfg->ops->lib->set_channel_switch) {
  3006. ch = channel->hw_value;
  3007. if (le16_to_cpu(ctx->active.channel) != ch) {
  3008. ch_info = iwl_get_channel_info(priv,
  3009. channel->band,
  3010. ch);
  3011. if (!is_channel_valid(ch_info)) {
  3012. IWL_DEBUG_MAC80211(priv, "invalid channel\n");
  3013. goto out;
  3014. }
  3015. spin_lock_irqsave(&priv->lock, flags);
  3016. priv->current_ht_config.smps = conf->smps_mode;
  3017. /* Configure HT40 channels */
  3018. ctx->ht.enabled = conf_is_ht(conf);
  3019. if (ctx->ht.enabled) {
  3020. if (conf_is_ht40_minus(conf)) {
  3021. ctx->ht.extension_chan_offset =
  3022. IEEE80211_HT_PARAM_CHA_SEC_BELOW;
  3023. ctx->ht.is_40mhz = true;
  3024. } else if (conf_is_ht40_plus(conf)) {
  3025. ctx->ht.extension_chan_offset =
  3026. IEEE80211_HT_PARAM_CHA_SEC_ABOVE;
  3027. ctx->ht.is_40mhz = true;
  3028. } else {
  3029. ctx->ht.extension_chan_offset =
  3030. IEEE80211_HT_PARAM_CHA_SEC_NONE;
  3031. ctx->ht.is_40mhz = false;
  3032. }
  3033. } else
  3034. ctx->ht.is_40mhz = false;
  3035. if ((le16_to_cpu(ctx->staging.channel) != ch))
  3036. ctx->staging.flags = 0;
  3037. iwl_set_rxon_channel(priv, channel, ctx);
  3038. iwl_set_rxon_ht(priv, ht_conf);
  3039. iwl_set_flags_for_band(priv, ctx, channel->band,
  3040. ctx->vif);
  3041. spin_unlock_irqrestore(&priv->lock, flags);
  3042. iwl_set_rate(priv);
  3043. /*
  3044. * at this point, staging_rxon has the
  3045. * configuration for channel switch
  3046. */
  3047. if (priv->cfg->ops->lib->set_channel_switch(priv,
  3048. ch_switch))
  3049. priv->switch_rxon.switch_in_progress = false;
  3050. }
  3051. }
  3052. out:
  3053. mutex_unlock(&priv->mutex);
  3054. out_exit:
  3055. if (!priv->switch_rxon.switch_in_progress)
  3056. ieee80211_chswitch_done(ctx->vif, false);
  3057. IWL_DEBUG_MAC80211(priv, "leave\n");
  3058. }
  3059. void iwlagn_configure_filter(struct ieee80211_hw *hw,
  3060. unsigned int changed_flags,
  3061. unsigned int *total_flags,
  3062. u64 multicast)
  3063. {
  3064. struct iwl_priv *priv = hw->priv;
  3065. __le32 filter_or = 0, filter_nand = 0;
  3066. struct iwl_rxon_context *ctx;
  3067. #define CHK(test, flag) do { \
  3068. if (*total_flags & (test)) \
  3069. filter_or |= (flag); \
  3070. else \
  3071. filter_nand |= (flag); \
  3072. } while (0)
  3073. IWL_DEBUG_MAC80211(priv, "Enter: changed: 0x%x, total: 0x%x\n",
  3074. changed_flags, *total_flags);
  3075. CHK(FIF_OTHER_BSS | FIF_PROMISC_IN_BSS, RXON_FILTER_PROMISC_MSK);
  3076. /* Setting _just_ RXON_FILTER_CTL2HOST_MSK causes FH errors */
  3077. CHK(FIF_CONTROL, RXON_FILTER_CTL2HOST_MSK | RXON_FILTER_PROMISC_MSK);
  3078. CHK(FIF_BCN_PRBRESP_PROMISC, RXON_FILTER_BCON_AWARE_MSK);
  3079. #undef CHK
  3080. mutex_lock(&priv->mutex);
  3081. for_each_context(priv, ctx) {
  3082. ctx->staging.filter_flags &= ~filter_nand;
  3083. ctx->staging.filter_flags |= filter_or;
  3084. /*
  3085. * Not committing directly because hardware can perform a scan,
  3086. * but we'll eventually commit the filter flags change anyway.
  3087. */
  3088. }
  3089. mutex_unlock(&priv->mutex);
  3090. /*
  3091. * Receiving all multicast frames is always enabled by the
  3092. * default flags setup in iwl_connection_init_rx_config()
  3093. * since we currently do not support programming multicast
  3094. * filters into the device.
  3095. */
  3096. *total_flags &= FIF_OTHER_BSS | FIF_ALLMULTI | FIF_PROMISC_IN_BSS |
  3097. FIF_BCN_PRBRESP_PROMISC | FIF_CONTROL;
  3098. }
  3099. void iwlagn_mac_flush(struct ieee80211_hw *hw, bool drop)
  3100. {
  3101. struct iwl_priv *priv = hw->priv;
  3102. mutex_lock(&priv->mutex);
  3103. IWL_DEBUG_MAC80211(priv, "enter\n");
  3104. /* do not support "flush" */
  3105. if (!priv->cfg->ops->lib->txfifo_flush)
  3106. goto done;
  3107. if (test_bit(STATUS_EXIT_PENDING, &priv->status)) {
  3108. IWL_DEBUG_TX(priv, "Aborting flush due to device shutdown\n");
  3109. goto done;
  3110. }
  3111. if (iwl_is_rfkill(priv)) {
  3112. IWL_DEBUG_TX(priv, "Aborting flush due to RF Kill\n");
  3113. goto done;
  3114. }
  3115. /*
  3116. * mac80211 will not push any more frames for transmit
  3117. * until the flush is completed
  3118. */
  3119. if (drop) {
  3120. IWL_DEBUG_MAC80211(priv, "send flush command\n");
  3121. if (priv->cfg->ops->lib->txfifo_flush(priv, IWL_DROP_ALL)) {
  3122. IWL_ERR(priv, "flush request fail\n");
  3123. goto done;
  3124. }
  3125. }
  3126. IWL_DEBUG_MAC80211(priv, "wait transmit/flush all frames\n");
  3127. iwlagn_wait_tx_queue_empty(priv);
  3128. done:
  3129. mutex_unlock(&priv->mutex);
  3130. IWL_DEBUG_MAC80211(priv, "leave\n");
  3131. }
  3132. static void iwlagn_disable_roc(struct iwl_priv *priv)
  3133. {
  3134. struct iwl_rxon_context *ctx = &priv->contexts[IWL_RXON_CTX_PAN];
  3135. struct ieee80211_channel *chan = ACCESS_ONCE(priv->hw->conf.channel);
  3136. lockdep_assert_held(&priv->mutex);
  3137. if (!ctx->is_active)
  3138. return;
  3139. ctx->staging.dev_type = RXON_DEV_TYPE_2STA;
  3140. ctx->staging.filter_flags &= ~RXON_FILTER_ASSOC_MSK;
  3141. iwl_set_rxon_channel(priv, chan, ctx);
  3142. iwl_set_flags_for_band(priv, ctx, chan->band, NULL);
  3143. priv->_agn.hw_roc_channel = NULL;
  3144. iwlagn_commit_rxon(priv, ctx);
  3145. ctx->is_active = false;
  3146. }
  3147. static void iwlagn_bg_roc_done(struct work_struct *work)
  3148. {
  3149. struct iwl_priv *priv = container_of(work, struct iwl_priv,
  3150. _agn.hw_roc_work.work);
  3151. mutex_lock(&priv->mutex);
  3152. ieee80211_remain_on_channel_expired(priv->hw);
  3153. iwlagn_disable_roc(priv);
  3154. mutex_unlock(&priv->mutex);
  3155. }
  3156. static int iwl_mac_remain_on_channel(struct ieee80211_hw *hw,
  3157. struct ieee80211_channel *channel,
  3158. enum nl80211_channel_type channel_type,
  3159. int duration)
  3160. {
  3161. struct iwl_priv *priv = hw->priv;
  3162. int err = 0;
  3163. if (!(priv->valid_contexts & BIT(IWL_RXON_CTX_PAN)))
  3164. return -EOPNOTSUPP;
  3165. if (!(priv->contexts[IWL_RXON_CTX_PAN].interface_modes &
  3166. BIT(NL80211_IFTYPE_P2P_CLIENT)))
  3167. return -EOPNOTSUPP;
  3168. mutex_lock(&priv->mutex);
  3169. if (priv->contexts[IWL_RXON_CTX_PAN].is_active ||
  3170. test_bit(STATUS_SCAN_HW, &priv->status)) {
  3171. err = -EBUSY;
  3172. goto out;
  3173. }
  3174. priv->contexts[IWL_RXON_CTX_PAN].is_active = true;
  3175. priv->_agn.hw_roc_channel = channel;
  3176. priv->_agn.hw_roc_chantype = channel_type;
  3177. priv->_agn.hw_roc_duration = DIV_ROUND_UP(duration * 1000, 1024);
  3178. iwlagn_commit_rxon(priv, &priv->contexts[IWL_RXON_CTX_PAN]);
  3179. queue_delayed_work(priv->workqueue, &priv->_agn.hw_roc_work,
  3180. msecs_to_jiffies(duration + 20));
  3181. msleep(IWL_MIN_SLOT_TIME); /* TU is almost ms */
  3182. ieee80211_ready_on_channel(priv->hw);
  3183. out:
  3184. mutex_unlock(&priv->mutex);
  3185. return err;
  3186. }
  3187. static int iwl_mac_cancel_remain_on_channel(struct ieee80211_hw *hw)
  3188. {
  3189. struct iwl_priv *priv = hw->priv;
  3190. if (!(priv->valid_contexts & BIT(IWL_RXON_CTX_PAN)))
  3191. return -EOPNOTSUPP;
  3192. cancel_delayed_work_sync(&priv->_agn.hw_roc_work);
  3193. mutex_lock(&priv->mutex);
  3194. iwlagn_disable_roc(priv);
  3195. mutex_unlock(&priv->mutex);
  3196. return 0;
  3197. }
  3198. /*****************************************************************************
  3199. *
  3200. * driver setup and teardown
  3201. *
  3202. *****************************************************************************/
  3203. static void iwl_setup_deferred_work(struct iwl_priv *priv)
  3204. {
  3205. priv->workqueue = create_singlethread_workqueue(DRV_NAME);
  3206. init_waitqueue_head(&priv->wait_command_queue);
  3207. INIT_WORK(&priv->restart, iwl_bg_restart);
  3208. INIT_WORK(&priv->rx_replenish, iwl_bg_rx_replenish);
  3209. INIT_WORK(&priv->beacon_update, iwl_bg_beacon_update);
  3210. INIT_WORK(&priv->run_time_calib_work, iwl_bg_run_time_calib_work);
  3211. INIT_WORK(&priv->tx_flush, iwl_bg_tx_flush);
  3212. INIT_WORK(&priv->bt_full_concurrency, iwl_bg_bt_full_concurrency);
  3213. INIT_WORK(&priv->bt_runtime_config, iwl_bg_bt_runtime_config);
  3214. INIT_DELAYED_WORK(&priv->init_alive_start, iwl_bg_init_alive_start);
  3215. INIT_DELAYED_WORK(&priv->alive_start, iwl_bg_alive_start);
  3216. INIT_DELAYED_WORK(&priv->_agn.hw_roc_work, iwlagn_bg_roc_done);
  3217. iwl_setup_scan_deferred_work(priv);
  3218. if (priv->cfg->ops->lib->setup_deferred_work)
  3219. priv->cfg->ops->lib->setup_deferred_work(priv);
  3220. init_timer(&priv->statistics_periodic);
  3221. priv->statistics_periodic.data = (unsigned long)priv;
  3222. priv->statistics_periodic.function = iwl_bg_statistics_periodic;
  3223. init_timer(&priv->ucode_trace);
  3224. priv->ucode_trace.data = (unsigned long)priv;
  3225. priv->ucode_trace.function = iwl_bg_ucode_trace;
  3226. init_timer(&priv->watchdog);
  3227. priv->watchdog.data = (unsigned long)priv;
  3228. priv->watchdog.function = iwl_bg_watchdog;
  3229. if (!priv->cfg->base_params->use_isr_legacy)
  3230. tasklet_init(&priv->irq_tasklet, (void (*)(unsigned long))
  3231. iwl_irq_tasklet, (unsigned long)priv);
  3232. else
  3233. tasklet_init(&priv->irq_tasklet, (void (*)(unsigned long))
  3234. iwl_irq_tasklet_legacy, (unsigned long)priv);
  3235. }
  3236. static void iwl_cancel_deferred_work(struct iwl_priv *priv)
  3237. {
  3238. if (priv->cfg->ops->lib->cancel_deferred_work)
  3239. priv->cfg->ops->lib->cancel_deferred_work(priv);
  3240. cancel_delayed_work_sync(&priv->init_alive_start);
  3241. cancel_delayed_work(&priv->alive_start);
  3242. cancel_work_sync(&priv->run_time_calib_work);
  3243. cancel_work_sync(&priv->beacon_update);
  3244. iwl_cancel_scan_deferred_work(priv);
  3245. cancel_work_sync(&priv->bt_full_concurrency);
  3246. cancel_work_sync(&priv->bt_runtime_config);
  3247. del_timer_sync(&priv->statistics_periodic);
  3248. del_timer_sync(&priv->ucode_trace);
  3249. }
  3250. static void iwl_init_hw_rates(struct iwl_priv *priv,
  3251. struct ieee80211_rate *rates)
  3252. {
  3253. int i;
  3254. for (i = 0; i < IWL_RATE_COUNT_LEGACY; i++) {
  3255. rates[i].bitrate = iwl_rates[i].ieee * 5;
  3256. rates[i].hw_value = i; /* Rate scaling will work on indexes */
  3257. rates[i].hw_value_short = i;
  3258. rates[i].flags = 0;
  3259. if ((i >= IWL_FIRST_CCK_RATE) && (i <= IWL_LAST_CCK_RATE)) {
  3260. /*
  3261. * If CCK != 1M then set short preamble rate flag.
  3262. */
  3263. rates[i].flags |=
  3264. (iwl_rates[i].plcp == IWL_RATE_1M_PLCP) ?
  3265. 0 : IEEE80211_RATE_SHORT_PREAMBLE;
  3266. }
  3267. }
  3268. }
  3269. static int iwl_init_drv(struct iwl_priv *priv)
  3270. {
  3271. int ret;
  3272. spin_lock_init(&priv->sta_lock);
  3273. spin_lock_init(&priv->hcmd_lock);
  3274. INIT_LIST_HEAD(&priv->free_frames);
  3275. mutex_init(&priv->mutex);
  3276. mutex_init(&priv->sync_cmd_mutex);
  3277. priv->ieee_channels = NULL;
  3278. priv->ieee_rates = NULL;
  3279. priv->band = IEEE80211_BAND_2GHZ;
  3280. priv->iw_mode = NL80211_IFTYPE_STATION;
  3281. priv->current_ht_config.smps = IEEE80211_SMPS_STATIC;
  3282. priv->missed_beacon_threshold = IWL_MISSED_BEACON_THRESHOLD_DEF;
  3283. priv->_agn.agg_tids_count = 0;
  3284. /* initialize force reset */
  3285. priv->force_reset[IWL_RF_RESET].reset_duration =
  3286. IWL_DELAY_NEXT_FORCE_RF_RESET;
  3287. priv->force_reset[IWL_FW_RESET].reset_duration =
  3288. IWL_DELAY_NEXT_FORCE_FW_RELOAD;
  3289. /* Choose which receivers/antennas to use */
  3290. if (priv->cfg->ops->hcmd->set_rxon_chain)
  3291. priv->cfg->ops->hcmd->set_rxon_chain(priv,
  3292. &priv->contexts[IWL_RXON_CTX_BSS]);
  3293. iwl_init_scan_params(priv);
  3294. /* init bt coex */
  3295. if (priv->cfg->bt_params &&
  3296. priv->cfg->bt_params->advanced_bt_coexist) {
  3297. priv->kill_ack_mask = IWLAGN_BT_KILL_ACK_MASK_DEFAULT;
  3298. priv->kill_cts_mask = IWLAGN_BT_KILL_CTS_MASK_DEFAULT;
  3299. priv->bt_valid = IWLAGN_BT_ALL_VALID_MSK;
  3300. priv->bt_on_thresh = BT_ON_THRESHOLD_DEF;
  3301. priv->bt_duration = BT_DURATION_LIMIT_DEF;
  3302. priv->dynamic_frag_thresh = BT_FRAG_THRESHOLD_DEF;
  3303. }
  3304. /* Set the tx_power_user_lmt to the lowest power level
  3305. * this value will get overwritten by channel max power avg
  3306. * from eeprom */
  3307. priv->tx_power_user_lmt = IWLAGN_TX_POWER_TARGET_POWER_MIN;
  3308. priv->tx_power_next = IWLAGN_TX_POWER_TARGET_POWER_MIN;
  3309. ret = iwl_init_channel_map(priv);
  3310. if (ret) {
  3311. IWL_ERR(priv, "initializing regulatory failed: %d\n", ret);
  3312. goto err;
  3313. }
  3314. ret = iwlcore_init_geos(priv);
  3315. if (ret) {
  3316. IWL_ERR(priv, "initializing geos failed: %d\n", ret);
  3317. goto err_free_channel_map;
  3318. }
  3319. iwl_init_hw_rates(priv, priv->ieee_rates);
  3320. return 0;
  3321. err_free_channel_map:
  3322. iwl_free_channel_map(priv);
  3323. err:
  3324. return ret;
  3325. }
  3326. static void iwl_uninit_drv(struct iwl_priv *priv)
  3327. {
  3328. iwl_calib_free_results(priv);
  3329. iwlcore_free_geos(priv);
  3330. iwl_free_channel_map(priv);
  3331. kfree(priv->scan_cmd);
  3332. }
  3333. #ifdef CONFIG_IWL5000
  3334. struct ieee80211_ops iwlagn_hw_ops = {
  3335. .tx = iwlagn_mac_tx,
  3336. .start = iwlagn_mac_start,
  3337. .stop = iwlagn_mac_stop,
  3338. .add_interface = iwl_mac_add_interface,
  3339. .remove_interface = iwl_mac_remove_interface,
  3340. .change_interface = iwl_mac_change_interface,
  3341. .config = iwlagn_mac_config,
  3342. .configure_filter = iwlagn_configure_filter,
  3343. .set_key = iwlagn_mac_set_key,
  3344. .update_tkip_key = iwlagn_mac_update_tkip_key,
  3345. .conf_tx = iwl_mac_conf_tx,
  3346. .bss_info_changed = iwlagn_bss_info_changed,
  3347. .ampdu_action = iwlagn_mac_ampdu_action,
  3348. .hw_scan = iwl_mac_hw_scan,
  3349. .sta_notify = iwlagn_mac_sta_notify,
  3350. .sta_add = iwlagn_mac_sta_add,
  3351. .sta_remove = iwl_mac_sta_remove,
  3352. .channel_switch = iwlagn_mac_channel_switch,
  3353. .flush = iwlagn_mac_flush,
  3354. .tx_last_beacon = iwl_mac_tx_last_beacon,
  3355. .remain_on_channel = iwl_mac_remain_on_channel,
  3356. .cancel_remain_on_channel = iwl_mac_cancel_remain_on_channel,
  3357. };
  3358. #endif
  3359. static void iwl_hw_detect(struct iwl_priv *priv)
  3360. {
  3361. priv->hw_rev = _iwl_read32(priv, CSR_HW_REV);
  3362. priv->hw_wa_rev = _iwl_read32(priv, CSR_HW_REV_WA_REG);
  3363. pci_read_config_byte(priv->pci_dev, PCI_REVISION_ID, &priv->rev_id);
  3364. IWL_DEBUG_INFO(priv, "HW Revision ID = 0x%X\n", priv->rev_id);
  3365. }
  3366. static int iwl_set_hw_params(struct iwl_priv *priv)
  3367. {
  3368. priv->hw_params.max_rxq_size = RX_QUEUE_SIZE;
  3369. priv->hw_params.max_rxq_log = RX_QUEUE_SIZE_LOG;
  3370. if (priv->cfg->mod_params->amsdu_size_8K)
  3371. priv->hw_params.rx_page_order = get_order(IWL_RX_BUF_SIZE_8K);
  3372. else
  3373. priv->hw_params.rx_page_order = get_order(IWL_RX_BUF_SIZE_4K);
  3374. priv->hw_params.max_beacon_itrvl = IWL_MAX_UCODE_BEACON_INTERVAL;
  3375. if (priv->cfg->mod_params->disable_11n)
  3376. priv->cfg->sku &= ~IWL_SKU_N;
  3377. /* Device-specific setup */
  3378. return priv->cfg->ops->lib->set_hw_params(priv);
  3379. }
  3380. static const u8 iwlagn_bss_ac_to_fifo[] = {
  3381. IWL_TX_FIFO_VO,
  3382. IWL_TX_FIFO_VI,
  3383. IWL_TX_FIFO_BE,
  3384. IWL_TX_FIFO_BK,
  3385. };
  3386. static const u8 iwlagn_bss_ac_to_queue[] = {
  3387. 0, 1, 2, 3,
  3388. };
  3389. static const u8 iwlagn_pan_ac_to_fifo[] = {
  3390. IWL_TX_FIFO_VO_IPAN,
  3391. IWL_TX_FIFO_VI_IPAN,
  3392. IWL_TX_FIFO_BE_IPAN,
  3393. IWL_TX_FIFO_BK_IPAN,
  3394. };
  3395. static const u8 iwlagn_pan_ac_to_queue[] = {
  3396. 7, 6, 5, 4,
  3397. };
  3398. static int iwl_pci_probe(struct pci_dev *pdev, const struct pci_device_id *ent)
  3399. {
  3400. int err = 0, i;
  3401. struct iwl_priv *priv;
  3402. struct ieee80211_hw *hw;
  3403. struct iwl_cfg *cfg = (struct iwl_cfg *)(ent->driver_data);
  3404. unsigned long flags;
  3405. u16 pci_cmd, num_mac;
  3406. /************************
  3407. * 1. Allocating HW data
  3408. ************************/
  3409. /* Disabling hardware scan means that mac80211 will perform scans
  3410. * "the hard way", rather than using device's scan. */
  3411. if (cfg->mod_params->disable_hw_scan) {
  3412. dev_printk(KERN_DEBUG, &(pdev->dev),
  3413. "sw scan support is deprecated\n");
  3414. #ifdef CONFIG_IWL5000
  3415. iwlagn_hw_ops.hw_scan = NULL;
  3416. #endif
  3417. #ifdef CONFIG_IWL4965
  3418. iwl4965_hw_ops.hw_scan = NULL;
  3419. #endif
  3420. }
  3421. hw = iwl_alloc_all(cfg);
  3422. if (!hw) {
  3423. err = -ENOMEM;
  3424. goto out;
  3425. }
  3426. priv = hw->priv;
  3427. /* At this point both hw and priv are allocated. */
  3428. /*
  3429. * The default context is always valid,
  3430. * more may be discovered when firmware
  3431. * is loaded.
  3432. */
  3433. priv->valid_contexts = BIT(IWL_RXON_CTX_BSS);
  3434. for (i = 0; i < NUM_IWL_RXON_CTX; i++)
  3435. priv->contexts[i].ctxid = i;
  3436. priv->contexts[IWL_RXON_CTX_BSS].always_active = true;
  3437. priv->contexts[IWL_RXON_CTX_BSS].is_active = true;
  3438. priv->contexts[IWL_RXON_CTX_BSS].rxon_cmd = REPLY_RXON;
  3439. priv->contexts[IWL_RXON_CTX_BSS].rxon_timing_cmd = REPLY_RXON_TIMING;
  3440. priv->contexts[IWL_RXON_CTX_BSS].rxon_assoc_cmd = REPLY_RXON_ASSOC;
  3441. priv->contexts[IWL_RXON_CTX_BSS].qos_cmd = REPLY_QOS_PARAM;
  3442. priv->contexts[IWL_RXON_CTX_BSS].ap_sta_id = IWL_AP_ID;
  3443. priv->contexts[IWL_RXON_CTX_BSS].wep_key_cmd = REPLY_WEPKEY;
  3444. priv->contexts[IWL_RXON_CTX_BSS].ac_to_fifo = iwlagn_bss_ac_to_fifo;
  3445. priv->contexts[IWL_RXON_CTX_BSS].ac_to_queue = iwlagn_bss_ac_to_queue;
  3446. priv->contexts[IWL_RXON_CTX_BSS].exclusive_interface_modes =
  3447. BIT(NL80211_IFTYPE_ADHOC);
  3448. priv->contexts[IWL_RXON_CTX_BSS].interface_modes =
  3449. BIT(NL80211_IFTYPE_STATION);
  3450. priv->contexts[IWL_RXON_CTX_BSS].ap_devtype = RXON_DEV_TYPE_AP;
  3451. priv->contexts[IWL_RXON_CTX_BSS].ibss_devtype = RXON_DEV_TYPE_IBSS;
  3452. priv->contexts[IWL_RXON_CTX_BSS].station_devtype = RXON_DEV_TYPE_ESS;
  3453. priv->contexts[IWL_RXON_CTX_BSS].unused_devtype = RXON_DEV_TYPE_ESS;
  3454. priv->contexts[IWL_RXON_CTX_PAN].rxon_cmd = REPLY_WIPAN_RXON;
  3455. priv->contexts[IWL_RXON_CTX_PAN].rxon_timing_cmd = REPLY_WIPAN_RXON_TIMING;
  3456. priv->contexts[IWL_RXON_CTX_PAN].rxon_assoc_cmd = REPLY_WIPAN_RXON_ASSOC;
  3457. priv->contexts[IWL_RXON_CTX_PAN].qos_cmd = REPLY_WIPAN_QOS_PARAM;
  3458. priv->contexts[IWL_RXON_CTX_PAN].ap_sta_id = IWL_AP_ID_PAN;
  3459. priv->contexts[IWL_RXON_CTX_PAN].wep_key_cmd = REPLY_WIPAN_WEPKEY;
  3460. priv->contexts[IWL_RXON_CTX_PAN].bcast_sta_id = IWLAGN_PAN_BCAST_ID;
  3461. priv->contexts[IWL_RXON_CTX_PAN].station_flags = STA_FLG_PAN_STATION;
  3462. priv->contexts[IWL_RXON_CTX_PAN].ac_to_fifo = iwlagn_pan_ac_to_fifo;
  3463. priv->contexts[IWL_RXON_CTX_PAN].ac_to_queue = iwlagn_pan_ac_to_queue;
  3464. priv->contexts[IWL_RXON_CTX_PAN].mcast_queue = IWL_IPAN_MCAST_QUEUE;
  3465. priv->contexts[IWL_RXON_CTX_PAN].interface_modes =
  3466. BIT(NL80211_IFTYPE_STATION) | BIT(NL80211_IFTYPE_AP);
  3467. #ifdef CONFIG_IWL_P2P
  3468. priv->contexts[IWL_RXON_CTX_PAN].interface_modes |=
  3469. BIT(NL80211_IFTYPE_P2P_CLIENT) | BIT(NL80211_IFTYPE_P2P_GO);
  3470. #endif
  3471. priv->contexts[IWL_RXON_CTX_PAN].ap_devtype = RXON_DEV_TYPE_CP;
  3472. priv->contexts[IWL_RXON_CTX_PAN].station_devtype = RXON_DEV_TYPE_2STA;
  3473. priv->contexts[IWL_RXON_CTX_PAN].unused_devtype = RXON_DEV_TYPE_P2P;
  3474. BUILD_BUG_ON(NUM_IWL_RXON_CTX != 2);
  3475. SET_IEEE80211_DEV(hw, &pdev->dev);
  3476. IWL_DEBUG_INFO(priv, "*** LOAD DRIVER ***\n");
  3477. priv->cfg = cfg;
  3478. priv->pci_dev = pdev;
  3479. priv->inta_mask = CSR_INI_SET_MASK;
  3480. /* is antenna coupling more than 35dB ? */
  3481. priv->bt_ant_couple_ok =
  3482. (iwlagn_ant_coupling > IWL_BT_ANTENNA_COUPLING_THRESHOLD) ?
  3483. true : false;
  3484. /* enable/disable bt channel inhibition */
  3485. priv->bt_ch_announce = iwlagn_bt_ch_announce;
  3486. IWL_DEBUG_INFO(priv, "BT channel inhibition is %s\n",
  3487. (priv->bt_ch_announce) ? "On" : "Off");
  3488. if (iwl_alloc_traffic_mem(priv))
  3489. IWL_ERR(priv, "Not enough memory to generate traffic log\n");
  3490. /**************************
  3491. * 2. Initializing PCI bus
  3492. **************************/
  3493. pci_disable_link_state(pdev, PCIE_LINK_STATE_L0S | PCIE_LINK_STATE_L1 |
  3494. PCIE_LINK_STATE_CLKPM);
  3495. if (pci_enable_device(pdev)) {
  3496. err = -ENODEV;
  3497. goto out_ieee80211_free_hw;
  3498. }
  3499. pci_set_master(pdev);
  3500. err = pci_set_dma_mask(pdev, DMA_BIT_MASK(36));
  3501. if (!err)
  3502. err = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(36));
  3503. if (err) {
  3504. err = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
  3505. if (!err)
  3506. err = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(32));
  3507. /* both attempts failed: */
  3508. if (err) {
  3509. IWL_WARN(priv, "No suitable DMA available.\n");
  3510. goto out_pci_disable_device;
  3511. }
  3512. }
  3513. err = pci_request_regions(pdev, DRV_NAME);
  3514. if (err)
  3515. goto out_pci_disable_device;
  3516. pci_set_drvdata(pdev, priv);
  3517. /***********************
  3518. * 3. Read REV register
  3519. ***********************/
  3520. priv->hw_base = pci_iomap(pdev, 0, 0);
  3521. if (!priv->hw_base) {
  3522. err = -ENODEV;
  3523. goto out_pci_release_regions;
  3524. }
  3525. IWL_DEBUG_INFO(priv, "pci_resource_len = 0x%08llx\n",
  3526. (unsigned long long) pci_resource_len(pdev, 0));
  3527. IWL_DEBUG_INFO(priv, "pci_resource_base = %p\n", priv->hw_base);
  3528. /* these spin locks will be used in apm_ops.init and EEPROM access
  3529. * we should init now
  3530. */
  3531. spin_lock_init(&priv->reg_lock);
  3532. spin_lock_init(&priv->lock);
  3533. /*
  3534. * stop and reset the on-board processor just in case it is in a
  3535. * strange state ... like being left stranded by a primary kernel
  3536. * and this is now the kdump kernel trying to start up
  3537. */
  3538. iwl_write32(priv, CSR_RESET, CSR_RESET_REG_FLAG_NEVO_RESET);
  3539. iwl_hw_detect(priv);
  3540. IWL_INFO(priv, "Detected %s, REV=0x%X\n",
  3541. priv->cfg->name, priv->hw_rev);
  3542. /* We disable the RETRY_TIMEOUT register (0x41) to keep
  3543. * PCI Tx retries from interfering with C3 CPU state */
  3544. pci_write_config_byte(pdev, PCI_CFG_RETRY_TIMEOUT, 0x00);
  3545. iwl_prepare_card_hw(priv);
  3546. if (!priv->hw_ready) {
  3547. IWL_WARN(priv, "Failed, HW not ready\n");
  3548. goto out_iounmap;
  3549. }
  3550. /*****************
  3551. * 4. Read EEPROM
  3552. *****************/
  3553. /* Read the EEPROM */
  3554. err = iwl_eeprom_init(priv);
  3555. if (err) {
  3556. IWL_ERR(priv, "Unable to init EEPROM\n");
  3557. goto out_iounmap;
  3558. }
  3559. err = iwl_eeprom_check_version(priv);
  3560. if (err)
  3561. goto out_free_eeprom;
  3562. err = iwl_eeprom_check_sku(priv);
  3563. if (err)
  3564. goto out_free_eeprom;
  3565. /* extract MAC Address */
  3566. iwl_eeprom_get_mac(priv, priv->addresses[0].addr);
  3567. IWL_DEBUG_INFO(priv, "MAC address: %pM\n", priv->addresses[0].addr);
  3568. priv->hw->wiphy->addresses = priv->addresses;
  3569. priv->hw->wiphy->n_addresses = 1;
  3570. num_mac = iwl_eeprom_query16(priv, EEPROM_NUM_MAC_ADDRESS);
  3571. if (num_mac > 1) {
  3572. memcpy(priv->addresses[1].addr, priv->addresses[0].addr,
  3573. ETH_ALEN);
  3574. priv->addresses[1].addr[5]++;
  3575. priv->hw->wiphy->n_addresses++;
  3576. }
  3577. /************************
  3578. * 5. Setup HW constants
  3579. ************************/
  3580. if (iwl_set_hw_params(priv)) {
  3581. IWL_ERR(priv, "failed to set hw parameters\n");
  3582. goto out_free_eeprom;
  3583. }
  3584. /*******************
  3585. * 6. Setup priv
  3586. *******************/
  3587. err = iwl_init_drv(priv);
  3588. if (err)
  3589. goto out_free_eeprom;
  3590. /* At this point both hw and priv are initialized. */
  3591. /********************
  3592. * 7. Setup services
  3593. ********************/
  3594. spin_lock_irqsave(&priv->lock, flags);
  3595. iwl_disable_interrupts(priv);
  3596. spin_unlock_irqrestore(&priv->lock, flags);
  3597. pci_enable_msi(priv->pci_dev);
  3598. if (priv->cfg->ops->lib->isr_ops.alloc)
  3599. priv->cfg->ops->lib->isr_ops.alloc(priv);
  3600. err = request_irq(priv->pci_dev->irq, priv->cfg->ops->lib->isr_ops.isr,
  3601. IRQF_SHARED, DRV_NAME, priv);
  3602. if (err) {
  3603. IWL_ERR(priv, "Error allocating IRQ %d\n", priv->pci_dev->irq);
  3604. goto out_disable_msi;
  3605. }
  3606. iwl_setup_deferred_work(priv);
  3607. iwl_setup_rx_handlers(priv);
  3608. /*********************************************
  3609. * 8. Enable interrupts and read RFKILL state
  3610. *********************************************/
  3611. /* enable rfkill interrupt: hw bug w/a */
  3612. pci_read_config_word(priv->pci_dev, PCI_COMMAND, &pci_cmd);
  3613. if (pci_cmd & PCI_COMMAND_INTX_DISABLE) {
  3614. pci_cmd &= ~PCI_COMMAND_INTX_DISABLE;
  3615. pci_write_config_word(priv->pci_dev, PCI_COMMAND, pci_cmd);
  3616. }
  3617. iwl_enable_rfkill_int(priv);
  3618. /* If platform's RF_KILL switch is NOT set to KILL */
  3619. if (iwl_read32(priv, CSR_GP_CNTRL) & CSR_GP_CNTRL_REG_FLAG_HW_RF_KILL_SW)
  3620. clear_bit(STATUS_RF_KILL_HW, &priv->status);
  3621. else
  3622. set_bit(STATUS_RF_KILL_HW, &priv->status);
  3623. wiphy_rfkill_set_hw_state(priv->hw->wiphy,
  3624. test_bit(STATUS_RF_KILL_HW, &priv->status));
  3625. iwl_power_initialize(priv);
  3626. iwl_tt_initialize(priv);
  3627. init_completion(&priv->_agn.firmware_loading_complete);
  3628. err = iwl_request_firmware(priv, true);
  3629. if (err)
  3630. goto out_destroy_workqueue;
  3631. return 0;
  3632. out_destroy_workqueue:
  3633. destroy_workqueue(priv->workqueue);
  3634. priv->workqueue = NULL;
  3635. free_irq(priv->pci_dev->irq, priv);
  3636. if (priv->cfg->ops->lib->isr_ops.free)
  3637. priv->cfg->ops->lib->isr_ops.free(priv);
  3638. out_disable_msi:
  3639. pci_disable_msi(priv->pci_dev);
  3640. iwl_uninit_drv(priv);
  3641. out_free_eeprom:
  3642. iwl_eeprom_free(priv);
  3643. out_iounmap:
  3644. pci_iounmap(pdev, priv->hw_base);
  3645. out_pci_release_regions:
  3646. pci_set_drvdata(pdev, NULL);
  3647. pci_release_regions(pdev);
  3648. out_pci_disable_device:
  3649. pci_disable_device(pdev);
  3650. out_ieee80211_free_hw:
  3651. iwl_free_traffic_mem(priv);
  3652. ieee80211_free_hw(priv->hw);
  3653. out:
  3654. return err;
  3655. }
  3656. static void __devexit iwl_pci_remove(struct pci_dev *pdev)
  3657. {
  3658. struct iwl_priv *priv = pci_get_drvdata(pdev);
  3659. unsigned long flags;
  3660. if (!priv)
  3661. return;
  3662. wait_for_completion(&priv->_agn.firmware_loading_complete);
  3663. IWL_DEBUG_INFO(priv, "*** UNLOAD DRIVER ***\n");
  3664. iwl_dbgfs_unregister(priv);
  3665. sysfs_remove_group(&pdev->dev.kobj, &iwl_attribute_group);
  3666. /* ieee80211_unregister_hw call wil cause iwl_mac_stop to
  3667. * to be called and iwl_down since we are removing the device
  3668. * we need to set STATUS_EXIT_PENDING bit.
  3669. */
  3670. set_bit(STATUS_EXIT_PENDING, &priv->status);
  3671. iwl_leds_exit(priv);
  3672. if (priv->mac80211_registered) {
  3673. ieee80211_unregister_hw(priv->hw);
  3674. priv->mac80211_registered = 0;
  3675. } else {
  3676. iwl_down(priv);
  3677. }
  3678. /*
  3679. * Make sure device is reset to low power before unloading driver.
  3680. * This may be redundant with iwl_down(), but there are paths to
  3681. * run iwl_down() without calling apm_ops.stop(), and there are
  3682. * paths to avoid running iwl_down() at all before leaving driver.
  3683. * This (inexpensive) call *makes sure* device is reset.
  3684. */
  3685. iwl_apm_stop(priv);
  3686. iwl_tt_exit(priv);
  3687. /* make sure we flush any pending irq or
  3688. * tasklet for the driver
  3689. */
  3690. spin_lock_irqsave(&priv->lock, flags);
  3691. iwl_disable_interrupts(priv);
  3692. spin_unlock_irqrestore(&priv->lock, flags);
  3693. iwl_synchronize_irq(priv);
  3694. iwl_dealloc_ucode_pci(priv);
  3695. if (priv->rxq.bd)
  3696. iwlagn_rx_queue_free(priv, &priv->rxq);
  3697. iwlagn_hw_txq_ctx_free(priv);
  3698. iwl_eeprom_free(priv);
  3699. /*netif_stop_queue(dev); */
  3700. flush_workqueue(priv->workqueue);
  3701. /* ieee80211_unregister_hw calls iwl_mac_stop, which flushes
  3702. * priv->workqueue... so we can't take down the workqueue
  3703. * until now... */
  3704. destroy_workqueue(priv->workqueue);
  3705. priv->workqueue = NULL;
  3706. iwl_free_traffic_mem(priv);
  3707. free_irq(priv->pci_dev->irq, priv);
  3708. pci_disable_msi(priv->pci_dev);
  3709. pci_iounmap(pdev, priv->hw_base);
  3710. pci_release_regions(pdev);
  3711. pci_disable_device(pdev);
  3712. pci_set_drvdata(pdev, NULL);
  3713. iwl_uninit_drv(priv);
  3714. if (priv->cfg->ops->lib->isr_ops.free)
  3715. priv->cfg->ops->lib->isr_ops.free(priv);
  3716. dev_kfree_skb(priv->beacon_skb);
  3717. ieee80211_free_hw(priv->hw);
  3718. }
  3719. /*****************************************************************************
  3720. *
  3721. * driver and module entry point
  3722. *
  3723. *****************************************************************************/
  3724. /* Hardware specific file defines the PCI IDs table for that hardware module */
  3725. static DEFINE_PCI_DEVICE_TABLE(iwl_hw_card_ids) = {
  3726. #ifdef CONFIG_IWL4965
  3727. {IWL_PCI_DEVICE(0x4229, PCI_ANY_ID, iwl4965_agn_cfg)},
  3728. {IWL_PCI_DEVICE(0x4230, PCI_ANY_ID, iwl4965_agn_cfg)},
  3729. #endif /* CONFIG_IWL4965 */
  3730. #ifdef CONFIG_IWL5000
  3731. /* 5100 Series WiFi */
  3732. {IWL_PCI_DEVICE(0x4232, 0x1201, iwl5100_agn_cfg)}, /* Mini Card */
  3733. {IWL_PCI_DEVICE(0x4232, 0x1301, iwl5100_agn_cfg)}, /* Half Mini Card */
  3734. {IWL_PCI_DEVICE(0x4232, 0x1204, iwl5100_agn_cfg)}, /* Mini Card */
  3735. {IWL_PCI_DEVICE(0x4232, 0x1304, iwl5100_agn_cfg)}, /* Half Mini Card */
  3736. {IWL_PCI_DEVICE(0x4232, 0x1205, iwl5100_bgn_cfg)}, /* Mini Card */
  3737. {IWL_PCI_DEVICE(0x4232, 0x1305, iwl5100_bgn_cfg)}, /* Half Mini Card */
  3738. {IWL_PCI_DEVICE(0x4232, 0x1206, iwl5100_abg_cfg)}, /* Mini Card */
  3739. {IWL_PCI_DEVICE(0x4232, 0x1306, iwl5100_abg_cfg)}, /* Half Mini Card */
  3740. {IWL_PCI_DEVICE(0x4232, 0x1221, iwl5100_agn_cfg)}, /* Mini Card */
  3741. {IWL_PCI_DEVICE(0x4232, 0x1321, iwl5100_agn_cfg)}, /* Half Mini Card */
  3742. {IWL_PCI_DEVICE(0x4232, 0x1224, iwl5100_agn_cfg)}, /* Mini Card */
  3743. {IWL_PCI_DEVICE(0x4232, 0x1324, iwl5100_agn_cfg)}, /* Half Mini Card */
  3744. {IWL_PCI_DEVICE(0x4232, 0x1225, iwl5100_bgn_cfg)}, /* Mini Card */
  3745. {IWL_PCI_DEVICE(0x4232, 0x1325, iwl5100_bgn_cfg)}, /* Half Mini Card */
  3746. {IWL_PCI_DEVICE(0x4232, 0x1226, iwl5100_abg_cfg)}, /* Mini Card */
  3747. {IWL_PCI_DEVICE(0x4232, 0x1326, iwl5100_abg_cfg)}, /* Half Mini Card */
  3748. {IWL_PCI_DEVICE(0x4237, 0x1211, iwl5100_agn_cfg)}, /* Mini Card */
  3749. {IWL_PCI_DEVICE(0x4237, 0x1311, iwl5100_agn_cfg)}, /* Half Mini Card */
  3750. {IWL_PCI_DEVICE(0x4237, 0x1214, iwl5100_agn_cfg)}, /* Mini Card */
  3751. {IWL_PCI_DEVICE(0x4237, 0x1314, iwl5100_agn_cfg)}, /* Half Mini Card */
  3752. {IWL_PCI_DEVICE(0x4237, 0x1215, iwl5100_bgn_cfg)}, /* Mini Card */
  3753. {IWL_PCI_DEVICE(0x4237, 0x1315, iwl5100_bgn_cfg)}, /* Half Mini Card */
  3754. {IWL_PCI_DEVICE(0x4237, 0x1216, iwl5100_abg_cfg)}, /* Mini Card */
  3755. {IWL_PCI_DEVICE(0x4237, 0x1316, iwl5100_abg_cfg)}, /* Half Mini Card */
  3756. /* 5300 Series WiFi */
  3757. {IWL_PCI_DEVICE(0x4235, 0x1021, iwl5300_agn_cfg)}, /* Mini Card */
  3758. {IWL_PCI_DEVICE(0x4235, 0x1121, iwl5300_agn_cfg)}, /* Half Mini Card */
  3759. {IWL_PCI_DEVICE(0x4235, 0x1024, iwl5300_agn_cfg)}, /* Mini Card */
  3760. {IWL_PCI_DEVICE(0x4235, 0x1124, iwl5300_agn_cfg)}, /* Half Mini Card */
  3761. {IWL_PCI_DEVICE(0x4235, 0x1001, iwl5300_agn_cfg)}, /* Mini Card */
  3762. {IWL_PCI_DEVICE(0x4235, 0x1101, iwl5300_agn_cfg)}, /* Half Mini Card */
  3763. {IWL_PCI_DEVICE(0x4235, 0x1004, iwl5300_agn_cfg)}, /* Mini Card */
  3764. {IWL_PCI_DEVICE(0x4235, 0x1104, iwl5300_agn_cfg)}, /* Half Mini Card */
  3765. {IWL_PCI_DEVICE(0x4236, 0x1011, iwl5300_agn_cfg)}, /* Mini Card */
  3766. {IWL_PCI_DEVICE(0x4236, 0x1111, iwl5300_agn_cfg)}, /* Half Mini Card */
  3767. {IWL_PCI_DEVICE(0x4236, 0x1014, iwl5300_agn_cfg)}, /* Mini Card */
  3768. {IWL_PCI_DEVICE(0x4236, 0x1114, iwl5300_agn_cfg)}, /* Half Mini Card */
  3769. /* 5350 Series WiFi/WiMax */
  3770. {IWL_PCI_DEVICE(0x423A, 0x1001, iwl5350_agn_cfg)}, /* Mini Card */
  3771. {IWL_PCI_DEVICE(0x423A, 0x1021, iwl5350_agn_cfg)}, /* Mini Card */
  3772. {IWL_PCI_DEVICE(0x423B, 0x1011, iwl5350_agn_cfg)}, /* Mini Card */
  3773. /* 5150 Series Wifi/WiMax */
  3774. {IWL_PCI_DEVICE(0x423C, 0x1201, iwl5150_agn_cfg)}, /* Mini Card */
  3775. {IWL_PCI_DEVICE(0x423C, 0x1301, iwl5150_agn_cfg)}, /* Half Mini Card */
  3776. {IWL_PCI_DEVICE(0x423C, 0x1206, iwl5150_abg_cfg)}, /* Mini Card */
  3777. {IWL_PCI_DEVICE(0x423C, 0x1306, iwl5150_abg_cfg)}, /* Half Mini Card */
  3778. {IWL_PCI_DEVICE(0x423C, 0x1221, iwl5150_agn_cfg)}, /* Mini Card */
  3779. {IWL_PCI_DEVICE(0x423C, 0x1321, iwl5150_agn_cfg)}, /* Half Mini Card */
  3780. {IWL_PCI_DEVICE(0x423D, 0x1211, iwl5150_agn_cfg)}, /* Mini Card */
  3781. {IWL_PCI_DEVICE(0x423D, 0x1311, iwl5150_agn_cfg)}, /* Half Mini Card */
  3782. {IWL_PCI_DEVICE(0x423D, 0x1216, iwl5150_abg_cfg)}, /* Mini Card */
  3783. {IWL_PCI_DEVICE(0x423D, 0x1316, iwl5150_abg_cfg)}, /* Half Mini Card */
  3784. /* 6x00 Series */
  3785. {IWL_PCI_DEVICE(0x422B, 0x1101, iwl6000_3agn_cfg)},
  3786. {IWL_PCI_DEVICE(0x422B, 0x1121, iwl6000_3agn_cfg)},
  3787. {IWL_PCI_DEVICE(0x422C, 0x1301, iwl6000i_2agn_cfg)},
  3788. {IWL_PCI_DEVICE(0x422C, 0x1306, iwl6000i_2abg_cfg)},
  3789. {IWL_PCI_DEVICE(0x422C, 0x1307, iwl6000i_2bg_cfg)},
  3790. {IWL_PCI_DEVICE(0x422C, 0x1321, iwl6000i_2agn_cfg)},
  3791. {IWL_PCI_DEVICE(0x422C, 0x1326, iwl6000i_2abg_cfg)},
  3792. {IWL_PCI_DEVICE(0x4238, 0x1111, iwl6000_3agn_cfg)},
  3793. {IWL_PCI_DEVICE(0x4239, 0x1311, iwl6000i_2agn_cfg)},
  3794. {IWL_PCI_DEVICE(0x4239, 0x1316, iwl6000i_2abg_cfg)},
  3795. /* 6x05 Series */
  3796. {IWL_PCI_DEVICE(0x0082, 0x1301, iwl6005_2agn_cfg)},
  3797. {IWL_PCI_DEVICE(0x0082, 0x1306, iwl6005_2abg_cfg)},
  3798. {IWL_PCI_DEVICE(0x0082, 0x1307, iwl6005_2bg_cfg)},
  3799. {IWL_PCI_DEVICE(0x0082, 0x1321, iwl6005_2agn_cfg)},
  3800. {IWL_PCI_DEVICE(0x0082, 0x1326, iwl6005_2abg_cfg)},
  3801. {IWL_PCI_DEVICE(0x0085, 0x1311, iwl6005_2agn_cfg)},
  3802. {IWL_PCI_DEVICE(0x0085, 0x1316, iwl6005_2abg_cfg)},
  3803. /* 6x30 Series */
  3804. {IWL_PCI_DEVICE(0x008A, 0x5305, iwl1030_bgn_cfg)},
  3805. {IWL_PCI_DEVICE(0x008A, 0x5307, iwl1030_bg_cfg)},
  3806. {IWL_PCI_DEVICE(0x008A, 0x5325, iwl1030_bgn_cfg)},
  3807. {IWL_PCI_DEVICE(0x008A, 0x5327, iwl1030_bg_cfg)},
  3808. {IWL_PCI_DEVICE(0x008B, 0x5315, iwl1030_bgn_cfg)},
  3809. {IWL_PCI_DEVICE(0x008B, 0x5317, iwl1030_bg_cfg)},
  3810. {IWL_PCI_DEVICE(0x0090, 0x5211, iwl6030_2agn_cfg)},
  3811. {IWL_PCI_DEVICE(0x0090, 0x5215, iwl6030_2bgn_cfg)},
  3812. {IWL_PCI_DEVICE(0x0090, 0x5216, iwl6030_2abg_cfg)},
  3813. {IWL_PCI_DEVICE(0x0091, 0x5201, iwl6030_2agn_cfg)},
  3814. {IWL_PCI_DEVICE(0x0091, 0x5205, iwl6030_2bgn_cfg)},
  3815. {IWL_PCI_DEVICE(0x0091, 0x5206, iwl6030_2abg_cfg)},
  3816. {IWL_PCI_DEVICE(0x0091, 0x5207, iwl6030_2bg_cfg)},
  3817. {IWL_PCI_DEVICE(0x0091, 0x5221, iwl6030_2agn_cfg)},
  3818. {IWL_PCI_DEVICE(0x0091, 0x5225, iwl6030_2bgn_cfg)},
  3819. {IWL_PCI_DEVICE(0x0091, 0x5226, iwl6030_2abg_cfg)},
  3820. /* 6x50 WiFi/WiMax Series */
  3821. {IWL_PCI_DEVICE(0x0087, 0x1301, iwl6050_2agn_cfg)},
  3822. {IWL_PCI_DEVICE(0x0087, 0x1306, iwl6050_2abg_cfg)},
  3823. {IWL_PCI_DEVICE(0x0087, 0x1321, iwl6050_2agn_cfg)},
  3824. {IWL_PCI_DEVICE(0x0087, 0x1326, iwl6050_2abg_cfg)},
  3825. {IWL_PCI_DEVICE(0x0089, 0x1311, iwl6050_2agn_cfg)},
  3826. {IWL_PCI_DEVICE(0x0089, 0x1316, iwl6050_2abg_cfg)},
  3827. /* 6150 WiFi/WiMax Series */
  3828. {IWL_PCI_DEVICE(0x0885, 0x1305, iwl6150_bgn_cfg)},
  3829. {IWL_PCI_DEVICE(0x0885, 0x1306, iwl6150_bgn_cfg)},
  3830. {IWL_PCI_DEVICE(0x0885, 0x1325, iwl6150_bgn_cfg)},
  3831. {IWL_PCI_DEVICE(0x0885, 0x1326, iwl6150_bgn_cfg)},
  3832. {IWL_PCI_DEVICE(0x0886, 0x1315, iwl6150_bgn_cfg)},
  3833. {IWL_PCI_DEVICE(0x0886, 0x1316, iwl6150_bgn_cfg)},
  3834. /* 1000 Series WiFi */
  3835. {IWL_PCI_DEVICE(0x0083, 0x1205, iwl1000_bgn_cfg)},
  3836. {IWL_PCI_DEVICE(0x0083, 0x1305, iwl1000_bgn_cfg)},
  3837. {IWL_PCI_DEVICE(0x0083, 0x1225, iwl1000_bgn_cfg)},
  3838. {IWL_PCI_DEVICE(0x0083, 0x1325, iwl1000_bgn_cfg)},
  3839. {IWL_PCI_DEVICE(0x0084, 0x1215, iwl1000_bgn_cfg)},
  3840. {IWL_PCI_DEVICE(0x0084, 0x1315, iwl1000_bgn_cfg)},
  3841. {IWL_PCI_DEVICE(0x0083, 0x1206, iwl1000_bg_cfg)},
  3842. {IWL_PCI_DEVICE(0x0083, 0x1306, iwl1000_bg_cfg)},
  3843. {IWL_PCI_DEVICE(0x0083, 0x1226, iwl1000_bg_cfg)},
  3844. {IWL_PCI_DEVICE(0x0083, 0x1326, iwl1000_bg_cfg)},
  3845. {IWL_PCI_DEVICE(0x0084, 0x1216, iwl1000_bg_cfg)},
  3846. {IWL_PCI_DEVICE(0x0084, 0x1316, iwl1000_bg_cfg)},
  3847. /* 100 Series WiFi */
  3848. {IWL_PCI_DEVICE(0x08AE, 0x1005, iwl100_bgn_cfg)},
  3849. {IWL_PCI_DEVICE(0x08AE, 0x1007, iwl100_bg_cfg)},
  3850. {IWL_PCI_DEVICE(0x08AF, 0x1015, iwl100_bgn_cfg)},
  3851. {IWL_PCI_DEVICE(0x08AF, 0x1017, iwl100_bg_cfg)},
  3852. {IWL_PCI_DEVICE(0x08AE, 0x1025, iwl100_bgn_cfg)},
  3853. {IWL_PCI_DEVICE(0x08AE, 0x1027, iwl100_bg_cfg)},
  3854. /* 130 Series WiFi */
  3855. {IWL_PCI_DEVICE(0x0896, 0x5005, iwl130_bgn_cfg)},
  3856. {IWL_PCI_DEVICE(0x0896, 0x5007, iwl130_bg_cfg)},
  3857. {IWL_PCI_DEVICE(0x0897, 0x5015, iwl130_bgn_cfg)},
  3858. {IWL_PCI_DEVICE(0x0897, 0x5017, iwl130_bg_cfg)},
  3859. {IWL_PCI_DEVICE(0x0896, 0x5025, iwl130_bgn_cfg)},
  3860. {IWL_PCI_DEVICE(0x0896, 0x5027, iwl130_bg_cfg)},
  3861. /* 2x00 Series */
  3862. {IWL_PCI_DEVICE(0x0890, 0x4022, iwl2000_2bgn_cfg)},
  3863. {IWL_PCI_DEVICE(0x0891, 0x4222, iwl2000_2bgn_cfg)},
  3864. {IWL_PCI_DEVICE(0x0890, 0x4422, iwl2000_2bgn_cfg)},
  3865. {IWL_PCI_DEVICE(0x0890, 0x4026, iwl2000_2bg_cfg)},
  3866. {IWL_PCI_DEVICE(0x0891, 0x4226, iwl2000_2bg_cfg)},
  3867. {IWL_PCI_DEVICE(0x0890, 0x4426, iwl2000_2bg_cfg)},
  3868. /* 2x30 Series */
  3869. {IWL_PCI_DEVICE(0x0887, 0x4062, iwl2030_2bgn_cfg)},
  3870. {IWL_PCI_DEVICE(0x0888, 0x4262, iwl2030_2bgn_cfg)},
  3871. {IWL_PCI_DEVICE(0x0887, 0x4462, iwl2030_2bgn_cfg)},
  3872. {IWL_PCI_DEVICE(0x0887, 0x4066, iwl2030_2bg_cfg)},
  3873. {IWL_PCI_DEVICE(0x0888, 0x4266, iwl2030_2bg_cfg)},
  3874. {IWL_PCI_DEVICE(0x0887, 0x4466, iwl2030_2bg_cfg)},
  3875. /* 6x35 Series */
  3876. {IWL_PCI_DEVICE(0x088E, 0x4060, iwl6035_2agn_cfg)},
  3877. {IWL_PCI_DEVICE(0x088F, 0x4260, iwl6035_2agn_cfg)},
  3878. {IWL_PCI_DEVICE(0x088E, 0x4460, iwl6035_2agn_cfg)},
  3879. {IWL_PCI_DEVICE(0x088E, 0x4064, iwl6035_2abg_cfg)},
  3880. {IWL_PCI_DEVICE(0x088F, 0x4264, iwl6035_2abg_cfg)},
  3881. {IWL_PCI_DEVICE(0x088E, 0x4464, iwl6035_2abg_cfg)},
  3882. {IWL_PCI_DEVICE(0x088E, 0x4066, iwl6035_2bg_cfg)},
  3883. {IWL_PCI_DEVICE(0x088F, 0x4266, iwl6035_2bg_cfg)},
  3884. {IWL_PCI_DEVICE(0x088E, 0x4466, iwl6035_2bg_cfg)},
  3885. /* 200 Series */
  3886. {IWL_PCI_DEVICE(0x0894, 0x0022, iwl200_bgn_cfg)},
  3887. {IWL_PCI_DEVICE(0x0895, 0x0222, iwl200_bgn_cfg)},
  3888. {IWL_PCI_DEVICE(0x0894, 0x0422, iwl200_bgn_cfg)},
  3889. {IWL_PCI_DEVICE(0x0894, 0x0026, iwl200_bg_cfg)},
  3890. {IWL_PCI_DEVICE(0x0895, 0x0226, iwl200_bg_cfg)},
  3891. {IWL_PCI_DEVICE(0x0894, 0x0426, iwl200_bg_cfg)},
  3892. /* 230 Series */
  3893. {IWL_PCI_DEVICE(0x0892, 0x0062, iwl230_bgn_cfg)},
  3894. {IWL_PCI_DEVICE(0x0893, 0x0262, iwl230_bgn_cfg)},
  3895. {IWL_PCI_DEVICE(0x0892, 0x0462, iwl230_bgn_cfg)},
  3896. {IWL_PCI_DEVICE(0x0892, 0x0066, iwl230_bg_cfg)},
  3897. {IWL_PCI_DEVICE(0x0893, 0x0266, iwl230_bg_cfg)},
  3898. {IWL_PCI_DEVICE(0x0892, 0x0466, iwl230_bg_cfg)},
  3899. #endif /* CONFIG_IWL5000 */
  3900. {0}
  3901. };
  3902. MODULE_DEVICE_TABLE(pci, iwl_hw_card_ids);
  3903. static struct pci_driver iwl_driver = {
  3904. .name = DRV_NAME,
  3905. .id_table = iwl_hw_card_ids,
  3906. .probe = iwl_pci_probe,
  3907. .remove = __devexit_p(iwl_pci_remove),
  3908. .driver.pm = IWL_PM_OPS,
  3909. };
  3910. static int __init iwl_init(void)
  3911. {
  3912. int ret;
  3913. pr_info(DRV_DESCRIPTION ", " DRV_VERSION "\n");
  3914. pr_info(DRV_COPYRIGHT "\n");
  3915. ret = iwlagn_rate_control_register();
  3916. if (ret) {
  3917. pr_err("Unable to register rate control algorithm: %d\n", ret);
  3918. return ret;
  3919. }
  3920. ret = pci_register_driver(&iwl_driver);
  3921. if (ret) {
  3922. pr_err("Unable to initialize PCI module\n");
  3923. goto error_register;
  3924. }
  3925. return ret;
  3926. error_register:
  3927. iwlagn_rate_control_unregister();
  3928. return ret;
  3929. }
  3930. static void __exit iwl_exit(void)
  3931. {
  3932. pci_unregister_driver(&iwl_driver);
  3933. iwlagn_rate_control_unregister();
  3934. }
  3935. module_exit(iwl_exit);
  3936. module_init(iwl_init);
  3937. #ifdef CONFIG_IWLWIFI_DEBUG
  3938. module_param_named(debug50, iwl_debug_level, uint, S_IRUGO);
  3939. MODULE_PARM_DESC(debug50, "50XX debug output mask (deprecated)");
  3940. module_param_named(debug, iwl_debug_level, uint, S_IRUGO | S_IWUSR);
  3941. MODULE_PARM_DESC(debug, "debug output mask");
  3942. #endif
  3943. module_param_named(swcrypto50, iwlagn_mod_params.sw_crypto, bool, S_IRUGO);
  3944. MODULE_PARM_DESC(swcrypto50,
  3945. "using crypto in software (default 0 [hardware]) (deprecated)");
  3946. module_param_named(swcrypto, iwlagn_mod_params.sw_crypto, int, S_IRUGO);
  3947. MODULE_PARM_DESC(swcrypto, "using crypto in software (default 0 [hardware])");
  3948. module_param_named(queues_num50,
  3949. iwlagn_mod_params.num_of_queues, int, S_IRUGO);
  3950. MODULE_PARM_DESC(queues_num50,
  3951. "number of hw queues in 50xx series (deprecated)");
  3952. module_param_named(queues_num, iwlagn_mod_params.num_of_queues, int, S_IRUGO);
  3953. MODULE_PARM_DESC(queues_num, "number of hw queues.");
  3954. module_param_named(11n_disable50, iwlagn_mod_params.disable_11n, int, S_IRUGO);
  3955. MODULE_PARM_DESC(11n_disable50, "disable 50XX 11n functionality (deprecated)");
  3956. module_param_named(11n_disable, iwlagn_mod_params.disable_11n, int, S_IRUGO);
  3957. MODULE_PARM_DESC(11n_disable, "disable 11n functionality");
  3958. module_param_named(amsdu_size_8K50, iwlagn_mod_params.amsdu_size_8K,
  3959. int, S_IRUGO);
  3960. MODULE_PARM_DESC(amsdu_size_8K50,
  3961. "enable 8K amsdu size in 50XX series (deprecated)");
  3962. module_param_named(amsdu_size_8K, iwlagn_mod_params.amsdu_size_8K,
  3963. int, S_IRUGO);
  3964. MODULE_PARM_DESC(amsdu_size_8K, "enable 8K amsdu size");
  3965. module_param_named(fw_restart50, iwlagn_mod_params.restart_fw, int, S_IRUGO);
  3966. MODULE_PARM_DESC(fw_restart50,
  3967. "restart firmware in case of error (deprecated)");
  3968. module_param_named(fw_restart, iwlagn_mod_params.restart_fw, int, S_IRUGO);
  3969. MODULE_PARM_DESC(fw_restart, "restart firmware in case of error");
  3970. module_param_named(
  3971. disable_hw_scan, iwlagn_mod_params.disable_hw_scan, int, S_IRUGO);
  3972. MODULE_PARM_DESC(disable_hw_scan,
  3973. "disable hardware scanning (default 0) (deprecated)");
  3974. module_param_named(ucode_alternative, iwlagn_wanted_ucode_alternative, int,
  3975. S_IRUGO);
  3976. MODULE_PARM_DESC(ucode_alternative,
  3977. "specify ucode alternative to use from ucode file");
  3978. module_param_named(antenna_coupling, iwlagn_ant_coupling, int, S_IRUGO);
  3979. MODULE_PARM_DESC(antenna_coupling,
  3980. "specify antenna coupling in dB (defualt: 0 dB)");
  3981. module_param_named(bt_ch_inhibition, iwlagn_bt_ch_announce, bool, S_IRUGO);
  3982. MODULE_PARM_DESC(bt_ch_inhibition,
  3983. "Disable BT channel inhibition (default: enable)");