emulate.c 90 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408
  1. /******************************************************************************
  2. * emulate.c
  3. *
  4. * Generic x86 (32-bit and 64-bit) instruction decoder and emulator.
  5. *
  6. * Copyright (c) 2005 Keir Fraser
  7. *
  8. * Linux coding style, mod r/m decoder, segment base fixes, real-mode
  9. * privileged instructions:
  10. *
  11. * Copyright (C) 2006 Qumranet
  12. * Copyright 2010 Red Hat, Inc. and/or its affilates.
  13. *
  14. * Avi Kivity <avi@qumranet.com>
  15. * Yaniv Kamay <yaniv@qumranet.com>
  16. *
  17. * This work is licensed under the terms of the GNU GPL, version 2. See
  18. * the COPYING file in the top-level directory.
  19. *
  20. * From: xen-unstable 10676:af9809f51f81a3c43f276f00c81a52ef558afda4
  21. */
  22. #ifndef __KERNEL__
  23. #include <stdio.h>
  24. #include <stdint.h>
  25. #include <public/xen.h>
  26. #define DPRINTF(_f, _a ...) printf(_f , ## _a)
  27. #else
  28. #include <linux/kvm_host.h>
  29. #include "kvm_cache_regs.h"
  30. #define DPRINTF(x...) do {} while (0)
  31. #endif
  32. #include <linux/module.h>
  33. #include <asm/kvm_emulate.h>
  34. #include "x86.h"
  35. #include "tss.h"
  36. /*
  37. * Opcode effective-address decode tables.
  38. * Note that we only emulate instructions that have at least one memory
  39. * operand (excluding implicit stack references). We assume that stack
  40. * references and instruction fetches will never occur in special memory
  41. * areas that require emulation. So, for example, 'mov <imm>,<reg>' need
  42. * not be handled.
  43. */
  44. /* Operand sizes: 8-bit operands or specified/overridden size. */
  45. #define ByteOp (1<<16) /* 8-bit operands. */
  46. /* Destination operand type. */
  47. #define ImplicitOps (1<<17) /* Implicit in opcode. No generic decode. */
  48. #define DstReg (2<<17) /* Register operand. */
  49. #define DstMem (3<<17) /* Memory operand. */
  50. #define DstAcc (4<<17) /* Destination Accumulator */
  51. #define DstDI (5<<17) /* Destination is in ES:(E)DI */
  52. #define DstMem64 (6<<17) /* 64bit memory operand */
  53. #define DstMask (7<<17)
  54. /* Source operand type. */
  55. #define SrcNone (0<<4) /* No source operand. */
  56. #define SrcImplicit (0<<4) /* Source operand is implicit in the opcode. */
  57. #define SrcReg (1<<4) /* Register operand. */
  58. #define SrcMem (2<<4) /* Memory operand. */
  59. #define SrcMem16 (3<<4) /* Memory operand (16-bit). */
  60. #define SrcMem32 (4<<4) /* Memory operand (32-bit). */
  61. #define SrcImm (5<<4) /* Immediate operand. */
  62. #define SrcImmByte (6<<4) /* 8-bit sign-extended immediate operand. */
  63. #define SrcOne (7<<4) /* Implied '1' */
  64. #define SrcImmUByte (8<<4) /* 8-bit unsigned immediate operand. */
  65. #define SrcImmU (9<<4) /* Immediate operand, unsigned */
  66. #define SrcSI (0xa<<4) /* Source is in the DS:RSI */
  67. #define SrcImmFAddr (0xb<<4) /* Source is immediate far address */
  68. #define SrcMemFAddr (0xc<<4) /* Source is far address in memory */
  69. #define SrcAcc (0xd<<4) /* Source Accumulator */
  70. #define SrcMask (0xf<<4)
  71. /* Generic ModRM decode. */
  72. #define ModRM (1<<8)
  73. /* Destination is only written; never read. */
  74. #define Mov (1<<9)
  75. #define BitOp (1<<10)
  76. #define MemAbs (1<<11) /* Memory operand is absolute displacement */
  77. #define String (1<<12) /* String instruction (rep capable) */
  78. #define Stack (1<<13) /* Stack instruction (push/pop) */
  79. #define Group (1<<14) /* Bits 3:5 of modrm byte extend opcode */
  80. #define GroupDual (1<<15) /* Alternate decoding of mod == 3 */
  81. #define GroupMask 0x0f /* Group number stored in bits 0:3 */
  82. /* Misc flags */
  83. #define Undefined (1<<25) /* No Such Instruction */
  84. #define Lock (1<<26) /* lock prefix is allowed for the instruction */
  85. #define Priv (1<<27) /* instruction generates #GP if current CPL != 0 */
  86. #define No64 (1<<28)
  87. /* Source 2 operand type */
  88. #define Src2None (0<<29)
  89. #define Src2CL (1<<29)
  90. #define Src2ImmByte (2<<29)
  91. #define Src2One (3<<29)
  92. #define Src2Mask (7<<29)
  93. #define X2(x) x, x
  94. #define X3(x) X2(x), x
  95. #define X4(x) X2(x), X2(x)
  96. #define X5(x) X4(x), x
  97. #define X6(x) X4(x), X2(x)
  98. #define X7(x) X4(x), X3(x)
  99. #define X8(x) X4(x), X4(x)
  100. #define X16(x) X8(x), X8(x)
  101. enum {
  102. Group1, Group1A, Group3, Group4, Group5, Group7, Group8, Group9,
  103. };
  104. struct opcode {
  105. u32 flags;
  106. };
  107. #define D(_y) { .flags = (_y) }
  108. #define N D(0)
  109. static struct opcode opcode_table[256] = {
  110. /* 0x00 - 0x07 */
  111. D(ByteOp | DstMem | SrcReg | ModRM | Lock), D(DstMem | SrcReg | ModRM | Lock),
  112. D(ByteOp | DstReg | SrcMem | ModRM), D(DstReg | SrcMem | ModRM),
  113. D(ByteOp | DstAcc | SrcImm), D(DstAcc | SrcImm),
  114. D(ImplicitOps | Stack | No64), D(ImplicitOps | Stack | No64),
  115. /* 0x08 - 0x0F */
  116. D(ByteOp | DstMem | SrcReg | ModRM | Lock), D(DstMem | SrcReg | ModRM | Lock),
  117. D(ByteOp | DstReg | SrcMem | ModRM), D(DstReg | SrcMem | ModRM),
  118. D(ByteOp | DstAcc | SrcImm), D(DstAcc | SrcImm),
  119. D(ImplicitOps | Stack | No64), N,
  120. /* 0x10 - 0x17 */
  121. D(ByteOp | DstMem | SrcReg | ModRM | Lock), D(DstMem | SrcReg | ModRM | Lock),
  122. D(ByteOp | DstReg | SrcMem | ModRM), D(DstReg | SrcMem | ModRM),
  123. D(ByteOp | DstAcc | SrcImm), D(DstAcc | SrcImm),
  124. D(ImplicitOps | Stack | No64), D(ImplicitOps | Stack | No64),
  125. /* 0x18 - 0x1F */
  126. D(ByteOp | DstMem | SrcReg | ModRM | Lock), D(DstMem | SrcReg | ModRM | Lock),
  127. D(ByteOp | DstReg | SrcMem | ModRM), D(DstReg | SrcMem | ModRM),
  128. D(ByteOp | DstAcc | SrcImm), D(DstAcc | SrcImm),
  129. D(ImplicitOps | Stack | No64), D(ImplicitOps | Stack | No64),
  130. /* 0x20 - 0x27 */
  131. D(ByteOp | DstMem | SrcReg | ModRM | Lock), D(DstMem | SrcReg | ModRM | Lock),
  132. D(ByteOp | DstReg | SrcMem | ModRM), D(DstReg | SrcMem | ModRM),
  133. D(ByteOp | DstAcc | SrcImmByte), D(DstAcc | SrcImm), N, N,
  134. /* 0x28 - 0x2F */
  135. D(ByteOp | DstMem | SrcReg | ModRM | Lock), D(DstMem | SrcReg | ModRM | Lock),
  136. D(ByteOp | DstReg | SrcMem | ModRM), D(DstReg | SrcMem | ModRM),
  137. D(ByteOp | DstAcc | SrcImmByte), D(DstAcc | SrcImm), N, N,
  138. /* 0x30 - 0x37 */
  139. D(ByteOp | DstMem | SrcReg | ModRM | Lock), D(DstMem | SrcReg | ModRM | Lock),
  140. D(ByteOp | DstReg | SrcMem | ModRM), D(DstReg | SrcMem | ModRM),
  141. D(ByteOp | DstAcc | SrcImmByte), D(DstAcc | SrcImm), N, N,
  142. /* 0x38 - 0x3F */
  143. D(ByteOp | DstMem | SrcReg | ModRM), D(DstMem | SrcReg | ModRM),
  144. D(ByteOp | DstReg | SrcMem | ModRM), D(DstReg | SrcMem | ModRM),
  145. D(ByteOp | DstAcc | SrcImm), D(DstAcc | SrcImm),
  146. N, N,
  147. /* 0x40 - 0x4F */
  148. X16(D(DstReg)),
  149. /* 0x50 - 0x57 */
  150. X8(D(SrcReg | Stack)),
  151. /* 0x58 - 0x5F */
  152. X8(D(DstReg | Stack)),
  153. /* 0x60 - 0x67 */
  154. D(ImplicitOps | Stack | No64), D(ImplicitOps | Stack | No64),
  155. N, D(DstReg | SrcMem32 | ModRM | Mov) /* movsxd (x86/64) */ ,
  156. N, N, N, N,
  157. /* 0x68 - 0x6F */
  158. D(SrcImm | Mov | Stack), N, D(SrcImmByte | Mov | Stack), N,
  159. D(DstDI | ByteOp | Mov | String), D(DstDI | Mov | String), /* insb, insw/insd */
  160. D(SrcSI | ByteOp | ImplicitOps | String), D(SrcSI | ImplicitOps | String), /* outsb, outsw/outsd */
  161. /* 0x70 - 0x7F */
  162. X16(D(SrcImmByte)),
  163. /* 0x80 - 0x87 */
  164. D(ByteOp | DstMem | SrcImm | ModRM | Group | Group1),
  165. D(DstMem | SrcImm | ModRM | Group | Group1),
  166. D(ByteOp | DstMem | SrcImm | ModRM | No64 | Group | Group1),
  167. D(DstMem | SrcImmByte | ModRM | Group | Group1),
  168. D(ByteOp | DstMem | SrcReg | ModRM), D(DstMem | SrcReg | ModRM),
  169. D(ByteOp | DstMem | SrcReg | ModRM | Lock), D(DstMem | SrcReg | ModRM | Lock),
  170. /* 0x88 - 0x8F */
  171. D(ByteOp | DstMem | SrcReg | ModRM | Mov), D(DstMem | SrcReg | ModRM | Mov),
  172. D(ByteOp | DstReg | SrcMem | ModRM | Mov), D(DstReg | SrcMem | ModRM | Mov),
  173. D(DstMem | SrcNone | ModRM | Mov), D(ModRM | DstReg),
  174. D(ImplicitOps | SrcMem16 | ModRM), D(Group | Group1A),
  175. /* 0x90 - 0x97 */
  176. D(DstReg), D(DstReg), D(DstReg), D(DstReg), D(DstReg), D(DstReg), D(DstReg), D(DstReg),
  177. /* 0x98 - 0x9F */
  178. N, N, D(SrcImmFAddr | No64), N,
  179. D(ImplicitOps | Stack), D(ImplicitOps | Stack), N, N,
  180. /* 0xA0 - 0xA7 */
  181. D(ByteOp | DstAcc | SrcMem | Mov | MemAbs), D(DstAcc | SrcMem | Mov | MemAbs),
  182. D(ByteOp | DstMem | SrcAcc | Mov | MemAbs), D(DstMem | SrcAcc | Mov | MemAbs),
  183. D(ByteOp | SrcSI | DstDI | Mov | String), D(SrcSI | DstDI | Mov | String),
  184. D(ByteOp | SrcSI | DstDI | String), D(SrcSI | DstDI | String),
  185. /* 0xA8 - 0xAF */
  186. D(DstAcc | SrcImmByte | ByteOp), D(DstAcc | SrcImm), D(ByteOp | DstDI | Mov | String), D(DstDI | Mov | String),
  187. D(ByteOp | SrcSI | DstAcc | Mov | String), D(SrcSI | DstAcc | Mov | String),
  188. D(ByteOp | DstDI | String), D(DstDI | String),
  189. /* 0xB0 - 0xB7 */
  190. X8(D(ByteOp | DstReg | SrcImm | Mov)),
  191. /* 0xB8 - 0xBF */
  192. X8(D(DstReg | SrcImm | Mov)),
  193. /* 0xC0 - 0xC7 */
  194. D(ByteOp | DstMem | SrcImm | ModRM), D(DstMem | SrcImmByte | ModRM),
  195. N, D(ImplicitOps | Stack), N, N,
  196. D(ByteOp | DstMem | SrcImm | ModRM | Mov), D(DstMem | SrcImm | ModRM | Mov),
  197. /* 0xC8 - 0xCF */
  198. N, N, N, D(ImplicitOps | Stack),
  199. D(ImplicitOps), D(SrcImmByte), D(ImplicitOps | No64), D(ImplicitOps),
  200. /* 0xD0 - 0xD7 */
  201. D(ByteOp | DstMem | SrcImplicit | ModRM), D(DstMem | SrcImplicit | ModRM),
  202. D(ByteOp | DstMem | SrcImplicit | ModRM), D(DstMem | SrcImplicit | ModRM),
  203. N, N, N, N,
  204. /* 0xD8 - 0xDF */
  205. N, N, N, N, N, N, N, N,
  206. /* 0xE0 - 0xE7 */
  207. N, N, N, N,
  208. D(ByteOp | SrcImmUByte | DstAcc), D(SrcImmUByte | DstAcc),
  209. D(ByteOp | SrcImmUByte | DstAcc), D(SrcImmUByte | DstAcc),
  210. /* 0xE8 - 0xEF */
  211. D(SrcImm | Stack), D(SrcImm | ImplicitOps),
  212. D(SrcImmFAddr | No64), D(SrcImmByte | ImplicitOps),
  213. D(SrcNone | ByteOp | DstAcc), D(SrcNone | DstAcc),
  214. D(SrcNone | ByteOp | DstAcc), D(SrcNone | DstAcc),
  215. /* 0xF0 - 0xF7 */
  216. N, N, N, N,
  217. D(ImplicitOps | Priv), D(ImplicitOps), D(ByteOp | Group | Group3), D(Group | Group3),
  218. /* 0xF8 - 0xFF */
  219. D(ImplicitOps), N, D(ImplicitOps), D(ImplicitOps),
  220. D(ImplicitOps), D(ImplicitOps), D(Group | Group4), D(Group | Group5),
  221. };
  222. static struct opcode twobyte_table[256] = {
  223. /* 0x00 - 0x0F */
  224. N, D(Group | GroupDual | Group7), N, N,
  225. N, D(ImplicitOps), D(ImplicitOps | Priv), N,
  226. D(ImplicitOps | Priv), D(ImplicitOps | Priv), N, N,
  227. N, D(ImplicitOps | ModRM), N, N,
  228. /* 0x10 - 0x1F */
  229. N, N, N, N, N, N, N, N, D(ImplicitOps | ModRM), N, N, N, N, N, N, N,
  230. /* 0x20 - 0x2F */
  231. D(ModRM | ImplicitOps | Priv), D(ModRM | Priv),
  232. D(ModRM | ImplicitOps | Priv), D(ModRM | Priv),
  233. N, N, N, N,
  234. N, N, N, N, N, N, N, N,
  235. /* 0x30 - 0x3F */
  236. D(ImplicitOps | Priv), N, D(ImplicitOps | Priv), N,
  237. D(ImplicitOps), D(ImplicitOps | Priv), N, N,
  238. N, N, N, N, N, N, N, N,
  239. /* 0x40 - 0x4F */
  240. X16(D(DstReg | SrcMem | ModRM | Mov)),
  241. /* 0x50 - 0x5F */
  242. N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
  243. /* 0x60 - 0x6F */
  244. N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
  245. /* 0x70 - 0x7F */
  246. N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
  247. /* 0x80 - 0x8F */
  248. X16(D(SrcImm)),
  249. /* 0x90 - 0x9F */
  250. N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
  251. /* 0xA0 - 0xA7 */
  252. D(ImplicitOps | Stack), D(ImplicitOps | Stack),
  253. N, D(DstMem | SrcReg | ModRM | BitOp),
  254. D(DstMem | SrcReg | Src2ImmByte | ModRM),
  255. D(DstMem | SrcReg | Src2CL | ModRM), N, N,
  256. /* 0xA8 - 0xAF */
  257. D(ImplicitOps | Stack), D(ImplicitOps | Stack),
  258. N, D(DstMem | SrcReg | ModRM | BitOp | Lock),
  259. D(DstMem | SrcReg | Src2ImmByte | ModRM),
  260. D(DstMem | SrcReg | Src2CL | ModRM),
  261. D(ModRM), N,
  262. /* 0xB0 - 0xB7 */
  263. D(ByteOp | DstMem | SrcReg | ModRM | Lock), D(DstMem | SrcReg | ModRM | Lock),
  264. N, D(DstMem | SrcReg | ModRM | BitOp | Lock),
  265. N, N, D(ByteOp | DstReg | SrcMem | ModRM | Mov),
  266. D(DstReg | SrcMem16 | ModRM | Mov),
  267. /* 0xB8 - 0xBF */
  268. N, N,
  269. D(Group | Group8), D(DstMem | SrcReg | ModRM | BitOp | Lock),
  270. N, N, D(ByteOp | DstReg | SrcMem | ModRM | Mov),
  271. D(DstReg | SrcMem16 | ModRM | Mov),
  272. /* 0xC0 - 0xCF */
  273. N, N, N, D(DstMem | SrcReg | ModRM | Mov),
  274. N, N, N, D(Group | GroupDual | Group9),
  275. N, N, N, N, N, N, N, N,
  276. /* 0xD0 - 0xDF */
  277. N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
  278. /* 0xE0 - 0xEF */
  279. N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
  280. /* 0xF0 - 0xFF */
  281. N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N
  282. };
  283. static struct opcode group_table[] = {
  284. [Group1*8] =
  285. X7(D(Lock)), N,
  286. [Group1A*8] =
  287. D(DstMem | SrcNone | ModRM | Mov | Stack), N, N, N, N, N, N, N,
  288. [Group3*8] =
  289. D(DstMem | SrcImm | ModRM), D(DstMem | SrcImm | ModRM),
  290. D(DstMem | SrcNone | ModRM | Lock), D(DstMem | SrcNone | ModRM | Lock),
  291. X4(D(Undefined)),
  292. [Group4*8] =
  293. D(ByteOp | DstMem | SrcNone | ModRM | Lock), D(ByteOp | DstMem | SrcNone | ModRM | Lock),
  294. N, N, N, N, N, N,
  295. [Group5*8] =
  296. D(DstMem | SrcNone | ModRM | Lock), D(DstMem | SrcNone | ModRM | Lock),
  297. D(SrcMem | ModRM | Stack), N,
  298. D(SrcMem | ModRM | Stack), D(SrcMemFAddr | ModRM | ImplicitOps),
  299. D(SrcMem | ModRM | Stack), N,
  300. [Group7*8] =
  301. N, N, D(ModRM | SrcMem | Priv), D(ModRM | SrcMem | Priv),
  302. D(SrcNone | ModRM | DstMem | Mov), N,
  303. D(SrcMem16 | ModRM | Mov | Priv), D(SrcMem | ModRM | ByteOp | Priv),
  304. [Group8*8] =
  305. N, N, N, N,
  306. D(DstMem | SrcImmByte | ModRM), D(DstMem | SrcImmByte | ModRM | Lock),
  307. D(DstMem | SrcImmByte | ModRM | Lock), D(DstMem | SrcImmByte | ModRM | Lock),
  308. [Group9*8] =
  309. N, D(DstMem64 | ModRM | Lock), N, N, N, N, N, N,
  310. };
  311. static struct opcode group2_table[] = {
  312. [Group7*8] =
  313. D(SrcNone | ModRM | Priv), N, N, D(SrcNone | ModRM | Priv),
  314. D(SrcNone | ModRM | DstMem | Mov), N,
  315. D(SrcMem16 | ModRM | Mov | Priv), N,
  316. [Group9*8] =
  317. N, N, N, N, N, N, N, N,
  318. };
  319. #undef D
  320. #undef N
  321. /* EFLAGS bit definitions. */
  322. #define EFLG_ID (1<<21)
  323. #define EFLG_VIP (1<<20)
  324. #define EFLG_VIF (1<<19)
  325. #define EFLG_AC (1<<18)
  326. #define EFLG_VM (1<<17)
  327. #define EFLG_RF (1<<16)
  328. #define EFLG_IOPL (3<<12)
  329. #define EFLG_NT (1<<14)
  330. #define EFLG_OF (1<<11)
  331. #define EFLG_DF (1<<10)
  332. #define EFLG_IF (1<<9)
  333. #define EFLG_TF (1<<8)
  334. #define EFLG_SF (1<<7)
  335. #define EFLG_ZF (1<<6)
  336. #define EFLG_AF (1<<4)
  337. #define EFLG_PF (1<<2)
  338. #define EFLG_CF (1<<0)
  339. #define EFLG_RESERVED_ZEROS_MASK 0xffc0802a
  340. #define EFLG_RESERVED_ONE_MASK 2
  341. /*
  342. * Instruction emulation:
  343. * Most instructions are emulated directly via a fragment of inline assembly
  344. * code. This allows us to save/restore EFLAGS and thus very easily pick up
  345. * any modified flags.
  346. */
  347. #if defined(CONFIG_X86_64)
  348. #define _LO32 "k" /* force 32-bit operand */
  349. #define _STK "%%rsp" /* stack pointer */
  350. #elif defined(__i386__)
  351. #define _LO32 "" /* force 32-bit operand */
  352. #define _STK "%%esp" /* stack pointer */
  353. #endif
  354. /*
  355. * These EFLAGS bits are restored from saved value during emulation, and
  356. * any changes are written back to the saved value after emulation.
  357. */
  358. #define EFLAGS_MASK (EFLG_OF|EFLG_SF|EFLG_ZF|EFLG_AF|EFLG_PF|EFLG_CF)
  359. /* Before executing instruction: restore necessary bits in EFLAGS. */
  360. #define _PRE_EFLAGS(_sav, _msk, _tmp) \
  361. /* EFLAGS = (_sav & _msk) | (EFLAGS & ~_msk); _sav &= ~_msk; */ \
  362. "movl %"_sav",%"_LO32 _tmp"; " \
  363. "push %"_tmp"; " \
  364. "push %"_tmp"; " \
  365. "movl %"_msk",%"_LO32 _tmp"; " \
  366. "andl %"_LO32 _tmp",("_STK"); " \
  367. "pushf; " \
  368. "notl %"_LO32 _tmp"; " \
  369. "andl %"_LO32 _tmp",("_STK"); " \
  370. "andl %"_LO32 _tmp","__stringify(BITS_PER_LONG/4)"("_STK"); " \
  371. "pop %"_tmp"; " \
  372. "orl %"_LO32 _tmp",("_STK"); " \
  373. "popf; " \
  374. "pop %"_sav"; "
  375. /* After executing instruction: write-back necessary bits in EFLAGS. */
  376. #define _POST_EFLAGS(_sav, _msk, _tmp) \
  377. /* _sav |= EFLAGS & _msk; */ \
  378. "pushf; " \
  379. "pop %"_tmp"; " \
  380. "andl %"_msk",%"_LO32 _tmp"; " \
  381. "orl %"_LO32 _tmp",%"_sav"; "
  382. #ifdef CONFIG_X86_64
  383. #define ON64(x) x
  384. #else
  385. #define ON64(x)
  386. #endif
  387. #define ____emulate_2op(_op, _src, _dst, _eflags, _x, _y, _suffix) \
  388. do { \
  389. __asm__ __volatile__ ( \
  390. _PRE_EFLAGS("0", "4", "2") \
  391. _op _suffix " %"_x"3,%1; " \
  392. _POST_EFLAGS("0", "4", "2") \
  393. : "=m" (_eflags), "=m" ((_dst).val), \
  394. "=&r" (_tmp) \
  395. : _y ((_src).val), "i" (EFLAGS_MASK)); \
  396. } while (0)
  397. /* Raw emulation: instruction has two explicit operands. */
  398. #define __emulate_2op_nobyte(_op,_src,_dst,_eflags,_wx,_wy,_lx,_ly,_qx,_qy) \
  399. do { \
  400. unsigned long _tmp; \
  401. \
  402. switch ((_dst).bytes) { \
  403. case 2: \
  404. ____emulate_2op(_op,_src,_dst,_eflags,_wx,_wy,"w"); \
  405. break; \
  406. case 4: \
  407. ____emulate_2op(_op,_src,_dst,_eflags,_lx,_ly,"l"); \
  408. break; \
  409. case 8: \
  410. ON64(____emulate_2op(_op,_src,_dst,_eflags,_qx,_qy,"q")); \
  411. break; \
  412. } \
  413. } while (0)
  414. #define __emulate_2op(_op,_src,_dst,_eflags,_bx,_by,_wx,_wy,_lx,_ly,_qx,_qy) \
  415. do { \
  416. unsigned long _tmp; \
  417. switch ((_dst).bytes) { \
  418. case 1: \
  419. ____emulate_2op(_op,_src,_dst,_eflags,_bx,_by,"b"); \
  420. break; \
  421. default: \
  422. __emulate_2op_nobyte(_op, _src, _dst, _eflags, \
  423. _wx, _wy, _lx, _ly, _qx, _qy); \
  424. break; \
  425. } \
  426. } while (0)
  427. /* Source operand is byte-sized and may be restricted to just %cl. */
  428. #define emulate_2op_SrcB(_op, _src, _dst, _eflags) \
  429. __emulate_2op(_op, _src, _dst, _eflags, \
  430. "b", "c", "b", "c", "b", "c", "b", "c")
  431. /* Source operand is byte, word, long or quad sized. */
  432. #define emulate_2op_SrcV(_op, _src, _dst, _eflags) \
  433. __emulate_2op(_op, _src, _dst, _eflags, \
  434. "b", "q", "w", "r", _LO32, "r", "", "r")
  435. /* Source operand is word, long or quad sized. */
  436. #define emulate_2op_SrcV_nobyte(_op, _src, _dst, _eflags) \
  437. __emulate_2op_nobyte(_op, _src, _dst, _eflags, \
  438. "w", "r", _LO32, "r", "", "r")
  439. /* Instruction has three operands and one operand is stored in ECX register */
  440. #define __emulate_2op_cl(_op, _cl, _src, _dst, _eflags, _suffix, _type) \
  441. do { \
  442. unsigned long _tmp; \
  443. _type _clv = (_cl).val; \
  444. _type _srcv = (_src).val; \
  445. _type _dstv = (_dst).val; \
  446. \
  447. __asm__ __volatile__ ( \
  448. _PRE_EFLAGS("0", "5", "2") \
  449. _op _suffix " %4,%1 \n" \
  450. _POST_EFLAGS("0", "5", "2") \
  451. : "=m" (_eflags), "+r" (_dstv), "=&r" (_tmp) \
  452. : "c" (_clv) , "r" (_srcv), "i" (EFLAGS_MASK) \
  453. ); \
  454. \
  455. (_cl).val = (unsigned long) _clv; \
  456. (_src).val = (unsigned long) _srcv; \
  457. (_dst).val = (unsigned long) _dstv; \
  458. } while (0)
  459. #define emulate_2op_cl(_op, _cl, _src, _dst, _eflags) \
  460. do { \
  461. switch ((_dst).bytes) { \
  462. case 2: \
  463. __emulate_2op_cl(_op, _cl, _src, _dst, _eflags, \
  464. "w", unsigned short); \
  465. break; \
  466. case 4: \
  467. __emulate_2op_cl(_op, _cl, _src, _dst, _eflags, \
  468. "l", unsigned int); \
  469. break; \
  470. case 8: \
  471. ON64(__emulate_2op_cl(_op, _cl, _src, _dst, _eflags, \
  472. "q", unsigned long)); \
  473. break; \
  474. } \
  475. } while (0)
  476. #define __emulate_1op(_op, _dst, _eflags, _suffix) \
  477. do { \
  478. unsigned long _tmp; \
  479. \
  480. __asm__ __volatile__ ( \
  481. _PRE_EFLAGS("0", "3", "2") \
  482. _op _suffix " %1; " \
  483. _POST_EFLAGS("0", "3", "2") \
  484. : "=m" (_eflags), "+m" ((_dst).val), \
  485. "=&r" (_tmp) \
  486. : "i" (EFLAGS_MASK)); \
  487. } while (0)
  488. /* Instruction has only one explicit operand (no source operand). */
  489. #define emulate_1op(_op, _dst, _eflags) \
  490. do { \
  491. switch ((_dst).bytes) { \
  492. case 1: __emulate_1op(_op, _dst, _eflags, "b"); break; \
  493. case 2: __emulate_1op(_op, _dst, _eflags, "w"); break; \
  494. case 4: __emulate_1op(_op, _dst, _eflags, "l"); break; \
  495. case 8: ON64(__emulate_1op(_op, _dst, _eflags, "q")); break; \
  496. } \
  497. } while (0)
  498. /* Fetch next part of the instruction being emulated. */
  499. #define insn_fetch(_type, _size, _eip) \
  500. ({ unsigned long _x; \
  501. rc = do_insn_fetch(ctxt, ops, (_eip), &_x, (_size)); \
  502. if (rc != X86EMUL_CONTINUE) \
  503. goto done; \
  504. (_eip) += (_size); \
  505. (_type)_x; \
  506. })
  507. #define insn_fetch_arr(_arr, _size, _eip) \
  508. ({ rc = do_insn_fetch(ctxt, ops, (_eip), _arr, (_size)); \
  509. if (rc != X86EMUL_CONTINUE) \
  510. goto done; \
  511. (_eip) += (_size); \
  512. })
  513. static inline unsigned long ad_mask(struct decode_cache *c)
  514. {
  515. return (1UL << (c->ad_bytes << 3)) - 1;
  516. }
  517. /* Access/update address held in a register, based on addressing mode. */
  518. static inline unsigned long
  519. address_mask(struct decode_cache *c, unsigned long reg)
  520. {
  521. if (c->ad_bytes == sizeof(unsigned long))
  522. return reg;
  523. else
  524. return reg & ad_mask(c);
  525. }
  526. static inline unsigned long
  527. register_address(struct decode_cache *c, unsigned long base, unsigned long reg)
  528. {
  529. return base + address_mask(c, reg);
  530. }
  531. static inline void
  532. register_address_increment(struct decode_cache *c, unsigned long *reg, int inc)
  533. {
  534. if (c->ad_bytes == sizeof(unsigned long))
  535. *reg += inc;
  536. else
  537. *reg = (*reg & ~ad_mask(c)) | ((*reg + inc) & ad_mask(c));
  538. }
  539. static inline void jmp_rel(struct decode_cache *c, int rel)
  540. {
  541. register_address_increment(c, &c->eip, rel);
  542. }
  543. static void set_seg_override(struct decode_cache *c, int seg)
  544. {
  545. c->has_seg_override = true;
  546. c->seg_override = seg;
  547. }
  548. static unsigned long seg_base(struct x86_emulate_ctxt *ctxt,
  549. struct x86_emulate_ops *ops, int seg)
  550. {
  551. if (ctxt->mode == X86EMUL_MODE_PROT64 && seg < VCPU_SREG_FS)
  552. return 0;
  553. return ops->get_cached_segment_base(seg, ctxt->vcpu);
  554. }
  555. static unsigned long seg_override_base(struct x86_emulate_ctxt *ctxt,
  556. struct x86_emulate_ops *ops,
  557. struct decode_cache *c)
  558. {
  559. if (!c->has_seg_override)
  560. return 0;
  561. return seg_base(ctxt, ops, c->seg_override);
  562. }
  563. static unsigned long es_base(struct x86_emulate_ctxt *ctxt,
  564. struct x86_emulate_ops *ops)
  565. {
  566. return seg_base(ctxt, ops, VCPU_SREG_ES);
  567. }
  568. static unsigned long ss_base(struct x86_emulate_ctxt *ctxt,
  569. struct x86_emulate_ops *ops)
  570. {
  571. return seg_base(ctxt, ops, VCPU_SREG_SS);
  572. }
  573. static void emulate_exception(struct x86_emulate_ctxt *ctxt, int vec,
  574. u32 error, bool valid)
  575. {
  576. ctxt->exception = vec;
  577. ctxt->error_code = error;
  578. ctxt->error_code_valid = valid;
  579. ctxt->restart = false;
  580. }
  581. static void emulate_gp(struct x86_emulate_ctxt *ctxt, int err)
  582. {
  583. emulate_exception(ctxt, GP_VECTOR, err, true);
  584. }
  585. static void emulate_pf(struct x86_emulate_ctxt *ctxt, unsigned long addr,
  586. int err)
  587. {
  588. ctxt->cr2 = addr;
  589. emulate_exception(ctxt, PF_VECTOR, err, true);
  590. }
  591. static void emulate_ud(struct x86_emulate_ctxt *ctxt)
  592. {
  593. emulate_exception(ctxt, UD_VECTOR, 0, false);
  594. }
  595. static void emulate_ts(struct x86_emulate_ctxt *ctxt, int err)
  596. {
  597. emulate_exception(ctxt, TS_VECTOR, err, true);
  598. }
  599. static int do_fetch_insn_byte(struct x86_emulate_ctxt *ctxt,
  600. struct x86_emulate_ops *ops,
  601. unsigned long eip, u8 *dest)
  602. {
  603. struct fetch_cache *fc = &ctxt->decode.fetch;
  604. int rc;
  605. int size, cur_size;
  606. if (eip == fc->end) {
  607. cur_size = fc->end - fc->start;
  608. size = min(15UL - cur_size, PAGE_SIZE - offset_in_page(eip));
  609. rc = ops->fetch(ctxt->cs_base + eip, fc->data + cur_size,
  610. size, ctxt->vcpu, NULL);
  611. if (rc != X86EMUL_CONTINUE)
  612. return rc;
  613. fc->end += size;
  614. }
  615. *dest = fc->data[eip - fc->start];
  616. return X86EMUL_CONTINUE;
  617. }
  618. static int do_insn_fetch(struct x86_emulate_ctxt *ctxt,
  619. struct x86_emulate_ops *ops,
  620. unsigned long eip, void *dest, unsigned size)
  621. {
  622. int rc;
  623. /* x86 instructions are limited to 15 bytes. */
  624. if (eip + size - ctxt->eip > 15)
  625. return X86EMUL_UNHANDLEABLE;
  626. while (size--) {
  627. rc = do_fetch_insn_byte(ctxt, ops, eip++, dest++);
  628. if (rc != X86EMUL_CONTINUE)
  629. return rc;
  630. }
  631. return X86EMUL_CONTINUE;
  632. }
  633. /*
  634. * Given the 'reg' portion of a ModRM byte, and a register block, return a
  635. * pointer into the block that addresses the relevant register.
  636. * @highbyte_regs specifies whether to decode AH,CH,DH,BH.
  637. */
  638. static void *decode_register(u8 modrm_reg, unsigned long *regs,
  639. int highbyte_regs)
  640. {
  641. void *p;
  642. p = &regs[modrm_reg];
  643. if (highbyte_regs && modrm_reg >= 4 && modrm_reg < 8)
  644. p = (unsigned char *)&regs[modrm_reg & 3] + 1;
  645. return p;
  646. }
  647. static int read_descriptor(struct x86_emulate_ctxt *ctxt,
  648. struct x86_emulate_ops *ops,
  649. void *ptr,
  650. u16 *size, unsigned long *address, int op_bytes)
  651. {
  652. int rc;
  653. if (op_bytes == 2)
  654. op_bytes = 3;
  655. *address = 0;
  656. rc = ops->read_std((unsigned long)ptr, (unsigned long *)size, 2,
  657. ctxt->vcpu, NULL);
  658. if (rc != X86EMUL_CONTINUE)
  659. return rc;
  660. rc = ops->read_std((unsigned long)ptr + 2, address, op_bytes,
  661. ctxt->vcpu, NULL);
  662. return rc;
  663. }
  664. static int test_cc(unsigned int condition, unsigned int flags)
  665. {
  666. int rc = 0;
  667. switch ((condition & 15) >> 1) {
  668. case 0: /* o */
  669. rc |= (flags & EFLG_OF);
  670. break;
  671. case 1: /* b/c/nae */
  672. rc |= (flags & EFLG_CF);
  673. break;
  674. case 2: /* z/e */
  675. rc |= (flags & EFLG_ZF);
  676. break;
  677. case 3: /* be/na */
  678. rc |= (flags & (EFLG_CF|EFLG_ZF));
  679. break;
  680. case 4: /* s */
  681. rc |= (flags & EFLG_SF);
  682. break;
  683. case 5: /* p/pe */
  684. rc |= (flags & EFLG_PF);
  685. break;
  686. case 7: /* le/ng */
  687. rc |= (flags & EFLG_ZF);
  688. /* fall through */
  689. case 6: /* l/nge */
  690. rc |= (!(flags & EFLG_SF) != !(flags & EFLG_OF));
  691. break;
  692. }
  693. /* Odd condition identifiers (lsb == 1) have inverted sense. */
  694. return (!!rc ^ (condition & 1));
  695. }
  696. static void decode_register_operand(struct operand *op,
  697. struct decode_cache *c,
  698. int inhibit_bytereg)
  699. {
  700. unsigned reg = c->modrm_reg;
  701. int highbyte_regs = c->rex_prefix == 0;
  702. if (!(c->d & ModRM))
  703. reg = (c->b & 7) | ((c->rex_prefix & 1) << 3);
  704. op->type = OP_REG;
  705. if ((c->d & ByteOp) && !inhibit_bytereg) {
  706. op->ptr = decode_register(reg, c->regs, highbyte_regs);
  707. op->val = *(u8 *)op->ptr;
  708. op->bytes = 1;
  709. } else {
  710. op->ptr = decode_register(reg, c->regs, 0);
  711. op->bytes = c->op_bytes;
  712. switch (op->bytes) {
  713. case 2:
  714. op->val = *(u16 *)op->ptr;
  715. break;
  716. case 4:
  717. op->val = *(u32 *)op->ptr;
  718. break;
  719. case 8:
  720. op->val = *(u64 *) op->ptr;
  721. break;
  722. }
  723. }
  724. op->orig_val = op->val;
  725. }
  726. static int decode_modrm(struct x86_emulate_ctxt *ctxt,
  727. struct x86_emulate_ops *ops)
  728. {
  729. struct decode_cache *c = &ctxt->decode;
  730. u8 sib;
  731. int index_reg = 0, base_reg = 0, scale;
  732. int rc = X86EMUL_CONTINUE;
  733. if (c->rex_prefix) {
  734. c->modrm_reg = (c->rex_prefix & 4) << 1; /* REX.R */
  735. index_reg = (c->rex_prefix & 2) << 2; /* REX.X */
  736. c->modrm_rm = base_reg = (c->rex_prefix & 1) << 3; /* REG.B */
  737. }
  738. c->modrm = insn_fetch(u8, 1, c->eip);
  739. c->modrm_mod |= (c->modrm & 0xc0) >> 6;
  740. c->modrm_reg |= (c->modrm & 0x38) >> 3;
  741. c->modrm_rm |= (c->modrm & 0x07);
  742. c->modrm_ea = 0;
  743. c->use_modrm_ea = 1;
  744. if (c->modrm_mod == 3) {
  745. c->modrm_ptr = decode_register(c->modrm_rm,
  746. c->regs, c->d & ByteOp);
  747. c->modrm_val = *(unsigned long *)c->modrm_ptr;
  748. return rc;
  749. }
  750. if (c->ad_bytes == 2) {
  751. unsigned bx = c->regs[VCPU_REGS_RBX];
  752. unsigned bp = c->regs[VCPU_REGS_RBP];
  753. unsigned si = c->regs[VCPU_REGS_RSI];
  754. unsigned di = c->regs[VCPU_REGS_RDI];
  755. /* 16-bit ModR/M decode. */
  756. switch (c->modrm_mod) {
  757. case 0:
  758. if (c->modrm_rm == 6)
  759. c->modrm_ea += insn_fetch(u16, 2, c->eip);
  760. break;
  761. case 1:
  762. c->modrm_ea += insn_fetch(s8, 1, c->eip);
  763. break;
  764. case 2:
  765. c->modrm_ea += insn_fetch(u16, 2, c->eip);
  766. break;
  767. }
  768. switch (c->modrm_rm) {
  769. case 0:
  770. c->modrm_ea += bx + si;
  771. break;
  772. case 1:
  773. c->modrm_ea += bx + di;
  774. break;
  775. case 2:
  776. c->modrm_ea += bp + si;
  777. break;
  778. case 3:
  779. c->modrm_ea += bp + di;
  780. break;
  781. case 4:
  782. c->modrm_ea += si;
  783. break;
  784. case 5:
  785. c->modrm_ea += di;
  786. break;
  787. case 6:
  788. if (c->modrm_mod != 0)
  789. c->modrm_ea += bp;
  790. break;
  791. case 7:
  792. c->modrm_ea += bx;
  793. break;
  794. }
  795. if (c->modrm_rm == 2 || c->modrm_rm == 3 ||
  796. (c->modrm_rm == 6 && c->modrm_mod != 0))
  797. if (!c->has_seg_override)
  798. set_seg_override(c, VCPU_SREG_SS);
  799. c->modrm_ea = (u16)c->modrm_ea;
  800. } else {
  801. /* 32/64-bit ModR/M decode. */
  802. if ((c->modrm_rm & 7) == 4) {
  803. sib = insn_fetch(u8, 1, c->eip);
  804. index_reg |= (sib >> 3) & 7;
  805. base_reg |= sib & 7;
  806. scale = sib >> 6;
  807. if ((base_reg & 7) == 5 && c->modrm_mod == 0)
  808. c->modrm_ea += insn_fetch(s32, 4, c->eip);
  809. else
  810. c->modrm_ea += c->regs[base_reg];
  811. if (index_reg != 4)
  812. c->modrm_ea += c->regs[index_reg] << scale;
  813. } else if ((c->modrm_rm & 7) == 5 && c->modrm_mod == 0) {
  814. if (ctxt->mode == X86EMUL_MODE_PROT64)
  815. c->rip_relative = 1;
  816. } else
  817. c->modrm_ea += c->regs[c->modrm_rm];
  818. switch (c->modrm_mod) {
  819. case 0:
  820. if (c->modrm_rm == 5)
  821. c->modrm_ea += insn_fetch(s32, 4, c->eip);
  822. break;
  823. case 1:
  824. c->modrm_ea += insn_fetch(s8, 1, c->eip);
  825. break;
  826. case 2:
  827. c->modrm_ea += insn_fetch(s32, 4, c->eip);
  828. break;
  829. }
  830. }
  831. done:
  832. return rc;
  833. }
  834. static int decode_abs(struct x86_emulate_ctxt *ctxt,
  835. struct x86_emulate_ops *ops)
  836. {
  837. struct decode_cache *c = &ctxt->decode;
  838. int rc = X86EMUL_CONTINUE;
  839. switch (c->ad_bytes) {
  840. case 2:
  841. c->modrm_ea = insn_fetch(u16, 2, c->eip);
  842. break;
  843. case 4:
  844. c->modrm_ea = insn_fetch(u32, 4, c->eip);
  845. break;
  846. case 8:
  847. c->modrm_ea = insn_fetch(u64, 8, c->eip);
  848. break;
  849. }
  850. done:
  851. return rc;
  852. }
  853. int
  854. x86_decode_insn(struct x86_emulate_ctxt *ctxt, struct x86_emulate_ops *ops)
  855. {
  856. struct decode_cache *c = &ctxt->decode;
  857. int rc = X86EMUL_CONTINUE;
  858. int mode = ctxt->mode;
  859. int def_op_bytes, def_ad_bytes, group, dual;
  860. /* we cannot decode insn before we complete previous rep insn */
  861. WARN_ON(ctxt->restart);
  862. c->eip = ctxt->eip;
  863. c->fetch.start = c->fetch.end = c->eip;
  864. ctxt->cs_base = seg_base(ctxt, ops, VCPU_SREG_CS);
  865. switch (mode) {
  866. case X86EMUL_MODE_REAL:
  867. case X86EMUL_MODE_VM86:
  868. case X86EMUL_MODE_PROT16:
  869. def_op_bytes = def_ad_bytes = 2;
  870. break;
  871. case X86EMUL_MODE_PROT32:
  872. def_op_bytes = def_ad_bytes = 4;
  873. break;
  874. #ifdef CONFIG_X86_64
  875. case X86EMUL_MODE_PROT64:
  876. def_op_bytes = 4;
  877. def_ad_bytes = 8;
  878. break;
  879. #endif
  880. default:
  881. return -1;
  882. }
  883. c->op_bytes = def_op_bytes;
  884. c->ad_bytes = def_ad_bytes;
  885. /* Legacy prefixes. */
  886. for (;;) {
  887. switch (c->b = insn_fetch(u8, 1, c->eip)) {
  888. case 0x66: /* operand-size override */
  889. /* switch between 2/4 bytes */
  890. c->op_bytes = def_op_bytes ^ 6;
  891. break;
  892. case 0x67: /* address-size override */
  893. if (mode == X86EMUL_MODE_PROT64)
  894. /* switch between 4/8 bytes */
  895. c->ad_bytes = def_ad_bytes ^ 12;
  896. else
  897. /* switch between 2/4 bytes */
  898. c->ad_bytes = def_ad_bytes ^ 6;
  899. break;
  900. case 0x26: /* ES override */
  901. case 0x2e: /* CS override */
  902. case 0x36: /* SS override */
  903. case 0x3e: /* DS override */
  904. set_seg_override(c, (c->b >> 3) & 3);
  905. break;
  906. case 0x64: /* FS override */
  907. case 0x65: /* GS override */
  908. set_seg_override(c, c->b & 7);
  909. break;
  910. case 0x40 ... 0x4f: /* REX */
  911. if (mode != X86EMUL_MODE_PROT64)
  912. goto done_prefixes;
  913. c->rex_prefix = c->b;
  914. continue;
  915. case 0xf0: /* LOCK */
  916. c->lock_prefix = 1;
  917. break;
  918. case 0xf2: /* REPNE/REPNZ */
  919. c->rep_prefix = REPNE_PREFIX;
  920. break;
  921. case 0xf3: /* REP/REPE/REPZ */
  922. c->rep_prefix = REPE_PREFIX;
  923. break;
  924. default:
  925. goto done_prefixes;
  926. }
  927. /* Any legacy prefix after a REX prefix nullifies its effect. */
  928. c->rex_prefix = 0;
  929. }
  930. done_prefixes:
  931. /* REX prefix. */
  932. if (c->rex_prefix)
  933. if (c->rex_prefix & 8)
  934. c->op_bytes = 8; /* REX.W */
  935. /* Opcode byte(s). */
  936. c->d = opcode_table[c->b].flags;
  937. if (c->d == 0) {
  938. /* Two-byte opcode? */
  939. if (c->b == 0x0f) {
  940. c->twobyte = 1;
  941. c->b = insn_fetch(u8, 1, c->eip);
  942. c->d = twobyte_table[c->b].flags;
  943. }
  944. }
  945. if (c->d & Group) {
  946. group = c->d & GroupMask;
  947. dual = c->d & GroupDual;
  948. c->modrm = insn_fetch(u8, 1, c->eip);
  949. --c->eip;
  950. group = (group << 3) + ((c->modrm >> 3) & 7);
  951. c->d &= ~(Group | GroupDual | GroupMask);
  952. if (dual && (c->modrm >> 6) == 3)
  953. c->d |= group2_table[group].flags;
  954. else
  955. c->d |= group_table[group].flags;
  956. }
  957. /* Unrecognised? */
  958. if (c->d == 0 || (c->d & Undefined)) {
  959. DPRINTF("Cannot emulate %02x\n", c->b);
  960. return -1;
  961. }
  962. if (mode == X86EMUL_MODE_PROT64 && (c->d & Stack))
  963. c->op_bytes = 8;
  964. /* ModRM and SIB bytes. */
  965. if (c->d & ModRM)
  966. rc = decode_modrm(ctxt, ops);
  967. else if (c->d & MemAbs)
  968. rc = decode_abs(ctxt, ops);
  969. if (rc != X86EMUL_CONTINUE)
  970. goto done;
  971. if (!c->has_seg_override)
  972. set_seg_override(c, VCPU_SREG_DS);
  973. if (!(!c->twobyte && c->b == 0x8d))
  974. c->modrm_ea += seg_override_base(ctxt, ops, c);
  975. if (c->ad_bytes != 8)
  976. c->modrm_ea = (u32)c->modrm_ea;
  977. if (c->rip_relative)
  978. c->modrm_ea += c->eip;
  979. /*
  980. * Decode and fetch the source operand: register, memory
  981. * or immediate.
  982. */
  983. switch (c->d & SrcMask) {
  984. case SrcNone:
  985. break;
  986. case SrcReg:
  987. decode_register_operand(&c->src, c, 0);
  988. break;
  989. case SrcMem16:
  990. c->src.bytes = 2;
  991. goto srcmem_common;
  992. case SrcMem32:
  993. c->src.bytes = 4;
  994. goto srcmem_common;
  995. case SrcMem:
  996. c->src.bytes = (c->d & ByteOp) ? 1 :
  997. c->op_bytes;
  998. /* Don't fetch the address for invlpg: it could be unmapped. */
  999. if (c->twobyte && c->b == 0x01 && c->modrm_reg == 7)
  1000. break;
  1001. srcmem_common:
  1002. /*
  1003. * For instructions with a ModR/M byte, switch to register
  1004. * access if Mod = 3.
  1005. */
  1006. if ((c->d & ModRM) && c->modrm_mod == 3) {
  1007. c->src.type = OP_REG;
  1008. c->src.val = c->modrm_val;
  1009. c->src.ptr = c->modrm_ptr;
  1010. break;
  1011. }
  1012. c->src.type = OP_MEM;
  1013. c->src.ptr = (unsigned long *)c->modrm_ea;
  1014. c->src.val = 0;
  1015. break;
  1016. case SrcImm:
  1017. case SrcImmU:
  1018. c->src.type = OP_IMM;
  1019. c->src.ptr = (unsigned long *)c->eip;
  1020. c->src.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  1021. if (c->src.bytes == 8)
  1022. c->src.bytes = 4;
  1023. /* NB. Immediates are sign-extended as necessary. */
  1024. switch (c->src.bytes) {
  1025. case 1:
  1026. c->src.val = insn_fetch(s8, 1, c->eip);
  1027. break;
  1028. case 2:
  1029. c->src.val = insn_fetch(s16, 2, c->eip);
  1030. break;
  1031. case 4:
  1032. c->src.val = insn_fetch(s32, 4, c->eip);
  1033. break;
  1034. }
  1035. if ((c->d & SrcMask) == SrcImmU) {
  1036. switch (c->src.bytes) {
  1037. case 1:
  1038. c->src.val &= 0xff;
  1039. break;
  1040. case 2:
  1041. c->src.val &= 0xffff;
  1042. break;
  1043. case 4:
  1044. c->src.val &= 0xffffffff;
  1045. break;
  1046. }
  1047. }
  1048. break;
  1049. case SrcImmByte:
  1050. case SrcImmUByte:
  1051. c->src.type = OP_IMM;
  1052. c->src.ptr = (unsigned long *)c->eip;
  1053. c->src.bytes = 1;
  1054. if ((c->d & SrcMask) == SrcImmByte)
  1055. c->src.val = insn_fetch(s8, 1, c->eip);
  1056. else
  1057. c->src.val = insn_fetch(u8, 1, c->eip);
  1058. break;
  1059. case SrcAcc:
  1060. c->src.type = OP_REG;
  1061. c->src.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  1062. c->src.ptr = &c->regs[VCPU_REGS_RAX];
  1063. switch (c->src.bytes) {
  1064. case 1:
  1065. c->src.val = *(u8 *)c->src.ptr;
  1066. break;
  1067. case 2:
  1068. c->src.val = *(u16 *)c->src.ptr;
  1069. break;
  1070. case 4:
  1071. c->src.val = *(u32 *)c->src.ptr;
  1072. break;
  1073. case 8:
  1074. c->src.val = *(u64 *)c->src.ptr;
  1075. break;
  1076. }
  1077. break;
  1078. case SrcOne:
  1079. c->src.bytes = 1;
  1080. c->src.val = 1;
  1081. break;
  1082. case SrcSI:
  1083. c->src.type = OP_MEM;
  1084. c->src.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  1085. c->src.ptr = (unsigned long *)
  1086. register_address(c, seg_override_base(ctxt, ops, c),
  1087. c->regs[VCPU_REGS_RSI]);
  1088. c->src.val = 0;
  1089. break;
  1090. case SrcImmFAddr:
  1091. c->src.type = OP_IMM;
  1092. c->src.ptr = (unsigned long *)c->eip;
  1093. c->src.bytes = c->op_bytes + 2;
  1094. insn_fetch_arr(c->src.valptr, c->src.bytes, c->eip);
  1095. break;
  1096. case SrcMemFAddr:
  1097. c->src.type = OP_MEM;
  1098. c->src.ptr = (unsigned long *)c->modrm_ea;
  1099. c->src.bytes = c->op_bytes + 2;
  1100. break;
  1101. }
  1102. /*
  1103. * Decode and fetch the second source operand: register, memory
  1104. * or immediate.
  1105. */
  1106. switch (c->d & Src2Mask) {
  1107. case Src2None:
  1108. break;
  1109. case Src2CL:
  1110. c->src2.bytes = 1;
  1111. c->src2.val = c->regs[VCPU_REGS_RCX] & 0x8;
  1112. break;
  1113. case Src2ImmByte:
  1114. c->src2.type = OP_IMM;
  1115. c->src2.ptr = (unsigned long *)c->eip;
  1116. c->src2.bytes = 1;
  1117. c->src2.val = insn_fetch(u8, 1, c->eip);
  1118. break;
  1119. case Src2One:
  1120. c->src2.bytes = 1;
  1121. c->src2.val = 1;
  1122. break;
  1123. }
  1124. /* Decode and fetch the destination operand: register or memory. */
  1125. switch (c->d & DstMask) {
  1126. case ImplicitOps:
  1127. /* Special instructions do their own operand decoding. */
  1128. return 0;
  1129. case DstReg:
  1130. decode_register_operand(&c->dst, c,
  1131. c->twobyte && (c->b == 0xb6 || c->b == 0xb7));
  1132. break;
  1133. case DstMem:
  1134. case DstMem64:
  1135. if ((c->d & ModRM) && c->modrm_mod == 3) {
  1136. c->dst.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  1137. c->dst.type = OP_REG;
  1138. c->dst.val = c->dst.orig_val = c->modrm_val;
  1139. c->dst.ptr = c->modrm_ptr;
  1140. break;
  1141. }
  1142. c->dst.type = OP_MEM;
  1143. c->dst.ptr = (unsigned long *)c->modrm_ea;
  1144. if ((c->d & DstMask) == DstMem64)
  1145. c->dst.bytes = 8;
  1146. else
  1147. c->dst.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  1148. c->dst.val = 0;
  1149. if (c->d & BitOp) {
  1150. unsigned long mask = ~(c->dst.bytes * 8 - 1);
  1151. c->dst.ptr = (void *)c->dst.ptr +
  1152. (c->src.val & mask) / 8;
  1153. }
  1154. break;
  1155. case DstAcc:
  1156. c->dst.type = OP_REG;
  1157. c->dst.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  1158. c->dst.ptr = &c->regs[VCPU_REGS_RAX];
  1159. switch (c->dst.bytes) {
  1160. case 1:
  1161. c->dst.val = *(u8 *)c->dst.ptr;
  1162. break;
  1163. case 2:
  1164. c->dst.val = *(u16 *)c->dst.ptr;
  1165. break;
  1166. case 4:
  1167. c->dst.val = *(u32 *)c->dst.ptr;
  1168. break;
  1169. case 8:
  1170. c->dst.val = *(u64 *)c->dst.ptr;
  1171. break;
  1172. }
  1173. c->dst.orig_val = c->dst.val;
  1174. break;
  1175. case DstDI:
  1176. c->dst.type = OP_MEM;
  1177. c->dst.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  1178. c->dst.ptr = (unsigned long *)
  1179. register_address(c, es_base(ctxt, ops),
  1180. c->regs[VCPU_REGS_RDI]);
  1181. c->dst.val = 0;
  1182. break;
  1183. }
  1184. done:
  1185. return (rc == X86EMUL_UNHANDLEABLE) ? -1 : 0;
  1186. }
  1187. static int read_emulated(struct x86_emulate_ctxt *ctxt,
  1188. struct x86_emulate_ops *ops,
  1189. unsigned long addr, void *dest, unsigned size)
  1190. {
  1191. int rc;
  1192. struct read_cache *mc = &ctxt->decode.mem_read;
  1193. u32 err;
  1194. while (size) {
  1195. int n = min(size, 8u);
  1196. size -= n;
  1197. if (mc->pos < mc->end)
  1198. goto read_cached;
  1199. rc = ops->read_emulated(addr, mc->data + mc->end, n, &err,
  1200. ctxt->vcpu);
  1201. if (rc == X86EMUL_PROPAGATE_FAULT)
  1202. emulate_pf(ctxt, addr, err);
  1203. if (rc != X86EMUL_CONTINUE)
  1204. return rc;
  1205. mc->end += n;
  1206. read_cached:
  1207. memcpy(dest, mc->data + mc->pos, n);
  1208. mc->pos += n;
  1209. dest += n;
  1210. addr += n;
  1211. }
  1212. return X86EMUL_CONTINUE;
  1213. }
  1214. static int pio_in_emulated(struct x86_emulate_ctxt *ctxt,
  1215. struct x86_emulate_ops *ops,
  1216. unsigned int size, unsigned short port,
  1217. void *dest)
  1218. {
  1219. struct read_cache *rc = &ctxt->decode.io_read;
  1220. if (rc->pos == rc->end) { /* refill pio read ahead */
  1221. struct decode_cache *c = &ctxt->decode;
  1222. unsigned int in_page, n;
  1223. unsigned int count = c->rep_prefix ?
  1224. address_mask(c, c->regs[VCPU_REGS_RCX]) : 1;
  1225. in_page = (ctxt->eflags & EFLG_DF) ?
  1226. offset_in_page(c->regs[VCPU_REGS_RDI]) :
  1227. PAGE_SIZE - offset_in_page(c->regs[VCPU_REGS_RDI]);
  1228. n = min(min(in_page, (unsigned int)sizeof(rc->data)) / size,
  1229. count);
  1230. if (n == 0)
  1231. n = 1;
  1232. rc->pos = rc->end = 0;
  1233. if (!ops->pio_in_emulated(size, port, rc->data, n, ctxt->vcpu))
  1234. return 0;
  1235. rc->end = n * size;
  1236. }
  1237. memcpy(dest, rc->data + rc->pos, size);
  1238. rc->pos += size;
  1239. return 1;
  1240. }
  1241. static u32 desc_limit_scaled(struct desc_struct *desc)
  1242. {
  1243. u32 limit = get_desc_limit(desc);
  1244. return desc->g ? (limit << 12) | 0xfff : limit;
  1245. }
  1246. static void get_descriptor_table_ptr(struct x86_emulate_ctxt *ctxt,
  1247. struct x86_emulate_ops *ops,
  1248. u16 selector, struct desc_ptr *dt)
  1249. {
  1250. if (selector & 1 << 2) {
  1251. struct desc_struct desc;
  1252. memset (dt, 0, sizeof *dt);
  1253. if (!ops->get_cached_descriptor(&desc, VCPU_SREG_LDTR, ctxt->vcpu))
  1254. return;
  1255. dt->size = desc_limit_scaled(&desc); /* what if limit > 65535? */
  1256. dt->address = get_desc_base(&desc);
  1257. } else
  1258. ops->get_gdt(dt, ctxt->vcpu);
  1259. }
  1260. /* allowed just for 8 bytes segments */
  1261. static int read_segment_descriptor(struct x86_emulate_ctxt *ctxt,
  1262. struct x86_emulate_ops *ops,
  1263. u16 selector, struct desc_struct *desc)
  1264. {
  1265. struct desc_ptr dt;
  1266. u16 index = selector >> 3;
  1267. int ret;
  1268. u32 err;
  1269. ulong addr;
  1270. get_descriptor_table_ptr(ctxt, ops, selector, &dt);
  1271. if (dt.size < index * 8 + 7) {
  1272. emulate_gp(ctxt, selector & 0xfffc);
  1273. return X86EMUL_PROPAGATE_FAULT;
  1274. }
  1275. addr = dt.address + index * 8;
  1276. ret = ops->read_std(addr, desc, sizeof *desc, ctxt->vcpu, &err);
  1277. if (ret == X86EMUL_PROPAGATE_FAULT)
  1278. emulate_pf(ctxt, addr, err);
  1279. return ret;
  1280. }
  1281. /* allowed just for 8 bytes segments */
  1282. static int write_segment_descriptor(struct x86_emulate_ctxt *ctxt,
  1283. struct x86_emulate_ops *ops,
  1284. u16 selector, struct desc_struct *desc)
  1285. {
  1286. struct desc_ptr dt;
  1287. u16 index = selector >> 3;
  1288. u32 err;
  1289. ulong addr;
  1290. int ret;
  1291. get_descriptor_table_ptr(ctxt, ops, selector, &dt);
  1292. if (dt.size < index * 8 + 7) {
  1293. emulate_gp(ctxt, selector & 0xfffc);
  1294. return X86EMUL_PROPAGATE_FAULT;
  1295. }
  1296. addr = dt.address + index * 8;
  1297. ret = ops->write_std(addr, desc, sizeof *desc, ctxt->vcpu, &err);
  1298. if (ret == X86EMUL_PROPAGATE_FAULT)
  1299. emulate_pf(ctxt, addr, err);
  1300. return ret;
  1301. }
  1302. static int load_segment_descriptor(struct x86_emulate_ctxt *ctxt,
  1303. struct x86_emulate_ops *ops,
  1304. u16 selector, int seg)
  1305. {
  1306. struct desc_struct seg_desc;
  1307. u8 dpl, rpl, cpl;
  1308. unsigned err_vec = GP_VECTOR;
  1309. u32 err_code = 0;
  1310. bool null_selector = !(selector & ~0x3); /* 0000-0003 are null */
  1311. int ret;
  1312. memset(&seg_desc, 0, sizeof seg_desc);
  1313. if ((seg <= VCPU_SREG_GS && ctxt->mode == X86EMUL_MODE_VM86)
  1314. || ctxt->mode == X86EMUL_MODE_REAL) {
  1315. /* set real mode segment descriptor */
  1316. set_desc_base(&seg_desc, selector << 4);
  1317. set_desc_limit(&seg_desc, 0xffff);
  1318. seg_desc.type = 3;
  1319. seg_desc.p = 1;
  1320. seg_desc.s = 1;
  1321. goto load;
  1322. }
  1323. /* NULL selector is not valid for TR, CS and SS */
  1324. if ((seg == VCPU_SREG_CS || seg == VCPU_SREG_SS || seg == VCPU_SREG_TR)
  1325. && null_selector)
  1326. goto exception;
  1327. /* TR should be in GDT only */
  1328. if (seg == VCPU_SREG_TR && (selector & (1 << 2)))
  1329. goto exception;
  1330. if (null_selector) /* for NULL selector skip all following checks */
  1331. goto load;
  1332. ret = read_segment_descriptor(ctxt, ops, selector, &seg_desc);
  1333. if (ret != X86EMUL_CONTINUE)
  1334. return ret;
  1335. err_code = selector & 0xfffc;
  1336. err_vec = GP_VECTOR;
  1337. /* can't load system descriptor into segment selecor */
  1338. if (seg <= VCPU_SREG_GS && !seg_desc.s)
  1339. goto exception;
  1340. if (!seg_desc.p) {
  1341. err_vec = (seg == VCPU_SREG_SS) ? SS_VECTOR : NP_VECTOR;
  1342. goto exception;
  1343. }
  1344. rpl = selector & 3;
  1345. dpl = seg_desc.dpl;
  1346. cpl = ops->cpl(ctxt->vcpu);
  1347. switch (seg) {
  1348. case VCPU_SREG_SS:
  1349. /*
  1350. * segment is not a writable data segment or segment
  1351. * selector's RPL != CPL or segment selector's RPL != CPL
  1352. */
  1353. if (rpl != cpl || (seg_desc.type & 0xa) != 0x2 || dpl != cpl)
  1354. goto exception;
  1355. break;
  1356. case VCPU_SREG_CS:
  1357. if (!(seg_desc.type & 8))
  1358. goto exception;
  1359. if (seg_desc.type & 4) {
  1360. /* conforming */
  1361. if (dpl > cpl)
  1362. goto exception;
  1363. } else {
  1364. /* nonconforming */
  1365. if (rpl > cpl || dpl != cpl)
  1366. goto exception;
  1367. }
  1368. /* CS(RPL) <- CPL */
  1369. selector = (selector & 0xfffc) | cpl;
  1370. break;
  1371. case VCPU_SREG_TR:
  1372. if (seg_desc.s || (seg_desc.type != 1 && seg_desc.type != 9))
  1373. goto exception;
  1374. break;
  1375. case VCPU_SREG_LDTR:
  1376. if (seg_desc.s || seg_desc.type != 2)
  1377. goto exception;
  1378. break;
  1379. default: /* DS, ES, FS, or GS */
  1380. /*
  1381. * segment is not a data or readable code segment or
  1382. * ((segment is a data or nonconforming code segment)
  1383. * and (both RPL and CPL > DPL))
  1384. */
  1385. if ((seg_desc.type & 0xa) == 0x8 ||
  1386. (((seg_desc.type & 0xc) != 0xc) &&
  1387. (rpl > dpl && cpl > dpl)))
  1388. goto exception;
  1389. break;
  1390. }
  1391. if (seg_desc.s) {
  1392. /* mark segment as accessed */
  1393. seg_desc.type |= 1;
  1394. ret = write_segment_descriptor(ctxt, ops, selector, &seg_desc);
  1395. if (ret != X86EMUL_CONTINUE)
  1396. return ret;
  1397. }
  1398. load:
  1399. ops->set_segment_selector(selector, seg, ctxt->vcpu);
  1400. ops->set_cached_descriptor(&seg_desc, seg, ctxt->vcpu);
  1401. return X86EMUL_CONTINUE;
  1402. exception:
  1403. emulate_exception(ctxt, err_vec, err_code, true);
  1404. return X86EMUL_PROPAGATE_FAULT;
  1405. }
  1406. static inline int writeback(struct x86_emulate_ctxt *ctxt,
  1407. struct x86_emulate_ops *ops)
  1408. {
  1409. int rc;
  1410. struct decode_cache *c = &ctxt->decode;
  1411. u32 err;
  1412. switch (c->dst.type) {
  1413. case OP_REG:
  1414. /* The 4-byte case *is* correct:
  1415. * in 64-bit mode we zero-extend.
  1416. */
  1417. switch (c->dst.bytes) {
  1418. case 1:
  1419. *(u8 *)c->dst.ptr = (u8)c->dst.val;
  1420. break;
  1421. case 2:
  1422. *(u16 *)c->dst.ptr = (u16)c->dst.val;
  1423. break;
  1424. case 4:
  1425. *c->dst.ptr = (u32)c->dst.val;
  1426. break; /* 64b: zero-ext */
  1427. case 8:
  1428. *c->dst.ptr = c->dst.val;
  1429. break;
  1430. }
  1431. break;
  1432. case OP_MEM:
  1433. if (c->lock_prefix)
  1434. rc = ops->cmpxchg_emulated(
  1435. (unsigned long)c->dst.ptr,
  1436. &c->dst.orig_val,
  1437. &c->dst.val,
  1438. c->dst.bytes,
  1439. &err,
  1440. ctxt->vcpu);
  1441. else
  1442. rc = ops->write_emulated(
  1443. (unsigned long)c->dst.ptr,
  1444. &c->dst.val,
  1445. c->dst.bytes,
  1446. &err,
  1447. ctxt->vcpu);
  1448. if (rc == X86EMUL_PROPAGATE_FAULT)
  1449. emulate_pf(ctxt,
  1450. (unsigned long)c->dst.ptr, err);
  1451. if (rc != X86EMUL_CONTINUE)
  1452. return rc;
  1453. break;
  1454. case OP_NONE:
  1455. /* no writeback */
  1456. break;
  1457. default:
  1458. break;
  1459. }
  1460. return X86EMUL_CONTINUE;
  1461. }
  1462. static inline void emulate_push(struct x86_emulate_ctxt *ctxt,
  1463. struct x86_emulate_ops *ops)
  1464. {
  1465. struct decode_cache *c = &ctxt->decode;
  1466. c->dst.type = OP_MEM;
  1467. c->dst.bytes = c->op_bytes;
  1468. c->dst.val = c->src.val;
  1469. register_address_increment(c, &c->regs[VCPU_REGS_RSP], -c->op_bytes);
  1470. c->dst.ptr = (void *) register_address(c, ss_base(ctxt, ops),
  1471. c->regs[VCPU_REGS_RSP]);
  1472. }
  1473. static int emulate_pop(struct x86_emulate_ctxt *ctxt,
  1474. struct x86_emulate_ops *ops,
  1475. void *dest, int len)
  1476. {
  1477. struct decode_cache *c = &ctxt->decode;
  1478. int rc;
  1479. rc = read_emulated(ctxt, ops, register_address(c, ss_base(ctxt, ops),
  1480. c->regs[VCPU_REGS_RSP]),
  1481. dest, len);
  1482. if (rc != X86EMUL_CONTINUE)
  1483. return rc;
  1484. register_address_increment(c, &c->regs[VCPU_REGS_RSP], len);
  1485. return rc;
  1486. }
  1487. static int emulate_popf(struct x86_emulate_ctxt *ctxt,
  1488. struct x86_emulate_ops *ops,
  1489. void *dest, int len)
  1490. {
  1491. int rc;
  1492. unsigned long val, change_mask;
  1493. int iopl = (ctxt->eflags & X86_EFLAGS_IOPL) >> IOPL_SHIFT;
  1494. int cpl = ops->cpl(ctxt->vcpu);
  1495. rc = emulate_pop(ctxt, ops, &val, len);
  1496. if (rc != X86EMUL_CONTINUE)
  1497. return rc;
  1498. change_mask = EFLG_CF | EFLG_PF | EFLG_AF | EFLG_ZF | EFLG_SF | EFLG_OF
  1499. | EFLG_TF | EFLG_DF | EFLG_NT | EFLG_RF | EFLG_AC | EFLG_ID;
  1500. switch(ctxt->mode) {
  1501. case X86EMUL_MODE_PROT64:
  1502. case X86EMUL_MODE_PROT32:
  1503. case X86EMUL_MODE_PROT16:
  1504. if (cpl == 0)
  1505. change_mask |= EFLG_IOPL;
  1506. if (cpl <= iopl)
  1507. change_mask |= EFLG_IF;
  1508. break;
  1509. case X86EMUL_MODE_VM86:
  1510. if (iopl < 3) {
  1511. emulate_gp(ctxt, 0);
  1512. return X86EMUL_PROPAGATE_FAULT;
  1513. }
  1514. change_mask |= EFLG_IF;
  1515. break;
  1516. default: /* real mode */
  1517. change_mask |= (EFLG_IOPL | EFLG_IF);
  1518. break;
  1519. }
  1520. *(unsigned long *)dest =
  1521. (ctxt->eflags & ~change_mask) | (val & change_mask);
  1522. return rc;
  1523. }
  1524. static void emulate_push_sreg(struct x86_emulate_ctxt *ctxt,
  1525. struct x86_emulate_ops *ops, int seg)
  1526. {
  1527. struct decode_cache *c = &ctxt->decode;
  1528. c->src.val = ops->get_segment_selector(seg, ctxt->vcpu);
  1529. emulate_push(ctxt, ops);
  1530. }
  1531. static int emulate_pop_sreg(struct x86_emulate_ctxt *ctxt,
  1532. struct x86_emulate_ops *ops, int seg)
  1533. {
  1534. struct decode_cache *c = &ctxt->decode;
  1535. unsigned long selector;
  1536. int rc;
  1537. rc = emulate_pop(ctxt, ops, &selector, c->op_bytes);
  1538. if (rc != X86EMUL_CONTINUE)
  1539. return rc;
  1540. rc = load_segment_descriptor(ctxt, ops, (u16)selector, seg);
  1541. return rc;
  1542. }
  1543. static int emulate_pusha(struct x86_emulate_ctxt *ctxt,
  1544. struct x86_emulate_ops *ops)
  1545. {
  1546. struct decode_cache *c = &ctxt->decode;
  1547. unsigned long old_esp = c->regs[VCPU_REGS_RSP];
  1548. int rc = X86EMUL_CONTINUE;
  1549. int reg = VCPU_REGS_RAX;
  1550. while (reg <= VCPU_REGS_RDI) {
  1551. (reg == VCPU_REGS_RSP) ?
  1552. (c->src.val = old_esp) : (c->src.val = c->regs[reg]);
  1553. emulate_push(ctxt, ops);
  1554. rc = writeback(ctxt, ops);
  1555. if (rc != X86EMUL_CONTINUE)
  1556. return rc;
  1557. ++reg;
  1558. }
  1559. /* Disable writeback. */
  1560. c->dst.type = OP_NONE;
  1561. return rc;
  1562. }
  1563. static int emulate_popa(struct x86_emulate_ctxt *ctxt,
  1564. struct x86_emulate_ops *ops)
  1565. {
  1566. struct decode_cache *c = &ctxt->decode;
  1567. int rc = X86EMUL_CONTINUE;
  1568. int reg = VCPU_REGS_RDI;
  1569. while (reg >= VCPU_REGS_RAX) {
  1570. if (reg == VCPU_REGS_RSP) {
  1571. register_address_increment(c, &c->regs[VCPU_REGS_RSP],
  1572. c->op_bytes);
  1573. --reg;
  1574. }
  1575. rc = emulate_pop(ctxt, ops, &c->regs[reg], c->op_bytes);
  1576. if (rc != X86EMUL_CONTINUE)
  1577. break;
  1578. --reg;
  1579. }
  1580. return rc;
  1581. }
  1582. static int emulate_iret_real(struct x86_emulate_ctxt *ctxt,
  1583. struct x86_emulate_ops *ops)
  1584. {
  1585. struct decode_cache *c = &ctxt->decode;
  1586. int rc = X86EMUL_CONTINUE;
  1587. unsigned long temp_eip = 0;
  1588. unsigned long temp_eflags = 0;
  1589. unsigned long cs = 0;
  1590. unsigned long mask = EFLG_CF | EFLG_PF | EFLG_AF | EFLG_ZF | EFLG_SF | EFLG_TF |
  1591. EFLG_IF | EFLG_DF | EFLG_OF | EFLG_IOPL | EFLG_NT | EFLG_RF |
  1592. EFLG_AC | EFLG_ID | (1 << 1); /* Last one is the reserved bit */
  1593. unsigned long vm86_mask = EFLG_VM | EFLG_VIF | EFLG_VIP;
  1594. /* TODO: Add stack limit check */
  1595. rc = emulate_pop(ctxt, ops, &temp_eip, c->op_bytes);
  1596. if (rc != X86EMUL_CONTINUE)
  1597. return rc;
  1598. if (temp_eip & ~0xffff) {
  1599. emulate_gp(ctxt, 0);
  1600. return X86EMUL_PROPAGATE_FAULT;
  1601. }
  1602. rc = emulate_pop(ctxt, ops, &cs, c->op_bytes);
  1603. if (rc != X86EMUL_CONTINUE)
  1604. return rc;
  1605. rc = emulate_pop(ctxt, ops, &temp_eflags, c->op_bytes);
  1606. if (rc != X86EMUL_CONTINUE)
  1607. return rc;
  1608. rc = load_segment_descriptor(ctxt, ops, (u16)cs, VCPU_SREG_CS);
  1609. if (rc != X86EMUL_CONTINUE)
  1610. return rc;
  1611. c->eip = temp_eip;
  1612. if (c->op_bytes == 4)
  1613. ctxt->eflags = ((temp_eflags & mask) | (ctxt->eflags & vm86_mask));
  1614. else if (c->op_bytes == 2) {
  1615. ctxt->eflags &= ~0xffff;
  1616. ctxt->eflags |= temp_eflags;
  1617. }
  1618. ctxt->eflags &= ~EFLG_RESERVED_ZEROS_MASK; /* Clear reserved zeros */
  1619. ctxt->eflags |= EFLG_RESERVED_ONE_MASK;
  1620. return rc;
  1621. }
  1622. static inline int emulate_iret(struct x86_emulate_ctxt *ctxt,
  1623. struct x86_emulate_ops* ops)
  1624. {
  1625. switch(ctxt->mode) {
  1626. case X86EMUL_MODE_REAL:
  1627. return emulate_iret_real(ctxt, ops);
  1628. case X86EMUL_MODE_VM86:
  1629. case X86EMUL_MODE_PROT16:
  1630. case X86EMUL_MODE_PROT32:
  1631. case X86EMUL_MODE_PROT64:
  1632. default:
  1633. /* iret from protected mode unimplemented yet */
  1634. return X86EMUL_UNHANDLEABLE;
  1635. }
  1636. }
  1637. static inline int emulate_grp1a(struct x86_emulate_ctxt *ctxt,
  1638. struct x86_emulate_ops *ops)
  1639. {
  1640. struct decode_cache *c = &ctxt->decode;
  1641. return emulate_pop(ctxt, ops, &c->dst.val, c->dst.bytes);
  1642. }
  1643. static inline void emulate_grp2(struct x86_emulate_ctxt *ctxt)
  1644. {
  1645. struct decode_cache *c = &ctxt->decode;
  1646. switch (c->modrm_reg) {
  1647. case 0: /* rol */
  1648. emulate_2op_SrcB("rol", c->src, c->dst, ctxt->eflags);
  1649. break;
  1650. case 1: /* ror */
  1651. emulate_2op_SrcB("ror", c->src, c->dst, ctxt->eflags);
  1652. break;
  1653. case 2: /* rcl */
  1654. emulate_2op_SrcB("rcl", c->src, c->dst, ctxt->eflags);
  1655. break;
  1656. case 3: /* rcr */
  1657. emulate_2op_SrcB("rcr", c->src, c->dst, ctxt->eflags);
  1658. break;
  1659. case 4: /* sal/shl */
  1660. case 6: /* sal/shl */
  1661. emulate_2op_SrcB("sal", c->src, c->dst, ctxt->eflags);
  1662. break;
  1663. case 5: /* shr */
  1664. emulate_2op_SrcB("shr", c->src, c->dst, ctxt->eflags);
  1665. break;
  1666. case 7: /* sar */
  1667. emulate_2op_SrcB("sar", c->src, c->dst, ctxt->eflags);
  1668. break;
  1669. }
  1670. }
  1671. static inline int emulate_grp3(struct x86_emulate_ctxt *ctxt,
  1672. struct x86_emulate_ops *ops)
  1673. {
  1674. struct decode_cache *c = &ctxt->decode;
  1675. switch (c->modrm_reg) {
  1676. case 0 ... 1: /* test */
  1677. emulate_2op_SrcV("test", c->src, c->dst, ctxt->eflags);
  1678. break;
  1679. case 2: /* not */
  1680. c->dst.val = ~c->dst.val;
  1681. break;
  1682. case 3: /* neg */
  1683. emulate_1op("neg", c->dst, ctxt->eflags);
  1684. break;
  1685. default:
  1686. return 0;
  1687. }
  1688. return 1;
  1689. }
  1690. static inline int emulate_grp45(struct x86_emulate_ctxt *ctxt,
  1691. struct x86_emulate_ops *ops)
  1692. {
  1693. struct decode_cache *c = &ctxt->decode;
  1694. switch (c->modrm_reg) {
  1695. case 0: /* inc */
  1696. emulate_1op("inc", c->dst, ctxt->eflags);
  1697. break;
  1698. case 1: /* dec */
  1699. emulate_1op("dec", c->dst, ctxt->eflags);
  1700. break;
  1701. case 2: /* call near abs */ {
  1702. long int old_eip;
  1703. old_eip = c->eip;
  1704. c->eip = c->src.val;
  1705. c->src.val = old_eip;
  1706. emulate_push(ctxt, ops);
  1707. break;
  1708. }
  1709. case 4: /* jmp abs */
  1710. c->eip = c->src.val;
  1711. break;
  1712. case 6: /* push */
  1713. emulate_push(ctxt, ops);
  1714. break;
  1715. }
  1716. return X86EMUL_CONTINUE;
  1717. }
  1718. static inline int emulate_grp9(struct x86_emulate_ctxt *ctxt,
  1719. struct x86_emulate_ops *ops)
  1720. {
  1721. struct decode_cache *c = &ctxt->decode;
  1722. u64 old = c->dst.orig_val64;
  1723. if (((u32) (old >> 0) != (u32) c->regs[VCPU_REGS_RAX]) ||
  1724. ((u32) (old >> 32) != (u32) c->regs[VCPU_REGS_RDX])) {
  1725. c->regs[VCPU_REGS_RAX] = (u32) (old >> 0);
  1726. c->regs[VCPU_REGS_RDX] = (u32) (old >> 32);
  1727. ctxt->eflags &= ~EFLG_ZF;
  1728. } else {
  1729. c->dst.val64 = ((u64)c->regs[VCPU_REGS_RCX] << 32) |
  1730. (u32) c->regs[VCPU_REGS_RBX];
  1731. ctxt->eflags |= EFLG_ZF;
  1732. }
  1733. return X86EMUL_CONTINUE;
  1734. }
  1735. static int emulate_ret_far(struct x86_emulate_ctxt *ctxt,
  1736. struct x86_emulate_ops *ops)
  1737. {
  1738. struct decode_cache *c = &ctxt->decode;
  1739. int rc;
  1740. unsigned long cs;
  1741. rc = emulate_pop(ctxt, ops, &c->eip, c->op_bytes);
  1742. if (rc != X86EMUL_CONTINUE)
  1743. return rc;
  1744. if (c->op_bytes == 4)
  1745. c->eip = (u32)c->eip;
  1746. rc = emulate_pop(ctxt, ops, &cs, c->op_bytes);
  1747. if (rc != X86EMUL_CONTINUE)
  1748. return rc;
  1749. rc = load_segment_descriptor(ctxt, ops, (u16)cs, VCPU_SREG_CS);
  1750. return rc;
  1751. }
  1752. static inline void
  1753. setup_syscalls_segments(struct x86_emulate_ctxt *ctxt,
  1754. struct x86_emulate_ops *ops, struct desc_struct *cs,
  1755. struct desc_struct *ss)
  1756. {
  1757. memset(cs, 0, sizeof(struct desc_struct));
  1758. ops->get_cached_descriptor(cs, VCPU_SREG_CS, ctxt->vcpu);
  1759. memset(ss, 0, sizeof(struct desc_struct));
  1760. cs->l = 0; /* will be adjusted later */
  1761. set_desc_base(cs, 0); /* flat segment */
  1762. cs->g = 1; /* 4kb granularity */
  1763. set_desc_limit(cs, 0xfffff); /* 4GB limit */
  1764. cs->type = 0x0b; /* Read, Execute, Accessed */
  1765. cs->s = 1;
  1766. cs->dpl = 0; /* will be adjusted later */
  1767. cs->p = 1;
  1768. cs->d = 1;
  1769. set_desc_base(ss, 0); /* flat segment */
  1770. set_desc_limit(ss, 0xfffff); /* 4GB limit */
  1771. ss->g = 1; /* 4kb granularity */
  1772. ss->s = 1;
  1773. ss->type = 0x03; /* Read/Write, Accessed */
  1774. ss->d = 1; /* 32bit stack segment */
  1775. ss->dpl = 0;
  1776. ss->p = 1;
  1777. }
  1778. static int
  1779. emulate_syscall(struct x86_emulate_ctxt *ctxt, struct x86_emulate_ops *ops)
  1780. {
  1781. struct decode_cache *c = &ctxt->decode;
  1782. struct desc_struct cs, ss;
  1783. u64 msr_data;
  1784. u16 cs_sel, ss_sel;
  1785. /* syscall is not available in real mode */
  1786. if (ctxt->mode == X86EMUL_MODE_REAL ||
  1787. ctxt->mode == X86EMUL_MODE_VM86) {
  1788. emulate_ud(ctxt);
  1789. return X86EMUL_PROPAGATE_FAULT;
  1790. }
  1791. setup_syscalls_segments(ctxt, ops, &cs, &ss);
  1792. ops->get_msr(ctxt->vcpu, MSR_STAR, &msr_data);
  1793. msr_data >>= 32;
  1794. cs_sel = (u16)(msr_data & 0xfffc);
  1795. ss_sel = (u16)(msr_data + 8);
  1796. if (is_long_mode(ctxt->vcpu)) {
  1797. cs.d = 0;
  1798. cs.l = 1;
  1799. }
  1800. ops->set_cached_descriptor(&cs, VCPU_SREG_CS, ctxt->vcpu);
  1801. ops->set_segment_selector(cs_sel, VCPU_SREG_CS, ctxt->vcpu);
  1802. ops->set_cached_descriptor(&ss, VCPU_SREG_SS, ctxt->vcpu);
  1803. ops->set_segment_selector(ss_sel, VCPU_SREG_SS, ctxt->vcpu);
  1804. c->regs[VCPU_REGS_RCX] = c->eip;
  1805. if (is_long_mode(ctxt->vcpu)) {
  1806. #ifdef CONFIG_X86_64
  1807. c->regs[VCPU_REGS_R11] = ctxt->eflags & ~EFLG_RF;
  1808. ops->get_msr(ctxt->vcpu,
  1809. ctxt->mode == X86EMUL_MODE_PROT64 ?
  1810. MSR_LSTAR : MSR_CSTAR, &msr_data);
  1811. c->eip = msr_data;
  1812. ops->get_msr(ctxt->vcpu, MSR_SYSCALL_MASK, &msr_data);
  1813. ctxt->eflags &= ~(msr_data | EFLG_RF);
  1814. #endif
  1815. } else {
  1816. /* legacy mode */
  1817. ops->get_msr(ctxt->vcpu, MSR_STAR, &msr_data);
  1818. c->eip = (u32)msr_data;
  1819. ctxt->eflags &= ~(EFLG_VM | EFLG_IF | EFLG_RF);
  1820. }
  1821. return X86EMUL_CONTINUE;
  1822. }
  1823. static int
  1824. emulate_sysenter(struct x86_emulate_ctxt *ctxt, struct x86_emulate_ops *ops)
  1825. {
  1826. struct decode_cache *c = &ctxt->decode;
  1827. struct desc_struct cs, ss;
  1828. u64 msr_data;
  1829. u16 cs_sel, ss_sel;
  1830. /* inject #GP if in real mode */
  1831. if (ctxt->mode == X86EMUL_MODE_REAL) {
  1832. emulate_gp(ctxt, 0);
  1833. return X86EMUL_PROPAGATE_FAULT;
  1834. }
  1835. /* XXX sysenter/sysexit have not been tested in 64bit mode.
  1836. * Therefore, we inject an #UD.
  1837. */
  1838. if (ctxt->mode == X86EMUL_MODE_PROT64) {
  1839. emulate_ud(ctxt);
  1840. return X86EMUL_PROPAGATE_FAULT;
  1841. }
  1842. setup_syscalls_segments(ctxt, ops, &cs, &ss);
  1843. ops->get_msr(ctxt->vcpu, MSR_IA32_SYSENTER_CS, &msr_data);
  1844. switch (ctxt->mode) {
  1845. case X86EMUL_MODE_PROT32:
  1846. if ((msr_data & 0xfffc) == 0x0) {
  1847. emulate_gp(ctxt, 0);
  1848. return X86EMUL_PROPAGATE_FAULT;
  1849. }
  1850. break;
  1851. case X86EMUL_MODE_PROT64:
  1852. if (msr_data == 0x0) {
  1853. emulate_gp(ctxt, 0);
  1854. return X86EMUL_PROPAGATE_FAULT;
  1855. }
  1856. break;
  1857. }
  1858. ctxt->eflags &= ~(EFLG_VM | EFLG_IF | EFLG_RF);
  1859. cs_sel = (u16)msr_data;
  1860. cs_sel &= ~SELECTOR_RPL_MASK;
  1861. ss_sel = cs_sel + 8;
  1862. ss_sel &= ~SELECTOR_RPL_MASK;
  1863. if (ctxt->mode == X86EMUL_MODE_PROT64
  1864. || is_long_mode(ctxt->vcpu)) {
  1865. cs.d = 0;
  1866. cs.l = 1;
  1867. }
  1868. ops->set_cached_descriptor(&cs, VCPU_SREG_CS, ctxt->vcpu);
  1869. ops->set_segment_selector(cs_sel, VCPU_SREG_CS, ctxt->vcpu);
  1870. ops->set_cached_descriptor(&ss, VCPU_SREG_SS, ctxt->vcpu);
  1871. ops->set_segment_selector(ss_sel, VCPU_SREG_SS, ctxt->vcpu);
  1872. ops->get_msr(ctxt->vcpu, MSR_IA32_SYSENTER_EIP, &msr_data);
  1873. c->eip = msr_data;
  1874. ops->get_msr(ctxt->vcpu, MSR_IA32_SYSENTER_ESP, &msr_data);
  1875. c->regs[VCPU_REGS_RSP] = msr_data;
  1876. return X86EMUL_CONTINUE;
  1877. }
  1878. static int
  1879. emulate_sysexit(struct x86_emulate_ctxt *ctxt, struct x86_emulate_ops *ops)
  1880. {
  1881. struct decode_cache *c = &ctxt->decode;
  1882. struct desc_struct cs, ss;
  1883. u64 msr_data;
  1884. int usermode;
  1885. u16 cs_sel, ss_sel;
  1886. /* inject #GP if in real mode or Virtual 8086 mode */
  1887. if (ctxt->mode == X86EMUL_MODE_REAL ||
  1888. ctxt->mode == X86EMUL_MODE_VM86) {
  1889. emulate_gp(ctxt, 0);
  1890. return X86EMUL_PROPAGATE_FAULT;
  1891. }
  1892. setup_syscalls_segments(ctxt, ops, &cs, &ss);
  1893. if ((c->rex_prefix & 0x8) != 0x0)
  1894. usermode = X86EMUL_MODE_PROT64;
  1895. else
  1896. usermode = X86EMUL_MODE_PROT32;
  1897. cs.dpl = 3;
  1898. ss.dpl = 3;
  1899. ops->get_msr(ctxt->vcpu, MSR_IA32_SYSENTER_CS, &msr_data);
  1900. switch (usermode) {
  1901. case X86EMUL_MODE_PROT32:
  1902. cs_sel = (u16)(msr_data + 16);
  1903. if ((msr_data & 0xfffc) == 0x0) {
  1904. emulate_gp(ctxt, 0);
  1905. return X86EMUL_PROPAGATE_FAULT;
  1906. }
  1907. ss_sel = (u16)(msr_data + 24);
  1908. break;
  1909. case X86EMUL_MODE_PROT64:
  1910. cs_sel = (u16)(msr_data + 32);
  1911. if (msr_data == 0x0) {
  1912. emulate_gp(ctxt, 0);
  1913. return X86EMUL_PROPAGATE_FAULT;
  1914. }
  1915. ss_sel = cs_sel + 8;
  1916. cs.d = 0;
  1917. cs.l = 1;
  1918. break;
  1919. }
  1920. cs_sel |= SELECTOR_RPL_MASK;
  1921. ss_sel |= SELECTOR_RPL_MASK;
  1922. ops->set_cached_descriptor(&cs, VCPU_SREG_CS, ctxt->vcpu);
  1923. ops->set_segment_selector(cs_sel, VCPU_SREG_CS, ctxt->vcpu);
  1924. ops->set_cached_descriptor(&ss, VCPU_SREG_SS, ctxt->vcpu);
  1925. ops->set_segment_selector(ss_sel, VCPU_SREG_SS, ctxt->vcpu);
  1926. c->eip = c->regs[VCPU_REGS_RDX];
  1927. c->regs[VCPU_REGS_RSP] = c->regs[VCPU_REGS_RCX];
  1928. return X86EMUL_CONTINUE;
  1929. }
  1930. static bool emulator_bad_iopl(struct x86_emulate_ctxt *ctxt,
  1931. struct x86_emulate_ops *ops)
  1932. {
  1933. int iopl;
  1934. if (ctxt->mode == X86EMUL_MODE_REAL)
  1935. return false;
  1936. if (ctxt->mode == X86EMUL_MODE_VM86)
  1937. return true;
  1938. iopl = (ctxt->eflags & X86_EFLAGS_IOPL) >> IOPL_SHIFT;
  1939. return ops->cpl(ctxt->vcpu) > iopl;
  1940. }
  1941. static bool emulator_io_port_access_allowed(struct x86_emulate_ctxt *ctxt,
  1942. struct x86_emulate_ops *ops,
  1943. u16 port, u16 len)
  1944. {
  1945. struct desc_struct tr_seg;
  1946. int r;
  1947. u16 io_bitmap_ptr;
  1948. u8 perm, bit_idx = port & 0x7;
  1949. unsigned mask = (1 << len) - 1;
  1950. ops->get_cached_descriptor(&tr_seg, VCPU_SREG_TR, ctxt->vcpu);
  1951. if (!tr_seg.p)
  1952. return false;
  1953. if (desc_limit_scaled(&tr_seg) < 103)
  1954. return false;
  1955. r = ops->read_std(get_desc_base(&tr_seg) + 102, &io_bitmap_ptr, 2,
  1956. ctxt->vcpu, NULL);
  1957. if (r != X86EMUL_CONTINUE)
  1958. return false;
  1959. if (io_bitmap_ptr + port/8 > desc_limit_scaled(&tr_seg))
  1960. return false;
  1961. r = ops->read_std(get_desc_base(&tr_seg) + io_bitmap_ptr + port/8,
  1962. &perm, 1, ctxt->vcpu, NULL);
  1963. if (r != X86EMUL_CONTINUE)
  1964. return false;
  1965. if ((perm >> bit_idx) & mask)
  1966. return false;
  1967. return true;
  1968. }
  1969. static bool emulator_io_permited(struct x86_emulate_ctxt *ctxt,
  1970. struct x86_emulate_ops *ops,
  1971. u16 port, u16 len)
  1972. {
  1973. if (emulator_bad_iopl(ctxt, ops))
  1974. if (!emulator_io_port_access_allowed(ctxt, ops, port, len))
  1975. return false;
  1976. return true;
  1977. }
  1978. static void save_state_to_tss16(struct x86_emulate_ctxt *ctxt,
  1979. struct x86_emulate_ops *ops,
  1980. struct tss_segment_16 *tss)
  1981. {
  1982. struct decode_cache *c = &ctxt->decode;
  1983. tss->ip = c->eip;
  1984. tss->flag = ctxt->eflags;
  1985. tss->ax = c->regs[VCPU_REGS_RAX];
  1986. tss->cx = c->regs[VCPU_REGS_RCX];
  1987. tss->dx = c->regs[VCPU_REGS_RDX];
  1988. tss->bx = c->regs[VCPU_REGS_RBX];
  1989. tss->sp = c->regs[VCPU_REGS_RSP];
  1990. tss->bp = c->regs[VCPU_REGS_RBP];
  1991. tss->si = c->regs[VCPU_REGS_RSI];
  1992. tss->di = c->regs[VCPU_REGS_RDI];
  1993. tss->es = ops->get_segment_selector(VCPU_SREG_ES, ctxt->vcpu);
  1994. tss->cs = ops->get_segment_selector(VCPU_SREG_CS, ctxt->vcpu);
  1995. tss->ss = ops->get_segment_selector(VCPU_SREG_SS, ctxt->vcpu);
  1996. tss->ds = ops->get_segment_selector(VCPU_SREG_DS, ctxt->vcpu);
  1997. tss->ldt = ops->get_segment_selector(VCPU_SREG_LDTR, ctxt->vcpu);
  1998. }
  1999. static int load_state_from_tss16(struct x86_emulate_ctxt *ctxt,
  2000. struct x86_emulate_ops *ops,
  2001. struct tss_segment_16 *tss)
  2002. {
  2003. struct decode_cache *c = &ctxt->decode;
  2004. int ret;
  2005. c->eip = tss->ip;
  2006. ctxt->eflags = tss->flag | 2;
  2007. c->regs[VCPU_REGS_RAX] = tss->ax;
  2008. c->regs[VCPU_REGS_RCX] = tss->cx;
  2009. c->regs[VCPU_REGS_RDX] = tss->dx;
  2010. c->regs[VCPU_REGS_RBX] = tss->bx;
  2011. c->regs[VCPU_REGS_RSP] = tss->sp;
  2012. c->regs[VCPU_REGS_RBP] = tss->bp;
  2013. c->regs[VCPU_REGS_RSI] = tss->si;
  2014. c->regs[VCPU_REGS_RDI] = tss->di;
  2015. /*
  2016. * SDM says that segment selectors are loaded before segment
  2017. * descriptors
  2018. */
  2019. ops->set_segment_selector(tss->ldt, VCPU_SREG_LDTR, ctxt->vcpu);
  2020. ops->set_segment_selector(tss->es, VCPU_SREG_ES, ctxt->vcpu);
  2021. ops->set_segment_selector(tss->cs, VCPU_SREG_CS, ctxt->vcpu);
  2022. ops->set_segment_selector(tss->ss, VCPU_SREG_SS, ctxt->vcpu);
  2023. ops->set_segment_selector(tss->ds, VCPU_SREG_DS, ctxt->vcpu);
  2024. /*
  2025. * Now load segment descriptors. If fault happenes at this stage
  2026. * it is handled in a context of new task
  2027. */
  2028. ret = load_segment_descriptor(ctxt, ops, tss->ldt, VCPU_SREG_LDTR);
  2029. if (ret != X86EMUL_CONTINUE)
  2030. return ret;
  2031. ret = load_segment_descriptor(ctxt, ops, tss->es, VCPU_SREG_ES);
  2032. if (ret != X86EMUL_CONTINUE)
  2033. return ret;
  2034. ret = load_segment_descriptor(ctxt, ops, tss->cs, VCPU_SREG_CS);
  2035. if (ret != X86EMUL_CONTINUE)
  2036. return ret;
  2037. ret = load_segment_descriptor(ctxt, ops, tss->ss, VCPU_SREG_SS);
  2038. if (ret != X86EMUL_CONTINUE)
  2039. return ret;
  2040. ret = load_segment_descriptor(ctxt, ops, tss->ds, VCPU_SREG_DS);
  2041. if (ret != X86EMUL_CONTINUE)
  2042. return ret;
  2043. return X86EMUL_CONTINUE;
  2044. }
  2045. static int task_switch_16(struct x86_emulate_ctxt *ctxt,
  2046. struct x86_emulate_ops *ops,
  2047. u16 tss_selector, u16 old_tss_sel,
  2048. ulong old_tss_base, struct desc_struct *new_desc)
  2049. {
  2050. struct tss_segment_16 tss_seg;
  2051. int ret;
  2052. u32 err, new_tss_base = get_desc_base(new_desc);
  2053. ret = ops->read_std(old_tss_base, &tss_seg, sizeof tss_seg, ctxt->vcpu,
  2054. &err);
  2055. if (ret == X86EMUL_PROPAGATE_FAULT) {
  2056. /* FIXME: need to provide precise fault address */
  2057. emulate_pf(ctxt, old_tss_base, err);
  2058. return ret;
  2059. }
  2060. save_state_to_tss16(ctxt, ops, &tss_seg);
  2061. ret = ops->write_std(old_tss_base, &tss_seg, sizeof tss_seg, ctxt->vcpu,
  2062. &err);
  2063. if (ret == X86EMUL_PROPAGATE_FAULT) {
  2064. /* FIXME: need to provide precise fault address */
  2065. emulate_pf(ctxt, old_tss_base, err);
  2066. return ret;
  2067. }
  2068. ret = ops->read_std(new_tss_base, &tss_seg, sizeof tss_seg, ctxt->vcpu,
  2069. &err);
  2070. if (ret == X86EMUL_PROPAGATE_FAULT) {
  2071. /* FIXME: need to provide precise fault address */
  2072. emulate_pf(ctxt, new_tss_base, err);
  2073. return ret;
  2074. }
  2075. if (old_tss_sel != 0xffff) {
  2076. tss_seg.prev_task_link = old_tss_sel;
  2077. ret = ops->write_std(new_tss_base,
  2078. &tss_seg.prev_task_link,
  2079. sizeof tss_seg.prev_task_link,
  2080. ctxt->vcpu, &err);
  2081. if (ret == X86EMUL_PROPAGATE_FAULT) {
  2082. /* FIXME: need to provide precise fault address */
  2083. emulate_pf(ctxt, new_tss_base, err);
  2084. return ret;
  2085. }
  2086. }
  2087. return load_state_from_tss16(ctxt, ops, &tss_seg);
  2088. }
  2089. static void save_state_to_tss32(struct x86_emulate_ctxt *ctxt,
  2090. struct x86_emulate_ops *ops,
  2091. struct tss_segment_32 *tss)
  2092. {
  2093. struct decode_cache *c = &ctxt->decode;
  2094. tss->cr3 = ops->get_cr(3, ctxt->vcpu);
  2095. tss->eip = c->eip;
  2096. tss->eflags = ctxt->eflags;
  2097. tss->eax = c->regs[VCPU_REGS_RAX];
  2098. tss->ecx = c->regs[VCPU_REGS_RCX];
  2099. tss->edx = c->regs[VCPU_REGS_RDX];
  2100. tss->ebx = c->regs[VCPU_REGS_RBX];
  2101. tss->esp = c->regs[VCPU_REGS_RSP];
  2102. tss->ebp = c->regs[VCPU_REGS_RBP];
  2103. tss->esi = c->regs[VCPU_REGS_RSI];
  2104. tss->edi = c->regs[VCPU_REGS_RDI];
  2105. tss->es = ops->get_segment_selector(VCPU_SREG_ES, ctxt->vcpu);
  2106. tss->cs = ops->get_segment_selector(VCPU_SREG_CS, ctxt->vcpu);
  2107. tss->ss = ops->get_segment_selector(VCPU_SREG_SS, ctxt->vcpu);
  2108. tss->ds = ops->get_segment_selector(VCPU_SREG_DS, ctxt->vcpu);
  2109. tss->fs = ops->get_segment_selector(VCPU_SREG_FS, ctxt->vcpu);
  2110. tss->gs = ops->get_segment_selector(VCPU_SREG_GS, ctxt->vcpu);
  2111. tss->ldt_selector = ops->get_segment_selector(VCPU_SREG_LDTR, ctxt->vcpu);
  2112. }
  2113. static int load_state_from_tss32(struct x86_emulate_ctxt *ctxt,
  2114. struct x86_emulate_ops *ops,
  2115. struct tss_segment_32 *tss)
  2116. {
  2117. struct decode_cache *c = &ctxt->decode;
  2118. int ret;
  2119. if (ops->set_cr(3, tss->cr3, ctxt->vcpu)) {
  2120. emulate_gp(ctxt, 0);
  2121. return X86EMUL_PROPAGATE_FAULT;
  2122. }
  2123. c->eip = tss->eip;
  2124. ctxt->eflags = tss->eflags | 2;
  2125. c->regs[VCPU_REGS_RAX] = tss->eax;
  2126. c->regs[VCPU_REGS_RCX] = tss->ecx;
  2127. c->regs[VCPU_REGS_RDX] = tss->edx;
  2128. c->regs[VCPU_REGS_RBX] = tss->ebx;
  2129. c->regs[VCPU_REGS_RSP] = tss->esp;
  2130. c->regs[VCPU_REGS_RBP] = tss->ebp;
  2131. c->regs[VCPU_REGS_RSI] = tss->esi;
  2132. c->regs[VCPU_REGS_RDI] = tss->edi;
  2133. /*
  2134. * SDM says that segment selectors are loaded before segment
  2135. * descriptors
  2136. */
  2137. ops->set_segment_selector(tss->ldt_selector, VCPU_SREG_LDTR, ctxt->vcpu);
  2138. ops->set_segment_selector(tss->es, VCPU_SREG_ES, ctxt->vcpu);
  2139. ops->set_segment_selector(tss->cs, VCPU_SREG_CS, ctxt->vcpu);
  2140. ops->set_segment_selector(tss->ss, VCPU_SREG_SS, ctxt->vcpu);
  2141. ops->set_segment_selector(tss->ds, VCPU_SREG_DS, ctxt->vcpu);
  2142. ops->set_segment_selector(tss->fs, VCPU_SREG_FS, ctxt->vcpu);
  2143. ops->set_segment_selector(tss->gs, VCPU_SREG_GS, ctxt->vcpu);
  2144. /*
  2145. * Now load segment descriptors. If fault happenes at this stage
  2146. * it is handled in a context of new task
  2147. */
  2148. ret = load_segment_descriptor(ctxt, ops, tss->ldt_selector, VCPU_SREG_LDTR);
  2149. if (ret != X86EMUL_CONTINUE)
  2150. return ret;
  2151. ret = load_segment_descriptor(ctxt, ops, tss->es, VCPU_SREG_ES);
  2152. if (ret != X86EMUL_CONTINUE)
  2153. return ret;
  2154. ret = load_segment_descriptor(ctxt, ops, tss->cs, VCPU_SREG_CS);
  2155. if (ret != X86EMUL_CONTINUE)
  2156. return ret;
  2157. ret = load_segment_descriptor(ctxt, ops, tss->ss, VCPU_SREG_SS);
  2158. if (ret != X86EMUL_CONTINUE)
  2159. return ret;
  2160. ret = load_segment_descriptor(ctxt, ops, tss->ds, VCPU_SREG_DS);
  2161. if (ret != X86EMUL_CONTINUE)
  2162. return ret;
  2163. ret = load_segment_descriptor(ctxt, ops, tss->fs, VCPU_SREG_FS);
  2164. if (ret != X86EMUL_CONTINUE)
  2165. return ret;
  2166. ret = load_segment_descriptor(ctxt, ops, tss->gs, VCPU_SREG_GS);
  2167. if (ret != X86EMUL_CONTINUE)
  2168. return ret;
  2169. return X86EMUL_CONTINUE;
  2170. }
  2171. static int task_switch_32(struct x86_emulate_ctxt *ctxt,
  2172. struct x86_emulate_ops *ops,
  2173. u16 tss_selector, u16 old_tss_sel,
  2174. ulong old_tss_base, struct desc_struct *new_desc)
  2175. {
  2176. struct tss_segment_32 tss_seg;
  2177. int ret;
  2178. u32 err, new_tss_base = get_desc_base(new_desc);
  2179. ret = ops->read_std(old_tss_base, &tss_seg, sizeof tss_seg, ctxt->vcpu,
  2180. &err);
  2181. if (ret == X86EMUL_PROPAGATE_FAULT) {
  2182. /* FIXME: need to provide precise fault address */
  2183. emulate_pf(ctxt, old_tss_base, err);
  2184. return ret;
  2185. }
  2186. save_state_to_tss32(ctxt, ops, &tss_seg);
  2187. ret = ops->write_std(old_tss_base, &tss_seg, sizeof tss_seg, ctxt->vcpu,
  2188. &err);
  2189. if (ret == X86EMUL_PROPAGATE_FAULT) {
  2190. /* FIXME: need to provide precise fault address */
  2191. emulate_pf(ctxt, old_tss_base, err);
  2192. return ret;
  2193. }
  2194. ret = ops->read_std(new_tss_base, &tss_seg, sizeof tss_seg, ctxt->vcpu,
  2195. &err);
  2196. if (ret == X86EMUL_PROPAGATE_FAULT) {
  2197. /* FIXME: need to provide precise fault address */
  2198. emulate_pf(ctxt, new_tss_base, err);
  2199. return ret;
  2200. }
  2201. if (old_tss_sel != 0xffff) {
  2202. tss_seg.prev_task_link = old_tss_sel;
  2203. ret = ops->write_std(new_tss_base,
  2204. &tss_seg.prev_task_link,
  2205. sizeof tss_seg.prev_task_link,
  2206. ctxt->vcpu, &err);
  2207. if (ret == X86EMUL_PROPAGATE_FAULT) {
  2208. /* FIXME: need to provide precise fault address */
  2209. emulate_pf(ctxt, new_tss_base, err);
  2210. return ret;
  2211. }
  2212. }
  2213. return load_state_from_tss32(ctxt, ops, &tss_seg);
  2214. }
  2215. static int emulator_do_task_switch(struct x86_emulate_ctxt *ctxt,
  2216. struct x86_emulate_ops *ops,
  2217. u16 tss_selector, int reason,
  2218. bool has_error_code, u32 error_code)
  2219. {
  2220. struct desc_struct curr_tss_desc, next_tss_desc;
  2221. int ret;
  2222. u16 old_tss_sel = ops->get_segment_selector(VCPU_SREG_TR, ctxt->vcpu);
  2223. ulong old_tss_base =
  2224. ops->get_cached_segment_base(VCPU_SREG_TR, ctxt->vcpu);
  2225. u32 desc_limit;
  2226. /* FIXME: old_tss_base == ~0 ? */
  2227. ret = read_segment_descriptor(ctxt, ops, tss_selector, &next_tss_desc);
  2228. if (ret != X86EMUL_CONTINUE)
  2229. return ret;
  2230. ret = read_segment_descriptor(ctxt, ops, old_tss_sel, &curr_tss_desc);
  2231. if (ret != X86EMUL_CONTINUE)
  2232. return ret;
  2233. /* FIXME: check that next_tss_desc is tss */
  2234. if (reason != TASK_SWITCH_IRET) {
  2235. if ((tss_selector & 3) > next_tss_desc.dpl ||
  2236. ops->cpl(ctxt->vcpu) > next_tss_desc.dpl) {
  2237. emulate_gp(ctxt, 0);
  2238. return X86EMUL_PROPAGATE_FAULT;
  2239. }
  2240. }
  2241. desc_limit = desc_limit_scaled(&next_tss_desc);
  2242. if (!next_tss_desc.p ||
  2243. ((desc_limit < 0x67 && (next_tss_desc.type & 8)) ||
  2244. desc_limit < 0x2b)) {
  2245. emulate_ts(ctxt, tss_selector & 0xfffc);
  2246. return X86EMUL_PROPAGATE_FAULT;
  2247. }
  2248. if (reason == TASK_SWITCH_IRET || reason == TASK_SWITCH_JMP) {
  2249. curr_tss_desc.type &= ~(1 << 1); /* clear busy flag */
  2250. write_segment_descriptor(ctxt, ops, old_tss_sel,
  2251. &curr_tss_desc);
  2252. }
  2253. if (reason == TASK_SWITCH_IRET)
  2254. ctxt->eflags = ctxt->eflags & ~X86_EFLAGS_NT;
  2255. /* set back link to prev task only if NT bit is set in eflags
  2256. note that old_tss_sel is not used afetr this point */
  2257. if (reason != TASK_SWITCH_CALL && reason != TASK_SWITCH_GATE)
  2258. old_tss_sel = 0xffff;
  2259. if (next_tss_desc.type & 8)
  2260. ret = task_switch_32(ctxt, ops, tss_selector, old_tss_sel,
  2261. old_tss_base, &next_tss_desc);
  2262. else
  2263. ret = task_switch_16(ctxt, ops, tss_selector, old_tss_sel,
  2264. old_tss_base, &next_tss_desc);
  2265. if (ret != X86EMUL_CONTINUE)
  2266. return ret;
  2267. if (reason == TASK_SWITCH_CALL || reason == TASK_SWITCH_GATE)
  2268. ctxt->eflags = ctxt->eflags | X86_EFLAGS_NT;
  2269. if (reason != TASK_SWITCH_IRET) {
  2270. next_tss_desc.type |= (1 << 1); /* set busy flag */
  2271. write_segment_descriptor(ctxt, ops, tss_selector,
  2272. &next_tss_desc);
  2273. }
  2274. ops->set_cr(0, ops->get_cr(0, ctxt->vcpu) | X86_CR0_TS, ctxt->vcpu);
  2275. ops->set_cached_descriptor(&next_tss_desc, VCPU_SREG_TR, ctxt->vcpu);
  2276. ops->set_segment_selector(tss_selector, VCPU_SREG_TR, ctxt->vcpu);
  2277. if (has_error_code) {
  2278. struct decode_cache *c = &ctxt->decode;
  2279. c->op_bytes = c->ad_bytes = (next_tss_desc.type & 8) ? 4 : 2;
  2280. c->lock_prefix = 0;
  2281. c->src.val = (unsigned long) error_code;
  2282. emulate_push(ctxt, ops);
  2283. }
  2284. return ret;
  2285. }
  2286. int emulator_task_switch(struct x86_emulate_ctxt *ctxt,
  2287. struct x86_emulate_ops *ops,
  2288. u16 tss_selector, int reason,
  2289. bool has_error_code, u32 error_code)
  2290. {
  2291. struct decode_cache *c = &ctxt->decode;
  2292. int rc;
  2293. c->eip = ctxt->eip;
  2294. c->dst.type = OP_NONE;
  2295. rc = emulator_do_task_switch(ctxt, ops, tss_selector, reason,
  2296. has_error_code, error_code);
  2297. if (rc == X86EMUL_CONTINUE) {
  2298. rc = writeback(ctxt, ops);
  2299. if (rc == X86EMUL_CONTINUE)
  2300. ctxt->eip = c->eip;
  2301. }
  2302. return (rc == X86EMUL_UNHANDLEABLE) ? -1 : 0;
  2303. }
  2304. static void string_addr_inc(struct x86_emulate_ctxt *ctxt, unsigned long base,
  2305. int reg, struct operand *op)
  2306. {
  2307. struct decode_cache *c = &ctxt->decode;
  2308. int df = (ctxt->eflags & EFLG_DF) ? -1 : 1;
  2309. register_address_increment(c, &c->regs[reg], df * op->bytes);
  2310. op->ptr = (unsigned long *)register_address(c, base, c->regs[reg]);
  2311. }
  2312. int
  2313. x86_emulate_insn(struct x86_emulate_ctxt *ctxt, struct x86_emulate_ops *ops)
  2314. {
  2315. u64 msr_data;
  2316. struct decode_cache *c = &ctxt->decode;
  2317. int rc = X86EMUL_CONTINUE;
  2318. int saved_dst_type = c->dst.type;
  2319. ctxt->decode.mem_read.pos = 0;
  2320. if (ctxt->mode == X86EMUL_MODE_PROT64 && (c->d & No64)) {
  2321. emulate_ud(ctxt);
  2322. goto done;
  2323. }
  2324. /* LOCK prefix is allowed only with some instructions */
  2325. if (c->lock_prefix && (!(c->d & Lock) || c->dst.type != OP_MEM)) {
  2326. emulate_ud(ctxt);
  2327. goto done;
  2328. }
  2329. /* Privileged instruction can be executed only in CPL=0 */
  2330. if ((c->d & Priv) && ops->cpl(ctxt->vcpu)) {
  2331. emulate_gp(ctxt, 0);
  2332. goto done;
  2333. }
  2334. if (c->rep_prefix && (c->d & String)) {
  2335. ctxt->restart = true;
  2336. /* All REP prefixes have the same first termination condition */
  2337. if (address_mask(c, c->regs[VCPU_REGS_RCX]) == 0) {
  2338. string_done:
  2339. ctxt->restart = false;
  2340. ctxt->eip = c->eip;
  2341. goto done;
  2342. }
  2343. /* The second termination condition only applies for REPE
  2344. * and REPNE. Test if the repeat string operation prefix is
  2345. * REPE/REPZ or REPNE/REPNZ and if it's the case it tests the
  2346. * corresponding termination condition according to:
  2347. * - if REPE/REPZ and ZF = 0 then done
  2348. * - if REPNE/REPNZ and ZF = 1 then done
  2349. */
  2350. if ((c->b == 0xa6) || (c->b == 0xa7) ||
  2351. (c->b == 0xae) || (c->b == 0xaf)) {
  2352. if ((c->rep_prefix == REPE_PREFIX) &&
  2353. ((ctxt->eflags & EFLG_ZF) == 0))
  2354. goto string_done;
  2355. if ((c->rep_prefix == REPNE_PREFIX) &&
  2356. ((ctxt->eflags & EFLG_ZF) == EFLG_ZF))
  2357. goto string_done;
  2358. }
  2359. c->eip = ctxt->eip;
  2360. }
  2361. if (c->src.type == OP_MEM) {
  2362. rc = read_emulated(ctxt, ops, (unsigned long)c->src.ptr,
  2363. c->src.valptr, c->src.bytes);
  2364. if (rc != X86EMUL_CONTINUE)
  2365. goto done;
  2366. c->src.orig_val64 = c->src.val64;
  2367. }
  2368. if (c->src2.type == OP_MEM) {
  2369. rc = read_emulated(ctxt, ops, (unsigned long)c->src2.ptr,
  2370. &c->src2.val, c->src2.bytes);
  2371. if (rc != X86EMUL_CONTINUE)
  2372. goto done;
  2373. }
  2374. if ((c->d & DstMask) == ImplicitOps)
  2375. goto special_insn;
  2376. if ((c->dst.type == OP_MEM) && !(c->d & Mov)) {
  2377. /* optimisation - avoid slow emulated read if Mov */
  2378. rc = read_emulated(ctxt, ops, (unsigned long)c->dst.ptr,
  2379. &c->dst.val, c->dst.bytes);
  2380. if (rc != X86EMUL_CONTINUE)
  2381. goto done;
  2382. }
  2383. c->dst.orig_val = c->dst.val;
  2384. special_insn:
  2385. if (c->twobyte)
  2386. goto twobyte_insn;
  2387. switch (c->b) {
  2388. case 0x00 ... 0x05:
  2389. add: /* add */
  2390. emulate_2op_SrcV("add", c->src, c->dst, ctxt->eflags);
  2391. break;
  2392. case 0x06: /* push es */
  2393. emulate_push_sreg(ctxt, ops, VCPU_SREG_ES);
  2394. break;
  2395. case 0x07: /* pop es */
  2396. rc = emulate_pop_sreg(ctxt, ops, VCPU_SREG_ES);
  2397. if (rc != X86EMUL_CONTINUE)
  2398. goto done;
  2399. break;
  2400. case 0x08 ... 0x0d:
  2401. or: /* or */
  2402. emulate_2op_SrcV("or", c->src, c->dst, ctxt->eflags);
  2403. break;
  2404. case 0x0e: /* push cs */
  2405. emulate_push_sreg(ctxt, ops, VCPU_SREG_CS);
  2406. break;
  2407. case 0x10 ... 0x15:
  2408. adc: /* adc */
  2409. emulate_2op_SrcV("adc", c->src, c->dst, ctxt->eflags);
  2410. break;
  2411. case 0x16: /* push ss */
  2412. emulate_push_sreg(ctxt, ops, VCPU_SREG_SS);
  2413. break;
  2414. case 0x17: /* pop ss */
  2415. rc = emulate_pop_sreg(ctxt, ops, VCPU_SREG_SS);
  2416. if (rc != X86EMUL_CONTINUE)
  2417. goto done;
  2418. break;
  2419. case 0x18 ... 0x1d:
  2420. sbb: /* sbb */
  2421. emulate_2op_SrcV("sbb", c->src, c->dst, ctxt->eflags);
  2422. break;
  2423. case 0x1e: /* push ds */
  2424. emulate_push_sreg(ctxt, ops, VCPU_SREG_DS);
  2425. break;
  2426. case 0x1f: /* pop ds */
  2427. rc = emulate_pop_sreg(ctxt, ops, VCPU_SREG_DS);
  2428. if (rc != X86EMUL_CONTINUE)
  2429. goto done;
  2430. break;
  2431. case 0x20 ... 0x25:
  2432. and: /* and */
  2433. emulate_2op_SrcV("and", c->src, c->dst, ctxt->eflags);
  2434. break;
  2435. case 0x28 ... 0x2d:
  2436. sub: /* sub */
  2437. emulate_2op_SrcV("sub", c->src, c->dst, ctxt->eflags);
  2438. break;
  2439. case 0x30 ... 0x35:
  2440. xor: /* xor */
  2441. emulate_2op_SrcV("xor", c->src, c->dst, ctxt->eflags);
  2442. break;
  2443. case 0x38 ... 0x3d:
  2444. cmp: /* cmp */
  2445. emulate_2op_SrcV("cmp", c->src, c->dst, ctxt->eflags);
  2446. break;
  2447. case 0x40 ... 0x47: /* inc r16/r32 */
  2448. emulate_1op("inc", c->dst, ctxt->eflags);
  2449. break;
  2450. case 0x48 ... 0x4f: /* dec r16/r32 */
  2451. emulate_1op("dec", c->dst, ctxt->eflags);
  2452. break;
  2453. case 0x50 ... 0x57: /* push reg */
  2454. emulate_push(ctxt, ops);
  2455. break;
  2456. case 0x58 ... 0x5f: /* pop reg */
  2457. pop_instruction:
  2458. rc = emulate_pop(ctxt, ops, &c->dst.val, c->op_bytes);
  2459. if (rc != X86EMUL_CONTINUE)
  2460. goto done;
  2461. break;
  2462. case 0x60: /* pusha */
  2463. rc = emulate_pusha(ctxt, ops);
  2464. if (rc != X86EMUL_CONTINUE)
  2465. goto done;
  2466. break;
  2467. case 0x61: /* popa */
  2468. rc = emulate_popa(ctxt, ops);
  2469. if (rc != X86EMUL_CONTINUE)
  2470. goto done;
  2471. break;
  2472. case 0x63: /* movsxd */
  2473. if (ctxt->mode != X86EMUL_MODE_PROT64)
  2474. goto cannot_emulate;
  2475. c->dst.val = (s32) c->src.val;
  2476. break;
  2477. case 0x68: /* push imm */
  2478. case 0x6a: /* push imm8 */
  2479. emulate_push(ctxt, ops);
  2480. break;
  2481. case 0x6c: /* insb */
  2482. case 0x6d: /* insw/insd */
  2483. c->dst.bytes = min(c->dst.bytes, 4u);
  2484. if (!emulator_io_permited(ctxt, ops, c->regs[VCPU_REGS_RDX],
  2485. c->dst.bytes)) {
  2486. emulate_gp(ctxt, 0);
  2487. goto done;
  2488. }
  2489. if (!pio_in_emulated(ctxt, ops, c->dst.bytes,
  2490. c->regs[VCPU_REGS_RDX], &c->dst.val))
  2491. goto done; /* IO is needed, skip writeback */
  2492. break;
  2493. case 0x6e: /* outsb */
  2494. case 0x6f: /* outsw/outsd */
  2495. c->src.bytes = min(c->src.bytes, 4u);
  2496. if (!emulator_io_permited(ctxt, ops, c->regs[VCPU_REGS_RDX],
  2497. c->src.bytes)) {
  2498. emulate_gp(ctxt, 0);
  2499. goto done;
  2500. }
  2501. ops->pio_out_emulated(c->src.bytes, c->regs[VCPU_REGS_RDX],
  2502. &c->src.val, 1, ctxt->vcpu);
  2503. c->dst.type = OP_NONE; /* nothing to writeback */
  2504. break;
  2505. case 0x70 ... 0x7f: /* jcc (short) */
  2506. if (test_cc(c->b, ctxt->eflags))
  2507. jmp_rel(c, c->src.val);
  2508. break;
  2509. case 0x80 ... 0x83: /* Grp1 */
  2510. switch (c->modrm_reg) {
  2511. case 0:
  2512. goto add;
  2513. case 1:
  2514. goto or;
  2515. case 2:
  2516. goto adc;
  2517. case 3:
  2518. goto sbb;
  2519. case 4:
  2520. goto and;
  2521. case 5:
  2522. goto sub;
  2523. case 6:
  2524. goto xor;
  2525. case 7:
  2526. goto cmp;
  2527. }
  2528. break;
  2529. case 0x84 ... 0x85:
  2530. test:
  2531. emulate_2op_SrcV("test", c->src, c->dst, ctxt->eflags);
  2532. break;
  2533. case 0x86 ... 0x87: /* xchg */
  2534. xchg:
  2535. /* Write back the register source. */
  2536. switch (c->dst.bytes) {
  2537. case 1:
  2538. *(u8 *) c->src.ptr = (u8) c->dst.val;
  2539. break;
  2540. case 2:
  2541. *(u16 *) c->src.ptr = (u16) c->dst.val;
  2542. break;
  2543. case 4:
  2544. *c->src.ptr = (u32) c->dst.val;
  2545. break; /* 64b reg: zero-extend */
  2546. case 8:
  2547. *c->src.ptr = c->dst.val;
  2548. break;
  2549. }
  2550. /*
  2551. * Write back the memory destination with implicit LOCK
  2552. * prefix.
  2553. */
  2554. c->dst.val = c->src.val;
  2555. c->lock_prefix = 1;
  2556. break;
  2557. case 0x88 ... 0x8b: /* mov */
  2558. goto mov;
  2559. case 0x8c: /* mov r/m, sreg */
  2560. if (c->modrm_reg > VCPU_SREG_GS) {
  2561. emulate_ud(ctxt);
  2562. goto done;
  2563. }
  2564. c->dst.val = ops->get_segment_selector(c->modrm_reg, ctxt->vcpu);
  2565. break;
  2566. case 0x8d: /* lea r16/r32, m */
  2567. c->dst.val = c->modrm_ea;
  2568. break;
  2569. case 0x8e: { /* mov seg, r/m16 */
  2570. uint16_t sel;
  2571. sel = c->src.val;
  2572. if (c->modrm_reg == VCPU_SREG_CS ||
  2573. c->modrm_reg > VCPU_SREG_GS) {
  2574. emulate_ud(ctxt);
  2575. goto done;
  2576. }
  2577. if (c->modrm_reg == VCPU_SREG_SS)
  2578. ctxt->interruptibility = KVM_X86_SHADOW_INT_MOV_SS;
  2579. rc = load_segment_descriptor(ctxt, ops, sel, c->modrm_reg);
  2580. c->dst.type = OP_NONE; /* Disable writeback. */
  2581. break;
  2582. }
  2583. case 0x8f: /* pop (sole member of Grp1a) */
  2584. rc = emulate_grp1a(ctxt, ops);
  2585. if (rc != X86EMUL_CONTINUE)
  2586. goto done;
  2587. break;
  2588. case 0x90: /* nop / xchg r8,rax */
  2589. if (c->dst.ptr == (unsigned long *)&c->regs[VCPU_REGS_RAX]) {
  2590. c->dst.type = OP_NONE; /* nop */
  2591. break;
  2592. }
  2593. case 0x91 ... 0x97: /* xchg reg,rax */
  2594. c->src.type = OP_REG;
  2595. c->src.bytes = c->op_bytes;
  2596. c->src.ptr = (unsigned long *) &c->regs[VCPU_REGS_RAX];
  2597. c->src.val = *(c->src.ptr);
  2598. goto xchg;
  2599. case 0x9c: /* pushf */
  2600. c->src.val = (unsigned long) ctxt->eflags;
  2601. emulate_push(ctxt, ops);
  2602. break;
  2603. case 0x9d: /* popf */
  2604. c->dst.type = OP_REG;
  2605. c->dst.ptr = (unsigned long *) &ctxt->eflags;
  2606. c->dst.bytes = c->op_bytes;
  2607. rc = emulate_popf(ctxt, ops, &c->dst.val, c->op_bytes);
  2608. if (rc != X86EMUL_CONTINUE)
  2609. goto done;
  2610. break;
  2611. case 0xa0 ... 0xa3: /* mov */
  2612. case 0xa4 ... 0xa5: /* movs */
  2613. goto mov;
  2614. case 0xa6 ... 0xa7: /* cmps */
  2615. c->dst.type = OP_NONE; /* Disable writeback. */
  2616. DPRINTF("cmps: mem1=0x%p mem2=0x%p\n", c->src.ptr, c->dst.ptr);
  2617. goto cmp;
  2618. case 0xa8 ... 0xa9: /* test ax, imm */
  2619. goto test;
  2620. case 0xaa ... 0xab: /* stos */
  2621. c->dst.val = c->regs[VCPU_REGS_RAX];
  2622. break;
  2623. case 0xac ... 0xad: /* lods */
  2624. goto mov;
  2625. case 0xae ... 0xaf: /* scas */
  2626. DPRINTF("Urk! I don't handle SCAS.\n");
  2627. goto cannot_emulate;
  2628. case 0xb0 ... 0xbf: /* mov r, imm */
  2629. goto mov;
  2630. case 0xc0 ... 0xc1:
  2631. emulate_grp2(ctxt);
  2632. break;
  2633. case 0xc3: /* ret */
  2634. c->dst.type = OP_REG;
  2635. c->dst.ptr = &c->eip;
  2636. c->dst.bytes = c->op_bytes;
  2637. goto pop_instruction;
  2638. case 0xc6 ... 0xc7: /* mov (sole member of Grp11) */
  2639. mov:
  2640. c->dst.val = c->src.val;
  2641. break;
  2642. case 0xcb: /* ret far */
  2643. rc = emulate_ret_far(ctxt, ops);
  2644. if (rc != X86EMUL_CONTINUE)
  2645. goto done;
  2646. break;
  2647. case 0xcf: /* iret */
  2648. rc = emulate_iret(ctxt, ops);
  2649. if (rc != X86EMUL_CONTINUE)
  2650. goto done;
  2651. break;
  2652. case 0xd0 ... 0xd1: /* Grp2 */
  2653. c->src.val = 1;
  2654. emulate_grp2(ctxt);
  2655. break;
  2656. case 0xd2 ... 0xd3: /* Grp2 */
  2657. c->src.val = c->regs[VCPU_REGS_RCX];
  2658. emulate_grp2(ctxt);
  2659. break;
  2660. case 0xe4: /* inb */
  2661. case 0xe5: /* in */
  2662. goto do_io_in;
  2663. case 0xe6: /* outb */
  2664. case 0xe7: /* out */
  2665. goto do_io_out;
  2666. case 0xe8: /* call (near) */ {
  2667. long int rel = c->src.val;
  2668. c->src.val = (unsigned long) c->eip;
  2669. jmp_rel(c, rel);
  2670. emulate_push(ctxt, ops);
  2671. break;
  2672. }
  2673. case 0xe9: /* jmp rel */
  2674. goto jmp;
  2675. case 0xea: { /* jmp far */
  2676. unsigned short sel;
  2677. jump_far:
  2678. memcpy(&sel, c->src.valptr + c->op_bytes, 2);
  2679. if (load_segment_descriptor(ctxt, ops, sel, VCPU_SREG_CS))
  2680. goto done;
  2681. c->eip = 0;
  2682. memcpy(&c->eip, c->src.valptr, c->op_bytes);
  2683. break;
  2684. }
  2685. case 0xeb:
  2686. jmp: /* jmp rel short */
  2687. jmp_rel(c, c->src.val);
  2688. c->dst.type = OP_NONE; /* Disable writeback. */
  2689. break;
  2690. case 0xec: /* in al,dx */
  2691. case 0xed: /* in (e/r)ax,dx */
  2692. c->src.val = c->regs[VCPU_REGS_RDX];
  2693. do_io_in:
  2694. c->dst.bytes = min(c->dst.bytes, 4u);
  2695. if (!emulator_io_permited(ctxt, ops, c->src.val, c->dst.bytes)) {
  2696. emulate_gp(ctxt, 0);
  2697. goto done;
  2698. }
  2699. if (!pio_in_emulated(ctxt, ops, c->dst.bytes, c->src.val,
  2700. &c->dst.val))
  2701. goto done; /* IO is needed */
  2702. break;
  2703. case 0xee: /* out dx,al */
  2704. case 0xef: /* out dx,(e/r)ax */
  2705. c->src.val = c->regs[VCPU_REGS_RDX];
  2706. do_io_out:
  2707. c->dst.bytes = min(c->dst.bytes, 4u);
  2708. if (!emulator_io_permited(ctxt, ops, c->src.val, c->dst.bytes)) {
  2709. emulate_gp(ctxt, 0);
  2710. goto done;
  2711. }
  2712. ops->pio_out_emulated(c->dst.bytes, c->src.val, &c->dst.val, 1,
  2713. ctxt->vcpu);
  2714. c->dst.type = OP_NONE; /* Disable writeback. */
  2715. break;
  2716. case 0xf4: /* hlt */
  2717. ctxt->vcpu->arch.halt_request = 1;
  2718. break;
  2719. case 0xf5: /* cmc */
  2720. /* complement carry flag from eflags reg */
  2721. ctxt->eflags ^= EFLG_CF;
  2722. c->dst.type = OP_NONE; /* Disable writeback. */
  2723. break;
  2724. case 0xf6 ... 0xf7: /* Grp3 */
  2725. if (!emulate_grp3(ctxt, ops))
  2726. goto cannot_emulate;
  2727. break;
  2728. case 0xf8: /* clc */
  2729. ctxt->eflags &= ~EFLG_CF;
  2730. c->dst.type = OP_NONE; /* Disable writeback. */
  2731. break;
  2732. case 0xfa: /* cli */
  2733. if (emulator_bad_iopl(ctxt, ops)) {
  2734. emulate_gp(ctxt, 0);
  2735. goto done;
  2736. } else {
  2737. ctxt->eflags &= ~X86_EFLAGS_IF;
  2738. c->dst.type = OP_NONE; /* Disable writeback. */
  2739. }
  2740. break;
  2741. case 0xfb: /* sti */
  2742. if (emulator_bad_iopl(ctxt, ops)) {
  2743. emulate_gp(ctxt, 0);
  2744. goto done;
  2745. } else {
  2746. ctxt->interruptibility = KVM_X86_SHADOW_INT_STI;
  2747. ctxt->eflags |= X86_EFLAGS_IF;
  2748. c->dst.type = OP_NONE; /* Disable writeback. */
  2749. }
  2750. break;
  2751. case 0xfc: /* cld */
  2752. ctxt->eflags &= ~EFLG_DF;
  2753. c->dst.type = OP_NONE; /* Disable writeback. */
  2754. break;
  2755. case 0xfd: /* std */
  2756. ctxt->eflags |= EFLG_DF;
  2757. c->dst.type = OP_NONE; /* Disable writeback. */
  2758. break;
  2759. case 0xfe: /* Grp4 */
  2760. grp45:
  2761. rc = emulate_grp45(ctxt, ops);
  2762. if (rc != X86EMUL_CONTINUE)
  2763. goto done;
  2764. break;
  2765. case 0xff: /* Grp5 */
  2766. if (c->modrm_reg == 5)
  2767. goto jump_far;
  2768. goto grp45;
  2769. default:
  2770. goto cannot_emulate;
  2771. }
  2772. writeback:
  2773. rc = writeback(ctxt, ops);
  2774. if (rc != X86EMUL_CONTINUE)
  2775. goto done;
  2776. /*
  2777. * restore dst type in case the decoding will be reused
  2778. * (happens for string instruction )
  2779. */
  2780. c->dst.type = saved_dst_type;
  2781. if ((c->d & SrcMask) == SrcSI)
  2782. string_addr_inc(ctxt, seg_override_base(ctxt, ops, c),
  2783. VCPU_REGS_RSI, &c->src);
  2784. if ((c->d & DstMask) == DstDI)
  2785. string_addr_inc(ctxt, es_base(ctxt, ops), VCPU_REGS_RDI,
  2786. &c->dst);
  2787. if (c->rep_prefix && (c->d & String)) {
  2788. struct read_cache *rc = &ctxt->decode.io_read;
  2789. register_address_increment(c, &c->regs[VCPU_REGS_RCX], -1);
  2790. /*
  2791. * Re-enter guest when pio read ahead buffer is empty or,
  2792. * if it is not used, after each 1024 iteration.
  2793. */
  2794. if ((rc->end == 0 && !(c->regs[VCPU_REGS_RCX] & 0x3ff)) ||
  2795. (rc->end != 0 && rc->end == rc->pos))
  2796. ctxt->restart = false;
  2797. }
  2798. /*
  2799. * reset read cache here in case string instruction is restared
  2800. * without decoding
  2801. */
  2802. ctxt->decode.mem_read.end = 0;
  2803. ctxt->eip = c->eip;
  2804. done:
  2805. return (rc == X86EMUL_UNHANDLEABLE) ? -1 : 0;
  2806. twobyte_insn:
  2807. switch (c->b) {
  2808. case 0x01: /* lgdt, lidt, lmsw */
  2809. switch (c->modrm_reg) {
  2810. u16 size;
  2811. unsigned long address;
  2812. case 0: /* vmcall */
  2813. if (c->modrm_mod != 3 || c->modrm_rm != 1)
  2814. goto cannot_emulate;
  2815. rc = kvm_fix_hypercall(ctxt->vcpu);
  2816. if (rc != X86EMUL_CONTINUE)
  2817. goto done;
  2818. /* Let the processor re-execute the fixed hypercall */
  2819. c->eip = ctxt->eip;
  2820. /* Disable writeback. */
  2821. c->dst.type = OP_NONE;
  2822. break;
  2823. case 2: /* lgdt */
  2824. rc = read_descriptor(ctxt, ops, c->src.ptr,
  2825. &size, &address, c->op_bytes);
  2826. if (rc != X86EMUL_CONTINUE)
  2827. goto done;
  2828. realmode_lgdt(ctxt->vcpu, size, address);
  2829. /* Disable writeback. */
  2830. c->dst.type = OP_NONE;
  2831. break;
  2832. case 3: /* lidt/vmmcall */
  2833. if (c->modrm_mod == 3) {
  2834. switch (c->modrm_rm) {
  2835. case 1:
  2836. rc = kvm_fix_hypercall(ctxt->vcpu);
  2837. if (rc != X86EMUL_CONTINUE)
  2838. goto done;
  2839. break;
  2840. default:
  2841. goto cannot_emulate;
  2842. }
  2843. } else {
  2844. rc = read_descriptor(ctxt, ops, c->src.ptr,
  2845. &size, &address,
  2846. c->op_bytes);
  2847. if (rc != X86EMUL_CONTINUE)
  2848. goto done;
  2849. realmode_lidt(ctxt->vcpu, size, address);
  2850. }
  2851. /* Disable writeback. */
  2852. c->dst.type = OP_NONE;
  2853. break;
  2854. case 4: /* smsw */
  2855. c->dst.bytes = 2;
  2856. c->dst.val = ops->get_cr(0, ctxt->vcpu);
  2857. break;
  2858. case 6: /* lmsw */
  2859. ops->set_cr(0, (ops->get_cr(0, ctxt->vcpu) & ~0x0ful) |
  2860. (c->src.val & 0x0f), ctxt->vcpu);
  2861. c->dst.type = OP_NONE;
  2862. break;
  2863. case 5: /* not defined */
  2864. emulate_ud(ctxt);
  2865. goto done;
  2866. case 7: /* invlpg*/
  2867. emulate_invlpg(ctxt->vcpu, c->modrm_ea);
  2868. /* Disable writeback. */
  2869. c->dst.type = OP_NONE;
  2870. break;
  2871. default:
  2872. goto cannot_emulate;
  2873. }
  2874. break;
  2875. case 0x05: /* syscall */
  2876. rc = emulate_syscall(ctxt, ops);
  2877. if (rc != X86EMUL_CONTINUE)
  2878. goto done;
  2879. else
  2880. goto writeback;
  2881. break;
  2882. case 0x06:
  2883. emulate_clts(ctxt->vcpu);
  2884. c->dst.type = OP_NONE;
  2885. break;
  2886. case 0x09: /* wbinvd */
  2887. kvm_emulate_wbinvd(ctxt->vcpu);
  2888. c->dst.type = OP_NONE;
  2889. break;
  2890. case 0x08: /* invd */
  2891. case 0x0d: /* GrpP (prefetch) */
  2892. case 0x18: /* Grp16 (prefetch/nop) */
  2893. c->dst.type = OP_NONE;
  2894. break;
  2895. case 0x20: /* mov cr, reg */
  2896. switch (c->modrm_reg) {
  2897. case 1:
  2898. case 5 ... 7:
  2899. case 9 ... 15:
  2900. emulate_ud(ctxt);
  2901. goto done;
  2902. }
  2903. c->regs[c->modrm_rm] = ops->get_cr(c->modrm_reg, ctxt->vcpu);
  2904. c->dst.type = OP_NONE; /* no writeback */
  2905. break;
  2906. case 0x21: /* mov from dr to reg */
  2907. if ((ops->get_cr(4, ctxt->vcpu) & X86_CR4_DE) &&
  2908. (c->modrm_reg == 4 || c->modrm_reg == 5)) {
  2909. emulate_ud(ctxt);
  2910. goto done;
  2911. }
  2912. ops->get_dr(c->modrm_reg, &c->regs[c->modrm_rm], ctxt->vcpu);
  2913. c->dst.type = OP_NONE; /* no writeback */
  2914. break;
  2915. case 0x22: /* mov reg, cr */
  2916. if (ops->set_cr(c->modrm_reg, c->modrm_val, ctxt->vcpu)) {
  2917. emulate_gp(ctxt, 0);
  2918. goto done;
  2919. }
  2920. c->dst.type = OP_NONE;
  2921. break;
  2922. case 0x23: /* mov from reg to dr */
  2923. if ((ops->get_cr(4, ctxt->vcpu) & X86_CR4_DE) &&
  2924. (c->modrm_reg == 4 || c->modrm_reg == 5)) {
  2925. emulate_ud(ctxt);
  2926. goto done;
  2927. }
  2928. if (ops->set_dr(c->modrm_reg, c->regs[c->modrm_rm] &
  2929. ((ctxt->mode == X86EMUL_MODE_PROT64) ?
  2930. ~0ULL : ~0U), ctxt->vcpu) < 0) {
  2931. /* #UD condition is already handled by the code above */
  2932. emulate_gp(ctxt, 0);
  2933. goto done;
  2934. }
  2935. c->dst.type = OP_NONE; /* no writeback */
  2936. break;
  2937. case 0x30:
  2938. /* wrmsr */
  2939. msr_data = (u32)c->regs[VCPU_REGS_RAX]
  2940. | ((u64)c->regs[VCPU_REGS_RDX] << 32);
  2941. if (ops->set_msr(ctxt->vcpu, c->regs[VCPU_REGS_RCX], msr_data)) {
  2942. emulate_gp(ctxt, 0);
  2943. goto done;
  2944. }
  2945. rc = X86EMUL_CONTINUE;
  2946. c->dst.type = OP_NONE;
  2947. break;
  2948. case 0x32:
  2949. /* rdmsr */
  2950. if (ops->get_msr(ctxt->vcpu, c->regs[VCPU_REGS_RCX], &msr_data)) {
  2951. emulate_gp(ctxt, 0);
  2952. goto done;
  2953. } else {
  2954. c->regs[VCPU_REGS_RAX] = (u32)msr_data;
  2955. c->regs[VCPU_REGS_RDX] = msr_data >> 32;
  2956. }
  2957. rc = X86EMUL_CONTINUE;
  2958. c->dst.type = OP_NONE;
  2959. break;
  2960. case 0x34: /* sysenter */
  2961. rc = emulate_sysenter(ctxt, ops);
  2962. if (rc != X86EMUL_CONTINUE)
  2963. goto done;
  2964. else
  2965. goto writeback;
  2966. break;
  2967. case 0x35: /* sysexit */
  2968. rc = emulate_sysexit(ctxt, ops);
  2969. if (rc != X86EMUL_CONTINUE)
  2970. goto done;
  2971. else
  2972. goto writeback;
  2973. break;
  2974. case 0x40 ... 0x4f: /* cmov */
  2975. c->dst.val = c->dst.orig_val = c->src.val;
  2976. if (!test_cc(c->b, ctxt->eflags))
  2977. c->dst.type = OP_NONE; /* no writeback */
  2978. break;
  2979. case 0x80 ... 0x8f: /* jnz rel, etc*/
  2980. if (test_cc(c->b, ctxt->eflags))
  2981. jmp_rel(c, c->src.val);
  2982. c->dst.type = OP_NONE;
  2983. break;
  2984. case 0xa0: /* push fs */
  2985. emulate_push_sreg(ctxt, ops, VCPU_SREG_FS);
  2986. break;
  2987. case 0xa1: /* pop fs */
  2988. rc = emulate_pop_sreg(ctxt, ops, VCPU_SREG_FS);
  2989. if (rc != X86EMUL_CONTINUE)
  2990. goto done;
  2991. break;
  2992. case 0xa3:
  2993. bt: /* bt */
  2994. c->dst.type = OP_NONE;
  2995. /* only subword offset */
  2996. c->src.val &= (c->dst.bytes << 3) - 1;
  2997. emulate_2op_SrcV_nobyte("bt", c->src, c->dst, ctxt->eflags);
  2998. break;
  2999. case 0xa4: /* shld imm8, r, r/m */
  3000. case 0xa5: /* shld cl, r, r/m */
  3001. emulate_2op_cl("shld", c->src2, c->src, c->dst, ctxt->eflags);
  3002. break;
  3003. case 0xa8: /* push gs */
  3004. emulate_push_sreg(ctxt, ops, VCPU_SREG_GS);
  3005. break;
  3006. case 0xa9: /* pop gs */
  3007. rc = emulate_pop_sreg(ctxt, ops, VCPU_SREG_GS);
  3008. if (rc != X86EMUL_CONTINUE)
  3009. goto done;
  3010. break;
  3011. case 0xab:
  3012. bts: /* bts */
  3013. /* only subword offset */
  3014. c->src.val &= (c->dst.bytes << 3) - 1;
  3015. emulate_2op_SrcV_nobyte("bts", c->src, c->dst, ctxt->eflags);
  3016. break;
  3017. case 0xac: /* shrd imm8, r, r/m */
  3018. case 0xad: /* shrd cl, r, r/m */
  3019. emulate_2op_cl("shrd", c->src2, c->src, c->dst, ctxt->eflags);
  3020. break;
  3021. case 0xae: /* clflush */
  3022. break;
  3023. case 0xb0 ... 0xb1: /* cmpxchg */
  3024. /*
  3025. * Save real source value, then compare EAX against
  3026. * destination.
  3027. */
  3028. c->src.orig_val = c->src.val;
  3029. c->src.val = c->regs[VCPU_REGS_RAX];
  3030. emulate_2op_SrcV("cmp", c->src, c->dst, ctxt->eflags);
  3031. if (ctxt->eflags & EFLG_ZF) {
  3032. /* Success: write back to memory. */
  3033. c->dst.val = c->src.orig_val;
  3034. } else {
  3035. /* Failure: write the value we saw to EAX. */
  3036. c->dst.type = OP_REG;
  3037. c->dst.ptr = (unsigned long *)&c->regs[VCPU_REGS_RAX];
  3038. }
  3039. break;
  3040. case 0xb3:
  3041. btr: /* btr */
  3042. /* only subword offset */
  3043. c->src.val &= (c->dst.bytes << 3) - 1;
  3044. emulate_2op_SrcV_nobyte("btr", c->src, c->dst, ctxt->eflags);
  3045. break;
  3046. case 0xb6 ... 0xb7: /* movzx */
  3047. c->dst.bytes = c->op_bytes;
  3048. c->dst.val = (c->d & ByteOp) ? (u8) c->src.val
  3049. : (u16) c->src.val;
  3050. break;
  3051. case 0xba: /* Grp8 */
  3052. switch (c->modrm_reg & 3) {
  3053. case 0:
  3054. goto bt;
  3055. case 1:
  3056. goto bts;
  3057. case 2:
  3058. goto btr;
  3059. case 3:
  3060. goto btc;
  3061. }
  3062. break;
  3063. case 0xbb:
  3064. btc: /* btc */
  3065. /* only subword offset */
  3066. c->src.val &= (c->dst.bytes << 3) - 1;
  3067. emulate_2op_SrcV_nobyte("btc", c->src, c->dst, ctxt->eflags);
  3068. break;
  3069. case 0xbe ... 0xbf: /* movsx */
  3070. c->dst.bytes = c->op_bytes;
  3071. c->dst.val = (c->d & ByteOp) ? (s8) c->src.val :
  3072. (s16) c->src.val;
  3073. break;
  3074. case 0xc3: /* movnti */
  3075. c->dst.bytes = c->op_bytes;
  3076. c->dst.val = (c->op_bytes == 4) ? (u32) c->src.val :
  3077. (u64) c->src.val;
  3078. break;
  3079. case 0xc7: /* Grp9 (cmpxchg8b) */
  3080. rc = emulate_grp9(ctxt, ops);
  3081. if (rc != X86EMUL_CONTINUE)
  3082. goto done;
  3083. break;
  3084. default:
  3085. goto cannot_emulate;
  3086. }
  3087. goto writeback;
  3088. cannot_emulate:
  3089. DPRINTF("Cannot emulate %02x\n", c->b);
  3090. return -1;
  3091. }