platsmp.c 4.1 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171
  1. /*
  2. * Copyright (C) 2002 ARM Ltd.
  3. * Copyright (C) 2008 STMicroelctronics.
  4. * Copyright (C) 2009 ST-Ericsson.
  5. * Author: Srinidhi Kasagar <srinidhi.kasagar@stericsson.com>
  6. *
  7. * This file is based on arm realview platform
  8. *
  9. * This program is free software; you can redistribute it and/or modify
  10. * it under the terms of the GNU General Public License version 2 as
  11. * published by the Free Software Foundation.
  12. */
  13. #include <linux/init.h>
  14. #include <linux/errno.h>
  15. #include <linux/delay.h>
  16. #include <linux/device.h>
  17. #include <linux/smp.h>
  18. #include <linux/io.h>
  19. #include <asm/cacheflush.h>
  20. #include <asm/localtimer.h>
  21. #include <asm/smp_scu.h>
  22. #include <mach/hardware.h>
  23. /*
  24. * control for which core is the next to come out of the secondary
  25. * boot "holding pen"
  26. */
  27. volatile int __cpuinitdata pen_release = -1;
  28. static DEFINE_SPINLOCK(boot_lock);
  29. void __cpuinit platform_secondary_init(unsigned int cpu)
  30. {
  31. trace_hardirqs_off();
  32. /*
  33. * if any interrupts are already enabled for the primary
  34. * core (e.g. timer irq), then they will not have been enabled
  35. * for us: do so
  36. */
  37. gic_cpu_init(0, __io_address(UX500_GIC_CPU_BASE));
  38. /*
  39. * let the primary processor know we're out of the
  40. * pen, then head off into the C entry point
  41. */
  42. pen_release = -1;
  43. /*
  44. * Synchronise with the boot thread.
  45. */
  46. spin_lock(&boot_lock);
  47. spin_unlock(&boot_lock);
  48. }
  49. int __cpuinit boot_secondary(unsigned int cpu, struct task_struct *idle)
  50. {
  51. unsigned long timeout;
  52. /*
  53. * set synchronisation state between this boot processor
  54. * and the secondary one
  55. */
  56. spin_lock(&boot_lock);
  57. /*
  58. * The secondary processor is waiting to be released from
  59. * the holding pen - release it, then wait for it to flag
  60. * that it has been released by resetting pen_release.
  61. */
  62. pen_release = cpu;
  63. __cpuc_flush_dcache_area((void *)&pen_release, sizeof(pen_release));
  64. outer_clean_range(__pa(&pen_release), __pa(&pen_release) + 1);
  65. smp_cross_call(cpumask_of(cpu), 1);
  66. timeout = jiffies + (1 * HZ);
  67. while (time_before(jiffies, timeout)) {
  68. if (pen_release == -1)
  69. break;
  70. }
  71. /*
  72. * now the secondary core is starting up let it run its
  73. * calibrations, then wait for it to finish
  74. */
  75. spin_unlock(&boot_lock);
  76. return pen_release != -1 ? -ENOSYS : 0;
  77. }
  78. static void __init wakeup_secondary(void)
  79. {
  80. /* nobody is to be released from the pen yet */
  81. pen_release = -1;
  82. /*
  83. * write the address of secondary startup into the backup ram register
  84. * at offset 0x1FF4, then write the magic number 0xA1FEED01 to the
  85. * backup ram register at offset 0x1FF0, which is what boot rom code
  86. * is waiting for. This would wake up the secondary core from WFE
  87. */
  88. #define U8500_CPU1_JUMPADDR_OFFSET 0x1FF4
  89. __raw_writel(virt_to_phys(u8500_secondary_startup),
  90. __io_address(UX500_BACKUPRAM0_BASE) +
  91. U8500_CPU1_JUMPADDR_OFFSET);
  92. #define U8500_CPU1_WAKEMAGIC_OFFSET 0x1FF0
  93. __raw_writel(0xA1FEED01,
  94. __io_address(UX500_BACKUPRAM0_BASE) +
  95. U8500_CPU1_WAKEMAGIC_OFFSET);
  96. /* make sure write buffer is drained */
  97. mb();
  98. }
  99. /*
  100. * Initialise the CPU possible map early - this describes the CPUs
  101. * which may be present or become present in the system.
  102. */
  103. void __init smp_init_cpus(void)
  104. {
  105. unsigned int i, ncores;
  106. ncores = scu_get_core_count(__io_address(UX500_SCU_BASE));
  107. /* sanity check */
  108. if (ncores > NR_CPUS) {
  109. printk(KERN_WARNING
  110. "U8500: no. of cores (%d) greater than configured "
  111. "maximum of %d - clipping\n",
  112. ncores, NR_CPUS);
  113. ncores = NR_CPUS;
  114. }
  115. for (i = 0; i < ncores; i++)
  116. set_cpu_possible(i, true);
  117. }
  118. void __init smp_prepare_cpus(unsigned int max_cpus)
  119. {
  120. unsigned int ncores = num_possible_cpus();
  121. unsigned int cpu = smp_processor_id();
  122. int i;
  123. smp_store_cpu_info(cpu);
  124. /*
  125. * are we trying to boot more cores than exist?
  126. */
  127. if (max_cpus > ncores)
  128. max_cpus = ncores;
  129. /*
  130. * Initialise the present map, which describes the set of CPUs
  131. * actually populated at the present time.
  132. */
  133. for (i = 0; i < max_cpus; i++)
  134. set_cpu_present(i, true);
  135. if (max_cpus > 1) {
  136. /*
  137. * Enable the local timer or broadcast device for the
  138. * boot CPU, but only if we have more than one CPU.
  139. */
  140. percpu_timer_setup();
  141. scu_enable(__io_address(UX500_SCU_BASE));
  142. wakeup_secondary();
  143. }
  144. }