pci-common.c 43 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525
  1. /*
  2. * Contains common pci routines for ALL ppc platform
  3. * (based on pci_32.c and pci_64.c)
  4. *
  5. * Port for PPC64 David Engebretsen, IBM Corp.
  6. * Contains common pci routines for ppc64 platform, pSeries and iSeries brands.
  7. *
  8. * Copyright (C) 2003 Anton Blanchard <anton@au.ibm.com>, IBM
  9. * Rework, based on alpha PCI code.
  10. *
  11. * Common pmac/prep/chrp pci routines. -- Cort
  12. *
  13. * This program is free software; you can redistribute it and/or
  14. * modify it under the terms of the GNU General Public License
  15. * as published by the Free Software Foundation; either version
  16. * 2 of the License, or (at your option) any later version.
  17. */
  18. #undef DEBUG
  19. #include <linux/kernel.h>
  20. #include <linux/pci.h>
  21. #include <linux/string.h>
  22. #include <linux/init.h>
  23. #include <linux/bootmem.h>
  24. #include <linux/mm.h>
  25. #include <linux/list.h>
  26. #include <linux/syscalls.h>
  27. #include <linux/irq.h>
  28. #include <linux/vmalloc.h>
  29. #include <asm/processor.h>
  30. #include <asm/io.h>
  31. #include <asm/prom.h>
  32. #include <asm/pci-bridge.h>
  33. #include <asm/byteorder.h>
  34. #include <asm/machdep.h>
  35. #include <asm/ppc-pci.h>
  36. #include <asm/firmware.h>
  37. #include <asm/eeh.h>
  38. static DEFINE_SPINLOCK(hose_spinlock);
  39. /* XXX kill that some day ... */
  40. static int global_phb_number; /* Global phb counter */
  41. /* ISA Memory physical address */
  42. resource_size_t isa_mem_base;
  43. /* Default PCI flags is 0 on ppc32, modified at boot on ppc64 */
  44. unsigned int ppc_pci_flags = 0;
  45. static struct dma_mapping_ops *pci_dma_ops;
  46. void set_pci_dma_ops(struct dma_mapping_ops *dma_ops)
  47. {
  48. pci_dma_ops = dma_ops;
  49. }
  50. struct dma_mapping_ops *get_pci_dma_ops(void)
  51. {
  52. return pci_dma_ops;
  53. }
  54. EXPORT_SYMBOL(get_pci_dma_ops);
  55. int pci_set_dma_mask(struct pci_dev *dev, u64 mask)
  56. {
  57. return dma_set_mask(&dev->dev, mask);
  58. }
  59. int pci_set_consistent_dma_mask(struct pci_dev *dev, u64 mask)
  60. {
  61. int rc;
  62. rc = dma_set_mask(&dev->dev, mask);
  63. dev->dev.coherent_dma_mask = dev->dma_mask;
  64. return rc;
  65. }
  66. struct pci_controller *pcibios_alloc_controller(struct device_node *dev)
  67. {
  68. struct pci_controller *phb;
  69. phb = zalloc_maybe_bootmem(sizeof(struct pci_controller), GFP_KERNEL);
  70. if (phb == NULL)
  71. return NULL;
  72. spin_lock(&hose_spinlock);
  73. phb->global_number = global_phb_number++;
  74. list_add_tail(&phb->list_node, &hose_list);
  75. spin_unlock(&hose_spinlock);
  76. phb->dn = dev;
  77. phb->is_dynamic = mem_init_done;
  78. #ifdef CONFIG_PPC64
  79. if (dev) {
  80. int nid = of_node_to_nid(dev);
  81. if (nid < 0 || !node_online(nid))
  82. nid = -1;
  83. PHB_SET_NODE(phb, nid);
  84. }
  85. #endif
  86. return phb;
  87. }
  88. void pcibios_free_controller(struct pci_controller *phb)
  89. {
  90. spin_lock(&hose_spinlock);
  91. list_del(&phb->list_node);
  92. spin_unlock(&hose_spinlock);
  93. if (phb->is_dynamic)
  94. kfree(phb);
  95. }
  96. int pcibios_vaddr_is_ioport(void __iomem *address)
  97. {
  98. int ret = 0;
  99. struct pci_controller *hose;
  100. unsigned long size;
  101. spin_lock(&hose_spinlock);
  102. list_for_each_entry(hose, &hose_list, list_node) {
  103. #ifdef CONFIG_PPC64
  104. size = hose->pci_io_size;
  105. #else
  106. size = hose->io_resource.end - hose->io_resource.start + 1;
  107. #endif
  108. if (address >= hose->io_base_virt &&
  109. address < (hose->io_base_virt + size)) {
  110. ret = 1;
  111. break;
  112. }
  113. }
  114. spin_unlock(&hose_spinlock);
  115. return ret;
  116. }
  117. /*
  118. * Return the domain number for this bus.
  119. */
  120. int pci_domain_nr(struct pci_bus *bus)
  121. {
  122. struct pci_controller *hose = pci_bus_to_host(bus);
  123. return hose->global_number;
  124. }
  125. EXPORT_SYMBOL(pci_domain_nr);
  126. #ifdef CONFIG_PPC_OF
  127. /* This routine is meant to be used early during boot, when the
  128. * PCI bus numbers have not yet been assigned, and you need to
  129. * issue PCI config cycles to an OF device.
  130. * It could also be used to "fix" RTAS config cycles if you want
  131. * to set pci_assign_all_buses to 1 and still use RTAS for PCI
  132. * config cycles.
  133. */
  134. struct pci_controller* pci_find_hose_for_OF_device(struct device_node* node)
  135. {
  136. if (!have_of)
  137. return NULL;
  138. while(node) {
  139. struct pci_controller *hose, *tmp;
  140. list_for_each_entry_safe(hose, tmp, &hose_list, list_node)
  141. if (hose->dn == node)
  142. return hose;
  143. node = node->parent;
  144. }
  145. return NULL;
  146. }
  147. static ssize_t pci_show_devspec(struct device *dev,
  148. struct device_attribute *attr, char *buf)
  149. {
  150. struct pci_dev *pdev;
  151. struct device_node *np;
  152. pdev = to_pci_dev (dev);
  153. np = pci_device_to_OF_node(pdev);
  154. if (np == NULL || np->full_name == NULL)
  155. return 0;
  156. return sprintf(buf, "%s", np->full_name);
  157. }
  158. static DEVICE_ATTR(devspec, S_IRUGO, pci_show_devspec, NULL);
  159. #endif /* CONFIG_PPC_OF */
  160. /* Add sysfs properties */
  161. int pcibios_add_platform_entries(struct pci_dev *pdev)
  162. {
  163. #ifdef CONFIG_PPC_OF
  164. return device_create_file(&pdev->dev, &dev_attr_devspec);
  165. #else
  166. return 0;
  167. #endif /* CONFIG_PPC_OF */
  168. }
  169. char __devinit *pcibios_setup(char *str)
  170. {
  171. return str;
  172. }
  173. static void __devinit pcibios_setup_new_device(struct pci_dev *dev)
  174. {
  175. struct dev_archdata *sd = &dev->dev.archdata;
  176. sd->of_node = pci_device_to_OF_node(dev);
  177. pr_debug("PCI: device %s OF node: %s\n", pci_name(dev),
  178. sd->of_node ? sd->of_node->full_name : "<none>");
  179. sd->dma_ops = pci_dma_ops;
  180. #ifdef CONFIG_PPC32
  181. sd->dma_data = (void *)PCI_DRAM_OFFSET;
  182. #endif
  183. set_dev_node(&dev->dev, pcibus_to_node(dev->bus));
  184. if (ppc_md.pci_dma_dev_setup)
  185. ppc_md.pci_dma_dev_setup(dev);
  186. }
  187. /*
  188. * Reads the interrupt pin to determine if interrupt is use by card.
  189. * If the interrupt is used, then gets the interrupt line from the
  190. * openfirmware and sets it in the pci_dev and pci_config line.
  191. */
  192. int pci_read_irq_line(struct pci_dev *pci_dev)
  193. {
  194. struct of_irq oirq;
  195. unsigned int virq;
  196. /* The current device-tree that iSeries generates from the HV
  197. * PCI informations doesn't contain proper interrupt routing,
  198. * and all the fallback would do is print out crap, so we
  199. * don't attempt to resolve the interrupts here at all, some
  200. * iSeries specific fixup does it.
  201. *
  202. * In the long run, we will hopefully fix the generated device-tree
  203. * instead.
  204. */
  205. #ifdef CONFIG_PPC_ISERIES
  206. if (firmware_has_feature(FW_FEATURE_ISERIES))
  207. return -1;
  208. #endif
  209. pr_debug("PCI: Try to map irq for %s...\n", pci_name(pci_dev));
  210. #ifdef DEBUG
  211. memset(&oirq, 0xff, sizeof(oirq));
  212. #endif
  213. /* Try to get a mapping from the device-tree */
  214. if (of_irq_map_pci(pci_dev, &oirq)) {
  215. u8 line, pin;
  216. /* If that fails, lets fallback to what is in the config
  217. * space and map that through the default controller. We
  218. * also set the type to level low since that's what PCI
  219. * interrupts are. If your platform does differently, then
  220. * either provide a proper interrupt tree or don't use this
  221. * function.
  222. */
  223. if (pci_read_config_byte(pci_dev, PCI_INTERRUPT_PIN, &pin))
  224. return -1;
  225. if (pin == 0)
  226. return -1;
  227. if (pci_read_config_byte(pci_dev, PCI_INTERRUPT_LINE, &line) ||
  228. line == 0xff || line == 0) {
  229. return -1;
  230. }
  231. pr_debug(" No map ! Using line %d (pin %d) from PCI config\n",
  232. line, pin);
  233. virq = irq_create_mapping(NULL, line);
  234. if (virq != NO_IRQ)
  235. set_irq_type(virq, IRQ_TYPE_LEVEL_LOW);
  236. } else {
  237. pr_debug(" Got one, spec %d cells (0x%08x 0x%08x...) on %s\n",
  238. oirq.size, oirq.specifier[0], oirq.specifier[1],
  239. oirq.controller->full_name);
  240. virq = irq_create_of_mapping(oirq.controller, oirq.specifier,
  241. oirq.size);
  242. }
  243. if(virq == NO_IRQ) {
  244. pr_debug(" Failed to map !\n");
  245. return -1;
  246. }
  247. pr_debug(" Mapped to linux irq %d\n", virq);
  248. pci_dev->irq = virq;
  249. return 0;
  250. }
  251. EXPORT_SYMBOL(pci_read_irq_line);
  252. /*
  253. * Platform support for /proc/bus/pci/X/Y mmap()s,
  254. * modelled on the sparc64 implementation by Dave Miller.
  255. * -- paulus.
  256. */
  257. /*
  258. * Adjust vm_pgoff of VMA such that it is the physical page offset
  259. * corresponding to the 32-bit pci bus offset for DEV requested by the user.
  260. *
  261. * Basically, the user finds the base address for his device which he wishes
  262. * to mmap. They read the 32-bit value from the config space base register,
  263. * add whatever PAGE_SIZE multiple offset they wish, and feed this into the
  264. * offset parameter of mmap on /proc/bus/pci/XXX for that device.
  265. *
  266. * Returns negative error code on failure, zero on success.
  267. */
  268. static struct resource *__pci_mmap_make_offset(struct pci_dev *dev,
  269. resource_size_t *offset,
  270. enum pci_mmap_state mmap_state)
  271. {
  272. struct pci_controller *hose = pci_bus_to_host(dev->bus);
  273. unsigned long io_offset = 0;
  274. int i, res_bit;
  275. if (hose == 0)
  276. return NULL; /* should never happen */
  277. /* If memory, add on the PCI bridge address offset */
  278. if (mmap_state == pci_mmap_mem) {
  279. #if 0 /* See comment in pci_resource_to_user() for why this is disabled */
  280. *offset += hose->pci_mem_offset;
  281. #endif
  282. res_bit = IORESOURCE_MEM;
  283. } else {
  284. io_offset = (unsigned long)hose->io_base_virt - _IO_BASE;
  285. *offset += io_offset;
  286. res_bit = IORESOURCE_IO;
  287. }
  288. /*
  289. * Check that the offset requested corresponds to one of the
  290. * resources of the device.
  291. */
  292. for (i = 0; i <= PCI_ROM_RESOURCE; i++) {
  293. struct resource *rp = &dev->resource[i];
  294. int flags = rp->flags;
  295. /* treat ROM as memory (should be already) */
  296. if (i == PCI_ROM_RESOURCE)
  297. flags |= IORESOURCE_MEM;
  298. /* Active and same type? */
  299. if ((flags & res_bit) == 0)
  300. continue;
  301. /* In the range of this resource? */
  302. if (*offset < (rp->start & PAGE_MASK) || *offset > rp->end)
  303. continue;
  304. /* found it! construct the final physical address */
  305. if (mmap_state == pci_mmap_io)
  306. *offset += hose->io_base_phys - io_offset;
  307. return rp;
  308. }
  309. return NULL;
  310. }
  311. /*
  312. * Set vm_page_prot of VMA, as appropriate for this architecture, for a pci
  313. * device mapping.
  314. */
  315. static pgprot_t __pci_mmap_set_pgprot(struct pci_dev *dev, struct resource *rp,
  316. pgprot_t protection,
  317. enum pci_mmap_state mmap_state,
  318. int write_combine)
  319. {
  320. unsigned long prot = pgprot_val(protection);
  321. /* Write combine is always 0 on non-memory space mappings. On
  322. * memory space, if the user didn't pass 1, we check for a
  323. * "prefetchable" resource. This is a bit hackish, but we use
  324. * this to workaround the inability of /sysfs to provide a write
  325. * combine bit
  326. */
  327. if (mmap_state != pci_mmap_mem)
  328. write_combine = 0;
  329. else if (write_combine == 0) {
  330. if (rp->flags & IORESOURCE_PREFETCH)
  331. write_combine = 1;
  332. }
  333. /* XXX would be nice to have a way to ask for write-through */
  334. prot |= _PAGE_NO_CACHE;
  335. if (write_combine)
  336. prot &= ~_PAGE_GUARDED;
  337. else
  338. prot |= _PAGE_GUARDED;
  339. return __pgprot(prot);
  340. }
  341. /*
  342. * This one is used by /dev/mem and fbdev who have no clue about the
  343. * PCI device, it tries to find the PCI device first and calls the
  344. * above routine
  345. */
  346. pgprot_t pci_phys_mem_access_prot(struct file *file,
  347. unsigned long pfn,
  348. unsigned long size,
  349. pgprot_t protection)
  350. {
  351. struct pci_dev *pdev = NULL;
  352. struct resource *found = NULL;
  353. unsigned long prot = pgprot_val(protection);
  354. resource_size_t offset = ((resource_size_t)pfn) << PAGE_SHIFT;
  355. int i;
  356. if (page_is_ram(pfn))
  357. return __pgprot(prot);
  358. prot |= _PAGE_NO_CACHE | _PAGE_GUARDED;
  359. for_each_pci_dev(pdev) {
  360. for (i = 0; i <= PCI_ROM_RESOURCE; i++) {
  361. struct resource *rp = &pdev->resource[i];
  362. int flags = rp->flags;
  363. /* Active and same type? */
  364. if ((flags & IORESOURCE_MEM) == 0)
  365. continue;
  366. /* In the range of this resource? */
  367. if (offset < (rp->start & PAGE_MASK) ||
  368. offset > rp->end)
  369. continue;
  370. found = rp;
  371. break;
  372. }
  373. if (found)
  374. break;
  375. }
  376. if (found) {
  377. if (found->flags & IORESOURCE_PREFETCH)
  378. prot &= ~_PAGE_GUARDED;
  379. pci_dev_put(pdev);
  380. }
  381. pr_debug("PCI: Non-PCI map for %llx, prot: %lx\n",
  382. (unsigned long long)offset, prot);
  383. return __pgprot(prot);
  384. }
  385. /*
  386. * Perform the actual remap of the pages for a PCI device mapping, as
  387. * appropriate for this architecture. The region in the process to map
  388. * is described by vm_start and vm_end members of VMA, the base physical
  389. * address is found in vm_pgoff.
  390. * The pci device structure is provided so that architectures may make mapping
  391. * decisions on a per-device or per-bus basis.
  392. *
  393. * Returns a negative error code on failure, zero on success.
  394. */
  395. int pci_mmap_page_range(struct pci_dev *dev, struct vm_area_struct *vma,
  396. enum pci_mmap_state mmap_state, int write_combine)
  397. {
  398. resource_size_t offset =
  399. ((resource_size_t)vma->vm_pgoff) << PAGE_SHIFT;
  400. struct resource *rp;
  401. int ret;
  402. rp = __pci_mmap_make_offset(dev, &offset, mmap_state);
  403. if (rp == NULL)
  404. return -EINVAL;
  405. vma->vm_pgoff = offset >> PAGE_SHIFT;
  406. vma->vm_page_prot = __pci_mmap_set_pgprot(dev, rp,
  407. vma->vm_page_prot,
  408. mmap_state, write_combine);
  409. ret = remap_pfn_range(vma, vma->vm_start, vma->vm_pgoff,
  410. vma->vm_end - vma->vm_start, vma->vm_page_prot);
  411. return ret;
  412. }
  413. /* This provides legacy IO read access on a bus */
  414. int pci_legacy_read(struct pci_bus *bus, loff_t port, u32 *val, size_t size)
  415. {
  416. unsigned long offset;
  417. struct pci_controller *hose = pci_bus_to_host(bus);
  418. struct resource *rp = &hose->io_resource;
  419. void __iomem *addr;
  420. /* Check if port can be supported by that bus. We only check
  421. * the ranges of the PHB though, not the bus itself as the rules
  422. * for forwarding legacy cycles down bridges are not our problem
  423. * here. So if the host bridge supports it, we do it.
  424. */
  425. offset = (unsigned long)hose->io_base_virt - _IO_BASE;
  426. offset += port;
  427. if (!(rp->flags & IORESOURCE_IO))
  428. return -ENXIO;
  429. if (offset < rp->start || (offset + size) > rp->end)
  430. return -ENXIO;
  431. addr = hose->io_base_virt + port;
  432. switch(size) {
  433. case 1:
  434. *((u8 *)val) = in_8(addr);
  435. return 1;
  436. case 2:
  437. if (port & 1)
  438. return -EINVAL;
  439. *((u16 *)val) = in_le16(addr);
  440. return 2;
  441. case 4:
  442. if (port & 3)
  443. return -EINVAL;
  444. *((u32 *)val) = in_le32(addr);
  445. return 4;
  446. }
  447. return -EINVAL;
  448. }
  449. /* This provides legacy IO write access on a bus */
  450. int pci_legacy_write(struct pci_bus *bus, loff_t port, u32 val, size_t size)
  451. {
  452. unsigned long offset;
  453. struct pci_controller *hose = pci_bus_to_host(bus);
  454. struct resource *rp = &hose->io_resource;
  455. void __iomem *addr;
  456. /* Check if port can be supported by that bus. We only check
  457. * the ranges of the PHB though, not the bus itself as the rules
  458. * for forwarding legacy cycles down bridges are not our problem
  459. * here. So if the host bridge supports it, we do it.
  460. */
  461. offset = (unsigned long)hose->io_base_virt - _IO_BASE;
  462. offset += port;
  463. if (!(rp->flags & IORESOURCE_IO))
  464. return -ENXIO;
  465. if (offset < rp->start || (offset + size) > rp->end)
  466. return -ENXIO;
  467. addr = hose->io_base_virt + port;
  468. /* WARNING: The generic code is idiotic. It gets passed a pointer
  469. * to what can be a 1, 2 or 4 byte quantity and always reads that
  470. * as a u32, which means that we have to correct the location of
  471. * the data read within those 32 bits for size 1 and 2
  472. */
  473. switch(size) {
  474. case 1:
  475. out_8(addr, val >> 24);
  476. return 1;
  477. case 2:
  478. if (port & 1)
  479. return -EINVAL;
  480. out_le16(addr, val >> 16);
  481. return 2;
  482. case 4:
  483. if (port & 3)
  484. return -EINVAL;
  485. out_le32(addr, val);
  486. return 4;
  487. }
  488. return -EINVAL;
  489. }
  490. /* This provides legacy IO or memory mmap access on a bus */
  491. int pci_mmap_legacy_page_range(struct pci_bus *bus,
  492. struct vm_area_struct *vma,
  493. enum pci_mmap_state mmap_state)
  494. {
  495. struct pci_controller *hose = pci_bus_to_host(bus);
  496. resource_size_t offset =
  497. ((resource_size_t)vma->vm_pgoff) << PAGE_SHIFT;
  498. resource_size_t size = vma->vm_end - vma->vm_start;
  499. struct resource *rp;
  500. pr_debug("pci_mmap_legacy_page_range(%04x:%02x, %s @%llx..%llx)\n",
  501. pci_domain_nr(bus), bus->number,
  502. mmap_state == pci_mmap_mem ? "MEM" : "IO",
  503. (unsigned long long)offset,
  504. (unsigned long long)(offset + size - 1));
  505. if (mmap_state == pci_mmap_mem) {
  506. if ((offset + size) > hose->isa_mem_size)
  507. return -ENXIO;
  508. offset += hose->isa_mem_phys;
  509. } else {
  510. unsigned long io_offset = (unsigned long)hose->io_base_virt - _IO_BASE;
  511. unsigned long roffset = offset + io_offset;
  512. rp = &hose->io_resource;
  513. if (!(rp->flags & IORESOURCE_IO))
  514. return -ENXIO;
  515. if (roffset < rp->start || (roffset + size) > rp->end)
  516. return -ENXIO;
  517. offset += hose->io_base_phys;
  518. }
  519. pr_debug(" -> mapping phys %llx\n", (unsigned long long)offset);
  520. vma->vm_pgoff = offset >> PAGE_SHIFT;
  521. vma->vm_page_prot = __pgprot(pgprot_val(vma->vm_page_prot)
  522. | _PAGE_NO_CACHE | _PAGE_GUARDED);
  523. return remap_pfn_range(vma, vma->vm_start, vma->vm_pgoff,
  524. vma->vm_end - vma->vm_start,
  525. vma->vm_page_prot);
  526. }
  527. void pci_resource_to_user(const struct pci_dev *dev, int bar,
  528. const struct resource *rsrc,
  529. resource_size_t *start, resource_size_t *end)
  530. {
  531. struct pci_controller *hose = pci_bus_to_host(dev->bus);
  532. resource_size_t offset = 0;
  533. if (hose == NULL)
  534. return;
  535. if (rsrc->flags & IORESOURCE_IO)
  536. offset = (unsigned long)hose->io_base_virt - _IO_BASE;
  537. /* We pass a fully fixed up address to userland for MMIO instead of
  538. * a BAR value because X is lame and expects to be able to use that
  539. * to pass to /dev/mem !
  540. *
  541. * That means that we'll have potentially 64 bits values where some
  542. * userland apps only expect 32 (like X itself since it thinks only
  543. * Sparc has 64 bits MMIO) but if we don't do that, we break it on
  544. * 32 bits CHRPs :-(
  545. *
  546. * Hopefully, the sysfs insterface is immune to that gunk. Once X
  547. * has been fixed (and the fix spread enough), we can re-enable the
  548. * 2 lines below and pass down a BAR value to userland. In that case
  549. * we'll also have to re-enable the matching code in
  550. * __pci_mmap_make_offset().
  551. *
  552. * BenH.
  553. */
  554. #if 0
  555. else if (rsrc->flags & IORESOURCE_MEM)
  556. offset = hose->pci_mem_offset;
  557. #endif
  558. *start = rsrc->start - offset;
  559. *end = rsrc->end - offset;
  560. }
  561. /**
  562. * pci_process_bridge_OF_ranges - Parse PCI bridge resources from device tree
  563. * @hose: newly allocated pci_controller to be setup
  564. * @dev: device node of the host bridge
  565. * @primary: set if primary bus (32 bits only, soon to be deprecated)
  566. *
  567. * This function will parse the "ranges" property of a PCI host bridge device
  568. * node and setup the resource mapping of a pci controller based on its
  569. * content.
  570. *
  571. * Life would be boring if it wasn't for a few issues that we have to deal
  572. * with here:
  573. *
  574. * - We can only cope with one IO space range and up to 3 Memory space
  575. * ranges. However, some machines (thanks Apple !) tend to split their
  576. * space into lots of small contiguous ranges. So we have to coalesce.
  577. *
  578. * - We can only cope with all memory ranges having the same offset
  579. * between CPU addresses and PCI addresses. Unfortunately, some bridges
  580. * are setup for a large 1:1 mapping along with a small "window" which
  581. * maps PCI address 0 to some arbitrary high address of the CPU space in
  582. * order to give access to the ISA memory hole.
  583. * The way out of here that I've chosen for now is to always set the
  584. * offset based on the first resource found, then override it if we
  585. * have a different offset and the previous was set by an ISA hole.
  586. *
  587. * - Some busses have IO space not starting at 0, which causes trouble with
  588. * the way we do our IO resource renumbering. The code somewhat deals with
  589. * it for 64 bits but I would expect problems on 32 bits.
  590. *
  591. * - Some 32 bits platforms such as 4xx can have physical space larger than
  592. * 32 bits so we need to use 64 bits values for the parsing
  593. */
  594. void __devinit pci_process_bridge_OF_ranges(struct pci_controller *hose,
  595. struct device_node *dev,
  596. int primary)
  597. {
  598. const u32 *ranges;
  599. int rlen;
  600. int pna = of_n_addr_cells(dev);
  601. int np = pna + 5;
  602. int memno = 0, isa_hole = -1;
  603. u32 pci_space;
  604. unsigned long long pci_addr, cpu_addr, pci_next, cpu_next, size;
  605. unsigned long long isa_mb = 0;
  606. struct resource *res;
  607. printk(KERN_INFO "PCI host bridge %s %s ranges:\n",
  608. dev->full_name, primary ? "(primary)" : "");
  609. /* Get ranges property */
  610. ranges = of_get_property(dev, "ranges", &rlen);
  611. if (ranges == NULL)
  612. return;
  613. /* Parse it */
  614. while ((rlen -= np * 4) >= 0) {
  615. /* Read next ranges element */
  616. pci_space = ranges[0];
  617. pci_addr = of_read_number(ranges + 1, 2);
  618. cpu_addr = of_translate_address(dev, ranges + 3);
  619. size = of_read_number(ranges + pna + 3, 2);
  620. ranges += np;
  621. /* If we failed translation or got a zero-sized region
  622. * (some FW try to feed us with non sensical zero sized regions
  623. * such as power3 which look like some kind of attempt at exposing
  624. * the VGA memory hole)
  625. */
  626. if (cpu_addr == OF_BAD_ADDR || size == 0)
  627. continue;
  628. /* Now consume following elements while they are contiguous */
  629. for (; rlen >= np * sizeof(u32);
  630. ranges += np, rlen -= np * 4) {
  631. if (ranges[0] != pci_space)
  632. break;
  633. pci_next = of_read_number(ranges + 1, 2);
  634. cpu_next = of_translate_address(dev, ranges + 3);
  635. if (pci_next != pci_addr + size ||
  636. cpu_next != cpu_addr + size)
  637. break;
  638. size += of_read_number(ranges + pna + 3, 2);
  639. }
  640. /* Act based on address space type */
  641. res = NULL;
  642. switch ((pci_space >> 24) & 0x3) {
  643. case 1: /* PCI IO space */
  644. printk(KERN_INFO
  645. " IO 0x%016llx..0x%016llx -> 0x%016llx\n",
  646. cpu_addr, cpu_addr + size - 1, pci_addr);
  647. /* We support only one IO range */
  648. if (hose->pci_io_size) {
  649. printk(KERN_INFO
  650. " \\--> Skipped (too many) !\n");
  651. continue;
  652. }
  653. #ifdef CONFIG_PPC32
  654. /* On 32 bits, limit I/O space to 16MB */
  655. if (size > 0x01000000)
  656. size = 0x01000000;
  657. /* 32 bits needs to map IOs here */
  658. hose->io_base_virt = ioremap(cpu_addr, size);
  659. /* Expect trouble if pci_addr is not 0 */
  660. if (primary)
  661. isa_io_base =
  662. (unsigned long)hose->io_base_virt;
  663. #endif /* CONFIG_PPC32 */
  664. /* pci_io_size and io_base_phys always represent IO
  665. * space starting at 0 so we factor in pci_addr
  666. */
  667. hose->pci_io_size = pci_addr + size;
  668. hose->io_base_phys = cpu_addr - pci_addr;
  669. /* Build resource */
  670. res = &hose->io_resource;
  671. res->flags = IORESOURCE_IO;
  672. res->start = pci_addr;
  673. break;
  674. case 2: /* PCI Memory space */
  675. case 3: /* PCI 64 bits Memory space */
  676. printk(KERN_INFO
  677. " MEM 0x%016llx..0x%016llx -> 0x%016llx %s\n",
  678. cpu_addr, cpu_addr + size - 1, pci_addr,
  679. (pci_space & 0x40000000) ? "Prefetch" : "");
  680. /* We support only 3 memory ranges */
  681. if (memno >= 3) {
  682. printk(KERN_INFO
  683. " \\--> Skipped (too many) !\n");
  684. continue;
  685. }
  686. /* Handles ISA memory hole space here */
  687. if (pci_addr == 0) {
  688. isa_mb = cpu_addr;
  689. isa_hole = memno;
  690. if (primary || isa_mem_base == 0)
  691. isa_mem_base = cpu_addr;
  692. hose->isa_mem_phys = cpu_addr;
  693. hose->isa_mem_size = size;
  694. }
  695. /* We get the PCI/Mem offset from the first range or
  696. * the, current one if the offset came from an ISA
  697. * hole. If they don't match, bugger.
  698. */
  699. if (memno == 0 ||
  700. (isa_hole >= 0 && pci_addr != 0 &&
  701. hose->pci_mem_offset == isa_mb))
  702. hose->pci_mem_offset = cpu_addr - pci_addr;
  703. else if (pci_addr != 0 &&
  704. hose->pci_mem_offset != cpu_addr - pci_addr) {
  705. printk(KERN_INFO
  706. " \\--> Skipped (offset mismatch) !\n");
  707. continue;
  708. }
  709. /* Build resource */
  710. res = &hose->mem_resources[memno++];
  711. res->flags = IORESOURCE_MEM;
  712. if (pci_space & 0x40000000)
  713. res->flags |= IORESOURCE_PREFETCH;
  714. res->start = cpu_addr;
  715. break;
  716. }
  717. if (res != NULL) {
  718. res->name = dev->full_name;
  719. res->end = res->start + size - 1;
  720. res->parent = NULL;
  721. res->sibling = NULL;
  722. res->child = NULL;
  723. }
  724. }
  725. /* If there's an ISA hole and the pci_mem_offset is -not- matching
  726. * the ISA hole offset, then we need to remove the ISA hole from
  727. * the resource list for that brige
  728. */
  729. if (isa_hole >= 0 && hose->pci_mem_offset != isa_mb) {
  730. unsigned int next = isa_hole + 1;
  731. printk(KERN_INFO " Removing ISA hole at 0x%016llx\n", isa_mb);
  732. if (next < memno)
  733. memmove(&hose->mem_resources[isa_hole],
  734. &hose->mem_resources[next],
  735. sizeof(struct resource) * (memno - next));
  736. hose->mem_resources[--memno].flags = 0;
  737. }
  738. }
  739. /* Decide whether to display the domain number in /proc */
  740. int pci_proc_domain(struct pci_bus *bus)
  741. {
  742. struct pci_controller *hose = pci_bus_to_host(bus);
  743. if (!(ppc_pci_flags & PPC_PCI_ENABLE_PROC_DOMAINS))
  744. return 0;
  745. if (ppc_pci_flags & PPC_PCI_COMPAT_DOMAIN_0)
  746. return hose->global_number != 0;
  747. return 1;
  748. }
  749. void pcibios_resource_to_bus(struct pci_dev *dev, struct pci_bus_region *region,
  750. struct resource *res)
  751. {
  752. resource_size_t offset = 0, mask = (resource_size_t)-1;
  753. struct pci_controller *hose = pci_bus_to_host(dev->bus);
  754. if (!hose)
  755. return;
  756. if (res->flags & IORESOURCE_IO) {
  757. offset = (unsigned long)hose->io_base_virt - _IO_BASE;
  758. mask = 0xffffffffu;
  759. } else if (res->flags & IORESOURCE_MEM)
  760. offset = hose->pci_mem_offset;
  761. region->start = (res->start - offset) & mask;
  762. region->end = (res->end - offset) & mask;
  763. }
  764. EXPORT_SYMBOL(pcibios_resource_to_bus);
  765. void pcibios_bus_to_resource(struct pci_dev *dev, struct resource *res,
  766. struct pci_bus_region *region)
  767. {
  768. resource_size_t offset = 0, mask = (resource_size_t)-1;
  769. struct pci_controller *hose = pci_bus_to_host(dev->bus);
  770. if (!hose)
  771. return;
  772. if (res->flags & IORESOURCE_IO) {
  773. offset = (unsigned long)hose->io_base_virt - _IO_BASE;
  774. mask = 0xffffffffu;
  775. } else if (res->flags & IORESOURCE_MEM)
  776. offset = hose->pci_mem_offset;
  777. res->start = (region->start + offset) & mask;
  778. res->end = (region->end + offset) & mask;
  779. }
  780. EXPORT_SYMBOL(pcibios_bus_to_resource);
  781. /* Fixup a bus resource into a linux resource */
  782. static void __devinit fixup_resource(struct resource *res, struct pci_dev *dev)
  783. {
  784. struct pci_controller *hose = pci_bus_to_host(dev->bus);
  785. resource_size_t offset = 0, mask = (resource_size_t)-1;
  786. if (res->flags & IORESOURCE_IO) {
  787. offset = (unsigned long)hose->io_base_virt - _IO_BASE;
  788. mask = 0xffffffffu;
  789. } else if (res->flags & IORESOURCE_MEM)
  790. offset = hose->pci_mem_offset;
  791. res->start = (res->start + offset) & mask;
  792. res->end = (res->end + offset) & mask;
  793. }
  794. /* This header fixup will do the resource fixup for all devices as they are
  795. * probed, but not for bridge ranges
  796. */
  797. static void __devinit pcibios_fixup_resources(struct pci_dev *dev)
  798. {
  799. struct pci_controller *hose = pci_bus_to_host(dev->bus);
  800. int i;
  801. if (!hose) {
  802. printk(KERN_ERR "No host bridge for PCI dev %s !\n",
  803. pci_name(dev));
  804. return;
  805. }
  806. for (i = 0; i < DEVICE_COUNT_RESOURCE; i++) {
  807. struct resource *res = dev->resource + i;
  808. if (!res->flags)
  809. continue;
  810. /* On platforms that have PPC_PCI_PROBE_ONLY set, we don't
  811. * consider 0 as an unassigned BAR value. It's technically
  812. * a valid value, but linux doesn't like it... so when we can
  813. * re-assign things, we do so, but if we can't, we keep it
  814. * around and hope for the best...
  815. */
  816. if (res->start == 0 && !(ppc_pci_flags & PPC_PCI_PROBE_ONLY)) {
  817. pr_debug("PCI:%s Resource %d %016llx-%016llx [%x] is unassigned\n",
  818. pci_name(dev), i,
  819. (unsigned long long)res->start,
  820. (unsigned long long)res->end,
  821. (unsigned int)res->flags);
  822. res->end -= res->start;
  823. res->start = 0;
  824. res->flags |= IORESOURCE_UNSET;
  825. continue;
  826. }
  827. pr_debug("PCI:%s Resource %d %016llx-%016llx [%x] fixup...\n",
  828. pci_name(dev), i,
  829. (unsigned long long)res->start,\
  830. (unsigned long long)res->end,
  831. (unsigned int)res->flags);
  832. fixup_resource(res, dev);
  833. pr_debug("PCI:%s %016llx-%016llx\n",
  834. pci_name(dev),
  835. (unsigned long long)res->start,
  836. (unsigned long long)res->end);
  837. }
  838. /* Call machine specific resource fixup */
  839. if (ppc_md.pcibios_fixup_resources)
  840. ppc_md.pcibios_fixup_resources(dev);
  841. }
  842. DECLARE_PCI_FIXUP_HEADER(PCI_ANY_ID, PCI_ANY_ID, pcibios_fixup_resources);
  843. /* This function tries to figure out if a bridge resource has been initialized
  844. * by the firmware or not. It doesn't have to be absolutely bullet proof, but
  845. * things go more smoothly when it gets it right. It should covers cases such
  846. * as Apple "closed" bridge resources and bare-metal pSeries unassigned bridges
  847. */
  848. static int __devinit pcibios_uninitialized_bridge_resource(struct pci_bus *bus,
  849. struct resource *res)
  850. {
  851. struct pci_controller *hose = pci_bus_to_host(bus);
  852. struct pci_dev *dev = bus->self;
  853. resource_size_t offset;
  854. u16 command;
  855. int i;
  856. /* We don't do anything if PCI_PROBE_ONLY is set */
  857. if (ppc_pci_flags & PPC_PCI_PROBE_ONLY)
  858. return 0;
  859. /* Job is a bit different between memory and IO */
  860. if (res->flags & IORESOURCE_MEM) {
  861. /* If the BAR is non-0 (res != pci_mem_offset) then it's probably been
  862. * initialized by somebody
  863. */
  864. if (res->start != hose->pci_mem_offset)
  865. return 0;
  866. /* The BAR is 0, let's check if memory decoding is enabled on
  867. * the bridge. If not, we consider it unassigned
  868. */
  869. pci_read_config_word(dev, PCI_COMMAND, &command);
  870. if ((command & PCI_COMMAND_MEMORY) == 0)
  871. return 1;
  872. /* Memory decoding is enabled and the BAR is 0. If any of the bridge
  873. * resources covers that starting address (0 then it's good enough for
  874. * us for memory
  875. */
  876. for (i = 0; i < 3; i++) {
  877. if ((hose->mem_resources[i].flags & IORESOURCE_MEM) &&
  878. hose->mem_resources[i].start == hose->pci_mem_offset)
  879. return 0;
  880. }
  881. /* Well, it starts at 0 and we know it will collide so we may as
  882. * well consider it as unassigned. That covers the Apple case.
  883. */
  884. return 1;
  885. } else {
  886. /* If the BAR is non-0, then we consider it assigned */
  887. offset = (unsigned long)hose->io_base_virt - _IO_BASE;
  888. if (((res->start - offset) & 0xfffffffful) != 0)
  889. return 0;
  890. /* Here, we are a bit different than memory as typically IO space
  891. * starting at low addresses -is- valid. What we do instead if that
  892. * we consider as unassigned anything that doesn't have IO enabled
  893. * in the PCI command register, and that's it.
  894. */
  895. pci_read_config_word(dev, PCI_COMMAND, &command);
  896. if (command & PCI_COMMAND_IO)
  897. return 0;
  898. /* It's starting at 0 and IO is disabled in the bridge, consider
  899. * it unassigned
  900. */
  901. return 1;
  902. }
  903. }
  904. /* Fixup resources of a PCI<->PCI bridge */
  905. static void __devinit pcibios_fixup_bridge(struct pci_bus *bus)
  906. {
  907. struct resource *res;
  908. int i;
  909. struct pci_dev *dev = bus->self;
  910. for (i = 0; i < PCI_BUS_NUM_RESOURCES; ++i) {
  911. if ((res = bus->resource[i]) == NULL)
  912. continue;
  913. if (!res->flags)
  914. continue;
  915. if (i >= 3 && bus->self->transparent)
  916. continue;
  917. pr_debug("PCI:%s Bus rsrc %d %016llx-%016llx [%x] fixup...\n",
  918. pci_name(dev), i,
  919. (unsigned long long)res->start,\
  920. (unsigned long long)res->end,
  921. (unsigned int)res->flags);
  922. /* Perform fixup */
  923. fixup_resource(res, dev);
  924. /* Try to detect uninitialized P2P bridge resources,
  925. * and clear them out so they get re-assigned later
  926. */
  927. if (pcibios_uninitialized_bridge_resource(bus, res)) {
  928. res->flags = 0;
  929. pr_debug("PCI:%s (unassigned)\n", pci_name(dev));
  930. } else {
  931. pr_debug("PCI:%s %016llx-%016llx\n",
  932. pci_name(dev),
  933. (unsigned long long)res->start,
  934. (unsigned long long)res->end);
  935. }
  936. }
  937. }
  938. void __devinit pcibios_setup_bus_devices(struct pci_bus *bus)
  939. {
  940. struct pci_dev *dev;
  941. pr_debug("PCI: Fixup bus %d (%s)\n",
  942. bus->number, bus->self ? pci_name(bus->self) : "PHB");
  943. /* Setup DMA for all PCI devices on that bus */
  944. list_for_each_entry(dev, &bus->devices, bus_list)
  945. pcibios_setup_new_device(dev);
  946. /* Read default IRQs and fixup if necessary */
  947. list_for_each_entry(dev, &bus->devices, bus_list) {
  948. pci_read_irq_line(dev);
  949. if (ppc_md.pci_irq_fixup)
  950. ppc_md.pci_irq_fixup(dev);
  951. }
  952. }
  953. void __devinit pcibios_setup_bus_self(struct pci_bus *bus)
  954. {
  955. /* Fix up the bus resources */
  956. if (bus->self != NULL)
  957. pcibios_fixup_bridge(bus);
  958. /* Platform specific bus fixups. This is currently only used
  959. * by fsl_pci and I'm hoping getting rid of it at some point
  960. */
  961. if (ppc_md.pcibios_fixup_bus)
  962. ppc_md.pcibios_fixup_bus(bus);
  963. /* Setup bus DMA mappings */
  964. if (ppc_md.pci_dma_bus_setup)
  965. ppc_md.pci_dma_bus_setup(bus);
  966. }
  967. void __devinit pcibios_fixup_bus(struct pci_bus *bus)
  968. {
  969. /* When called from the generic PCI probe, read PCI<->PCI bridge
  970. * bases. This isn't called when generating the PCI tree from
  971. * the OF device-tree.
  972. */
  973. if (bus->self != NULL)
  974. pci_read_bridge_bases(bus);
  975. /* Now fixup the bus bus */
  976. pcibios_setup_bus_self(bus);
  977. /* Now fixup devices on that bus */
  978. pcibios_setup_bus_devices(bus);
  979. }
  980. EXPORT_SYMBOL(pcibios_fixup_bus);
  981. static int skip_isa_ioresource_align(struct pci_dev *dev)
  982. {
  983. if ((ppc_pci_flags & PPC_PCI_CAN_SKIP_ISA_ALIGN) &&
  984. !(dev->bus->bridge_ctl & PCI_BRIDGE_CTL_ISA))
  985. return 1;
  986. return 0;
  987. }
  988. /*
  989. * We need to avoid collisions with `mirrored' VGA ports
  990. * and other strange ISA hardware, so we always want the
  991. * addresses to be allocated in the 0x000-0x0ff region
  992. * modulo 0x400.
  993. *
  994. * Why? Because some silly external IO cards only decode
  995. * the low 10 bits of the IO address. The 0x00-0xff region
  996. * is reserved for motherboard devices that decode all 16
  997. * bits, so it's ok to allocate at, say, 0x2800-0x28ff,
  998. * but we want to try to avoid allocating at 0x2900-0x2bff
  999. * which might have be mirrored at 0x0100-0x03ff..
  1000. */
  1001. void pcibios_align_resource(void *data, struct resource *res,
  1002. resource_size_t size, resource_size_t align)
  1003. {
  1004. struct pci_dev *dev = data;
  1005. if (res->flags & IORESOURCE_IO) {
  1006. resource_size_t start = res->start;
  1007. if (skip_isa_ioresource_align(dev))
  1008. return;
  1009. if (start & 0x300) {
  1010. start = (start + 0x3ff) & ~0x3ff;
  1011. res->start = start;
  1012. }
  1013. }
  1014. }
  1015. EXPORT_SYMBOL(pcibios_align_resource);
  1016. /*
  1017. * Reparent resource children of pr that conflict with res
  1018. * under res, and make res replace those children.
  1019. */
  1020. static int __init reparent_resources(struct resource *parent,
  1021. struct resource *res)
  1022. {
  1023. struct resource *p, **pp;
  1024. struct resource **firstpp = NULL;
  1025. for (pp = &parent->child; (p = *pp) != NULL; pp = &p->sibling) {
  1026. if (p->end < res->start)
  1027. continue;
  1028. if (res->end < p->start)
  1029. break;
  1030. if (p->start < res->start || p->end > res->end)
  1031. return -1; /* not completely contained */
  1032. if (firstpp == NULL)
  1033. firstpp = pp;
  1034. }
  1035. if (firstpp == NULL)
  1036. return -1; /* didn't find any conflicting entries? */
  1037. res->parent = parent;
  1038. res->child = *firstpp;
  1039. res->sibling = *pp;
  1040. *firstpp = res;
  1041. *pp = NULL;
  1042. for (p = res->child; p != NULL; p = p->sibling) {
  1043. p->parent = res;
  1044. pr_debug("PCI: Reparented %s [%llx..%llx] under %s\n",
  1045. p->name,
  1046. (unsigned long long)p->start,
  1047. (unsigned long long)p->end, res->name);
  1048. }
  1049. return 0;
  1050. }
  1051. /*
  1052. * Handle resources of PCI devices. If the world were perfect, we could
  1053. * just allocate all the resource regions and do nothing more. It isn't.
  1054. * On the other hand, we cannot just re-allocate all devices, as it would
  1055. * require us to know lots of host bridge internals. So we attempt to
  1056. * keep as much of the original configuration as possible, but tweak it
  1057. * when it's found to be wrong.
  1058. *
  1059. * Known BIOS problems we have to work around:
  1060. * - I/O or memory regions not configured
  1061. * - regions configured, but not enabled in the command register
  1062. * - bogus I/O addresses above 64K used
  1063. * - expansion ROMs left enabled (this may sound harmless, but given
  1064. * the fact the PCI specs explicitly allow address decoders to be
  1065. * shared between expansion ROMs and other resource regions, it's
  1066. * at least dangerous)
  1067. *
  1068. * Our solution:
  1069. * (1) Allocate resources for all buses behind PCI-to-PCI bridges.
  1070. * This gives us fixed barriers on where we can allocate.
  1071. * (2) Allocate resources for all enabled devices. If there is
  1072. * a collision, just mark the resource as unallocated. Also
  1073. * disable expansion ROMs during this step.
  1074. * (3) Try to allocate resources for disabled devices. If the
  1075. * resources were assigned correctly, everything goes well,
  1076. * if they weren't, they won't disturb allocation of other
  1077. * resources.
  1078. * (4) Assign new addresses to resources which were either
  1079. * not configured at all or misconfigured. If explicitly
  1080. * requested by the user, configure expansion ROM address
  1081. * as well.
  1082. */
  1083. void pcibios_allocate_bus_resources(struct pci_bus *bus)
  1084. {
  1085. struct pci_bus *b;
  1086. int i;
  1087. struct resource *res, *pr;
  1088. pr_debug("PCI: Allocating bus resources for %04x:%02x...\n",
  1089. pci_domain_nr(bus), bus->number);
  1090. for (i = 0; i < PCI_BUS_NUM_RESOURCES; ++i) {
  1091. if ((res = bus->resource[i]) == NULL || !res->flags
  1092. || res->start > res->end || res->parent)
  1093. continue;
  1094. if (bus->parent == NULL)
  1095. pr = (res->flags & IORESOURCE_IO) ?
  1096. &ioport_resource : &iomem_resource;
  1097. else {
  1098. /* Don't bother with non-root busses when
  1099. * re-assigning all resources. We clear the
  1100. * resource flags as if they were colliding
  1101. * and as such ensure proper re-allocation
  1102. * later.
  1103. */
  1104. if (ppc_pci_flags & PPC_PCI_REASSIGN_ALL_RSRC)
  1105. goto clear_resource;
  1106. pr = pci_find_parent_resource(bus->self, res);
  1107. if (pr == res) {
  1108. /* this happens when the generic PCI
  1109. * code (wrongly) decides that this
  1110. * bridge is transparent -- paulus
  1111. */
  1112. continue;
  1113. }
  1114. }
  1115. pr_debug("PCI: %s (bus %d) bridge rsrc %d: %016llx-%016llx "
  1116. "[0x%x], parent %p (%s)\n",
  1117. bus->self ? pci_name(bus->self) : "PHB",
  1118. bus->number, i,
  1119. (unsigned long long)res->start,
  1120. (unsigned long long)res->end,
  1121. (unsigned int)res->flags,
  1122. pr, (pr && pr->name) ? pr->name : "nil");
  1123. if (pr && !(pr->flags & IORESOURCE_UNSET)) {
  1124. if (request_resource(pr, res) == 0)
  1125. continue;
  1126. /*
  1127. * Must be a conflict with an existing entry.
  1128. * Move that entry (or entries) under the
  1129. * bridge resource and try again.
  1130. */
  1131. if (reparent_resources(pr, res) == 0)
  1132. continue;
  1133. }
  1134. printk(KERN_WARNING "PCI: Cannot allocate resource region "
  1135. "%d of PCI bridge %d, will remap\n", i, bus->number);
  1136. clear_resource:
  1137. res->flags = 0;
  1138. }
  1139. list_for_each_entry(b, &bus->children, node)
  1140. pcibios_allocate_bus_resources(b);
  1141. }
  1142. static inline void __devinit alloc_resource(struct pci_dev *dev, int idx)
  1143. {
  1144. struct resource *pr, *r = &dev->resource[idx];
  1145. pr_debug("PCI: Allocating %s: Resource %d: %016llx..%016llx [%x]\n",
  1146. pci_name(dev), idx,
  1147. (unsigned long long)r->start,
  1148. (unsigned long long)r->end,
  1149. (unsigned int)r->flags);
  1150. pr = pci_find_parent_resource(dev, r);
  1151. if (!pr || (pr->flags & IORESOURCE_UNSET) ||
  1152. request_resource(pr, r) < 0) {
  1153. printk(KERN_WARNING "PCI: Cannot allocate resource region %d"
  1154. " of device %s, will remap\n", idx, pci_name(dev));
  1155. if (pr)
  1156. pr_debug("PCI: parent is %p: %016llx-%016llx [%x]\n",
  1157. pr,
  1158. (unsigned long long)pr->start,
  1159. (unsigned long long)pr->end,
  1160. (unsigned int)pr->flags);
  1161. /* We'll assign a new address later */
  1162. r->flags |= IORESOURCE_UNSET;
  1163. r->end -= r->start;
  1164. r->start = 0;
  1165. }
  1166. }
  1167. static void __init pcibios_allocate_resources(int pass)
  1168. {
  1169. struct pci_dev *dev = NULL;
  1170. int idx, disabled;
  1171. u16 command;
  1172. struct resource *r;
  1173. for_each_pci_dev(dev) {
  1174. pci_read_config_word(dev, PCI_COMMAND, &command);
  1175. for (idx = 0; idx < 6; idx++) {
  1176. r = &dev->resource[idx];
  1177. if (r->parent) /* Already allocated */
  1178. continue;
  1179. if (!r->flags || (r->flags & IORESOURCE_UNSET))
  1180. continue; /* Not assigned at all */
  1181. if (r->flags & IORESOURCE_IO)
  1182. disabled = !(command & PCI_COMMAND_IO);
  1183. else
  1184. disabled = !(command & PCI_COMMAND_MEMORY);
  1185. if (pass == disabled)
  1186. alloc_resource(dev, idx);
  1187. }
  1188. if (pass)
  1189. continue;
  1190. r = &dev->resource[PCI_ROM_RESOURCE];
  1191. if (r->flags & IORESOURCE_ROM_ENABLE) {
  1192. /* Turn the ROM off, leave the resource region,
  1193. * but keep it unregistered.
  1194. */
  1195. u32 reg;
  1196. pr_debug("PCI: Switching off ROM of %s\n",
  1197. pci_name(dev));
  1198. r->flags &= ~IORESOURCE_ROM_ENABLE;
  1199. pci_read_config_dword(dev, dev->rom_base_reg, &reg);
  1200. pci_write_config_dword(dev, dev->rom_base_reg,
  1201. reg & ~PCI_ROM_ADDRESS_ENABLE);
  1202. }
  1203. }
  1204. }
  1205. void __init pcibios_resource_survey(void)
  1206. {
  1207. struct pci_bus *b;
  1208. /* Allocate and assign resources. If we re-assign everything, then
  1209. * we skip the allocate phase
  1210. */
  1211. list_for_each_entry(b, &pci_root_buses, node)
  1212. pcibios_allocate_bus_resources(b);
  1213. if (!(ppc_pci_flags & PPC_PCI_REASSIGN_ALL_RSRC)) {
  1214. pcibios_allocate_resources(0);
  1215. pcibios_allocate_resources(1);
  1216. }
  1217. if (!(ppc_pci_flags & PPC_PCI_PROBE_ONLY)) {
  1218. pr_debug("PCI: Assigning unassigned resouces...\n");
  1219. pci_assign_unassigned_resources();
  1220. }
  1221. /* Call machine dependent fixup */
  1222. if (ppc_md.pcibios_fixup)
  1223. ppc_md.pcibios_fixup();
  1224. }
  1225. #ifdef CONFIG_HOTPLUG
  1226. /* This is used by the PCI hotplug driver to allocate resource
  1227. * of newly plugged busses. We can try to consolidate with the
  1228. * rest of the code later, for now, keep it as-is as our main
  1229. * resource allocation function doesn't deal with sub-trees yet.
  1230. */
  1231. void __devinit pcibios_claim_one_bus(struct pci_bus *bus)
  1232. {
  1233. struct pci_dev *dev;
  1234. struct pci_bus *child_bus;
  1235. list_for_each_entry(dev, &bus->devices, bus_list) {
  1236. int i;
  1237. for (i = 0; i < PCI_NUM_RESOURCES; i++) {
  1238. struct resource *r = &dev->resource[i];
  1239. if (r->parent || !r->start || !r->flags)
  1240. continue;
  1241. pr_debug("PCI: Claiming %s: "
  1242. "Resource %d: %016llx..%016llx [%x]\n",
  1243. pci_name(dev), i,
  1244. (unsigned long long)r->start,
  1245. (unsigned long long)r->end,
  1246. (unsigned int)r->flags);
  1247. pci_claim_resource(dev, i);
  1248. }
  1249. }
  1250. list_for_each_entry(child_bus, &bus->children, node)
  1251. pcibios_claim_one_bus(child_bus);
  1252. }
  1253. EXPORT_SYMBOL_GPL(pcibios_claim_one_bus);
  1254. /* pcibios_finish_adding_to_bus
  1255. *
  1256. * This is to be called by the hotplug code after devices have been
  1257. * added to a bus, this include calling it for a PHB that is just
  1258. * being added
  1259. */
  1260. void pcibios_finish_adding_to_bus(struct pci_bus *bus)
  1261. {
  1262. pr_debug("PCI: Finishing adding to hotplug bus %04x:%02x\n",
  1263. pci_domain_nr(bus), bus->number);
  1264. /* Allocate bus and devices resources */
  1265. pcibios_allocate_bus_resources(bus);
  1266. pcibios_claim_one_bus(bus);
  1267. /* Add new devices to global lists. Register in proc, sysfs. */
  1268. pci_bus_add_devices(bus);
  1269. /* Fixup EEH */
  1270. eeh_add_device_tree_late(bus);
  1271. }
  1272. EXPORT_SYMBOL_GPL(pcibios_finish_adding_to_bus);
  1273. #endif /* CONFIG_HOTPLUG */
  1274. int pcibios_enable_device(struct pci_dev *dev, int mask)
  1275. {
  1276. if (ppc_md.pcibios_enable_device_hook)
  1277. if (ppc_md.pcibios_enable_device_hook(dev))
  1278. return -EINVAL;
  1279. return pci_enable_resources(dev, mask);
  1280. }
  1281. void __devinit pcibios_setup_phb_resources(struct pci_controller *hose)
  1282. {
  1283. struct pci_bus *bus = hose->bus;
  1284. struct resource *res;
  1285. int i;
  1286. /* Hookup PHB IO resource */
  1287. bus->resource[0] = res = &hose->io_resource;
  1288. if (!res->flags) {
  1289. printk(KERN_WARNING "PCI: I/O resource not set for host"
  1290. " bridge %s (domain %d)\n",
  1291. hose->dn->full_name, hose->global_number);
  1292. #ifdef CONFIG_PPC32
  1293. /* Workaround for lack of IO resource only on 32-bit */
  1294. res->start = (unsigned long)hose->io_base_virt - isa_io_base;
  1295. res->end = res->start + IO_SPACE_LIMIT;
  1296. res->flags = IORESOURCE_IO;
  1297. #endif /* CONFIG_PPC32 */
  1298. }
  1299. pr_debug("PCI: PHB IO resource = %016llx-%016llx [%lx]\n",
  1300. (unsigned long long)res->start,
  1301. (unsigned long long)res->end,
  1302. (unsigned long)res->flags);
  1303. /* Hookup PHB Memory resources */
  1304. for (i = 0; i < 3; ++i) {
  1305. res = &hose->mem_resources[i];
  1306. if (!res->flags) {
  1307. if (i > 0)
  1308. continue;
  1309. printk(KERN_ERR "PCI: Memory resource 0 not set for "
  1310. "host bridge %s (domain %d)\n",
  1311. hose->dn->full_name, hose->global_number);
  1312. #ifdef CONFIG_PPC32
  1313. /* Workaround for lack of MEM resource only on 32-bit */
  1314. res->start = hose->pci_mem_offset;
  1315. res->end = (resource_size_t)-1LL;
  1316. res->flags = IORESOURCE_MEM;
  1317. #endif /* CONFIG_PPC32 */
  1318. }
  1319. bus->resource[i+1] = res;
  1320. pr_debug("PCI: PHB MEM resource %d = %016llx-%016llx [%lx]\n", i,
  1321. (unsigned long long)res->start,
  1322. (unsigned long long)res->end,
  1323. (unsigned long)res->flags);
  1324. }
  1325. pr_debug("PCI: PHB MEM offset = %016llx\n",
  1326. (unsigned long long)hose->pci_mem_offset);
  1327. pr_debug("PCI: PHB IO offset = %08lx\n",
  1328. (unsigned long)hose->io_base_virt - _IO_BASE);
  1329. }