i915_irq.c 41 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502
  1. /* i915_irq.c -- IRQ support for the I915 -*- linux-c -*-
  2. */
  3. /*
  4. * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
  5. * All Rights Reserved.
  6. *
  7. * Permission is hereby granted, free of charge, to any person obtaining a
  8. * copy of this software and associated documentation files (the
  9. * "Software"), to deal in the Software without restriction, including
  10. * without limitation the rights to use, copy, modify, merge, publish,
  11. * distribute, sub license, and/or sell copies of the Software, and to
  12. * permit persons to whom the Software is furnished to do so, subject to
  13. * the following conditions:
  14. *
  15. * The above copyright notice and this permission notice (including the
  16. * next paragraph) shall be included in all copies or substantial portions
  17. * of the Software.
  18. *
  19. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
  20. * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  21. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
  22. * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
  23. * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
  24. * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
  25. * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
  26. *
  27. */
  28. #include <linux/sysrq.h>
  29. #include <linux/slab.h>
  30. #include "drmP.h"
  31. #include "drm.h"
  32. #include "i915_drm.h"
  33. #include "i915_drv.h"
  34. #include "i915_trace.h"
  35. #include "intel_drv.h"
  36. #define MAX_NOPID ((u32)~0)
  37. /**
  38. * Interrupts that are always left unmasked.
  39. *
  40. * Since pipe events are edge-triggered from the PIPESTAT register to IIR,
  41. * we leave them always unmasked in IMR and then control enabling them through
  42. * PIPESTAT alone.
  43. */
  44. #define I915_INTERRUPT_ENABLE_FIX \
  45. (I915_ASLE_INTERRUPT | \
  46. I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | \
  47. I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | \
  48. I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT | \
  49. I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT | \
  50. I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
  51. /** Interrupts that we mask and unmask at runtime. */
  52. #define I915_INTERRUPT_ENABLE_VAR (I915_USER_INTERRUPT)
  53. #define I915_PIPE_VBLANK_STATUS (PIPE_START_VBLANK_INTERRUPT_STATUS |\
  54. PIPE_VBLANK_INTERRUPT_STATUS)
  55. #define I915_PIPE_VBLANK_ENABLE (PIPE_START_VBLANK_INTERRUPT_ENABLE |\
  56. PIPE_VBLANK_INTERRUPT_ENABLE)
  57. #define DRM_I915_VBLANK_PIPE_ALL (DRM_I915_VBLANK_PIPE_A | \
  58. DRM_I915_VBLANK_PIPE_B)
  59. void
  60. ironlake_enable_graphics_irq(drm_i915_private_t *dev_priv, u32 mask)
  61. {
  62. if ((dev_priv->gt_irq_mask_reg & mask) != 0) {
  63. dev_priv->gt_irq_mask_reg &= ~mask;
  64. I915_WRITE(GTIMR, dev_priv->gt_irq_mask_reg);
  65. (void) I915_READ(GTIMR);
  66. }
  67. }
  68. static inline void
  69. ironlake_disable_graphics_irq(drm_i915_private_t *dev_priv, u32 mask)
  70. {
  71. if ((dev_priv->gt_irq_mask_reg & mask) != mask) {
  72. dev_priv->gt_irq_mask_reg |= mask;
  73. I915_WRITE(GTIMR, dev_priv->gt_irq_mask_reg);
  74. (void) I915_READ(GTIMR);
  75. }
  76. }
  77. /* For display hotplug interrupt */
  78. void
  79. ironlake_enable_display_irq(drm_i915_private_t *dev_priv, u32 mask)
  80. {
  81. if ((dev_priv->irq_mask_reg & mask) != 0) {
  82. dev_priv->irq_mask_reg &= ~mask;
  83. I915_WRITE(DEIMR, dev_priv->irq_mask_reg);
  84. (void) I915_READ(DEIMR);
  85. }
  86. }
  87. static inline void
  88. ironlake_disable_display_irq(drm_i915_private_t *dev_priv, u32 mask)
  89. {
  90. if ((dev_priv->irq_mask_reg & mask) != mask) {
  91. dev_priv->irq_mask_reg |= mask;
  92. I915_WRITE(DEIMR, dev_priv->irq_mask_reg);
  93. (void) I915_READ(DEIMR);
  94. }
  95. }
  96. void
  97. i915_enable_irq(drm_i915_private_t *dev_priv, u32 mask)
  98. {
  99. if ((dev_priv->irq_mask_reg & mask) != 0) {
  100. dev_priv->irq_mask_reg &= ~mask;
  101. I915_WRITE(IMR, dev_priv->irq_mask_reg);
  102. (void) I915_READ(IMR);
  103. }
  104. }
  105. static inline void
  106. i915_disable_irq(drm_i915_private_t *dev_priv, u32 mask)
  107. {
  108. if ((dev_priv->irq_mask_reg & mask) != mask) {
  109. dev_priv->irq_mask_reg |= mask;
  110. I915_WRITE(IMR, dev_priv->irq_mask_reg);
  111. (void) I915_READ(IMR);
  112. }
  113. }
  114. static inline u32
  115. i915_pipestat(int pipe)
  116. {
  117. if (pipe == 0)
  118. return PIPEASTAT;
  119. if (pipe == 1)
  120. return PIPEBSTAT;
  121. BUG();
  122. }
  123. void
  124. i915_enable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask)
  125. {
  126. if ((dev_priv->pipestat[pipe] & mask) != mask) {
  127. u32 reg = i915_pipestat(pipe);
  128. dev_priv->pipestat[pipe] |= mask;
  129. /* Enable the interrupt, clear any pending status */
  130. I915_WRITE(reg, dev_priv->pipestat[pipe] | (mask >> 16));
  131. (void) I915_READ(reg);
  132. }
  133. }
  134. void
  135. i915_disable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask)
  136. {
  137. if ((dev_priv->pipestat[pipe] & mask) != 0) {
  138. u32 reg = i915_pipestat(pipe);
  139. dev_priv->pipestat[pipe] &= ~mask;
  140. I915_WRITE(reg, dev_priv->pipestat[pipe]);
  141. (void) I915_READ(reg);
  142. }
  143. }
  144. /**
  145. * intel_enable_asle - enable ASLE interrupt for OpRegion
  146. */
  147. void intel_enable_asle (struct drm_device *dev)
  148. {
  149. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  150. if (HAS_PCH_SPLIT(dev))
  151. ironlake_enable_display_irq(dev_priv, DE_GSE);
  152. else {
  153. i915_enable_pipestat(dev_priv, 1,
  154. I915_LEGACY_BLC_EVENT_ENABLE);
  155. if (IS_I965G(dev))
  156. i915_enable_pipestat(dev_priv, 0,
  157. I915_LEGACY_BLC_EVENT_ENABLE);
  158. }
  159. }
  160. /**
  161. * i915_pipe_enabled - check if a pipe is enabled
  162. * @dev: DRM device
  163. * @pipe: pipe to check
  164. *
  165. * Reading certain registers when the pipe is disabled can hang the chip.
  166. * Use this routine to make sure the PLL is running and the pipe is active
  167. * before reading such registers if unsure.
  168. */
  169. static int
  170. i915_pipe_enabled(struct drm_device *dev, int pipe)
  171. {
  172. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  173. unsigned long pipeconf = pipe ? PIPEBCONF : PIPEACONF;
  174. if (I915_READ(pipeconf) & PIPEACONF_ENABLE)
  175. return 1;
  176. return 0;
  177. }
  178. /* Called from drm generic code, passed a 'crtc', which
  179. * we use as a pipe index
  180. */
  181. u32 i915_get_vblank_counter(struct drm_device *dev, int pipe)
  182. {
  183. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  184. unsigned long high_frame;
  185. unsigned long low_frame;
  186. u32 high1, high2, low, count;
  187. high_frame = pipe ? PIPEBFRAMEHIGH : PIPEAFRAMEHIGH;
  188. low_frame = pipe ? PIPEBFRAMEPIXEL : PIPEAFRAMEPIXEL;
  189. if (!i915_pipe_enabled(dev, pipe)) {
  190. DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
  191. "pipe %d\n", pipe);
  192. return 0;
  193. }
  194. /*
  195. * High & low register fields aren't synchronized, so make sure
  196. * we get a low value that's stable across two reads of the high
  197. * register.
  198. */
  199. do {
  200. high1 = ((I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK) >>
  201. PIPE_FRAME_HIGH_SHIFT);
  202. low = ((I915_READ(low_frame) & PIPE_FRAME_LOW_MASK) >>
  203. PIPE_FRAME_LOW_SHIFT);
  204. high2 = ((I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK) >>
  205. PIPE_FRAME_HIGH_SHIFT);
  206. } while (high1 != high2);
  207. count = (high1 << 8) | low;
  208. return count;
  209. }
  210. u32 gm45_get_vblank_counter(struct drm_device *dev, int pipe)
  211. {
  212. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  213. int reg = pipe ? PIPEB_FRMCOUNT_GM45 : PIPEA_FRMCOUNT_GM45;
  214. if (!i915_pipe_enabled(dev, pipe)) {
  215. DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
  216. "pipe %d\n", pipe);
  217. return 0;
  218. }
  219. return I915_READ(reg);
  220. }
  221. /*
  222. * Handle hotplug events outside the interrupt handler proper.
  223. */
  224. static void i915_hotplug_work_func(struct work_struct *work)
  225. {
  226. drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
  227. hotplug_work);
  228. struct drm_device *dev = dev_priv->dev;
  229. struct drm_mode_config *mode_config = &dev->mode_config;
  230. struct drm_encoder *encoder;
  231. if (mode_config->num_encoder) {
  232. list_for_each_entry(encoder, &mode_config->encoder_list, head) {
  233. struct intel_encoder *intel_encoder = enc_to_intel_encoder(encoder);
  234. if (intel_encoder->hot_plug)
  235. (*intel_encoder->hot_plug) (intel_encoder);
  236. }
  237. }
  238. /* Just fire off a uevent and let userspace tell us what to do */
  239. intelfb_hotplug(dev, false);
  240. drm_sysfs_hotplug_event(dev);
  241. }
  242. static void i915_handle_rps_change(struct drm_device *dev)
  243. {
  244. drm_i915_private_t *dev_priv = dev->dev_private;
  245. u32 busy_up, busy_down, max_avg, min_avg;
  246. u16 rgvswctl;
  247. u8 new_delay = dev_priv->cur_delay;
  248. I915_WRITE(MEMINTRSTS, I915_READ(MEMINTRSTS) & ~MEMINT_EVAL_CHG);
  249. busy_up = I915_READ(RCPREVBSYTUPAVG);
  250. busy_down = I915_READ(RCPREVBSYTDNAVG);
  251. max_avg = I915_READ(RCBMAXAVG);
  252. min_avg = I915_READ(RCBMINAVG);
  253. /* Handle RCS change request from hw */
  254. if (busy_up > max_avg) {
  255. if (dev_priv->cur_delay != dev_priv->max_delay)
  256. new_delay = dev_priv->cur_delay - 1;
  257. if (new_delay < dev_priv->max_delay)
  258. new_delay = dev_priv->max_delay;
  259. } else if (busy_down < min_avg) {
  260. if (dev_priv->cur_delay != dev_priv->min_delay)
  261. new_delay = dev_priv->cur_delay + 1;
  262. if (new_delay > dev_priv->min_delay)
  263. new_delay = dev_priv->min_delay;
  264. }
  265. DRM_DEBUG("rps change requested: %d -> %d\n",
  266. dev_priv->cur_delay, new_delay);
  267. rgvswctl = I915_READ(MEMSWCTL);
  268. if (rgvswctl & MEMCTL_CMD_STS) {
  269. DRM_ERROR("gpu busy, RCS change rejected\n");
  270. return; /* still busy with another command */
  271. }
  272. /* Program the new state */
  273. rgvswctl = (MEMCTL_CMD_CHFREQ << MEMCTL_CMD_SHIFT) |
  274. (new_delay << MEMCTL_FREQ_SHIFT) | MEMCTL_SFCAVM;
  275. I915_WRITE(MEMSWCTL, rgvswctl);
  276. POSTING_READ(MEMSWCTL);
  277. rgvswctl |= MEMCTL_CMD_STS;
  278. I915_WRITE(MEMSWCTL, rgvswctl);
  279. dev_priv->cur_delay = new_delay;
  280. DRM_DEBUG("rps changed\n");
  281. return;
  282. }
  283. irqreturn_t ironlake_irq_handler(struct drm_device *dev)
  284. {
  285. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  286. int ret = IRQ_NONE;
  287. u32 de_iir, gt_iir, de_ier, pch_iir;
  288. struct drm_i915_master_private *master_priv;
  289. /* disable master interrupt before clearing iir */
  290. de_ier = I915_READ(DEIER);
  291. I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);
  292. (void)I915_READ(DEIER);
  293. de_iir = I915_READ(DEIIR);
  294. gt_iir = I915_READ(GTIIR);
  295. pch_iir = I915_READ(SDEIIR);
  296. if (de_iir == 0 && gt_iir == 0 && pch_iir == 0)
  297. goto done;
  298. ret = IRQ_HANDLED;
  299. if (dev->primary->master) {
  300. master_priv = dev->primary->master->driver_priv;
  301. if (master_priv->sarea_priv)
  302. master_priv->sarea_priv->last_dispatch =
  303. READ_BREADCRUMB(dev_priv);
  304. }
  305. if (gt_iir & GT_USER_INTERRUPT) {
  306. u32 seqno = i915_get_gem_seqno(dev);
  307. dev_priv->mm.irq_gem_seqno = seqno;
  308. trace_i915_gem_request_complete(dev, seqno);
  309. DRM_WAKEUP(&dev_priv->irq_queue);
  310. dev_priv->hangcheck_count = 0;
  311. mod_timer(&dev_priv->hangcheck_timer, jiffies + DRM_I915_HANGCHECK_PERIOD);
  312. }
  313. if (de_iir & DE_GSE)
  314. ironlake_opregion_gse_intr(dev);
  315. if (de_iir & DE_PLANEA_FLIP_DONE) {
  316. intel_prepare_page_flip(dev, 0);
  317. intel_finish_page_flip(dev, 0);
  318. }
  319. if (de_iir & DE_PLANEB_FLIP_DONE) {
  320. intel_prepare_page_flip(dev, 1);
  321. intel_finish_page_flip(dev, 1);
  322. }
  323. if (de_iir & DE_PIPEA_VBLANK)
  324. drm_handle_vblank(dev, 0);
  325. if (de_iir & DE_PIPEB_VBLANK)
  326. drm_handle_vblank(dev, 1);
  327. /* check event from PCH */
  328. if ((de_iir & DE_PCH_EVENT) &&
  329. (pch_iir & SDE_HOTPLUG_MASK)) {
  330. queue_work(dev_priv->wq, &dev_priv->hotplug_work);
  331. }
  332. if (de_iir & DE_PCU_EVENT) {
  333. I915_WRITE(MEMINTRSTS, I915_READ(MEMINTRSTS));
  334. i915_handle_rps_change(dev);
  335. }
  336. /* should clear PCH hotplug event before clear CPU irq */
  337. I915_WRITE(SDEIIR, pch_iir);
  338. I915_WRITE(GTIIR, gt_iir);
  339. I915_WRITE(DEIIR, de_iir);
  340. done:
  341. I915_WRITE(DEIER, de_ier);
  342. (void)I915_READ(DEIER);
  343. return ret;
  344. }
  345. /**
  346. * i915_error_work_func - do process context error handling work
  347. * @work: work struct
  348. *
  349. * Fire an error uevent so userspace can see that a hang or error
  350. * was detected.
  351. */
  352. static void i915_error_work_func(struct work_struct *work)
  353. {
  354. drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
  355. error_work);
  356. struct drm_device *dev = dev_priv->dev;
  357. char *error_event[] = { "ERROR=1", NULL };
  358. char *reset_event[] = { "RESET=1", NULL };
  359. char *reset_done_event[] = { "ERROR=0", NULL };
  360. DRM_DEBUG_DRIVER("generating error event\n");
  361. kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, error_event);
  362. if (atomic_read(&dev_priv->mm.wedged)) {
  363. if (IS_I965G(dev)) {
  364. DRM_DEBUG_DRIVER("resetting chip\n");
  365. kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, reset_event);
  366. if (!i965_reset(dev, GDRST_RENDER)) {
  367. atomic_set(&dev_priv->mm.wedged, 0);
  368. kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, reset_done_event);
  369. }
  370. } else {
  371. DRM_DEBUG_DRIVER("reboot required\n");
  372. }
  373. }
  374. }
  375. static struct drm_i915_error_object *
  376. i915_error_object_create(struct drm_device *dev,
  377. struct drm_gem_object *src)
  378. {
  379. struct drm_i915_error_object *dst;
  380. struct drm_i915_gem_object *src_priv;
  381. int page, page_count;
  382. if (src == NULL)
  383. return NULL;
  384. src_priv = to_intel_bo(src);
  385. if (src_priv->pages == NULL)
  386. return NULL;
  387. page_count = src->size / PAGE_SIZE;
  388. dst = kmalloc(sizeof(*dst) + page_count * sizeof (u32 *), GFP_ATOMIC);
  389. if (dst == NULL)
  390. return NULL;
  391. for (page = 0; page < page_count; page++) {
  392. void *s, *d = kmalloc(PAGE_SIZE, GFP_ATOMIC);
  393. if (d == NULL)
  394. goto unwind;
  395. s = kmap_atomic(src_priv->pages[page], KM_USER0);
  396. memcpy(d, s, PAGE_SIZE);
  397. kunmap_atomic(s, KM_USER0);
  398. dst->pages[page] = d;
  399. }
  400. dst->page_count = page_count;
  401. dst->gtt_offset = src_priv->gtt_offset;
  402. return dst;
  403. unwind:
  404. while (page--)
  405. kfree(dst->pages[page]);
  406. kfree(dst);
  407. return NULL;
  408. }
  409. static void
  410. i915_error_object_free(struct drm_i915_error_object *obj)
  411. {
  412. int page;
  413. if (obj == NULL)
  414. return;
  415. for (page = 0; page < obj->page_count; page++)
  416. kfree(obj->pages[page]);
  417. kfree(obj);
  418. }
  419. static void
  420. i915_error_state_free(struct drm_device *dev,
  421. struct drm_i915_error_state *error)
  422. {
  423. i915_error_object_free(error->batchbuffer[0]);
  424. i915_error_object_free(error->batchbuffer[1]);
  425. i915_error_object_free(error->ringbuffer);
  426. kfree(error->active_bo);
  427. kfree(error);
  428. }
  429. static u32
  430. i915_get_bbaddr(struct drm_device *dev, u32 *ring)
  431. {
  432. u32 cmd;
  433. if (IS_I830(dev) || IS_845G(dev))
  434. cmd = MI_BATCH_BUFFER;
  435. else if (IS_I965G(dev))
  436. cmd = (MI_BATCH_BUFFER_START | (2 << 6) |
  437. MI_BATCH_NON_SECURE_I965);
  438. else
  439. cmd = (MI_BATCH_BUFFER_START | (2 << 6));
  440. return ring[0] == cmd ? ring[1] : 0;
  441. }
  442. static u32
  443. i915_ringbuffer_last_batch(struct drm_device *dev)
  444. {
  445. struct drm_i915_private *dev_priv = dev->dev_private;
  446. u32 head, bbaddr;
  447. u32 *ring;
  448. /* Locate the current position in the ringbuffer and walk back
  449. * to find the most recently dispatched batch buffer.
  450. */
  451. bbaddr = 0;
  452. head = I915_READ(PRB0_HEAD) & HEAD_ADDR;
  453. ring = (u32 *)(dev_priv->ring.virtual_start + head);
  454. while (--ring >= (u32 *)dev_priv->ring.virtual_start) {
  455. bbaddr = i915_get_bbaddr(dev, ring);
  456. if (bbaddr)
  457. break;
  458. }
  459. if (bbaddr == 0) {
  460. ring = (u32 *)(dev_priv->ring.virtual_start + dev_priv->ring.Size);
  461. while (--ring >= (u32 *)dev_priv->ring.virtual_start) {
  462. bbaddr = i915_get_bbaddr(dev, ring);
  463. if (bbaddr)
  464. break;
  465. }
  466. }
  467. return bbaddr;
  468. }
  469. /**
  470. * i915_capture_error_state - capture an error record for later analysis
  471. * @dev: drm device
  472. *
  473. * Should be called when an error is detected (either a hang or an error
  474. * interrupt) to capture error state from the time of the error. Fills
  475. * out a structure which becomes available in debugfs for user level tools
  476. * to pick up.
  477. */
  478. static void i915_capture_error_state(struct drm_device *dev)
  479. {
  480. struct drm_i915_private *dev_priv = dev->dev_private;
  481. struct drm_i915_gem_object *obj_priv;
  482. struct drm_i915_error_state *error;
  483. struct drm_gem_object *batchbuffer[2];
  484. unsigned long flags;
  485. u32 bbaddr;
  486. int count;
  487. spin_lock_irqsave(&dev_priv->error_lock, flags);
  488. error = dev_priv->first_error;
  489. spin_unlock_irqrestore(&dev_priv->error_lock, flags);
  490. if (error)
  491. return;
  492. error = kmalloc(sizeof(*error), GFP_ATOMIC);
  493. if (!error) {
  494. DRM_DEBUG_DRIVER("out of memory, not capturing error state\n");
  495. return;
  496. }
  497. error->seqno = i915_get_gem_seqno(dev);
  498. error->eir = I915_READ(EIR);
  499. error->pgtbl_er = I915_READ(PGTBL_ER);
  500. error->pipeastat = I915_READ(PIPEASTAT);
  501. error->pipebstat = I915_READ(PIPEBSTAT);
  502. error->instpm = I915_READ(INSTPM);
  503. if (!IS_I965G(dev)) {
  504. error->ipeir = I915_READ(IPEIR);
  505. error->ipehr = I915_READ(IPEHR);
  506. error->instdone = I915_READ(INSTDONE);
  507. error->acthd = I915_READ(ACTHD);
  508. error->bbaddr = 0;
  509. } else {
  510. error->ipeir = I915_READ(IPEIR_I965);
  511. error->ipehr = I915_READ(IPEHR_I965);
  512. error->instdone = I915_READ(INSTDONE_I965);
  513. error->instps = I915_READ(INSTPS);
  514. error->instdone1 = I915_READ(INSTDONE1);
  515. error->acthd = I915_READ(ACTHD_I965);
  516. error->bbaddr = I915_READ64(BB_ADDR);
  517. }
  518. bbaddr = i915_ringbuffer_last_batch(dev);
  519. /* Grab the current batchbuffer, most likely to have crashed. */
  520. batchbuffer[0] = NULL;
  521. batchbuffer[1] = NULL;
  522. count = 0;
  523. list_for_each_entry(obj_priv, &dev_priv->mm.active_list, list) {
  524. struct drm_gem_object *obj = obj_priv->obj;
  525. if (batchbuffer[0] == NULL &&
  526. bbaddr >= obj_priv->gtt_offset &&
  527. bbaddr < obj_priv->gtt_offset + obj->size)
  528. batchbuffer[0] = obj;
  529. if (batchbuffer[1] == NULL &&
  530. error->acthd >= obj_priv->gtt_offset &&
  531. error->acthd < obj_priv->gtt_offset + obj->size &&
  532. batchbuffer[0] != obj)
  533. batchbuffer[1] = obj;
  534. count++;
  535. }
  536. /* We need to copy these to an anonymous buffer as the simplest
  537. * method to avoid being overwritten by userpace.
  538. */
  539. error->batchbuffer[0] = i915_error_object_create(dev, batchbuffer[0]);
  540. error->batchbuffer[1] = i915_error_object_create(dev, batchbuffer[1]);
  541. /* Record the ringbuffer */
  542. error->ringbuffer = i915_error_object_create(dev, dev_priv->ring.ring_obj);
  543. /* Record buffers on the active list. */
  544. error->active_bo = NULL;
  545. error->active_bo_count = 0;
  546. if (count)
  547. error->active_bo = kmalloc(sizeof(*error->active_bo)*count,
  548. GFP_ATOMIC);
  549. if (error->active_bo) {
  550. int i = 0;
  551. list_for_each_entry(obj_priv, &dev_priv->mm.active_list, list) {
  552. struct drm_gem_object *obj = obj_priv->obj;
  553. error->active_bo[i].size = obj->size;
  554. error->active_bo[i].name = obj->name;
  555. error->active_bo[i].seqno = obj_priv->last_rendering_seqno;
  556. error->active_bo[i].gtt_offset = obj_priv->gtt_offset;
  557. error->active_bo[i].read_domains = obj->read_domains;
  558. error->active_bo[i].write_domain = obj->write_domain;
  559. error->active_bo[i].fence_reg = obj_priv->fence_reg;
  560. error->active_bo[i].pinned = 0;
  561. if (obj_priv->pin_count > 0)
  562. error->active_bo[i].pinned = 1;
  563. if (obj_priv->user_pin_count > 0)
  564. error->active_bo[i].pinned = -1;
  565. error->active_bo[i].tiling = obj_priv->tiling_mode;
  566. error->active_bo[i].dirty = obj_priv->dirty;
  567. error->active_bo[i].purgeable = obj_priv->madv != I915_MADV_WILLNEED;
  568. if (++i == count)
  569. break;
  570. }
  571. error->active_bo_count = i;
  572. }
  573. do_gettimeofday(&error->time);
  574. spin_lock_irqsave(&dev_priv->error_lock, flags);
  575. if (dev_priv->first_error == NULL) {
  576. dev_priv->first_error = error;
  577. error = NULL;
  578. }
  579. spin_unlock_irqrestore(&dev_priv->error_lock, flags);
  580. if (error)
  581. i915_error_state_free(dev, error);
  582. }
  583. void i915_destroy_error_state(struct drm_device *dev)
  584. {
  585. struct drm_i915_private *dev_priv = dev->dev_private;
  586. struct drm_i915_error_state *error;
  587. spin_lock(&dev_priv->error_lock);
  588. error = dev_priv->first_error;
  589. dev_priv->first_error = NULL;
  590. spin_unlock(&dev_priv->error_lock);
  591. if (error)
  592. i915_error_state_free(dev, error);
  593. }
  594. /**
  595. * i915_handle_error - handle an error interrupt
  596. * @dev: drm device
  597. *
  598. * Do some basic checking of regsiter state at error interrupt time and
  599. * dump it to the syslog. Also call i915_capture_error_state() to make
  600. * sure we get a record and make it available in debugfs. Fire a uevent
  601. * so userspace knows something bad happened (should trigger collection
  602. * of a ring dump etc.).
  603. */
  604. static void i915_handle_error(struct drm_device *dev, bool wedged)
  605. {
  606. struct drm_i915_private *dev_priv = dev->dev_private;
  607. u32 eir = I915_READ(EIR);
  608. u32 pipea_stats = I915_READ(PIPEASTAT);
  609. u32 pipeb_stats = I915_READ(PIPEBSTAT);
  610. i915_capture_error_state(dev);
  611. printk(KERN_ERR "render error detected, EIR: 0x%08x\n",
  612. eir);
  613. if (IS_G4X(dev)) {
  614. if (eir & (GM45_ERROR_MEM_PRIV | GM45_ERROR_CP_PRIV)) {
  615. u32 ipeir = I915_READ(IPEIR_I965);
  616. printk(KERN_ERR " IPEIR: 0x%08x\n",
  617. I915_READ(IPEIR_I965));
  618. printk(KERN_ERR " IPEHR: 0x%08x\n",
  619. I915_READ(IPEHR_I965));
  620. printk(KERN_ERR " INSTDONE: 0x%08x\n",
  621. I915_READ(INSTDONE_I965));
  622. printk(KERN_ERR " INSTPS: 0x%08x\n",
  623. I915_READ(INSTPS));
  624. printk(KERN_ERR " INSTDONE1: 0x%08x\n",
  625. I915_READ(INSTDONE1));
  626. printk(KERN_ERR " ACTHD: 0x%08x\n",
  627. I915_READ(ACTHD_I965));
  628. I915_WRITE(IPEIR_I965, ipeir);
  629. (void)I915_READ(IPEIR_I965);
  630. }
  631. if (eir & GM45_ERROR_PAGE_TABLE) {
  632. u32 pgtbl_err = I915_READ(PGTBL_ER);
  633. printk(KERN_ERR "page table error\n");
  634. printk(KERN_ERR " PGTBL_ER: 0x%08x\n",
  635. pgtbl_err);
  636. I915_WRITE(PGTBL_ER, pgtbl_err);
  637. (void)I915_READ(PGTBL_ER);
  638. }
  639. }
  640. if (IS_I9XX(dev)) {
  641. if (eir & I915_ERROR_PAGE_TABLE) {
  642. u32 pgtbl_err = I915_READ(PGTBL_ER);
  643. printk(KERN_ERR "page table error\n");
  644. printk(KERN_ERR " PGTBL_ER: 0x%08x\n",
  645. pgtbl_err);
  646. I915_WRITE(PGTBL_ER, pgtbl_err);
  647. (void)I915_READ(PGTBL_ER);
  648. }
  649. }
  650. if (eir & I915_ERROR_MEMORY_REFRESH) {
  651. printk(KERN_ERR "memory refresh error\n");
  652. printk(KERN_ERR "PIPEASTAT: 0x%08x\n",
  653. pipea_stats);
  654. printk(KERN_ERR "PIPEBSTAT: 0x%08x\n",
  655. pipeb_stats);
  656. /* pipestat has already been acked */
  657. }
  658. if (eir & I915_ERROR_INSTRUCTION) {
  659. printk(KERN_ERR "instruction error\n");
  660. printk(KERN_ERR " INSTPM: 0x%08x\n",
  661. I915_READ(INSTPM));
  662. if (!IS_I965G(dev)) {
  663. u32 ipeir = I915_READ(IPEIR);
  664. printk(KERN_ERR " IPEIR: 0x%08x\n",
  665. I915_READ(IPEIR));
  666. printk(KERN_ERR " IPEHR: 0x%08x\n",
  667. I915_READ(IPEHR));
  668. printk(KERN_ERR " INSTDONE: 0x%08x\n",
  669. I915_READ(INSTDONE));
  670. printk(KERN_ERR " ACTHD: 0x%08x\n",
  671. I915_READ(ACTHD));
  672. I915_WRITE(IPEIR, ipeir);
  673. (void)I915_READ(IPEIR);
  674. } else {
  675. u32 ipeir = I915_READ(IPEIR_I965);
  676. printk(KERN_ERR " IPEIR: 0x%08x\n",
  677. I915_READ(IPEIR_I965));
  678. printk(KERN_ERR " IPEHR: 0x%08x\n",
  679. I915_READ(IPEHR_I965));
  680. printk(KERN_ERR " INSTDONE: 0x%08x\n",
  681. I915_READ(INSTDONE_I965));
  682. printk(KERN_ERR " INSTPS: 0x%08x\n",
  683. I915_READ(INSTPS));
  684. printk(KERN_ERR " INSTDONE1: 0x%08x\n",
  685. I915_READ(INSTDONE1));
  686. printk(KERN_ERR " ACTHD: 0x%08x\n",
  687. I915_READ(ACTHD_I965));
  688. I915_WRITE(IPEIR_I965, ipeir);
  689. (void)I915_READ(IPEIR_I965);
  690. }
  691. }
  692. I915_WRITE(EIR, eir);
  693. (void)I915_READ(EIR);
  694. eir = I915_READ(EIR);
  695. if (eir) {
  696. /*
  697. * some errors might have become stuck,
  698. * mask them.
  699. */
  700. DRM_ERROR("EIR stuck: 0x%08x, masking\n", eir);
  701. I915_WRITE(EMR, I915_READ(EMR) | eir);
  702. I915_WRITE(IIR, I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
  703. }
  704. if (wedged) {
  705. atomic_set(&dev_priv->mm.wedged, 1);
  706. /*
  707. * Wakeup waiting processes so they don't hang
  708. */
  709. DRM_WAKEUP(&dev_priv->irq_queue);
  710. }
  711. queue_work(dev_priv->wq, &dev_priv->error_work);
  712. }
  713. irqreturn_t i915_driver_irq_handler(DRM_IRQ_ARGS)
  714. {
  715. struct drm_device *dev = (struct drm_device *) arg;
  716. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  717. struct drm_i915_master_private *master_priv;
  718. u32 iir, new_iir;
  719. u32 pipea_stats, pipeb_stats;
  720. u32 vblank_status;
  721. u32 vblank_enable;
  722. int vblank = 0;
  723. unsigned long irqflags;
  724. int irq_received;
  725. int ret = IRQ_NONE;
  726. atomic_inc(&dev_priv->irq_received);
  727. if (HAS_PCH_SPLIT(dev))
  728. return ironlake_irq_handler(dev);
  729. iir = I915_READ(IIR);
  730. if (IS_I965G(dev)) {
  731. vblank_status = I915_START_VBLANK_INTERRUPT_STATUS;
  732. vblank_enable = PIPE_START_VBLANK_INTERRUPT_ENABLE;
  733. } else {
  734. vblank_status = I915_VBLANK_INTERRUPT_STATUS;
  735. vblank_enable = I915_VBLANK_INTERRUPT_ENABLE;
  736. }
  737. for (;;) {
  738. irq_received = iir != 0;
  739. /* Can't rely on pipestat interrupt bit in iir as it might
  740. * have been cleared after the pipestat interrupt was received.
  741. * It doesn't set the bit in iir again, but it still produces
  742. * interrupts (for non-MSI).
  743. */
  744. spin_lock_irqsave(&dev_priv->user_irq_lock, irqflags);
  745. pipea_stats = I915_READ(PIPEASTAT);
  746. pipeb_stats = I915_READ(PIPEBSTAT);
  747. if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
  748. i915_handle_error(dev, false);
  749. /*
  750. * Clear the PIPE(A|B)STAT regs before the IIR
  751. */
  752. if (pipea_stats & 0x8000ffff) {
  753. if (pipea_stats & PIPE_FIFO_UNDERRUN_STATUS)
  754. DRM_DEBUG_DRIVER("pipe a underrun\n");
  755. I915_WRITE(PIPEASTAT, pipea_stats);
  756. irq_received = 1;
  757. }
  758. if (pipeb_stats & 0x8000ffff) {
  759. if (pipeb_stats & PIPE_FIFO_UNDERRUN_STATUS)
  760. DRM_DEBUG_DRIVER("pipe b underrun\n");
  761. I915_WRITE(PIPEBSTAT, pipeb_stats);
  762. irq_received = 1;
  763. }
  764. spin_unlock_irqrestore(&dev_priv->user_irq_lock, irqflags);
  765. if (!irq_received)
  766. break;
  767. ret = IRQ_HANDLED;
  768. /* Consume port. Then clear IIR or we'll miss events */
  769. if ((I915_HAS_HOTPLUG(dev)) &&
  770. (iir & I915_DISPLAY_PORT_INTERRUPT)) {
  771. u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
  772. DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n",
  773. hotplug_status);
  774. if (hotplug_status & dev_priv->hotplug_supported_mask)
  775. queue_work(dev_priv->wq,
  776. &dev_priv->hotplug_work);
  777. I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
  778. I915_READ(PORT_HOTPLUG_STAT);
  779. }
  780. I915_WRITE(IIR, iir);
  781. new_iir = I915_READ(IIR); /* Flush posted writes */
  782. if (dev->primary->master) {
  783. master_priv = dev->primary->master->driver_priv;
  784. if (master_priv->sarea_priv)
  785. master_priv->sarea_priv->last_dispatch =
  786. READ_BREADCRUMB(dev_priv);
  787. }
  788. if (iir & I915_USER_INTERRUPT) {
  789. u32 seqno = i915_get_gem_seqno(dev);
  790. dev_priv->mm.irq_gem_seqno = seqno;
  791. trace_i915_gem_request_complete(dev, seqno);
  792. DRM_WAKEUP(&dev_priv->irq_queue);
  793. dev_priv->hangcheck_count = 0;
  794. mod_timer(&dev_priv->hangcheck_timer, jiffies + DRM_I915_HANGCHECK_PERIOD);
  795. }
  796. if (iir & I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT)
  797. intel_prepare_page_flip(dev, 0);
  798. if (iir & I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT)
  799. intel_prepare_page_flip(dev, 1);
  800. if (pipea_stats & vblank_status) {
  801. vblank++;
  802. drm_handle_vblank(dev, 0);
  803. intel_finish_page_flip(dev, 0);
  804. }
  805. if (pipeb_stats & vblank_status) {
  806. vblank++;
  807. drm_handle_vblank(dev, 1);
  808. intel_finish_page_flip(dev, 1);
  809. }
  810. if ((pipea_stats & I915_LEGACY_BLC_EVENT_STATUS) ||
  811. (pipeb_stats & I915_LEGACY_BLC_EVENT_STATUS) ||
  812. (iir & I915_ASLE_INTERRUPT))
  813. opregion_asle_intr(dev);
  814. /* With MSI, interrupts are only generated when iir
  815. * transitions from zero to nonzero. If another bit got
  816. * set while we were handling the existing iir bits, then
  817. * we would never get another interrupt.
  818. *
  819. * This is fine on non-MSI as well, as if we hit this path
  820. * we avoid exiting the interrupt handler only to generate
  821. * another one.
  822. *
  823. * Note that for MSI this could cause a stray interrupt report
  824. * if an interrupt landed in the time between writing IIR and
  825. * the posting read. This should be rare enough to never
  826. * trigger the 99% of 100,000 interrupts test for disabling
  827. * stray interrupts.
  828. */
  829. iir = new_iir;
  830. }
  831. return ret;
  832. }
  833. static int i915_emit_irq(struct drm_device * dev)
  834. {
  835. drm_i915_private_t *dev_priv = dev->dev_private;
  836. struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
  837. RING_LOCALS;
  838. i915_kernel_lost_context(dev);
  839. DRM_DEBUG_DRIVER("\n");
  840. dev_priv->counter++;
  841. if (dev_priv->counter > 0x7FFFFFFFUL)
  842. dev_priv->counter = 1;
  843. if (master_priv->sarea_priv)
  844. master_priv->sarea_priv->last_enqueue = dev_priv->counter;
  845. BEGIN_LP_RING(4);
  846. OUT_RING(MI_STORE_DWORD_INDEX);
  847. OUT_RING(I915_BREADCRUMB_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
  848. OUT_RING(dev_priv->counter);
  849. OUT_RING(MI_USER_INTERRUPT);
  850. ADVANCE_LP_RING();
  851. return dev_priv->counter;
  852. }
  853. void i915_user_irq_get(struct drm_device *dev)
  854. {
  855. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  856. unsigned long irqflags;
  857. spin_lock_irqsave(&dev_priv->user_irq_lock, irqflags);
  858. if (dev->irq_enabled && (++dev_priv->user_irq_refcount == 1)) {
  859. if (HAS_PCH_SPLIT(dev))
  860. ironlake_enable_graphics_irq(dev_priv, GT_USER_INTERRUPT);
  861. else
  862. i915_enable_irq(dev_priv, I915_USER_INTERRUPT);
  863. }
  864. spin_unlock_irqrestore(&dev_priv->user_irq_lock, irqflags);
  865. }
  866. void i915_user_irq_put(struct drm_device *dev)
  867. {
  868. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  869. unsigned long irqflags;
  870. spin_lock_irqsave(&dev_priv->user_irq_lock, irqflags);
  871. BUG_ON(dev->irq_enabled && dev_priv->user_irq_refcount <= 0);
  872. if (dev->irq_enabled && (--dev_priv->user_irq_refcount == 0)) {
  873. if (HAS_PCH_SPLIT(dev))
  874. ironlake_disable_graphics_irq(dev_priv, GT_USER_INTERRUPT);
  875. else
  876. i915_disable_irq(dev_priv, I915_USER_INTERRUPT);
  877. }
  878. spin_unlock_irqrestore(&dev_priv->user_irq_lock, irqflags);
  879. }
  880. void i915_trace_irq_get(struct drm_device *dev, u32 seqno)
  881. {
  882. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  883. if (dev_priv->trace_irq_seqno == 0)
  884. i915_user_irq_get(dev);
  885. dev_priv->trace_irq_seqno = seqno;
  886. }
  887. static int i915_wait_irq(struct drm_device * dev, int irq_nr)
  888. {
  889. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  890. struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
  891. int ret = 0;
  892. DRM_DEBUG_DRIVER("irq_nr=%d breadcrumb=%d\n", irq_nr,
  893. READ_BREADCRUMB(dev_priv));
  894. if (READ_BREADCRUMB(dev_priv) >= irq_nr) {
  895. if (master_priv->sarea_priv)
  896. master_priv->sarea_priv->last_dispatch = READ_BREADCRUMB(dev_priv);
  897. return 0;
  898. }
  899. if (master_priv->sarea_priv)
  900. master_priv->sarea_priv->perf_boxes |= I915_BOX_WAIT;
  901. i915_user_irq_get(dev);
  902. DRM_WAIT_ON(ret, dev_priv->irq_queue, 3 * DRM_HZ,
  903. READ_BREADCRUMB(dev_priv) >= irq_nr);
  904. i915_user_irq_put(dev);
  905. if (ret == -EBUSY) {
  906. DRM_ERROR("EBUSY -- rec: %d emitted: %d\n",
  907. READ_BREADCRUMB(dev_priv), (int)dev_priv->counter);
  908. }
  909. return ret;
  910. }
  911. /* Needs the lock as it touches the ring.
  912. */
  913. int i915_irq_emit(struct drm_device *dev, void *data,
  914. struct drm_file *file_priv)
  915. {
  916. drm_i915_private_t *dev_priv = dev->dev_private;
  917. drm_i915_irq_emit_t *emit = data;
  918. int result;
  919. if (!dev_priv || !dev_priv->ring.virtual_start) {
  920. DRM_ERROR("called with no initialization\n");
  921. return -EINVAL;
  922. }
  923. RING_LOCK_TEST_WITH_RETURN(dev, file_priv);
  924. mutex_lock(&dev->struct_mutex);
  925. result = i915_emit_irq(dev);
  926. mutex_unlock(&dev->struct_mutex);
  927. if (DRM_COPY_TO_USER(emit->irq_seq, &result, sizeof(int))) {
  928. DRM_ERROR("copy_to_user\n");
  929. return -EFAULT;
  930. }
  931. return 0;
  932. }
  933. /* Doesn't need the hardware lock.
  934. */
  935. int i915_irq_wait(struct drm_device *dev, void *data,
  936. struct drm_file *file_priv)
  937. {
  938. drm_i915_private_t *dev_priv = dev->dev_private;
  939. drm_i915_irq_wait_t *irqwait = data;
  940. if (!dev_priv) {
  941. DRM_ERROR("called with no initialization\n");
  942. return -EINVAL;
  943. }
  944. return i915_wait_irq(dev, irqwait->irq_seq);
  945. }
  946. /* Called from drm generic code, passed 'crtc' which
  947. * we use as a pipe index
  948. */
  949. int i915_enable_vblank(struct drm_device *dev, int pipe)
  950. {
  951. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  952. unsigned long irqflags;
  953. int pipeconf_reg = (pipe == 0) ? PIPEACONF : PIPEBCONF;
  954. u32 pipeconf;
  955. pipeconf = I915_READ(pipeconf_reg);
  956. if (!(pipeconf & PIPEACONF_ENABLE))
  957. return -EINVAL;
  958. spin_lock_irqsave(&dev_priv->user_irq_lock, irqflags);
  959. if (HAS_PCH_SPLIT(dev))
  960. ironlake_enable_display_irq(dev_priv, (pipe == 0) ?
  961. DE_PIPEA_VBLANK: DE_PIPEB_VBLANK);
  962. else if (IS_I965G(dev))
  963. i915_enable_pipestat(dev_priv, pipe,
  964. PIPE_START_VBLANK_INTERRUPT_ENABLE);
  965. else
  966. i915_enable_pipestat(dev_priv, pipe,
  967. PIPE_VBLANK_INTERRUPT_ENABLE);
  968. spin_unlock_irqrestore(&dev_priv->user_irq_lock, irqflags);
  969. return 0;
  970. }
  971. /* Called from drm generic code, passed 'crtc' which
  972. * we use as a pipe index
  973. */
  974. void i915_disable_vblank(struct drm_device *dev, int pipe)
  975. {
  976. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  977. unsigned long irqflags;
  978. spin_lock_irqsave(&dev_priv->user_irq_lock, irqflags);
  979. if (HAS_PCH_SPLIT(dev))
  980. ironlake_disable_display_irq(dev_priv, (pipe == 0) ?
  981. DE_PIPEA_VBLANK: DE_PIPEB_VBLANK);
  982. else
  983. i915_disable_pipestat(dev_priv, pipe,
  984. PIPE_VBLANK_INTERRUPT_ENABLE |
  985. PIPE_START_VBLANK_INTERRUPT_ENABLE);
  986. spin_unlock_irqrestore(&dev_priv->user_irq_lock, irqflags);
  987. }
  988. void i915_enable_interrupt (struct drm_device *dev)
  989. {
  990. struct drm_i915_private *dev_priv = dev->dev_private;
  991. if (!HAS_PCH_SPLIT(dev))
  992. opregion_enable_asle(dev);
  993. dev_priv->irq_enabled = 1;
  994. }
  995. /* Set the vblank monitor pipe
  996. */
  997. int i915_vblank_pipe_set(struct drm_device *dev, void *data,
  998. struct drm_file *file_priv)
  999. {
  1000. drm_i915_private_t *dev_priv = dev->dev_private;
  1001. if (!dev_priv) {
  1002. DRM_ERROR("called with no initialization\n");
  1003. return -EINVAL;
  1004. }
  1005. return 0;
  1006. }
  1007. int i915_vblank_pipe_get(struct drm_device *dev, void *data,
  1008. struct drm_file *file_priv)
  1009. {
  1010. drm_i915_private_t *dev_priv = dev->dev_private;
  1011. drm_i915_vblank_pipe_t *pipe = data;
  1012. if (!dev_priv) {
  1013. DRM_ERROR("called with no initialization\n");
  1014. return -EINVAL;
  1015. }
  1016. pipe->pipe = DRM_I915_VBLANK_PIPE_A | DRM_I915_VBLANK_PIPE_B;
  1017. return 0;
  1018. }
  1019. /**
  1020. * Schedule buffer swap at given vertical blank.
  1021. */
  1022. int i915_vblank_swap(struct drm_device *dev, void *data,
  1023. struct drm_file *file_priv)
  1024. {
  1025. /* The delayed swap mechanism was fundamentally racy, and has been
  1026. * removed. The model was that the client requested a delayed flip/swap
  1027. * from the kernel, then waited for vblank before continuing to perform
  1028. * rendering. The problem was that the kernel might wake the client
  1029. * up before it dispatched the vblank swap (since the lock has to be
  1030. * held while touching the ringbuffer), in which case the client would
  1031. * clear and start the next frame before the swap occurred, and
  1032. * flicker would occur in addition to likely missing the vblank.
  1033. *
  1034. * In the absence of this ioctl, userland falls back to a correct path
  1035. * of waiting for a vblank, then dispatching the swap on its own.
  1036. * Context switching to userland and back is plenty fast enough for
  1037. * meeting the requirements of vblank swapping.
  1038. */
  1039. return -EINVAL;
  1040. }
  1041. struct drm_i915_gem_request *i915_get_tail_request(struct drm_device *dev) {
  1042. drm_i915_private_t *dev_priv = dev->dev_private;
  1043. return list_entry(dev_priv->mm.request_list.prev, struct drm_i915_gem_request, list);
  1044. }
  1045. /**
  1046. * This is called when the chip hasn't reported back with completed
  1047. * batchbuffers in a long time. The first time this is called we simply record
  1048. * ACTHD. If ACTHD hasn't changed by the time the hangcheck timer elapses
  1049. * again, we assume the chip is wedged and try to fix it.
  1050. */
  1051. void i915_hangcheck_elapsed(unsigned long data)
  1052. {
  1053. struct drm_device *dev = (struct drm_device *)data;
  1054. drm_i915_private_t *dev_priv = dev->dev_private;
  1055. uint32_t acthd;
  1056. /* No reset support on this chip yet. */
  1057. if (IS_GEN6(dev))
  1058. return;
  1059. if (!IS_I965G(dev))
  1060. acthd = I915_READ(ACTHD);
  1061. else
  1062. acthd = I915_READ(ACTHD_I965);
  1063. /* If all work is done then ACTHD clearly hasn't advanced. */
  1064. if (list_empty(&dev_priv->mm.request_list) ||
  1065. i915_seqno_passed(i915_get_gem_seqno(dev), i915_get_tail_request(dev)->seqno)) {
  1066. dev_priv->hangcheck_count = 0;
  1067. return;
  1068. }
  1069. if (dev_priv->last_acthd == acthd && dev_priv->hangcheck_count > 0) {
  1070. DRM_ERROR("Hangcheck timer elapsed... GPU hung\n");
  1071. i915_handle_error(dev, true);
  1072. return;
  1073. }
  1074. /* Reset timer case chip hangs without another request being added */
  1075. mod_timer(&dev_priv->hangcheck_timer, jiffies + DRM_I915_HANGCHECK_PERIOD);
  1076. if (acthd != dev_priv->last_acthd)
  1077. dev_priv->hangcheck_count = 0;
  1078. else
  1079. dev_priv->hangcheck_count++;
  1080. dev_priv->last_acthd = acthd;
  1081. }
  1082. /* drm_dma.h hooks
  1083. */
  1084. static void ironlake_irq_preinstall(struct drm_device *dev)
  1085. {
  1086. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1087. I915_WRITE(HWSTAM, 0xeffe);
  1088. /* XXX hotplug from PCH */
  1089. I915_WRITE(DEIMR, 0xffffffff);
  1090. I915_WRITE(DEIER, 0x0);
  1091. (void) I915_READ(DEIER);
  1092. /* and GT */
  1093. I915_WRITE(GTIMR, 0xffffffff);
  1094. I915_WRITE(GTIER, 0x0);
  1095. (void) I915_READ(GTIER);
  1096. /* south display irq */
  1097. I915_WRITE(SDEIMR, 0xffffffff);
  1098. I915_WRITE(SDEIER, 0x0);
  1099. (void) I915_READ(SDEIER);
  1100. }
  1101. static int ironlake_irq_postinstall(struct drm_device *dev)
  1102. {
  1103. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1104. /* enable kind of interrupts always enabled */
  1105. u32 display_mask = DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT |
  1106. DE_PLANEA_FLIP_DONE | DE_PLANEB_FLIP_DONE;
  1107. u32 render_mask = GT_USER_INTERRUPT;
  1108. u32 hotplug_mask = SDE_CRT_HOTPLUG | SDE_PORTB_HOTPLUG |
  1109. SDE_PORTC_HOTPLUG | SDE_PORTD_HOTPLUG;
  1110. dev_priv->irq_mask_reg = ~display_mask;
  1111. dev_priv->de_irq_enable_reg = display_mask | DE_PIPEA_VBLANK | DE_PIPEB_VBLANK;
  1112. /* should always can generate irq */
  1113. I915_WRITE(DEIIR, I915_READ(DEIIR));
  1114. I915_WRITE(DEIMR, dev_priv->irq_mask_reg);
  1115. I915_WRITE(DEIER, dev_priv->de_irq_enable_reg);
  1116. (void) I915_READ(DEIER);
  1117. /* user interrupt should be enabled, but masked initial */
  1118. dev_priv->gt_irq_mask_reg = 0xffffffff;
  1119. dev_priv->gt_irq_enable_reg = render_mask;
  1120. I915_WRITE(GTIIR, I915_READ(GTIIR));
  1121. I915_WRITE(GTIMR, dev_priv->gt_irq_mask_reg);
  1122. I915_WRITE(GTIER, dev_priv->gt_irq_enable_reg);
  1123. (void) I915_READ(GTIER);
  1124. dev_priv->pch_irq_mask_reg = ~hotplug_mask;
  1125. dev_priv->pch_irq_enable_reg = hotplug_mask;
  1126. I915_WRITE(SDEIIR, I915_READ(SDEIIR));
  1127. I915_WRITE(SDEIMR, dev_priv->pch_irq_mask_reg);
  1128. I915_WRITE(SDEIER, dev_priv->pch_irq_enable_reg);
  1129. (void) I915_READ(SDEIER);
  1130. if (IS_IRONLAKE_M(dev)) {
  1131. /* Clear & enable PCU event interrupts */
  1132. I915_WRITE(DEIIR, DE_PCU_EVENT);
  1133. I915_WRITE(DEIER, I915_READ(DEIER) | DE_PCU_EVENT);
  1134. ironlake_enable_display_irq(dev_priv, DE_PCU_EVENT);
  1135. }
  1136. return 0;
  1137. }
  1138. void i915_driver_irq_preinstall(struct drm_device * dev)
  1139. {
  1140. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1141. atomic_set(&dev_priv->irq_received, 0);
  1142. INIT_WORK(&dev_priv->hotplug_work, i915_hotplug_work_func);
  1143. INIT_WORK(&dev_priv->error_work, i915_error_work_func);
  1144. if (HAS_PCH_SPLIT(dev)) {
  1145. ironlake_irq_preinstall(dev);
  1146. return;
  1147. }
  1148. if (I915_HAS_HOTPLUG(dev)) {
  1149. I915_WRITE(PORT_HOTPLUG_EN, 0);
  1150. I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
  1151. }
  1152. I915_WRITE(HWSTAM, 0xeffe);
  1153. I915_WRITE(PIPEASTAT, 0);
  1154. I915_WRITE(PIPEBSTAT, 0);
  1155. I915_WRITE(IMR, 0xffffffff);
  1156. I915_WRITE(IER, 0x0);
  1157. (void) I915_READ(IER);
  1158. }
  1159. /*
  1160. * Must be called after intel_modeset_init or hotplug interrupts won't be
  1161. * enabled correctly.
  1162. */
  1163. int i915_driver_irq_postinstall(struct drm_device *dev)
  1164. {
  1165. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1166. u32 enable_mask = I915_INTERRUPT_ENABLE_FIX | I915_INTERRUPT_ENABLE_VAR;
  1167. u32 error_mask;
  1168. DRM_INIT_WAITQUEUE(&dev_priv->irq_queue);
  1169. dev_priv->vblank_pipe = DRM_I915_VBLANK_PIPE_A | DRM_I915_VBLANK_PIPE_B;
  1170. if (HAS_PCH_SPLIT(dev))
  1171. return ironlake_irq_postinstall(dev);
  1172. /* Unmask the interrupts that we always want on. */
  1173. dev_priv->irq_mask_reg = ~I915_INTERRUPT_ENABLE_FIX;
  1174. dev_priv->pipestat[0] = 0;
  1175. dev_priv->pipestat[1] = 0;
  1176. if (I915_HAS_HOTPLUG(dev)) {
  1177. u32 hotplug_en = I915_READ(PORT_HOTPLUG_EN);
  1178. /* Note HDMI and DP share bits */
  1179. if (dev_priv->hotplug_supported_mask & HDMIB_HOTPLUG_INT_STATUS)
  1180. hotplug_en |= HDMIB_HOTPLUG_INT_EN;
  1181. if (dev_priv->hotplug_supported_mask & HDMIC_HOTPLUG_INT_STATUS)
  1182. hotplug_en |= HDMIC_HOTPLUG_INT_EN;
  1183. if (dev_priv->hotplug_supported_mask & HDMID_HOTPLUG_INT_STATUS)
  1184. hotplug_en |= HDMID_HOTPLUG_INT_EN;
  1185. if (dev_priv->hotplug_supported_mask & SDVOC_HOTPLUG_INT_STATUS)
  1186. hotplug_en |= SDVOC_HOTPLUG_INT_EN;
  1187. if (dev_priv->hotplug_supported_mask & SDVOB_HOTPLUG_INT_STATUS)
  1188. hotplug_en |= SDVOB_HOTPLUG_INT_EN;
  1189. if (dev_priv->hotplug_supported_mask & CRT_HOTPLUG_INT_STATUS)
  1190. hotplug_en |= CRT_HOTPLUG_INT_EN;
  1191. /* Ignore TV since it's buggy */
  1192. I915_WRITE(PORT_HOTPLUG_EN, hotplug_en);
  1193. /* Enable in IER... */
  1194. enable_mask |= I915_DISPLAY_PORT_INTERRUPT;
  1195. /* and unmask in IMR */
  1196. i915_enable_irq(dev_priv, I915_DISPLAY_PORT_INTERRUPT);
  1197. }
  1198. /*
  1199. * Enable some error detection, note the instruction error mask
  1200. * bit is reserved, so we leave it masked.
  1201. */
  1202. if (IS_G4X(dev)) {
  1203. error_mask = ~(GM45_ERROR_PAGE_TABLE |
  1204. GM45_ERROR_MEM_PRIV |
  1205. GM45_ERROR_CP_PRIV |
  1206. I915_ERROR_MEMORY_REFRESH);
  1207. } else {
  1208. error_mask = ~(I915_ERROR_PAGE_TABLE |
  1209. I915_ERROR_MEMORY_REFRESH);
  1210. }
  1211. I915_WRITE(EMR, error_mask);
  1212. /* Disable pipe interrupt enables, clear pending pipe status */
  1213. I915_WRITE(PIPEASTAT, I915_READ(PIPEASTAT) & 0x8000ffff);
  1214. I915_WRITE(PIPEBSTAT, I915_READ(PIPEBSTAT) & 0x8000ffff);
  1215. /* Clear pending interrupt status */
  1216. I915_WRITE(IIR, I915_READ(IIR));
  1217. I915_WRITE(IER, enable_mask);
  1218. I915_WRITE(IMR, dev_priv->irq_mask_reg);
  1219. (void) I915_READ(IER);
  1220. opregion_enable_asle(dev);
  1221. return 0;
  1222. }
  1223. static void ironlake_irq_uninstall(struct drm_device *dev)
  1224. {
  1225. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1226. I915_WRITE(HWSTAM, 0xffffffff);
  1227. I915_WRITE(DEIMR, 0xffffffff);
  1228. I915_WRITE(DEIER, 0x0);
  1229. I915_WRITE(DEIIR, I915_READ(DEIIR));
  1230. I915_WRITE(GTIMR, 0xffffffff);
  1231. I915_WRITE(GTIER, 0x0);
  1232. I915_WRITE(GTIIR, I915_READ(GTIIR));
  1233. }
  1234. void i915_driver_irq_uninstall(struct drm_device * dev)
  1235. {
  1236. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1237. if (!dev_priv)
  1238. return;
  1239. dev_priv->vblank_pipe = 0;
  1240. if (HAS_PCH_SPLIT(dev)) {
  1241. ironlake_irq_uninstall(dev);
  1242. return;
  1243. }
  1244. if (I915_HAS_HOTPLUG(dev)) {
  1245. I915_WRITE(PORT_HOTPLUG_EN, 0);
  1246. I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
  1247. }
  1248. I915_WRITE(HWSTAM, 0xffffffff);
  1249. I915_WRITE(PIPEASTAT, 0);
  1250. I915_WRITE(PIPEBSTAT, 0);
  1251. I915_WRITE(IMR, 0xffffffff);
  1252. I915_WRITE(IER, 0x0);
  1253. I915_WRITE(PIPEASTAT, I915_READ(PIPEASTAT) & 0x8000ffff);
  1254. I915_WRITE(PIPEBSTAT, I915_READ(PIPEBSTAT) & 0x8000ffff);
  1255. I915_WRITE(IIR, I915_READ(IIR));
  1256. }