drm_edid.c 51 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724
  1. /*
  2. * Copyright (c) 2006 Luc Verhaegen (quirks list)
  3. * Copyright (c) 2007-2008 Intel Corporation
  4. * Jesse Barnes <jesse.barnes@intel.com>
  5. * Copyright 2010 Red Hat, Inc.
  6. *
  7. * DDC probing routines (drm_ddc_read & drm_do_probe_ddc_edid) originally from
  8. * FB layer.
  9. * Copyright (C) 2006 Dennis Munsie <dmunsie@cecropia.com>
  10. *
  11. * Permission is hereby granted, free of charge, to any person obtaining a
  12. * copy of this software and associated documentation files (the "Software"),
  13. * to deal in the Software without restriction, including without limitation
  14. * the rights to use, copy, modify, merge, publish, distribute, sub license,
  15. * and/or sell copies of the Software, and to permit persons to whom the
  16. * Software is furnished to do so, subject to the following conditions:
  17. *
  18. * The above copyright notice and this permission notice (including the
  19. * next paragraph) shall be included in all copies or substantial portions
  20. * of the Software.
  21. *
  22. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  23. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  24. * FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL
  25. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  26. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  27. * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
  28. * DEALINGS IN THE SOFTWARE.
  29. */
  30. #include <linux/kernel.h>
  31. #include <linux/slab.h>
  32. #include <linux/i2c.h>
  33. #include <linux/i2c-algo-bit.h>
  34. #include "drmP.h"
  35. #include "drm_edid.h"
  36. #define EDID_EST_TIMINGS 16
  37. #define EDID_STD_TIMINGS 8
  38. #define EDID_DETAILED_TIMINGS 4
  39. /*
  40. * EDID blocks out in the wild have a variety of bugs, try to collect
  41. * them here (note that userspace may work around broken monitors first,
  42. * but fixes should make their way here so that the kernel "just works"
  43. * on as many displays as possible).
  44. */
  45. /* First detailed mode wrong, use largest 60Hz mode */
  46. #define EDID_QUIRK_PREFER_LARGE_60 (1 << 0)
  47. /* Reported 135MHz pixel clock is too high, needs adjustment */
  48. #define EDID_QUIRK_135_CLOCK_TOO_HIGH (1 << 1)
  49. /* Prefer the largest mode at 75 Hz */
  50. #define EDID_QUIRK_PREFER_LARGE_75 (1 << 2)
  51. /* Detail timing is in cm not mm */
  52. #define EDID_QUIRK_DETAILED_IN_CM (1 << 3)
  53. /* Detailed timing descriptors have bogus size values, so just take the
  54. * maximum size and use that.
  55. */
  56. #define EDID_QUIRK_DETAILED_USE_MAXIMUM_SIZE (1 << 4)
  57. /* Monitor forgot to set the first detailed is preferred bit. */
  58. #define EDID_QUIRK_FIRST_DETAILED_PREFERRED (1 << 5)
  59. /* use +hsync +vsync for detailed mode */
  60. #define EDID_QUIRK_DETAILED_SYNC_PP (1 << 6)
  61. #define LEVEL_DMT 0
  62. #define LEVEL_GTF 1
  63. #define LEVEL_GTF2 2
  64. #define LEVEL_CVT 3
  65. static struct edid_quirk {
  66. char *vendor;
  67. int product_id;
  68. u32 quirks;
  69. } edid_quirk_list[] = {
  70. /* Acer AL1706 */
  71. { "ACR", 44358, EDID_QUIRK_PREFER_LARGE_60 },
  72. /* Acer F51 */
  73. { "API", 0x7602, EDID_QUIRK_PREFER_LARGE_60 },
  74. /* Unknown Acer */
  75. { "ACR", 2423, EDID_QUIRK_FIRST_DETAILED_PREFERRED },
  76. /* Belinea 10 15 55 */
  77. { "MAX", 1516, EDID_QUIRK_PREFER_LARGE_60 },
  78. { "MAX", 0x77e, EDID_QUIRK_PREFER_LARGE_60 },
  79. /* Envision Peripherals, Inc. EN-7100e */
  80. { "EPI", 59264, EDID_QUIRK_135_CLOCK_TOO_HIGH },
  81. /* Envision EN2028 */
  82. { "EPI", 8232, EDID_QUIRK_PREFER_LARGE_60 },
  83. /* Funai Electronics PM36B */
  84. { "FCM", 13600, EDID_QUIRK_PREFER_LARGE_75 |
  85. EDID_QUIRK_DETAILED_IN_CM },
  86. /* LG Philips LCD LP154W01-A5 */
  87. { "LPL", 0, EDID_QUIRK_DETAILED_USE_MAXIMUM_SIZE },
  88. { "LPL", 0x2a00, EDID_QUIRK_DETAILED_USE_MAXIMUM_SIZE },
  89. /* Philips 107p5 CRT */
  90. { "PHL", 57364, EDID_QUIRK_FIRST_DETAILED_PREFERRED },
  91. /* Proview AY765C */
  92. { "PTS", 765, EDID_QUIRK_FIRST_DETAILED_PREFERRED },
  93. /* Samsung SyncMaster 205BW. Note: irony */
  94. { "SAM", 541, EDID_QUIRK_DETAILED_SYNC_PP },
  95. /* Samsung SyncMaster 22[5-6]BW */
  96. { "SAM", 596, EDID_QUIRK_PREFER_LARGE_60 },
  97. { "SAM", 638, EDID_QUIRK_PREFER_LARGE_60 },
  98. };
  99. /*** DDC fetch and block validation ***/
  100. static const u8 edid_header[] = {
  101. 0x00, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0x00
  102. };
  103. /*
  104. * Sanity check the EDID block (base or extension). Return 0 if the block
  105. * doesn't check out, or 1 if it's valid.
  106. */
  107. static bool
  108. drm_edid_block_valid(u8 *raw_edid)
  109. {
  110. int i;
  111. u8 csum = 0;
  112. struct edid *edid = (struct edid *)raw_edid;
  113. if (raw_edid[0] == 0x00) {
  114. int score = 0;
  115. for (i = 0; i < sizeof(edid_header); i++)
  116. if (raw_edid[i] == edid_header[i])
  117. score++;
  118. if (score == 8) ;
  119. else if (score >= 6) {
  120. DRM_DEBUG("Fixing EDID header, your hardware may be failing\n");
  121. memcpy(raw_edid, edid_header, sizeof(edid_header));
  122. } else {
  123. goto bad;
  124. }
  125. }
  126. for (i = 0; i < EDID_LENGTH; i++)
  127. csum += raw_edid[i];
  128. if (csum) {
  129. DRM_ERROR("EDID checksum is invalid, remainder is %d\n", csum);
  130. goto bad;
  131. }
  132. /* per-block-type checks */
  133. switch (raw_edid[0]) {
  134. case 0: /* base */
  135. if (edid->version != 1) {
  136. DRM_ERROR("EDID has major version %d, instead of 1\n", edid->version);
  137. goto bad;
  138. }
  139. if (edid->revision > 4)
  140. DRM_DEBUG("EDID minor > 4, assuming backward compatibility\n");
  141. break;
  142. default:
  143. break;
  144. }
  145. return 1;
  146. bad:
  147. if (raw_edid) {
  148. DRM_ERROR("Raw EDID:\n");
  149. print_hex_dump_bytes(KERN_ERR, DUMP_PREFIX_NONE, raw_edid, EDID_LENGTH);
  150. printk("\n");
  151. }
  152. return 0;
  153. }
  154. /**
  155. * drm_edid_is_valid - sanity check EDID data
  156. * @edid: EDID data
  157. *
  158. * Sanity-check an entire EDID record (including extensions)
  159. */
  160. bool drm_edid_is_valid(struct edid *edid)
  161. {
  162. int i;
  163. u8 *raw = (u8 *)edid;
  164. if (!edid)
  165. return false;
  166. for (i = 0; i <= edid->extensions; i++)
  167. if (!drm_edid_block_valid(raw + i * EDID_LENGTH))
  168. return false;
  169. return true;
  170. }
  171. EXPORT_SYMBOL(drm_edid_is_valid);
  172. #define DDC_ADDR 0x50
  173. #define DDC_SEGMENT_ADDR 0x30
  174. /**
  175. * Get EDID information via I2C.
  176. *
  177. * \param adapter : i2c device adaptor
  178. * \param buf : EDID data buffer to be filled
  179. * \param len : EDID data buffer length
  180. * \return 0 on success or -1 on failure.
  181. *
  182. * Try to fetch EDID information by calling i2c driver function.
  183. */
  184. static int
  185. drm_do_probe_ddc_edid(struct i2c_adapter *adapter, unsigned char *buf,
  186. int block, int len)
  187. {
  188. unsigned char start = block * EDID_LENGTH;
  189. struct i2c_msg msgs[] = {
  190. {
  191. .addr = DDC_ADDR,
  192. .flags = 0,
  193. .len = 1,
  194. .buf = &start,
  195. }, {
  196. .addr = DDC_ADDR,
  197. .flags = I2C_M_RD,
  198. .len = len,
  199. .buf = buf + start,
  200. }
  201. };
  202. if (i2c_transfer(adapter, msgs, 2) == 2)
  203. return 0;
  204. return -1;
  205. }
  206. static u8 *
  207. drm_do_get_edid(struct drm_connector *connector, struct i2c_adapter *adapter)
  208. {
  209. int i, j = 0;
  210. u8 *block, *new;
  211. if ((block = kmalloc(EDID_LENGTH, GFP_KERNEL)) == NULL)
  212. return NULL;
  213. /* base block fetch */
  214. for (i = 0; i < 4; i++) {
  215. if (drm_do_probe_ddc_edid(adapter, block, 0, EDID_LENGTH))
  216. goto out;
  217. if (drm_edid_block_valid(block))
  218. break;
  219. }
  220. if (i == 4)
  221. goto carp;
  222. /* if there's no extensions, we're done */
  223. if (block[0x7e] == 0)
  224. return block;
  225. new = krealloc(block, (block[0x7e] + 1) * EDID_LENGTH, GFP_KERNEL);
  226. if (!new)
  227. goto out;
  228. block = new;
  229. for (j = 1; j <= block[0x7e]; j++) {
  230. for (i = 0; i < 4; i++) {
  231. if (drm_do_probe_ddc_edid(adapter, block, j,
  232. EDID_LENGTH))
  233. goto out;
  234. if (drm_edid_block_valid(block + j * EDID_LENGTH))
  235. break;
  236. }
  237. if (i == 4)
  238. goto carp;
  239. }
  240. return block;
  241. carp:
  242. dev_warn(&connector->dev->pdev->dev, "%s: EDID block %d invalid.\n",
  243. drm_get_connector_name(connector), j);
  244. out:
  245. kfree(block);
  246. return NULL;
  247. }
  248. /**
  249. * Probe DDC presence.
  250. *
  251. * \param adapter : i2c device adaptor
  252. * \return 1 on success
  253. */
  254. static bool
  255. drm_probe_ddc(struct i2c_adapter *adapter)
  256. {
  257. unsigned char out;
  258. return (drm_do_probe_ddc_edid(adapter, &out, 0, 1) == 0);
  259. }
  260. /**
  261. * drm_get_edid - get EDID data, if available
  262. * @connector: connector we're probing
  263. * @adapter: i2c adapter to use for DDC
  264. *
  265. * Poke the given i2c channel to grab EDID data if possible. If found,
  266. * attach it to the connector.
  267. *
  268. * Return edid data or NULL if we couldn't find any.
  269. */
  270. struct edid *drm_get_edid(struct drm_connector *connector,
  271. struct i2c_adapter *adapter)
  272. {
  273. struct edid *edid = NULL;
  274. if (drm_probe_ddc(adapter))
  275. edid = (struct edid *)drm_do_get_edid(connector, adapter);
  276. connector->display_info.raw_edid = (char *)edid;
  277. return edid;
  278. }
  279. EXPORT_SYMBOL(drm_get_edid);
  280. /*** EDID parsing ***/
  281. /**
  282. * edid_vendor - match a string against EDID's obfuscated vendor field
  283. * @edid: EDID to match
  284. * @vendor: vendor string
  285. *
  286. * Returns true if @vendor is in @edid, false otherwise
  287. */
  288. static bool edid_vendor(struct edid *edid, char *vendor)
  289. {
  290. char edid_vendor[3];
  291. edid_vendor[0] = ((edid->mfg_id[0] & 0x7c) >> 2) + '@';
  292. edid_vendor[1] = (((edid->mfg_id[0] & 0x3) << 3) |
  293. ((edid->mfg_id[1] & 0xe0) >> 5)) + '@';
  294. edid_vendor[2] = (edid->mfg_id[1] & 0x1f) + '@';
  295. return !strncmp(edid_vendor, vendor, 3);
  296. }
  297. /**
  298. * edid_get_quirks - return quirk flags for a given EDID
  299. * @edid: EDID to process
  300. *
  301. * This tells subsequent routines what fixes they need to apply.
  302. */
  303. static u32 edid_get_quirks(struct edid *edid)
  304. {
  305. struct edid_quirk *quirk;
  306. int i;
  307. for (i = 0; i < ARRAY_SIZE(edid_quirk_list); i++) {
  308. quirk = &edid_quirk_list[i];
  309. if (edid_vendor(edid, quirk->vendor) &&
  310. (EDID_PRODUCT_ID(edid) == quirk->product_id))
  311. return quirk->quirks;
  312. }
  313. return 0;
  314. }
  315. #define MODE_SIZE(m) ((m)->hdisplay * (m)->vdisplay)
  316. #define MODE_REFRESH_DIFF(m,r) (abs((m)->vrefresh - target_refresh))
  317. /**
  318. * edid_fixup_preferred - set preferred modes based on quirk list
  319. * @connector: has mode list to fix up
  320. * @quirks: quirks list
  321. *
  322. * Walk the mode list for @connector, clearing the preferred status
  323. * on existing modes and setting it anew for the right mode ala @quirks.
  324. */
  325. static void edid_fixup_preferred(struct drm_connector *connector,
  326. u32 quirks)
  327. {
  328. struct drm_display_mode *t, *cur_mode, *preferred_mode;
  329. int target_refresh = 0;
  330. if (list_empty(&connector->probed_modes))
  331. return;
  332. if (quirks & EDID_QUIRK_PREFER_LARGE_60)
  333. target_refresh = 60;
  334. if (quirks & EDID_QUIRK_PREFER_LARGE_75)
  335. target_refresh = 75;
  336. preferred_mode = list_first_entry(&connector->probed_modes,
  337. struct drm_display_mode, head);
  338. list_for_each_entry_safe(cur_mode, t, &connector->probed_modes, head) {
  339. cur_mode->type &= ~DRM_MODE_TYPE_PREFERRED;
  340. if (cur_mode == preferred_mode)
  341. continue;
  342. /* Largest mode is preferred */
  343. if (MODE_SIZE(cur_mode) > MODE_SIZE(preferred_mode))
  344. preferred_mode = cur_mode;
  345. /* At a given size, try to get closest to target refresh */
  346. if ((MODE_SIZE(cur_mode) == MODE_SIZE(preferred_mode)) &&
  347. MODE_REFRESH_DIFF(cur_mode, target_refresh) <
  348. MODE_REFRESH_DIFF(preferred_mode, target_refresh)) {
  349. preferred_mode = cur_mode;
  350. }
  351. }
  352. preferred_mode->type |= DRM_MODE_TYPE_PREFERRED;
  353. }
  354. /*
  355. * Add the Autogenerated from the DMT spec.
  356. * This table is copied from xfree86/modes/xf86EdidModes.c.
  357. * But the mode with Reduced blank feature is deleted.
  358. */
  359. static struct drm_display_mode drm_dmt_modes[] = {
  360. /* 640x350@85Hz */
  361. { DRM_MODE("640x350", DRM_MODE_TYPE_DRIVER, 31500, 640, 672,
  362. 736, 832, 0, 350, 382, 385, 445, 0,
  363. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
  364. /* 640x400@85Hz */
  365. { DRM_MODE("640x400", DRM_MODE_TYPE_DRIVER, 31500, 640, 672,
  366. 736, 832, 0, 400, 401, 404, 445, 0,
  367. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
  368. /* 720x400@85Hz */
  369. { DRM_MODE("720x400", DRM_MODE_TYPE_DRIVER, 35500, 720, 756,
  370. 828, 936, 0, 400, 401, 404, 446, 0,
  371. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
  372. /* 640x480@60Hz */
  373. { DRM_MODE("640x480", DRM_MODE_TYPE_DRIVER, 25175, 640, 656,
  374. 752, 800, 0, 480, 489, 492, 525, 0,
  375. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) },
  376. /* 640x480@72Hz */
  377. { DRM_MODE("640x480", DRM_MODE_TYPE_DRIVER, 31500, 640, 664,
  378. 704, 832, 0, 480, 489, 492, 520, 0,
  379. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) },
  380. /* 640x480@75Hz */
  381. { DRM_MODE("640x480", DRM_MODE_TYPE_DRIVER, 31500, 640, 656,
  382. 720, 840, 0, 480, 481, 484, 500, 0,
  383. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) },
  384. /* 640x480@85Hz */
  385. { DRM_MODE("640x480", DRM_MODE_TYPE_DRIVER, 36000, 640, 696,
  386. 752, 832, 0, 480, 481, 484, 509, 0,
  387. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) },
  388. /* 800x600@56Hz */
  389. { DRM_MODE("800x600", DRM_MODE_TYPE_DRIVER, 36000, 800, 824,
  390. 896, 1024, 0, 600, 601, 603, 625, 0,
  391. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
  392. /* 800x600@60Hz */
  393. { DRM_MODE("800x600", DRM_MODE_TYPE_DRIVER, 40000, 800, 840,
  394. 968, 1056, 0, 600, 601, 605, 628, 0,
  395. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
  396. /* 800x600@72Hz */
  397. { DRM_MODE("800x600", DRM_MODE_TYPE_DRIVER, 50000, 800, 856,
  398. 976, 1040, 0, 600, 637, 643, 666, 0,
  399. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
  400. /* 800x600@75Hz */
  401. { DRM_MODE("800x600", DRM_MODE_TYPE_DRIVER, 49500, 800, 816,
  402. 896, 1056, 0, 600, 601, 604, 625, 0,
  403. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
  404. /* 800x600@85Hz */
  405. { DRM_MODE("800x600", DRM_MODE_TYPE_DRIVER, 56250, 800, 832,
  406. 896, 1048, 0, 600, 601, 604, 631, 0,
  407. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
  408. /* 848x480@60Hz */
  409. { DRM_MODE("848x480", DRM_MODE_TYPE_DRIVER, 33750, 848, 864,
  410. 976, 1088, 0, 480, 486, 494, 517, 0,
  411. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
  412. /* 1024x768@43Hz, interlace */
  413. { DRM_MODE("1024x768", DRM_MODE_TYPE_DRIVER, 44900, 1024, 1032,
  414. 1208, 1264, 0, 768, 768, 772, 817, 0,
  415. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC |
  416. DRM_MODE_FLAG_INTERLACE) },
  417. /* 1024x768@60Hz */
  418. { DRM_MODE("1024x768", DRM_MODE_TYPE_DRIVER, 65000, 1024, 1048,
  419. 1184, 1344, 0, 768, 771, 777, 806, 0,
  420. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) },
  421. /* 1024x768@70Hz */
  422. { DRM_MODE("1024x768", DRM_MODE_TYPE_DRIVER, 75000, 1024, 1048,
  423. 1184, 1328, 0, 768, 771, 777, 806, 0,
  424. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) },
  425. /* 1024x768@75Hz */
  426. { DRM_MODE("1024x768", DRM_MODE_TYPE_DRIVER, 78750, 1024, 1040,
  427. 1136, 1312, 0, 768, 769, 772, 800, 0,
  428. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
  429. /* 1024x768@85Hz */
  430. { DRM_MODE("1024x768", DRM_MODE_TYPE_DRIVER, 94500, 1024, 1072,
  431. 1072, 1376, 0, 768, 769, 772, 808, 0,
  432. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
  433. /* 1152x864@75Hz */
  434. { DRM_MODE("1152x864", DRM_MODE_TYPE_DRIVER, 108000, 1152, 1216,
  435. 1344, 1600, 0, 864, 865, 868, 900, 0,
  436. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
  437. /* 1280x768@60Hz */
  438. { DRM_MODE("1280x768", DRM_MODE_TYPE_DRIVER, 79500, 1280, 1344,
  439. 1472, 1664, 0, 768, 771, 778, 798, 0,
  440. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
  441. /* 1280x768@75Hz */
  442. { DRM_MODE("1280x768", DRM_MODE_TYPE_DRIVER, 102250, 1280, 1360,
  443. 1488, 1696, 0, 768, 771, 778, 805, 0,
  444. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
  445. /* 1280x768@85Hz */
  446. { DRM_MODE("1280x768", DRM_MODE_TYPE_DRIVER, 117500, 1280, 1360,
  447. 1496, 1712, 0, 768, 771, 778, 809, 0,
  448. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
  449. /* 1280x800@60Hz */
  450. { DRM_MODE("1280x800", DRM_MODE_TYPE_DRIVER, 83500, 1280, 1352,
  451. 1480, 1680, 0, 800, 803, 809, 831, 0,
  452. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
  453. /* 1280x800@75Hz */
  454. { DRM_MODE("1280x800", DRM_MODE_TYPE_DRIVER, 106500, 1280, 1360,
  455. 1488, 1696, 0, 800, 803, 809, 838, 0,
  456. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
  457. /* 1280x800@85Hz */
  458. { DRM_MODE("1280x800", DRM_MODE_TYPE_DRIVER, 122500, 1280, 1360,
  459. 1496, 1712, 0, 800, 803, 809, 843, 0,
  460. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
  461. /* 1280x960@60Hz */
  462. { DRM_MODE("1280x960", DRM_MODE_TYPE_DRIVER, 108000, 1280, 1376,
  463. 1488, 1800, 0, 960, 961, 964, 1000, 0,
  464. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
  465. /* 1280x960@85Hz */
  466. { DRM_MODE("1280x960", DRM_MODE_TYPE_DRIVER, 148500, 1280, 1344,
  467. 1504, 1728, 0, 960, 961, 964, 1011, 0,
  468. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
  469. /* 1280x1024@60Hz */
  470. { DRM_MODE("1280x1024", DRM_MODE_TYPE_DRIVER, 108000, 1280, 1328,
  471. 1440, 1688, 0, 1024, 1025, 1028, 1066, 0,
  472. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
  473. /* 1280x1024@75Hz */
  474. { DRM_MODE("1280x1024", DRM_MODE_TYPE_DRIVER, 135000, 1280, 1296,
  475. 1440, 1688, 0, 1024, 1025, 1028, 1066, 0,
  476. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
  477. /* 1280x1024@85Hz */
  478. { DRM_MODE("1280x1024", DRM_MODE_TYPE_DRIVER, 157500, 1280, 1344,
  479. 1504, 1728, 0, 1024, 1025, 1028, 1072, 0,
  480. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
  481. /* 1360x768@60Hz */
  482. { DRM_MODE("1360x768", DRM_MODE_TYPE_DRIVER, 85500, 1360, 1424,
  483. 1536, 1792, 0, 768, 771, 777, 795, 0,
  484. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
  485. /* 1440x1050@60Hz */
  486. { DRM_MODE("1400x1050", DRM_MODE_TYPE_DRIVER, 121750, 1400, 1488,
  487. 1632, 1864, 0, 1050, 1053, 1057, 1089, 0,
  488. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
  489. /* 1440x1050@75Hz */
  490. { DRM_MODE("1400x1050", DRM_MODE_TYPE_DRIVER, 156000, 1400, 1504,
  491. 1648, 1896, 0, 1050, 1053, 1057, 1099, 0,
  492. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
  493. /* 1440x1050@85Hz */
  494. { DRM_MODE("1400x1050", DRM_MODE_TYPE_DRIVER, 179500, 1400, 1504,
  495. 1656, 1912, 0, 1050, 1053, 1057, 1105, 0,
  496. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
  497. /* 1440x900@60Hz */
  498. { DRM_MODE("1440x900", DRM_MODE_TYPE_DRIVER, 106500, 1440, 1520,
  499. 1672, 1904, 0, 900, 903, 909, 934, 0,
  500. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
  501. /* 1440x900@75Hz */
  502. { DRM_MODE("1440x900", DRM_MODE_TYPE_DRIVER, 136750, 1440, 1536,
  503. 1688, 1936, 0, 900, 903, 909, 942, 0,
  504. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
  505. /* 1440x900@85Hz */
  506. { DRM_MODE("1440x900", DRM_MODE_TYPE_DRIVER, 157000, 1440, 1544,
  507. 1696, 1952, 0, 900, 903, 909, 948, 0,
  508. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
  509. /* 1600x1200@60Hz */
  510. { DRM_MODE("1600x1200", DRM_MODE_TYPE_DRIVER, 162000, 1600, 1664,
  511. 1856, 2160, 0, 1200, 1201, 1204, 1250, 0,
  512. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
  513. /* 1600x1200@65Hz */
  514. { DRM_MODE("1600x1200", DRM_MODE_TYPE_DRIVER, 175500, 1600, 1664,
  515. 1856, 2160, 0, 1200, 1201, 1204, 1250, 0,
  516. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
  517. /* 1600x1200@70Hz */
  518. { DRM_MODE("1600x1200", DRM_MODE_TYPE_DRIVER, 189000, 1600, 1664,
  519. 1856, 2160, 0, 1200, 1201, 1204, 1250, 0,
  520. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
  521. /* 1600x1200@75Hz */
  522. { DRM_MODE("1600x1200", DRM_MODE_TYPE_DRIVER, 2025000, 1600, 1664,
  523. 1856, 2160, 0, 1200, 1201, 1204, 1250, 0,
  524. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
  525. /* 1600x1200@85Hz */
  526. { DRM_MODE("1600x1200", DRM_MODE_TYPE_DRIVER, 229500, 1600, 1664,
  527. 1856, 2160, 0, 1200, 1201, 1204, 1250, 0,
  528. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
  529. /* 1680x1050@60Hz */
  530. { DRM_MODE("1680x1050", DRM_MODE_TYPE_DRIVER, 146250, 1680, 1784,
  531. 1960, 2240, 0, 1050, 1053, 1059, 1089, 0,
  532. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
  533. /* 1680x1050@75Hz */
  534. { DRM_MODE("1680x1050", DRM_MODE_TYPE_DRIVER, 187000, 1680, 1800,
  535. 1976, 2272, 0, 1050, 1053, 1059, 1099, 0,
  536. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
  537. /* 1680x1050@85Hz */
  538. { DRM_MODE("1680x1050", DRM_MODE_TYPE_DRIVER, 214750, 1680, 1808,
  539. 1984, 2288, 0, 1050, 1053, 1059, 1105, 0,
  540. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
  541. /* 1792x1344@60Hz */
  542. { DRM_MODE("1792x1344", DRM_MODE_TYPE_DRIVER, 204750, 1792, 1920,
  543. 2120, 2448, 0, 1344, 1345, 1348, 1394, 0,
  544. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
  545. /* 1729x1344@75Hz */
  546. { DRM_MODE("1792x1344", DRM_MODE_TYPE_DRIVER, 261000, 1792, 1888,
  547. 2104, 2456, 0, 1344, 1345, 1348, 1417, 0,
  548. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
  549. /* 1853x1392@60Hz */
  550. { DRM_MODE("1856x1392", DRM_MODE_TYPE_DRIVER, 218250, 1856, 1952,
  551. 2176, 2528, 0, 1392, 1393, 1396, 1439, 0,
  552. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
  553. /* 1856x1392@75Hz */
  554. { DRM_MODE("1856x1392", DRM_MODE_TYPE_DRIVER, 288000, 1856, 1984,
  555. 2208, 2560, 0, 1392, 1395, 1399, 1500, 0,
  556. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
  557. /* 1920x1200@60Hz */
  558. { DRM_MODE("1920x1200", DRM_MODE_TYPE_DRIVER, 193250, 1920, 2056,
  559. 2256, 2592, 0, 1200, 1203, 1209, 1245, 0,
  560. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
  561. /* 1920x1200@75Hz */
  562. { DRM_MODE("1920x1200", DRM_MODE_TYPE_DRIVER, 245250, 1920, 2056,
  563. 2264, 2608, 0, 1200, 1203, 1209, 1255, 0,
  564. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
  565. /* 1920x1200@85Hz */
  566. { DRM_MODE("1920x1200", DRM_MODE_TYPE_DRIVER, 281250, 1920, 2064,
  567. 2272, 2624, 0, 1200, 1203, 1209, 1262, 0,
  568. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
  569. /* 1920x1440@60Hz */
  570. { DRM_MODE("1920x1440", DRM_MODE_TYPE_DRIVER, 234000, 1920, 2048,
  571. 2256, 2600, 0, 1440, 1441, 1444, 1500, 0,
  572. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
  573. /* 1920x1440@75Hz */
  574. { DRM_MODE("1920x1440", DRM_MODE_TYPE_DRIVER, 297000, 1920, 2064,
  575. 2288, 2640, 0, 1440, 1441, 1444, 1500, 0,
  576. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
  577. /* 2560x1600@60Hz */
  578. { DRM_MODE("2560x1600", DRM_MODE_TYPE_DRIVER, 348500, 2560, 2752,
  579. 3032, 3504, 0, 1600, 1603, 1609, 1658, 0,
  580. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
  581. /* 2560x1600@75HZ */
  582. { DRM_MODE("2560x1600", DRM_MODE_TYPE_DRIVER, 443250, 2560, 2768,
  583. 3048, 3536, 0, 1600, 1603, 1609, 1672, 0,
  584. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
  585. /* 2560x1600@85HZ */
  586. { DRM_MODE("2560x1600", DRM_MODE_TYPE_DRIVER, 505250, 2560, 2768,
  587. 3048, 3536, 0, 1600, 1603, 1609, 1682, 0,
  588. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
  589. };
  590. static const int drm_num_dmt_modes =
  591. sizeof(drm_dmt_modes) / sizeof(struct drm_display_mode);
  592. static struct drm_display_mode *drm_find_dmt(struct drm_device *dev,
  593. int hsize, int vsize, int fresh)
  594. {
  595. int i;
  596. struct drm_display_mode *ptr, *mode;
  597. mode = NULL;
  598. for (i = 0; i < drm_num_dmt_modes; i++) {
  599. ptr = &drm_dmt_modes[i];
  600. if (hsize == ptr->hdisplay &&
  601. vsize == ptr->vdisplay &&
  602. fresh == drm_mode_vrefresh(ptr)) {
  603. /* get the expected default mode */
  604. mode = drm_mode_duplicate(dev, ptr);
  605. break;
  606. }
  607. }
  608. return mode;
  609. }
  610. typedef void detailed_cb(struct detailed_timing *timing, void *closure);
  611. static void
  612. drm_for_each_detailed_block(u8 *raw_edid, detailed_cb *cb, void *closure)
  613. {
  614. int i;
  615. struct edid *edid = (struct edid *)raw_edid;
  616. if (edid == NULL)
  617. return;
  618. for (i = 0; i < EDID_DETAILED_TIMINGS; i++)
  619. cb(&(edid->detailed_timings[i]), closure);
  620. /* XXX extension block walk */
  621. }
  622. static void
  623. is_rb(struct detailed_timing *t, void *data)
  624. {
  625. u8 *r = (u8 *)t;
  626. if (r[3] == EDID_DETAIL_MONITOR_RANGE)
  627. if (r[15] & 0x10)
  628. *(bool *)data = true;
  629. }
  630. /* EDID 1.4 defines this explicitly. For EDID 1.3, we guess, badly. */
  631. static bool
  632. drm_monitor_supports_rb(struct edid *edid)
  633. {
  634. if (edid->revision >= 4) {
  635. bool ret;
  636. drm_for_each_detailed_block((u8 *)edid, is_rb, &ret);
  637. return ret;
  638. }
  639. return ((edid->input & DRM_EDID_INPUT_DIGITAL) != 0);
  640. }
  641. static void
  642. find_gtf2(struct detailed_timing *t, void *data)
  643. {
  644. u8 *r = (u8 *)t;
  645. if (r[3] == EDID_DETAIL_MONITOR_RANGE && r[10] == 0x02)
  646. *(u8 **)data = r;
  647. }
  648. /* Secondary GTF curve kicks in above some break frequency */
  649. static int
  650. drm_gtf2_hbreak(struct edid *edid)
  651. {
  652. u8 *r = NULL;
  653. drm_for_each_detailed_block((u8 *)edid, find_gtf2, &r);
  654. return r ? (r[12] * 2) : 0;
  655. }
  656. static int
  657. drm_gtf2_2c(struct edid *edid)
  658. {
  659. u8 *r = NULL;
  660. drm_for_each_detailed_block((u8 *)edid, find_gtf2, &r);
  661. return r ? r[13] : 0;
  662. }
  663. static int
  664. drm_gtf2_m(struct edid *edid)
  665. {
  666. u8 *r = NULL;
  667. drm_for_each_detailed_block((u8 *)edid, find_gtf2, &r);
  668. return r ? (r[15] << 8) + r[14] : 0;
  669. }
  670. static int
  671. drm_gtf2_k(struct edid *edid)
  672. {
  673. u8 *r = NULL;
  674. drm_for_each_detailed_block((u8 *)edid, find_gtf2, &r);
  675. return r ? r[16] : 0;
  676. }
  677. static int
  678. drm_gtf2_2j(struct edid *edid)
  679. {
  680. u8 *r = NULL;
  681. drm_for_each_detailed_block((u8 *)edid, find_gtf2, &r);
  682. return r ? r[17] : 0;
  683. }
  684. /**
  685. * standard_timing_level - get std. timing level(CVT/GTF/DMT)
  686. * @edid: EDID block to scan
  687. */
  688. static int standard_timing_level(struct edid *edid)
  689. {
  690. if (edid->revision >= 2) {
  691. if (edid->revision >= 4 && (edid->features & DRM_EDID_FEATURE_DEFAULT_GTF))
  692. return LEVEL_CVT;
  693. if (drm_gtf2_hbreak(edid))
  694. return LEVEL_GTF2;
  695. return LEVEL_GTF;
  696. }
  697. return LEVEL_DMT;
  698. }
  699. /*
  700. * 0 is reserved. The spec says 0x01 fill for unused timings. Some old
  701. * monitors fill with ascii space (0x20) instead.
  702. */
  703. static int
  704. bad_std_timing(u8 a, u8 b)
  705. {
  706. return (a == 0x00 && b == 0x00) ||
  707. (a == 0x01 && b == 0x01) ||
  708. (a == 0x20 && b == 0x20);
  709. }
  710. /**
  711. * drm_mode_std - convert standard mode info (width, height, refresh) into mode
  712. * @t: standard timing params
  713. * @timing_level: standard timing level
  714. *
  715. * Take the standard timing params (in this case width, aspect, and refresh)
  716. * and convert them into a real mode using CVT/GTF/DMT.
  717. */
  718. static struct drm_display_mode *
  719. drm_mode_std(struct drm_connector *connector, struct edid *edid,
  720. struct std_timing *t, int revision)
  721. {
  722. struct drm_device *dev = connector->dev;
  723. struct drm_display_mode *m, *mode = NULL;
  724. int hsize, vsize;
  725. int vrefresh_rate;
  726. unsigned aspect_ratio = (t->vfreq_aspect & EDID_TIMING_ASPECT_MASK)
  727. >> EDID_TIMING_ASPECT_SHIFT;
  728. unsigned vfreq = (t->vfreq_aspect & EDID_TIMING_VFREQ_MASK)
  729. >> EDID_TIMING_VFREQ_SHIFT;
  730. int timing_level = standard_timing_level(edid);
  731. if (bad_std_timing(t->hsize, t->vfreq_aspect))
  732. return NULL;
  733. /* According to the EDID spec, the hdisplay = hsize * 8 + 248 */
  734. hsize = t->hsize * 8 + 248;
  735. /* vrefresh_rate = vfreq + 60 */
  736. vrefresh_rate = vfreq + 60;
  737. /* the vdisplay is calculated based on the aspect ratio */
  738. if (aspect_ratio == 0) {
  739. if (revision < 3)
  740. vsize = hsize;
  741. else
  742. vsize = (hsize * 10) / 16;
  743. } else if (aspect_ratio == 1)
  744. vsize = (hsize * 3) / 4;
  745. else if (aspect_ratio == 2)
  746. vsize = (hsize * 4) / 5;
  747. else
  748. vsize = (hsize * 9) / 16;
  749. /* HDTV hack, part 1 */
  750. if (vrefresh_rate == 60 &&
  751. ((hsize == 1360 && vsize == 765) ||
  752. (hsize == 1368 && vsize == 769))) {
  753. hsize = 1366;
  754. vsize = 768;
  755. }
  756. /*
  757. * If this connector already has a mode for this size and refresh
  758. * rate (because it came from detailed or CVT info), use that
  759. * instead. This way we don't have to guess at interlace or
  760. * reduced blanking.
  761. */
  762. list_for_each_entry(m, &connector->probed_modes, head)
  763. if (m->hdisplay == hsize && m->vdisplay == vsize &&
  764. drm_mode_vrefresh(m) == vrefresh_rate)
  765. return NULL;
  766. /* HDTV hack, part 2 */
  767. if (hsize == 1366 && vsize == 768 && vrefresh_rate == 60) {
  768. mode = drm_cvt_mode(dev, 1366, 768, vrefresh_rate, 0, 0,
  769. false);
  770. mode->hdisplay = 1366;
  771. mode->vsync_start = mode->vsync_start - 1;
  772. mode->vsync_end = mode->vsync_end - 1;
  773. return mode;
  774. }
  775. /* check whether it can be found in default mode table */
  776. mode = drm_find_dmt(dev, hsize, vsize, vrefresh_rate);
  777. if (mode)
  778. return mode;
  779. switch (timing_level) {
  780. case LEVEL_DMT:
  781. break;
  782. case LEVEL_GTF:
  783. mode = drm_gtf_mode(dev, hsize, vsize, vrefresh_rate, 0, 0);
  784. break;
  785. case LEVEL_GTF2:
  786. /*
  787. * This is potentially wrong if there's ever a monitor with
  788. * more than one ranges section, each claiming a different
  789. * secondary GTF curve. Please don't do that.
  790. */
  791. mode = drm_gtf_mode(dev, hsize, vsize, vrefresh_rate, 0, 0);
  792. if (drm_mode_hsync(mode) > drm_gtf2_hbreak(edid)) {
  793. kfree(mode);
  794. mode = drm_gtf_mode_complex(dev, hsize, vsize,
  795. vrefresh_rate, 0, 0,
  796. drm_gtf2_m(edid),
  797. drm_gtf2_2c(edid),
  798. drm_gtf2_k(edid),
  799. drm_gtf2_2j(edid));
  800. }
  801. break;
  802. case LEVEL_CVT:
  803. mode = drm_cvt_mode(dev, hsize, vsize, vrefresh_rate, 0, 0,
  804. false);
  805. break;
  806. }
  807. return mode;
  808. }
  809. /*
  810. * EDID is delightfully ambiguous about how interlaced modes are to be
  811. * encoded. Our internal representation is of frame height, but some
  812. * HDTV detailed timings are encoded as field height.
  813. *
  814. * The format list here is from CEA, in frame size. Technically we
  815. * should be checking refresh rate too. Whatever.
  816. */
  817. static void
  818. drm_mode_do_interlace_quirk(struct drm_display_mode *mode,
  819. struct detailed_pixel_timing *pt)
  820. {
  821. int i;
  822. static const struct {
  823. int w, h;
  824. } cea_interlaced[] = {
  825. { 1920, 1080 },
  826. { 720, 480 },
  827. { 1440, 480 },
  828. { 2880, 480 },
  829. { 720, 576 },
  830. { 1440, 576 },
  831. { 2880, 576 },
  832. };
  833. static const int n_sizes =
  834. sizeof(cea_interlaced)/sizeof(cea_interlaced[0]);
  835. if (!(pt->misc & DRM_EDID_PT_INTERLACED))
  836. return;
  837. for (i = 0; i < n_sizes; i++) {
  838. if ((mode->hdisplay == cea_interlaced[i].w) &&
  839. (mode->vdisplay == cea_interlaced[i].h / 2)) {
  840. mode->vdisplay *= 2;
  841. mode->vsync_start *= 2;
  842. mode->vsync_end *= 2;
  843. mode->vtotal *= 2;
  844. mode->vtotal |= 1;
  845. }
  846. }
  847. mode->flags |= DRM_MODE_FLAG_INTERLACE;
  848. }
  849. /**
  850. * drm_mode_detailed - create a new mode from an EDID detailed timing section
  851. * @dev: DRM device (needed to create new mode)
  852. * @edid: EDID block
  853. * @timing: EDID detailed timing info
  854. * @quirks: quirks to apply
  855. *
  856. * An EDID detailed timing block contains enough info for us to create and
  857. * return a new struct drm_display_mode.
  858. */
  859. static struct drm_display_mode *drm_mode_detailed(struct drm_device *dev,
  860. struct edid *edid,
  861. struct detailed_timing *timing,
  862. u32 quirks)
  863. {
  864. struct drm_display_mode *mode;
  865. struct detailed_pixel_timing *pt = &timing->data.pixel_data;
  866. unsigned hactive = (pt->hactive_hblank_hi & 0xf0) << 4 | pt->hactive_lo;
  867. unsigned vactive = (pt->vactive_vblank_hi & 0xf0) << 4 | pt->vactive_lo;
  868. unsigned hblank = (pt->hactive_hblank_hi & 0xf) << 8 | pt->hblank_lo;
  869. unsigned vblank = (pt->vactive_vblank_hi & 0xf) << 8 | pt->vblank_lo;
  870. unsigned hsync_offset = (pt->hsync_vsync_offset_pulse_width_hi & 0xc0) << 2 | pt->hsync_offset_lo;
  871. unsigned hsync_pulse_width = (pt->hsync_vsync_offset_pulse_width_hi & 0x30) << 4 | pt->hsync_pulse_width_lo;
  872. unsigned vsync_offset = (pt->hsync_vsync_offset_pulse_width_hi & 0xc) >> 2 | pt->vsync_offset_pulse_width_lo >> 4;
  873. unsigned vsync_pulse_width = (pt->hsync_vsync_offset_pulse_width_hi & 0x3) << 4 | (pt->vsync_offset_pulse_width_lo & 0xf);
  874. /* ignore tiny modes */
  875. if (hactive < 64 || vactive < 64)
  876. return NULL;
  877. if (pt->misc & DRM_EDID_PT_STEREO) {
  878. printk(KERN_WARNING "stereo mode not supported\n");
  879. return NULL;
  880. }
  881. if (!(pt->misc & DRM_EDID_PT_SEPARATE_SYNC)) {
  882. printk(KERN_WARNING "composite sync not supported\n");
  883. }
  884. /* it is incorrect if hsync/vsync width is zero */
  885. if (!hsync_pulse_width || !vsync_pulse_width) {
  886. DRM_DEBUG_KMS("Incorrect Detailed timing. "
  887. "Wrong Hsync/Vsync pulse width\n");
  888. return NULL;
  889. }
  890. mode = drm_mode_create(dev);
  891. if (!mode)
  892. return NULL;
  893. mode->type = DRM_MODE_TYPE_DRIVER;
  894. if (quirks & EDID_QUIRK_135_CLOCK_TOO_HIGH)
  895. timing->pixel_clock = cpu_to_le16(1088);
  896. mode->clock = le16_to_cpu(timing->pixel_clock) * 10;
  897. mode->hdisplay = hactive;
  898. mode->hsync_start = mode->hdisplay + hsync_offset;
  899. mode->hsync_end = mode->hsync_start + hsync_pulse_width;
  900. mode->htotal = mode->hdisplay + hblank;
  901. mode->vdisplay = vactive;
  902. mode->vsync_start = mode->vdisplay + vsync_offset;
  903. mode->vsync_end = mode->vsync_start + vsync_pulse_width;
  904. mode->vtotal = mode->vdisplay + vblank;
  905. /* Some EDIDs have bogus h/vtotal values */
  906. if (mode->hsync_end > mode->htotal)
  907. mode->htotal = mode->hsync_end + 1;
  908. if (mode->vsync_end > mode->vtotal)
  909. mode->vtotal = mode->vsync_end + 1;
  910. drm_mode_do_interlace_quirk(mode, pt);
  911. drm_mode_set_name(mode);
  912. if (quirks & EDID_QUIRK_DETAILED_SYNC_PP) {
  913. pt->misc |= DRM_EDID_PT_HSYNC_POSITIVE | DRM_EDID_PT_VSYNC_POSITIVE;
  914. }
  915. mode->flags |= (pt->misc & DRM_EDID_PT_HSYNC_POSITIVE) ?
  916. DRM_MODE_FLAG_PHSYNC : DRM_MODE_FLAG_NHSYNC;
  917. mode->flags |= (pt->misc & DRM_EDID_PT_VSYNC_POSITIVE) ?
  918. DRM_MODE_FLAG_PVSYNC : DRM_MODE_FLAG_NVSYNC;
  919. mode->width_mm = pt->width_mm_lo | (pt->width_height_mm_hi & 0xf0) << 4;
  920. mode->height_mm = pt->height_mm_lo | (pt->width_height_mm_hi & 0xf) << 8;
  921. if (quirks & EDID_QUIRK_DETAILED_IN_CM) {
  922. mode->width_mm *= 10;
  923. mode->height_mm *= 10;
  924. }
  925. if (quirks & EDID_QUIRK_DETAILED_USE_MAXIMUM_SIZE) {
  926. mode->width_mm = edid->width_cm * 10;
  927. mode->height_mm = edid->height_cm * 10;
  928. }
  929. return mode;
  930. }
  931. /*
  932. * Detailed mode info for the EDID "established modes" data to use.
  933. */
  934. static struct drm_display_mode edid_est_modes[] = {
  935. { DRM_MODE("800x600", DRM_MODE_TYPE_DRIVER, 40000, 800, 840,
  936. 968, 1056, 0, 600, 601, 605, 628, 0,
  937. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) }, /* 800x600@60Hz */
  938. { DRM_MODE("800x600", DRM_MODE_TYPE_DRIVER, 36000, 800, 824,
  939. 896, 1024, 0, 600, 601, 603, 625, 0,
  940. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) }, /* 800x600@56Hz */
  941. { DRM_MODE("640x480", DRM_MODE_TYPE_DRIVER, 31500, 640, 656,
  942. 720, 840, 0, 480, 481, 484, 500, 0,
  943. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) }, /* 640x480@75Hz */
  944. { DRM_MODE("640x480", DRM_MODE_TYPE_DRIVER, 31500, 640, 664,
  945. 704, 832, 0, 480, 489, 491, 520, 0,
  946. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) }, /* 640x480@72Hz */
  947. { DRM_MODE("640x480", DRM_MODE_TYPE_DRIVER, 30240, 640, 704,
  948. 768, 864, 0, 480, 483, 486, 525, 0,
  949. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) }, /* 640x480@67Hz */
  950. { DRM_MODE("640x480", DRM_MODE_TYPE_DRIVER, 25200, 640, 656,
  951. 752, 800, 0, 480, 490, 492, 525, 0,
  952. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) }, /* 640x480@60Hz */
  953. { DRM_MODE("720x400", DRM_MODE_TYPE_DRIVER, 35500, 720, 738,
  954. 846, 900, 0, 400, 421, 423, 449, 0,
  955. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) }, /* 720x400@88Hz */
  956. { DRM_MODE("720x400", DRM_MODE_TYPE_DRIVER, 28320, 720, 738,
  957. 846, 900, 0, 400, 412, 414, 449, 0,
  958. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) }, /* 720x400@70Hz */
  959. { DRM_MODE("1280x1024", DRM_MODE_TYPE_DRIVER, 135000, 1280, 1296,
  960. 1440, 1688, 0, 1024, 1025, 1028, 1066, 0,
  961. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) }, /* 1280x1024@75Hz */
  962. { DRM_MODE("1024x768", DRM_MODE_TYPE_DRIVER, 78800, 1024, 1040,
  963. 1136, 1312, 0, 768, 769, 772, 800, 0,
  964. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) }, /* 1024x768@75Hz */
  965. { DRM_MODE("1024x768", DRM_MODE_TYPE_DRIVER, 75000, 1024, 1048,
  966. 1184, 1328, 0, 768, 771, 777, 806, 0,
  967. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) }, /* 1024x768@70Hz */
  968. { DRM_MODE("1024x768", DRM_MODE_TYPE_DRIVER, 65000, 1024, 1048,
  969. 1184, 1344, 0, 768, 771, 777, 806, 0,
  970. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) }, /* 1024x768@60Hz */
  971. { DRM_MODE("1024x768", DRM_MODE_TYPE_DRIVER,44900, 1024, 1032,
  972. 1208, 1264, 0, 768, 768, 776, 817, 0,
  973. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC | DRM_MODE_FLAG_INTERLACE) }, /* 1024x768@43Hz */
  974. { DRM_MODE("832x624", DRM_MODE_TYPE_DRIVER, 57284, 832, 864,
  975. 928, 1152, 0, 624, 625, 628, 667, 0,
  976. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) }, /* 832x624@75Hz */
  977. { DRM_MODE("800x600", DRM_MODE_TYPE_DRIVER, 49500, 800, 816,
  978. 896, 1056, 0, 600, 601, 604, 625, 0,
  979. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) }, /* 800x600@75Hz */
  980. { DRM_MODE("800x600", DRM_MODE_TYPE_DRIVER, 50000, 800, 856,
  981. 976, 1040, 0, 600, 637, 643, 666, 0,
  982. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) }, /* 800x600@72Hz */
  983. { DRM_MODE("1152x864", DRM_MODE_TYPE_DRIVER, 108000, 1152, 1216,
  984. 1344, 1600, 0, 864, 865, 868, 900, 0,
  985. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) }, /* 1152x864@75Hz */
  986. };
  987. /**
  988. * add_established_modes - get est. modes from EDID and add them
  989. * @edid: EDID block to scan
  990. *
  991. * Each EDID block contains a bitmap of the supported "established modes" list
  992. * (defined above). Tease them out and add them to the global modes list.
  993. */
  994. static int add_established_modes(struct drm_connector *connector, struct edid *edid)
  995. {
  996. struct drm_device *dev = connector->dev;
  997. unsigned long est_bits = edid->established_timings.t1 |
  998. (edid->established_timings.t2 << 8) |
  999. ((edid->established_timings.mfg_rsvd & 0x80) << 9);
  1000. int i, modes = 0;
  1001. for (i = 0; i <= EDID_EST_TIMINGS; i++)
  1002. if (est_bits & (1<<i)) {
  1003. struct drm_display_mode *newmode;
  1004. newmode = drm_mode_duplicate(dev, &edid_est_modes[i]);
  1005. if (newmode) {
  1006. drm_mode_probed_add(connector, newmode);
  1007. modes++;
  1008. }
  1009. }
  1010. return modes;
  1011. }
  1012. /**
  1013. * add_standard_modes - get std. modes from EDID and add them
  1014. * @edid: EDID block to scan
  1015. *
  1016. * Standard modes can be calculated using the CVT standard. Grab them from
  1017. * @edid, calculate them, and add them to the list.
  1018. */
  1019. static int add_standard_modes(struct drm_connector *connector, struct edid *edid)
  1020. {
  1021. int i, modes = 0;
  1022. for (i = 0; i < EDID_STD_TIMINGS; i++) {
  1023. struct drm_display_mode *newmode;
  1024. newmode = drm_mode_std(connector, edid,
  1025. &edid->standard_timings[i],
  1026. edid->revision);
  1027. if (newmode) {
  1028. drm_mode_probed_add(connector, newmode);
  1029. modes++;
  1030. }
  1031. }
  1032. return modes;
  1033. }
  1034. static bool
  1035. mode_is_rb(struct drm_display_mode *mode)
  1036. {
  1037. return (mode->htotal - mode->hdisplay == 160) &&
  1038. (mode->hsync_end - mode->hdisplay == 80) &&
  1039. (mode->hsync_end - mode->hsync_start == 32) &&
  1040. (mode->vsync_start - mode->vdisplay == 3);
  1041. }
  1042. static bool
  1043. mode_in_hsync_range(struct drm_display_mode *mode, struct edid *edid, u8 *t)
  1044. {
  1045. int hsync, hmin, hmax;
  1046. hmin = t[7];
  1047. if (edid->revision >= 4)
  1048. hmin += ((t[4] & 0x04) ? 255 : 0);
  1049. hmax = t[8];
  1050. if (edid->revision >= 4)
  1051. hmax += ((t[4] & 0x08) ? 255 : 0);
  1052. hsync = drm_mode_hsync(mode);
  1053. return (hsync <= hmax && hsync >= hmin);
  1054. }
  1055. static bool
  1056. mode_in_vsync_range(struct drm_display_mode *mode, struct edid *edid, u8 *t)
  1057. {
  1058. int vsync, vmin, vmax;
  1059. vmin = t[5];
  1060. if (edid->revision >= 4)
  1061. vmin += ((t[4] & 0x01) ? 255 : 0);
  1062. vmax = t[6];
  1063. if (edid->revision >= 4)
  1064. vmax += ((t[4] & 0x02) ? 255 : 0);
  1065. vsync = drm_mode_vrefresh(mode);
  1066. return (vsync <= vmax && vsync >= vmin);
  1067. }
  1068. static u32
  1069. range_pixel_clock(struct edid *edid, u8 *t)
  1070. {
  1071. /* unspecified */
  1072. if (t[9] == 0 || t[9] == 255)
  1073. return 0;
  1074. /* 1.4 with CVT support gives us real precision, yay */
  1075. if (edid->revision >= 4 && t[10] == 0x04)
  1076. return (t[9] * 10000) - ((t[12] >> 2) * 250);
  1077. /* 1.3 is pathetic, so fuzz up a bit */
  1078. return t[9] * 10000 + 5001;
  1079. }
  1080. static bool
  1081. mode_in_range(struct drm_display_mode *mode, struct edid *edid,
  1082. struct detailed_timing *timing)
  1083. {
  1084. u32 max_clock;
  1085. u8 *t = (u8 *)timing;
  1086. if (!mode_in_hsync_range(mode, edid, t))
  1087. return false;
  1088. if (!mode_in_vsync_range(mode, edid, t))
  1089. return false;
  1090. if ((max_clock = range_pixel_clock(edid, t)))
  1091. if (mode->clock > max_clock)
  1092. return false;
  1093. /* 1.4 max horizontal check */
  1094. if (edid->revision >= 4 && t[10] == 0x04)
  1095. if (t[13] && mode->hdisplay > 8 * (t[13] + (256 * (t[12]&0x3))))
  1096. return false;
  1097. if (mode_is_rb(mode) && !drm_monitor_supports_rb(edid))
  1098. return false;
  1099. return true;
  1100. }
  1101. /*
  1102. * XXX If drm_dmt_modes ever regrows the CVT-R modes (and it will) this will
  1103. * need to account for them.
  1104. */
  1105. static int
  1106. drm_gtf_modes_for_range(struct drm_connector *connector, struct edid *edid,
  1107. struct detailed_timing *timing)
  1108. {
  1109. int i, modes = 0;
  1110. struct drm_display_mode *newmode;
  1111. struct drm_device *dev = connector->dev;
  1112. for (i = 0; i < drm_num_dmt_modes; i++) {
  1113. if (mode_in_range(drm_dmt_modes + i, edid, timing)) {
  1114. newmode = drm_mode_duplicate(dev, &drm_dmt_modes[i]);
  1115. if (newmode) {
  1116. drm_mode_probed_add(connector, newmode);
  1117. modes++;
  1118. }
  1119. }
  1120. }
  1121. return modes;
  1122. }
  1123. static int drm_cvt_modes(struct drm_connector *connector,
  1124. struct detailed_timing *timing)
  1125. {
  1126. int i, j, modes = 0;
  1127. struct drm_display_mode *newmode;
  1128. struct drm_device *dev = connector->dev;
  1129. struct cvt_timing *cvt;
  1130. const int rates[] = { 60, 85, 75, 60, 50 };
  1131. const u8 empty[3] = { 0, 0, 0 };
  1132. for (i = 0; i < 4; i++) {
  1133. int uninitialized_var(width), height;
  1134. cvt = &(timing->data.other_data.data.cvt[i]);
  1135. if (!memcmp(cvt->code, empty, 3))
  1136. continue;
  1137. height = (cvt->code[0] + ((cvt->code[1] & 0xf0) << 4) + 1) * 2;
  1138. switch (cvt->code[1] & 0x0c) {
  1139. case 0x00:
  1140. width = height * 4 / 3;
  1141. break;
  1142. case 0x04:
  1143. width = height * 16 / 9;
  1144. break;
  1145. case 0x08:
  1146. width = height * 16 / 10;
  1147. break;
  1148. case 0x0c:
  1149. width = height * 15 / 9;
  1150. break;
  1151. }
  1152. for (j = 1; j < 5; j++) {
  1153. if (cvt->code[2] & (1 << j)) {
  1154. newmode = drm_cvt_mode(dev, width, height,
  1155. rates[j], j == 0,
  1156. false, false);
  1157. if (newmode) {
  1158. drm_mode_probed_add(connector, newmode);
  1159. modes++;
  1160. }
  1161. }
  1162. }
  1163. }
  1164. return modes;
  1165. }
  1166. static const struct {
  1167. short w;
  1168. short h;
  1169. short r;
  1170. short rb;
  1171. } est3_modes[] = {
  1172. /* byte 6 */
  1173. { 640, 350, 85, 0 },
  1174. { 640, 400, 85, 0 },
  1175. { 720, 400, 85, 0 },
  1176. { 640, 480, 85, 0 },
  1177. { 848, 480, 60, 0 },
  1178. { 800, 600, 85, 0 },
  1179. { 1024, 768, 85, 0 },
  1180. { 1152, 864, 75, 0 },
  1181. /* byte 7 */
  1182. { 1280, 768, 60, 1 },
  1183. { 1280, 768, 60, 0 },
  1184. { 1280, 768, 75, 0 },
  1185. { 1280, 768, 85, 0 },
  1186. { 1280, 960, 60, 0 },
  1187. { 1280, 960, 85, 0 },
  1188. { 1280, 1024, 60, 0 },
  1189. { 1280, 1024, 85, 0 },
  1190. /* byte 8 */
  1191. { 1360, 768, 60, 0 },
  1192. { 1440, 900, 60, 1 },
  1193. { 1440, 900, 60, 0 },
  1194. { 1440, 900, 75, 0 },
  1195. { 1440, 900, 85, 0 },
  1196. { 1400, 1050, 60, 1 },
  1197. { 1400, 1050, 60, 0 },
  1198. { 1400, 1050, 75, 0 },
  1199. /* byte 9 */
  1200. { 1400, 1050, 85, 0 },
  1201. { 1680, 1050, 60, 1 },
  1202. { 1680, 1050, 60, 0 },
  1203. { 1680, 1050, 75, 0 },
  1204. { 1680, 1050, 85, 0 },
  1205. { 1600, 1200, 60, 0 },
  1206. { 1600, 1200, 65, 0 },
  1207. { 1600, 1200, 70, 0 },
  1208. /* byte 10 */
  1209. { 1600, 1200, 75, 0 },
  1210. { 1600, 1200, 85, 0 },
  1211. { 1792, 1344, 60, 0 },
  1212. { 1792, 1344, 85, 0 },
  1213. { 1856, 1392, 60, 0 },
  1214. { 1856, 1392, 75, 0 },
  1215. { 1920, 1200, 60, 1 },
  1216. { 1920, 1200, 60, 0 },
  1217. /* byte 11 */
  1218. { 1920, 1200, 75, 0 },
  1219. { 1920, 1200, 85, 0 },
  1220. { 1920, 1440, 60, 0 },
  1221. { 1920, 1440, 75, 0 },
  1222. };
  1223. static const int num_est3_modes = sizeof(est3_modes) / sizeof(est3_modes[0]);
  1224. static int
  1225. drm_est3_modes(struct drm_connector *connector, struct detailed_timing *timing)
  1226. {
  1227. int i, j, m, modes = 0;
  1228. struct drm_display_mode *mode;
  1229. u8 *est = ((u8 *)timing) + 5;
  1230. for (i = 0; i < 6; i++) {
  1231. for (j = 7; j > 0; j--) {
  1232. m = (i * 8) + (7 - j);
  1233. if (m > num_est3_modes)
  1234. break;
  1235. if (est[i] & (1 << j)) {
  1236. mode = drm_find_dmt(connector->dev,
  1237. est3_modes[m].w,
  1238. est3_modes[m].h,
  1239. est3_modes[m].r
  1240. /*, est3_modes[m].rb */);
  1241. if (mode) {
  1242. drm_mode_probed_add(connector, mode);
  1243. modes++;
  1244. }
  1245. }
  1246. }
  1247. }
  1248. return modes;
  1249. }
  1250. static int add_detailed_modes(struct drm_connector *connector,
  1251. struct detailed_timing *timing,
  1252. struct edid *edid, u32 quirks, int preferred)
  1253. {
  1254. int i, modes = 0;
  1255. struct detailed_non_pixel *data = &timing->data.other_data;
  1256. int gtf = (edid->features & DRM_EDID_FEATURE_DEFAULT_GTF);
  1257. struct drm_display_mode *newmode;
  1258. struct drm_device *dev = connector->dev;
  1259. if (timing->pixel_clock) {
  1260. newmode = drm_mode_detailed(dev, edid, timing, quirks);
  1261. if (!newmode)
  1262. return 0;
  1263. if (preferred)
  1264. newmode->type |= DRM_MODE_TYPE_PREFERRED;
  1265. drm_mode_probed_add(connector, newmode);
  1266. return 1;
  1267. }
  1268. /* other timing types */
  1269. switch (data->type) {
  1270. case EDID_DETAIL_MONITOR_RANGE:
  1271. if (gtf)
  1272. modes += drm_gtf_modes_for_range(connector, edid,
  1273. timing);
  1274. break;
  1275. case EDID_DETAIL_STD_MODES:
  1276. /* Six modes per detailed section */
  1277. for (i = 0; i < 6; i++) {
  1278. struct std_timing *std;
  1279. struct drm_display_mode *newmode;
  1280. std = &data->data.timings[i];
  1281. newmode = drm_mode_std(connector, edid, std,
  1282. edid->revision);
  1283. if (newmode) {
  1284. drm_mode_probed_add(connector, newmode);
  1285. modes++;
  1286. }
  1287. }
  1288. break;
  1289. case EDID_DETAIL_CVT_3BYTE:
  1290. modes += drm_cvt_modes(connector, timing);
  1291. break;
  1292. case EDID_DETAIL_EST_TIMINGS:
  1293. modes += drm_est3_modes(connector, timing);
  1294. break;
  1295. default:
  1296. break;
  1297. }
  1298. return modes;
  1299. }
  1300. /**
  1301. * add_detailed_info - get detailed mode info from EDID data
  1302. * @connector: attached connector
  1303. * @edid: EDID block to scan
  1304. * @quirks: quirks to apply
  1305. *
  1306. * Some of the detailed timing sections may contain mode information. Grab
  1307. * it and add it to the list.
  1308. */
  1309. static int add_detailed_info(struct drm_connector *connector,
  1310. struct edid *edid, u32 quirks)
  1311. {
  1312. int i, modes = 0;
  1313. for (i = 0; i < EDID_DETAILED_TIMINGS; i++) {
  1314. struct detailed_timing *timing = &edid->detailed_timings[i];
  1315. int preferred = (i == 0);
  1316. if (preferred && edid->version == 1 && edid->revision < 4)
  1317. preferred = (edid->features & DRM_EDID_FEATURE_PREFERRED_TIMING);
  1318. /* In 1.0, only timings are allowed */
  1319. if (!timing->pixel_clock && edid->version == 1 &&
  1320. edid->revision == 0)
  1321. continue;
  1322. modes += add_detailed_modes(connector, timing, edid, quirks,
  1323. preferred);
  1324. }
  1325. return modes;
  1326. }
  1327. /**
  1328. * add_detailed_mode_eedid - get detailed mode info from addtional timing
  1329. * EDID block
  1330. * @connector: attached connector
  1331. * @edid: EDID block to scan(It is only to get addtional timing EDID block)
  1332. * @quirks: quirks to apply
  1333. *
  1334. * Some of the detailed timing sections may contain mode information. Grab
  1335. * it and add it to the list.
  1336. */
  1337. static int add_detailed_info_eedid(struct drm_connector *connector,
  1338. struct edid *edid, u32 quirks)
  1339. {
  1340. int i, modes = 0;
  1341. char *edid_ext = NULL;
  1342. struct detailed_timing *timing;
  1343. int start_offset, end_offset;
  1344. int timing_level;
  1345. if (edid->version == 1 && edid->revision < 3)
  1346. return 0;
  1347. if (!edid->extensions)
  1348. return 0;
  1349. /* Find CEA extension */
  1350. for (i = 0; i < edid->extensions; i++) {
  1351. edid_ext = (char *)edid + EDID_LENGTH * (i + 1);
  1352. if (edid_ext[0] == 0x02)
  1353. break;
  1354. }
  1355. if (i == edid->extensions)
  1356. return 0;
  1357. /* Get the start offset of detailed timing block */
  1358. start_offset = edid_ext[2];
  1359. if (start_offset == 0) {
  1360. /* If the start_offset is zero, it means that neither detailed
  1361. * info nor data block exist. In such case it is also
  1362. * unnecessary to parse the detailed timing info.
  1363. */
  1364. return 0;
  1365. }
  1366. timing_level = standard_timing_level(edid);
  1367. end_offset = EDID_LENGTH;
  1368. end_offset -= sizeof(struct detailed_timing);
  1369. for (i = start_offset; i < end_offset;
  1370. i += sizeof(struct detailed_timing)) {
  1371. timing = (struct detailed_timing *)(edid_ext + i);
  1372. modes += add_detailed_modes(connector, timing, edid, quirks, 0);
  1373. }
  1374. return modes;
  1375. }
  1376. #define HDMI_IDENTIFIER 0x000C03
  1377. #define VENDOR_BLOCK 0x03
  1378. /**
  1379. * drm_detect_hdmi_monitor - detect whether monitor is hdmi.
  1380. * @edid: monitor EDID information
  1381. *
  1382. * Parse the CEA extension according to CEA-861-B.
  1383. * Return true if HDMI, false if not or unknown.
  1384. */
  1385. bool drm_detect_hdmi_monitor(struct edid *edid)
  1386. {
  1387. char *edid_ext = NULL;
  1388. int i, hdmi_id;
  1389. int start_offset, end_offset;
  1390. bool is_hdmi = false;
  1391. /* No EDID or EDID extensions */
  1392. if (edid == NULL || edid->extensions == 0)
  1393. goto end;
  1394. /* Find CEA extension */
  1395. for (i = 0; i < edid->extensions; i++) {
  1396. edid_ext = (char *)edid + EDID_LENGTH * (i + 1);
  1397. /* This block is CEA extension */
  1398. if (edid_ext[0] == 0x02)
  1399. break;
  1400. }
  1401. if (i == edid->extensions)
  1402. goto end;
  1403. /* Data block offset in CEA extension block */
  1404. start_offset = 4;
  1405. end_offset = edid_ext[2];
  1406. /*
  1407. * Because HDMI identifier is in Vendor Specific Block,
  1408. * search it from all data blocks of CEA extension.
  1409. */
  1410. for (i = start_offset; i < end_offset;
  1411. /* Increased by data block len */
  1412. i += ((edid_ext[i] & 0x1f) + 1)) {
  1413. /* Find vendor specific block */
  1414. if ((edid_ext[i] >> 5) == VENDOR_BLOCK) {
  1415. hdmi_id = edid_ext[i + 1] | (edid_ext[i + 2] << 8) |
  1416. edid_ext[i + 3] << 16;
  1417. /* Find HDMI identifier */
  1418. if (hdmi_id == HDMI_IDENTIFIER)
  1419. is_hdmi = true;
  1420. break;
  1421. }
  1422. }
  1423. end:
  1424. return is_hdmi;
  1425. }
  1426. EXPORT_SYMBOL(drm_detect_hdmi_monitor);
  1427. /**
  1428. * drm_add_edid_modes - add modes from EDID data, if available
  1429. * @connector: connector we're probing
  1430. * @edid: edid data
  1431. *
  1432. * Add the specified modes to the connector's mode list.
  1433. *
  1434. * Return number of modes added or 0 if we couldn't find any.
  1435. */
  1436. int drm_add_edid_modes(struct drm_connector *connector, struct edid *edid)
  1437. {
  1438. int num_modes = 0;
  1439. u32 quirks;
  1440. if (edid == NULL) {
  1441. return 0;
  1442. }
  1443. if (!drm_edid_is_valid(edid)) {
  1444. dev_warn(&connector->dev->pdev->dev, "%s: EDID invalid.\n",
  1445. drm_get_connector_name(connector));
  1446. return 0;
  1447. }
  1448. quirks = edid_get_quirks(edid);
  1449. /*
  1450. * EDID spec says modes should be preferred in this order:
  1451. * - preferred detailed mode
  1452. * - other detailed modes from base block
  1453. * - detailed modes from extension blocks
  1454. * - CVT 3-byte code modes
  1455. * - standard timing codes
  1456. * - established timing codes
  1457. * - modes inferred from GTF or CVT range information
  1458. *
  1459. * We don't quite implement this yet, but we're close.
  1460. *
  1461. * XXX order for additional mode types in extension blocks?
  1462. */
  1463. num_modes += add_detailed_info(connector, edid, quirks);
  1464. num_modes += add_detailed_info_eedid(connector, edid, quirks);
  1465. num_modes += add_standard_modes(connector, edid);
  1466. num_modes += add_established_modes(connector, edid);
  1467. if (quirks & (EDID_QUIRK_PREFER_LARGE_60 | EDID_QUIRK_PREFER_LARGE_75))
  1468. edid_fixup_preferred(connector, quirks);
  1469. connector->display_info.serration_vsync = (edid->input & DRM_EDID_INPUT_SERRATION_VSYNC) ? 1 : 0;
  1470. connector->display_info.sync_on_green = (edid->input & DRM_EDID_INPUT_SYNC_ON_GREEN) ? 1 : 0;
  1471. connector->display_info.composite_sync = (edid->input & DRM_EDID_INPUT_COMPOSITE_SYNC) ? 1 : 0;
  1472. connector->display_info.separate_syncs = (edid->input & DRM_EDID_INPUT_SEPARATE_SYNCS) ? 1 : 0;
  1473. connector->display_info.blank_to_black = (edid->input & DRM_EDID_INPUT_BLANK_TO_BLACK) ? 1 : 0;
  1474. connector->display_info.video_level = (edid->input & DRM_EDID_INPUT_VIDEO_LEVEL) >> 5;
  1475. connector->display_info.digital = (edid->input & DRM_EDID_INPUT_DIGITAL) ? 1 : 0;
  1476. connector->display_info.width_mm = edid->width_cm * 10;
  1477. connector->display_info.height_mm = edid->height_cm * 10;
  1478. connector->display_info.gamma = edid->gamma;
  1479. connector->display_info.gtf_supported = (edid->features & DRM_EDID_FEATURE_DEFAULT_GTF) ? 1 : 0;
  1480. connector->display_info.standard_color = (edid->features & DRM_EDID_FEATURE_STANDARD_COLOR) ? 1 : 0;
  1481. connector->display_info.display_type = (edid->features & DRM_EDID_FEATURE_DISPLAY_TYPE) >> 3;
  1482. connector->display_info.active_off_supported = (edid->features & DRM_EDID_FEATURE_PM_ACTIVE_OFF) ? 1 : 0;
  1483. connector->display_info.suspend_supported = (edid->features & DRM_EDID_FEATURE_PM_SUSPEND) ? 1 : 0;
  1484. connector->display_info.standby_supported = (edid->features & DRM_EDID_FEATURE_PM_STANDBY) ? 1 : 0;
  1485. connector->display_info.gamma = edid->gamma;
  1486. return num_modes;
  1487. }
  1488. EXPORT_SYMBOL(drm_add_edid_modes);
  1489. /**
  1490. * drm_add_modes_noedid - add modes for the connectors without EDID
  1491. * @connector: connector we're probing
  1492. * @hdisplay: the horizontal display limit
  1493. * @vdisplay: the vertical display limit
  1494. *
  1495. * Add the specified modes to the connector's mode list. Only when the
  1496. * hdisplay/vdisplay is not beyond the given limit, it will be added.
  1497. *
  1498. * Return number of modes added or 0 if we couldn't find any.
  1499. */
  1500. int drm_add_modes_noedid(struct drm_connector *connector,
  1501. int hdisplay, int vdisplay)
  1502. {
  1503. int i, count, num_modes = 0;
  1504. struct drm_display_mode *mode, *ptr;
  1505. struct drm_device *dev = connector->dev;
  1506. count = sizeof(drm_dmt_modes) / sizeof(struct drm_display_mode);
  1507. if (hdisplay < 0)
  1508. hdisplay = 0;
  1509. if (vdisplay < 0)
  1510. vdisplay = 0;
  1511. for (i = 0; i < count; i++) {
  1512. ptr = &drm_dmt_modes[i];
  1513. if (hdisplay && vdisplay) {
  1514. /*
  1515. * Only when two are valid, they will be used to check
  1516. * whether the mode should be added to the mode list of
  1517. * the connector.
  1518. */
  1519. if (ptr->hdisplay > hdisplay ||
  1520. ptr->vdisplay > vdisplay)
  1521. continue;
  1522. }
  1523. if (drm_mode_vrefresh(ptr) > 61)
  1524. continue;
  1525. mode = drm_mode_duplicate(dev, ptr);
  1526. if (mode) {
  1527. drm_mode_probed_add(connector, mode);
  1528. num_modes++;
  1529. }
  1530. }
  1531. return num_modes;
  1532. }
  1533. EXPORT_SYMBOL(drm_add_modes_noedid);