setup-sh7724.c 18 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753
  1. /*
  2. * SH7724 Setup
  3. *
  4. * Copyright (C) 2009 Renesas Solutions Corp.
  5. *
  6. * Kuninori Morimoto <morimoto.kuninori@renesas.com>
  7. *
  8. * Based on SH7723 Setup
  9. * Copyright (C) 2008 Paul Mundt
  10. *
  11. * This file is subject to the terms and conditions of the GNU General Public
  12. * License. See the file "COPYING" in the main directory of this archive
  13. * for more details.
  14. */
  15. #include <linux/platform_device.h>
  16. #include <linux/init.h>
  17. #include <linux/serial.h>
  18. #include <linux/mm.h>
  19. #include <linux/serial_sci.h>
  20. #include <linux/uio_driver.h>
  21. #include <linux/sh_timer.h>
  22. #include <linux/io.h>
  23. #include <asm/clock.h>
  24. #include <asm/mmzone.h>
  25. /* Serial */
  26. static struct plat_sci_port sci_platform_data[] = {
  27. {
  28. .mapbase = 0xffe00000,
  29. .flags = UPF_BOOT_AUTOCONF,
  30. .type = PORT_SCIF,
  31. .irqs = { 80, 80, 80, 80 },
  32. .clk = "scif0",
  33. }, {
  34. .mapbase = 0xffe10000,
  35. .flags = UPF_BOOT_AUTOCONF,
  36. .type = PORT_SCIF,
  37. .irqs = { 81, 81, 81, 81 },
  38. .clk = "scif1",
  39. }, {
  40. .mapbase = 0xffe20000,
  41. .flags = UPF_BOOT_AUTOCONF,
  42. .type = PORT_SCIF,
  43. .irqs = { 82, 82, 82, 82 },
  44. .clk = "scif2",
  45. }, {
  46. .mapbase = 0xa4e30000,
  47. .flags = UPF_BOOT_AUTOCONF,
  48. .type = PORT_SCIFA,
  49. .irqs = { 56, 56, 56, 56 },
  50. .clk = "scif3",
  51. }, {
  52. .mapbase = 0xa4e40000,
  53. .flags = UPF_BOOT_AUTOCONF,
  54. .type = PORT_SCIFA,
  55. .irqs = { 88, 88, 88, 88 },
  56. .clk = "scif4",
  57. }, {
  58. .mapbase = 0xa4e50000,
  59. .flags = UPF_BOOT_AUTOCONF,
  60. .type = PORT_SCIFA,
  61. .irqs = { 109, 109, 109, 109 },
  62. .clk = "scif5",
  63. }, {
  64. .flags = 0,
  65. }
  66. };
  67. static struct platform_device sci_device = {
  68. .name = "sh-sci",
  69. .id = -1,
  70. .dev = {
  71. .platform_data = sci_platform_data,
  72. },
  73. };
  74. /* RTC */
  75. static struct resource rtc_resources[] = {
  76. [0] = {
  77. .start = 0xa465fec0,
  78. .end = 0xa465fec0 + 0x58 - 1,
  79. .flags = IORESOURCE_IO,
  80. },
  81. [1] = {
  82. /* Period IRQ */
  83. .start = 69,
  84. .flags = IORESOURCE_IRQ,
  85. },
  86. [2] = {
  87. /* Carry IRQ */
  88. .start = 70,
  89. .flags = IORESOURCE_IRQ,
  90. },
  91. [3] = {
  92. /* Alarm IRQ */
  93. .start = 68,
  94. .flags = IORESOURCE_IRQ,
  95. },
  96. };
  97. static struct platform_device rtc_device = {
  98. .name = "sh-rtc",
  99. .id = -1,
  100. .num_resources = ARRAY_SIZE(rtc_resources),
  101. .resource = rtc_resources,
  102. };
  103. /* I2C0 */
  104. static struct resource iic0_resources[] = {
  105. [0] = {
  106. .name = "IIC0",
  107. .start = 0x04470000,
  108. .end = 0x04470018 - 1,
  109. .flags = IORESOURCE_MEM,
  110. },
  111. [1] = {
  112. .start = 96,
  113. .end = 99,
  114. .flags = IORESOURCE_IRQ,
  115. },
  116. };
  117. static struct platform_device iic0_device = {
  118. .name = "i2c-sh_mobile",
  119. .id = 0, /* "i2c0" clock */
  120. .num_resources = ARRAY_SIZE(iic0_resources),
  121. .resource = iic0_resources,
  122. };
  123. /* I2C1 */
  124. static struct resource iic1_resources[] = {
  125. [0] = {
  126. .name = "IIC1",
  127. .start = 0x04750000,
  128. .end = 0x04750018 - 1,
  129. .flags = IORESOURCE_MEM,
  130. },
  131. [1] = {
  132. .start = 92,
  133. .end = 95,
  134. .flags = IORESOURCE_IRQ,
  135. },
  136. };
  137. static struct platform_device iic1_device = {
  138. .name = "i2c-sh_mobile",
  139. .id = 1, /* "i2c1" clock */
  140. .num_resources = ARRAY_SIZE(iic1_resources),
  141. .resource = iic1_resources,
  142. };
  143. /* VPU */
  144. static struct uio_info vpu_platform_data = {
  145. .name = "VPU5F",
  146. .version = "0",
  147. .irq = 60,
  148. };
  149. static struct resource vpu_resources[] = {
  150. [0] = {
  151. .name = "VPU",
  152. .start = 0xfe900000,
  153. .end = 0xfe902807,
  154. .flags = IORESOURCE_MEM,
  155. },
  156. [1] = {
  157. /* place holder for contiguous memory */
  158. },
  159. };
  160. static struct platform_device vpu_device = {
  161. .name = "uio_pdrv_genirq",
  162. .id = 0,
  163. .dev = {
  164. .platform_data = &vpu_platform_data,
  165. },
  166. .resource = vpu_resources,
  167. .num_resources = ARRAY_SIZE(vpu_resources),
  168. };
  169. /* VEU0 */
  170. static struct uio_info veu0_platform_data = {
  171. .name = "VEU3F0",
  172. .version = "0",
  173. .irq = 83,
  174. };
  175. static struct resource veu0_resources[] = {
  176. [0] = {
  177. .name = "VEU3F0",
  178. .start = 0xfe920000,
  179. .end = 0xfe9200cb - 1,
  180. .flags = IORESOURCE_MEM,
  181. },
  182. [1] = {
  183. /* place holder for contiguous memory */
  184. },
  185. };
  186. static struct platform_device veu0_device = {
  187. .name = "uio_pdrv_genirq",
  188. .id = 1,
  189. .dev = {
  190. .platform_data = &veu0_platform_data,
  191. },
  192. .resource = veu0_resources,
  193. .num_resources = ARRAY_SIZE(veu0_resources),
  194. };
  195. /* VEU1 */
  196. static struct uio_info veu1_platform_data = {
  197. .name = "VEU3F1",
  198. .version = "0",
  199. .irq = 54,
  200. };
  201. static struct resource veu1_resources[] = {
  202. [0] = {
  203. .name = "VEU3F1",
  204. .start = 0xfe924000,
  205. .end = 0xfe9240cb - 1,
  206. .flags = IORESOURCE_MEM,
  207. },
  208. [1] = {
  209. /* place holder for contiguous memory */
  210. },
  211. };
  212. static struct platform_device veu1_device = {
  213. .name = "uio_pdrv_genirq",
  214. .id = 2,
  215. .dev = {
  216. .platform_data = &veu1_platform_data,
  217. },
  218. .resource = veu1_resources,
  219. .num_resources = ARRAY_SIZE(veu1_resources),
  220. };
  221. static struct sh_timer_config cmt_platform_data = {
  222. .name = "CMT",
  223. .channel_offset = 0x60,
  224. .timer_bit = 5,
  225. .clk = "cmt0",
  226. .clockevent_rating = 125,
  227. .clocksource_rating = 200,
  228. };
  229. static struct resource cmt_resources[] = {
  230. [0] = {
  231. .name = "CMT",
  232. .start = 0x044a0060,
  233. .end = 0x044a006b,
  234. .flags = IORESOURCE_MEM,
  235. },
  236. [1] = {
  237. .start = 104,
  238. .flags = IORESOURCE_IRQ,
  239. },
  240. };
  241. static struct platform_device cmt_device = {
  242. .name = "sh_cmt",
  243. .id = 0,
  244. .dev = {
  245. .platform_data = &cmt_platform_data,
  246. },
  247. .resource = cmt_resources,
  248. .num_resources = ARRAY_SIZE(cmt_resources),
  249. };
  250. static struct sh_timer_config tmu0_platform_data = {
  251. .name = "TMU0",
  252. .channel_offset = 0x04,
  253. .timer_bit = 0,
  254. .clk = "tmu0",
  255. .clockevent_rating = 200,
  256. };
  257. static struct resource tmu0_resources[] = {
  258. [0] = {
  259. .name = "TMU0",
  260. .start = 0xffd80008,
  261. .end = 0xffd80013,
  262. .flags = IORESOURCE_MEM,
  263. },
  264. [1] = {
  265. .start = 16,
  266. .flags = IORESOURCE_IRQ,
  267. },
  268. };
  269. static struct platform_device tmu0_device = {
  270. .name = "sh_tmu",
  271. .id = 0,
  272. .dev = {
  273. .platform_data = &tmu0_platform_data,
  274. },
  275. .resource = tmu0_resources,
  276. .num_resources = ARRAY_SIZE(tmu0_resources),
  277. };
  278. static struct sh_timer_config tmu1_platform_data = {
  279. .name = "TMU1",
  280. .channel_offset = 0x10,
  281. .timer_bit = 1,
  282. .clk = "tmu0",
  283. .clocksource_rating = 200,
  284. };
  285. static struct resource tmu1_resources[] = {
  286. [0] = {
  287. .name = "TMU1",
  288. .start = 0xffd80014,
  289. .end = 0xffd8001f,
  290. .flags = IORESOURCE_MEM,
  291. },
  292. [1] = {
  293. .start = 17,
  294. .flags = IORESOURCE_IRQ,
  295. },
  296. };
  297. static struct platform_device tmu1_device = {
  298. .name = "sh_tmu",
  299. .id = 1,
  300. .dev = {
  301. .platform_data = &tmu1_platform_data,
  302. },
  303. .resource = tmu1_resources,
  304. .num_resources = ARRAY_SIZE(tmu1_resources),
  305. };
  306. static struct sh_timer_config tmu2_platform_data = {
  307. .name = "TMU2",
  308. .channel_offset = 0x1c,
  309. .timer_bit = 2,
  310. .clk = "tmu0",
  311. };
  312. static struct resource tmu2_resources[] = {
  313. [0] = {
  314. .name = "TMU2",
  315. .start = 0xffd80020,
  316. .end = 0xffd8002b,
  317. .flags = IORESOURCE_MEM,
  318. },
  319. [1] = {
  320. .start = 18,
  321. .flags = IORESOURCE_IRQ,
  322. },
  323. };
  324. static struct platform_device tmu2_device = {
  325. .name = "sh_tmu",
  326. .id = 2,
  327. .dev = {
  328. .platform_data = &tmu2_platform_data,
  329. },
  330. .resource = tmu2_resources,
  331. .num_resources = ARRAY_SIZE(tmu2_resources),
  332. };
  333. static struct sh_timer_config tmu3_platform_data = {
  334. .name = "TMU3",
  335. .channel_offset = 0x04,
  336. .timer_bit = 0,
  337. .clk = "tmu1",
  338. };
  339. static struct resource tmu3_resources[] = {
  340. [0] = {
  341. .name = "TMU3",
  342. .start = 0xffd90008,
  343. .end = 0xffd90013,
  344. .flags = IORESOURCE_MEM,
  345. },
  346. [1] = {
  347. .start = 57,
  348. .flags = IORESOURCE_IRQ,
  349. },
  350. };
  351. static struct platform_device tmu3_device = {
  352. .name = "sh_tmu",
  353. .id = 3,
  354. .dev = {
  355. .platform_data = &tmu3_platform_data,
  356. },
  357. .resource = tmu3_resources,
  358. .num_resources = ARRAY_SIZE(tmu3_resources),
  359. };
  360. static struct sh_timer_config tmu4_platform_data = {
  361. .name = "TMU4",
  362. .channel_offset = 0x10,
  363. .timer_bit = 1,
  364. .clk = "tmu1",
  365. };
  366. static struct resource tmu4_resources[] = {
  367. [0] = {
  368. .name = "TMU4",
  369. .start = 0xffd90014,
  370. .end = 0xffd9001f,
  371. .flags = IORESOURCE_MEM,
  372. },
  373. [1] = {
  374. .start = 58,
  375. .flags = IORESOURCE_IRQ,
  376. },
  377. };
  378. static struct platform_device tmu4_device = {
  379. .name = "sh_tmu",
  380. .id = 4,
  381. .dev = {
  382. .platform_data = &tmu4_platform_data,
  383. },
  384. .resource = tmu4_resources,
  385. .num_resources = ARRAY_SIZE(tmu4_resources),
  386. };
  387. static struct sh_timer_config tmu5_platform_data = {
  388. .name = "TMU5",
  389. .channel_offset = 0x1c,
  390. .timer_bit = 2,
  391. .clk = "tmu1",
  392. };
  393. static struct resource tmu5_resources[] = {
  394. [0] = {
  395. .name = "TMU5",
  396. .start = 0xffd90020,
  397. .end = 0xffd9002b,
  398. .flags = IORESOURCE_MEM,
  399. },
  400. [1] = {
  401. .start = 57,
  402. .flags = IORESOURCE_IRQ,
  403. },
  404. };
  405. static struct platform_device tmu5_device = {
  406. .name = "sh_tmu",
  407. .id = 5,
  408. .dev = {
  409. .platform_data = &tmu5_platform_data,
  410. },
  411. .resource = tmu5_resources,
  412. .num_resources = ARRAY_SIZE(tmu5_resources),
  413. };
  414. static struct platform_device *sh7724_devices[] __initdata = {
  415. &cmt_device,
  416. &tmu0_device,
  417. &tmu1_device,
  418. &tmu2_device,
  419. &tmu3_device,
  420. &tmu4_device,
  421. &tmu5_device,
  422. &sci_device,
  423. &rtc_device,
  424. &iic0_device,
  425. &iic1_device,
  426. &vpu_device,
  427. &veu0_device,
  428. &veu1_device,
  429. };
  430. static int __init sh7724_devices_setup(void)
  431. {
  432. platform_resource_setup_memory(&vpu_device, "vpu", 2 << 20);
  433. platform_resource_setup_memory(&veu0_device, "veu0", 2 << 20);
  434. platform_resource_setup_memory(&veu1_device, "veu1", 2 << 20);
  435. return platform_add_devices(sh7724_devices,
  436. ARRAY_SIZE(sh7724_devices));
  437. }
  438. device_initcall(sh7724_devices_setup);
  439. static struct platform_device *sh7724_early_devices[] __initdata = {
  440. &cmt_device,
  441. &tmu0_device,
  442. &tmu1_device,
  443. &tmu2_device,
  444. &tmu3_device,
  445. &tmu4_device,
  446. &tmu5_device,
  447. };
  448. void __init plat_early_device_setup(void)
  449. {
  450. early_platform_add_devices(sh7724_early_devices,
  451. ARRAY_SIZE(sh7724_early_devices));
  452. }
  453. enum {
  454. UNUSED = 0,
  455. /* interrupt sources */
  456. IRQ0, IRQ1, IRQ2, IRQ3, IRQ4, IRQ5, IRQ6, IRQ7,
  457. HUDI,
  458. DMAC1A_DEI0, DMAC1A_DEI1, DMAC1A_DEI2, DMAC1A_DEI3,
  459. _2DG_TRI, _2DG_INI, _2DG_CEI, _2DG_BRK,
  460. DMAC0A_DEI0, DMAC0A_DEI1, DMAC0A_DEI2, DMAC0A_DEI3,
  461. VIO_CEU20I, VIO_BEU20I, VIO_VEU3F1, VIO_VOUI,
  462. SCIFA_SCIFA0,
  463. VPU_VPUI,
  464. TPU_TPUI,
  465. CEU21I,
  466. BEU21I,
  467. USB_USI0,
  468. ATAPI,
  469. RTC_ATI, RTC_PRI, RTC_CUI,
  470. DMAC1B_DEI4, DMAC1B_DEI5, DMAC1B_DADERR,
  471. DMAC0B_DEI4, DMAC0B_DEI5, DMAC0B_DADERR,
  472. KEYSC_KEYI,
  473. SCIF_SCIF0, SCIF_SCIF1, SCIF_SCIF2,
  474. VEU3F0I,
  475. MSIOF_MSIOFI0, MSIOF_MSIOFI1,
  476. SPU_SPUI0, SPU_SPUI1,
  477. SCIFA_SCIFA1,
  478. /* ICB_ICBI, */
  479. ETHI,
  480. I2C1_ALI, I2C1_TACKI, I2C1_WAITI, I2C1_DTEI,
  481. I2C0_ALI, I2C0_TACKI, I2C0_WAITI, I2C0_DTEI,
  482. SDHI0_SDHII0, SDHI0_SDHII1, SDHI0_SDHII2,
  483. CMT_CMTI,
  484. TSIF_TSIFI,
  485. /* ICB_LMBI, */
  486. FSI_FSI,
  487. SCIFA_SCIFA2,
  488. TMU0_TUNI0, TMU0_TUNI1, TMU0_TUNI2,
  489. IRDA_IRDAI,
  490. SDHI1_SDHII0, SDHI1_SDHII1, SDHI1_SDHII2,
  491. JPU_JPUI,
  492. MMC_MMCI0, MMC_MMCI1, MMC_MMCI2,
  493. LCDC_LCDCI,
  494. TMU1_TUNI0, TMU1_TUNI1, TMU1_TUNI2,
  495. /* interrupt groups */
  496. DMAC1A, _2DG, DMAC0A, VIO, RTC,
  497. DMAC1B, DMAC0B, I2C0, I2C1, SDHI0, SDHI1, SPU, MMC,
  498. };
  499. static struct intc_vect vectors[] __initdata = {
  500. INTC_VECT(IRQ0, 0x600), INTC_VECT(IRQ1, 0x620),
  501. INTC_VECT(IRQ2, 0x640), INTC_VECT(IRQ3, 0x660),
  502. INTC_VECT(IRQ4, 0x680), INTC_VECT(IRQ5, 0x6a0),
  503. INTC_VECT(IRQ6, 0x6c0), INTC_VECT(IRQ7, 0x6e0),
  504. INTC_VECT(DMAC1A_DEI0, 0x700),
  505. INTC_VECT(DMAC1A_DEI1, 0x720),
  506. INTC_VECT(DMAC1A_DEI2, 0x740),
  507. INTC_VECT(DMAC1A_DEI3, 0x760),
  508. INTC_VECT(_2DG_TRI, 0x780),
  509. INTC_VECT(_2DG_INI, 0x7A0),
  510. INTC_VECT(_2DG_CEI, 0x7C0),
  511. INTC_VECT(_2DG_BRK, 0x7E0),
  512. INTC_VECT(DMAC0A_DEI0, 0x800),
  513. INTC_VECT(DMAC0A_DEI1, 0x820),
  514. INTC_VECT(DMAC0A_DEI2, 0x840),
  515. INTC_VECT(DMAC0A_DEI3, 0x860),
  516. INTC_VECT(VIO_CEU20I, 0x880),
  517. INTC_VECT(VIO_BEU20I, 0x8A0),
  518. INTC_VECT(VIO_VEU3F1, 0x8C0),
  519. INTC_VECT(VIO_VOUI, 0x8E0),
  520. INTC_VECT(SCIFA_SCIFA0, 0x900),
  521. INTC_VECT(VPU_VPUI, 0x980),
  522. INTC_VECT(TPU_TPUI, 0x9A0),
  523. INTC_VECT(CEU21I, 0x9E0),
  524. INTC_VECT(BEU21I, 0xA00),
  525. INTC_VECT(USB_USI0, 0xA20),
  526. INTC_VECT(ATAPI, 0xA60),
  527. INTC_VECT(RTC_ATI, 0xA80),
  528. INTC_VECT(RTC_PRI, 0xAA0),
  529. INTC_VECT(RTC_CUI, 0xAC0),
  530. INTC_VECT(DMAC1B_DEI4, 0xB00),
  531. INTC_VECT(DMAC1B_DEI5, 0xB20),
  532. INTC_VECT(DMAC1B_DADERR, 0xB40),
  533. INTC_VECT(DMAC0B_DEI4, 0xB80),
  534. INTC_VECT(DMAC0B_DEI5, 0xBA0),
  535. INTC_VECT(DMAC0B_DADERR, 0xBC0),
  536. INTC_VECT(KEYSC_KEYI, 0xBE0),
  537. INTC_VECT(SCIF_SCIF0, 0xC00),
  538. INTC_VECT(SCIF_SCIF1, 0xC20),
  539. INTC_VECT(SCIF_SCIF2, 0xC40),
  540. INTC_VECT(VEU3F0I, 0xC60),
  541. INTC_VECT(MSIOF_MSIOFI0, 0xC80),
  542. INTC_VECT(MSIOF_MSIOFI1, 0xCA0),
  543. INTC_VECT(SPU_SPUI0, 0xCC0),
  544. INTC_VECT(SPU_SPUI1, 0xCE0),
  545. INTC_VECT(SCIFA_SCIFA1, 0xD00),
  546. /* INTC_VECT(ICB_ICBI, 0xD20), */
  547. INTC_VECT(ETHI, 0xD60),
  548. INTC_VECT(I2C1_ALI, 0xD80),
  549. INTC_VECT(I2C1_TACKI, 0xDA0),
  550. INTC_VECT(I2C1_WAITI, 0xDC0),
  551. INTC_VECT(I2C1_DTEI, 0xDE0),
  552. INTC_VECT(I2C0_ALI, 0xE00),
  553. INTC_VECT(I2C0_TACKI, 0xE20),
  554. INTC_VECT(I2C0_WAITI, 0xE40),
  555. INTC_VECT(I2C0_DTEI, 0xE60),
  556. INTC_VECT(SDHI0_SDHII0, 0xE80),
  557. INTC_VECT(SDHI0_SDHII1, 0xEA0),
  558. INTC_VECT(SDHI0_SDHII2, 0xEC0),
  559. INTC_VECT(CMT_CMTI, 0xF00),
  560. INTC_VECT(TSIF_TSIFI, 0xF20),
  561. /* INTC_VECT(ICB_LMBI, 0xF60), */
  562. INTC_VECT(FSI_FSI, 0xF80),
  563. INTC_VECT(SCIFA_SCIFA2, 0xFA0),
  564. INTC_VECT(TMU0_TUNI0, 0x400),
  565. INTC_VECT(TMU0_TUNI1, 0x420),
  566. INTC_VECT(TMU0_TUNI2, 0x440),
  567. INTC_VECT(IRDA_IRDAI, 0x480),
  568. INTC_VECT(SDHI1_SDHII0, 0x4E0),
  569. INTC_VECT(SDHI1_SDHII1, 0x500),
  570. INTC_VECT(SDHI1_SDHII2, 0x520),
  571. INTC_VECT(JPU_JPUI, 0x560),
  572. INTC_VECT(MMC_MMCI0, 0x580),
  573. INTC_VECT(MMC_MMCI1, 0x5A0),
  574. INTC_VECT(MMC_MMCI2, 0x5C0),
  575. INTC_VECT(LCDC_LCDCI, 0xF40),
  576. INTC_VECT(TMU1_TUNI0, 0x920),
  577. INTC_VECT(TMU1_TUNI1, 0x940),
  578. INTC_VECT(TMU1_TUNI2, 0x960),
  579. };
  580. static struct intc_group groups[] __initdata = {
  581. INTC_GROUP(DMAC1A, DMAC1A_DEI0, DMAC1A_DEI1, DMAC1A_DEI2, DMAC1A_DEI3),
  582. INTC_GROUP(_2DG, _2DG_TRI, _2DG_INI, _2DG_CEI, _2DG_BRK),
  583. INTC_GROUP(DMAC0A, DMAC0A_DEI0, DMAC0A_DEI1, DMAC0A_DEI2, DMAC0A_DEI3),
  584. INTC_GROUP(VIO, VIO_CEU20I, VIO_BEU20I, VIO_VEU3F1, VIO_VOUI),
  585. INTC_GROUP(RTC, RTC_ATI, RTC_PRI, RTC_CUI),
  586. INTC_GROUP(DMAC1B, DMAC1B_DEI4, DMAC1B_DEI5, DMAC1B_DADERR),
  587. INTC_GROUP(DMAC0B, DMAC0B_DEI4, DMAC0B_DEI5, DMAC0B_DADERR),
  588. INTC_GROUP(I2C0, I2C0_ALI, I2C0_TACKI, I2C0_WAITI, I2C0_DTEI),
  589. INTC_GROUP(I2C1, I2C1_ALI, I2C1_TACKI, I2C1_WAITI, I2C1_DTEI),
  590. INTC_GROUP(SDHI0, SDHI0_SDHII0, SDHI0_SDHII1, SDHI0_SDHII2),
  591. INTC_GROUP(SDHI1, SDHI1_SDHII0, SDHI1_SDHII1, SDHI1_SDHII2),
  592. INTC_GROUP(SPU, SPU_SPUI0, SPU_SPUI1),
  593. INTC_GROUP(MMC, MMC_MMCI0, MMC_MMCI1, MMC_MMCI2),
  594. };
  595. /* FIXMEEEEEEEEEEEEEEEEEEE !!!!! */
  596. /* very bad manual !! */
  597. static struct intc_mask_reg mask_registers[] __initdata = {
  598. { 0xa4080080, 0xa40800c0, 8, /* IMR0 / IMCR0 */
  599. { 0, TMU1_TUNI2, TMU1_TUNI1, TMU1_TUNI0,
  600. /*SDHII3?*/0, SDHI1_SDHII2, SDHI1_SDHII1, SDHI1_SDHII0 } },
  601. { 0xa4080084, 0xa40800c4, 8, /* IMR1 / IMCR1 */
  602. { VIO_VOUI, VIO_VEU3F1, VIO_BEU20I, VIO_CEU20I,
  603. DMAC0A_DEI3, DMAC0A_DEI2, DMAC0A_DEI1, DMAC0A_DEI0 } },
  604. { 0xa4080088, 0xa40800c8, 8, /* IMR2 / IMCR2 */
  605. { 0, 0, 0, VPU_VPUI, ATAPI, ETHI, 0, /*SCIFA3*/SCIFA_SCIFA0 } },
  606. { 0xa408008c, 0xa40800cc, 8, /* IMR3 / IMCR3 */
  607. { DMAC1A_DEI3, DMAC1A_DEI2, DMAC1A_DEI1, DMAC1A_DEI0,
  608. SPU_SPUI1, SPU_SPUI0, BEU21I, IRDA_IRDAI } },
  609. { 0xa4080090, 0xa40800d0, 8, /* IMR4 / IMCR4 */
  610. { 0, TMU0_TUNI2, TMU0_TUNI1, TMU0_TUNI0,
  611. JPU_JPUI, 0, 0, LCDC_LCDCI } },
  612. { 0xa4080094, 0xa40800d4, 8, /* IMR5 / IMCR5 */
  613. { KEYSC_KEYI, DMAC0B_DADERR, DMAC0B_DEI5, DMAC0B_DEI4,
  614. VEU3F0I, SCIF_SCIF2, SCIF_SCIF1, SCIF_SCIF0 } },
  615. { 0xa4080098, 0xa40800d8, 8, /* IMR6 / IMCR6 */
  616. { 0, 0, /*ICB_ICBI*/0, /*SCIFA4*/SCIFA_SCIFA1,
  617. CEU21I, 0, MSIOF_MSIOFI1, MSIOF_MSIOFI0 } },
  618. { 0xa408009c, 0xa40800dc, 8, /* IMR7 / IMCR7 */
  619. { I2C0_DTEI, I2C0_WAITI, I2C0_TACKI, I2C0_ALI,
  620. I2C1_DTEI, I2C1_WAITI, I2C1_TACKI, I2C1_ALI } },
  621. { 0xa40800a0, 0xa40800e0, 8, /* IMR8 / IMCR8 */
  622. { /*SDHII3*/0, SDHI0_SDHII2, SDHI0_SDHII1, SDHI0_SDHII0,
  623. 0, 0, /*SCIFA5*/SCIFA_SCIFA2, FSI_FSI } },
  624. { 0xa40800a4, 0xa40800e4, 8, /* IMR9 / IMCR9 */
  625. { 0, 0, 0, CMT_CMTI, 0, /*USB1*/0, USB_USI0, 0 } },
  626. { 0xa40800a8, 0xa40800e8, 8, /* IMR10 / IMCR10 */
  627. { 0, DMAC1B_DADERR, DMAC1B_DEI5, DMAC1B_DEI4,
  628. 0, RTC_ATI, RTC_PRI, RTC_CUI } },
  629. { 0xa40800ac, 0xa40800ec, 8, /* IMR11 / IMCR11 */
  630. { _2DG_BRK, _2DG_CEI, _2DG_INI, _2DG_TRI,
  631. 0, TPU_TPUI, /*ICB_LMBI*/0, TSIF_TSIFI } },
  632. { 0xa40800b0, 0xa40800f0, 8, /* IMR12 / IMCR12 */
  633. { 0, 0, 0, 0, 0, 0, 0, 0/*2DDMAC*/ } },
  634. { 0xa4140044, 0xa4140064, 8, /* INTMSK00 / INTMSKCLR00 */
  635. { IRQ0, IRQ1, IRQ2, IRQ3, IRQ4, IRQ5, IRQ6, IRQ7 } },
  636. };
  637. static struct intc_prio_reg prio_registers[] __initdata = {
  638. { 0xa4080000, 0, 16, 4, /* IPRA */ { TMU0_TUNI0, TMU0_TUNI1,
  639. TMU0_TUNI2, IRDA_IRDAI } },
  640. { 0xa4080004, 0, 16, 4, /* IPRB */ { JPU_JPUI, LCDC_LCDCI,
  641. DMAC1A, BEU21I } },
  642. { 0xa4080008, 0, 16, 4, /* IPRC */ { TMU1_TUNI0, TMU1_TUNI1,
  643. TMU1_TUNI2, SPU } },
  644. { 0xa408000c, 0, 16, 4, /* IPRD */ { 0, MMC, 0, ATAPI } },
  645. { 0xa4080010, 0, 16, 4, /* IPRE */
  646. { DMAC0A, /*BEU?VEU?*/VIO, /*SCIFA3*/SCIFA_SCIFA0, /*VPU5F*/
  647. VPU_VPUI } },
  648. { 0xa4080014, 0, 16, 4, /* IPRF */ { KEYSC_KEYI, DMAC0B,
  649. USB_USI0, CMT_CMTI } },
  650. { 0xa4080018, 0, 16, 4, /* IPRG */ { SCIF_SCIF0, SCIF_SCIF1,
  651. SCIF_SCIF2, VEU3F0I } },
  652. { 0xa408001c, 0, 16, 4, /* IPRH */ { MSIOF_MSIOFI0, MSIOF_MSIOFI1,
  653. I2C1, I2C0 } },
  654. { 0xa4080020, 0, 16, 4, /* IPRI */ { /*SCIFA4*/SCIFA_SCIFA1, /*ICB*/0,
  655. TSIF_TSIFI, _2DG/*ICB?*/ } },
  656. { 0xa4080024, 0, 16, 4, /* IPRJ */ { CEU21I, ETHI, FSI_FSI, SDHI1 } },
  657. { 0xa4080028, 0, 16, 4, /* IPRK */ { RTC, DMAC1B, /*ICB?*/0, SDHI0 } },
  658. { 0xa408002c, 0, 16, 4, /* IPRL */ { /*SCIFA5*/SCIFA_SCIFA2, 0,
  659. TPU_TPUI, /*2DDMAC*/0 } },
  660. { 0xa4140010, 0, 32, 4, /* INTPRI00 */
  661. { IRQ0, IRQ1, IRQ2, IRQ3, IRQ4, IRQ5, IRQ6, IRQ7 } },
  662. };
  663. static struct intc_sense_reg sense_registers[] __initdata = {
  664. { 0xa414001c, 16, 2, /* ICR1 */
  665. { IRQ0, IRQ1, IRQ2, IRQ3, IRQ4, IRQ5, IRQ6, IRQ7 } },
  666. };
  667. static struct intc_mask_reg ack_registers[] __initdata = {
  668. { 0xa4140024, 0, 8, /* INTREQ00 */
  669. { IRQ0, IRQ1, IRQ2, IRQ3, IRQ4, IRQ5, IRQ6, IRQ7 } },
  670. };
  671. static DECLARE_INTC_DESC_ACK(intc_desc, "sh7724", vectors, groups,
  672. mask_registers, prio_registers, sense_registers,
  673. ack_registers);
  674. void __init plat_irq_setup(void)
  675. {
  676. register_intc_controller(&intc_desc);
  677. }