intel_ringbuffer.c 53 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056
  1. /*
  2. * Copyright © 2008-2010 Intel Corporation
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice (including the next
  12. * paragraph) shall be included in all copies or substantial portions of the
  13. * Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  19. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  20. * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
  21. * IN THE SOFTWARE.
  22. *
  23. * Authors:
  24. * Eric Anholt <eric@anholt.net>
  25. * Zou Nan hai <nanhai.zou@intel.com>
  26. * Xiang Hai hao<haihao.xiang@intel.com>
  27. *
  28. */
  29. #include <drm/drmP.h>
  30. #include "i915_drv.h"
  31. #include <drm/i915_drm.h>
  32. #include "i915_trace.h"
  33. #include "intel_drv.h"
  34. /*
  35. * 965+ support PIPE_CONTROL commands, which provide finer grained control
  36. * over cache flushing.
  37. */
  38. struct pipe_control {
  39. struct drm_i915_gem_object *obj;
  40. volatile u32 *cpu_page;
  41. u32 gtt_offset;
  42. };
  43. static inline int ring_space(struct intel_ring_buffer *ring)
  44. {
  45. int space = (ring->head & HEAD_ADDR) - (ring->tail + I915_RING_FREE_SPACE);
  46. if (space < 0)
  47. space += ring->size;
  48. return space;
  49. }
  50. static int
  51. gen2_render_ring_flush(struct intel_ring_buffer *ring,
  52. u32 invalidate_domains,
  53. u32 flush_domains)
  54. {
  55. u32 cmd;
  56. int ret;
  57. cmd = MI_FLUSH;
  58. if (((invalidate_domains|flush_domains) & I915_GEM_DOMAIN_RENDER) == 0)
  59. cmd |= MI_NO_WRITE_FLUSH;
  60. if (invalidate_domains & I915_GEM_DOMAIN_SAMPLER)
  61. cmd |= MI_READ_FLUSH;
  62. ret = intel_ring_begin(ring, 2);
  63. if (ret)
  64. return ret;
  65. intel_ring_emit(ring, cmd);
  66. intel_ring_emit(ring, MI_NOOP);
  67. intel_ring_advance(ring);
  68. return 0;
  69. }
  70. static int
  71. gen4_render_ring_flush(struct intel_ring_buffer *ring,
  72. u32 invalidate_domains,
  73. u32 flush_domains)
  74. {
  75. struct drm_device *dev = ring->dev;
  76. u32 cmd;
  77. int ret;
  78. /*
  79. * read/write caches:
  80. *
  81. * I915_GEM_DOMAIN_RENDER is always invalidated, but is
  82. * only flushed if MI_NO_WRITE_FLUSH is unset. On 965, it is
  83. * also flushed at 2d versus 3d pipeline switches.
  84. *
  85. * read-only caches:
  86. *
  87. * I915_GEM_DOMAIN_SAMPLER is flushed on pre-965 if
  88. * MI_READ_FLUSH is set, and is always flushed on 965.
  89. *
  90. * I915_GEM_DOMAIN_COMMAND may not exist?
  91. *
  92. * I915_GEM_DOMAIN_INSTRUCTION, which exists on 965, is
  93. * invalidated when MI_EXE_FLUSH is set.
  94. *
  95. * I915_GEM_DOMAIN_VERTEX, which exists on 965, is
  96. * invalidated with every MI_FLUSH.
  97. *
  98. * TLBs:
  99. *
  100. * On 965, TLBs associated with I915_GEM_DOMAIN_COMMAND
  101. * and I915_GEM_DOMAIN_CPU in are invalidated at PTE write and
  102. * I915_GEM_DOMAIN_RENDER and I915_GEM_DOMAIN_SAMPLER
  103. * are flushed at any MI_FLUSH.
  104. */
  105. cmd = MI_FLUSH | MI_NO_WRITE_FLUSH;
  106. if ((invalidate_domains|flush_domains) & I915_GEM_DOMAIN_RENDER)
  107. cmd &= ~MI_NO_WRITE_FLUSH;
  108. if (invalidate_domains & I915_GEM_DOMAIN_INSTRUCTION)
  109. cmd |= MI_EXE_FLUSH;
  110. if (invalidate_domains & I915_GEM_DOMAIN_COMMAND &&
  111. (IS_G4X(dev) || IS_GEN5(dev)))
  112. cmd |= MI_INVALIDATE_ISP;
  113. ret = intel_ring_begin(ring, 2);
  114. if (ret)
  115. return ret;
  116. intel_ring_emit(ring, cmd);
  117. intel_ring_emit(ring, MI_NOOP);
  118. intel_ring_advance(ring);
  119. return 0;
  120. }
  121. /**
  122. * Emits a PIPE_CONTROL with a non-zero post-sync operation, for
  123. * implementing two workarounds on gen6. From section 1.4.7.1
  124. * "PIPE_CONTROL" of the Sandy Bridge PRM volume 2 part 1:
  125. *
  126. * [DevSNB-C+{W/A}] Before any depth stall flush (including those
  127. * produced by non-pipelined state commands), software needs to first
  128. * send a PIPE_CONTROL with no bits set except Post-Sync Operation !=
  129. * 0.
  130. *
  131. * [Dev-SNB{W/A}]: Before a PIPE_CONTROL with Write Cache Flush Enable
  132. * =1, a PIPE_CONTROL with any non-zero post-sync-op is required.
  133. *
  134. * And the workaround for these two requires this workaround first:
  135. *
  136. * [Dev-SNB{W/A}]: Pipe-control with CS-stall bit set must be sent
  137. * BEFORE the pipe-control with a post-sync op and no write-cache
  138. * flushes.
  139. *
  140. * And this last workaround is tricky because of the requirements on
  141. * that bit. From section 1.4.7.2.3 "Stall" of the Sandy Bridge PRM
  142. * volume 2 part 1:
  143. *
  144. * "1 of the following must also be set:
  145. * - Render Target Cache Flush Enable ([12] of DW1)
  146. * - Depth Cache Flush Enable ([0] of DW1)
  147. * - Stall at Pixel Scoreboard ([1] of DW1)
  148. * - Depth Stall ([13] of DW1)
  149. * - Post-Sync Operation ([13] of DW1)
  150. * - Notify Enable ([8] of DW1)"
  151. *
  152. * The cache flushes require the workaround flush that triggered this
  153. * one, so we can't use it. Depth stall would trigger the same.
  154. * Post-sync nonzero is what triggered this second workaround, so we
  155. * can't use that one either. Notify enable is IRQs, which aren't
  156. * really our business. That leaves only stall at scoreboard.
  157. */
  158. static int
  159. intel_emit_post_sync_nonzero_flush(struct intel_ring_buffer *ring)
  160. {
  161. struct pipe_control *pc = ring->private;
  162. u32 scratch_addr = pc->gtt_offset + 128;
  163. int ret;
  164. ret = intel_ring_begin(ring, 6);
  165. if (ret)
  166. return ret;
  167. intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(5));
  168. intel_ring_emit(ring, PIPE_CONTROL_CS_STALL |
  169. PIPE_CONTROL_STALL_AT_SCOREBOARD);
  170. intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT); /* address */
  171. intel_ring_emit(ring, 0); /* low dword */
  172. intel_ring_emit(ring, 0); /* high dword */
  173. intel_ring_emit(ring, MI_NOOP);
  174. intel_ring_advance(ring);
  175. ret = intel_ring_begin(ring, 6);
  176. if (ret)
  177. return ret;
  178. intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(5));
  179. intel_ring_emit(ring, PIPE_CONTROL_QW_WRITE);
  180. intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT); /* address */
  181. intel_ring_emit(ring, 0);
  182. intel_ring_emit(ring, 0);
  183. intel_ring_emit(ring, MI_NOOP);
  184. intel_ring_advance(ring);
  185. return 0;
  186. }
  187. static int
  188. gen6_render_ring_flush(struct intel_ring_buffer *ring,
  189. u32 invalidate_domains, u32 flush_domains)
  190. {
  191. u32 flags = 0;
  192. struct pipe_control *pc = ring->private;
  193. u32 scratch_addr = pc->gtt_offset + 128;
  194. int ret;
  195. /* Force SNB workarounds for PIPE_CONTROL flushes */
  196. ret = intel_emit_post_sync_nonzero_flush(ring);
  197. if (ret)
  198. return ret;
  199. /* Just flush everything. Experiments have shown that reducing the
  200. * number of bits based on the write domains has little performance
  201. * impact.
  202. */
  203. if (flush_domains) {
  204. flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
  205. flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
  206. /*
  207. * Ensure that any following seqno writes only happen
  208. * when the render cache is indeed flushed.
  209. */
  210. flags |= PIPE_CONTROL_CS_STALL;
  211. }
  212. if (invalidate_domains) {
  213. flags |= PIPE_CONTROL_TLB_INVALIDATE;
  214. flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
  215. flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
  216. flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
  217. flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
  218. flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
  219. /*
  220. * TLB invalidate requires a post-sync write.
  221. */
  222. flags |= PIPE_CONTROL_QW_WRITE | PIPE_CONTROL_CS_STALL;
  223. }
  224. ret = intel_ring_begin(ring, 4);
  225. if (ret)
  226. return ret;
  227. intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
  228. intel_ring_emit(ring, flags);
  229. intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT);
  230. intel_ring_emit(ring, 0);
  231. intel_ring_advance(ring);
  232. return 0;
  233. }
  234. static int
  235. gen7_render_ring_cs_stall_wa(struct intel_ring_buffer *ring)
  236. {
  237. int ret;
  238. ret = intel_ring_begin(ring, 4);
  239. if (ret)
  240. return ret;
  241. intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
  242. intel_ring_emit(ring, PIPE_CONTROL_CS_STALL |
  243. PIPE_CONTROL_STALL_AT_SCOREBOARD);
  244. intel_ring_emit(ring, 0);
  245. intel_ring_emit(ring, 0);
  246. intel_ring_advance(ring);
  247. return 0;
  248. }
  249. static int gen7_ring_fbc_flush(struct intel_ring_buffer *ring, u32 value)
  250. {
  251. int ret;
  252. if (!ring->fbc_dirty)
  253. return 0;
  254. ret = intel_ring_begin(ring, 4);
  255. if (ret)
  256. return ret;
  257. intel_ring_emit(ring, MI_NOOP);
  258. /* WaFbcNukeOn3DBlt:ivb/hsw */
  259. intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
  260. intel_ring_emit(ring, MSG_FBC_REND_STATE);
  261. intel_ring_emit(ring, value);
  262. intel_ring_advance(ring);
  263. ring->fbc_dirty = false;
  264. return 0;
  265. }
  266. static int
  267. gen7_render_ring_flush(struct intel_ring_buffer *ring,
  268. u32 invalidate_domains, u32 flush_domains)
  269. {
  270. u32 flags = 0;
  271. struct pipe_control *pc = ring->private;
  272. u32 scratch_addr = pc->gtt_offset + 128;
  273. int ret;
  274. /*
  275. * Ensure that any following seqno writes only happen when the render
  276. * cache is indeed flushed.
  277. *
  278. * Workaround: 4th PIPE_CONTROL command (except the ones with only
  279. * read-cache invalidate bits set) must have the CS_STALL bit set. We
  280. * don't try to be clever and just set it unconditionally.
  281. */
  282. flags |= PIPE_CONTROL_CS_STALL;
  283. /* Just flush everything. Experiments have shown that reducing the
  284. * number of bits based on the write domains has little performance
  285. * impact.
  286. */
  287. if (flush_domains) {
  288. flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
  289. flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
  290. }
  291. if (invalidate_domains) {
  292. flags |= PIPE_CONTROL_TLB_INVALIDATE;
  293. flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
  294. flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
  295. flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
  296. flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
  297. flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
  298. /*
  299. * TLB invalidate requires a post-sync write.
  300. */
  301. flags |= PIPE_CONTROL_QW_WRITE;
  302. flags |= PIPE_CONTROL_GLOBAL_GTT_IVB;
  303. /* Workaround: we must issue a pipe_control with CS-stall bit
  304. * set before a pipe_control command that has the state cache
  305. * invalidate bit set. */
  306. gen7_render_ring_cs_stall_wa(ring);
  307. }
  308. ret = intel_ring_begin(ring, 4);
  309. if (ret)
  310. return ret;
  311. intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
  312. intel_ring_emit(ring, flags);
  313. intel_ring_emit(ring, scratch_addr);
  314. intel_ring_emit(ring, 0);
  315. intel_ring_advance(ring);
  316. if (flush_domains)
  317. return gen7_ring_fbc_flush(ring, FBC_REND_NUKE);
  318. return 0;
  319. }
  320. static void ring_write_tail(struct intel_ring_buffer *ring,
  321. u32 value)
  322. {
  323. drm_i915_private_t *dev_priv = ring->dev->dev_private;
  324. I915_WRITE_TAIL(ring, value);
  325. }
  326. u32 intel_ring_get_active_head(struct intel_ring_buffer *ring)
  327. {
  328. drm_i915_private_t *dev_priv = ring->dev->dev_private;
  329. u32 acthd_reg = INTEL_INFO(ring->dev)->gen >= 4 ?
  330. RING_ACTHD(ring->mmio_base) : ACTHD;
  331. return I915_READ(acthd_reg);
  332. }
  333. static int init_ring_common(struct intel_ring_buffer *ring)
  334. {
  335. struct drm_device *dev = ring->dev;
  336. drm_i915_private_t *dev_priv = dev->dev_private;
  337. struct drm_i915_gem_object *obj = ring->obj;
  338. int ret = 0;
  339. u32 head;
  340. if (HAS_FORCE_WAKE(dev))
  341. gen6_gt_force_wake_get(dev_priv);
  342. /* Stop the ring if it's running. */
  343. I915_WRITE_CTL(ring, 0);
  344. I915_WRITE_HEAD(ring, 0);
  345. ring->write_tail(ring, 0);
  346. head = I915_READ_HEAD(ring) & HEAD_ADDR;
  347. /* G45 ring initialization fails to reset head to zero */
  348. if (head != 0) {
  349. DRM_DEBUG_KMS("%s head not reset to zero "
  350. "ctl %08x head %08x tail %08x start %08x\n",
  351. ring->name,
  352. I915_READ_CTL(ring),
  353. I915_READ_HEAD(ring),
  354. I915_READ_TAIL(ring),
  355. I915_READ_START(ring));
  356. I915_WRITE_HEAD(ring, 0);
  357. if (I915_READ_HEAD(ring) & HEAD_ADDR) {
  358. DRM_ERROR("failed to set %s head to zero "
  359. "ctl %08x head %08x tail %08x start %08x\n",
  360. ring->name,
  361. I915_READ_CTL(ring),
  362. I915_READ_HEAD(ring),
  363. I915_READ_TAIL(ring),
  364. I915_READ_START(ring));
  365. }
  366. }
  367. /* Initialize the ring. This must happen _after_ we've cleared the ring
  368. * registers with the above sequence (the readback of the HEAD registers
  369. * also enforces ordering), otherwise the hw might lose the new ring
  370. * register values. */
  371. I915_WRITE_START(ring, obj->gtt_offset);
  372. I915_WRITE_CTL(ring,
  373. ((ring->size - PAGE_SIZE) & RING_NR_PAGES)
  374. | RING_VALID);
  375. /* If the head is still not zero, the ring is dead */
  376. if (wait_for((I915_READ_CTL(ring) & RING_VALID) != 0 &&
  377. I915_READ_START(ring) == obj->gtt_offset &&
  378. (I915_READ_HEAD(ring) & HEAD_ADDR) == 0, 50)) {
  379. DRM_ERROR("%s initialization failed "
  380. "ctl %08x head %08x tail %08x start %08x\n",
  381. ring->name,
  382. I915_READ_CTL(ring),
  383. I915_READ_HEAD(ring),
  384. I915_READ_TAIL(ring),
  385. I915_READ_START(ring));
  386. ret = -EIO;
  387. goto out;
  388. }
  389. if (!drm_core_check_feature(ring->dev, DRIVER_MODESET))
  390. i915_kernel_lost_context(ring->dev);
  391. else {
  392. ring->head = I915_READ_HEAD(ring);
  393. ring->tail = I915_READ_TAIL(ring) & TAIL_ADDR;
  394. ring->space = ring_space(ring);
  395. ring->last_retired_head = -1;
  396. }
  397. out:
  398. if (HAS_FORCE_WAKE(dev))
  399. gen6_gt_force_wake_put(dev_priv);
  400. return ret;
  401. }
  402. static int
  403. init_pipe_control(struct intel_ring_buffer *ring)
  404. {
  405. struct pipe_control *pc;
  406. struct drm_i915_gem_object *obj;
  407. int ret;
  408. if (ring->private)
  409. return 0;
  410. pc = kmalloc(sizeof(*pc), GFP_KERNEL);
  411. if (!pc)
  412. return -ENOMEM;
  413. obj = i915_gem_alloc_object(ring->dev, 4096);
  414. if (obj == NULL) {
  415. DRM_ERROR("Failed to allocate seqno page\n");
  416. ret = -ENOMEM;
  417. goto err;
  418. }
  419. i915_gem_object_set_cache_level(obj, I915_CACHE_LLC);
  420. ret = i915_gem_object_pin(obj, 4096, true, false);
  421. if (ret)
  422. goto err_unref;
  423. pc->gtt_offset = obj->gtt_offset;
  424. pc->cpu_page = kmap(sg_page(obj->pages->sgl));
  425. if (pc->cpu_page == NULL) {
  426. ret = -ENOMEM;
  427. goto err_unpin;
  428. }
  429. DRM_DEBUG_DRIVER("%s pipe control offset: 0x%08x\n",
  430. ring->name, pc->gtt_offset);
  431. pc->obj = obj;
  432. ring->private = pc;
  433. return 0;
  434. err_unpin:
  435. i915_gem_object_unpin(obj);
  436. err_unref:
  437. drm_gem_object_unreference(&obj->base);
  438. err:
  439. kfree(pc);
  440. return ret;
  441. }
  442. static void
  443. cleanup_pipe_control(struct intel_ring_buffer *ring)
  444. {
  445. struct pipe_control *pc = ring->private;
  446. struct drm_i915_gem_object *obj;
  447. if (!ring->private)
  448. return;
  449. obj = pc->obj;
  450. kunmap(sg_page(obj->pages->sgl));
  451. i915_gem_object_unpin(obj);
  452. drm_gem_object_unreference(&obj->base);
  453. kfree(pc);
  454. ring->private = NULL;
  455. }
  456. static int init_render_ring(struct intel_ring_buffer *ring)
  457. {
  458. struct drm_device *dev = ring->dev;
  459. struct drm_i915_private *dev_priv = dev->dev_private;
  460. int ret = init_ring_common(ring);
  461. if (INTEL_INFO(dev)->gen > 3)
  462. I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(VS_TIMER_DISPATCH));
  463. /* We need to disable the AsyncFlip performance optimisations in order
  464. * to use MI_WAIT_FOR_EVENT within the CS. It should already be
  465. * programmed to '1' on all products.
  466. *
  467. * WaDisableAsyncFlipPerfMode:snb,ivb,hsw,vlv
  468. */
  469. if (INTEL_INFO(dev)->gen >= 6)
  470. I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(ASYNC_FLIP_PERF_DISABLE));
  471. /* Required for the hardware to program scanline values for waiting */
  472. if (INTEL_INFO(dev)->gen == 6)
  473. I915_WRITE(GFX_MODE,
  474. _MASKED_BIT_ENABLE(GFX_TLB_INVALIDATE_ALWAYS));
  475. if (IS_GEN7(dev))
  476. I915_WRITE(GFX_MODE_GEN7,
  477. _MASKED_BIT_DISABLE(GFX_TLB_INVALIDATE_ALWAYS) |
  478. _MASKED_BIT_ENABLE(GFX_REPLAY_MODE));
  479. if (INTEL_INFO(dev)->gen >= 5) {
  480. ret = init_pipe_control(ring);
  481. if (ret)
  482. return ret;
  483. }
  484. if (IS_GEN6(dev)) {
  485. /* From the Sandybridge PRM, volume 1 part 3, page 24:
  486. * "If this bit is set, STCunit will have LRA as replacement
  487. * policy. [...] This bit must be reset. LRA replacement
  488. * policy is not supported."
  489. */
  490. I915_WRITE(CACHE_MODE_0,
  491. _MASKED_BIT_DISABLE(CM0_STC_EVICT_DISABLE_LRA_SNB));
  492. /* This is not explicitly set for GEN6, so read the register.
  493. * see intel_ring_mi_set_context() for why we care.
  494. * TODO: consider explicitly setting the bit for GEN5
  495. */
  496. ring->itlb_before_ctx_switch =
  497. !!(I915_READ(GFX_MODE) & GFX_TLB_INVALIDATE_ALWAYS);
  498. }
  499. if (INTEL_INFO(dev)->gen >= 6)
  500. I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_FORCE_ORDERING));
  501. if (HAS_L3_GPU_CACHE(dev))
  502. I915_WRITE_IMR(ring, ~GT_RENDER_L3_PARITY_ERROR_INTERRUPT);
  503. return ret;
  504. }
  505. static void render_ring_cleanup(struct intel_ring_buffer *ring)
  506. {
  507. struct drm_device *dev = ring->dev;
  508. if (!ring->private)
  509. return;
  510. if (HAS_BROKEN_CS_TLB(dev))
  511. drm_gem_object_unreference(to_gem_object(ring->private));
  512. cleanup_pipe_control(ring);
  513. }
  514. static void
  515. update_mboxes(struct intel_ring_buffer *ring,
  516. u32 mmio_offset)
  517. {
  518. /* NB: In order to be able to do semaphore MBOX updates for varying number
  519. * of rings, it's easiest if we round up each individual update to a
  520. * multiple of 2 (since ring updates must always be a multiple of 2)
  521. * even though the actual update only requires 3 dwords.
  522. */
  523. #define MBOX_UPDATE_DWORDS 4
  524. intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
  525. intel_ring_emit(ring, mmio_offset);
  526. intel_ring_emit(ring, ring->outstanding_lazy_request);
  527. intel_ring_emit(ring, MI_NOOP);
  528. }
  529. /**
  530. * gen6_add_request - Update the semaphore mailbox registers
  531. *
  532. * @ring - ring that is adding a request
  533. * @seqno - return seqno stuck into the ring
  534. *
  535. * Update the mailbox registers in the *other* rings with the current seqno.
  536. * This acts like a signal in the canonical semaphore.
  537. */
  538. static int
  539. gen6_add_request(struct intel_ring_buffer *ring)
  540. {
  541. struct drm_device *dev = ring->dev;
  542. struct drm_i915_private *dev_priv = dev->dev_private;
  543. struct intel_ring_buffer *useless;
  544. int i, ret;
  545. ret = intel_ring_begin(ring, ((I915_NUM_RINGS-1) *
  546. MBOX_UPDATE_DWORDS) +
  547. 4);
  548. if (ret)
  549. return ret;
  550. #undef MBOX_UPDATE_DWORDS
  551. for_each_ring(useless, dev_priv, i) {
  552. u32 mbox_reg = ring->signal_mbox[i];
  553. if (mbox_reg != GEN6_NOSYNC)
  554. update_mboxes(ring, mbox_reg);
  555. }
  556. intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
  557. intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
  558. intel_ring_emit(ring, ring->outstanding_lazy_request);
  559. intel_ring_emit(ring, MI_USER_INTERRUPT);
  560. intel_ring_advance(ring);
  561. return 0;
  562. }
  563. static inline bool i915_gem_has_seqno_wrapped(struct drm_device *dev,
  564. u32 seqno)
  565. {
  566. struct drm_i915_private *dev_priv = dev->dev_private;
  567. return dev_priv->last_seqno < seqno;
  568. }
  569. /**
  570. * intel_ring_sync - sync the waiter to the signaller on seqno
  571. *
  572. * @waiter - ring that is waiting
  573. * @signaller - ring which has, or will signal
  574. * @seqno - seqno which the waiter will block on
  575. */
  576. static int
  577. gen6_ring_sync(struct intel_ring_buffer *waiter,
  578. struct intel_ring_buffer *signaller,
  579. u32 seqno)
  580. {
  581. int ret;
  582. u32 dw1 = MI_SEMAPHORE_MBOX |
  583. MI_SEMAPHORE_COMPARE |
  584. MI_SEMAPHORE_REGISTER;
  585. /* Throughout all of the GEM code, seqno passed implies our current
  586. * seqno is >= the last seqno executed. However for hardware the
  587. * comparison is strictly greater than.
  588. */
  589. seqno -= 1;
  590. WARN_ON(signaller->semaphore_register[waiter->id] ==
  591. MI_SEMAPHORE_SYNC_INVALID);
  592. ret = intel_ring_begin(waiter, 4);
  593. if (ret)
  594. return ret;
  595. /* If seqno wrap happened, omit the wait with no-ops */
  596. if (likely(!i915_gem_has_seqno_wrapped(waiter->dev, seqno))) {
  597. intel_ring_emit(waiter,
  598. dw1 |
  599. signaller->semaphore_register[waiter->id]);
  600. intel_ring_emit(waiter, seqno);
  601. intel_ring_emit(waiter, 0);
  602. intel_ring_emit(waiter, MI_NOOP);
  603. } else {
  604. intel_ring_emit(waiter, MI_NOOP);
  605. intel_ring_emit(waiter, MI_NOOP);
  606. intel_ring_emit(waiter, MI_NOOP);
  607. intel_ring_emit(waiter, MI_NOOP);
  608. }
  609. intel_ring_advance(waiter);
  610. return 0;
  611. }
  612. #define PIPE_CONTROL_FLUSH(ring__, addr__) \
  613. do { \
  614. intel_ring_emit(ring__, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE | \
  615. PIPE_CONTROL_DEPTH_STALL); \
  616. intel_ring_emit(ring__, (addr__) | PIPE_CONTROL_GLOBAL_GTT); \
  617. intel_ring_emit(ring__, 0); \
  618. intel_ring_emit(ring__, 0); \
  619. } while (0)
  620. static int
  621. pc_render_add_request(struct intel_ring_buffer *ring)
  622. {
  623. struct pipe_control *pc = ring->private;
  624. u32 scratch_addr = pc->gtt_offset + 128;
  625. int ret;
  626. /* For Ironlake, MI_USER_INTERRUPT was deprecated and apparently
  627. * incoherent with writes to memory, i.e. completely fubar,
  628. * so we need to use PIPE_NOTIFY instead.
  629. *
  630. * However, we also need to workaround the qword write
  631. * incoherence by flushing the 6 PIPE_NOTIFY buffers out to
  632. * memory before requesting an interrupt.
  633. */
  634. ret = intel_ring_begin(ring, 32);
  635. if (ret)
  636. return ret;
  637. intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |
  638. PIPE_CONTROL_WRITE_FLUSH |
  639. PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE);
  640. intel_ring_emit(ring, pc->gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
  641. intel_ring_emit(ring, ring->outstanding_lazy_request);
  642. intel_ring_emit(ring, 0);
  643. PIPE_CONTROL_FLUSH(ring, scratch_addr);
  644. scratch_addr += 128; /* write to separate cachelines */
  645. PIPE_CONTROL_FLUSH(ring, scratch_addr);
  646. scratch_addr += 128;
  647. PIPE_CONTROL_FLUSH(ring, scratch_addr);
  648. scratch_addr += 128;
  649. PIPE_CONTROL_FLUSH(ring, scratch_addr);
  650. scratch_addr += 128;
  651. PIPE_CONTROL_FLUSH(ring, scratch_addr);
  652. scratch_addr += 128;
  653. PIPE_CONTROL_FLUSH(ring, scratch_addr);
  654. intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |
  655. PIPE_CONTROL_WRITE_FLUSH |
  656. PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE |
  657. PIPE_CONTROL_NOTIFY);
  658. intel_ring_emit(ring, pc->gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
  659. intel_ring_emit(ring, ring->outstanding_lazy_request);
  660. intel_ring_emit(ring, 0);
  661. intel_ring_advance(ring);
  662. return 0;
  663. }
  664. static u32
  665. gen6_ring_get_seqno(struct intel_ring_buffer *ring, bool lazy_coherency)
  666. {
  667. /* Workaround to force correct ordering between irq and seqno writes on
  668. * ivb (and maybe also on snb) by reading from a CS register (like
  669. * ACTHD) before reading the status page. */
  670. if (!lazy_coherency)
  671. intel_ring_get_active_head(ring);
  672. return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
  673. }
  674. static u32
  675. ring_get_seqno(struct intel_ring_buffer *ring, bool lazy_coherency)
  676. {
  677. return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
  678. }
  679. static void
  680. ring_set_seqno(struct intel_ring_buffer *ring, u32 seqno)
  681. {
  682. intel_write_status_page(ring, I915_GEM_HWS_INDEX, seqno);
  683. }
  684. static u32
  685. pc_render_get_seqno(struct intel_ring_buffer *ring, bool lazy_coherency)
  686. {
  687. struct pipe_control *pc = ring->private;
  688. return pc->cpu_page[0];
  689. }
  690. static void
  691. pc_render_set_seqno(struct intel_ring_buffer *ring, u32 seqno)
  692. {
  693. struct pipe_control *pc = ring->private;
  694. pc->cpu_page[0] = seqno;
  695. }
  696. static bool
  697. gen5_ring_get_irq(struct intel_ring_buffer *ring)
  698. {
  699. struct drm_device *dev = ring->dev;
  700. drm_i915_private_t *dev_priv = dev->dev_private;
  701. unsigned long flags;
  702. if (!dev->irq_enabled)
  703. return false;
  704. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  705. if (ring->irq_refcount.gt++ == 0) {
  706. dev_priv->gt_irq_mask &= ~ring->irq_enable_mask;
  707. I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
  708. POSTING_READ(GTIMR);
  709. }
  710. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  711. return true;
  712. }
  713. static void
  714. gen5_ring_put_irq(struct intel_ring_buffer *ring)
  715. {
  716. struct drm_device *dev = ring->dev;
  717. drm_i915_private_t *dev_priv = dev->dev_private;
  718. unsigned long flags;
  719. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  720. if (--ring->irq_refcount.gt == 0) {
  721. dev_priv->gt_irq_mask |= ring->irq_enable_mask;
  722. I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
  723. POSTING_READ(GTIMR);
  724. }
  725. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  726. }
  727. static bool
  728. i9xx_ring_get_irq(struct intel_ring_buffer *ring)
  729. {
  730. struct drm_device *dev = ring->dev;
  731. drm_i915_private_t *dev_priv = dev->dev_private;
  732. unsigned long flags;
  733. if (!dev->irq_enabled)
  734. return false;
  735. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  736. if (ring->irq_refcount.gt++ == 0) {
  737. dev_priv->irq_mask &= ~ring->irq_enable_mask;
  738. I915_WRITE(IMR, dev_priv->irq_mask);
  739. POSTING_READ(IMR);
  740. }
  741. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  742. return true;
  743. }
  744. static void
  745. i9xx_ring_put_irq(struct intel_ring_buffer *ring)
  746. {
  747. struct drm_device *dev = ring->dev;
  748. drm_i915_private_t *dev_priv = dev->dev_private;
  749. unsigned long flags;
  750. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  751. if (--ring->irq_refcount.gt == 0) {
  752. dev_priv->irq_mask |= ring->irq_enable_mask;
  753. I915_WRITE(IMR, dev_priv->irq_mask);
  754. POSTING_READ(IMR);
  755. }
  756. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  757. }
  758. static bool
  759. i8xx_ring_get_irq(struct intel_ring_buffer *ring)
  760. {
  761. struct drm_device *dev = ring->dev;
  762. drm_i915_private_t *dev_priv = dev->dev_private;
  763. unsigned long flags;
  764. if (!dev->irq_enabled)
  765. return false;
  766. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  767. if (ring->irq_refcount.gt++ == 0) {
  768. dev_priv->irq_mask &= ~ring->irq_enable_mask;
  769. I915_WRITE16(IMR, dev_priv->irq_mask);
  770. POSTING_READ16(IMR);
  771. }
  772. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  773. return true;
  774. }
  775. static void
  776. i8xx_ring_put_irq(struct intel_ring_buffer *ring)
  777. {
  778. struct drm_device *dev = ring->dev;
  779. drm_i915_private_t *dev_priv = dev->dev_private;
  780. unsigned long flags;
  781. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  782. if (--ring->irq_refcount.gt == 0) {
  783. dev_priv->irq_mask |= ring->irq_enable_mask;
  784. I915_WRITE16(IMR, dev_priv->irq_mask);
  785. POSTING_READ16(IMR);
  786. }
  787. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  788. }
  789. void intel_ring_setup_status_page(struct intel_ring_buffer *ring)
  790. {
  791. struct drm_device *dev = ring->dev;
  792. drm_i915_private_t *dev_priv = ring->dev->dev_private;
  793. u32 mmio = 0;
  794. /* The ring status page addresses are no longer next to the rest of
  795. * the ring registers as of gen7.
  796. */
  797. if (IS_GEN7(dev)) {
  798. switch (ring->id) {
  799. case RCS:
  800. mmio = RENDER_HWS_PGA_GEN7;
  801. break;
  802. case BCS:
  803. mmio = BLT_HWS_PGA_GEN7;
  804. break;
  805. case VCS:
  806. mmio = BSD_HWS_PGA_GEN7;
  807. break;
  808. case VECS:
  809. mmio = VEBOX_HWS_PGA_GEN7;
  810. break;
  811. }
  812. } else if (IS_GEN6(ring->dev)) {
  813. mmio = RING_HWS_PGA_GEN6(ring->mmio_base);
  814. } else {
  815. mmio = RING_HWS_PGA(ring->mmio_base);
  816. }
  817. I915_WRITE(mmio, (u32)ring->status_page.gfx_addr);
  818. POSTING_READ(mmio);
  819. }
  820. static int
  821. bsd_ring_flush(struct intel_ring_buffer *ring,
  822. u32 invalidate_domains,
  823. u32 flush_domains)
  824. {
  825. int ret;
  826. ret = intel_ring_begin(ring, 2);
  827. if (ret)
  828. return ret;
  829. intel_ring_emit(ring, MI_FLUSH);
  830. intel_ring_emit(ring, MI_NOOP);
  831. intel_ring_advance(ring);
  832. return 0;
  833. }
  834. static int
  835. i9xx_add_request(struct intel_ring_buffer *ring)
  836. {
  837. int ret;
  838. ret = intel_ring_begin(ring, 4);
  839. if (ret)
  840. return ret;
  841. intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
  842. intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
  843. intel_ring_emit(ring, ring->outstanding_lazy_request);
  844. intel_ring_emit(ring, MI_USER_INTERRUPT);
  845. intel_ring_advance(ring);
  846. return 0;
  847. }
  848. static bool
  849. gen6_ring_get_irq(struct intel_ring_buffer *ring)
  850. {
  851. struct drm_device *dev = ring->dev;
  852. drm_i915_private_t *dev_priv = dev->dev_private;
  853. unsigned long flags;
  854. if (!dev->irq_enabled)
  855. return false;
  856. /* It looks like we need to prevent the gt from suspending while waiting
  857. * for an notifiy irq, otherwise irqs seem to get lost on at least the
  858. * blt/bsd rings on ivb. */
  859. gen6_gt_force_wake_get(dev_priv);
  860. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  861. if (ring->irq_refcount.gt++ == 0) {
  862. if (HAS_L3_GPU_CACHE(dev) && ring->id == RCS)
  863. I915_WRITE_IMR(ring,
  864. ~(ring->irq_enable_mask |
  865. GT_RENDER_L3_PARITY_ERROR_INTERRUPT));
  866. else
  867. I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
  868. dev_priv->gt_irq_mask &= ~ring->irq_enable_mask;
  869. I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
  870. POSTING_READ(GTIMR);
  871. }
  872. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  873. return true;
  874. }
  875. static void
  876. gen6_ring_put_irq(struct intel_ring_buffer *ring)
  877. {
  878. struct drm_device *dev = ring->dev;
  879. drm_i915_private_t *dev_priv = dev->dev_private;
  880. unsigned long flags;
  881. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  882. if (--ring->irq_refcount.gt == 0) {
  883. if (HAS_L3_GPU_CACHE(dev) && ring->id == RCS)
  884. I915_WRITE_IMR(ring,
  885. ~GT_RENDER_L3_PARITY_ERROR_INTERRUPT);
  886. else
  887. I915_WRITE_IMR(ring, ~0);
  888. dev_priv->gt_irq_mask |= ring->irq_enable_mask;
  889. I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
  890. POSTING_READ(GTIMR);
  891. }
  892. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  893. gen6_gt_force_wake_put(dev_priv);
  894. }
  895. static bool
  896. hsw_vebox_get_irq(struct intel_ring_buffer *ring)
  897. {
  898. struct drm_device *dev = ring->dev;
  899. struct drm_i915_private *dev_priv = dev->dev_private;
  900. unsigned long flags;
  901. if (!dev->irq_enabled)
  902. return false;
  903. spin_lock_irqsave(&dev_priv->rps.lock, flags);
  904. if (ring->irq_refcount.pm++ == 0) {
  905. u32 pm_imr = I915_READ(GEN6_PMIMR);
  906. I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
  907. I915_WRITE(GEN6_PMIMR, pm_imr & ~ring->irq_enable_mask);
  908. POSTING_READ(GEN6_PMIMR);
  909. }
  910. spin_unlock_irqrestore(&dev_priv->rps.lock, flags);
  911. return true;
  912. }
  913. static void
  914. hsw_vebox_put_irq(struct intel_ring_buffer *ring)
  915. {
  916. struct drm_device *dev = ring->dev;
  917. struct drm_i915_private *dev_priv = dev->dev_private;
  918. unsigned long flags;
  919. if (!dev->irq_enabled)
  920. return;
  921. spin_lock_irqsave(&dev_priv->rps.lock, flags);
  922. if (--ring->irq_refcount.pm == 0) {
  923. u32 pm_imr = I915_READ(GEN6_PMIMR);
  924. I915_WRITE_IMR(ring, ~0);
  925. I915_WRITE(GEN6_PMIMR, pm_imr | ring->irq_enable_mask);
  926. POSTING_READ(GEN6_PMIMR);
  927. }
  928. spin_unlock_irqrestore(&dev_priv->rps.lock, flags);
  929. }
  930. static int
  931. i965_dispatch_execbuffer(struct intel_ring_buffer *ring,
  932. u32 offset, u32 length,
  933. unsigned flags)
  934. {
  935. int ret;
  936. ret = intel_ring_begin(ring, 2);
  937. if (ret)
  938. return ret;
  939. intel_ring_emit(ring,
  940. MI_BATCH_BUFFER_START |
  941. MI_BATCH_GTT |
  942. (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE_I965));
  943. intel_ring_emit(ring, offset);
  944. intel_ring_advance(ring);
  945. return 0;
  946. }
  947. /* Just userspace ABI convention to limit the wa batch bo to a resonable size */
  948. #define I830_BATCH_LIMIT (256*1024)
  949. static int
  950. i830_dispatch_execbuffer(struct intel_ring_buffer *ring,
  951. u32 offset, u32 len,
  952. unsigned flags)
  953. {
  954. int ret;
  955. if (flags & I915_DISPATCH_PINNED) {
  956. ret = intel_ring_begin(ring, 4);
  957. if (ret)
  958. return ret;
  959. intel_ring_emit(ring, MI_BATCH_BUFFER);
  960. intel_ring_emit(ring, offset | (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE));
  961. intel_ring_emit(ring, offset + len - 8);
  962. intel_ring_emit(ring, MI_NOOP);
  963. intel_ring_advance(ring);
  964. } else {
  965. struct drm_i915_gem_object *obj = ring->private;
  966. u32 cs_offset = obj->gtt_offset;
  967. if (len > I830_BATCH_LIMIT)
  968. return -ENOSPC;
  969. ret = intel_ring_begin(ring, 9+3);
  970. if (ret)
  971. return ret;
  972. /* Blit the batch (which has now all relocs applied) to the stable batch
  973. * scratch bo area (so that the CS never stumbles over its tlb
  974. * invalidation bug) ... */
  975. intel_ring_emit(ring, XY_SRC_COPY_BLT_CMD |
  976. XY_SRC_COPY_BLT_WRITE_ALPHA |
  977. XY_SRC_COPY_BLT_WRITE_RGB);
  978. intel_ring_emit(ring, BLT_DEPTH_32 | BLT_ROP_GXCOPY | 4096);
  979. intel_ring_emit(ring, 0);
  980. intel_ring_emit(ring, (DIV_ROUND_UP(len, 4096) << 16) | 1024);
  981. intel_ring_emit(ring, cs_offset);
  982. intel_ring_emit(ring, 0);
  983. intel_ring_emit(ring, 4096);
  984. intel_ring_emit(ring, offset);
  985. intel_ring_emit(ring, MI_FLUSH);
  986. /* ... and execute it. */
  987. intel_ring_emit(ring, MI_BATCH_BUFFER);
  988. intel_ring_emit(ring, cs_offset | (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE));
  989. intel_ring_emit(ring, cs_offset + len - 8);
  990. intel_ring_advance(ring);
  991. }
  992. return 0;
  993. }
  994. static int
  995. i915_dispatch_execbuffer(struct intel_ring_buffer *ring,
  996. u32 offset, u32 len,
  997. unsigned flags)
  998. {
  999. int ret;
  1000. ret = intel_ring_begin(ring, 2);
  1001. if (ret)
  1002. return ret;
  1003. intel_ring_emit(ring, MI_BATCH_BUFFER_START | MI_BATCH_GTT);
  1004. intel_ring_emit(ring, offset | (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE));
  1005. intel_ring_advance(ring);
  1006. return 0;
  1007. }
  1008. static void cleanup_status_page(struct intel_ring_buffer *ring)
  1009. {
  1010. struct drm_i915_gem_object *obj;
  1011. obj = ring->status_page.obj;
  1012. if (obj == NULL)
  1013. return;
  1014. kunmap(sg_page(obj->pages->sgl));
  1015. i915_gem_object_unpin(obj);
  1016. drm_gem_object_unreference(&obj->base);
  1017. ring->status_page.obj = NULL;
  1018. }
  1019. static int init_status_page(struct intel_ring_buffer *ring)
  1020. {
  1021. struct drm_device *dev = ring->dev;
  1022. struct drm_i915_gem_object *obj;
  1023. int ret;
  1024. obj = i915_gem_alloc_object(dev, 4096);
  1025. if (obj == NULL) {
  1026. DRM_ERROR("Failed to allocate status page\n");
  1027. ret = -ENOMEM;
  1028. goto err;
  1029. }
  1030. i915_gem_object_set_cache_level(obj, I915_CACHE_LLC);
  1031. ret = i915_gem_object_pin(obj, 4096, true, false);
  1032. if (ret != 0) {
  1033. goto err_unref;
  1034. }
  1035. ring->status_page.gfx_addr = obj->gtt_offset;
  1036. ring->status_page.page_addr = kmap(sg_page(obj->pages->sgl));
  1037. if (ring->status_page.page_addr == NULL) {
  1038. ret = -ENOMEM;
  1039. goto err_unpin;
  1040. }
  1041. ring->status_page.obj = obj;
  1042. memset(ring->status_page.page_addr, 0, PAGE_SIZE);
  1043. intel_ring_setup_status_page(ring);
  1044. DRM_DEBUG_DRIVER("%s hws offset: 0x%08x\n",
  1045. ring->name, ring->status_page.gfx_addr);
  1046. return 0;
  1047. err_unpin:
  1048. i915_gem_object_unpin(obj);
  1049. err_unref:
  1050. drm_gem_object_unreference(&obj->base);
  1051. err:
  1052. return ret;
  1053. }
  1054. static int init_phys_hws_pga(struct intel_ring_buffer *ring)
  1055. {
  1056. struct drm_i915_private *dev_priv = ring->dev->dev_private;
  1057. u32 addr;
  1058. if (!dev_priv->status_page_dmah) {
  1059. dev_priv->status_page_dmah =
  1060. drm_pci_alloc(ring->dev, PAGE_SIZE, PAGE_SIZE);
  1061. if (!dev_priv->status_page_dmah)
  1062. return -ENOMEM;
  1063. }
  1064. addr = dev_priv->status_page_dmah->busaddr;
  1065. if (INTEL_INFO(ring->dev)->gen >= 4)
  1066. addr |= (dev_priv->status_page_dmah->busaddr >> 28) & 0xf0;
  1067. I915_WRITE(HWS_PGA, addr);
  1068. ring->status_page.page_addr = dev_priv->status_page_dmah->vaddr;
  1069. memset(ring->status_page.page_addr, 0, PAGE_SIZE);
  1070. return 0;
  1071. }
  1072. static int intel_init_ring_buffer(struct drm_device *dev,
  1073. struct intel_ring_buffer *ring)
  1074. {
  1075. struct drm_i915_gem_object *obj;
  1076. struct drm_i915_private *dev_priv = dev->dev_private;
  1077. int ret;
  1078. ring->dev = dev;
  1079. INIT_LIST_HEAD(&ring->active_list);
  1080. INIT_LIST_HEAD(&ring->request_list);
  1081. ring->size = 32 * PAGE_SIZE;
  1082. memset(ring->sync_seqno, 0, sizeof(ring->sync_seqno));
  1083. init_waitqueue_head(&ring->irq_queue);
  1084. if (I915_NEED_GFX_HWS(dev)) {
  1085. ret = init_status_page(ring);
  1086. if (ret)
  1087. return ret;
  1088. } else {
  1089. BUG_ON(ring->id != RCS);
  1090. ret = init_phys_hws_pga(ring);
  1091. if (ret)
  1092. return ret;
  1093. }
  1094. obj = NULL;
  1095. if (!HAS_LLC(dev))
  1096. obj = i915_gem_object_create_stolen(dev, ring->size);
  1097. if (obj == NULL)
  1098. obj = i915_gem_alloc_object(dev, ring->size);
  1099. if (obj == NULL) {
  1100. DRM_ERROR("Failed to allocate ringbuffer\n");
  1101. ret = -ENOMEM;
  1102. goto err_hws;
  1103. }
  1104. ring->obj = obj;
  1105. ret = i915_gem_object_pin(obj, PAGE_SIZE, true, false);
  1106. if (ret)
  1107. goto err_unref;
  1108. ret = i915_gem_object_set_to_gtt_domain(obj, true);
  1109. if (ret)
  1110. goto err_unpin;
  1111. ring->virtual_start =
  1112. ioremap_wc(dev_priv->gtt.mappable_base + obj->gtt_offset,
  1113. ring->size);
  1114. if (ring->virtual_start == NULL) {
  1115. DRM_ERROR("Failed to map ringbuffer.\n");
  1116. ret = -EINVAL;
  1117. goto err_unpin;
  1118. }
  1119. ret = ring->init(ring);
  1120. if (ret)
  1121. goto err_unmap;
  1122. /* Workaround an erratum on the i830 which causes a hang if
  1123. * the TAIL pointer points to within the last 2 cachelines
  1124. * of the buffer.
  1125. */
  1126. ring->effective_size = ring->size;
  1127. if (IS_I830(ring->dev) || IS_845G(ring->dev))
  1128. ring->effective_size -= 128;
  1129. return 0;
  1130. err_unmap:
  1131. iounmap(ring->virtual_start);
  1132. err_unpin:
  1133. i915_gem_object_unpin(obj);
  1134. err_unref:
  1135. drm_gem_object_unreference(&obj->base);
  1136. ring->obj = NULL;
  1137. err_hws:
  1138. cleanup_status_page(ring);
  1139. return ret;
  1140. }
  1141. void intel_cleanup_ring_buffer(struct intel_ring_buffer *ring)
  1142. {
  1143. struct drm_i915_private *dev_priv;
  1144. int ret;
  1145. if (ring->obj == NULL)
  1146. return;
  1147. /* Disable the ring buffer. The ring must be idle at this point */
  1148. dev_priv = ring->dev->dev_private;
  1149. ret = intel_ring_idle(ring);
  1150. if (ret)
  1151. DRM_ERROR("failed to quiesce %s whilst cleaning up: %d\n",
  1152. ring->name, ret);
  1153. I915_WRITE_CTL(ring, 0);
  1154. iounmap(ring->virtual_start);
  1155. i915_gem_object_unpin(ring->obj);
  1156. drm_gem_object_unreference(&ring->obj->base);
  1157. ring->obj = NULL;
  1158. if (ring->cleanup)
  1159. ring->cleanup(ring);
  1160. cleanup_status_page(ring);
  1161. }
  1162. static int intel_ring_wait_seqno(struct intel_ring_buffer *ring, u32 seqno)
  1163. {
  1164. int ret;
  1165. ret = i915_wait_seqno(ring, seqno);
  1166. if (!ret)
  1167. i915_gem_retire_requests_ring(ring);
  1168. return ret;
  1169. }
  1170. static int intel_ring_wait_request(struct intel_ring_buffer *ring, int n)
  1171. {
  1172. struct drm_i915_gem_request *request;
  1173. u32 seqno = 0;
  1174. int ret;
  1175. i915_gem_retire_requests_ring(ring);
  1176. if (ring->last_retired_head != -1) {
  1177. ring->head = ring->last_retired_head;
  1178. ring->last_retired_head = -1;
  1179. ring->space = ring_space(ring);
  1180. if (ring->space >= n)
  1181. return 0;
  1182. }
  1183. list_for_each_entry(request, &ring->request_list, list) {
  1184. int space;
  1185. if (request->tail == -1)
  1186. continue;
  1187. space = request->tail - (ring->tail + I915_RING_FREE_SPACE);
  1188. if (space < 0)
  1189. space += ring->size;
  1190. if (space >= n) {
  1191. seqno = request->seqno;
  1192. break;
  1193. }
  1194. /* Consume this request in case we need more space than
  1195. * is available and so need to prevent a race between
  1196. * updating last_retired_head and direct reads of
  1197. * I915_RING_HEAD. It also provides a nice sanity check.
  1198. */
  1199. request->tail = -1;
  1200. }
  1201. if (seqno == 0)
  1202. return -ENOSPC;
  1203. ret = intel_ring_wait_seqno(ring, seqno);
  1204. if (ret)
  1205. return ret;
  1206. if (WARN_ON(ring->last_retired_head == -1))
  1207. return -ENOSPC;
  1208. ring->head = ring->last_retired_head;
  1209. ring->last_retired_head = -1;
  1210. ring->space = ring_space(ring);
  1211. if (WARN_ON(ring->space < n))
  1212. return -ENOSPC;
  1213. return 0;
  1214. }
  1215. static int ring_wait_for_space(struct intel_ring_buffer *ring, int n)
  1216. {
  1217. struct drm_device *dev = ring->dev;
  1218. struct drm_i915_private *dev_priv = dev->dev_private;
  1219. unsigned long end;
  1220. int ret;
  1221. ret = intel_ring_wait_request(ring, n);
  1222. if (ret != -ENOSPC)
  1223. return ret;
  1224. trace_i915_ring_wait_begin(ring);
  1225. /* With GEM the hangcheck timer should kick us out of the loop,
  1226. * leaving it early runs the risk of corrupting GEM state (due
  1227. * to running on almost untested codepaths). But on resume
  1228. * timers don't work yet, so prevent a complete hang in that
  1229. * case by choosing an insanely large timeout. */
  1230. end = jiffies + 60 * HZ;
  1231. do {
  1232. ring->head = I915_READ_HEAD(ring);
  1233. ring->space = ring_space(ring);
  1234. if (ring->space >= n) {
  1235. trace_i915_ring_wait_end(ring);
  1236. return 0;
  1237. }
  1238. if (dev->primary->master) {
  1239. struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
  1240. if (master_priv->sarea_priv)
  1241. master_priv->sarea_priv->perf_boxes |= I915_BOX_WAIT;
  1242. }
  1243. msleep(1);
  1244. ret = i915_gem_check_wedge(&dev_priv->gpu_error,
  1245. dev_priv->mm.interruptible);
  1246. if (ret)
  1247. return ret;
  1248. } while (!time_after(jiffies, end));
  1249. trace_i915_ring_wait_end(ring);
  1250. return -EBUSY;
  1251. }
  1252. static int intel_wrap_ring_buffer(struct intel_ring_buffer *ring)
  1253. {
  1254. uint32_t __iomem *virt;
  1255. int rem = ring->size - ring->tail;
  1256. if (ring->space < rem) {
  1257. int ret = ring_wait_for_space(ring, rem);
  1258. if (ret)
  1259. return ret;
  1260. }
  1261. virt = ring->virtual_start + ring->tail;
  1262. rem /= 4;
  1263. while (rem--)
  1264. iowrite32(MI_NOOP, virt++);
  1265. ring->tail = 0;
  1266. ring->space = ring_space(ring);
  1267. return 0;
  1268. }
  1269. int intel_ring_idle(struct intel_ring_buffer *ring)
  1270. {
  1271. u32 seqno;
  1272. int ret;
  1273. /* We need to add any requests required to flush the objects and ring */
  1274. if (ring->outstanding_lazy_request) {
  1275. ret = i915_add_request(ring, NULL, NULL);
  1276. if (ret)
  1277. return ret;
  1278. }
  1279. /* Wait upon the last request to be completed */
  1280. if (list_empty(&ring->request_list))
  1281. return 0;
  1282. seqno = list_entry(ring->request_list.prev,
  1283. struct drm_i915_gem_request,
  1284. list)->seqno;
  1285. return i915_wait_seqno(ring, seqno);
  1286. }
  1287. static int
  1288. intel_ring_alloc_seqno(struct intel_ring_buffer *ring)
  1289. {
  1290. if (ring->outstanding_lazy_request)
  1291. return 0;
  1292. return i915_gem_get_seqno(ring->dev, &ring->outstanding_lazy_request);
  1293. }
  1294. static int __intel_ring_begin(struct intel_ring_buffer *ring,
  1295. int bytes)
  1296. {
  1297. int ret;
  1298. if (unlikely(ring->tail + bytes > ring->effective_size)) {
  1299. ret = intel_wrap_ring_buffer(ring);
  1300. if (unlikely(ret))
  1301. return ret;
  1302. }
  1303. if (unlikely(ring->space < bytes)) {
  1304. ret = ring_wait_for_space(ring, bytes);
  1305. if (unlikely(ret))
  1306. return ret;
  1307. }
  1308. ring->space -= bytes;
  1309. return 0;
  1310. }
  1311. int intel_ring_begin(struct intel_ring_buffer *ring,
  1312. int num_dwords)
  1313. {
  1314. drm_i915_private_t *dev_priv = ring->dev->dev_private;
  1315. int ret;
  1316. ret = i915_gem_check_wedge(&dev_priv->gpu_error,
  1317. dev_priv->mm.interruptible);
  1318. if (ret)
  1319. return ret;
  1320. /* Preallocate the olr before touching the ring */
  1321. ret = intel_ring_alloc_seqno(ring);
  1322. if (ret)
  1323. return ret;
  1324. return __intel_ring_begin(ring, num_dwords * sizeof(uint32_t));
  1325. }
  1326. void intel_ring_init_seqno(struct intel_ring_buffer *ring, u32 seqno)
  1327. {
  1328. struct drm_i915_private *dev_priv = ring->dev->dev_private;
  1329. BUG_ON(ring->outstanding_lazy_request);
  1330. if (INTEL_INFO(ring->dev)->gen >= 6) {
  1331. I915_WRITE(RING_SYNC_0(ring->mmio_base), 0);
  1332. I915_WRITE(RING_SYNC_1(ring->mmio_base), 0);
  1333. }
  1334. ring->set_seqno(ring, seqno);
  1335. ring->hangcheck.seqno = seqno;
  1336. }
  1337. void intel_ring_advance(struct intel_ring_buffer *ring)
  1338. {
  1339. struct drm_i915_private *dev_priv = ring->dev->dev_private;
  1340. ring->tail &= ring->size - 1;
  1341. if (dev_priv->gpu_error.stop_rings & intel_ring_flag(ring))
  1342. return;
  1343. ring->write_tail(ring, ring->tail);
  1344. }
  1345. static void gen6_bsd_ring_write_tail(struct intel_ring_buffer *ring,
  1346. u32 value)
  1347. {
  1348. drm_i915_private_t *dev_priv = ring->dev->dev_private;
  1349. /* Every tail move must follow the sequence below */
  1350. /* Disable notification that the ring is IDLE. The GT
  1351. * will then assume that it is busy and bring it out of rc6.
  1352. */
  1353. I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
  1354. _MASKED_BIT_ENABLE(GEN6_BSD_SLEEP_MSG_DISABLE));
  1355. /* Clear the context id. Here be magic! */
  1356. I915_WRITE64(GEN6_BSD_RNCID, 0x0);
  1357. /* Wait for the ring not to be idle, i.e. for it to wake up. */
  1358. if (wait_for((I915_READ(GEN6_BSD_SLEEP_PSMI_CONTROL) &
  1359. GEN6_BSD_SLEEP_INDICATOR) == 0,
  1360. 50))
  1361. DRM_ERROR("timed out waiting for the BSD ring to wake up\n");
  1362. /* Now that the ring is fully powered up, update the tail */
  1363. I915_WRITE_TAIL(ring, value);
  1364. POSTING_READ(RING_TAIL(ring->mmio_base));
  1365. /* Let the ring send IDLE messages to the GT again,
  1366. * and so let it sleep to conserve power when idle.
  1367. */
  1368. I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
  1369. _MASKED_BIT_DISABLE(GEN6_BSD_SLEEP_MSG_DISABLE));
  1370. }
  1371. static int gen6_bsd_ring_flush(struct intel_ring_buffer *ring,
  1372. u32 invalidate, u32 flush)
  1373. {
  1374. uint32_t cmd;
  1375. int ret;
  1376. ret = intel_ring_begin(ring, 4);
  1377. if (ret)
  1378. return ret;
  1379. cmd = MI_FLUSH_DW;
  1380. /*
  1381. * Bspec vol 1c.5 - video engine command streamer:
  1382. * "If ENABLED, all TLBs will be invalidated once the flush
  1383. * operation is complete. This bit is only valid when the
  1384. * Post-Sync Operation field is a value of 1h or 3h."
  1385. */
  1386. if (invalidate & I915_GEM_GPU_DOMAINS)
  1387. cmd |= MI_INVALIDATE_TLB | MI_INVALIDATE_BSD |
  1388. MI_FLUSH_DW_STORE_INDEX | MI_FLUSH_DW_OP_STOREDW;
  1389. intel_ring_emit(ring, cmd);
  1390. intel_ring_emit(ring, I915_GEM_HWS_SCRATCH_ADDR | MI_FLUSH_DW_USE_GTT);
  1391. intel_ring_emit(ring, 0);
  1392. intel_ring_emit(ring, MI_NOOP);
  1393. intel_ring_advance(ring);
  1394. return 0;
  1395. }
  1396. static int
  1397. hsw_ring_dispatch_execbuffer(struct intel_ring_buffer *ring,
  1398. u32 offset, u32 len,
  1399. unsigned flags)
  1400. {
  1401. int ret;
  1402. ret = intel_ring_begin(ring, 2);
  1403. if (ret)
  1404. return ret;
  1405. intel_ring_emit(ring,
  1406. MI_BATCH_BUFFER_START | MI_BATCH_PPGTT_HSW |
  1407. (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE_HSW));
  1408. /* bit0-7 is the length on GEN6+ */
  1409. intel_ring_emit(ring, offset);
  1410. intel_ring_advance(ring);
  1411. return 0;
  1412. }
  1413. static int
  1414. gen6_ring_dispatch_execbuffer(struct intel_ring_buffer *ring,
  1415. u32 offset, u32 len,
  1416. unsigned flags)
  1417. {
  1418. int ret;
  1419. ret = intel_ring_begin(ring, 2);
  1420. if (ret)
  1421. return ret;
  1422. intel_ring_emit(ring,
  1423. MI_BATCH_BUFFER_START |
  1424. (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE_I965));
  1425. /* bit0-7 is the length on GEN6+ */
  1426. intel_ring_emit(ring, offset);
  1427. intel_ring_advance(ring);
  1428. return 0;
  1429. }
  1430. /* Blitter support (SandyBridge+) */
  1431. static int gen6_ring_flush(struct intel_ring_buffer *ring,
  1432. u32 invalidate, u32 flush)
  1433. {
  1434. struct drm_device *dev = ring->dev;
  1435. uint32_t cmd;
  1436. int ret;
  1437. ret = intel_ring_begin(ring, 4);
  1438. if (ret)
  1439. return ret;
  1440. cmd = MI_FLUSH_DW;
  1441. /*
  1442. * Bspec vol 1c.3 - blitter engine command streamer:
  1443. * "If ENABLED, all TLBs will be invalidated once the flush
  1444. * operation is complete. This bit is only valid when the
  1445. * Post-Sync Operation field is a value of 1h or 3h."
  1446. */
  1447. if (invalidate & I915_GEM_DOMAIN_RENDER)
  1448. cmd |= MI_INVALIDATE_TLB | MI_FLUSH_DW_STORE_INDEX |
  1449. MI_FLUSH_DW_OP_STOREDW;
  1450. intel_ring_emit(ring, cmd);
  1451. intel_ring_emit(ring, I915_GEM_HWS_SCRATCH_ADDR | MI_FLUSH_DW_USE_GTT);
  1452. intel_ring_emit(ring, 0);
  1453. intel_ring_emit(ring, MI_NOOP);
  1454. intel_ring_advance(ring);
  1455. if (IS_GEN7(dev) && flush)
  1456. return gen7_ring_fbc_flush(ring, FBC_REND_CACHE_CLEAN);
  1457. return 0;
  1458. }
  1459. int intel_init_render_ring_buffer(struct drm_device *dev)
  1460. {
  1461. drm_i915_private_t *dev_priv = dev->dev_private;
  1462. struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
  1463. ring->name = "render ring";
  1464. ring->id = RCS;
  1465. ring->mmio_base = RENDER_RING_BASE;
  1466. if (INTEL_INFO(dev)->gen >= 6) {
  1467. ring->add_request = gen6_add_request;
  1468. ring->flush = gen7_render_ring_flush;
  1469. if (INTEL_INFO(dev)->gen == 6)
  1470. ring->flush = gen6_render_ring_flush;
  1471. ring->irq_get = gen6_ring_get_irq;
  1472. ring->irq_put = gen6_ring_put_irq;
  1473. ring->irq_enable_mask = GT_RENDER_USER_INTERRUPT;
  1474. ring->get_seqno = gen6_ring_get_seqno;
  1475. ring->set_seqno = ring_set_seqno;
  1476. ring->sync_to = gen6_ring_sync;
  1477. ring->semaphore_register[RCS] = MI_SEMAPHORE_SYNC_INVALID;
  1478. ring->semaphore_register[VCS] = MI_SEMAPHORE_SYNC_RV;
  1479. ring->semaphore_register[BCS] = MI_SEMAPHORE_SYNC_RB;
  1480. ring->semaphore_register[VECS] = MI_SEMAPHORE_SYNC_RVE;
  1481. ring->signal_mbox[RCS] = GEN6_NOSYNC;
  1482. ring->signal_mbox[VCS] = GEN6_VRSYNC;
  1483. ring->signal_mbox[BCS] = GEN6_BRSYNC;
  1484. ring->signal_mbox[VECS] = GEN6_VERSYNC;
  1485. } else if (IS_GEN5(dev)) {
  1486. ring->add_request = pc_render_add_request;
  1487. ring->flush = gen4_render_ring_flush;
  1488. ring->get_seqno = pc_render_get_seqno;
  1489. ring->set_seqno = pc_render_set_seqno;
  1490. ring->irq_get = gen5_ring_get_irq;
  1491. ring->irq_put = gen5_ring_put_irq;
  1492. ring->irq_enable_mask = GT_RENDER_USER_INTERRUPT |
  1493. GT_RENDER_PIPECTL_NOTIFY_INTERRUPT;
  1494. } else {
  1495. ring->add_request = i9xx_add_request;
  1496. if (INTEL_INFO(dev)->gen < 4)
  1497. ring->flush = gen2_render_ring_flush;
  1498. else
  1499. ring->flush = gen4_render_ring_flush;
  1500. ring->get_seqno = ring_get_seqno;
  1501. ring->set_seqno = ring_set_seqno;
  1502. if (IS_GEN2(dev)) {
  1503. ring->irq_get = i8xx_ring_get_irq;
  1504. ring->irq_put = i8xx_ring_put_irq;
  1505. } else {
  1506. ring->irq_get = i9xx_ring_get_irq;
  1507. ring->irq_put = i9xx_ring_put_irq;
  1508. }
  1509. ring->irq_enable_mask = I915_USER_INTERRUPT;
  1510. }
  1511. ring->write_tail = ring_write_tail;
  1512. if (IS_HASWELL(dev))
  1513. ring->dispatch_execbuffer = hsw_ring_dispatch_execbuffer;
  1514. else if (INTEL_INFO(dev)->gen >= 6)
  1515. ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
  1516. else if (INTEL_INFO(dev)->gen >= 4)
  1517. ring->dispatch_execbuffer = i965_dispatch_execbuffer;
  1518. else if (IS_I830(dev) || IS_845G(dev))
  1519. ring->dispatch_execbuffer = i830_dispatch_execbuffer;
  1520. else
  1521. ring->dispatch_execbuffer = i915_dispatch_execbuffer;
  1522. ring->init = init_render_ring;
  1523. ring->cleanup = render_ring_cleanup;
  1524. /* Workaround batchbuffer to combat CS tlb bug. */
  1525. if (HAS_BROKEN_CS_TLB(dev)) {
  1526. struct drm_i915_gem_object *obj;
  1527. int ret;
  1528. obj = i915_gem_alloc_object(dev, I830_BATCH_LIMIT);
  1529. if (obj == NULL) {
  1530. DRM_ERROR("Failed to allocate batch bo\n");
  1531. return -ENOMEM;
  1532. }
  1533. ret = i915_gem_object_pin(obj, 0, true, false);
  1534. if (ret != 0) {
  1535. drm_gem_object_unreference(&obj->base);
  1536. DRM_ERROR("Failed to ping batch bo\n");
  1537. return ret;
  1538. }
  1539. ring->private = obj;
  1540. }
  1541. return intel_init_ring_buffer(dev, ring);
  1542. }
  1543. int intel_render_ring_init_dri(struct drm_device *dev, u64 start, u32 size)
  1544. {
  1545. drm_i915_private_t *dev_priv = dev->dev_private;
  1546. struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
  1547. int ret;
  1548. ring->name = "render ring";
  1549. ring->id = RCS;
  1550. ring->mmio_base = RENDER_RING_BASE;
  1551. if (INTEL_INFO(dev)->gen >= 6) {
  1552. /* non-kms not supported on gen6+ */
  1553. return -ENODEV;
  1554. }
  1555. /* Note: gem is not supported on gen5/ilk without kms (the corresponding
  1556. * gem_init ioctl returns with -ENODEV). Hence we do not need to set up
  1557. * the special gen5 functions. */
  1558. ring->add_request = i9xx_add_request;
  1559. if (INTEL_INFO(dev)->gen < 4)
  1560. ring->flush = gen2_render_ring_flush;
  1561. else
  1562. ring->flush = gen4_render_ring_flush;
  1563. ring->get_seqno = ring_get_seqno;
  1564. ring->set_seqno = ring_set_seqno;
  1565. if (IS_GEN2(dev)) {
  1566. ring->irq_get = i8xx_ring_get_irq;
  1567. ring->irq_put = i8xx_ring_put_irq;
  1568. } else {
  1569. ring->irq_get = i9xx_ring_get_irq;
  1570. ring->irq_put = i9xx_ring_put_irq;
  1571. }
  1572. ring->irq_enable_mask = I915_USER_INTERRUPT;
  1573. ring->write_tail = ring_write_tail;
  1574. if (INTEL_INFO(dev)->gen >= 4)
  1575. ring->dispatch_execbuffer = i965_dispatch_execbuffer;
  1576. else if (IS_I830(dev) || IS_845G(dev))
  1577. ring->dispatch_execbuffer = i830_dispatch_execbuffer;
  1578. else
  1579. ring->dispatch_execbuffer = i915_dispatch_execbuffer;
  1580. ring->init = init_render_ring;
  1581. ring->cleanup = render_ring_cleanup;
  1582. ring->dev = dev;
  1583. INIT_LIST_HEAD(&ring->active_list);
  1584. INIT_LIST_HEAD(&ring->request_list);
  1585. ring->size = size;
  1586. ring->effective_size = ring->size;
  1587. if (IS_I830(ring->dev) || IS_845G(ring->dev))
  1588. ring->effective_size -= 128;
  1589. ring->virtual_start = ioremap_wc(start, size);
  1590. if (ring->virtual_start == NULL) {
  1591. DRM_ERROR("can not ioremap virtual address for"
  1592. " ring buffer\n");
  1593. return -ENOMEM;
  1594. }
  1595. if (!I915_NEED_GFX_HWS(dev)) {
  1596. ret = init_phys_hws_pga(ring);
  1597. if (ret)
  1598. return ret;
  1599. }
  1600. return 0;
  1601. }
  1602. int intel_init_bsd_ring_buffer(struct drm_device *dev)
  1603. {
  1604. drm_i915_private_t *dev_priv = dev->dev_private;
  1605. struct intel_ring_buffer *ring = &dev_priv->ring[VCS];
  1606. ring->name = "bsd ring";
  1607. ring->id = VCS;
  1608. ring->write_tail = ring_write_tail;
  1609. if (IS_GEN6(dev) || IS_GEN7(dev)) {
  1610. ring->mmio_base = GEN6_BSD_RING_BASE;
  1611. /* gen6 bsd needs a special wa for tail updates */
  1612. if (IS_GEN6(dev))
  1613. ring->write_tail = gen6_bsd_ring_write_tail;
  1614. ring->flush = gen6_bsd_ring_flush;
  1615. ring->add_request = gen6_add_request;
  1616. ring->get_seqno = gen6_ring_get_seqno;
  1617. ring->set_seqno = ring_set_seqno;
  1618. ring->irq_enable_mask = GT_BSD_USER_INTERRUPT;
  1619. ring->irq_get = gen6_ring_get_irq;
  1620. ring->irq_put = gen6_ring_put_irq;
  1621. ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
  1622. ring->sync_to = gen6_ring_sync;
  1623. ring->semaphore_register[RCS] = MI_SEMAPHORE_SYNC_VR;
  1624. ring->semaphore_register[VCS] = MI_SEMAPHORE_SYNC_INVALID;
  1625. ring->semaphore_register[BCS] = MI_SEMAPHORE_SYNC_VB;
  1626. ring->semaphore_register[VECS] = MI_SEMAPHORE_SYNC_VVE;
  1627. ring->signal_mbox[RCS] = GEN6_RVSYNC;
  1628. ring->signal_mbox[VCS] = GEN6_NOSYNC;
  1629. ring->signal_mbox[BCS] = GEN6_BVSYNC;
  1630. ring->signal_mbox[VECS] = GEN6_VEVSYNC;
  1631. } else {
  1632. ring->mmio_base = BSD_RING_BASE;
  1633. ring->flush = bsd_ring_flush;
  1634. ring->add_request = i9xx_add_request;
  1635. ring->get_seqno = ring_get_seqno;
  1636. ring->set_seqno = ring_set_seqno;
  1637. if (IS_GEN5(dev)) {
  1638. ring->irq_enable_mask = ILK_BSD_USER_INTERRUPT;
  1639. ring->irq_get = gen5_ring_get_irq;
  1640. ring->irq_put = gen5_ring_put_irq;
  1641. } else {
  1642. ring->irq_enable_mask = I915_BSD_USER_INTERRUPT;
  1643. ring->irq_get = i9xx_ring_get_irq;
  1644. ring->irq_put = i9xx_ring_put_irq;
  1645. }
  1646. ring->dispatch_execbuffer = i965_dispatch_execbuffer;
  1647. }
  1648. ring->init = init_ring_common;
  1649. return intel_init_ring_buffer(dev, ring);
  1650. }
  1651. int intel_init_blt_ring_buffer(struct drm_device *dev)
  1652. {
  1653. drm_i915_private_t *dev_priv = dev->dev_private;
  1654. struct intel_ring_buffer *ring = &dev_priv->ring[BCS];
  1655. ring->name = "blitter ring";
  1656. ring->id = BCS;
  1657. ring->mmio_base = BLT_RING_BASE;
  1658. ring->write_tail = ring_write_tail;
  1659. ring->flush = gen6_ring_flush;
  1660. ring->add_request = gen6_add_request;
  1661. ring->get_seqno = gen6_ring_get_seqno;
  1662. ring->set_seqno = ring_set_seqno;
  1663. ring->irq_enable_mask = GT_BLT_USER_INTERRUPT;
  1664. ring->irq_get = gen6_ring_get_irq;
  1665. ring->irq_put = gen6_ring_put_irq;
  1666. ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
  1667. ring->sync_to = gen6_ring_sync;
  1668. ring->semaphore_register[RCS] = MI_SEMAPHORE_SYNC_BR;
  1669. ring->semaphore_register[VCS] = MI_SEMAPHORE_SYNC_BV;
  1670. ring->semaphore_register[BCS] = MI_SEMAPHORE_SYNC_INVALID;
  1671. ring->semaphore_register[VECS] = MI_SEMAPHORE_SYNC_BVE;
  1672. ring->signal_mbox[RCS] = GEN6_RBSYNC;
  1673. ring->signal_mbox[VCS] = GEN6_VBSYNC;
  1674. ring->signal_mbox[BCS] = GEN6_NOSYNC;
  1675. ring->signal_mbox[VECS] = GEN6_VEBSYNC;
  1676. ring->init = init_ring_common;
  1677. return intel_init_ring_buffer(dev, ring);
  1678. }
  1679. int intel_init_vebox_ring_buffer(struct drm_device *dev)
  1680. {
  1681. drm_i915_private_t *dev_priv = dev->dev_private;
  1682. struct intel_ring_buffer *ring = &dev_priv->ring[VECS];
  1683. ring->name = "video enhancement ring";
  1684. ring->id = VECS;
  1685. ring->mmio_base = VEBOX_RING_BASE;
  1686. ring->write_tail = ring_write_tail;
  1687. ring->flush = gen6_ring_flush;
  1688. ring->add_request = gen6_add_request;
  1689. ring->get_seqno = gen6_ring_get_seqno;
  1690. ring->set_seqno = ring_set_seqno;
  1691. ring->irq_enable_mask = PM_VEBOX_USER_INTERRUPT |
  1692. PM_VEBOX_CS_ERROR_INTERRUPT;
  1693. ring->irq_get = hsw_vebox_get_irq;
  1694. ring->irq_put = hsw_vebox_put_irq;
  1695. ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
  1696. ring->sync_to = gen6_ring_sync;
  1697. ring->semaphore_register[RCS] = MI_SEMAPHORE_SYNC_VER;
  1698. ring->semaphore_register[VCS] = MI_SEMAPHORE_SYNC_VEV;
  1699. ring->semaphore_register[BCS] = MI_SEMAPHORE_SYNC_VEB;
  1700. ring->semaphore_register[VECS] = MI_SEMAPHORE_SYNC_INVALID;
  1701. ring->signal_mbox[RCS] = GEN6_RVESYNC;
  1702. ring->signal_mbox[VCS] = GEN6_VVESYNC;
  1703. ring->signal_mbox[BCS] = GEN6_BVESYNC;
  1704. ring->signal_mbox[VECS] = GEN6_NOSYNC;
  1705. ring->init = init_ring_common;
  1706. return intel_init_ring_buffer(dev, ring);
  1707. }
  1708. int
  1709. intel_ring_flush_all_caches(struct intel_ring_buffer *ring)
  1710. {
  1711. int ret;
  1712. if (!ring->gpu_caches_dirty)
  1713. return 0;
  1714. ret = ring->flush(ring, 0, I915_GEM_GPU_DOMAINS);
  1715. if (ret)
  1716. return ret;
  1717. trace_i915_gem_ring_flush(ring, 0, I915_GEM_GPU_DOMAINS);
  1718. ring->gpu_caches_dirty = false;
  1719. return 0;
  1720. }
  1721. int
  1722. intel_ring_invalidate_all_caches(struct intel_ring_buffer *ring)
  1723. {
  1724. uint32_t flush_domains;
  1725. int ret;
  1726. flush_domains = 0;
  1727. if (ring->gpu_caches_dirty)
  1728. flush_domains = I915_GEM_GPU_DOMAINS;
  1729. ret = ring->flush(ring, I915_GEM_GPU_DOMAINS, flush_domains);
  1730. if (ret)
  1731. return ret;
  1732. trace_i915_gem_ring_flush(ring, I915_GEM_GPU_DOMAINS, flush_domains);
  1733. ring->gpu_caches_dirty = false;
  1734. return 0;
  1735. }