rt2500pci.c 60 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000
  1. /*
  2. Copyright (C) 2004 - 2008 rt2x00 SourceForge Project
  3. <http://rt2x00.serialmonkey.com>
  4. This program is free software; you can redistribute it and/or modify
  5. it under the terms of the GNU General Public License as published by
  6. the Free Software Foundation; either version 2 of the License, or
  7. (at your option) any later version.
  8. This program is distributed in the hope that it will be useful,
  9. but WITHOUT ANY WARRANTY; without even the implied warranty of
  10. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  11. GNU General Public License for more details.
  12. You should have received a copy of the GNU General Public License
  13. along with this program; if not, write to the
  14. Free Software Foundation, Inc.,
  15. 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
  16. */
  17. /*
  18. Module: rt2500pci
  19. Abstract: rt2500pci device specific routines.
  20. Supported chipsets: RT2560.
  21. */
  22. #include <linux/delay.h>
  23. #include <linux/etherdevice.h>
  24. #include <linux/init.h>
  25. #include <linux/kernel.h>
  26. #include <linux/module.h>
  27. #include <linux/pci.h>
  28. #include <linux/eeprom_93cx6.h>
  29. #include "rt2x00.h"
  30. #include "rt2x00pci.h"
  31. #include "rt2500pci.h"
  32. /*
  33. * Register access.
  34. * All access to the CSR registers will go through the methods
  35. * rt2x00pci_register_read and rt2x00pci_register_write.
  36. * BBP and RF register require indirect register access,
  37. * and use the CSR registers BBPCSR and RFCSR to achieve this.
  38. * These indirect registers work with busy bits,
  39. * and we will try maximal REGISTER_BUSY_COUNT times to access
  40. * the register while taking a REGISTER_BUSY_DELAY us delay
  41. * between each attampt. When the busy bit is still set at that time,
  42. * the access attempt is considered to have failed,
  43. * and we will print an error.
  44. */
  45. static u32 rt2500pci_bbp_check(struct rt2x00_dev *rt2x00dev)
  46. {
  47. u32 reg;
  48. unsigned int i;
  49. for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
  50. rt2x00pci_register_read(rt2x00dev, BBPCSR, &reg);
  51. if (!rt2x00_get_field32(reg, BBPCSR_BUSY))
  52. break;
  53. udelay(REGISTER_BUSY_DELAY);
  54. }
  55. return reg;
  56. }
  57. static void rt2500pci_bbp_write(struct rt2x00_dev *rt2x00dev,
  58. const unsigned int word, const u8 value)
  59. {
  60. u32 reg;
  61. /*
  62. * Wait until the BBP becomes ready.
  63. */
  64. reg = rt2500pci_bbp_check(rt2x00dev);
  65. if (rt2x00_get_field32(reg, BBPCSR_BUSY)) {
  66. ERROR(rt2x00dev, "BBPCSR register busy. Write failed.\n");
  67. return;
  68. }
  69. /*
  70. * Write the data into the BBP.
  71. */
  72. reg = 0;
  73. rt2x00_set_field32(&reg, BBPCSR_VALUE, value);
  74. rt2x00_set_field32(&reg, BBPCSR_REGNUM, word);
  75. rt2x00_set_field32(&reg, BBPCSR_BUSY, 1);
  76. rt2x00_set_field32(&reg, BBPCSR_WRITE_CONTROL, 1);
  77. rt2x00pci_register_write(rt2x00dev, BBPCSR, reg);
  78. }
  79. static void rt2500pci_bbp_read(struct rt2x00_dev *rt2x00dev,
  80. const unsigned int word, u8 *value)
  81. {
  82. u32 reg;
  83. /*
  84. * Wait until the BBP becomes ready.
  85. */
  86. reg = rt2500pci_bbp_check(rt2x00dev);
  87. if (rt2x00_get_field32(reg, BBPCSR_BUSY)) {
  88. ERROR(rt2x00dev, "BBPCSR register busy. Read failed.\n");
  89. return;
  90. }
  91. /*
  92. * Write the request into the BBP.
  93. */
  94. reg = 0;
  95. rt2x00_set_field32(&reg, BBPCSR_REGNUM, word);
  96. rt2x00_set_field32(&reg, BBPCSR_BUSY, 1);
  97. rt2x00_set_field32(&reg, BBPCSR_WRITE_CONTROL, 0);
  98. rt2x00pci_register_write(rt2x00dev, BBPCSR, reg);
  99. /*
  100. * Wait until the BBP becomes ready.
  101. */
  102. reg = rt2500pci_bbp_check(rt2x00dev);
  103. if (rt2x00_get_field32(reg, BBPCSR_BUSY)) {
  104. ERROR(rt2x00dev, "BBPCSR register busy. Read failed.\n");
  105. *value = 0xff;
  106. return;
  107. }
  108. *value = rt2x00_get_field32(reg, BBPCSR_VALUE);
  109. }
  110. static void rt2500pci_rf_write(struct rt2x00_dev *rt2x00dev,
  111. const unsigned int word, const u32 value)
  112. {
  113. u32 reg;
  114. unsigned int i;
  115. if (!word)
  116. return;
  117. for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
  118. rt2x00pci_register_read(rt2x00dev, RFCSR, &reg);
  119. if (!rt2x00_get_field32(reg, RFCSR_BUSY))
  120. goto rf_write;
  121. udelay(REGISTER_BUSY_DELAY);
  122. }
  123. ERROR(rt2x00dev, "RFCSR register busy. Write failed.\n");
  124. return;
  125. rf_write:
  126. reg = 0;
  127. rt2x00_set_field32(&reg, RFCSR_VALUE, value);
  128. rt2x00_set_field32(&reg, RFCSR_NUMBER_OF_BITS, 20);
  129. rt2x00_set_field32(&reg, RFCSR_IF_SELECT, 0);
  130. rt2x00_set_field32(&reg, RFCSR_BUSY, 1);
  131. rt2x00pci_register_write(rt2x00dev, RFCSR, reg);
  132. rt2x00_rf_write(rt2x00dev, word, value);
  133. }
  134. static void rt2500pci_eepromregister_read(struct eeprom_93cx6 *eeprom)
  135. {
  136. struct rt2x00_dev *rt2x00dev = eeprom->data;
  137. u32 reg;
  138. rt2x00pci_register_read(rt2x00dev, CSR21, &reg);
  139. eeprom->reg_data_in = !!rt2x00_get_field32(reg, CSR21_EEPROM_DATA_IN);
  140. eeprom->reg_data_out = !!rt2x00_get_field32(reg, CSR21_EEPROM_DATA_OUT);
  141. eeprom->reg_data_clock =
  142. !!rt2x00_get_field32(reg, CSR21_EEPROM_DATA_CLOCK);
  143. eeprom->reg_chip_select =
  144. !!rt2x00_get_field32(reg, CSR21_EEPROM_CHIP_SELECT);
  145. }
  146. static void rt2500pci_eepromregister_write(struct eeprom_93cx6 *eeprom)
  147. {
  148. struct rt2x00_dev *rt2x00dev = eeprom->data;
  149. u32 reg = 0;
  150. rt2x00_set_field32(&reg, CSR21_EEPROM_DATA_IN, !!eeprom->reg_data_in);
  151. rt2x00_set_field32(&reg, CSR21_EEPROM_DATA_OUT, !!eeprom->reg_data_out);
  152. rt2x00_set_field32(&reg, CSR21_EEPROM_DATA_CLOCK,
  153. !!eeprom->reg_data_clock);
  154. rt2x00_set_field32(&reg, CSR21_EEPROM_CHIP_SELECT,
  155. !!eeprom->reg_chip_select);
  156. rt2x00pci_register_write(rt2x00dev, CSR21, reg);
  157. }
  158. #ifdef CONFIG_RT2X00_LIB_DEBUGFS
  159. #define CSR_OFFSET(__word) ( CSR_REG_BASE + ((__word) * sizeof(u32)) )
  160. static void rt2500pci_read_csr(struct rt2x00_dev *rt2x00dev,
  161. const unsigned int word, u32 *data)
  162. {
  163. rt2x00pci_register_read(rt2x00dev, CSR_OFFSET(word), data);
  164. }
  165. static void rt2500pci_write_csr(struct rt2x00_dev *rt2x00dev,
  166. const unsigned int word, u32 data)
  167. {
  168. rt2x00pci_register_write(rt2x00dev, CSR_OFFSET(word), data);
  169. }
  170. static const struct rt2x00debug rt2500pci_rt2x00debug = {
  171. .owner = THIS_MODULE,
  172. .csr = {
  173. .read = rt2500pci_read_csr,
  174. .write = rt2500pci_write_csr,
  175. .word_size = sizeof(u32),
  176. .word_count = CSR_REG_SIZE / sizeof(u32),
  177. },
  178. .eeprom = {
  179. .read = rt2x00_eeprom_read,
  180. .write = rt2x00_eeprom_write,
  181. .word_size = sizeof(u16),
  182. .word_count = EEPROM_SIZE / sizeof(u16),
  183. },
  184. .bbp = {
  185. .read = rt2500pci_bbp_read,
  186. .write = rt2500pci_bbp_write,
  187. .word_size = sizeof(u8),
  188. .word_count = BBP_SIZE / sizeof(u8),
  189. },
  190. .rf = {
  191. .read = rt2x00_rf_read,
  192. .write = rt2500pci_rf_write,
  193. .word_size = sizeof(u32),
  194. .word_count = RF_SIZE / sizeof(u32),
  195. },
  196. };
  197. #endif /* CONFIG_RT2X00_LIB_DEBUGFS */
  198. #ifdef CONFIG_RT2500PCI_RFKILL
  199. static int rt2500pci_rfkill_poll(struct rt2x00_dev *rt2x00dev)
  200. {
  201. u32 reg;
  202. rt2x00pci_register_read(rt2x00dev, GPIOCSR, &reg);
  203. return rt2x00_get_field32(reg, GPIOCSR_BIT0);
  204. }
  205. #else
  206. #define rt2500pci_rfkill_poll NULL
  207. #endif /* CONFIG_RT2500PCI_RFKILL */
  208. #ifdef CONFIG_RT2500PCI_LEDS
  209. static void rt2500pci_led_brightness(struct led_classdev *led_cdev,
  210. enum led_brightness brightness)
  211. {
  212. struct rt2x00_led *led =
  213. container_of(led_cdev, struct rt2x00_led, led_dev);
  214. unsigned int enabled = brightness != LED_OFF;
  215. unsigned int activity =
  216. led->rt2x00dev->led_flags & LED_SUPPORT_ACTIVITY;
  217. u32 reg;
  218. rt2x00pci_register_read(led->rt2x00dev, LEDCSR, &reg);
  219. if (led->type == LED_TYPE_RADIO || led->type == LED_TYPE_ASSOC) {
  220. rt2x00_set_field32(&reg, LEDCSR_LINK, enabled);
  221. rt2x00_set_field32(&reg, LEDCSR_ACTIVITY, enabled && activity);
  222. }
  223. rt2x00pci_register_write(led->rt2x00dev, LEDCSR, reg);
  224. }
  225. #else
  226. #define rt2500pci_led_brightness NULL
  227. #endif /* CONFIG_RT2500PCI_LEDS */
  228. /*
  229. * Configuration handlers.
  230. */
  231. static void rt2500pci_config_intf(struct rt2x00_dev *rt2x00dev,
  232. struct rt2x00_intf *intf,
  233. struct rt2x00intf_conf *conf,
  234. const unsigned int flags)
  235. {
  236. struct data_queue *queue =
  237. rt2x00queue_get_queue(rt2x00dev, RT2X00_BCN_QUEUE_BEACON);
  238. unsigned int bcn_preload;
  239. u32 reg;
  240. if (flags & CONFIG_UPDATE_TYPE) {
  241. /*
  242. * Enable beacon config
  243. */
  244. bcn_preload = PREAMBLE + get_duration(IEEE80211_HEADER, 20);
  245. rt2x00pci_register_read(rt2x00dev, BCNCSR1, &reg);
  246. rt2x00_set_field32(&reg, BCNCSR1_PRELOAD, bcn_preload);
  247. rt2x00_set_field32(&reg, BCNCSR1_BEACON_CWMIN, queue->cw_min);
  248. rt2x00pci_register_write(rt2x00dev, BCNCSR1, reg);
  249. /*
  250. * Enable synchronisation.
  251. */
  252. rt2x00pci_register_read(rt2x00dev, CSR14, &reg);
  253. rt2x00_set_field32(&reg, CSR14_TSF_COUNT, 1);
  254. rt2x00_set_field32(&reg, CSR14_TSF_SYNC, conf->sync);
  255. rt2x00_set_field32(&reg, CSR14_TBCN, 1);
  256. rt2x00pci_register_write(rt2x00dev, CSR14, reg);
  257. }
  258. if (flags & CONFIG_UPDATE_MAC)
  259. rt2x00pci_register_multiwrite(rt2x00dev, CSR3,
  260. conf->mac, sizeof(conf->mac));
  261. if (flags & CONFIG_UPDATE_BSSID)
  262. rt2x00pci_register_multiwrite(rt2x00dev, CSR5,
  263. conf->bssid, sizeof(conf->bssid));
  264. }
  265. static int rt2500pci_config_erp(struct rt2x00_dev *rt2x00dev,
  266. struct rt2x00lib_erp *erp)
  267. {
  268. int preamble_mask;
  269. u32 reg;
  270. /*
  271. * When short preamble is enabled, we should set bit 0x08
  272. */
  273. preamble_mask = erp->short_preamble << 3;
  274. rt2x00pci_register_read(rt2x00dev, TXCSR1, &reg);
  275. rt2x00_set_field32(&reg, TXCSR1_ACK_TIMEOUT,
  276. erp->ack_timeout);
  277. rt2x00_set_field32(&reg, TXCSR1_ACK_CONSUME_TIME,
  278. erp->ack_consume_time);
  279. rt2x00pci_register_write(rt2x00dev, TXCSR1, reg);
  280. rt2x00pci_register_read(rt2x00dev, ARCSR2, &reg);
  281. rt2x00_set_field32(&reg, ARCSR2_SIGNAL, 0x00 | preamble_mask);
  282. rt2x00_set_field32(&reg, ARCSR2_SERVICE, 0x04);
  283. rt2x00_set_field32(&reg, ARCSR2_LENGTH, get_duration(ACK_SIZE, 10));
  284. rt2x00pci_register_write(rt2x00dev, ARCSR2, reg);
  285. rt2x00pci_register_read(rt2x00dev, ARCSR3, &reg);
  286. rt2x00_set_field32(&reg, ARCSR3_SIGNAL, 0x01 | preamble_mask);
  287. rt2x00_set_field32(&reg, ARCSR3_SERVICE, 0x04);
  288. rt2x00_set_field32(&reg, ARCSR2_LENGTH, get_duration(ACK_SIZE, 20));
  289. rt2x00pci_register_write(rt2x00dev, ARCSR3, reg);
  290. rt2x00pci_register_read(rt2x00dev, ARCSR4, &reg);
  291. rt2x00_set_field32(&reg, ARCSR4_SIGNAL, 0x02 | preamble_mask);
  292. rt2x00_set_field32(&reg, ARCSR4_SERVICE, 0x04);
  293. rt2x00_set_field32(&reg, ARCSR2_LENGTH, get_duration(ACK_SIZE, 55));
  294. rt2x00pci_register_write(rt2x00dev, ARCSR4, reg);
  295. rt2x00pci_register_read(rt2x00dev, ARCSR5, &reg);
  296. rt2x00_set_field32(&reg, ARCSR5_SIGNAL, 0x03 | preamble_mask);
  297. rt2x00_set_field32(&reg, ARCSR5_SERVICE, 0x84);
  298. rt2x00_set_field32(&reg, ARCSR2_LENGTH, get_duration(ACK_SIZE, 110));
  299. rt2x00pci_register_write(rt2x00dev, ARCSR5, reg);
  300. return 0;
  301. }
  302. static void rt2500pci_config_phymode(struct rt2x00_dev *rt2x00dev,
  303. const int basic_rate_mask)
  304. {
  305. rt2x00pci_register_write(rt2x00dev, ARCSR1, basic_rate_mask);
  306. }
  307. static void rt2500pci_config_channel(struct rt2x00_dev *rt2x00dev,
  308. struct rf_channel *rf, const int txpower)
  309. {
  310. u8 r70;
  311. /*
  312. * Set TXpower.
  313. */
  314. rt2x00_set_field32(&rf->rf3, RF3_TXPOWER, TXPOWER_TO_DEV(txpower));
  315. /*
  316. * Switch on tuning bits.
  317. * For RT2523 devices we do not need to update the R1 register.
  318. */
  319. if (!rt2x00_rf(&rt2x00dev->chip, RF2523))
  320. rt2x00_set_field32(&rf->rf1, RF1_TUNER, 1);
  321. rt2x00_set_field32(&rf->rf3, RF3_TUNER, 1);
  322. /*
  323. * For RT2525 we should first set the channel to half band higher.
  324. */
  325. if (rt2x00_rf(&rt2x00dev->chip, RF2525)) {
  326. static const u32 vals[] = {
  327. 0x00080cbe, 0x00080d02, 0x00080d06, 0x00080d0a,
  328. 0x00080d0e, 0x00080d12, 0x00080d16, 0x00080d1a,
  329. 0x00080d1e, 0x00080d22, 0x00080d26, 0x00080d2a,
  330. 0x00080d2e, 0x00080d3a
  331. };
  332. rt2500pci_rf_write(rt2x00dev, 1, rf->rf1);
  333. rt2500pci_rf_write(rt2x00dev, 2, vals[rf->channel - 1]);
  334. rt2500pci_rf_write(rt2x00dev, 3, rf->rf3);
  335. if (rf->rf4)
  336. rt2500pci_rf_write(rt2x00dev, 4, rf->rf4);
  337. }
  338. rt2500pci_rf_write(rt2x00dev, 1, rf->rf1);
  339. rt2500pci_rf_write(rt2x00dev, 2, rf->rf2);
  340. rt2500pci_rf_write(rt2x00dev, 3, rf->rf3);
  341. if (rf->rf4)
  342. rt2500pci_rf_write(rt2x00dev, 4, rf->rf4);
  343. /*
  344. * Channel 14 requires the Japan filter bit to be set.
  345. */
  346. r70 = 0x46;
  347. rt2x00_set_field8(&r70, BBP_R70_JAPAN_FILTER, rf->channel == 14);
  348. rt2500pci_bbp_write(rt2x00dev, 70, r70);
  349. msleep(1);
  350. /*
  351. * Switch off tuning bits.
  352. * For RT2523 devices we do not need to update the R1 register.
  353. */
  354. if (!rt2x00_rf(&rt2x00dev->chip, RF2523)) {
  355. rt2x00_set_field32(&rf->rf1, RF1_TUNER, 0);
  356. rt2500pci_rf_write(rt2x00dev, 1, rf->rf1);
  357. }
  358. rt2x00_set_field32(&rf->rf3, RF3_TUNER, 0);
  359. rt2500pci_rf_write(rt2x00dev, 3, rf->rf3);
  360. /*
  361. * Clear false CRC during channel switch.
  362. */
  363. rt2x00pci_register_read(rt2x00dev, CNT0, &rf->rf1);
  364. }
  365. static void rt2500pci_config_txpower(struct rt2x00_dev *rt2x00dev,
  366. const int txpower)
  367. {
  368. u32 rf3;
  369. rt2x00_rf_read(rt2x00dev, 3, &rf3);
  370. rt2x00_set_field32(&rf3, RF3_TXPOWER, TXPOWER_TO_DEV(txpower));
  371. rt2500pci_rf_write(rt2x00dev, 3, rf3);
  372. }
  373. static void rt2500pci_config_antenna(struct rt2x00_dev *rt2x00dev,
  374. struct antenna_setup *ant)
  375. {
  376. u32 reg;
  377. u8 r14;
  378. u8 r2;
  379. /*
  380. * We should never come here because rt2x00lib is supposed
  381. * to catch this and send us the correct antenna explicitely.
  382. */
  383. BUG_ON(ant->rx == ANTENNA_SW_DIVERSITY ||
  384. ant->tx == ANTENNA_SW_DIVERSITY);
  385. rt2x00pci_register_read(rt2x00dev, BBPCSR1, &reg);
  386. rt2500pci_bbp_read(rt2x00dev, 14, &r14);
  387. rt2500pci_bbp_read(rt2x00dev, 2, &r2);
  388. /*
  389. * Configure the TX antenna.
  390. */
  391. switch (ant->tx) {
  392. case ANTENNA_A:
  393. rt2x00_set_field8(&r2, BBP_R2_TX_ANTENNA, 0);
  394. rt2x00_set_field32(&reg, BBPCSR1_CCK, 0);
  395. rt2x00_set_field32(&reg, BBPCSR1_OFDM, 0);
  396. break;
  397. case ANTENNA_B:
  398. default:
  399. rt2x00_set_field8(&r2, BBP_R2_TX_ANTENNA, 2);
  400. rt2x00_set_field32(&reg, BBPCSR1_CCK, 2);
  401. rt2x00_set_field32(&reg, BBPCSR1_OFDM, 2);
  402. break;
  403. }
  404. /*
  405. * Configure the RX antenna.
  406. */
  407. switch (ant->rx) {
  408. case ANTENNA_A:
  409. rt2x00_set_field8(&r14, BBP_R14_RX_ANTENNA, 0);
  410. break;
  411. case ANTENNA_B:
  412. default:
  413. rt2x00_set_field8(&r14, BBP_R14_RX_ANTENNA, 2);
  414. break;
  415. }
  416. /*
  417. * RT2525E and RT5222 need to flip TX I/Q
  418. */
  419. if (rt2x00_rf(&rt2x00dev->chip, RF2525E) ||
  420. rt2x00_rf(&rt2x00dev->chip, RF5222)) {
  421. rt2x00_set_field8(&r2, BBP_R2_TX_IQ_FLIP, 1);
  422. rt2x00_set_field32(&reg, BBPCSR1_CCK_FLIP, 1);
  423. rt2x00_set_field32(&reg, BBPCSR1_OFDM_FLIP, 1);
  424. /*
  425. * RT2525E does not need RX I/Q Flip.
  426. */
  427. if (rt2x00_rf(&rt2x00dev->chip, RF2525E))
  428. rt2x00_set_field8(&r14, BBP_R14_RX_IQ_FLIP, 0);
  429. } else {
  430. rt2x00_set_field32(&reg, BBPCSR1_CCK_FLIP, 0);
  431. rt2x00_set_field32(&reg, BBPCSR1_OFDM_FLIP, 0);
  432. }
  433. rt2x00pci_register_write(rt2x00dev, BBPCSR1, reg);
  434. rt2500pci_bbp_write(rt2x00dev, 14, r14);
  435. rt2500pci_bbp_write(rt2x00dev, 2, r2);
  436. }
  437. static void rt2500pci_config_duration(struct rt2x00_dev *rt2x00dev,
  438. struct rt2x00lib_conf *libconf)
  439. {
  440. u32 reg;
  441. rt2x00pci_register_read(rt2x00dev, CSR11, &reg);
  442. rt2x00_set_field32(&reg, CSR11_SLOT_TIME, libconf->slot_time);
  443. rt2x00pci_register_write(rt2x00dev, CSR11, reg);
  444. rt2x00pci_register_read(rt2x00dev, CSR18, &reg);
  445. rt2x00_set_field32(&reg, CSR18_SIFS, libconf->sifs);
  446. rt2x00_set_field32(&reg, CSR18_PIFS, libconf->pifs);
  447. rt2x00pci_register_write(rt2x00dev, CSR18, reg);
  448. rt2x00pci_register_read(rt2x00dev, CSR19, &reg);
  449. rt2x00_set_field32(&reg, CSR19_DIFS, libconf->difs);
  450. rt2x00_set_field32(&reg, CSR19_EIFS, libconf->eifs);
  451. rt2x00pci_register_write(rt2x00dev, CSR19, reg);
  452. rt2x00pci_register_read(rt2x00dev, TXCSR1, &reg);
  453. rt2x00_set_field32(&reg, TXCSR1_TSF_OFFSET, IEEE80211_HEADER);
  454. rt2x00_set_field32(&reg, TXCSR1_AUTORESPONDER, 1);
  455. rt2x00pci_register_write(rt2x00dev, TXCSR1, reg);
  456. rt2x00pci_register_read(rt2x00dev, CSR12, &reg);
  457. rt2x00_set_field32(&reg, CSR12_BEACON_INTERVAL,
  458. libconf->conf->beacon_int * 16);
  459. rt2x00_set_field32(&reg, CSR12_CFP_MAX_DURATION,
  460. libconf->conf->beacon_int * 16);
  461. rt2x00pci_register_write(rt2x00dev, CSR12, reg);
  462. }
  463. static void rt2500pci_config(struct rt2x00_dev *rt2x00dev,
  464. struct rt2x00lib_conf *libconf,
  465. const unsigned int flags)
  466. {
  467. if (flags & CONFIG_UPDATE_PHYMODE)
  468. rt2500pci_config_phymode(rt2x00dev, libconf->basic_rates);
  469. if (flags & CONFIG_UPDATE_CHANNEL)
  470. rt2500pci_config_channel(rt2x00dev, &libconf->rf,
  471. libconf->conf->power_level);
  472. if ((flags & CONFIG_UPDATE_TXPOWER) && !(flags & CONFIG_UPDATE_CHANNEL))
  473. rt2500pci_config_txpower(rt2x00dev,
  474. libconf->conf->power_level);
  475. if (flags & CONFIG_UPDATE_ANTENNA)
  476. rt2500pci_config_antenna(rt2x00dev, &libconf->ant);
  477. if (flags & (CONFIG_UPDATE_SLOT_TIME | CONFIG_UPDATE_BEACON_INT))
  478. rt2500pci_config_duration(rt2x00dev, libconf);
  479. }
  480. /*
  481. * Link tuning
  482. */
  483. static void rt2500pci_link_stats(struct rt2x00_dev *rt2x00dev,
  484. struct link_qual *qual)
  485. {
  486. u32 reg;
  487. /*
  488. * Update FCS error count from register.
  489. */
  490. rt2x00pci_register_read(rt2x00dev, CNT0, &reg);
  491. qual->rx_failed = rt2x00_get_field32(reg, CNT0_FCS_ERROR);
  492. /*
  493. * Update False CCA count from register.
  494. */
  495. rt2x00pci_register_read(rt2x00dev, CNT3, &reg);
  496. qual->false_cca = rt2x00_get_field32(reg, CNT3_FALSE_CCA);
  497. }
  498. static void rt2500pci_reset_tuner(struct rt2x00_dev *rt2x00dev)
  499. {
  500. rt2500pci_bbp_write(rt2x00dev, 17, 0x48);
  501. rt2x00dev->link.vgc_level = 0x48;
  502. }
  503. static void rt2500pci_link_tuner(struct rt2x00_dev *rt2x00dev)
  504. {
  505. int rssi = rt2x00_get_link_rssi(&rt2x00dev->link);
  506. u8 r17;
  507. /*
  508. * To prevent collisions with MAC ASIC on chipsets
  509. * up to version C the link tuning should halt after 20
  510. * seconds while being associated.
  511. */
  512. if (rt2x00_rev(&rt2x00dev->chip) < RT2560_VERSION_D &&
  513. rt2x00dev->intf_associated &&
  514. rt2x00dev->link.count > 20)
  515. return;
  516. rt2500pci_bbp_read(rt2x00dev, 17, &r17);
  517. /*
  518. * Chipset versions C and lower should directly continue
  519. * to the dynamic CCA tuning. Chipset version D and higher
  520. * should go straight to dynamic CCA tuning when they
  521. * are not associated.
  522. */
  523. if (rt2x00_rev(&rt2x00dev->chip) < RT2560_VERSION_D ||
  524. !rt2x00dev->intf_associated)
  525. goto dynamic_cca_tune;
  526. /*
  527. * A too low RSSI will cause too much false CCA which will
  528. * then corrupt the R17 tuning. To remidy this the tuning should
  529. * be stopped (While making sure the R17 value will not exceed limits)
  530. */
  531. if (rssi < -80 && rt2x00dev->link.count > 20) {
  532. if (r17 >= 0x41) {
  533. r17 = rt2x00dev->link.vgc_level;
  534. rt2500pci_bbp_write(rt2x00dev, 17, r17);
  535. }
  536. return;
  537. }
  538. /*
  539. * Special big-R17 for short distance
  540. */
  541. if (rssi >= -58) {
  542. if (r17 != 0x50)
  543. rt2500pci_bbp_write(rt2x00dev, 17, 0x50);
  544. return;
  545. }
  546. /*
  547. * Special mid-R17 for middle distance
  548. */
  549. if (rssi >= -74) {
  550. if (r17 != 0x41)
  551. rt2500pci_bbp_write(rt2x00dev, 17, 0x41);
  552. return;
  553. }
  554. /*
  555. * Leave short or middle distance condition, restore r17
  556. * to the dynamic tuning range.
  557. */
  558. if (r17 >= 0x41) {
  559. rt2500pci_bbp_write(rt2x00dev, 17, rt2x00dev->link.vgc_level);
  560. return;
  561. }
  562. dynamic_cca_tune:
  563. /*
  564. * R17 is inside the dynamic tuning range,
  565. * start tuning the link based on the false cca counter.
  566. */
  567. if (rt2x00dev->link.qual.false_cca > 512 && r17 < 0x40) {
  568. rt2500pci_bbp_write(rt2x00dev, 17, ++r17);
  569. rt2x00dev->link.vgc_level = r17;
  570. } else if (rt2x00dev->link.qual.false_cca < 100 && r17 > 0x32) {
  571. rt2500pci_bbp_write(rt2x00dev, 17, --r17);
  572. rt2x00dev->link.vgc_level = r17;
  573. }
  574. }
  575. /*
  576. * Initialization functions.
  577. */
  578. static void rt2500pci_init_rxentry(struct rt2x00_dev *rt2x00dev,
  579. struct queue_entry *entry)
  580. {
  581. struct queue_entry_priv_pci_rx *priv_rx = entry->priv_data;
  582. u32 word;
  583. rt2x00_desc_read(priv_rx->desc, 1, &word);
  584. rt2x00_set_field32(&word, RXD_W1_BUFFER_ADDRESS, priv_rx->data_dma);
  585. rt2x00_desc_write(priv_rx->desc, 1, word);
  586. rt2x00_desc_read(priv_rx->desc, 0, &word);
  587. rt2x00_set_field32(&word, RXD_W0_OWNER_NIC, 1);
  588. rt2x00_desc_write(priv_rx->desc, 0, word);
  589. }
  590. static void rt2500pci_init_txentry(struct rt2x00_dev *rt2x00dev,
  591. struct queue_entry *entry)
  592. {
  593. struct queue_entry_priv_pci_tx *priv_tx = entry->priv_data;
  594. u32 word;
  595. rt2x00_desc_read(priv_tx->desc, 1, &word);
  596. rt2x00_set_field32(&word, TXD_W1_BUFFER_ADDRESS, priv_tx->data_dma);
  597. rt2x00_desc_write(priv_tx->desc, 1, word);
  598. rt2x00_desc_read(priv_tx->desc, 0, &word);
  599. rt2x00_set_field32(&word, TXD_W0_VALID, 0);
  600. rt2x00_set_field32(&word, TXD_W0_OWNER_NIC, 0);
  601. rt2x00_desc_write(priv_tx->desc, 0, word);
  602. }
  603. static int rt2500pci_init_queues(struct rt2x00_dev *rt2x00dev)
  604. {
  605. struct queue_entry_priv_pci_rx *priv_rx;
  606. struct queue_entry_priv_pci_tx *priv_tx;
  607. u32 reg;
  608. /*
  609. * Initialize registers.
  610. */
  611. rt2x00pci_register_read(rt2x00dev, TXCSR2, &reg);
  612. rt2x00_set_field32(&reg, TXCSR2_TXD_SIZE, rt2x00dev->tx[0].desc_size);
  613. rt2x00_set_field32(&reg, TXCSR2_NUM_TXD, rt2x00dev->tx[1].limit);
  614. rt2x00_set_field32(&reg, TXCSR2_NUM_ATIM, rt2x00dev->bcn[1].limit);
  615. rt2x00_set_field32(&reg, TXCSR2_NUM_PRIO, rt2x00dev->tx[0].limit);
  616. rt2x00pci_register_write(rt2x00dev, TXCSR2, reg);
  617. priv_tx = rt2x00dev->tx[1].entries[0].priv_data;
  618. rt2x00pci_register_read(rt2x00dev, TXCSR3, &reg);
  619. rt2x00_set_field32(&reg, TXCSR3_TX_RING_REGISTER,
  620. priv_tx->desc_dma);
  621. rt2x00pci_register_write(rt2x00dev, TXCSR3, reg);
  622. priv_tx = rt2x00dev->tx[0].entries[0].priv_data;
  623. rt2x00pci_register_read(rt2x00dev, TXCSR5, &reg);
  624. rt2x00_set_field32(&reg, TXCSR5_PRIO_RING_REGISTER,
  625. priv_tx->desc_dma);
  626. rt2x00pci_register_write(rt2x00dev, TXCSR5, reg);
  627. priv_tx = rt2x00dev->bcn[1].entries[0].priv_data;
  628. rt2x00pci_register_read(rt2x00dev, TXCSR4, &reg);
  629. rt2x00_set_field32(&reg, TXCSR4_ATIM_RING_REGISTER,
  630. priv_tx->desc_dma);
  631. rt2x00pci_register_write(rt2x00dev, TXCSR4, reg);
  632. priv_tx = rt2x00dev->bcn[0].entries[0].priv_data;
  633. rt2x00pci_register_read(rt2x00dev, TXCSR6, &reg);
  634. rt2x00_set_field32(&reg, TXCSR6_BEACON_RING_REGISTER,
  635. priv_tx->desc_dma);
  636. rt2x00pci_register_write(rt2x00dev, TXCSR6, reg);
  637. rt2x00pci_register_read(rt2x00dev, RXCSR1, &reg);
  638. rt2x00_set_field32(&reg, RXCSR1_RXD_SIZE, rt2x00dev->rx->desc_size);
  639. rt2x00_set_field32(&reg, RXCSR1_NUM_RXD, rt2x00dev->rx->limit);
  640. rt2x00pci_register_write(rt2x00dev, RXCSR1, reg);
  641. priv_rx = rt2x00dev->rx->entries[0].priv_data;
  642. rt2x00pci_register_read(rt2x00dev, RXCSR2, &reg);
  643. rt2x00_set_field32(&reg, RXCSR2_RX_RING_REGISTER, priv_tx->desc_dma);
  644. rt2x00pci_register_write(rt2x00dev, RXCSR2, reg);
  645. return 0;
  646. }
  647. static int rt2500pci_init_registers(struct rt2x00_dev *rt2x00dev)
  648. {
  649. u32 reg;
  650. rt2x00pci_register_write(rt2x00dev, PSCSR0, 0x00020002);
  651. rt2x00pci_register_write(rt2x00dev, PSCSR1, 0x00000002);
  652. rt2x00pci_register_write(rt2x00dev, PSCSR2, 0x00020002);
  653. rt2x00pci_register_write(rt2x00dev, PSCSR3, 0x00000002);
  654. rt2x00pci_register_read(rt2x00dev, TIMECSR, &reg);
  655. rt2x00_set_field32(&reg, TIMECSR_US_COUNT, 33);
  656. rt2x00_set_field32(&reg, TIMECSR_US_64_COUNT, 63);
  657. rt2x00_set_field32(&reg, TIMECSR_BEACON_EXPECT, 0);
  658. rt2x00pci_register_write(rt2x00dev, TIMECSR, reg);
  659. rt2x00pci_register_read(rt2x00dev, CSR9, &reg);
  660. rt2x00_set_field32(&reg, CSR9_MAX_FRAME_UNIT,
  661. rt2x00dev->rx->data_size / 128);
  662. rt2x00pci_register_write(rt2x00dev, CSR9, reg);
  663. /*
  664. * Always use CWmin and CWmax set in descriptor.
  665. */
  666. rt2x00pci_register_read(rt2x00dev, CSR11, &reg);
  667. rt2x00_set_field32(&reg, CSR11_CW_SELECT, 0);
  668. rt2x00pci_register_write(rt2x00dev, CSR11, reg);
  669. rt2x00pci_register_read(rt2x00dev, LEDCSR, &reg);
  670. rt2x00_set_field32(&reg, LEDCSR_ON_PERIOD, 70);
  671. rt2x00_set_field32(&reg, LEDCSR_OFF_PERIOD, 30);
  672. rt2x00pci_register_write(rt2x00dev, LEDCSR, reg);
  673. rt2x00pci_register_write(rt2x00dev, CNT3, 0);
  674. rt2x00pci_register_read(rt2x00dev, TXCSR8, &reg);
  675. rt2x00_set_field32(&reg, TXCSR8_BBP_ID0, 10);
  676. rt2x00_set_field32(&reg, TXCSR8_BBP_ID0_VALID, 1);
  677. rt2x00_set_field32(&reg, TXCSR8_BBP_ID1, 11);
  678. rt2x00_set_field32(&reg, TXCSR8_BBP_ID1_VALID, 1);
  679. rt2x00_set_field32(&reg, TXCSR8_BBP_ID2, 13);
  680. rt2x00_set_field32(&reg, TXCSR8_BBP_ID2_VALID, 1);
  681. rt2x00_set_field32(&reg, TXCSR8_BBP_ID3, 12);
  682. rt2x00_set_field32(&reg, TXCSR8_BBP_ID3_VALID, 1);
  683. rt2x00pci_register_write(rt2x00dev, TXCSR8, reg);
  684. rt2x00pci_register_read(rt2x00dev, ARTCSR0, &reg);
  685. rt2x00_set_field32(&reg, ARTCSR0_ACK_CTS_1MBS, 112);
  686. rt2x00_set_field32(&reg, ARTCSR0_ACK_CTS_2MBS, 56);
  687. rt2x00_set_field32(&reg, ARTCSR0_ACK_CTS_5_5MBS, 20);
  688. rt2x00_set_field32(&reg, ARTCSR0_ACK_CTS_11MBS, 10);
  689. rt2x00pci_register_write(rt2x00dev, ARTCSR0, reg);
  690. rt2x00pci_register_read(rt2x00dev, ARTCSR1, &reg);
  691. rt2x00_set_field32(&reg, ARTCSR1_ACK_CTS_6MBS, 45);
  692. rt2x00_set_field32(&reg, ARTCSR1_ACK_CTS_9MBS, 37);
  693. rt2x00_set_field32(&reg, ARTCSR1_ACK_CTS_12MBS, 33);
  694. rt2x00_set_field32(&reg, ARTCSR1_ACK_CTS_18MBS, 29);
  695. rt2x00pci_register_write(rt2x00dev, ARTCSR1, reg);
  696. rt2x00pci_register_read(rt2x00dev, ARTCSR2, &reg);
  697. rt2x00_set_field32(&reg, ARTCSR2_ACK_CTS_24MBS, 29);
  698. rt2x00_set_field32(&reg, ARTCSR2_ACK_CTS_36MBS, 25);
  699. rt2x00_set_field32(&reg, ARTCSR2_ACK_CTS_48MBS, 25);
  700. rt2x00_set_field32(&reg, ARTCSR2_ACK_CTS_54MBS, 25);
  701. rt2x00pci_register_write(rt2x00dev, ARTCSR2, reg);
  702. rt2x00pci_register_read(rt2x00dev, RXCSR3, &reg);
  703. rt2x00_set_field32(&reg, RXCSR3_BBP_ID0, 47); /* CCK Signal */
  704. rt2x00_set_field32(&reg, RXCSR3_BBP_ID0_VALID, 1);
  705. rt2x00_set_field32(&reg, RXCSR3_BBP_ID1, 51); /* Rssi */
  706. rt2x00_set_field32(&reg, RXCSR3_BBP_ID1_VALID, 1);
  707. rt2x00_set_field32(&reg, RXCSR3_BBP_ID2, 42); /* OFDM Rate */
  708. rt2x00_set_field32(&reg, RXCSR3_BBP_ID2_VALID, 1);
  709. rt2x00_set_field32(&reg, RXCSR3_BBP_ID3, 51); /* RSSI */
  710. rt2x00_set_field32(&reg, RXCSR3_BBP_ID3_VALID, 1);
  711. rt2x00pci_register_write(rt2x00dev, RXCSR3, reg);
  712. rt2x00pci_register_read(rt2x00dev, PCICSR, &reg);
  713. rt2x00_set_field32(&reg, PCICSR_BIG_ENDIAN, 0);
  714. rt2x00_set_field32(&reg, PCICSR_RX_TRESHOLD, 0);
  715. rt2x00_set_field32(&reg, PCICSR_TX_TRESHOLD, 3);
  716. rt2x00_set_field32(&reg, PCICSR_BURST_LENTH, 1);
  717. rt2x00_set_field32(&reg, PCICSR_ENABLE_CLK, 1);
  718. rt2x00_set_field32(&reg, PCICSR_READ_MULTIPLE, 1);
  719. rt2x00_set_field32(&reg, PCICSR_WRITE_INVALID, 1);
  720. rt2x00pci_register_write(rt2x00dev, PCICSR, reg);
  721. rt2x00pci_register_write(rt2x00dev, PWRCSR0, 0x3f3b3100);
  722. rt2x00pci_register_write(rt2x00dev, GPIOCSR, 0x0000ff00);
  723. rt2x00pci_register_write(rt2x00dev, TESTCSR, 0x000000f0);
  724. if (rt2x00dev->ops->lib->set_device_state(rt2x00dev, STATE_AWAKE))
  725. return -EBUSY;
  726. rt2x00pci_register_write(rt2x00dev, MACCSR0, 0x00213223);
  727. rt2x00pci_register_write(rt2x00dev, MACCSR1, 0x00235518);
  728. rt2x00pci_register_read(rt2x00dev, MACCSR2, &reg);
  729. rt2x00_set_field32(&reg, MACCSR2_DELAY, 64);
  730. rt2x00pci_register_write(rt2x00dev, MACCSR2, reg);
  731. rt2x00pci_register_read(rt2x00dev, RALINKCSR, &reg);
  732. rt2x00_set_field32(&reg, RALINKCSR_AR_BBP_DATA0, 17);
  733. rt2x00_set_field32(&reg, RALINKCSR_AR_BBP_ID0, 26);
  734. rt2x00_set_field32(&reg, RALINKCSR_AR_BBP_VALID0, 1);
  735. rt2x00_set_field32(&reg, RALINKCSR_AR_BBP_DATA1, 0);
  736. rt2x00_set_field32(&reg, RALINKCSR_AR_BBP_ID1, 26);
  737. rt2x00_set_field32(&reg, RALINKCSR_AR_BBP_VALID1, 1);
  738. rt2x00pci_register_write(rt2x00dev, RALINKCSR, reg);
  739. rt2x00pci_register_write(rt2x00dev, BBPCSR1, 0x82188200);
  740. rt2x00pci_register_write(rt2x00dev, TXACKCSR0, 0x00000020);
  741. rt2x00pci_register_read(rt2x00dev, CSR1, &reg);
  742. rt2x00_set_field32(&reg, CSR1_SOFT_RESET, 1);
  743. rt2x00_set_field32(&reg, CSR1_BBP_RESET, 0);
  744. rt2x00_set_field32(&reg, CSR1_HOST_READY, 0);
  745. rt2x00pci_register_write(rt2x00dev, CSR1, reg);
  746. rt2x00pci_register_read(rt2x00dev, CSR1, &reg);
  747. rt2x00_set_field32(&reg, CSR1_SOFT_RESET, 0);
  748. rt2x00_set_field32(&reg, CSR1_HOST_READY, 1);
  749. rt2x00pci_register_write(rt2x00dev, CSR1, reg);
  750. /*
  751. * We must clear the FCS and FIFO error count.
  752. * These registers are cleared on read,
  753. * so we may pass a useless variable to store the value.
  754. */
  755. rt2x00pci_register_read(rt2x00dev, CNT0, &reg);
  756. rt2x00pci_register_read(rt2x00dev, CNT4, &reg);
  757. return 0;
  758. }
  759. static int rt2500pci_init_bbp(struct rt2x00_dev *rt2x00dev)
  760. {
  761. unsigned int i;
  762. u16 eeprom;
  763. u8 reg_id;
  764. u8 value;
  765. for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
  766. rt2500pci_bbp_read(rt2x00dev, 0, &value);
  767. if ((value != 0xff) && (value != 0x00))
  768. goto continue_csr_init;
  769. NOTICE(rt2x00dev, "Waiting for BBP register.\n");
  770. udelay(REGISTER_BUSY_DELAY);
  771. }
  772. ERROR(rt2x00dev, "BBP register access failed, aborting.\n");
  773. return -EACCES;
  774. continue_csr_init:
  775. rt2500pci_bbp_write(rt2x00dev, 3, 0x02);
  776. rt2500pci_bbp_write(rt2x00dev, 4, 0x19);
  777. rt2500pci_bbp_write(rt2x00dev, 14, 0x1c);
  778. rt2500pci_bbp_write(rt2x00dev, 15, 0x30);
  779. rt2500pci_bbp_write(rt2x00dev, 16, 0xac);
  780. rt2500pci_bbp_write(rt2x00dev, 18, 0x18);
  781. rt2500pci_bbp_write(rt2x00dev, 19, 0xff);
  782. rt2500pci_bbp_write(rt2x00dev, 20, 0x1e);
  783. rt2500pci_bbp_write(rt2x00dev, 21, 0x08);
  784. rt2500pci_bbp_write(rt2x00dev, 22, 0x08);
  785. rt2500pci_bbp_write(rt2x00dev, 23, 0x08);
  786. rt2500pci_bbp_write(rt2x00dev, 24, 0x70);
  787. rt2500pci_bbp_write(rt2x00dev, 25, 0x40);
  788. rt2500pci_bbp_write(rt2x00dev, 26, 0x08);
  789. rt2500pci_bbp_write(rt2x00dev, 27, 0x23);
  790. rt2500pci_bbp_write(rt2x00dev, 30, 0x10);
  791. rt2500pci_bbp_write(rt2x00dev, 31, 0x2b);
  792. rt2500pci_bbp_write(rt2x00dev, 32, 0xb9);
  793. rt2500pci_bbp_write(rt2x00dev, 34, 0x12);
  794. rt2500pci_bbp_write(rt2x00dev, 35, 0x50);
  795. rt2500pci_bbp_write(rt2x00dev, 39, 0xc4);
  796. rt2500pci_bbp_write(rt2x00dev, 40, 0x02);
  797. rt2500pci_bbp_write(rt2x00dev, 41, 0x60);
  798. rt2500pci_bbp_write(rt2x00dev, 53, 0x10);
  799. rt2500pci_bbp_write(rt2x00dev, 54, 0x18);
  800. rt2500pci_bbp_write(rt2x00dev, 56, 0x08);
  801. rt2500pci_bbp_write(rt2x00dev, 57, 0x10);
  802. rt2500pci_bbp_write(rt2x00dev, 58, 0x08);
  803. rt2500pci_bbp_write(rt2x00dev, 61, 0x6d);
  804. rt2500pci_bbp_write(rt2x00dev, 62, 0x10);
  805. for (i = 0; i < EEPROM_BBP_SIZE; i++) {
  806. rt2x00_eeprom_read(rt2x00dev, EEPROM_BBP_START + i, &eeprom);
  807. if (eeprom != 0xffff && eeprom != 0x0000) {
  808. reg_id = rt2x00_get_field16(eeprom, EEPROM_BBP_REG_ID);
  809. value = rt2x00_get_field16(eeprom, EEPROM_BBP_VALUE);
  810. rt2500pci_bbp_write(rt2x00dev, reg_id, value);
  811. }
  812. }
  813. return 0;
  814. }
  815. /*
  816. * Device state switch handlers.
  817. */
  818. static void rt2500pci_toggle_rx(struct rt2x00_dev *rt2x00dev,
  819. enum dev_state state)
  820. {
  821. u32 reg;
  822. rt2x00pci_register_read(rt2x00dev, RXCSR0, &reg);
  823. rt2x00_set_field32(&reg, RXCSR0_DISABLE_RX,
  824. state == STATE_RADIO_RX_OFF);
  825. rt2x00pci_register_write(rt2x00dev, RXCSR0, reg);
  826. }
  827. static void rt2500pci_toggle_irq(struct rt2x00_dev *rt2x00dev,
  828. enum dev_state state)
  829. {
  830. int mask = (state == STATE_RADIO_IRQ_OFF);
  831. u32 reg;
  832. /*
  833. * When interrupts are being enabled, the interrupt registers
  834. * should clear the register to assure a clean state.
  835. */
  836. if (state == STATE_RADIO_IRQ_ON) {
  837. rt2x00pci_register_read(rt2x00dev, CSR7, &reg);
  838. rt2x00pci_register_write(rt2x00dev, CSR7, reg);
  839. }
  840. /*
  841. * Only toggle the interrupts bits we are going to use.
  842. * Non-checked interrupt bits are disabled by default.
  843. */
  844. rt2x00pci_register_read(rt2x00dev, CSR8, &reg);
  845. rt2x00_set_field32(&reg, CSR8_TBCN_EXPIRE, mask);
  846. rt2x00_set_field32(&reg, CSR8_TXDONE_TXRING, mask);
  847. rt2x00_set_field32(&reg, CSR8_TXDONE_ATIMRING, mask);
  848. rt2x00_set_field32(&reg, CSR8_TXDONE_PRIORING, mask);
  849. rt2x00_set_field32(&reg, CSR8_RXDONE, mask);
  850. rt2x00pci_register_write(rt2x00dev, CSR8, reg);
  851. }
  852. static int rt2500pci_enable_radio(struct rt2x00_dev *rt2x00dev)
  853. {
  854. /*
  855. * Initialize all registers.
  856. */
  857. if (rt2500pci_init_queues(rt2x00dev) ||
  858. rt2500pci_init_registers(rt2x00dev) ||
  859. rt2500pci_init_bbp(rt2x00dev)) {
  860. ERROR(rt2x00dev, "Register initialization failed.\n");
  861. return -EIO;
  862. }
  863. /*
  864. * Enable interrupts.
  865. */
  866. rt2500pci_toggle_irq(rt2x00dev, STATE_RADIO_IRQ_ON);
  867. return 0;
  868. }
  869. static void rt2500pci_disable_radio(struct rt2x00_dev *rt2x00dev)
  870. {
  871. u32 reg;
  872. rt2x00pci_register_write(rt2x00dev, PWRCSR0, 0);
  873. /*
  874. * Disable synchronisation.
  875. */
  876. rt2x00pci_register_write(rt2x00dev, CSR14, 0);
  877. /*
  878. * Cancel RX and TX.
  879. */
  880. rt2x00pci_register_read(rt2x00dev, TXCSR0, &reg);
  881. rt2x00_set_field32(&reg, TXCSR0_ABORT, 1);
  882. rt2x00pci_register_write(rt2x00dev, TXCSR0, reg);
  883. /*
  884. * Disable interrupts.
  885. */
  886. rt2500pci_toggle_irq(rt2x00dev, STATE_RADIO_IRQ_OFF);
  887. }
  888. static int rt2500pci_set_state(struct rt2x00_dev *rt2x00dev,
  889. enum dev_state state)
  890. {
  891. u32 reg;
  892. unsigned int i;
  893. char put_to_sleep;
  894. char bbp_state;
  895. char rf_state;
  896. put_to_sleep = (state != STATE_AWAKE);
  897. rt2x00pci_register_read(rt2x00dev, PWRCSR1, &reg);
  898. rt2x00_set_field32(&reg, PWRCSR1_SET_STATE, 1);
  899. rt2x00_set_field32(&reg, PWRCSR1_BBP_DESIRE_STATE, state);
  900. rt2x00_set_field32(&reg, PWRCSR1_RF_DESIRE_STATE, state);
  901. rt2x00_set_field32(&reg, PWRCSR1_PUT_TO_SLEEP, put_to_sleep);
  902. rt2x00pci_register_write(rt2x00dev, PWRCSR1, reg);
  903. /*
  904. * Device is not guaranteed to be in the requested state yet.
  905. * We must wait until the register indicates that the
  906. * device has entered the correct state.
  907. */
  908. for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
  909. rt2x00pci_register_read(rt2x00dev, PWRCSR1, &reg);
  910. bbp_state = rt2x00_get_field32(reg, PWRCSR1_BBP_CURR_STATE);
  911. rf_state = rt2x00_get_field32(reg, PWRCSR1_RF_CURR_STATE);
  912. if (bbp_state == state && rf_state == state)
  913. return 0;
  914. msleep(10);
  915. }
  916. NOTICE(rt2x00dev, "Device failed to enter state %d, "
  917. "current device state: bbp %d and rf %d.\n",
  918. state, bbp_state, rf_state);
  919. return -EBUSY;
  920. }
  921. static int rt2500pci_set_device_state(struct rt2x00_dev *rt2x00dev,
  922. enum dev_state state)
  923. {
  924. int retval = 0;
  925. switch (state) {
  926. case STATE_RADIO_ON:
  927. retval = rt2500pci_enable_radio(rt2x00dev);
  928. break;
  929. case STATE_RADIO_OFF:
  930. rt2500pci_disable_radio(rt2x00dev);
  931. break;
  932. case STATE_RADIO_RX_ON:
  933. case STATE_RADIO_RX_ON_LINK:
  934. rt2500pci_toggle_rx(rt2x00dev, STATE_RADIO_RX_ON);
  935. break;
  936. case STATE_RADIO_RX_OFF:
  937. case STATE_RADIO_RX_OFF_LINK:
  938. rt2500pci_toggle_rx(rt2x00dev, STATE_RADIO_RX_OFF);
  939. break;
  940. case STATE_DEEP_SLEEP:
  941. case STATE_SLEEP:
  942. case STATE_STANDBY:
  943. case STATE_AWAKE:
  944. retval = rt2500pci_set_state(rt2x00dev, state);
  945. break;
  946. default:
  947. retval = -ENOTSUPP;
  948. break;
  949. }
  950. return retval;
  951. }
  952. /*
  953. * TX descriptor initialization
  954. */
  955. static void rt2500pci_write_tx_desc(struct rt2x00_dev *rt2x00dev,
  956. struct sk_buff *skb,
  957. struct txentry_desc *txdesc,
  958. struct ieee80211_tx_control *control)
  959. {
  960. struct skb_frame_desc *skbdesc = get_skb_frame_desc(skb);
  961. __le32 *txd = skbdesc->desc;
  962. u32 word;
  963. /*
  964. * Start writing the descriptor words.
  965. */
  966. rt2x00_desc_read(txd, 2, &word);
  967. rt2x00_set_field32(&word, TXD_W2_IV_OFFSET, IEEE80211_HEADER);
  968. rt2x00_set_field32(&word, TXD_W2_AIFS, txdesc->aifs);
  969. rt2x00_set_field32(&word, TXD_W2_CWMIN, txdesc->cw_min);
  970. rt2x00_set_field32(&word, TXD_W2_CWMAX, txdesc->cw_max);
  971. rt2x00_desc_write(txd, 2, word);
  972. rt2x00_desc_read(txd, 3, &word);
  973. rt2x00_set_field32(&word, TXD_W3_PLCP_SIGNAL, txdesc->signal);
  974. rt2x00_set_field32(&word, TXD_W3_PLCP_SERVICE, txdesc->service);
  975. rt2x00_set_field32(&word, TXD_W3_PLCP_LENGTH_LOW, txdesc->length_low);
  976. rt2x00_set_field32(&word, TXD_W3_PLCP_LENGTH_HIGH, txdesc->length_high);
  977. rt2x00_desc_write(txd, 3, word);
  978. rt2x00_desc_read(txd, 10, &word);
  979. rt2x00_set_field32(&word, TXD_W10_RTS,
  980. test_bit(ENTRY_TXD_RTS_FRAME, &txdesc->flags));
  981. rt2x00_desc_write(txd, 10, word);
  982. rt2x00_desc_read(txd, 0, &word);
  983. rt2x00_set_field32(&word, TXD_W0_OWNER_NIC, 1);
  984. rt2x00_set_field32(&word, TXD_W0_VALID, 1);
  985. rt2x00_set_field32(&word, TXD_W0_MORE_FRAG,
  986. test_bit(ENTRY_TXD_MORE_FRAG, &txdesc->flags));
  987. rt2x00_set_field32(&word, TXD_W0_ACK,
  988. test_bit(ENTRY_TXD_ACK, &txdesc->flags));
  989. rt2x00_set_field32(&word, TXD_W0_TIMESTAMP,
  990. test_bit(ENTRY_TXD_REQ_TIMESTAMP, &txdesc->flags));
  991. rt2x00_set_field32(&word, TXD_W0_OFDM,
  992. test_bit(ENTRY_TXD_OFDM_RATE, &txdesc->flags));
  993. rt2x00_set_field32(&word, TXD_W0_CIPHER_OWNER, 1);
  994. rt2x00_set_field32(&word, TXD_W0_IFS, txdesc->ifs);
  995. rt2x00_set_field32(&word, TXD_W0_RETRY_MODE,
  996. !!(control->flags &
  997. IEEE80211_TXCTL_LONG_RETRY_LIMIT));
  998. rt2x00_set_field32(&word, TXD_W0_DATABYTE_COUNT, skbdesc->data_len);
  999. rt2x00_set_field32(&word, TXD_W0_CIPHER_ALG, CIPHER_NONE);
  1000. rt2x00_desc_write(txd, 0, word);
  1001. }
  1002. /*
  1003. * TX data initialization
  1004. */
  1005. static void rt2500pci_kick_tx_queue(struct rt2x00_dev *rt2x00dev,
  1006. const unsigned int queue)
  1007. {
  1008. u32 reg;
  1009. if (queue == RT2X00_BCN_QUEUE_BEACON) {
  1010. rt2x00pci_register_read(rt2x00dev, CSR14, &reg);
  1011. if (!rt2x00_get_field32(reg, CSR14_BEACON_GEN)) {
  1012. rt2x00_set_field32(&reg, CSR14_TSF_COUNT, 1);
  1013. rt2x00_set_field32(&reg, CSR14_TBCN, 1);
  1014. rt2x00_set_field32(&reg, CSR14_BEACON_GEN, 1);
  1015. rt2x00pci_register_write(rt2x00dev, CSR14, reg);
  1016. }
  1017. return;
  1018. }
  1019. rt2x00pci_register_read(rt2x00dev, TXCSR0, &reg);
  1020. rt2x00_set_field32(&reg, TXCSR0_KICK_PRIO,
  1021. (queue == IEEE80211_TX_QUEUE_DATA0));
  1022. rt2x00_set_field32(&reg, TXCSR0_KICK_TX,
  1023. (queue == IEEE80211_TX_QUEUE_DATA1));
  1024. rt2x00_set_field32(&reg, TXCSR0_KICK_ATIM,
  1025. (queue == RT2X00_BCN_QUEUE_ATIM));
  1026. rt2x00pci_register_write(rt2x00dev, TXCSR0, reg);
  1027. }
  1028. /*
  1029. * RX control handlers
  1030. */
  1031. static void rt2500pci_fill_rxdone(struct queue_entry *entry,
  1032. struct rxdone_entry_desc *rxdesc)
  1033. {
  1034. struct queue_entry_priv_pci_rx *priv_rx = entry->priv_data;
  1035. u32 word0;
  1036. u32 word2;
  1037. rt2x00_desc_read(priv_rx->desc, 0, &word0);
  1038. rt2x00_desc_read(priv_rx->desc, 2, &word2);
  1039. rxdesc->flags = 0;
  1040. if (rt2x00_get_field32(word0, RXD_W0_CRC_ERROR))
  1041. rxdesc->flags |= RX_FLAG_FAILED_FCS_CRC;
  1042. if (rt2x00_get_field32(word0, RXD_W0_PHYSICAL_ERROR))
  1043. rxdesc->flags |= RX_FLAG_FAILED_PLCP_CRC;
  1044. rxdesc->signal = rt2x00_get_field32(word2, RXD_W2_SIGNAL);
  1045. rxdesc->rssi = rt2x00_get_field32(word2, RXD_W2_RSSI) -
  1046. entry->queue->rt2x00dev->rssi_offset;
  1047. rxdesc->ofdm = rt2x00_get_field32(word0, RXD_W0_OFDM);
  1048. rxdesc->size = rt2x00_get_field32(word0, RXD_W0_DATABYTE_COUNT);
  1049. rxdesc->my_bss = !!rt2x00_get_field32(word0, RXD_W0_MY_BSS);
  1050. }
  1051. /*
  1052. * Interrupt functions.
  1053. */
  1054. static void rt2500pci_txdone(struct rt2x00_dev *rt2x00dev,
  1055. const enum ieee80211_tx_queue queue_idx)
  1056. {
  1057. struct data_queue *queue = rt2x00queue_get_queue(rt2x00dev, queue_idx);
  1058. struct queue_entry_priv_pci_tx *priv_tx;
  1059. struct queue_entry *entry;
  1060. struct txdone_entry_desc txdesc;
  1061. u32 word;
  1062. while (!rt2x00queue_empty(queue)) {
  1063. entry = rt2x00queue_get_entry(queue, Q_INDEX_DONE);
  1064. priv_tx = entry->priv_data;
  1065. rt2x00_desc_read(priv_tx->desc, 0, &word);
  1066. if (rt2x00_get_field32(word, TXD_W0_OWNER_NIC) ||
  1067. !rt2x00_get_field32(word, TXD_W0_VALID))
  1068. break;
  1069. /*
  1070. * Obtain the status about this packet.
  1071. */
  1072. txdesc.status = rt2x00_get_field32(word, TXD_W0_RESULT);
  1073. txdesc.retry = rt2x00_get_field32(word, TXD_W0_RETRY_COUNT);
  1074. rt2x00pci_txdone(rt2x00dev, entry, &txdesc);
  1075. }
  1076. }
  1077. static irqreturn_t rt2500pci_interrupt(int irq, void *dev_instance)
  1078. {
  1079. struct rt2x00_dev *rt2x00dev = dev_instance;
  1080. u32 reg;
  1081. /*
  1082. * Get the interrupt sources & saved to local variable.
  1083. * Write register value back to clear pending interrupts.
  1084. */
  1085. rt2x00pci_register_read(rt2x00dev, CSR7, &reg);
  1086. rt2x00pci_register_write(rt2x00dev, CSR7, reg);
  1087. if (!reg)
  1088. return IRQ_NONE;
  1089. if (!test_bit(DEVICE_ENABLED_RADIO, &rt2x00dev->flags))
  1090. return IRQ_HANDLED;
  1091. /*
  1092. * Handle interrupts, walk through all bits
  1093. * and run the tasks, the bits are checked in order of
  1094. * priority.
  1095. */
  1096. /*
  1097. * 1 - Beacon timer expired interrupt.
  1098. */
  1099. if (rt2x00_get_field32(reg, CSR7_TBCN_EXPIRE))
  1100. rt2x00lib_beacondone(rt2x00dev);
  1101. /*
  1102. * 2 - Rx ring done interrupt.
  1103. */
  1104. if (rt2x00_get_field32(reg, CSR7_RXDONE))
  1105. rt2x00pci_rxdone(rt2x00dev);
  1106. /*
  1107. * 3 - Atim ring transmit done interrupt.
  1108. */
  1109. if (rt2x00_get_field32(reg, CSR7_TXDONE_ATIMRING))
  1110. rt2500pci_txdone(rt2x00dev, RT2X00_BCN_QUEUE_ATIM);
  1111. /*
  1112. * 4 - Priority ring transmit done interrupt.
  1113. */
  1114. if (rt2x00_get_field32(reg, CSR7_TXDONE_PRIORING))
  1115. rt2500pci_txdone(rt2x00dev, IEEE80211_TX_QUEUE_DATA0);
  1116. /*
  1117. * 5 - Tx ring transmit done interrupt.
  1118. */
  1119. if (rt2x00_get_field32(reg, CSR7_TXDONE_TXRING))
  1120. rt2500pci_txdone(rt2x00dev, IEEE80211_TX_QUEUE_DATA1);
  1121. return IRQ_HANDLED;
  1122. }
  1123. /*
  1124. * Device probe functions.
  1125. */
  1126. static int rt2500pci_validate_eeprom(struct rt2x00_dev *rt2x00dev)
  1127. {
  1128. struct eeprom_93cx6 eeprom;
  1129. u32 reg;
  1130. u16 word;
  1131. u8 *mac;
  1132. rt2x00pci_register_read(rt2x00dev, CSR21, &reg);
  1133. eeprom.data = rt2x00dev;
  1134. eeprom.register_read = rt2500pci_eepromregister_read;
  1135. eeprom.register_write = rt2500pci_eepromregister_write;
  1136. eeprom.width = rt2x00_get_field32(reg, CSR21_TYPE_93C46) ?
  1137. PCI_EEPROM_WIDTH_93C46 : PCI_EEPROM_WIDTH_93C66;
  1138. eeprom.reg_data_in = 0;
  1139. eeprom.reg_data_out = 0;
  1140. eeprom.reg_data_clock = 0;
  1141. eeprom.reg_chip_select = 0;
  1142. eeprom_93cx6_multiread(&eeprom, EEPROM_BASE, rt2x00dev->eeprom,
  1143. EEPROM_SIZE / sizeof(u16));
  1144. /*
  1145. * Start validation of the data that has been read.
  1146. */
  1147. mac = rt2x00_eeprom_addr(rt2x00dev, EEPROM_MAC_ADDR_0);
  1148. if (!is_valid_ether_addr(mac)) {
  1149. DECLARE_MAC_BUF(macbuf);
  1150. random_ether_addr(mac);
  1151. EEPROM(rt2x00dev, "MAC: %s\n",
  1152. print_mac(macbuf, mac));
  1153. }
  1154. rt2x00_eeprom_read(rt2x00dev, EEPROM_ANTENNA, &word);
  1155. if (word == 0xffff) {
  1156. rt2x00_set_field16(&word, EEPROM_ANTENNA_NUM, 2);
  1157. rt2x00_set_field16(&word, EEPROM_ANTENNA_TX_DEFAULT,
  1158. ANTENNA_SW_DIVERSITY);
  1159. rt2x00_set_field16(&word, EEPROM_ANTENNA_RX_DEFAULT,
  1160. ANTENNA_SW_DIVERSITY);
  1161. rt2x00_set_field16(&word, EEPROM_ANTENNA_LED_MODE,
  1162. LED_MODE_DEFAULT);
  1163. rt2x00_set_field16(&word, EEPROM_ANTENNA_DYN_TXAGC, 0);
  1164. rt2x00_set_field16(&word, EEPROM_ANTENNA_HARDWARE_RADIO, 0);
  1165. rt2x00_set_field16(&word, EEPROM_ANTENNA_RF_TYPE, RF2522);
  1166. rt2x00_eeprom_write(rt2x00dev, EEPROM_ANTENNA, word);
  1167. EEPROM(rt2x00dev, "Antenna: 0x%04x\n", word);
  1168. }
  1169. rt2x00_eeprom_read(rt2x00dev, EEPROM_NIC, &word);
  1170. if (word == 0xffff) {
  1171. rt2x00_set_field16(&word, EEPROM_NIC_CARDBUS_ACCEL, 0);
  1172. rt2x00_set_field16(&word, EEPROM_NIC_DYN_BBP_TUNE, 0);
  1173. rt2x00_set_field16(&word, EEPROM_NIC_CCK_TX_POWER, 0);
  1174. rt2x00_eeprom_write(rt2x00dev, EEPROM_NIC, word);
  1175. EEPROM(rt2x00dev, "NIC: 0x%04x\n", word);
  1176. }
  1177. rt2x00_eeprom_read(rt2x00dev, EEPROM_CALIBRATE_OFFSET, &word);
  1178. if (word == 0xffff) {
  1179. rt2x00_set_field16(&word, EEPROM_CALIBRATE_OFFSET_RSSI,
  1180. DEFAULT_RSSI_OFFSET);
  1181. rt2x00_eeprom_write(rt2x00dev, EEPROM_CALIBRATE_OFFSET, word);
  1182. EEPROM(rt2x00dev, "Calibrate offset: 0x%04x\n", word);
  1183. }
  1184. return 0;
  1185. }
  1186. static int rt2500pci_init_eeprom(struct rt2x00_dev *rt2x00dev)
  1187. {
  1188. u32 reg;
  1189. u16 value;
  1190. u16 eeprom;
  1191. /*
  1192. * Read EEPROM word for configuration.
  1193. */
  1194. rt2x00_eeprom_read(rt2x00dev, EEPROM_ANTENNA, &eeprom);
  1195. /*
  1196. * Identify RF chipset.
  1197. */
  1198. value = rt2x00_get_field16(eeprom, EEPROM_ANTENNA_RF_TYPE);
  1199. rt2x00pci_register_read(rt2x00dev, CSR0, &reg);
  1200. rt2x00_set_chip(rt2x00dev, RT2560, value, reg);
  1201. if (!rt2x00_rf(&rt2x00dev->chip, RF2522) &&
  1202. !rt2x00_rf(&rt2x00dev->chip, RF2523) &&
  1203. !rt2x00_rf(&rt2x00dev->chip, RF2524) &&
  1204. !rt2x00_rf(&rt2x00dev->chip, RF2525) &&
  1205. !rt2x00_rf(&rt2x00dev->chip, RF2525E) &&
  1206. !rt2x00_rf(&rt2x00dev->chip, RF5222)) {
  1207. ERROR(rt2x00dev, "Invalid RF chipset detected.\n");
  1208. return -ENODEV;
  1209. }
  1210. /*
  1211. * Identify default antenna configuration.
  1212. */
  1213. rt2x00dev->default_ant.tx =
  1214. rt2x00_get_field16(eeprom, EEPROM_ANTENNA_TX_DEFAULT);
  1215. rt2x00dev->default_ant.rx =
  1216. rt2x00_get_field16(eeprom, EEPROM_ANTENNA_RX_DEFAULT);
  1217. /*
  1218. * Store led mode, for correct led behaviour.
  1219. */
  1220. #ifdef CONFIG_RT2500PCI_LEDS
  1221. value = rt2x00_get_field16(eeprom, EEPROM_ANTENNA_LED_MODE);
  1222. switch (value) {
  1223. case LED_MODE_ASUS:
  1224. case LED_MODE_ALPHA:
  1225. case LED_MODE_DEFAULT:
  1226. rt2x00dev->led_flags = LED_SUPPORT_RADIO;
  1227. break;
  1228. case LED_MODE_TXRX_ACTIVITY:
  1229. rt2x00dev->led_flags =
  1230. LED_SUPPORT_RADIO | LED_SUPPORT_ACTIVITY;
  1231. break;
  1232. case LED_MODE_SIGNAL_STRENGTH:
  1233. rt2x00dev->led_flags = LED_SUPPORT_RADIO;
  1234. break;
  1235. }
  1236. #endif /* CONFIG_RT2500PCI_LEDS */
  1237. /*
  1238. * Detect if this device has an hardware controlled radio.
  1239. */
  1240. #ifdef CONFIG_RT2500PCI_RFKILL
  1241. if (rt2x00_get_field16(eeprom, EEPROM_ANTENNA_HARDWARE_RADIO))
  1242. __set_bit(CONFIG_SUPPORT_HW_BUTTON, &rt2x00dev->flags);
  1243. #endif /* CONFIG_RT2500PCI_RFKILL */
  1244. /*
  1245. * Check if the BBP tuning should be enabled.
  1246. */
  1247. rt2x00_eeprom_read(rt2x00dev, EEPROM_NIC, &eeprom);
  1248. if (rt2x00_get_field16(eeprom, EEPROM_NIC_DYN_BBP_TUNE))
  1249. __set_bit(CONFIG_DISABLE_LINK_TUNING, &rt2x00dev->flags);
  1250. /*
  1251. * Read the RSSI <-> dBm offset information.
  1252. */
  1253. rt2x00_eeprom_read(rt2x00dev, EEPROM_CALIBRATE_OFFSET, &eeprom);
  1254. rt2x00dev->rssi_offset =
  1255. rt2x00_get_field16(eeprom, EEPROM_CALIBRATE_OFFSET_RSSI);
  1256. return 0;
  1257. }
  1258. /*
  1259. * RF value list for RF2522
  1260. * Supports: 2.4 GHz
  1261. */
  1262. static const struct rf_channel rf_vals_bg_2522[] = {
  1263. { 1, 0x00002050, 0x000c1fda, 0x00000101, 0 },
  1264. { 2, 0x00002050, 0x000c1fee, 0x00000101, 0 },
  1265. { 3, 0x00002050, 0x000c2002, 0x00000101, 0 },
  1266. { 4, 0x00002050, 0x000c2016, 0x00000101, 0 },
  1267. { 5, 0x00002050, 0x000c202a, 0x00000101, 0 },
  1268. { 6, 0x00002050, 0x000c203e, 0x00000101, 0 },
  1269. { 7, 0x00002050, 0x000c2052, 0x00000101, 0 },
  1270. { 8, 0x00002050, 0x000c2066, 0x00000101, 0 },
  1271. { 9, 0x00002050, 0x000c207a, 0x00000101, 0 },
  1272. { 10, 0x00002050, 0x000c208e, 0x00000101, 0 },
  1273. { 11, 0x00002050, 0x000c20a2, 0x00000101, 0 },
  1274. { 12, 0x00002050, 0x000c20b6, 0x00000101, 0 },
  1275. { 13, 0x00002050, 0x000c20ca, 0x00000101, 0 },
  1276. { 14, 0x00002050, 0x000c20fa, 0x00000101, 0 },
  1277. };
  1278. /*
  1279. * RF value list for RF2523
  1280. * Supports: 2.4 GHz
  1281. */
  1282. static const struct rf_channel rf_vals_bg_2523[] = {
  1283. { 1, 0x00022010, 0x00000c9e, 0x000e0111, 0x00000a1b },
  1284. { 2, 0x00022010, 0x00000ca2, 0x000e0111, 0x00000a1b },
  1285. { 3, 0x00022010, 0x00000ca6, 0x000e0111, 0x00000a1b },
  1286. { 4, 0x00022010, 0x00000caa, 0x000e0111, 0x00000a1b },
  1287. { 5, 0x00022010, 0x00000cae, 0x000e0111, 0x00000a1b },
  1288. { 6, 0x00022010, 0x00000cb2, 0x000e0111, 0x00000a1b },
  1289. { 7, 0x00022010, 0x00000cb6, 0x000e0111, 0x00000a1b },
  1290. { 8, 0x00022010, 0x00000cba, 0x000e0111, 0x00000a1b },
  1291. { 9, 0x00022010, 0x00000cbe, 0x000e0111, 0x00000a1b },
  1292. { 10, 0x00022010, 0x00000d02, 0x000e0111, 0x00000a1b },
  1293. { 11, 0x00022010, 0x00000d06, 0x000e0111, 0x00000a1b },
  1294. { 12, 0x00022010, 0x00000d0a, 0x000e0111, 0x00000a1b },
  1295. { 13, 0x00022010, 0x00000d0e, 0x000e0111, 0x00000a1b },
  1296. { 14, 0x00022010, 0x00000d1a, 0x000e0111, 0x00000a03 },
  1297. };
  1298. /*
  1299. * RF value list for RF2524
  1300. * Supports: 2.4 GHz
  1301. */
  1302. static const struct rf_channel rf_vals_bg_2524[] = {
  1303. { 1, 0x00032020, 0x00000c9e, 0x00000101, 0x00000a1b },
  1304. { 2, 0x00032020, 0x00000ca2, 0x00000101, 0x00000a1b },
  1305. { 3, 0x00032020, 0x00000ca6, 0x00000101, 0x00000a1b },
  1306. { 4, 0x00032020, 0x00000caa, 0x00000101, 0x00000a1b },
  1307. { 5, 0x00032020, 0x00000cae, 0x00000101, 0x00000a1b },
  1308. { 6, 0x00032020, 0x00000cb2, 0x00000101, 0x00000a1b },
  1309. { 7, 0x00032020, 0x00000cb6, 0x00000101, 0x00000a1b },
  1310. { 8, 0x00032020, 0x00000cba, 0x00000101, 0x00000a1b },
  1311. { 9, 0x00032020, 0x00000cbe, 0x00000101, 0x00000a1b },
  1312. { 10, 0x00032020, 0x00000d02, 0x00000101, 0x00000a1b },
  1313. { 11, 0x00032020, 0x00000d06, 0x00000101, 0x00000a1b },
  1314. { 12, 0x00032020, 0x00000d0a, 0x00000101, 0x00000a1b },
  1315. { 13, 0x00032020, 0x00000d0e, 0x00000101, 0x00000a1b },
  1316. { 14, 0x00032020, 0x00000d1a, 0x00000101, 0x00000a03 },
  1317. };
  1318. /*
  1319. * RF value list for RF2525
  1320. * Supports: 2.4 GHz
  1321. */
  1322. static const struct rf_channel rf_vals_bg_2525[] = {
  1323. { 1, 0x00022020, 0x00080c9e, 0x00060111, 0x00000a1b },
  1324. { 2, 0x00022020, 0x00080ca2, 0x00060111, 0x00000a1b },
  1325. { 3, 0x00022020, 0x00080ca6, 0x00060111, 0x00000a1b },
  1326. { 4, 0x00022020, 0x00080caa, 0x00060111, 0x00000a1b },
  1327. { 5, 0x00022020, 0x00080cae, 0x00060111, 0x00000a1b },
  1328. { 6, 0x00022020, 0x00080cb2, 0x00060111, 0x00000a1b },
  1329. { 7, 0x00022020, 0x00080cb6, 0x00060111, 0x00000a1b },
  1330. { 8, 0x00022020, 0x00080cba, 0x00060111, 0x00000a1b },
  1331. { 9, 0x00022020, 0x00080cbe, 0x00060111, 0x00000a1b },
  1332. { 10, 0x00022020, 0x00080d02, 0x00060111, 0x00000a1b },
  1333. { 11, 0x00022020, 0x00080d06, 0x00060111, 0x00000a1b },
  1334. { 12, 0x00022020, 0x00080d0a, 0x00060111, 0x00000a1b },
  1335. { 13, 0x00022020, 0x00080d0e, 0x00060111, 0x00000a1b },
  1336. { 14, 0x00022020, 0x00080d1a, 0x00060111, 0x00000a03 },
  1337. };
  1338. /*
  1339. * RF value list for RF2525e
  1340. * Supports: 2.4 GHz
  1341. */
  1342. static const struct rf_channel rf_vals_bg_2525e[] = {
  1343. { 1, 0x00022020, 0x00081136, 0x00060111, 0x00000a0b },
  1344. { 2, 0x00022020, 0x0008113a, 0x00060111, 0x00000a0b },
  1345. { 3, 0x00022020, 0x0008113e, 0x00060111, 0x00000a0b },
  1346. { 4, 0x00022020, 0x00081182, 0x00060111, 0x00000a0b },
  1347. { 5, 0x00022020, 0x00081186, 0x00060111, 0x00000a0b },
  1348. { 6, 0x00022020, 0x0008118a, 0x00060111, 0x00000a0b },
  1349. { 7, 0x00022020, 0x0008118e, 0x00060111, 0x00000a0b },
  1350. { 8, 0x00022020, 0x00081192, 0x00060111, 0x00000a0b },
  1351. { 9, 0x00022020, 0x00081196, 0x00060111, 0x00000a0b },
  1352. { 10, 0x00022020, 0x0008119a, 0x00060111, 0x00000a0b },
  1353. { 11, 0x00022020, 0x0008119e, 0x00060111, 0x00000a0b },
  1354. { 12, 0x00022020, 0x000811a2, 0x00060111, 0x00000a0b },
  1355. { 13, 0x00022020, 0x000811a6, 0x00060111, 0x00000a0b },
  1356. { 14, 0x00022020, 0x000811ae, 0x00060111, 0x00000a1b },
  1357. };
  1358. /*
  1359. * RF value list for RF5222
  1360. * Supports: 2.4 GHz & 5.2 GHz
  1361. */
  1362. static const struct rf_channel rf_vals_5222[] = {
  1363. { 1, 0x00022020, 0x00001136, 0x00000101, 0x00000a0b },
  1364. { 2, 0x00022020, 0x0000113a, 0x00000101, 0x00000a0b },
  1365. { 3, 0x00022020, 0x0000113e, 0x00000101, 0x00000a0b },
  1366. { 4, 0x00022020, 0x00001182, 0x00000101, 0x00000a0b },
  1367. { 5, 0x00022020, 0x00001186, 0x00000101, 0x00000a0b },
  1368. { 6, 0x00022020, 0x0000118a, 0x00000101, 0x00000a0b },
  1369. { 7, 0x00022020, 0x0000118e, 0x00000101, 0x00000a0b },
  1370. { 8, 0x00022020, 0x00001192, 0x00000101, 0x00000a0b },
  1371. { 9, 0x00022020, 0x00001196, 0x00000101, 0x00000a0b },
  1372. { 10, 0x00022020, 0x0000119a, 0x00000101, 0x00000a0b },
  1373. { 11, 0x00022020, 0x0000119e, 0x00000101, 0x00000a0b },
  1374. { 12, 0x00022020, 0x000011a2, 0x00000101, 0x00000a0b },
  1375. { 13, 0x00022020, 0x000011a6, 0x00000101, 0x00000a0b },
  1376. { 14, 0x00022020, 0x000011ae, 0x00000101, 0x00000a1b },
  1377. /* 802.11 UNI / HyperLan 2 */
  1378. { 36, 0x00022010, 0x00018896, 0x00000101, 0x00000a1f },
  1379. { 40, 0x00022010, 0x0001889a, 0x00000101, 0x00000a1f },
  1380. { 44, 0x00022010, 0x0001889e, 0x00000101, 0x00000a1f },
  1381. { 48, 0x00022010, 0x000188a2, 0x00000101, 0x00000a1f },
  1382. { 52, 0x00022010, 0x000188a6, 0x00000101, 0x00000a1f },
  1383. { 66, 0x00022010, 0x000188aa, 0x00000101, 0x00000a1f },
  1384. { 60, 0x00022010, 0x000188ae, 0x00000101, 0x00000a1f },
  1385. { 64, 0x00022010, 0x000188b2, 0x00000101, 0x00000a1f },
  1386. /* 802.11 HyperLan 2 */
  1387. { 100, 0x00022010, 0x00008802, 0x00000101, 0x00000a0f },
  1388. { 104, 0x00022010, 0x00008806, 0x00000101, 0x00000a0f },
  1389. { 108, 0x00022010, 0x0000880a, 0x00000101, 0x00000a0f },
  1390. { 112, 0x00022010, 0x0000880e, 0x00000101, 0x00000a0f },
  1391. { 116, 0x00022010, 0x00008812, 0x00000101, 0x00000a0f },
  1392. { 120, 0x00022010, 0x00008816, 0x00000101, 0x00000a0f },
  1393. { 124, 0x00022010, 0x0000881a, 0x00000101, 0x00000a0f },
  1394. { 128, 0x00022010, 0x0000881e, 0x00000101, 0x00000a0f },
  1395. { 132, 0x00022010, 0x00008822, 0x00000101, 0x00000a0f },
  1396. { 136, 0x00022010, 0x00008826, 0x00000101, 0x00000a0f },
  1397. /* 802.11 UNII */
  1398. { 140, 0x00022010, 0x0000882a, 0x00000101, 0x00000a0f },
  1399. { 149, 0x00022020, 0x000090a6, 0x00000101, 0x00000a07 },
  1400. { 153, 0x00022020, 0x000090ae, 0x00000101, 0x00000a07 },
  1401. { 157, 0x00022020, 0x000090b6, 0x00000101, 0x00000a07 },
  1402. { 161, 0x00022020, 0x000090be, 0x00000101, 0x00000a07 },
  1403. };
  1404. static void rt2500pci_probe_hw_mode(struct rt2x00_dev *rt2x00dev)
  1405. {
  1406. struct hw_mode_spec *spec = &rt2x00dev->spec;
  1407. u8 *txpower;
  1408. unsigned int i;
  1409. /*
  1410. * Initialize all hw fields.
  1411. */
  1412. rt2x00dev->hw->flags = IEEE80211_HW_HOST_BROADCAST_PS_BUFFERING;
  1413. rt2x00dev->hw->extra_tx_headroom = 0;
  1414. rt2x00dev->hw->max_signal = MAX_SIGNAL;
  1415. rt2x00dev->hw->max_rssi = MAX_RX_SSI;
  1416. rt2x00dev->hw->queues = 2;
  1417. SET_IEEE80211_DEV(rt2x00dev->hw, &rt2x00dev_pci(rt2x00dev)->dev);
  1418. SET_IEEE80211_PERM_ADDR(rt2x00dev->hw,
  1419. rt2x00_eeprom_addr(rt2x00dev,
  1420. EEPROM_MAC_ADDR_0));
  1421. /*
  1422. * Convert tx_power array in eeprom.
  1423. */
  1424. txpower = rt2x00_eeprom_addr(rt2x00dev, EEPROM_TXPOWER_START);
  1425. for (i = 0; i < 14; i++)
  1426. txpower[i] = TXPOWER_FROM_DEV(txpower[i]);
  1427. /*
  1428. * Initialize hw_mode information.
  1429. */
  1430. spec->supported_bands = SUPPORT_BAND_2GHZ;
  1431. spec->supported_rates = SUPPORT_RATE_CCK | SUPPORT_RATE_OFDM;
  1432. spec->tx_power_a = NULL;
  1433. spec->tx_power_bg = txpower;
  1434. spec->tx_power_default = DEFAULT_TXPOWER;
  1435. if (rt2x00_rf(&rt2x00dev->chip, RF2522)) {
  1436. spec->num_channels = ARRAY_SIZE(rf_vals_bg_2522);
  1437. spec->channels = rf_vals_bg_2522;
  1438. } else if (rt2x00_rf(&rt2x00dev->chip, RF2523)) {
  1439. spec->num_channels = ARRAY_SIZE(rf_vals_bg_2523);
  1440. spec->channels = rf_vals_bg_2523;
  1441. } else if (rt2x00_rf(&rt2x00dev->chip, RF2524)) {
  1442. spec->num_channels = ARRAY_SIZE(rf_vals_bg_2524);
  1443. spec->channels = rf_vals_bg_2524;
  1444. } else if (rt2x00_rf(&rt2x00dev->chip, RF2525)) {
  1445. spec->num_channels = ARRAY_SIZE(rf_vals_bg_2525);
  1446. spec->channels = rf_vals_bg_2525;
  1447. } else if (rt2x00_rf(&rt2x00dev->chip, RF2525E)) {
  1448. spec->num_channels = ARRAY_SIZE(rf_vals_bg_2525e);
  1449. spec->channels = rf_vals_bg_2525e;
  1450. } else if (rt2x00_rf(&rt2x00dev->chip, RF5222)) {
  1451. spec->supported_bands |= SUPPORT_BAND_5GHZ;
  1452. spec->num_channels = ARRAY_SIZE(rf_vals_5222);
  1453. spec->channels = rf_vals_5222;
  1454. }
  1455. }
  1456. static int rt2500pci_probe_hw(struct rt2x00_dev *rt2x00dev)
  1457. {
  1458. int retval;
  1459. /*
  1460. * Allocate eeprom data.
  1461. */
  1462. retval = rt2500pci_validate_eeprom(rt2x00dev);
  1463. if (retval)
  1464. return retval;
  1465. retval = rt2500pci_init_eeprom(rt2x00dev);
  1466. if (retval)
  1467. return retval;
  1468. /*
  1469. * Initialize hw specifications.
  1470. */
  1471. rt2500pci_probe_hw_mode(rt2x00dev);
  1472. /*
  1473. * This device requires the atim queue
  1474. */
  1475. __set_bit(DRIVER_REQUIRE_ATIM_QUEUE, &rt2x00dev->flags);
  1476. /*
  1477. * Set the rssi offset.
  1478. */
  1479. rt2x00dev->rssi_offset = DEFAULT_RSSI_OFFSET;
  1480. return 0;
  1481. }
  1482. /*
  1483. * IEEE80211 stack callback functions.
  1484. */
  1485. static void rt2500pci_configure_filter(struct ieee80211_hw *hw,
  1486. unsigned int changed_flags,
  1487. unsigned int *total_flags,
  1488. int mc_count,
  1489. struct dev_addr_list *mc_list)
  1490. {
  1491. struct rt2x00_dev *rt2x00dev = hw->priv;
  1492. u32 reg;
  1493. /*
  1494. * Mask off any flags we are going to ignore from
  1495. * the total_flags field.
  1496. */
  1497. *total_flags &=
  1498. FIF_ALLMULTI |
  1499. FIF_FCSFAIL |
  1500. FIF_PLCPFAIL |
  1501. FIF_CONTROL |
  1502. FIF_OTHER_BSS |
  1503. FIF_PROMISC_IN_BSS;
  1504. /*
  1505. * Apply some rules to the filters:
  1506. * - Some filters imply different filters to be set.
  1507. * - Some things we can't filter out at all.
  1508. */
  1509. if (mc_count)
  1510. *total_flags |= FIF_ALLMULTI;
  1511. if (*total_flags & FIF_OTHER_BSS ||
  1512. *total_flags & FIF_PROMISC_IN_BSS)
  1513. *total_flags |= FIF_PROMISC_IN_BSS | FIF_OTHER_BSS;
  1514. /*
  1515. * Check if there is any work left for us.
  1516. */
  1517. if (rt2x00dev->packet_filter == *total_flags)
  1518. return;
  1519. rt2x00dev->packet_filter = *total_flags;
  1520. /*
  1521. * Start configuration steps.
  1522. * Note that the version error will always be dropped
  1523. * and broadcast frames will always be accepted since
  1524. * there is no filter for it at this time.
  1525. */
  1526. rt2x00pci_register_read(rt2x00dev, RXCSR0, &reg);
  1527. rt2x00_set_field32(&reg, RXCSR0_DROP_CRC,
  1528. !(*total_flags & FIF_FCSFAIL));
  1529. rt2x00_set_field32(&reg, RXCSR0_DROP_PHYSICAL,
  1530. !(*total_flags & FIF_PLCPFAIL));
  1531. rt2x00_set_field32(&reg, RXCSR0_DROP_CONTROL,
  1532. !(*total_flags & FIF_CONTROL));
  1533. rt2x00_set_field32(&reg, RXCSR0_DROP_NOT_TO_ME,
  1534. !(*total_flags & FIF_PROMISC_IN_BSS));
  1535. rt2x00_set_field32(&reg, RXCSR0_DROP_TODS,
  1536. !(*total_flags & FIF_PROMISC_IN_BSS));
  1537. rt2x00_set_field32(&reg, RXCSR0_DROP_VERSION_ERROR, 1);
  1538. rt2x00_set_field32(&reg, RXCSR0_DROP_MCAST,
  1539. !(*total_flags & FIF_ALLMULTI));
  1540. rt2x00_set_field32(&reg, RXCSR0_DROP_BCAST, 0);
  1541. rt2x00pci_register_write(rt2x00dev, RXCSR0, reg);
  1542. }
  1543. static int rt2500pci_set_retry_limit(struct ieee80211_hw *hw,
  1544. u32 short_retry, u32 long_retry)
  1545. {
  1546. struct rt2x00_dev *rt2x00dev = hw->priv;
  1547. u32 reg;
  1548. rt2x00pci_register_read(rt2x00dev, CSR11, &reg);
  1549. rt2x00_set_field32(&reg, CSR11_LONG_RETRY, long_retry);
  1550. rt2x00_set_field32(&reg, CSR11_SHORT_RETRY, short_retry);
  1551. rt2x00pci_register_write(rt2x00dev, CSR11, reg);
  1552. return 0;
  1553. }
  1554. static u64 rt2500pci_get_tsf(struct ieee80211_hw *hw)
  1555. {
  1556. struct rt2x00_dev *rt2x00dev = hw->priv;
  1557. u64 tsf;
  1558. u32 reg;
  1559. rt2x00pci_register_read(rt2x00dev, CSR17, &reg);
  1560. tsf = (u64) rt2x00_get_field32(reg, CSR17_HIGH_TSFTIMER) << 32;
  1561. rt2x00pci_register_read(rt2x00dev, CSR16, &reg);
  1562. tsf |= rt2x00_get_field32(reg, CSR16_LOW_TSFTIMER);
  1563. return tsf;
  1564. }
  1565. static int rt2500pci_beacon_update(struct ieee80211_hw *hw, struct sk_buff *skb,
  1566. struct ieee80211_tx_control *control)
  1567. {
  1568. struct rt2x00_dev *rt2x00dev = hw->priv;
  1569. struct rt2x00_intf *intf = vif_to_intf(control->vif);
  1570. struct queue_entry_priv_pci_tx *priv_tx;
  1571. struct skb_frame_desc *skbdesc;
  1572. u32 reg;
  1573. if (unlikely(!intf->beacon))
  1574. return -ENOBUFS;
  1575. priv_tx = intf->beacon->priv_data;
  1576. /*
  1577. * Fill in skb descriptor
  1578. */
  1579. skbdesc = get_skb_frame_desc(skb);
  1580. memset(skbdesc, 0, sizeof(*skbdesc));
  1581. skbdesc->flags |= FRAME_DESC_DRIVER_GENERATED;
  1582. skbdesc->data = skb->data;
  1583. skbdesc->data_len = skb->len;
  1584. skbdesc->desc = priv_tx->desc;
  1585. skbdesc->desc_len = intf->beacon->queue->desc_size;
  1586. skbdesc->entry = intf->beacon;
  1587. /*
  1588. * Disable beaconing while we are reloading the beacon data,
  1589. * otherwise we might be sending out invalid data.
  1590. */
  1591. rt2x00pci_register_read(rt2x00dev, CSR14, &reg);
  1592. rt2x00_set_field32(&reg, CSR14_TSF_COUNT, 0);
  1593. rt2x00_set_field32(&reg, CSR14_TBCN, 0);
  1594. rt2x00_set_field32(&reg, CSR14_BEACON_GEN, 0);
  1595. rt2x00pci_register_write(rt2x00dev, CSR14, reg);
  1596. /*
  1597. * mac80211 doesn't provide the control->queue variable
  1598. * for beacons. Set our own queue identification so
  1599. * it can be used during descriptor initialization.
  1600. */
  1601. control->queue = RT2X00_BCN_QUEUE_BEACON;
  1602. rt2x00lib_write_tx_desc(rt2x00dev, skb, control);
  1603. /*
  1604. * Enable beacon generation.
  1605. * Write entire beacon with descriptor to register,
  1606. * and kick the beacon generator.
  1607. */
  1608. memcpy(priv_tx->data, skb->data, skb->len);
  1609. rt2x00dev->ops->lib->kick_tx_queue(rt2x00dev, control->queue);
  1610. return 0;
  1611. }
  1612. static int rt2500pci_tx_last_beacon(struct ieee80211_hw *hw)
  1613. {
  1614. struct rt2x00_dev *rt2x00dev = hw->priv;
  1615. u32 reg;
  1616. rt2x00pci_register_read(rt2x00dev, CSR15, &reg);
  1617. return rt2x00_get_field32(reg, CSR15_BEACON_SENT);
  1618. }
  1619. static const struct ieee80211_ops rt2500pci_mac80211_ops = {
  1620. .tx = rt2x00mac_tx,
  1621. .start = rt2x00mac_start,
  1622. .stop = rt2x00mac_stop,
  1623. .add_interface = rt2x00mac_add_interface,
  1624. .remove_interface = rt2x00mac_remove_interface,
  1625. .config = rt2x00mac_config,
  1626. .config_interface = rt2x00mac_config_interface,
  1627. .configure_filter = rt2500pci_configure_filter,
  1628. .get_stats = rt2x00mac_get_stats,
  1629. .set_retry_limit = rt2500pci_set_retry_limit,
  1630. .bss_info_changed = rt2x00mac_bss_info_changed,
  1631. .conf_tx = rt2x00mac_conf_tx,
  1632. .get_tx_stats = rt2x00mac_get_tx_stats,
  1633. .get_tsf = rt2500pci_get_tsf,
  1634. .beacon_update = rt2500pci_beacon_update,
  1635. .tx_last_beacon = rt2500pci_tx_last_beacon,
  1636. };
  1637. static const struct rt2x00lib_ops rt2500pci_rt2x00_ops = {
  1638. .irq_handler = rt2500pci_interrupt,
  1639. .probe_hw = rt2500pci_probe_hw,
  1640. .initialize = rt2x00pci_initialize,
  1641. .uninitialize = rt2x00pci_uninitialize,
  1642. .init_rxentry = rt2500pci_init_rxentry,
  1643. .init_txentry = rt2500pci_init_txentry,
  1644. .set_device_state = rt2500pci_set_device_state,
  1645. .rfkill_poll = rt2500pci_rfkill_poll,
  1646. .link_stats = rt2500pci_link_stats,
  1647. .reset_tuner = rt2500pci_reset_tuner,
  1648. .link_tuner = rt2500pci_link_tuner,
  1649. .led_brightness = rt2500pci_led_brightness,
  1650. .write_tx_desc = rt2500pci_write_tx_desc,
  1651. .write_tx_data = rt2x00pci_write_tx_data,
  1652. .kick_tx_queue = rt2500pci_kick_tx_queue,
  1653. .fill_rxdone = rt2500pci_fill_rxdone,
  1654. .config_intf = rt2500pci_config_intf,
  1655. .config_erp = rt2500pci_config_erp,
  1656. .config = rt2500pci_config,
  1657. };
  1658. static const struct data_queue_desc rt2500pci_queue_rx = {
  1659. .entry_num = RX_ENTRIES,
  1660. .data_size = DATA_FRAME_SIZE,
  1661. .desc_size = RXD_DESC_SIZE,
  1662. .priv_size = sizeof(struct queue_entry_priv_pci_rx),
  1663. };
  1664. static const struct data_queue_desc rt2500pci_queue_tx = {
  1665. .entry_num = TX_ENTRIES,
  1666. .data_size = DATA_FRAME_SIZE,
  1667. .desc_size = TXD_DESC_SIZE,
  1668. .priv_size = sizeof(struct queue_entry_priv_pci_tx),
  1669. };
  1670. static const struct data_queue_desc rt2500pci_queue_bcn = {
  1671. .entry_num = BEACON_ENTRIES,
  1672. .data_size = MGMT_FRAME_SIZE,
  1673. .desc_size = TXD_DESC_SIZE,
  1674. .priv_size = sizeof(struct queue_entry_priv_pci_tx),
  1675. };
  1676. static const struct data_queue_desc rt2500pci_queue_atim = {
  1677. .entry_num = ATIM_ENTRIES,
  1678. .data_size = DATA_FRAME_SIZE,
  1679. .desc_size = TXD_DESC_SIZE,
  1680. .priv_size = sizeof(struct queue_entry_priv_pci_tx),
  1681. };
  1682. static const struct rt2x00_ops rt2500pci_ops = {
  1683. .name = KBUILD_MODNAME,
  1684. .max_sta_intf = 1,
  1685. .max_ap_intf = 1,
  1686. .eeprom_size = EEPROM_SIZE,
  1687. .rf_size = RF_SIZE,
  1688. .rx = &rt2500pci_queue_rx,
  1689. .tx = &rt2500pci_queue_tx,
  1690. .bcn = &rt2500pci_queue_bcn,
  1691. .atim = &rt2500pci_queue_atim,
  1692. .lib = &rt2500pci_rt2x00_ops,
  1693. .hw = &rt2500pci_mac80211_ops,
  1694. #ifdef CONFIG_RT2X00_LIB_DEBUGFS
  1695. .debugfs = &rt2500pci_rt2x00debug,
  1696. #endif /* CONFIG_RT2X00_LIB_DEBUGFS */
  1697. };
  1698. /*
  1699. * RT2500pci module information.
  1700. */
  1701. static struct pci_device_id rt2500pci_device_table[] = {
  1702. { PCI_DEVICE(0x1814, 0x0201), PCI_DEVICE_DATA(&rt2500pci_ops) },
  1703. { 0, }
  1704. };
  1705. MODULE_AUTHOR(DRV_PROJECT);
  1706. MODULE_VERSION(DRV_VERSION);
  1707. MODULE_DESCRIPTION("Ralink RT2500 PCI & PCMCIA Wireless LAN driver.");
  1708. MODULE_SUPPORTED_DEVICE("Ralink RT2560 PCI & PCMCIA chipset based cards");
  1709. MODULE_DEVICE_TABLE(pci, rt2500pci_device_table);
  1710. MODULE_LICENSE("GPL");
  1711. static struct pci_driver rt2500pci_driver = {
  1712. .name = KBUILD_MODNAME,
  1713. .id_table = rt2500pci_device_table,
  1714. .probe = rt2x00pci_probe,
  1715. .remove = __devexit_p(rt2x00pci_remove),
  1716. .suspend = rt2x00pci_suspend,
  1717. .resume = rt2x00pci_resume,
  1718. };
  1719. static int __init rt2500pci_init(void)
  1720. {
  1721. return pci_register_driver(&rt2500pci_driver);
  1722. }
  1723. static void __exit rt2500pci_exit(void)
  1724. {
  1725. pci_unregister_driver(&rt2500pci_driver);
  1726. }
  1727. module_init(rt2500pci_init);
  1728. module_exit(rt2500pci_exit);