tsc.c 24 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954
  1. #include <linux/kernel.h>
  2. #include <linux/sched.h>
  3. #include <linux/init.h>
  4. #include <linux/module.h>
  5. #include <linux/timer.h>
  6. #include <linux/acpi_pmtmr.h>
  7. #include <linux/cpufreq.h>
  8. #include <linux/dmi.h>
  9. #include <linux/delay.h>
  10. #include <linux/clocksource.h>
  11. #include <linux/percpu.h>
  12. #include <linux/timex.h>
  13. #include <asm/hpet.h>
  14. #include <asm/timer.h>
  15. #include <asm/vgtod.h>
  16. #include <asm/time.h>
  17. #include <asm/delay.h>
  18. #include <asm/hypervisor.h>
  19. #include <asm/nmi.h>
  20. #include <asm/x86_init.h>
  21. unsigned int __read_mostly cpu_khz; /* TSC clocks / usec, not used here */
  22. EXPORT_SYMBOL(cpu_khz);
  23. unsigned int __read_mostly tsc_khz;
  24. EXPORT_SYMBOL(tsc_khz);
  25. /*
  26. * TSC can be unstable due to cpufreq or due to unsynced TSCs
  27. */
  28. static int __read_mostly tsc_unstable;
  29. /* native_sched_clock() is called before tsc_init(), so
  30. we must start with the TSC soft disabled to prevent
  31. erroneous rdtsc usage on !cpu_has_tsc processors */
  32. static int __read_mostly tsc_disabled = -1;
  33. static int tsc_clocksource_reliable;
  34. /*
  35. * Scheduler clock - returns current time in nanosec units.
  36. */
  37. u64 native_sched_clock(void)
  38. {
  39. u64 this_offset;
  40. /*
  41. * Fall back to jiffies if there's no TSC available:
  42. * ( But note that we still use it if the TSC is marked
  43. * unstable. We do this because unlike Time Of Day,
  44. * the scheduler clock tolerates small errors and it's
  45. * very important for it to be as fast as the platform
  46. * can achieve it. )
  47. */
  48. if (unlikely(tsc_disabled)) {
  49. /* No locking but a rare wrong value is not a big deal: */
  50. return (jiffies_64 - INITIAL_JIFFIES) * (1000000000 / HZ);
  51. }
  52. /* read the Time Stamp Counter: */
  53. rdtscll(this_offset);
  54. /* return the value in ns */
  55. return __cycles_2_ns(this_offset);
  56. }
  57. /* We need to define a real function for sched_clock, to override the
  58. weak default version */
  59. #ifdef CONFIG_PARAVIRT
  60. unsigned long long sched_clock(void)
  61. {
  62. return paravirt_sched_clock();
  63. }
  64. #else
  65. unsigned long long
  66. sched_clock(void) __attribute__((alias("native_sched_clock")));
  67. #endif
  68. int check_tsc_unstable(void)
  69. {
  70. return tsc_unstable;
  71. }
  72. EXPORT_SYMBOL_GPL(check_tsc_unstable);
  73. #ifdef CONFIG_X86_TSC
  74. int __init notsc_setup(char *str)
  75. {
  76. printk(KERN_WARNING "notsc: Kernel compiled with CONFIG_X86_TSC, "
  77. "cannot disable TSC completely.\n");
  78. tsc_disabled = 1;
  79. return 1;
  80. }
  81. #else
  82. /*
  83. * disable flag for tsc. Takes effect by clearing the TSC cpu flag
  84. * in cpu/common.c
  85. */
  86. int __init notsc_setup(char *str)
  87. {
  88. setup_clear_cpu_cap(X86_FEATURE_TSC);
  89. return 1;
  90. }
  91. #endif
  92. __setup("notsc", notsc_setup);
  93. static int no_sched_irq_time;
  94. static int __init tsc_setup(char *str)
  95. {
  96. if (!strcmp(str, "reliable"))
  97. tsc_clocksource_reliable = 1;
  98. if (!strncmp(str, "noirqtime", 9))
  99. no_sched_irq_time = 1;
  100. return 1;
  101. }
  102. __setup("tsc=", tsc_setup);
  103. #define MAX_RETRIES 5
  104. #define SMI_TRESHOLD 50000
  105. /*
  106. * Read TSC and the reference counters. Take care of SMI disturbance
  107. */
  108. static u64 tsc_read_refs(u64 *p, int hpet)
  109. {
  110. u64 t1, t2;
  111. int i;
  112. for (i = 0; i < MAX_RETRIES; i++) {
  113. t1 = get_cycles();
  114. if (hpet)
  115. *p = hpet_readl(HPET_COUNTER) & 0xFFFFFFFF;
  116. else
  117. *p = acpi_pm_read_early();
  118. t2 = get_cycles();
  119. if ((t2 - t1) < SMI_TRESHOLD)
  120. return t2;
  121. }
  122. return ULLONG_MAX;
  123. }
  124. /*
  125. * Calculate the TSC frequency from HPET reference
  126. */
  127. static unsigned long calc_hpet_ref(u64 deltatsc, u64 hpet1, u64 hpet2)
  128. {
  129. u64 tmp;
  130. if (hpet2 < hpet1)
  131. hpet2 += 0x100000000ULL;
  132. hpet2 -= hpet1;
  133. tmp = ((u64)hpet2 * hpet_readl(HPET_PERIOD));
  134. do_div(tmp, 1000000);
  135. do_div(deltatsc, tmp);
  136. return (unsigned long) deltatsc;
  137. }
  138. /*
  139. * Calculate the TSC frequency from PMTimer reference
  140. */
  141. static unsigned long calc_pmtimer_ref(u64 deltatsc, u64 pm1, u64 pm2)
  142. {
  143. u64 tmp;
  144. if (!pm1 && !pm2)
  145. return ULONG_MAX;
  146. if (pm2 < pm1)
  147. pm2 += (u64)ACPI_PM_OVRRUN;
  148. pm2 -= pm1;
  149. tmp = pm2 * 1000000000LL;
  150. do_div(tmp, PMTMR_TICKS_PER_SEC);
  151. do_div(deltatsc, tmp);
  152. return (unsigned long) deltatsc;
  153. }
  154. #define CAL_MS 10
  155. #define CAL_LATCH (CLOCK_TICK_RATE / (1000 / CAL_MS))
  156. #define CAL_PIT_LOOPS 1000
  157. #define CAL2_MS 50
  158. #define CAL2_LATCH (CLOCK_TICK_RATE / (1000 / CAL2_MS))
  159. #define CAL2_PIT_LOOPS 5000
  160. /*
  161. * Try to calibrate the TSC against the Programmable
  162. * Interrupt Timer and return the frequency of the TSC
  163. * in kHz.
  164. *
  165. * Return ULONG_MAX on failure to calibrate.
  166. */
  167. static unsigned long pit_calibrate_tsc(u32 latch, unsigned long ms, int loopmin)
  168. {
  169. u64 tsc, t1, t2, delta;
  170. unsigned long tscmin, tscmax;
  171. int pitcnt;
  172. /* Set the Gate high, disable speaker */
  173. outb((inb(0x61) & ~0x02) | 0x01, 0x61);
  174. /*
  175. * Setup CTC channel 2* for mode 0, (interrupt on terminal
  176. * count mode), binary count. Set the latch register to 50ms
  177. * (LSB then MSB) to begin countdown.
  178. */
  179. outb(0xb0, 0x43);
  180. outb(latch & 0xff, 0x42);
  181. outb(latch >> 8, 0x42);
  182. tsc = t1 = t2 = get_cycles();
  183. pitcnt = 0;
  184. tscmax = 0;
  185. tscmin = ULONG_MAX;
  186. while ((inb(0x61) & 0x20) == 0) {
  187. t2 = get_cycles();
  188. delta = t2 - tsc;
  189. tsc = t2;
  190. if ((unsigned long) delta < tscmin)
  191. tscmin = (unsigned int) delta;
  192. if ((unsigned long) delta > tscmax)
  193. tscmax = (unsigned int) delta;
  194. pitcnt++;
  195. }
  196. /*
  197. * Sanity checks:
  198. *
  199. * If we were not able to read the PIT more than loopmin
  200. * times, then we have been hit by a massive SMI
  201. *
  202. * If the maximum is 10 times larger than the minimum,
  203. * then we got hit by an SMI as well.
  204. */
  205. if (pitcnt < loopmin || tscmax > 10 * tscmin)
  206. return ULONG_MAX;
  207. /* Calculate the PIT value */
  208. delta = t2 - t1;
  209. do_div(delta, ms);
  210. return delta;
  211. }
  212. /*
  213. * This reads the current MSB of the PIT counter, and
  214. * checks if we are running on sufficiently fast and
  215. * non-virtualized hardware.
  216. *
  217. * Our expectations are:
  218. *
  219. * - the PIT is running at roughly 1.19MHz
  220. *
  221. * - each IO is going to take about 1us on real hardware,
  222. * but we allow it to be much faster (by a factor of 10) or
  223. * _slightly_ slower (ie we allow up to a 2us read+counter
  224. * update - anything else implies a unacceptably slow CPU
  225. * or PIT for the fast calibration to work.
  226. *
  227. * - with 256 PIT ticks to read the value, we have 214us to
  228. * see the same MSB (and overhead like doing a single TSC
  229. * read per MSB value etc).
  230. *
  231. * - We're doing 2 reads per loop (LSB, MSB), and we expect
  232. * them each to take about a microsecond on real hardware.
  233. * So we expect a count value of around 100. But we'll be
  234. * generous, and accept anything over 50.
  235. *
  236. * - if the PIT is stuck, and we see *many* more reads, we
  237. * return early (and the next caller of pit_expect_msb()
  238. * then consider it a failure when they don't see the
  239. * next expected value).
  240. *
  241. * These expectations mean that we know that we have seen the
  242. * transition from one expected value to another with a fairly
  243. * high accuracy, and we didn't miss any events. We can thus
  244. * use the TSC value at the transitions to calculate a pretty
  245. * good value for the TSC frequencty.
  246. */
  247. static inline int pit_verify_msb(unsigned char val)
  248. {
  249. /* Ignore LSB */
  250. inb(0x42);
  251. return inb(0x42) == val;
  252. }
  253. static inline int pit_expect_msb(unsigned char val, u64 *tscp, unsigned long *deltap)
  254. {
  255. int count;
  256. u64 tsc = 0;
  257. for (count = 0; count < 50000; count++) {
  258. if (!pit_verify_msb(val))
  259. break;
  260. tsc = get_cycles();
  261. }
  262. *deltap = get_cycles() - tsc;
  263. *tscp = tsc;
  264. /*
  265. * We require _some_ success, but the quality control
  266. * will be based on the error terms on the TSC values.
  267. */
  268. return count > 5;
  269. }
  270. /*
  271. * How many MSB values do we want to see? We aim for
  272. * a maximum error rate of 500ppm (in practice the
  273. * real error is much smaller), but refuse to spend
  274. * more than 25ms on it.
  275. */
  276. #define MAX_QUICK_PIT_MS 25
  277. #define MAX_QUICK_PIT_ITERATIONS (MAX_QUICK_PIT_MS * PIT_TICK_RATE / 1000 / 256)
  278. static unsigned long quick_pit_calibrate(void)
  279. {
  280. int i;
  281. u64 tsc, delta;
  282. unsigned long d1, d2;
  283. /* Set the Gate high, disable speaker */
  284. outb((inb(0x61) & ~0x02) | 0x01, 0x61);
  285. /*
  286. * Counter 2, mode 0 (one-shot), binary count
  287. *
  288. * NOTE! Mode 2 decrements by two (and then the
  289. * output is flipped each time, giving the same
  290. * final output frequency as a decrement-by-one),
  291. * so mode 0 is much better when looking at the
  292. * individual counts.
  293. */
  294. outb(0xb0, 0x43);
  295. /* Start at 0xffff */
  296. outb(0xff, 0x42);
  297. outb(0xff, 0x42);
  298. /*
  299. * The PIT starts counting at the next edge, so we
  300. * need to delay for a microsecond. The easiest way
  301. * to do that is to just read back the 16-bit counter
  302. * once from the PIT.
  303. */
  304. pit_verify_msb(0);
  305. if (pit_expect_msb(0xff, &tsc, &d1)) {
  306. for (i = 1; i <= MAX_QUICK_PIT_ITERATIONS; i++) {
  307. if (!pit_expect_msb(0xff-i, &delta, &d2))
  308. break;
  309. /*
  310. * Iterate until the error is less than 500 ppm
  311. */
  312. delta -= tsc;
  313. if (d1+d2 >= delta >> 11)
  314. continue;
  315. /*
  316. * Check the PIT one more time to verify that
  317. * all TSC reads were stable wrt the PIT.
  318. *
  319. * This also guarantees serialization of the
  320. * last cycle read ('d2') in pit_expect_msb.
  321. */
  322. if (!pit_verify_msb(0xfe - i))
  323. break;
  324. goto success;
  325. }
  326. }
  327. printk("Fast TSC calibration failed\n");
  328. return 0;
  329. success:
  330. /*
  331. * Ok, if we get here, then we've seen the
  332. * MSB of the PIT decrement 'i' times, and the
  333. * error has shrunk to less than 500 ppm.
  334. *
  335. * As a result, we can depend on there not being
  336. * any odd delays anywhere, and the TSC reads are
  337. * reliable (within the error). We also adjust the
  338. * delta to the middle of the error bars, just
  339. * because it looks nicer.
  340. *
  341. * kHz = ticks / time-in-seconds / 1000;
  342. * kHz = (t2 - t1) / (I * 256 / PIT_TICK_RATE) / 1000
  343. * kHz = ((t2 - t1) * PIT_TICK_RATE) / (I * 256 * 1000)
  344. */
  345. delta += (long)(d2 - d1)/2;
  346. delta *= PIT_TICK_RATE;
  347. do_div(delta, i*256*1000);
  348. printk("Fast TSC calibration using PIT\n");
  349. return delta;
  350. }
  351. /**
  352. * native_calibrate_tsc - calibrate the tsc on boot
  353. */
  354. unsigned long native_calibrate_tsc(void)
  355. {
  356. u64 tsc1, tsc2, delta, ref1, ref2;
  357. unsigned long tsc_pit_min = ULONG_MAX, tsc_ref_min = ULONG_MAX;
  358. unsigned long flags, latch, ms, fast_calibrate;
  359. int hpet = is_hpet_enabled(), i, loopmin;
  360. local_irq_save(flags);
  361. fast_calibrate = quick_pit_calibrate();
  362. local_irq_restore(flags);
  363. if (fast_calibrate)
  364. return fast_calibrate;
  365. /*
  366. * Run 5 calibration loops to get the lowest frequency value
  367. * (the best estimate). We use two different calibration modes
  368. * here:
  369. *
  370. * 1) PIT loop. We set the PIT Channel 2 to oneshot mode and
  371. * load a timeout of 50ms. We read the time right after we
  372. * started the timer and wait until the PIT count down reaches
  373. * zero. In each wait loop iteration we read the TSC and check
  374. * the delta to the previous read. We keep track of the min
  375. * and max values of that delta. The delta is mostly defined
  376. * by the IO time of the PIT access, so we can detect when a
  377. * SMI/SMM disturbance happend between the two reads. If the
  378. * maximum time is significantly larger than the minimum time,
  379. * then we discard the result and have another try.
  380. *
  381. * 2) Reference counter. If available we use the HPET or the
  382. * PMTIMER as a reference to check the sanity of that value.
  383. * We use separate TSC readouts and check inside of the
  384. * reference read for a SMI/SMM disturbance. We dicard
  385. * disturbed values here as well. We do that around the PIT
  386. * calibration delay loop as we have to wait for a certain
  387. * amount of time anyway.
  388. */
  389. /* Preset PIT loop values */
  390. latch = CAL_LATCH;
  391. ms = CAL_MS;
  392. loopmin = CAL_PIT_LOOPS;
  393. for (i = 0; i < 3; i++) {
  394. unsigned long tsc_pit_khz;
  395. /*
  396. * Read the start value and the reference count of
  397. * hpet/pmtimer when available. Then do the PIT
  398. * calibration, which will take at least 50ms, and
  399. * read the end value.
  400. */
  401. local_irq_save(flags);
  402. tsc1 = tsc_read_refs(&ref1, hpet);
  403. tsc_pit_khz = pit_calibrate_tsc(latch, ms, loopmin);
  404. tsc2 = tsc_read_refs(&ref2, hpet);
  405. local_irq_restore(flags);
  406. /* Pick the lowest PIT TSC calibration so far */
  407. tsc_pit_min = min(tsc_pit_min, tsc_pit_khz);
  408. /* hpet or pmtimer available ? */
  409. if (!hpet && !ref1 && !ref2)
  410. continue;
  411. /* Check, whether the sampling was disturbed by an SMI */
  412. if (tsc1 == ULLONG_MAX || tsc2 == ULLONG_MAX)
  413. continue;
  414. tsc2 = (tsc2 - tsc1) * 1000000LL;
  415. if (hpet)
  416. tsc2 = calc_hpet_ref(tsc2, ref1, ref2);
  417. else
  418. tsc2 = calc_pmtimer_ref(tsc2, ref1, ref2);
  419. tsc_ref_min = min(tsc_ref_min, (unsigned long) tsc2);
  420. /* Check the reference deviation */
  421. delta = ((u64) tsc_pit_min) * 100;
  422. do_div(delta, tsc_ref_min);
  423. /*
  424. * If both calibration results are inside a 10% window
  425. * then we can be sure, that the calibration
  426. * succeeded. We break out of the loop right away. We
  427. * use the reference value, as it is more precise.
  428. */
  429. if (delta >= 90 && delta <= 110) {
  430. printk(KERN_INFO
  431. "TSC: PIT calibration matches %s. %d loops\n",
  432. hpet ? "HPET" : "PMTIMER", i + 1);
  433. return tsc_ref_min;
  434. }
  435. /*
  436. * Check whether PIT failed more than once. This
  437. * happens in virtualized environments. We need to
  438. * give the virtual PC a slightly longer timeframe for
  439. * the HPET/PMTIMER to make the result precise.
  440. */
  441. if (i == 1 && tsc_pit_min == ULONG_MAX) {
  442. latch = CAL2_LATCH;
  443. ms = CAL2_MS;
  444. loopmin = CAL2_PIT_LOOPS;
  445. }
  446. }
  447. /*
  448. * Now check the results.
  449. */
  450. if (tsc_pit_min == ULONG_MAX) {
  451. /* PIT gave no useful value */
  452. printk(KERN_WARNING "TSC: Unable to calibrate against PIT\n");
  453. /* We don't have an alternative source, disable TSC */
  454. if (!hpet && !ref1 && !ref2) {
  455. printk("TSC: No reference (HPET/PMTIMER) available\n");
  456. return 0;
  457. }
  458. /* The alternative source failed as well, disable TSC */
  459. if (tsc_ref_min == ULONG_MAX) {
  460. printk(KERN_WARNING "TSC: HPET/PMTIMER calibration "
  461. "failed.\n");
  462. return 0;
  463. }
  464. /* Use the alternative source */
  465. printk(KERN_INFO "TSC: using %s reference calibration\n",
  466. hpet ? "HPET" : "PMTIMER");
  467. return tsc_ref_min;
  468. }
  469. /* We don't have an alternative source, use the PIT calibration value */
  470. if (!hpet && !ref1 && !ref2) {
  471. printk(KERN_INFO "TSC: Using PIT calibration value\n");
  472. return tsc_pit_min;
  473. }
  474. /* The alternative source failed, use the PIT calibration value */
  475. if (tsc_ref_min == ULONG_MAX) {
  476. printk(KERN_WARNING "TSC: HPET/PMTIMER calibration failed. "
  477. "Using PIT calibration\n");
  478. return tsc_pit_min;
  479. }
  480. /*
  481. * The calibration values differ too much. In doubt, we use
  482. * the PIT value as we know that there are PMTIMERs around
  483. * running at double speed. At least we let the user know:
  484. */
  485. printk(KERN_WARNING "TSC: PIT calibration deviates from %s: %lu %lu.\n",
  486. hpet ? "HPET" : "PMTIMER", tsc_pit_min, tsc_ref_min);
  487. printk(KERN_INFO "TSC: Using PIT calibration value\n");
  488. return tsc_pit_min;
  489. }
  490. int recalibrate_cpu_khz(void)
  491. {
  492. #ifndef CONFIG_SMP
  493. unsigned long cpu_khz_old = cpu_khz;
  494. if (cpu_has_tsc) {
  495. tsc_khz = x86_platform.calibrate_tsc();
  496. cpu_khz = tsc_khz;
  497. cpu_data(0).loops_per_jiffy =
  498. cpufreq_scale(cpu_data(0).loops_per_jiffy,
  499. cpu_khz_old, cpu_khz);
  500. return 0;
  501. } else
  502. return -ENODEV;
  503. #else
  504. return -ENODEV;
  505. #endif
  506. }
  507. EXPORT_SYMBOL(recalibrate_cpu_khz);
  508. /* Accelerators for sched_clock()
  509. * convert from cycles(64bits) => nanoseconds (64bits)
  510. * basic equation:
  511. * ns = cycles / (freq / ns_per_sec)
  512. * ns = cycles * (ns_per_sec / freq)
  513. * ns = cycles * (10^9 / (cpu_khz * 10^3))
  514. * ns = cycles * (10^6 / cpu_khz)
  515. *
  516. * Then we use scaling math (suggested by george@mvista.com) to get:
  517. * ns = cycles * (10^6 * SC / cpu_khz) / SC
  518. * ns = cycles * cyc2ns_scale / SC
  519. *
  520. * And since SC is a constant power of two, we can convert the div
  521. * into a shift.
  522. *
  523. * We can use khz divisor instead of mhz to keep a better precision, since
  524. * cyc2ns_scale is limited to 10^6 * 2^10, which fits in 32 bits.
  525. * (mathieu.desnoyers@polymtl.ca)
  526. *
  527. * -johnstul@us.ibm.com "math is hard, lets go shopping!"
  528. */
  529. DEFINE_PER_CPU(unsigned long, cyc2ns);
  530. DEFINE_PER_CPU(unsigned long long, cyc2ns_offset);
  531. static void set_cyc2ns_scale(unsigned long cpu_khz, int cpu)
  532. {
  533. unsigned long long tsc_now, ns_now, *offset;
  534. unsigned long flags, *scale;
  535. local_irq_save(flags);
  536. sched_clock_idle_sleep_event();
  537. scale = &per_cpu(cyc2ns, cpu);
  538. offset = &per_cpu(cyc2ns_offset, cpu);
  539. rdtscll(tsc_now);
  540. ns_now = __cycles_2_ns(tsc_now);
  541. if (cpu_khz) {
  542. *scale = (NSEC_PER_MSEC << CYC2NS_SCALE_FACTOR)/cpu_khz;
  543. *offset = ns_now - (tsc_now * *scale >> CYC2NS_SCALE_FACTOR);
  544. }
  545. sched_clock_idle_wakeup_event(0);
  546. local_irq_restore(flags);
  547. }
  548. static unsigned long long cyc2ns_suspend;
  549. void save_sched_clock_state(void)
  550. {
  551. if (!sched_clock_stable)
  552. return;
  553. cyc2ns_suspend = sched_clock();
  554. }
  555. /*
  556. * Even on processors with invariant TSC, TSC gets reset in some the
  557. * ACPI system sleep states. And in some systems BIOS seem to reinit TSC to
  558. * arbitrary value (still sync'd across cpu's) during resume from such sleep
  559. * states. To cope up with this, recompute the cyc2ns_offset for each cpu so
  560. * that sched_clock() continues from the point where it was left off during
  561. * suspend.
  562. */
  563. void restore_sched_clock_state(void)
  564. {
  565. unsigned long long offset;
  566. unsigned long flags;
  567. int cpu;
  568. if (!sched_clock_stable)
  569. return;
  570. local_irq_save(flags);
  571. __get_cpu_var(cyc2ns_offset) = 0;
  572. offset = cyc2ns_suspend - sched_clock();
  573. for_each_possible_cpu(cpu)
  574. per_cpu(cyc2ns_offset, cpu) = offset;
  575. local_irq_restore(flags);
  576. }
  577. #ifdef CONFIG_CPU_FREQ
  578. /* Frequency scaling support. Adjust the TSC based timer when the cpu frequency
  579. * changes.
  580. *
  581. * RED-PEN: On SMP we assume all CPUs run with the same frequency. It's
  582. * not that important because current Opteron setups do not support
  583. * scaling on SMP anyroads.
  584. *
  585. * Should fix up last_tsc too. Currently gettimeofday in the
  586. * first tick after the change will be slightly wrong.
  587. */
  588. static unsigned int ref_freq;
  589. static unsigned long loops_per_jiffy_ref;
  590. static unsigned long tsc_khz_ref;
  591. static int time_cpufreq_notifier(struct notifier_block *nb, unsigned long val,
  592. void *data)
  593. {
  594. struct cpufreq_freqs *freq = data;
  595. unsigned long *lpj;
  596. if (cpu_has(&cpu_data(freq->cpu), X86_FEATURE_CONSTANT_TSC))
  597. return 0;
  598. lpj = &boot_cpu_data.loops_per_jiffy;
  599. #ifdef CONFIG_SMP
  600. if (!(freq->flags & CPUFREQ_CONST_LOOPS))
  601. lpj = &cpu_data(freq->cpu).loops_per_jiffy;
  602. #endif
  603. if (!ref_freq) {
  604. ref_freq = freq->old;
  605. loops_per_jiffy_ref = *lpj;
  606. tsc_khz_ref = tsc_khz;
  607. }
  608. if ((val == CPUFREQ_PRECHANGE && freq->old < freq->new) ||
  609. (val == CPUFREQ_POSTCHANGE && freq->old > freq->new) ||
  610. (val == CPUFREQ_RESUMECHANGE)) {
  611. *lpj = cpufreq_scale(loops_per_jiffy_ref, ref_freq, freq->new);
  612. tsc_khz = cpufreq_scale(tsc_khz_ref, ref_freq, freq->new);
  613. if (!(freq->flags & CPUFREQ_CONST_LOOPS))
  614. mark_tsc_unstable("cpufreq changes");
  615. }
  616. set_cyc2ns_scale(tsc_khz, freq->cpu);
  617. return 0;
  618. }
  619. static struct notifier_block time_cpufreq_notifier_block = {
  620. .notifier_call = time_cpufreq_notifier
  621. };
  622. static int __init cpufreq_tsc(void)
  623. {
  624. if (!cpu_has_tsc)
  625. return 0;
  626. if (boot_cpu_has(X86_FEATURE_CONSTANT_TSC))
  627. return 0;
  628. cpufreq_register_notifier(&time_cpufreq_notifier_block,
  629. CPUFREQ_TRANSITION_NOTIFIER);
  630. return 0;
  631. }
  632. core_initcall(cpufreq_tsc);
  633. #endif /* CONFIG_CPU_FREQ */
  634. /* clocksource code */
  635. static struct clocksource clocksource_tsc;
  636. /*
  637. * We compare the TSC to the cycle_last value in the clocksource
  638. * structure to avoid a nasty time-warp. This can be observed in a
  639. * very small window right after one CPU updated cycle_last under
  640. * xtime/vsyscall_gtod lock and the other CPU reads a TSC value which
  641. * is smaller than the cycle_last reference value due to a TSC which
  642. * is slighty behind. This delta is nowhere else observable, but in
  643. * that case it results in a forward time jump in the range of hours
  644. * due to the unsigned delta calculation of the time keeping core
  645. * code, which is necessary to support wrapping clocksources like pm
  646. * timer.
  647. */
  648. static cycle_t read_tsc(struct clocksource *cs)
  649. {
  650. cycle_t ret = (cycle_t)get_cycles();
  651. return ret >= clocksource_tsc.cycle_last ?
  652. ret : clocksource_tsc.cycle_last;
  653. }
  654. #ifdef CONFIG_X86_64
  655. static cycle_t __vsyscall_fn vread_tsc(void)
  656. {
  657. cycle_t ret;
  658. /*
  659. * Surround the RDTSC by barriers, to make sure it's not
  660. * speculated to outside the seqlock critical section and
  661. * does not cause time warps:
  662. */
  663. rdtsc_barrier();
  664. ret = (cycle_t)vget_cycles();
  665. rdtsc_barrier();
  666. return ret >= __vsyscall_gtod_data.clock.cycle_last ?
  667. ret : __vsyscall_gtod_data.clock.cycle_last;
  668. }
  669. #endif
  670. static void resume_tsc(struct clocksource *cs)
  671. {
  672. clocksource_tsc.cycle_last = 0;
  673. }
  674. static struct clocksource clocksource_tsc = {
  675. .name = "tsc",
  676. .rating = 300,
  677. .read = read_tsc,
  678. .resume = resume_tsc,
  679. .mask = CLOCKSOURCE_MASK(64),
  680. .flags = CLOCK_SOURCE_IS_CONTINUOUS |
  681. CLOCK_SOURCE_MUST_VERIFY,
  682. #ifdef CONFIG_X86_64
  683. .vread = vread_tsc,
  684. #endif
  685. };
  686. void mark_tsc_unstable(char *reason)
  687. {
  688. if (!tsc_unstable) {
  689. tsc_unstable = 1;
  690. sched_clock_stable = 0;
  691. disable_sched_clock_irqtime();
  692. printk(KERN_INFO "Marking TSC unstable due to %s\n", reason);
  693. /* Change only the rating, when not registered */
  694. if (clocksource_tsc.mult)
  695. clocksource_mark_unstable(&clocksource_tsc);
  696. else {
  697. clocksource_tsc.flags |= CLOCK_SOURCE_UNSTABLE;
  698. clocksource_tsc.rating = 0;
  699. }
  700. }
  701. }
  702. EXPORT_SYMBOL_GPL(mark_tsc_unstable);
  703. static int __init dmi_mark_tsc_unstable(const struct dmi_system_id *d)
  704. {
  705. printk(KERN_NOTICE "%s detected: marking TSC unstable.\n",
  706. d->ident);
  707. tsc_unstable = 1;
  708. return 0;
  709. }
  710. /* List of systems that have known TSC problems */
  711. static struct dmi_system_id __initdata bad_tsc_dmi_table[] = {
  712. {
  713. .callback = dmi_mark_tsc_unstable,
  714. .ident = "IBM Thinkpad 380XD",
  715. .matches = {
  716. DMI_MATCH(DMI_BOARD_VENDOR, "IBM"),
  717. DMI_MATCH(DMI_BOARD_NAME, "2635FA0"),
  718. },
  719. },
  720. {}
  721. };
  722. static void __init check_system_tsc_reliable(void)
  723. {
  724. #ifdef CONFIG_MGEODE_LX
  725. /* RTSC counts during suspend */
  726. #define RTSC_SUSP 0x100
  727. unsigned long res_low, res_high;
  728. rdmsr_safe(MSR_GEODE_BUSCONT_CONF0, &res_low, &res_high);
  729. /* Geode_LX - the OLPC CPU has a very reliable TSC */
  730. if (res_low & RTSC_SUSP)
  731. tsc_clocksource_reliable = 1;
  732. #endif
  733. if (boot_cpu_has(X86_FEATURE_TSC_RELIABLE))
  734. tsc_clocksource_reliable = 1;
  735. }
  736. /*
  737. * Make an educated guess if the TSC is trustworthy and synchronized
  738. * over all CPUs.
  739. */
  740. __cpuinit int unsynchronized_tsc(void)
  741. {
  742. if (!cpu_has_tsc || tsc_unstable)
  743. return 1;
  744. #ifdef CONFIG_SMP
  745. if (apic_is_clustered_box())
  746. return 1;
  747. #endif
  748. if (boot_cpu_has(X86_FEATURE_CONSTANT_TSC))
  749. return 0;
  750. /*
  751. * Intel systems are normally all synchronized.
  752. * Exceptions must mark TSC as unstable:
  753. */
  754. if (boot_cpu_data.x86_vendor != X86_VENDOR_INTEL) {
  755. /* assume multi socket systems are not synchronized: */
  756. if (num_possible_cpus() > 1)
  757. tsc_unstable = 1;
  758. }
  759. return tsc_unstable;
  760. }
  761. static void __init init_tsc_clocksource(void)
  762. {
  763. if (tsc_clocksource_reliable)
  764. clocksource_tsc.flags &= ~CLOCK_SOURCE_MUST_VERIFY;
  765. /* lower the rating if we already know its unstable: */
  766. if (check_tsc_unstable()) {
  767. clocksource_tsc.rating = 0;
  768. clocksource_tsc.flags &= ~CLOCK_SOURCE_IS_CONTINUOUS;
  769. }
  770. clocksource_register_khz(&clocksource_tsc, tsc_khz);
  771. }
  772. void __init tsc_init(void)
  773. {
  774. u64 lpj;
  775. int cpu;
  776. x86_init.timers.tsc_pre_init();
  777. if (!cpu_has_tsc)
  778. return;
  779. tsc_khz = x86_platform.calibrate_tsc();
  780. cpu_khz = tsc_khz;
  781. if (!tsc_khz) {
  782. mark_tsc_unstable("could not calculate TSC khz");
  783. return;
  784. }
  785. printk("Detected %lu.%03lu MHz processor.\n",
  786. (unsigned long)cpu_khz / 1000,
  787. (unsigned long)cpu_khz % 1000);
  788. /*
  789. * Secondary CPUs do not run through tsc_init(), so set up
  790. * all the scale factors for all CPUs, assuming the same
  791. * speed as the bootup CPU. (cpufreq notifiers will fix this
  792. * up if their speed diverges)
  793. */
  794. for_each_possible_cpu(cpu)
  795. set_cyc2ns_scale(cpu_khz, cpu);
  796. if (tsc_disabled > 0)
  797. return;
  798. /* now allow native_sched_clock() to use rdtsc */
  799. tsc_disabled = 0;
  800. if (!no_sched_irq_time)
  801. enable_sched_clock_irqtime();
  802. lpj = ((u64)tsc_khz * 1000);
  803. do_div(lpj, HZ);
  804. lpj_fine = lpj;
  805. use_tsc_delay();
  806. /* Check and install the TSC clocksource */
  807. dmi_check_system(bad_tsc_dmi_table);
  808. if (unsynchronized_tsc())
  809. mark_tsc_unstable("TSCs unsynchronized");
  810. check_system_tsc_reliable();
  811. init_tsc_clocksource();
  812. }