apic.c 56 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380
  1. /*
  2. * Local APIC handling, local APIC timers
  3. *
  4. * (c) 1999, 2000, 2009 Ingo Molnar <mingo@redhat.com>
  5. *
  6. * Fixes
  7. * Maciej W. Rozycki : Bits for genuine 82489DX APICs;
  8. * thanks to Eric Gilmore
  9. * and Rolf G. Tews
  10. * for testing these extensively.
  11. * Maciej W. Rozycki : Various updates and fixes.
  12. * Mikael Pettersson : Power Management for UP-APIC.
  13. * Pavel Machek and
  14. * Mikael Pettersson : PM converted to driver model.
  15. */
  16. #include <linux/perf_event.h>
  17. #include <linux/kernel_stat.h>
  18. #include <linux/mc146818rtc.h>
  19. #include <linux/acpi_pmtmr.h>
  20. #include <linux/clockchips.h>
  21. #include <linux/interrupt.h>
  22. #include <linux/bootmem.h>
  23. #include <linux/ftrace.h>
  24. #include <linux/ioport.h>
  25. #include <linux/module.h>
  26. #include <linux/sysdev.h>
  27. #include <linux/delay.h>
  28. #include <linux/timex.h>
  29. #include <linux/dmar.h>
  30. #include <linux/init.h>
  31. #include <linux/cpu.h>
  32. #include <linux/dmi.h>
  33. #include <linux/nmi.h>
  34. #include <linux/smp.h>
  35. #include <linux/mm.h>
  36. #include <asm/perf_event.h>
  37. #include <asm/x86_init.h>
  38. #include <asm/pgalloc.h>
  39. #include <asm/atomic.h>
  40. #include <asm/mpspec.h>
  41. #include <asm/i8253.h>
  42. #include <asm/i8259.h>
  43. #include <asm/proto.h>
  44. #include <asm/apic.h>
  45. #include <asm/desc.h>
  46. #include <asm/hpet.h>
  47. #include <asm/idle.h>
  48. #include <asm/mtrr.h>
  49. #include <asm/smp.h>
  50. #include <asm/mce.h>
  51. #include <asm/kvm_para.h>
  52. #include <asm/tsc.h>
  53. unsigned int num_processors;
  54. unsigned disabled_cpus __cpuinitdata;
  55. /* Processor that is doing the boot up */
  56. unsigned int boot_cpu_physical_apicid = -1U;
  57. /*
  58. * The highest APIC ID seen during enumeration.
  59. */
  60. unsigned int max_physical_apicid;
  61. /*
  62. * Bitmask of physically existing CPUs:
  63. */
  64. physid_mask_t phys_cpu_present_map;
  65. /*
  66. * Map cpu index to physical APIC ID
  67. */
  68. DEFINE_EARLY_PER_CPU(u16, x86_cpu_to_apicid, BAD_APICID);
  69. DEFINE_EARLY_PER_CPU(u16, x86_bios_cpu_apicid, BAD_APICID);
  70. EXPORT_EARLY_PER_CPU_SYMBOL(x86_cpu_to_apicid);
  71. EXPORT_EARLY_PER_CPU_SYMBOL(x86_bios_cpu_apicid);
  72. #ifdef CONFIG_X86_32
  73. /*
  74. * Knob to control our willingness to enable the local APIC.
  75. *
  76. * +1=force-enable
  77. */
  78. static int force_enable_local_apic;
  79. /*
  80. * APIC command line parameters
  81. */
  82. static int __init parse_lapic(char *arg)
  83. {
  84. force_enable_local_apic = 1;
  85. return 0;
  86. }
  87. early_param("lapic", parse_lapic);
  88. /* Local APIC was disabled by the BIOS and enabled by the kernel */
  89. static int enabled_via_apicbase;
  90. /*
  91. * Handle interrupt mode configuration register (IMCR).
  92. * This register controls whether the interrupt signals
  93. * that reach the BSP come from the master PIC or from the
  94. * local APIC. Before entering Symmetric I/O Mode, either
  95. * the BIOS or the operating system must switch out of
  96. * PIC Mode by changing the IMCR.
  97. */
  98. static inline void imcr_pic_to_apic(void)
  99. {
  100. /* select IMCR register */
  101. outb(0x70, 0x22);
  102. /* NMI and 8259 INTR go through APIC */
  103. outb(0x01, 0x23);
  104. }
  105. static inline void imcr_apic_to_pic(void)
  106. {
  107. /* select IMCR register */
  108. outb(0x70, 0x22);
  109. /* NMI and 8259 INTR go directly to BSP */
  110. outb(0x00, 0x23);
  111. }
  112. #endif
  113. #ifdef CONFIG_X86_64
  114. static int apic_calibrate_pmtmr __initdata;
  115. static __init int setup_apicpmtimer(char *s)
  116. {
  117. apic_calibrate_pmtmr = 1;
  118. notsc_setup(NULL);
  119. return 0;
  120. }
  121. __setup("apicpmtimer", setup_apicpmtimer);
  122. #endif
  123. int x2apic_mode;
  124. #ifdef CONFIG_X86_X2APIC
  125. /* x2apic enabled before OS handover */
  126. static int x2apic_preenabled;
  127. static __init int setup_nox2apic(char *str)
  128. {
  129. if (x2apic_enabled()) {
  130. pr_warning("Bios already enabled x2apic, "
  131. "can't enforce nox2apic");
  132. return 0;
  133. }
  134. setup_clear_cpu_cap(X86_FEATURE_X2APIC);
  135. return 0;
  136. }
  137. early_param("nox2apic", setup_nox2apic);
  138. #endif
  139. unsigned long mp_lapic_addr;
  140. int disable_apic;
  141. /* Disable local APIC timer from the kernel commandline or via dmi quirk */
  142. static int disable_apic_timer __cpuinitdata;
  143. /* Local APIC timer works in C2 */
  144. int local_apic_timer_c2_ok;
  145. EXPORT_SYMBOL_GPL(local_apic_timer_c2_ok);
  146. int first_system_vector = 0xfe;
  147. /*
  148. * Debug level, exported for io_apic.c
  149. */
  150. unsigned int apic_verbosity;
  151. int pic_mode;
  152. /* Have we found an MP table */
  153. int smp_found_config;
  154. static struct resource lapic_resource = {
  155. .name = "Local APIC",
  156. .flags = IORESOURCE_MEM | IORESOURCE_BUSY,
  157. };
  158. static unsigned int calibration_result;
  159. static int lapic_next_event(unsigned long delta,
  160. struct clock_event_device *evt);
  161. static void lapic_timer_setup(enum clock_event_mode mode,
  162. struct clock_event_device *evt);
  163. static void lapic_timer_broadcast(const struct cpumask *mask);
  164. static void apic_pm_activate(void);
  165. /*
  166. * The local apic timer can be used for any function which is CPU local.
  167. */
  168. static struct clock_event_device lapic_clockevent = {
  169. .name = "lapic",
  170. .features = CLOCK_EVT_FEAT_PERIODIC | CLOCK_EVT_FEAT_ONESHOT
  171. | CLOCK_EVT_FEAT_C3STOP | CLOCK_EVT_FEAT_DUMMY,
  172. .shift = 32,
  173. .set_mode = lapic_timer_setup,
  174. .set_next_event = lapic_next_event,
  175. .broadcast = lapic_timer_broadcast,
  176. .rating = 100,
  177. .irq = -1,
  178. };
  179. static DEFINE_PER_CPU(struct clock_event_device, lapic_events);
  180. static unsigned long apic_phys;
  181. /*
  182. * Get the LAPIC version
  183. */
  184. static inline int lapic_get_version(void)
  185. {
  186. return GET_APIC_VERSION(apic_read(APIC_LVR));
  187. }
  188. /*
  189. * Check, if the APIC is integrated or a separate chip
  190. */
  191. static inline int lapic_is_integrated(void)
  192. {
  193. #ifdef CONFIG_X86_64
  194. return 1;
  195. #else
  196. return APIC_INTEGRATED(lapic_get_version());
  197. #endif
  198. }
  199. /*
  200. * Check, whether this is a modern or a first generation APIC
  201. */
  202. static int modern_apic(void)
  203. {
  204. /* AMD systems use old APIC versions, so check the CPU */
  205. if (boot_cpu_data.x86_vendor == X86_VENDOR_AMD &&
  206. boot_cpu_data.x86 >= 0xf)
  207. return 1;
  208. return lapic_get_version() >= 0x14;
  209. }
  210. /*
  211. * right after this call apic become NOOP driven
  212. * so apic->write/read doesn't do anything
  213. */
  214. void apic_disable(void)
  215. {
  216. pr_info("APIC: switched to apic NOOP\n");
  217. apic = &apic_noop;
  218. }
  219. void native_apic_wait_icr_idle(void)
  220. {
  221. while (apic_read(APIC_ICR) & APIC_ICR_BUSY)
  222. cpu_relax();
  223. }
  224. u32 native_safe_apic_wait_icr_idle(void)
  225. {
  226. u32 send_status;
  227. int timeout;
  228. timeout = 0;
  229. do {
  230. send_status = apic_read(APIC_ICR) & APIC_ICR_BUSY;
  231. if (!send_status)
  232. break;
  233. udelay(100);
  234. } while (timeout++ < 1000);
  235. return send_status;
  236. }
  237. void native_apic_icr_write(u32 low, u32 id)
  238. {
  239. apic_write(APIC_ICR2, SET_APIC_DEST_FIELD(id));
  240. apic_write(APIC_ICR, low);
  241. }
  242. u64 native_apic_icr_read(void)
  243. {
  244. u32 icr1, icr2;
  245. icr2 = apic_read(APIC_ICR2);
  246. icr1 = apic_read(APIC_ICR);
  247. return icr1 | ((u64)icr2 << 32);
  248. }
  249. /**
  250. * enable_NMI_through_LVT0 - enable NMI through local vector table 0
  251. */
  252. void __cpuinit enable_NMI_through_LVT0(void)
  253. {
  254. unsigned int v;
  255. /* unmask and set to NMI */
  256. v = APIC_DM_NMI;
  257. /* Level triggered for 82489DX (32bit mode) */
  258. if (!lapic_is_integrated())
  259. v |= APIC_LVT_LEVEL_TRIGGER;
  260. apic_write(APIC_LVT0, v);
  261. }
  262. #ifdef CONFIG_X86_32
  263. /**
  264. * get_physical_broadcast - Get number of physical broadcast IDs
  265. */
  266. int get_physical_broadcast(void)
  267. {
  268. return modern_apic() ? 0xff : 0xf;
  269. }
  270. #endif
  271. /**
  272. * lapic_get_maxlvt - get the maximum number of local vector table entries
  273. */
  274. int lapic_get_maxlvt(void)
  275. {
  276. unsigned int v;
  277. v = apic_read(APIC_LVR);
  278. /*
  279. * - we always have APIC integrated on 64bit mode
  280. * - 82489DXs do not report # of LVT entries
  281. */
  282. return APIC_INTEGRATED(GET_APIC_VERSION(v)) ? GET_APIC_MAXLVT(v) : 2;
  283. }
  284. /*
  285. * Local APIC timer
  286. */
  287. /* Clock divisor */
  288. #define APIC_DIVISOR 16
  289. /*
  290. * This function sets up the local APIC timer, with a timeout of
  291. * 'clocks' APIC bus clock. During calibration we actually call
  292. * this function twice on the boot CPU, once with a bogus timeout
  293. * value, second time for real. The other (noncalibrating) CPUs
  294. * call this function only once, with the real, calibrated value.
  295. *
  296. * We do reads before writes even if unnecessary, to get around the
  297. * P5 APIC double write bug.
  298. */
  299. static void __setup_APIC_LVTT(unsigned int clocks, int oneshot, int irqen)
  300. {
  301. unsigned int lvtt_value, tmp_value;
  302. lvtt_value = LOCAL_TIMER_VECTOR;
  303. if (!oneshot)
  304. lvtt_value |= APIC_LVT_TIMER_PERIODIC;
  305. if (!lapic_is_integrated())
  306. lvtt_value |= SET_APIC_TIMER_BASE(APIC_TIMER_BASE_DIV);
  307. if (!irqen)
  308. lvtt_value |= APIC_LVT_MASKED;
  309. apic_write(APIC_LVTT, lvtt_value);
  310. /*
  311. * Divide PICLK by 16
  312. */
  313. tmp_value = apic_read(APIC_TDCR);
  314. apic_write(APIC_TDCR,
  315. (tmp_value & ~(APIC_TDR_DIV_1 | APIC_TDR_DIV_TMBASE)) |
  316. APIC_TDR_DIV_16);
  317. if (!oneshot)
  318. apic_write(APIC_TMICT, clocks / APIC_DIVISOR);
  319. }
  320. /*
  321. * Setup extended LVT, AMD specific
  322. *
  323. * Software should use the LVT offsets the BIOS provides. The offsets
  324. * are determined by the subsystems using it like those for MCE
  325. * threshold or IBS. On K8 only offset 0 (APIC500) and MCE interrupts
  326. * are supported. Beginning with family 10h at least 4 offsets are
  327. * available.
  328. *
  329. * Since the offsets must be consistent for all cores, we keep track
  330. * of the LVT offsets in software and reserve the offset for the same
  331. * vector also to be used on other cores. An offset is freed by
  332. * setting the entry to APIC_EILVT_MASKED.
  333. *
  334. * If the BIOS is right, there should be no conflicts. Otherwise a
  335. * "[Firmware Bug]: ..." error message is generated. However, if
  336. * software does not properly determines the offsets, it is not
  337. * necessarily a BIOS bug.
  338. */
  339. static atomic_t eilvt_offsets[APIC_EILVT_NR_MAX];
  340. static inline int eilvt_entry_is_changeable(unsigned int old, unsigned int new)
  341. {
  342. return (old & APIC_EILVT_MASKED)
  343. || (new == APIC_EILVT_MASKED)
  344. || ((new & ~APIC_EILVT_MASKED) == old);
  345. }
  346. static unsigned int reserve_eilvt_offset(int offset, unsigned int new)
  347. {
  348. unsigned int rsvd; /* 0: uninitialized */
  349. if (offset >= APIC_EILVT_NR_MAX)
  350. return ~0;
  351. rsvd = atomic_read(&eilvt_offsets[offset]) & ~APIC_EILVT_MASKED;
  352. do {
  353. if (rsvd &&
  354. !eilvt_entry_is_changeable(rsvd, new))
  355. /* may not change if vectors are different */
  356. return rsvd;
  357. rsvd = atomic_cmpxchg(&eilvt_offsets[offset], rsvd, new);
  358. } while (rsvd != new);
  359. return new;
  360. }
  361. /*
  362. * If mask=1, the LVT entry does not generate interrupts while mask=0
  363. * enables the vector. See also the BKDGs.
  364. */
  365. int setup_APIC_eilvt(u8 offset, u8 vector, u8 msg_type, u8 mask)
  366. {
  367. unsigned long reg = APIC_EILVTn(offset);
  368. unsigned int new, old, reserved;
  369. new = (mask << 16) | (msg_type << 8) | vector;
  370. old = apic_read(reg);
  371. reserved = reserve_eilvt_offset(offset, new);
  372. if (reserved != new) {
  373. pr_err(FW_BUG "cpu %d, try to setup vector 0x%x, but "
  374. "vector 0x%x was already reserved by another core, "
  375. "APIC%lX=0x%x\n",
  376. smp_processor_id(), new, reserved, reg, old);
  377. return -EINVAL;
  378. }
  379. if (!eilvt_entry_is_changeable(old, new)) {
  380. pr_err(FW_BUG "cpu %d, try to setup vector 0x%x but "
  381. "register already in use, APIC%lX=0x%x\n",
  382. smp_processor_id(), new, reg, old);
  383. return -EBUSY;
  384. }
  385. apic_write(reg, new);
  386. return 0;
  387. }
  388. EXPORT_SYMBOL_GPL(setup_APIC_eilvt);
  389. /*
  390. * Program the next event, relative to now
  391. */
  392. static int lapic_next_event(unsigned long delta,
  393. struct clock_event_device *evt)
  394. {
  395. apic_write(APIC_TMICT, delta);
  396. return 0;
  397. }
  398. /*
  399. * Setup the lapic timer in periodic or oneshot mode
  400. */
  401. static void lapic_timer_setup(enum clock_event_mode mode,
  402. struct clock_event_device *evt)
  403. {
  404. unsigned long flags;
  405. unsigned int v;
  406. /* Lapic used as dummy for broadcast ? */
  407. if (evt->features & CLOCK_EVT_FEAT_DUMMY)
  408. return;
  409. local_irq_save(flags);
  410. switch (mode) {
  411. case CLOCK_EVT_MODE_PERIODIC:
  412. case CLOCK_EVT_MODE_ONESHOT:
  413. __setup_APIC_LVTT(calibration_result,
  414. mode != CLOCK_EVT_MODE_PERIODIC, 1);
  415. break;
  416. case CLOCK_EVT_MODE_UNUSED:
  417. case CLOCK_EVT_MODE_SHUTDOWN:
  418. v = apic_read(APIC_LVTT);
  419. v |= (APIC_LVT_MASKED | LOCAL_TIMER_VECTOR);
  420. apic_write(APIC_LVTT, v);
  421. apic_write(APIC_TMICT, 0);
  422. break;
  423. case CLOCK_EVT_MODE_RESUME:
  424. /* Nothing to do here */
  425. break;
  426. }
  427. local_irq_restore(flags);
  428. }
  429. /*
  430. * Local APIC timer broadcast function
  431. */
  432. static void lapic_timer_broadcast(const struct cpumask *mask)
  433. {
  434. #ifdef CONFIG_SMP
  435. apic->send_IPI_mask(mask, LOCAL_TIMER_VECTOR);
  436. #endif
  437. }
  438. /*
  439. * Setup the local APIC timer for this CPU. Copy the initialized values
  440. * of the boot CPU and register the clock event in the framework.
  441. */
  442. static void __cpuinit setup_APIC_timer(void)
  443. {
  444. struct clock_event_device *levt = &__get_cpu_var(lapic_events);
  445. if (cpu_has(&current_cpu_data, X86_FEATURE_ARAT)) {
  446. lapic_clockevent.features &= ~CLOCK_EVT_FEAT_C3STOP;
  447. /* Make LAPIC timer preferrable over percpu HPET */
  448. lapic_clockevent.rating = 150;
  449. }
  450. memcpy(levt, &lapic_clockevent, sizeof(*levt));
  451. levt->cpumask = cpumask_of(smp_processor_id());
  452. clockevents_register_device(levt);
  453. }
  454. /*
  455. * In this functions we calibrate APIC bus clocks to the external timer.
  456. *
  457. * We want to do the calibration only once since we want to have local timer
  458. * irqs syncron. CPUs connected by the same APIC bus have the very same bus
  459. * frequency.
  460. *
  461. * This was previously done by reading the PIT/HPET and waiting for a wrap
  462. * around to find out, that a tick has elapsed. I have a box, where the PIT
  463. * readout is broken, so it never gets out of the wait loop again. This was
  464. * also reported by others.
  465. *
  466. * Monitoring the jiffies value is inaccurate and the clockevents
  467. * infrastructure allows us to do a simple substitution of the interrupt
  468. * handler.
  469. *
  470. * The calibration routine also uses the pm_timer when possible, as the PIT
  471. * happens to run way too slow (factor 2.3 on my VAIO CoreDuo, which goes
  472. * back to normal later in the boot process).
  473. */
  474. #define LAPIC_CAL_LOOPS (HZ/10)
  475. static __initdata int lapic_cal_loops = -1;
  476. static __initdata long lapic_cal_t1, lapic_cal_t2;
  477. static __initdata unsigned long long lapic_cal_tsc1, lapic_cal_tsc2;
  478. static __initdata unsigned long lapic_cal_pm1, lapic_cal_pm2;
  479. static __initdata unsigned long lapic_cal_j1, lapic_cal_j2;
  480. /*
  481. * Temporary interrupt handler.
  482. */
  483. static void __init lapic_cal_handler(struct clock_event_device *dev)
  484. {
  485. unsigned long long tsc = 0;
  486. long tapic = apic_read(APIC_TMCCT);
  487. unsigned long pm = acpi_pm_read_early();
  488. if (cpu_has_tsc)
  489. rdtscll(tsc);
  490. switch (lapic_cal_loops++) {
  491. case 0:
  492. lapic_cal_t1 = tapic;
  493. lapic_cal_tsc1 = tsc;
  494. lapic_cal_pm1 = pm;
  495. lapic_cal_j1 = jiffies;
  496. break;
  497. case LAPIC_CAL_LOOPS:
  498. lapic_cal_t2 = tapic;
  499. lapic_cal_tsc2 = tsc;
  500. if (pm < lapic_cal_pm1)
  501. pm += ACPI_PM_OVRRUN;
  502. lapic_cal_pm2 = pm;
  503. lapic_cal_j2 = jiffies;
  504. break;
  505. }
  506. }
  507. static int __init
  508. calibrate_by_pmtimer(long deltapm, long *delta, long *deltatsc)
  509. {
  510. const long pm_100ms = PMTMR_TICKS_PER_SEC / 10;
  511. const long pm_thresh = pm_100ms / 100;
  512. unsigned long mult;
  513. u64 res;
  514. #ifndef CONFIG_X86_PM_TIMER
  515. return -1;
  516. #endif
  517. apic_printk(APIC_VERBOSE, "... PM-Timer delta = %ld\n", deltapm);
  518. /* Check, if the PM timer is available */
  519. if (!deltapm)
  520. return -1;
  521. mult = clocksource_hz2mult(PMTMR_TICKS_PER_SEC, 22);
  522. if (deltapm > (pm_100ms - pm_thresh) &&
  523. deltapm < (pm_100ms + pm_thresh)) {
  524. apic_printk(APIC_VERBOSE, "... PM-Timer result ok\n");
  525. return 0;
  526. }
  527. res = (((u64)deltapm) * mult) >> 22;
  528. do_div(res, 1000000);
  529. pr_warning("APIC calibration not consistent "
  530. "with PM-Timer: %ldms instead of 100ms\n",(long)res);
  531. /* Correct the lapic counter value */
  532. res = (((u64)(*delta)) * pm_100ms);
  533. do_div(res, deltapm);
  534. pr_info("APIC delta adjusted to PM-Timer: "
  535. "%lu (%ld)\n", (unsigned long)res, *delta);
  536. *delta = (long)res;
  537. /* Correct the tsc counter value */
  538. if (cpu_has_tsc) {
  539. res = (((u64)(*deltatsc)) * pm_100ms);
  540. do_div(res, deltapm);
  541. apic_printk(APIC_VERBOSE, "TSC delta adjusted to "
  542. "PM-Timer: %lu (%ld)\n",
  543. (unsigned long)res, *deltatsc);
  544. *deltatsc = (long)res;
  545. }
  546. return 0;
  547. }
  548. static int __init calibrate_APIC_clock(void)
  549. {
  550. struct clock_event_device *levt = &__get_cpu_var(lapic_events);
  551. void (*real_handler)(struct clock_event_device *dev);
  552. unsigned long deltaj;
  553. long delta, deltatsc;
  554. int pm_referenced = 0;
  555. local_irq_disable();
  556. /* Replace the global interrupt handler */
  557. real_handler = global_clock_event->event_handler;
  558. global_clock_event->event_handler = lapic_cal_handler;
  559. /*
  560. * Setup the APIC counter to maximum. There is no way the lapic
  561. * can underflow in the 100ms detection time frame
  562. */
  563. __setup_APIC_LVTT(0xffffffff, 0, 0);
  564. /* Let the interrupts run */
  565. local_irq_enable();
  566. while (lapic_cal_loops <= LAPIC_CAL_LOOPS)
  567. cpu_relax();
  568. local_irq_disable();
  569. /* Restore the real event handler */
  570. global_clock_event->event_handler = real_handler;
  571. /* Build delta t1-t2 as apic timer counts down */
  572. delta = lapic_cal_t1 - lapic_cal_t2;
  573. apic_printk(APIC_VERBOSE, "... lapic delta = %ld\n", delta);
  574. deltatsc = (long)(lapic_cal_tsc2 - lapic_cal_tsc1);
  575. /* we trust the PM based calibration if possible */
  576. pm_referenced = !calibrate_by_pmtimer(lapic_cal_pm2 - lapic_cal_pm1,
  577. &delta, &deltatsc);
  578. /* Calculate the scaled math multiplication factor */
  579. lapic_clockevent.mult = div_sc(delta, TICK_NSEC * LAPIC_CAL_LOOPS,
  580. lapic_clockevent.shift);
  581. lapic_clockevent.max_delta_ns =
  582. clockevent_delta2ns(0x7FFFFF, &lapic_clockevent);
  583. lapic_clockevent.min_delta_ns =
  584. clockevent_delta2ns(0xF, &lapic_clockevent);
  585. calibration_result = (delta * APIC_DIVISOR) / LAPIC_CAL_LOOPS;
  586. apic_printk(APIC_VERBOSE, "..... delta %ld\n", delta);
  587. apic_printk(APIC_VERBOSE, "..... mult: %u\n", lapic_clockevent.mult);
  588. apic_printk(APIC_VERBOSE, "..... calibration result: %u\n",
  589. calibration_result);
  590. if (cpu_has_tsc) {
  591. apic_printk(APIC_VERBOSE, "..... CPU clock speed is "
  592. "%ld.%04ld MHz.\n",
  593. (deltatsc / LAPIC_CAL_LOOPS) / (1000000 / HZ),
  594. (deltatsc / LAPIC_CAL_LOOPS) % (1000000 / HZ));
  595. }
  596. apic_printk(APIC_VERBOSE, "..... host bus clock speed is "
  597. "%u.%04u MHz.\n",
  598. calibration_result / (1000000 / HZ),
  599. calibration_result % (1000000 / HZ));
  600. /*
  601. * Do a sanity check on the APIC calibration result
  602. */
  603. if (calibration_result < (1000000 / HZ)) {
  604. local_irq_enable();
  605. pr_warning("APIC frequency too slow, disabling apic timer\n");
  606. return -1;
  607. }
  608. levt->features &= ~CLOCK_EVT_FEAT_DUMMY;
  609. /*
  610. * PM timer calibration failed or not turned on
  611. * so lets try APIC timer based calibration
  612. */
  613. if (!pm_referenced) {
  614. apic_printk(APIC_VERBOSE, "... verify APIC timer\n");
  615. /*
  616. * Setup the apic timer manually
  617. */
  618. levt->event_handler = lapic_cal_handler;
  619. lapic_timer_setup(CLOCK_EVT_MODE_PERIODIC, levt);
  620. lapic_cal_loops = -1;
  621. /* Let the interrupts run */
  622. local_irq_enable();
  623. while (lapic_cal_loops <= LAPIC_CAL_LOOPS)
  624. cpu_relax();
  625. /* Stop the lapic timer */
  626. lapic_timer_setup(CLOCK_EVT_MODE_SHUTDOWN, levt);
  627. /* Jiffies delta */
  628. deltaj = lapic_cal_j2 - lapic_cal_j1;
  629. apic_printk(APIC_VERBOSE, "... jiffies delta = %lu\n", deltaj);
  630. /* Check, if the jiffies result is consistent */
  631. if (deltaj >= LAPIC_CAL_LOOPS-2 && deltaj <= LAPIC_CAL_LOOPS+2)
  632. apic_printk(APIC_VERBOSE, "... jiffies result ok\n");
  633. else
  634. levt->features |= CLOCK_EVT_FEAT_DUMMY;
  635. } else
  636. local_irq_enable();
  637. if (levt->features & CLOCK_EVT_FEAT_DUMMY) {
  638. pr_warning("APIC timer disabled due to verification failure\n");
  639. return -1;
  640. }
  641. return 0;
  642. }
  643. /*
  644. * Setup the boot APIC
  645. *
  646. * Calibrate and verify the result.
  647. */
  648. void __init setup_boot_APIC_clock(void)
  649. {
  650. /*
  651. * The local apic timer can be disabled via the kernel
  652. * commandline or from the CPU detection code. Register the lapic
  653. * timer as a dummy clock event source on SMP systems, so the
  654. * broadcast mechanism is used. On UP systems simply ignore it.
  655. */
  656. if (disable_apic_timer) {
  657. pr_info("Disabling APIC timer\n");
  658. /* No broadcast on UP ! */
  659. if (num_possible_cpus() > 1) {
  660. lapic_clockevent.mult = 1;
  661. setup_APIC_timer();
  662. }
  663. return;
  664. }
  665. apic_printk(APIC_VERBOSE, "Using local APIC timer interrupts.\n"
  666. "calibrating APIC timer ...\n");
  667. if (calibrate_APIC_clock()) {
  668. /* No broadcast on UP ! */
  669. if (num_possible_cpus() > 1)
  670. setup_APIC_timer();
  671. return;
  672. }
  673. /*
  674. * If nmi_watchdog is set to IO_APIC, we need the
  675. * PIT/HPET going. Otherwise register lapic as a dummy
  676. * device.
  677. */
  678. if (nmi_watchdog != NMI_IO_APIC)
  679. lapic_clockevent.features &= ~CLOCK_EVT_FEAT_DUMMY;
  680. else
  681. pr_warning("APIC timer registered as dummy,"
  682. " due to nmi_watchdog=%d!\n", nmi_watchdog);
  683. /* Setup the lapic or request the broadcast */
  684. setup_APIC_timer();
  685. }
  686. void __cpuinit setup_secondary_APIC_clock(void)
  687. {
  688. setup_APIC_timer();
  689. }
  690. /*
  691. * The guts of the apic timer interrupt
  692. */
  693. static void local_apic_timer_interrupt(void)
  694. {
  695. int cpu = smp_processor_id();
  696. struct clock_event_device *evt = &per_cpu(lapic_events, cpu);
  697. /*
  698. * Normally we should not be here till LAPIC has been initialized but
  699. * in some cases like kdump, its possible that there is a pending LAPIC
  700. * timer interrupt from previous kernel's context and is delivered in
  701. * new kernel the moment interrupts are enabled.
  702. *
  703. * Interrupts are enabled early and LAPIC is setup much later, hence
  704. * its possible that when we get here evt->event_handler is NULL.
  705. * Check for event_handler being NULL and discard the interrupt as
  706. * spurious.
  707. */
  708. if (!evt->event_handler) {
  709. pr_warning("Spurious LAPIC timer interrupt on cpu %d\n", cpu);
  710. /* Switch it off */
  711. lapic_timer_setup(CLOCK_EVT_MODE_SHUTDOWN, evt);
  712. return;
  713. }
  714. /*
  715. * the NMI deadlock-detector uses this.
  716. */
  717. inc_irq_stat(apic_timer_irqs);
  718. evt->event_handler(evt);
  719. }
  720. /*
  721. * Local APIC timer interrupt. This is the most natural way for doing
  722. * local interrupts, but local timer interrupts can be emulated by
  723. * broadcast interrupts too. [in case the hw doesn't support APIC timers]
  724. *
  725. * [ if a single-CPU system runs an SMP kernel then we call the local
  726. * interrupt as well. Thus we cannot inline the local irq ... ]
  727. */
  728. void __irq_entry smp_apic_timer_interrupt(struct pt_regs *regs)
  729. {
  730. struct pt_regs *old_regs = set_irq_regs(regs);
  731. /*
  732. * NOTE! We'd better ACK the irq immediately,
  733. * because timer handling can be slow.
  734. */
  735. ack_APIC_irq();
  736. /*
  737. * update_process_times() expects us to have done irq_enter().
  738. * Besides, if we don't timer interrupts ignore the global
  739. * interrupt lock, which is the WrongThing (tm) to do.
  740. */
  741. exit_idle();
  742. irq_enter();
  743. local_apic_timer_interrupt();
  744. irq_exit();
  745. set_irq_regs(old_regs);
  746. }
  747. int setup_profiling_timer(unsigned int multiplier)
  748. {
  749. return -EINVAL;
  750. }
  751. /*
  752. * Local APIC start and shutdown
  753. */
  754. /**
  755. * clear_local_APIC - shutdown the local APIC
  756. *
  757. * This is called, when a CPU is disabled and before rebooting, so the state of
  758. * the local APIC has no dangling leftovers. Also used to cleanout any BIOS
  759. * leftovers during boot.
  760. */
  761. void clear_local_APIC(void)
  762. {
  763. int maxlvt;
  764. u32 v;
  765. /* APIC hasn't been mapped yet */
  766. if (!x2apic_mode && !apic_phys)
  767. return;
  768. maxlvt = lapic_get_maxlvt();
  769. /*
  770. * Masking an LVT entry can trigger a local APIC error
  771. * if the vector is zero. Mask LVTERR first to prevent this.
  772. */
  773. if (maxlvt >= 3) {
  774. v = ERROR_APIC_VECTOR; /* any non-zero vector will do */
  775. apic_write(APIC_LVTERR, v | APIC_LVT_MASKED);
  776. }
  777. /*
  778. * Careful: we have to set masks only first to deassert
  779. * any level-triggered sources.
  780. */
  781. v = apic_read(APIC_LVTT);
  782. apic_write(APIC_LVTT, v | APIC_LVT_MASKED);
  783. v = apic_read(APIC_LVT0);
  784. apic_write(APIC_LVT0, v | APIC_LVT_MASKED);
  785. v = apic_read(APIC_LVT1);
  786. apic_write(APIC_LVT1, v | APIC_LVT_MASKED);
  787. if (maxlvt >= 4) {
  788. v = apic_read(APIC_LVTPC);
  789. apic_write(APIC_LVTPC, v | APIC_LVT_MASKED);
  790. }
  791. /* lets not touch this if we didn't frob it */
  792. #ifdef CONFIG_X86_THERMAL_VECTOR
  793. if (maxlvt >= 5) {
  794. v = apic_read(APIC_LVTTHMR);
  795. apic_write(APIC_LVTTHMR, v | APIC_LVT_MASKED);
  796. }
  797. #endif
  798. #ifdef CONFIG_X86_MCE_INTEL
  799. if (maxlvt >= 6) {
  800. v = apic_read(APIC_LVTCMCI);
  801. if (!(v & APIC_LVT_MASKED))
  802. apic_write(APIC_LVTCMCI, v | APIC_LVT_MASKED);
  803. }
  804. #endif
  805. /*
  806. * Clean APIC state for other OSs:
  807. */
  808. apic_write(APIC_LVTT, APIC_LVT_MASKED);
  809. apic_write(APIC_LVT0, APIC_LVT_MASKED);
  810. apic_write(APIC_LVT1, APIC_LVT_MASKED);
  811. if (maxlvt >= 3)
  812. apic_write(APIC_LVTERR, APIC_LVT_MASKED);
  813. if (maxlvt >= 4)
  814. apic_write(APIC_LVTPC, APIC_LVT_MASKED);
  815. /* Integrated APIC (!82489DX) ? */
  816. if (lapic_is_integrated()) {
  817. if (maxlvt > 3)
  818. /* Clear ESR due to Pentium errata 3AP and 11AP */
  819. apic_write(APIC_ESR, 0);
  820. apic_read(APIC_ESR);
  821. }
  822. }
  823. /**
  824. * disable_local_APIC - clear and disable the local APIC
  825. */
  826. void disable_local_APIC(void)
  827. {
  828. unsigned int value;
  829. /* APIC hasn't been mapped yet */
  830. if (!x2apic_mode && !apic_phys)
  831. return;
  832. clear_local_APIC();
  833. /*
  834. * Disable APIC (implies clearing of registers
  835. * for 82489DX!).
  836. */
  837. value = apic_read(APIC_SPIV);
  838. value &= ~APIC_SPIV_APIC_ENABLED;
  839. apic_write(APIC_SPIV, value);
  840. #ifdef CONFIG_X86_32
  841. /*
  842. * When LAPIC was disabled by the BIOS and enabled by the kernel,
  843. * restore the disabled state.
  844. */
  845. if (enabled_via_apicbase) {
  846. unsigned int l, h;
  847. rdmsr(MSR_IA32_APICBASE, l, h);
  848. l &= ~MSR_IA32_APICBASE_ENABLE;
  849. wrmsr(MSR_IA32_APICBASE, l, h);
  850. }
  851. #endif
  852. }
  853. /*
  854. * If Linux enabled the LAPIC against the BIOS default disable it down before
  855. * re-entering the BIOS on shutdown. Otherwise the BIOS may get confused and
  856. * not power-off. Additionally clear all LVT entries before disable_local_APIC
  857. * for the case where Linux didn't enable the LAPIC.
  858. */
  859. void lapic_shutdown(void)
  860. {
  861. unsigned long flags;
  862. if (!cpu_has_apic && !apic_from_smp_config())
  863. return;
  864. local_irq_save(flags);
  865. #ifdef CONFIG_X86_32
  866. if (!enabled_via_apicbase)
  867. clear_local_APIC();
  868. else
  869. #endif
  870. disable_local_APIC();
  871. local_irq_restore(flags);
  872. }
  873. /*
  874. * This is to verify that we're looking at a real local APIC.
  875. * Check these against your board if the CPUs aren't getting
  876. * started for no apparent reason.
  877. */
  878. int __init verify_local_APIC(void)
  879. {
  880. unsigned int reg0, reg1;
  881. /*
  882. * The version register is read-only in a real APIC.
  883. */
  884. reg0 = apic_read(APIC_LVR);
  885. apic_printk(APIC_DEBUG, "Getting VERSION: %x\n", reg0);
  886. apic_write(APIC_LVR, reg0 ^ APIC_LVR_MASK);
  887. reg1 = apic_read(APIC_LVR);
  888. apic_printk(APIC_DEBUG, "Getting VERSION: %x\n", reg1);
  889. /*
  890. * The two version reads above should print the same
  891. * numbers. If the second one is different, then we
  892. * poke at a non-APIC.
  893. */
  894. if (reg1 != reg0)
  895. return 0;
  896. /*
  897. * Check if the version looks reasonably.
  898. */
  899. reg1 = GET_APIC_VERSION(reg0);
  900. if (reg1 == 0x00 || reg1 == 0xff)
  901. return 0;
  902. reg1 = lapic_get_maxlvt();
  903. if (reg1 < 0x02 || reg1 == 0xff)
  904. return 0;
  905. /*
  906. * The ID register is read/write in a real APIC.
  907. */
  908. reg0 = apic_read(APIC_ID);
  909. apic_printk(APIC_DEBUG, "Getting ID: %x\n", reg0);
  910. apic_write(APIC_ID, reg0 ^ apic->apic_id_mask);
  911. reg1 = apic_read(APIC_ID);
  912. apic_printk(APIC_DEBUG, "Getting ID: %x\n", reg1);
  913. apic_write(APIC_ID, reg0);
  914. if (reg1 != (reg0 ^ apic->apic_id_mask))
  915. return 0;
  916. /*
  917. * The next two are just to see if we have sane values.
  918. * They're only really relevant if we're in Virtual Wire
  919. * compatibility mode, but most boxes are anymore.
  920. */
  921. reg0 = apic_read(APIC_LVT0);
  922. apic_printk(APIC_DEBUG, "Getting LVT0: %x\n", reg0);
  923. reg1 = apic_read(APIC_LVT1);
  924. apic_printk(APIC_DEBUG, "Getting LVT1: %x\n", reg1);
  925. return 1;
  926. }
  927. /**
  928. * sync_Arb_IDs - synchronize APIC bus arbitration IDs
  929. */
  930. void __init sync_Arb_IDs(void)
  931. {
  932. /*
  933. * Unsupported on P4 - see Intel Dev. Manual Vol. 3, Ch. 8.6.1 And not
  934. * needed on AMD.
  935. */
  936. if (modern_apic() || boot_cpu_data.x86_vendor == X86_VENDOR_AMD)
  937. return;
  938. /*
  939. * Wait for idle.
  940. */
  941. apic_wait_icr_idle();
  942. apic_printk(APIC_DEBUG, "Synchronizing Arb IDs.\n");
  943. apic_write(APIC_ICR, APIC_DEST_ALLINC |
  944. APIC_INT_LEVELTRIG | APIC_DM_INIT);
  945. }
  946. /*
  947. * An initial setup of the virtual wire mode.
  948. */
  949. void __init init_bsp_APIC(void)
  950. {
  951. unsigned int value;
  952. /*
  953. * Don't do the setup now if we have a SMP BIOS as the
  954. * through-I/O-APIC virtual wire mode might be active.
  955. */
  956. if (smp_found_config || !cpu_has_apic)
  957. return;
  958. /*
  959. * Do not trust the local APIC being empty at bootup.
  960. */
  961. clear_local_APIC();
  962. /*
  963. * Enable APIC.
  964. */
  965. value = apic_read(APIC_SPIV);
  966. value &= ~APIC_VECTOR_MASK;
  967. value |= APIC_SPIV_APIC_ENABLED;
  968. #ifdef CONFIG_X86_32
  969. /* This bit is reserved on P4/Xeon and should be cleared */
  970. if ((boot_cpu_data.x86_vendor == X86_VENDOR_INTEL) &&
  971. (boot_cpu_data.x86 == 15))
  972. value &= ~APIC_SPIV_FOCUS_DISABLED;
  973. else
  974. #endif
  975. value |= APIC_SPIV_FOCUS_DISABLED;
  976. value |= SPURIOUS_APIC_VECTOR;
  977. apic_write(APIC_SPIV, value);
  978. /*
  979. * Set up the virtual wire mode.
  980. */
  981. apic_write(APIC_LVT0, APIC_DM_EXTINT);
  982. value = APIC_DM_NMI;
  983. if (!lapic_is_integrated()) /* 82489DX */
  984. value |= APIC_LVT_LEVEL_TRIGGER;
  985. apic_write(APIC_LVT1, value);
  986. }
  987. static void __cpuinit lapic_setup_esr(void)
  988. {
  989. unsigned int oldvalue, value, maxlvt;
  990. if (!lapic_is_integrated()) {
  991. pr_info("No ESR for 82489DX.\n");
  992. return;
  993. }
  994. if (apic->disable_esr) {
  995. /*
  996. * Something untraceable is creating bad interrupts on
  997. * secondary quads ... for the moment, just leave the
  998. * ESR disabled - we can't do anything useful with the
  999. * errors anyway - mbligh
  1000. */
  1001. pr_info("Leaving ESR disabled.\n");
  1002. return;
  1003. }
  1004. maxlvt = lapic_get_maxlvt();
  1005. if (maxlvt > 3) /* Due to the Pentium erratum 3AP. */
  1006. apic_write(APIC_ESR, 0);
  1007. oldvalue = apic_read(APIC_ESR);
  1008. /* enables sending errors */
  1009. value = ERROR_APIC_VECTOR;
  1010. apic_write(APIC_LVTERR, value);
  1011. /*
  1012. * spec says clear errors after enabling vector.
  1013. */
  1014. if (maxlvt > 3)
  1015. apic_write(APIC_ESR, 0);
  1016. value = apic_read(APIC_ESR);
  1017. if (value != oldvalue)
  1018. apic_printk(APIC_VERBOSE, "ESR value before enabling "
  1019. "vector: 0x%08x after: 0x%08x\n",
  1020. oldvalue, value);
  1021. }
  1022. /**
  1023. * setup_local_APIC - setup the local APIC
  1024. */
  1025. void __cpuinit setup_local_APIC(void)
  1026. {
  1027. unsigned int value, queued;
  1028. int i, j, acked = 0;
  1029. unsigned long long tsc = 0, ntsc;
  1030. long long max_loops = cpu_khz;
  1031. if (cpu_has_tsc)
  1032. rdtscll(tsc);
  1033. if (disable_apic) {
  1034. arch_disable_smp_support();
  1035. return;
  1036. }
  1037. #ifdef CONFIG_X86_32
  1038. /* Pound the ESR really hard over the head with a big hammer - mbligh */
  1039. if (lapic_is_integrated() && apic->disable_esr) {
  1040. apic_write(APIC_ESR, 0);
  1041. apic_write(APIC_ESR, 0);
  1042. apic_write(APIC_ESR, 0);
  1043. apic_write(APIC_ESR, 0);
  1044. }
  1045. #endif
  1046. perf_events_lapic_init();
  1047. preempt_disable();
  1048. /*
  1049. * Double-check whether this APIC is really registered.
  1050. * This is meaningless in clustered apic mode, so we skip it.
  1051. */
  1052. BUG_ON(!apic->apic_id_registered());
  1053. /*
  1054. * Intel recommends to set DFR, LDR and TPR before enabling
  1055. * an APIC. See e.g. "AP-388 82489DX User's Manual" (Intel
  1056. * document number 292116). So here it goes...
  1057. */
  1058. apic->init_apic_ldr();
  1059. /*
  1060. * Set Task Priority to 'accept all'. We never change this
  1061. * later on.
  1062. */
  1063. value = apic_read(APIC_TASKPRI);
  1064. value &= ~APIC_TPRI_MASK;
  1065. apic_write(APIC_TASKPRI, value);
  1066. /*
  1067. * After a crash, we no longer service the interrupts and a pending
  1068. * interrupt from previous kernel might still have ISR bit set.
  1069. *
  1070. * Most probably by now CPU has serviced that pending interrupt and
  1071. * it might not have done the ack_APIC_irq() because it thought,
  1072. * interrupt came from i8259 as ExtInt. LAPIC did not get EOI so it
  1073. * does not clear the ISR bit and cpu thinks it has already serivced
  1074. * the interrupt. Hence a vector might get locked. It was noticed
  1075. * for timer irq (vector 0x31). Issue an extra EOI to clear ISR.
  1076. */
  1077. do {
  1078. queued = 0;
  1079. for (i = APIC_ISR_NR - 1; i >= 0; i--)
  1080. queued |= apic_read(APIC_IRR + i*0x10);
  1081. for (i = APIC_ISR_NR - 1; i >= 0; i--) {
  1082. value = apic_read(APIC_ISR + i*0x10);
  1083. for (j = 31; j >= 0; j--) {
  1084. if (value & (1<<j)) {
  1085. ack_APIC_irq();
  1086. acked++;
  1087. }
  1088. }
  1089. }
  1090. if (acked > 256) {
  1091. printk(KERN_ERR "LAPIC pending interrupts after %d EOI\n",
  1092. acked);
  1093. break;
  1094. }
  1095. if (cpu_has_tsc) {
  1096. rdtscll(ntsc);
  1097. max_loops = (cpu_khz << 10) - (ntsc - tsc);
  1098. } else
  1099. max_loops--;
  1100. } while (queued && max_loops > 0);
  1101. WARN_ON(max_loops <= 0);
  1102. /*
  1103. * Now that we are all set up, enable the APIC
  1104. */
  1105. value = apic_read(APIC_SPIV);
  1106. value &= ~APIC_VECTOR_MASK;
  1107. /*
  1108. * Enable APIC
  1109. */
  1110. value |= APIC_SPIV_APIC_ENABLED;
  1111. #ifdef CONFIG_X86_32
  1112. /*
  1113. * Some unknown Intel IO/APIC (or APIC) errata is biting us with
  1114. * certain networking cards. If high frequency interrupts are
  1115. * happening on a particular IOAPIC pin, plus the IOAPIC routing
  1116. * entry is masked/unmasked at a high rate as well then sooner or
  1117. * later IOAPIC line gets 'stuck', no more interrupts are received
  1118. * from the device. If focus CPU is disabled then the hang goes
  1119. * away, oh well :-(
  1120. *
  1121. * [ This bug can be reproduced easily with a level-triggered
  1122. * PCI Ne2000 networking cards and PII/PIII processors, dual
  1123. * BX chipset. ]
  1124. */
  1125. /*
  1126. * Actually disabling the focus CPU check just makes the hang less
  1127. * frequent as it makes the interrupt distributon model be more
  1128. * like LRU than MRU (the short-term load is more even across CPUs).
  1129. * See also the comment in end_level_ioapic_irq(). --macro
  1130. */
  1131. /*
  1132. * - enable focus processor (bit==0)
  1133. * - 64bit mode always use processor focus
  1134. * so no need to set it
  1135. */
  1136. value &= ~APIC_SPIV_FOCUS_DISABLED;
  1137. #endif
  1138. /*
  1139. * Set spurious IRQ vector
  1140. */
  1141. value |= SPURIOUS_APIC_VECTOR;
  1142. apic_write(APIC_SPIV, value);
  1143. /*
  1144. * Set up LVT0, LVT1:
  1145. *
  1146. * set up through-local-APIC on the BP's LINT0. This is not
  1147. * strictly necessary in pure symmetric-IO mode, but sometimes
  1148. * we delegate interrupts to the 8259A.
  1149. */
  1150. /*
  1151. * TODO: set up through-local-APIC from through-I/O-APIC? --macro
  1152. */
  1153. value = apic_read(APIC_LVT0) & APIC_LVT_MASKED;
  1154. if (!smp_processor_id() && (pic_mode || !value)) {
  1155. value = APIC_DM_EXTINT;
  1156. apic_printk(APIC_VERBOSE, "enabled ExtINT on CPU#%d\n",
  1157. smp_processor_id());
  1158. } else {
  1159. value = APIC_DM_EXTINT | APIC_LVT_MASKED;
  1160. apic_printk(APIC_VERBOSE, "masked ExtINT on CPU#%d\n",
  1161. smp_processor_id());
  1162. }
  1163. apic_write(APIC_LVT0, value);
  1164. /*
  1165. * only the BP should see the LINT1 NMI signal, obviously.
  1166. */
  1167. if (!smp_processor_id())
  1168. value = APIC_DM_NMI;
  1169. else
  1170. value = APIC_DM_NMI | APIC_LVT_MASKED;
  1171. if (!lapic_is_integrated()) /* 82489DX */
  1172. value |= APIC_LVT_LEVEL_TRIGGER;
  1173. apic_write(APIC_LVT1, value);
  1174. preempt_enable();
  1175. #ifdef CONFIG_X86_MCE_INTEL
  1176. /* Recheck CMCI information after local APIC is up on CPU #0 */
  1177. if (smp_processor_id() == 0)
  1178. cmci_recheck();
  1179. #endif
  1180. }
  1181. void __cpuinit end_local_APIC_setup(void)
  1182. {
  1183. lapic_setup_esr();
  1184. #ifdef CONFIG_X86_32
  1185. {
  1186. unsigned int value;
  1187. /* Disable the local apic timer */
  1188. value = apic_read(APIC_LVTT);
  1189. value |= (APIC_LVT_MASKED | LOCAL_TIMER_VECTOR);
  1190. apic_write(APIC_LVTT, value);
  1191. }
  1192. #endif
  1193. setup_apic_nmi_watchdog(NULL);
  1194. apic_pm_activate();
  1195. }
  1196. #ifdef CONFIG_X86_X2APIC
  1197. void check_x2apic(void)
  1198. {
  1199. if (x2apic_enabled()) {
  1200. pr_info("x2apic enabled by BIOS, switching to x2apic ops\n");
  1201. x2apic_preenabled = x2apic_mode = 1;
  1202. }
  1203. }
  1204. void enable_x2apic(void)
  1205. {
  1206. int msr, msr2;
  1207. if (!x2apic_mode)
  1208. return;
  1209. rdmsr(MSR_IA32_APICBASE, msr, msr2);
  1210. if (!(msr & X2APIC_ENABLE)) {
  1211. printk_once(KERN_INFO "Enabling x2apic\n");
  1212. wrmsr(MSR_IA32_APICBASE, msr | X2APIC_ENABLE, 0);
  1213. }
  1214. }
  1215. #endif /* CONFIG_X86_X2APIC */
  1216. int __init enable_IR(void)
  1217. {
  1218. #ifdef CONFIG_INTR_REMAP
  1219. if (!intr_remapping_supported()) {
  1220. pr_debug("intr-remapping not supported\n");
  1221. return 0;
  1222. }
  1223. if (!x2apic_preenabled && skip_ioapic_setup) {
  1224. pr_info("Skipped enabling intr-remap because of skipping "
  1225. "io-apic setup\n");
  1226. return 0;
  1227. }
  1228. if (enable_intr_remapping(x2apic_supported()))
  1229. return 0;
  1230. pr_info("Enabled Interrupt-remapping\n");
  1231. return 1;
  1232. #endif
  1233. return 0;
  1234. }
  1235. void __init enable_IR_x2apic(void)
  1236. {
  1237. unsigned long flags;
  1238. struct IO_APIC_route_entry **ioapic_entries = NULL;
  1239. int ret, x2apic_enabled = 0;
  1240. int dmar_table_init_ret;
  1241. dmar_table_init_ret = dmar_table_init();
  1242. if (dmar_table_init_ret && !x2apic_supported())
  1243. return;
  1244. ioapic_entries = alloc_ioapic_entries();
  1245. if (!ioapic_entries) {
  1246. pr_err("Allocate ioapic_entries failed\n");
  1247. goto out;
  1248. }
  1249. ret = save_IO_APIC_setup(ioapic_entries);
  1250. if (ret) {
  1251. pr_info("Saving IO-APIC state failed: %d\n", ret);
  1252. goto out;
  1253. }
  1254. local_irq_save(flags);
  1255. legacy_pic->mask_all();
  1256. mask_IO_APIC_setup(ioapic_entries);
  1257. if (dmar_table_init_ret)
  1258. ret = 0;
  1259. else
  1260. ret = enable_IR();
  1261. if (!ret) {
  1262. /* IR is required if there is APIC ID > 255 even when running
  1263. * under KVM
  1264. */
  1265. if (max_physical_apicid > 255 || !kvm_para_available())
  1266. goto nox2apic;
  1267. /*
  1268. * without IR all CPUs can be addressed by IOAPIC/MSI
  1269. * only in physical mode
  1270. */
  1271. x2apic_force_phys();
  1272. }
  1273. x2apic_enabled = 1;
  1274. if (x2apic_supported() && !x2apic_mode) {
  1275. x2apic_mode = 1;
  1276. enable_x2apic();
  1277. pr_info("Enabled x2apic\n");
  1278. }
  1279. nox2apic:
  1280. if (!ret) /* IR enabling failed */
  1281. restore_IO_APIC_setup(ioapic_entries);
  1282. legacy_pic->restore_mask();
  1283. local_irq_restore(flags);
  1284. out:
  1285. if (ioapic_entries)
  1286. free_ioapic_entries(ioapic_entries);
  1287. if (x2apic_enabled)
  1288. return;
  1289. if (x2apic_preenabled)
  1290. panic("x2apic: enabled by BIOS but kernel init failed.");
  1291. else if (cpu_has_x2apic)
  1292. pr_info("Not enabling x2apic, Intr-remapping init failed.\n");
  1293. }
  1294. #ifdef CONFIG_X86_64
  1295. /*
  1296. * Detect and enable local APICs on non-SMP boards.
  1297. * Original code written by Keir Fraser.
  1298. * On AMD64 we trust the BIOS - if it says no APIC it is likely
  1299. * not correctly set up (usually the APIC timer won't work etc.)
  1300. */
  1301. static int __init detect_init_APIC(void)
  1302. {
  1303. if (!cpu_has_apic) {
  1304. pr_info("No local APIC present\n");
  1305. return -1;
  1306. }
  1307. mp_lapic_addr = APIC_DEFAULT_PHYS_BASE;
  1308. return 0;
  1309. }
  1310. #else
  1311. /*
  1312. * Detect and initialize APIC
  1313. */
  1314. static int __init detect_init_APIC(void)
  1315. {
  1316. u32 h, l, features;
  1317. /* Disabled by kernel option? */
  1318. if (disable_apic)
  1319. return -1;
  1320. switch (boot_cpu_data.x86_vendor) {
  1321. case X86_VENDOR_AMD:
  1322. if ((boot_cpu_data.x86 == 6 && boot_cpu_data.x86_model > 1) ||
  1323. (boot_cpu_data.x86 >= 15))
  1324. break;
  1325. goto no_apic;
  1326. case X86_VENDOR_INTEL:
  1327. if (boot_cpu_data.x86 == 6 || boot_cpu_data.x86 == 15 ||
  1328. (boot_cpu_data.x86 == 5 && cpu_has_apic))
  1329. break;
  1330. goto no_apic;
  1331. default:
  1332. goto no_apic;
  1333. }
  1334. if (!cpu_has_apic) {
  1335. /*
  1336. * Over-ride BIOS and try to enable the local APIC only if
  1337. * "lapic" specified.
  1338. */
  1339. if (!force_enable_local_apic) {
  1340. pr_info("Local APIC disabled by BIOS -- "
  1341. "you can enable it with \"lapic\"\n");
  1342. return -1;
  1343. }
  1344. /*
  1345. * Some BIOSes disable the local APIC in the APIC_BASE
  1346. * MSR. This can only be done in software for Intel P6 or later
  1347. * and AMD K7 (Model > 1) or later.
  1348. */
  1349. rdmsr(MSR_IA32_APICBASE, l, h);
  1350. if (!(l & MSR_IA32_APICBASE_ENABLE)) {
  1351. pr_info("Local APIC disabled by BIOS -- reenabling.\n");
  1352. l &= ~MSR_IA32_APICBASE_BASE;
  1353. l |= MSR_IA32_APICBASE_ENABLE | APIC_DEFAULT_PHYS_BASE;
  1354. wrmsr(MSR_IA32_APICBASE, l, h);
  1355. enabled_via_apicbase = 1;
  1356. }
  1357. }
  1358. /*
  1359. * The APIC feature bit should now be enabled
  1360. * in `cpuid'
  1361. */
  1362. features = cpuid_edx(1);
  1363. if (!(features & (1 << X86_FEATURE_APIC))) {
  1364. pr_warning("Could not enable APIC!\n");
  1365. return -1;
  1366. }
  1367. set_cpu_cap(&boot_cpu_data, X86_FEATURE_APIC);
  1368. mp_lapic_addr = APIC_DEFAULT_PHYS_BASE;
  1369. /* The BIOS may have set up the APIC at some other address */
  1370. rdmsr(MSR_IA32_APICBASE, l, h);
  1371. if (l & MSR_IA32_APICBASE_ENABLE)
  1372. mp_lapic_addr = l & MSR_IA32_APICBASE_BASE;
  1373. pr_info("Found and enabled local APIC!\n");
  1374. apic_pm_activate();
  1375. return 0;
  1376. no_apic:
  1377. pr_info("No local APIC present or hardware disabled\n");
  1378. return -1;
  1379. }
  1380. #endif
  1381. #ifdef CONFIG_X86_64
  1382. void __init early_init_lapic_mapping(void)
  1383. {
  1384. /*
  1385. * If no local APIC can be found then go out
  1386. * : it means there is no mpatable and MADT
  1387. */
  1388. if (!smp_found_config)
  1389. return;
  1390. set_fixmap_nocache(FIX_APIC_BASE, mp_lapic_addr);
  1391. apic_printk(APIC_VERBOSE, "mapped APIC to %16lx (%16lx)\n",
  1392. APIC_BASE, mp_lapic_addr);
  1393. /*
  1394. * Fetch the APIC ID of the BSP in case we have a
  1395. * default configuration (or the MP table is broken).
  1396. */
  1397. boot_cpu_physical_apicid = read_apic_id();
  1398. }
  1399. #endif
  1400. /**
  1401. * init_apic_mappings - initialize APIC mappings
  1402. */
  1403. void __init init_apic_mappings(void)
  1404. {
  1405. unsigned int new_apicid;
  1406. if (x2apic_mode) {
  1407. boot_cpu_physical_apicid = read_apic_id();
  1408. return;
  1409. }
  1410. /* If no local APIC can be found return early */
  1411. if (!smp_found_config && detect_init_APIC()) {
  1412. /* lets NOP'ify apic operations */
  1413. pr_info("APIC: disable apic facility\n");
  1414. apic_disable();
  1415. } else {
  1416. apic_phys = mp_lapic_addr;
  1417. /*
  1418. * acpi lapic path already maps that address in
  1419. * acpi_register_lapic_address()
  1420. */
  1421. if (!acpi_lapic && !smp_found_config)
  1422. set_fixmap_nocache(FIX_APIC_BASE, apic_phys);
  1423. apic_printk(APIC_VERBOSE, "mapped APIC to %08lx (%08lx)\n",
  1424. APIC_BASE, apic_phys);
  1425. }
  1426. /*
  1427. * Fetch the APIC ID of the BSP in case we have a
  1428. * default configuration (or the MP table is broken).
  1429. */
  1430. new_apicid = read_apic_id();
  1431. if (boot_cpu_physical_apicid != new_apicid) {
  1432. boot_cpu_physical_apicid = new_apicid;
  1433. /*
  1434. * yeah -- we lie about apic_version
  1435. * in case if apic was disabled via boot option
  1436. * but it's not a problem for SMP compiled kernel
  1437. * since smp_sanity_check is prepared for such a case
  1438. * and disable smp mode
  1439. */
  1440. apic_version[new_apicid] =
  1441. GET_APIC_VERSION(apic_read(APIC_LVR));
  1442. }
  1443. }
  1444. /*
  1445. * This initializes the IO-APIC and APIC hardware if this is
  1446. * a UP kernel.
  1447. */
  1448. int apic_version[MAX_APICS];
  1449. int __init APIC_init_uniprocessor(void)
  1450. {
  1451. if (disable_apic) {
  1452. pr_info("Apic disabled\n");
  1453. return -1;
  1454. }
  1455. #ifdef CONFIG_X86_64
  1456. if (!cpu_has_apic) {
  1457. disable_apic = 1;
  1458. pr_info("Apic disabled by BIOS\n");
  1459. return -1;
  1460. }
  1461. #else
  1462. if (!smp_found_config && !cpu_has_apic)
  1463. return -1;
  1464. /*
  1465. * Complain if the BIOS pretends there is one.
  1466. */
  1467. if (!cpu_has_apic &&
  1468. APIC_INTEGRATED(apic_version[boot_cpu_physical_apicid])) {
  1469. pr_err("BIOS bug, local APIC 0x%x not detected!...\n",
  1470. boot_cpu_physical_apicid);
  1471. return -1;
  1472. }
  1473. #endif
  1474. default_setup_apic_routing();
  1475. verify_local_APIC();
  1476. connect_bsp_APIC();
  1477. #ifdef CONFIG_X86_64
  1478. apic_write(APIC_ID, SET_APIC_ID(boot_cpu_physical_apicid));
  1479. #else
  1480. /*
  1481. * Hack: In case of kdump, after a crash, kernel might be booting
  1482. * on a cpu with non-zero lapic id. But boot_cpu_physical_apicid
  1483. * might be zero if read from MP tables. Get it from LAPIC.
  1484. */
  1485. # ifdef CONFIG_CRASH_DUMP
  1486. boot_cpu_physical_apicid = read_apic_id();
  1487. # endif
  1488. #endif
  1489. physid_set_mask_of_physid(boot_cpu_physical_apicid, &phys_cpu_present_map);
  1490. setup_local_APIC();
  1491. #ifdef CONFIG_X86_IO_APIC
  1492. /*
  1493. * Now enable IO-APICs, actually call clear_IO_APIC
  1494. * We need clear_IO_APIC before enabling error vector
  1495. */
  1496. if (!skip_ioapic_setup && nr_ioapics)
  1497. enable_IO_APIC();
  1498. #endif
  1499. end_local_APIC_setup();
  1500. #ifdef CONFIG_X86_IO_APIC
  1501. if (smp_found_config && !skip_ioapic_setup && nr_ioapics)
  1502. setup_IO_APIC();
  1503. else {
  1504. nr_ioapics = 0;
  1505. localise_nmi_watchdog();
  1506. }
  1507. #else
  1508. localise_nmi_watchdog();
  1509. #endif
  1510. x86_init.timers.setup_percpu_clockev();
  1511. #ifdef CONFIG_X86_64
  1512. check_nmi_watchdog();
  1513. #endif
  1514. return 0;
  1515. }
  1516. /*
  1517. * Local APIC interrupts
  1518. */
  1519. /*
  1520. * This interrupt should _never_ happen with our APIC/SMP architecture
  1521. */
  1522. void smp_spurious_interrupt(struct pt_regs *regs)
  1523. {
  1524. u32 v;
  1525. exit_idle();
  1526. irq_enter();
  1527. /*
  1528. * Check if this really is a spurious interrupt and ACK it
  1529. * if it is a vectored one. Just in case...
  1530. * Spurious interrupts should not be ACKed.
  1531. */
  1532. v = apic_read(APIC_ISR + ((SPURIOUS_APIC_VECTOR & ~0x1f) >> 1));
  1533. if (v & (1 << (SPURIOUS_APIC_VECTOR & 0x1f)))
  1534. ack_APIC_irq();
  1535. inc_irq_stat(irq_spurious_count);
  1536. /* see sw-dev-man vol 3, chapter 7.4.13.5 */
  1537. pr_info("spurious APIC interrupt on CPU#%d, "
  1538. "should never happen.\n", smp_processor_id());
  1539. irq_exit();
  1540. }
  1541. /*
  1542. * This interrupt should never happen with our APIC/SMP architecture
  1543. */
  1544. void smp_error_interrupt(struct pt_regs *regs)
  1545. {
  1546. u32 v, v1;
  1547. exit_idle();
  1548. irq_enter();
  1549. /* First tickle the hardware, only then report what went on. -- REW */
  1550. v = apic_read(APIC_ESR);
  1551. apic_write(APIC_ESR, 0);
  1552. v1 = apic_read(APIC_ESR);
  1553. ack_APIC_irq();
  1554. atomic_inc(&irq_err_count);
  1555. /*
  1556. * Here is what the APIC error bits mean:
  1557. * 0: Send CS error
  1558. * 1: Receive CS error
  1559. * 2: Send accept error
  1560. * 3: Receive accept error
  1561. * 4: Reserved
  1562. * 5: Send illegal vector
  1563. * 6: Received illegal vector
  1564. * 7: Illegal register address
  1565. */
  1566. pr_debug("APIC error on CPU%d: %02x(%02x)\n",
  1567. smp_processor_id(), v , v1);
  1568. irq_exit();
  1569. }
  1570. /**
  1571. * connect_bsp_APIC - attach the APIC to the interrupt system
  1572. */
  1573. void __init connect_bsp_APIC(void)
  1574. {
  1575. #ifdef CONFIG_X86_32
  1576. if (pic_mode) {
  1577. /*
  1578. * Do not trust the local APIC being empty at bootup.
  1579. */
  1580. clear_local_APIC();
  1581. /*
  1582. * PIC mode, enable APIC mode in the IMCR, i.e. connect BSP's
  1583. * local APIC to INT and NMI lines.
  1584. */
  1585. apic_printk(APIC_VERBOSE, "leaving PIC mode, "
  1586. "enabling APIC mode.\n");
  1587. imcr_pic_to_apic();
  1588. }
  1589. #endif
  1590. if (apic->enable_apic_mode)
  1591. apic->enable_apic_mode();
  1592. }
  1593. /**
  1594. * disconnect_bsp_APIC - detach the APIC from the interrupt system
  1595. * @virt_wire_setup: indicates, whether virtual wire mode is selected
  1596. *
  1597. * Virtual wire mode is necessary to deliver legacy interrupts even when the
  1598. * APIC is disabled.
  1599. */
  1600. void disconnect_bsp_APIC(int virt_wire_setup)
  1601. {
  1602. unsigned int value;
  1603. #ifdef CONFIG_X86_32
  1604. if (pic_mode) {
  1605. /*
  1606. * Put the board back into PIC mode (has an effect only on
  1607. * certain older boards). Note that APIC interrupts, including
  1608. * IPIs, won't work beyond this point! The only exception are
  1609. * INIT IPIs.
  1610. */
  1611. apic_printk(APIC_VERBOSE, "disabling APIC mode, "
  1612. "entering PIC mode.\n");
  1613. imcr_apic_to_pic();
  1614. return;
  1615. }
  1616. #endif
  1617. /* Go back to Virtual Wire compatibility mode */
  1618. /* For the spurious interrupt use vector F, and enable it */
  1619. value = apic_read(APIC_SPIV);
  1620. value &= ~APIC_VECTOR_MASK;
  1621. value |= APIC_SPIV_APIC_ENABLED;
  1622. value |= 0xf;
  1623. apic_write(APIC_SPIV, value);
  1624. if (!virt_wire_setup) {
  1625. /*
  1626. * For LVT0 make it edge triggered, active high,
  1627. * external and enabled
  1628. */
  1629. value = apic_read(APIC_LVT0);
  1630. value &= ~(APIC_MODE_MASK | APIC_SEND_PENDING |
  1631. APIC_INPUT_POLARITY | APIC_LVT_REMOTE_IRR |
  1632. APIC_LVT_LEVEL_TRIGGER | APIC_LVT_MASKED);
  1633. value |= APIC_LVT_REMOTE_IRR | APIC_SEND_PENDING;
  1634. value = SET_APIC_DELIVERY_MODE(value, APIC_MODE_EXTINT);
  1635. apic_write(APIC_LVT0, value);
  1636. } else {
  1637. /* Disable LVT0 */
  1638. apic_write(APIC_LVT0, APIC_LVT_MASKED);
  1639. }
  1640. /*
  1641. * For LVT1 make it edge triggered, active high,
  1642. * nmi and enabled
  1643. */
  1644. value = apic_read(APIC_LVT1);
  1645. value &= ~(APIC_MODE_MASK | APIC_SEND_PENDING |
  1646. APIC_INPUT_POLARITY | APIC_LVT_REMOTE_IRR |
  1647. APIC_LVT_LEVEL_TRIGGER | APIC_LVT_MASKED);
  1648. value |= APIC_LVT_REMOTE_IRR | APIC_SEND_PENDING;
  1649. value = SET_APIC_DELIVERY_MODE(value, APIC_MODE_NMI);
  1650. apic_write(APIC_LVT1, value);
  1651. }
  1652. void __cpuinit generic_processor_info(int apicid, int version)
  1653. {
  1654. int cpu;
  1655. /*
  1656. * Validate version
  1657. */
  1658. if (version == 0x0) {
  1659. pr_warning("BIOS bug, APIC version is 0 for CPU#%d! "
  1660. "fixing up to 0x10. (tell your hw vendor)\n",
  1661. version);
  1662. version = 0x10;
  1663. }
  1664. apic_version[apicid] = version;
  1665. if (num_processors >= nr_cpu_ids) {
  1666. int max = nr_cpu_ids;
  1667. int thiscpu = max + disabled_cpus;
  1668. pr_warning(
  1669. "ACPI: NR_CPUS/possible_cpus limit of %i reached."
  1670. " Processor %d/0x%x ignored.\n", max, thiscpu, apicid);
  1671. disabled_cpus++;
  1672. return;
  1673. }
  1674. num_processors++;
  1675. cpu = cpumask_next_zero(-1, cpu_present_mask);
  1676. if (version != apic_version[boot_cpu_physical_apicid])
  1677. WARN_ONCE(1,
  1678. "ACPI: apic version mismatch, bootcpu: %x cpu %d: %x\n",
  1679. apic_version[boot_cpu_physical_apicid], cpu, version);
  1680. physid_set(apicid, phys_cpu_present_map);
  1681. if (apicid == boot_cpu_physical_apicid) {
  1682. /*
  1683. * x86_bios_cpu_apicid is required to have processors listed
  1684. * in same order as logical cpu numbers. Hence the first
  1685. * entry is BSP, and so on.
  1686. */
  1687. cpu = 0;
  1688. }
  1689. if (apicid > max_physical_apicid)
  1690. max_physical_apicid = apicid;
  1691. #if defined(CONFIG_SMP) || defined(CONFIG_X86_64)
  1692. early_per_cpu(x86_cpu_to_apicid, cpu) = apicid;
  1693. early_per_cpu(x86_bios_cpu_apicid, cpu) = apicid;
  1694. #endif
  1695. set_cpu_possible(cpu, true);
  1696. set_cpu_present(cpu, true);
  1697. }
  1698. int hard_smp_processor_id(void)
  1699. {
  1700. return read_apic_id();
  1701. }
  1702. void default_init_apic_ldr(void)
  1703. {
  1704. unsigned long val;
  1705. apic_write(APIC_DFR, APIC_DFR_VALUE);
  1706. val = apic_read(APIC_LDR) & ~APIC_LDR_MASK;
  1707. val |= SET_APIC_LOGICAL_ID(1UL << smp_processor_id());
  1708. apic_write(APIC_LDR, val);
  1709. }
  1710. #ifdef CONFIG_X86_32
  1711. int default_apicid_to_node(int logical_apicid)
  1712. {
  1713. #ifdef CONFIG_SMP
  1714. return apicid_2_node[hard_smp_processor_id()];
  1715. #else
  1716. return 0;
  1717. #endif
  1718. }
  1719. #endif
  1720. /*
  1721. * Power management
  1722. */
  1723. #ifdef CONFIG_PM
  1724. static struct {
  1725. /*
  1726. * 'active' is true if the local APIC was enabled by us and
  1727. * not the BIOS; this signifies that we are also responsible
  1728. * for disabling it before entering apm/acpi suspend
  1729. */
  1730. int active;
  1731. /* r/w apic fields */
  1732. unsigned int apic_id;
  1733. unsigned int apic_taskpri;
  1734. unsigned int apic_ldr;
  1735. unsigned int apic_dfr;
  1736. unsigned int apic_spiv;
  1737. unsigned int apic_lvtt;
  1738. unsigned int apic_lvtpc;
  1739. unsigned int apic_lvt0;
  1740. unsigned int apic_lvt1;
  1741. unsigned int apic_lvterr;
  1742. unsigned int apic_tmict;
  1743. unsigned int apic_tdcr;
  1744. unsigned int apic_thmr;
  1745. } apic_pm_state;
  1746. static int lapic_suspend(struct sys_device *dev, pm_message_t state)
  1747. {
  1748. unsigned long flags;
  1749. int maxlvt;
  1750. if (!apic_pm_state.active)
  1751. return 0;
  1752. maxlvt = lapic_get_maxlvt();
  1753. apic_pm_state.apic_id = apic_read(APIC_ID);
  1754. apic_pm_state.apic_taskpri = apic_read(APIC_TASKPRI);
  1755. apic_pm_state.apic_ldr = apic_read(APIC_LDR);
  1756. apic_pm_state.apic_dfr = apic_read(APIC_DFR);
  1757. apic_pm_state.apic_spiv = apic_read(APIC_SPIV);
  1758. apic_pm_state.apic_lvtt = apic_read(APIC_LVTT);
  1759. if (maxlvt >= 4)
  1760. apic_pm_state.apic_lvtpc = apic_read(APIC_LVTPC);
  1761. apic_pm_state.apic_lvt0 = apic_read(APIC_LVT0);
  1762. apic_pm_state.apic_lvt1 = apic_read(APIC_LVT1);
  1763. apic_pm_state.apic_lvterr = apic_read(APIC_LVTERR);
  1764. apic_pm_state.apic_tmict = apic_read(APIC_TMICT);
  1765. apic_pm_state.apic_tdcr = apic_read(APIC_TDCR);
  1766. #ifdef CONFIG_X86_THERMAL_VECTOR
  1767. if (maxlvt >= 5)
  1768. apic_pm_state.apic_thmr = apic_read(APIC_LVTTHMR);
  1769. #endif
  1770. local_irq_save(flags);
  1771. disable_local_APIC();
  1772. if (intr_remapping_enabled)
  1773. disable_intr_remapping();
  1774. local_irq_restore(flags);
  1775. return 0;
  1776. }
  1777. static int lapic_resume(struct sys_device *dev)
  1778. {
  1779. unsigned int l, h;
  1780. unsigned long flags;
  1781. int maxlvt;
  1782. int ret = 0;
  1783. struct IO_APIC_route_entry **ioapic_entries = NULL;
  1784. if (!apic_pm_state.active)
  1785. return 0;
  1786. local_irq_save(flags);
  1787. if (intr_remapping_enabled) {
  1788. ioapic_entries = alloc_ioapic_entries();
  1789. if (!ioapic_entries) {
  1790. WARN(1, "Alloc ioapic_entries in lapic resume failed.");
  1791. ret = -ENOMEM;
  1792. goto restore;
  1793. }
  1794. ret = save_IO_APIC_setup(ioapic_entries);
  1795. if (ret) {
  1796. WARN(1, "Saving IO-APIC state failed: %d\n", ret);
  1797. free_ioapic_entries(ioapic_entries);
  1798. goto restore;
  1799. }
  1800. mask_IO_APIC_setup(ioapic_entries);
  1801. legacy_pic->mask_all();
  1802. }
  1803. if (x2apic_mode)
  1804. enable_x2apic();
  1805. else {
  1806. /*
  1807. * Make sure the APICBASE points to the right address
  1808. *
  1809. * FIXME! This will be wrong if we ever support suspend on
  1810. * SMP! We'll need to do this as part of the CPU restore!
  1811. */
  1812. rdmsr(MSR_IA32_APICBASE, l, h);
  1813. l &= ~MSR_IA32_APICBASE_BASE;
  1814. l |= MSR_IA32_APICBASE_ENABLE | mp_lapic_addr;
  1815. wrmsr(MSR_IA32_APICBASE, l, h);
  1816. }
  1817. maxlvt = lapic_get_maxlvt();
  1818. apic_write(APIC_LVTERR, ERROR_APIC_VECTOR | APIC_LVT_MASKED);
  1819. apic_write(APIC_ID, apic_pm_state.apic_id);
  1820. apic_write(APIC_DFR, apic_pm_state.apic_dfr);
  1821. apic_write(APIC_LDR, apic_pm_state.apic_ldr);
  1822. apic_write(APIC_TASKPRI, apic_pm_state.apic_taskpri);
  1823. apic_write(APIC_SPIV, apic_pm_state.apic_spiv);
  1824. apic_write(APIC_LVT0, apic_pm_state.apic_lvt0);
  1825. apic_write(APIC_LVT1, apic_pm_state.apic_lvt1);
  1826. #if defined(CONFIG_X86_MCE_P4THERMAL) || defined(CONFIG_X86_MCE_INTEL)
  1827. if (maxlvt >= 5)
  1828. apic_write(APIC_LVTTHMR, apic_pm_state.apic_thmr);
  1829. #endif
  1830. if (maxlvt >= 4)
  1831. apic_write(APIC_LVTPC, apic_pm_state.apic_lvtpc);
  1832. apic_write(APIC_LVTT, apic_pm_state.apic_lvtt);
  1833. apic_write(APIC_TDCR, apic_pm_state.apic_tdcr);
  1834. apic_write(APIC_TMICT, apic_pm_state.apic_tmict);
  1835. apic_write(APIC_ESR, 0);
  1836. apic_read(APIC_ESR);
  1837. apic_write(APIC_LVTERR, apic_pm_state.apic_lvterr);
  1838. apic_write(APIC_ESR, 0);
  1839. apic_read(APIC_ESR);
  1840. if (intr_remapping_enabled) {
  1841. reenable_intr_remapping(x2apic_mode);
  1842. legacy_pic->restore_mask();
  1843. restore_IO_APIC_setup(ioapic_entries);
  1844. free_ioapic_entries(ioapic_entries);
  1845. }
  1846. restore:
  1847. local_irq_restore(flags);
  1848. return ret;
  1849. }
  1850. /*
  1851. * This device has no shutdown method - fully functioning local APICs
  1852. * are needed on every CPU up until machine_halt/restart/poweroff.
  1853. */
  1854. static struct sysdev_class lapic_sysclass = {
  1855. .name = "lapic",
  1856. .resume = lapic_resume,
  1857. .suspend = lapic_suspend,
  1858. };
  1859. static struct sys_device device_lapic = {
  1860. .id = 0,
  1861. .cls = &lapic_sysclass,
  1862. };
  1863. static void __cpuinit apic_pm_activate(void)
  1864. {
  1865. apic_pm_state.active = 1;
  1866. }
  1867. static int __init init_lapic_sysfs(void)
  1868. {
  1869. int error;
  1870. if (!cpu_has_apic)
  1871. return 0;
  1872. /* XXX: remove suspend/resume procs if !apic_pm_state.active? */
  1873. error = sysdev_class_register(&lapic_sysclass);
  1874. if (!error)
  1875. error = sysdev_register(&device_lapic);
  1876. return error;
  1877. }
  1878. /* local apic needs to resume before other devices access its registers. */
  1879. core_initcall(init_lapic_sysfs);
  1880. #else /* CONFIG_PM */
  1881. static void apic_pm_activate(void) { }
  1882. #endif /* CONFIG_PM */
  1883. #ifdef CONFIG_X86_64
  1884. static int __cpuinit apic_cluster_num(void)
  1885. {
  1886. int i, clusters, zeros;
  1887. unsigned id;
  1888. u16 *bios_cpu_apicid;
  1889. DECLARE_BITMAP(clustermap, NUM_APIC_CLUSTERS);
  1890. bios_cpu_apicid = early_per_cpu_ptr(x86_bios_cpu_apicid);
  1891. bitmap_zero(clustermap, NUM_APIC_CLUSTERS);
  1892. for (i = 0; i < nr_cpu_ids; i++) {
  1893. /* are we being called early in kernel startup? */
  1894. if (bios_cpu_apicid) {
  1895. id = bios_cpu_apicid[i];
  1896. } else if (i < nr_cpu_ids) {
  1897. if (cpu_present(i))
  1898. id = per_cpu(x86_bios_cpu_apicid, i);
  1899. else
  1900. continue;
  1901. } else
  1902. break;
  1903. if (id != BAD_APICID)
  1904. __set_bit(APIC_CLUSTERID(id), clustermap);
  1905. }
  1906. /* Problem: Partially populated chassis may not have CPUs in some of
  1907. * the APIC clusters they have been allocated. Only present CPUs have
  1908. * x86_bios_cpu_apicid entries, thus causing zeroes in the bitmap.
  1909. * Since clusters are allocated sequentially, count zeros only if
  1910. * they are bounded by ones.
  1911. */
  1912. clusters = 0;
  1913. zeros = 0;
  1914. for (i = 0; i < NUM_APIC_CLUSTERS; i++) {
  1915. if (test_bit(i, clustermap)) {
  1916. clusters += 1 + zeros;
  1917. zeros = 0;
  1918. } else
  1919. ++zeros;
  1920. }
  1921. return clusters;
  1922. }
  1923. static int __cpuinitdata multi_checked;
  1924. static int __cpuinitdata multi;
  1925. static int __cpuinit set_multi(const struct dmi_system_id *d)
  1926. {
  1927. if (multi)
  1928. return 0;
  1929. pr_info("APIC: %s detected, Multi Chassis\n", d->ident);
  1930. multi = 1;
  1931. return 0;
  1932. }
  1933. static const __cpuinitconst struct dmi_system_id multi_dmi_table[] = {
  1934. {
  1935. .callback = set_multi,
  1936. .ident = "IBM System Summit2",
  1937. .matches = {
  1938. DMI_MATCH(DMI_SYS_VENDOR, "IBM"),
  1939. DMI_MATCH(DMI_PRODUCT_NAME, "Summit2"),
  1940. },
  1941. },
  1942. {}
  1943. };
  1944. static void __cpuinit dmi_check_multi(void)
  1945. {
  1946. if (multi_checked)
  1947. return;
  1948. dmi_check_system(multi_dmi_table);
  1949. multi_checked = 1;
  1950. }
  1951. /*
  1952. * apic_is_clustered_box() -- Check if we can expect good TSC
  1953. *
  1954. * Thus far, the major user of this is IBM's Summit2 series:
  1955. * Clustered boxes may have unsynced TSC problems if they are
  1956. * multi-chassis.
  1957. * Use DMI to check them
  1958. */
  1959. __cpuinit int apic_is_clustered_box(void)
  1960. {
  1961. dmi_check_multi();
  1962. if (multi)
  1963. return 1;
  1964. if (!is_vsmp_box())
  1965. return 0;
  1966. /*
  1967. * ScaleMP vSMPowered boxes have one cluster per board and TSCs are
  1968. * not guaranteed to be synced between boards
  1969. */
  1970. if (apic_cluster_num() > 1)
  1971. return 1;
  1972. return 0;
  1973. }
  1974. #endif
  1975. /*
  1976. * APIC command line parameters
  1977. */
  1978. static int __init setup_disableapic(char *arg)
  1979. {
  1980. disable_apic = 1;
  1981. setup_clear_cpu_cap(X86_FEATURE_APIC);
  1982. return 0;
  1983. }
  1984. early_param("disableapic", setup_disableapic);
  1985. /* same as disableapic, for compatibility */
  1986. static int __init setup_nolapic(char *arg)
  1987. {
  1988. return setup_disableapic(arg);
  1989. }
  1990. early_param("nolapic", setup_nolapic);
  1991. static int __init parse_lapic_timer_c2_ok(char *arg)
  1992. {
  1993. local_apic_timer_c2_ok = 1;
  1994. return 0;
  1995. }
  1996. early_param("lapic_timer_c2_ok", parse_lapic_timer_c2_ok);
  1997. static int __init parse_disable_apic_timer(char *arg)
  1998. {
  1999. disable_apic_timer = 1;
  2000. return 0;
  2001. }
  2002. early_param("noapictimer", parse_disable_apic_timer);
  2003. static int __init parse_nolapic_timer(char *arg)
  2004. {
  2005. disable_apic_timer = 1;
  2006. return 0;
  2007. }
  2008. early_param("nolapic_timer", parse_nolapic_timer);
  2009. static int __init apic_set_verbosity(char *arg)
  2010. {
  2011. if (!arg) {
  2012. #ifdef CONFIG_X86_64
  2013. skip_ioapic_setup = 0;
  2014. return 0;
  2015. #endif
  2016. return -EINVAL;
  2017. }
  2018. if (strcmp("debug", arg) == 0)
  2019. apic_verbosity = APIC_DEBUG;
  2020. else if (strcmp("verbose", arg) == 0)
  2021. apic_verbosity = APIC_VERBOSE;
  2022. else {
  2023. pr_warning("APIC Verbosity level %s not recognised"
  2024. " use apic=verbose or apic=debug\n", arg);
  2025. return -EINVAL;
  2026. }
  2027. return 0;
  2028. }
  2029. early_param("apic", apic_set_verbosity);
  2030. static int __init lapic_insert_resource(void)
  2031. {
  2032. if (!apic_phys)
  2033. return -1;
  2034. /* Put local APIC into the resource map. */
  2035. lapic_resource.start = apic_phys;
  2036. lapic_resource.end = lapic_resource.start + PAGE_SIZE - 1;
  2037. insert_resource(&iomem_resource, &lapic_resource);
  2038. return 0;
  2039. }
  2040. /*
  2041. * need call insert after e820_reserve_resources()
  2042. * that is using request_resource
  2043. */
  2044. late_initcall(lapic_insert_resource);