r300.c 41 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #include <linux/seq_file.h>
  29. #include <linux/slab.h>
  30. #include <drm/drmP.h>
  31. #include <drm/drm.h>
  32. #include <drm/drm_crtc_helper.h>
  33. #include "radeon_reg.h"
  34. #include "radeon.h"
  35. #include "radeon_asic.h"
  36. #include "radeon_drm.h"
  37. #include "r100_track.h"
  38. #include "r300d.h"
  39. #include "rv350d.h"
  40. #include "r300_reg_safe.h"
  41. /* This files gather functions specifics to: r300,r350,rv350,rv370,rv380
  42. *
  43. * GPU Errata:
  44. * - HOST_PATH_CNTL: r300 family seems to dislike write to HOST_PATH_CNTL
  45. * using MMIO to flush host path read cache, this lead to HARDLOCKUP.
  46. * However, scheduling such write to the ring seems harmless, i suspect
  47. * the CP read collide with the flush somehow, or maybe the MC, hard to
  48. * tell. (Jerome Glisse)
  49. */
  50. /*
  51. * rv370,rv380 PCIE GART
  52. */
  53. static int rv370_debugfs_pcie_gart_info_init(struct radeon_device *rdev);
  54. void rv370_pcie_gart_tlb_flush(struct radeon_device *rdev)
  55. {
  56. uint32_t tmp;
  57. int i;
  58. /* Workaround HW bug do flush 2 times */
  59. for (i = 0; i < 2; i++) {
  60. tmp = RREG32_PCIE(RADEON_PCIE_TX_GART_CNTL);
  61. WREG32_PCIE(RADEON_PCIE_TX_GART_CNTL, tmp | RADEON_PCIE_TX_GART_INVALIDATE_TLB);
  62. (void)RREG32_PCIE(RADEON_PCIE_TX_GART_CNTL);
  63. WREG32_PCIE(RADEON_PCIE_TX_GART_CNTL, tmp);
  64. }
  65. mb();
  66. }
  67. #define R300_PTE_WRITEABLE (1 << 2)
  68. #define R300_PTE_READABLE (1 << 3)
  69. int rv370_pcie_gart_set_page(struct radeon_device *rdev, int i, uint64_t addr)
  70. {
  71. void __iomem *ptr = (void *)rdev->gart.table.vram.ptr;
  72. if (i < 0 || i > rdev->gart.num_gpu_pages) {
  73. return -EINVAL;
  74. }
  75. addr = (lower_32_bits(addr) >> 8) |
  76. ((upper_32_bits(addr) & 0xff) << 24) |
  77. R300_PTE_WRITEABLE | R300_PTE_READABLE;
  78. /* on x86 we want this to be CPU endian, on powerpc
  79. * on powerpc without HW swappers, it'll get swapped on way
  80. * into VRAM - so no need for cpu_to_le32 on VRAM tables */
  81. writel(addr, ((void __iomem *)ptr) + (i * 4));
  82. return 0;
  83. }
  84. int rv370_pcie_gart_init(struct radeon_device *rdev)
  85. {
  86. int r;
  87. if (rdev->gart.table.vram.robj) {
  88. WARN(1, "RV370 PCIE GART already initialized\n");
  89. return 0;
  90. }
  91. /* Initialize common gart structure */
  92. r = radeon_gart_init(rdev);
  93. if (r)
  94. return r;
  95. r = rv370_debugfs_pcie_gart_info_init(rdev);
  96. if (r)
  97. DRM_ERROR("Failed to register debugfs file for PCIE gart !\n");
  98. rdev->gart.table_size = rdev->gart.num_gpu_pages * 4;
  99. rdev->asic->gart_tlb_flush = &rv370_pcie_gart_tlb_flush;
  100. rdev->asic->gart_set_page = &rv370_pcie_gart_set_page;
  101. return radeon_gart_table_vram_alloc(rdev);
  102. }
  103. int rv370_pcie_gart_enable(struct radeon_device *rdev)
  104. {
  105. uint32_t table_addr;
  106. uint32_t tmp;
  107. int r;
  108. if (rdev->gart.table.vram.robj == NULL) {
  109. dev_err(rdev->dev, "No VRAM object for PCIE GART.\n");
  110. return -EINVAL;
  111. }
  112. r = radeon_gart_table_vram_pin(rdev);
  113. if (r)
  114. return r;
  115. radeon_gart_restore(rdev);
  116. /* discard memory request outside of configured range */
  117. tmp = RADEON_PCIE_TX_GART_UNMAPPED_ACCESS_DISCARD;
  118. WREG32_PCIE(RADEON_PCIE_TX_GART_CNTL, tmp);
  119. WREG32_PCIE(RADEON_PCIE_TX_GART_START_LO, rdev->mc.gtt_start);
  120. tmp = rdev->mc.gtt_end & ~RADEON_GPU_PAGE_MASK;
  121. WREG32_PCIE(RADEON_PCIE_TX_GART_END_LO, tmp);
  122. WREG32_PCIE(RADEON_PCIE_TX_GART_START_HI, 0);
  123. WREG32_PCIE(RADEON_PCIE_TX_GART_END_HI, 0);
  124. table_addr = rdev->gart.table_addr;
  125. WREG32_PCIE(RADEON_PCIE_TX_GART_BASE, table_addr);
  126. /* FIXME: setup default page */
  127. WREG32_PCIE(RADEON_PCIE_TX_DISCARD_RD_ADDR_LO, rdev->mc.vram_start);
  128. WREG32_PCIE(RADEON_PCIE_TX_DISCARD_RD_ADDR_HI, 0);
  129. /* Clear error */
  130. WREG32_PCIE(RADEON_PCIE_TX_GART_ERROR, 0);
  131. tmp = RREG32_PCIE(RADEON_PCIE_TX_GART_CNTL);
  132. tmp |= RADEON_PCIE_TX_GART_EN;
  133. tmp |= RADEON_PCIE_TX_GART_UNMAPPED_ACCESS_DISCARD;
  134. WREG32_PCIE(RADEON_PCIE_TX_GART_CNTL, tmp);
  135. rv370_pcie_gart_tlb_flush(rdev);
  136. DRM_INFO("PCIE GART of %uM enabled (table at 0x%016llX).\n",
  137. (unsigned)(rdev->mc.gtt_size >> 20),
  138. (unsigned long long)table_addr);
  139. rdev->gart.ready = true;
  140. return 0;
  141. }
  142. void rv370_pcie_gart_disable(struct radeon_device *rdev)
  143. {
  144. u32 tmp;
  145. int r;
  146. WREG32_PCIE(RADEON_PCIE_TX_GART_START_LO, 0);
  147. WREG32_PCIE(RADEON_PCIE_TX_GART_END_LO, 0);
  148. WREG32_PCIE(RADEON_PCIE_TX_GART_START_HI, 0);
  149. WREG32_PCIE(RADEON_PCIE_TX_GART_END_HI, 0);
  150. tmp = RREG32_PCIE(RADEON_PCIE_TX_GART_CNTL);
  151. tmp |= RADEON_PCIE_TX_GART_UNMAPPED_ACCESS_DISCARD;
  152. WREG32_PCIE(RADEON_PCIE_TX_GART_CNTL, tmp & ~RADEON_PCIE_TX_GART_EN);
  153. if (rdev->gart.table.vram.robj) {
  154. r = radeon_bo_reserve(rdev->gart.table.vram.robj, false);
  155. if (likely(r == 0)) {
  156. radeon_bo_kunmap(rdev->gart.table.vram.robj);
  157. radeon_bo_unpin(rdev->gart.table.vram.robj);
  158. radeon_bo_unreserve(rdev->gart.table.vram.robj);
  159. }
  160. }
  161. }
  162. void rv370_pcie_gart_fini(struct radeon_device *rdev)
  163. {
  164. radeon_gart_fini(rdev);
  165. rv370_pcie_gart_disable(rdev);
  166. radeon_gart_table_vram_free(rdev);
  167. }
  168. void r300_fence_ring_emit(struct radeon_device *rdev,
  169. struct radeon_fence *fence)
  170. {
  171. /* Who ever call radeon_fence_emit should call ring_lock and ask
  172. * for enough space (today caller are ib schedule and buffer move) */
  173. /* Write SC register so SC & US assert idle */
  174. radeon_ring_write(rdev, PACKET0(R300_RE_SCISSORS_TL, 0));
  175. radeon_ring_write(rdev, 0);
  176. radeon_ring_write(rdev, PACKET0(R300_RE_SCISSORS_BR, 0));
  177. radeon_ring_write(rdev, 0);
  178. /* Flush 3D cache */
  179. radeon_ring_write(rdev, PACKET0(R300_RB3D_DSTCACHE_CTLSTAT, 0));
  180. radeon_ring_write(rdev, R300_RB3D_DC_FLUSH);
  181. radeon_ring_write(rdev, PACKET0(R300_RB3D_ZCACHE_CTLSTAT, 0));
  182. radeon_ring_write(rdev, R300_ZC_FLUSH);
  183. /* Wait until IDLE & CLEAN */
  184. radeon_ring_write(rdev, PACKET0(RADEON_WAIT_UNTIL, 0));
  185. radeon_ring_write(rdev, (RADEON_WAIT_3D_IDLECLEAN |
  186. RADEON_WAIT_2D_IDLECLEAN |
  187. RADEON_WAIT_DMA_GUI_IDLE));
  188. radeon_ring_write(rdev, PACKET0(RADEON_HOST_PATH_CNTL, 0));
  189. radeon_ring_write(rdev, rdev->config.r300.hdp_cntl |
  190. RADEON_HDP_READ_BUFFER_INVALIDATE);
  191. radeon_ring_write(rdev, PACKET0(RADEON_HOST_PATH_CNTL, 0));
  192. radeon_ring_write(rdev, rdev->config.r300.hdp_cntl);
  193. /* Emit fence sequence & fire IRQ */
  194. radeon_ring_write(rdev, PACKET0(rdev->fence_drv.scratch_reg, 0));
  195. radeon_ring_write(rdev, fence->seq);
  196. radeon_ring_write(rdev, PACKET0(RADEON_GEN_INT_STATUS, 0));
  197. radeon_ring_write(rdev, RADEON_SW_INT_FIRE);
  198. }
  199. void r300_ring_start(struct radeon_device *rdev)
  200. {
  201. unsigned gb_tile_config;
  202. int r;
  203. /* Sub pixel 1/12 so we can have 4K rendering according to doc */
  204. gb_tile_config = (R300_ENABLE_TILING | R300_TILE_SIZE_16);
  205. switch(rdev->num_gb_pipes) {
  206. case 2:
  207. gb_tile_config |= R300_PIPE_COUNT_R300;
  208. break;
  209. case 3:
  210. gb_tile_config |= R300_PIPE_COUNT_R420_3P;
  211. break;
  212. case 4:
  213. gb_tile_config |= R300_PIPE_COUNT_R420;
  214. break;
  215. case 1:
  216. default:
  217. gb_tile_config |= R300_PIPE_COUNT_RV350;
  218. break;
  219. }
  220. r = radeon_ring_lock(rdev, 64);
  221. if (r) {
  222. return;
  223. }
  224. radeon_ring_write(rdev, PACKET0(RADEON_ISYNC_CNTL, 0));
  225. radeon_ring_write(rdev,
  226. RADEON_ISYNC_ANY2D_IDLE3D |
  227. RADEON_ISYNC_ANY3D_IDLE2D |
  228. RADEON_ISYNC_WAIT_IDLEGUI |
  229. RADEON_ISYNC_CPSCRATCH_IDLEGUI);
  230. radeon_ring_write(rdev, PACKET0(R300_GB_TILE_CONFIG, 0));
  231. radeon_ring_write(rdev, gb_tile_config);
  232. radeon_ring_write(rdev, PACKET0(RADEON_WAIT_UNTIL, 0));
  233. radeon_ring_write(rdev,
  234. RADEON_WAIT_2D_IDLECLEAN |
  235. RADEON_WAIT_3D_IDLECLEAN);
  236. radeon_ring_write(rdev, PACKET0(R300_DST_PIPE_CONFIG, 0));
  237. radeon_ring_write(rdev, R300_PIPE_AUTO_CONFIG);
  238. radeon_ring_write(rdev, PACKET0(R300_GB_SELECT, 0));
  239. radeon_ring_write(rdev, 0);
  240. radeon_ring_write(rdev, PACKET0(R300_GB_ENABLE, 0));
  241. radeon_ring_write(rdev, 0);
  242. radeon_ring_write(rdev, PACKET0(R300_RB3D_DSTCACHE_CTLSTAT, 0));
  243. radeon_ring_write(rdev, R300_RB3D_DC_FLUSH | R300_RB3D_DC_FREE);
  244. radeon_ring_write(rdev, PACKET0(R300_RB3D_ZCACHE_CTLSTAT, 0));
  245. radeon_ring_write(rdev, R300_ZC_FLUSH | R300_ZC_FREE);
  246. radeon_ring_write(rdev, PACKET0(RADEON_WAIT_UNTIL, 0));
  247. radeon_ring_write(rdev,
  248. RADEON_WAIT_2D_IDLECLEAN |
  249. RADEON_WAIT_3D_IDLECLEAN);
  250. radeon_ring_write(rdev, PACKET0(R300_GB_AA_CONFIG, 0));
  251. radeon_ring_write(rdev, 0);
  252. radeon_ring_write(rdev, PACKET0(R300_RB3D_DSTCACHE_CTLSTAT, 0));
  253. radeon_ring_write(rdev, R300_RB3D_DC_FLUSH | R300_RB3D_DC_FREE);
  254. radeon_ring_write(rdev, PACKET0(R300_RB3D_ZCACHE_CTLSTAT, 0));
  255. radeon_ring_write(rdev, R300_ZC_FLUSH | R300_ZC_FREE);
  256. radeon_ring_write(rdev, PACKET0(R300_GB_MSPOS0, 0));
  257. radeon_ring_write(rdev,
  258. ((6 << R300_MS_X0_SHIFT) |
  259. (6 << R300_MS_Y0_SHIFT) |
  260. (6 << R300_MS_X1_SHIFT) |
  261. (6 << R300_MS_Y1_SHIFT) |
  262. (6 << R300_MS_X2_SHIFT) |
  263. (6 << R300_MS_Y2_SHIFT) |
  264. (6 << R300_MSBD0_Y_SHIFT) |
  265. (6 << R300_MSBD0_X_SHIFT)));
  266. radeon_ring_write(rdev, PACKET0(R300_GB_MSPOS1, 0));
  267. radeon_ring_write(rdev,
  268. ((6 << R300_MS_X3_SHIFT) |
  269. (6 << R300_MS_Y3_SHIFT) |
  270. (6 << R300_MS_X4_SHIFT) |
  271. (6 << R300_MS_Y4_SHIFT) |
  272. (6 << R300_MS_X5_SHIFT) |
  273. (6 << R300_MS_Y5_SHIFT) |
  274. (6 << R300_MSBD1_SHIFT)));
  275. radeon_ring_write(rdev, PACKET0(R300_GA_ENHANCE, 0));
  276. radeon_ring_write(rdev, R300_GA_DEADLOCK_CNTL | R300_GA_FASTSYNC_CNTL);
  277. radeon_ring_write(rdev, PACKET0(R300_GA_POLY_MODE, 0));
  278. radeon_ring_write(rdev,
  279. R300_FRONT_PTYPE_TRIANGE | R300_BACK_PTYPE_TRIANGE);
  280. radeon_ring_write(rdev, PACKET0(R300_GA_ROUND_MODE, 0));
  281. radeon_ring_write(rdev,
  282. R300_GEOMETRY_ROUND_NEAREST |
  283. R300_COLOR_ROUND_NEAREST);
  284. radeon_ring_unlock_commit(rdev);
  285. }
  286. void r300_errata(struct radeon_device *rdev)
  287. {
  288. rdev->pll_errata = 0;
  289. if (rdev->family == CHIP_R300 &&
  290. (RREG32(RADEON_CONFIG_CNTL) & RADEON_CFG_ATI_REV_ID_MASK) == RADEON_CFG_ATI_REV_A11) {
  291. rdev->pll_errata |= CHIP_ERRATA_R300_CG;
  292. }
  293. }
  294. int r300_mc_wait_for_idle(struct radeon_device *rdev)
  295. {
  296. unsigned i;
  297. uint32_t tmp;
  298. for (i = 0; i < rdev->usec_timeout; i++) {
  299. /* read MC_STATUS */
  300. tmp = RREG32(RADEON_MC_STATUS);
  301. if (tmp & R300_MC_IDLE) {
  302. return 0;
  303. }
  304. DRM_UDELAY(1);
  305. }
  306. return -1;
  307. }
  308. void r300_gpu_init(struct radeon_device *rdev)
  309. {
  310. uint32_t gb_tile_config, tmp;
  311. if ((rdev->family == CHIP_R300 && rdev->pdev->device != 0x4144) ||
  312. (rdev->family == CHIP_R350 && rdev->pdev->device != 0x4148)) {
  313. /* r300,r350 */
  314. rdev->num_gb_pipes = 2;
  315. } else {
  316. /* rv350,rv370,rv380,r300 AD, r350 AH */
  317. rdev->num_gb_pipes = 1;
  318. }
  319. rdev->num_z_pipes = 1;
  320. gb_tile_config = (R300_ENABLE_TILING | R300_TILE_SIZE_16);
  321. switch (rdev->num_gb_pipes) {
  322. case 2:
  323. gb_tile_config |= R300_PIPE_COUNT_R300;
  324. break;
  325. case 3:
  326. gb_tile_config |= R300_PIPE_COUNT_R420_3P;
  327. break;
  328. case 4:
  329. gb_tile_config |= R300_PIPE_COUNT_R420;
  330. break;
  331. default:
  332. case 1:
  333. gb_tile_config |= R300_PIPE_COUNT_RV350;
  334. break;
  335. }
  336. WREG32(R300_GB_TILE_CONFIG, gb_tile_config);
  337. if (r100_gui_wait_for_idle(rdev)) {
  338. printk(KERN_WARNING "Failed to wait GUI idle while "
  339. "programming pipes. Bad things might happen.\n");
  340. }
  341. tmp = RREG32(R300_DST_PIPE_CONFIG);
  342. WREG32(R300_DST_PIPE_CONFIG, tmp | R300_PIPE_AUTO_CONFIG);
  343. WREG32(R300_RB2D_DSTCACHE_MODE,
  344. R300_DC_AUTOFLUSH_ENABLE |
  345. R300_DC_DC_DISABLE_IGNORE_PE);
  346. if (r100_gui_wait_for_idle(rdev)) {
  347. printk(KERN_WARNING "Failed to wait GUI idle while "
  348. "programming pipes. Bad things might happen.\n");
  349. }
  350. if (r300_mc_wait_for_idle(rdev)) {
  351. printk(KERN_WARNING "Failed to wait MC idle while "
  352. "programming pipes. Bad things might happen.\n");
  353. }
  354. DRM_INFO("radeon: %d quad pipes, %d Z pipes initialized.\n",
  355. rdev->num_gb_pipes, rdev->num_z_pipes);
  356. }
  357. bool r300_gpu_is_lockup(struct radeon_device *rdev)
  358. {
  359. u32 rbbm_status;
  360. int r;
  361. rbbm_status = RREG32(R_000E40_RBBM_STATUS);
  362. if (!G_000E40_GUI_ACTIVE(rbbm_status)) {
  363. r100_gpu_lockup_update(&rdev->config.r300.lockup, &rdev->cp);
  364. return false;
  365. }
  366. /* force CP activities */
  367. r = radeon_ring_lock(rdev, 2);
  368. if (!r) {
  369. /* PACKET2 NOP */
  370. radeon_ring_write(rdev, 0x80000000);
  371. radeon_ring_write(rdev, 0x80000000);
  372. radeon_ring_unlock_commit(rdev);
  373. }
  374. rdev->cp.rptr = RREG32(RADEON_CP_RB_RPTR);
  375. return r100_gpu_cp_is_lockup(rdev, &rdev->config.r300.lockup, &rdev->cp);
  376. }
  377. int r300_asic_reset(struct radeon_device *rdev)
  378. {
  379. struct r100_mc_save save;
  380. u32 status, tmp;
  381. int ret = 0;
  382. status = RREG32(R_000E40_RBBM_STATUS);
  383. if (!G_000E40_GUI_ACTIVE(status)) {
  384. return 0;
  385. }
  386. r100_mc_stop(rdev, &save);
  387. status = RREG32(R_000E40_RBBM_STATUS);
  388. dev_info(rdev->dev, "(%s:%d) RBBM_STATUS=0x%08X\n", __func__, __LINE__, status);
  389. /* stop CP */
  390. WREG32(RADEON_CP_CSQ_CNTL, 0);
  391. tmp = RREG32(RADEON_CP_RB_CNTL);
  392. WREG32(RADEON_CP_RB_CNTL, tmp | RADEON_RB_RPTR_WR_ENA);
  393. WREG32(RADEON_CP_RB_RPTR_WR, 0);
  394. WREG32(RADEON_CP_RB_WPTR, 0);
  395. WREG32(RADEON_CP_RB_CNTL, tmp);
  396. /* save PCI state */
  397. pci_save_state(rdev->pdev);
  398. /* disable bus mastering */
  399. r100_bm_disable(rdev);
  400. WREG32(R_0000F0_RBBM_SOFT_RESET, S_0000F0_SOFT_RESET_VAP(1) |
  401. S_0000F0_SOFT_RESET_GA(1));
  402. RREG32(R_0000F0_RBBM_SOFT_RESET);
  403. mdelay(500);
  404. WREG32(R_0000F0_RBBM_SOFT_RESET, 0);
  405. mdelay(1);
  406. status = RREG32(R_000E40_RBBM_STATUS);
  407. dev_info(rdev->dev, "(%s:%d) RBBM_STATUS=0x%08X\n", __func__, __LINE__, status);
  408. /* resetting the CP seems to be problematic sometimes it end up
  409. * hard locking the computer, but it's necessary for successful
  410. * reset more test & playing is needed on R3XX/R4XX to find a
  411. * reliable (if any solution)
  412. */
  413. WREG32(R_0000F0_RBBM_SOFT_RESET, S_0000F0_SOFT_RESET_CP(1));
  414. RREG32(R_0000F0_RBBM_SOFT_RESET);
  415. mdelay(500);
  416. WREG32(R_0000F0_RBBM_SOFT_RESET, 0);
  417. mdelay(1);
  418. status = RREG32(R_000E40_RBBM_STATUS);
  419. dev_info(rdev->dev, "(%s:%d) RBBM_STATUS=0x%08X\n", __func__, __LINE__, status);
  420. /* restore PCI & busmastering */
  421. pci_restore_state(rdev->pdev);
  422. r100_enable_bm(rdev);
  423. /* Check if GPU is idle */
  424. if (G_000E40_GA_BUSY(status) || G_000E40_VAP_BUSY(status)) {
  425. dev_err(rdev->dev, "failed to reset GPU\n");
  426. rdev->gpu_lockup = true;
  427. ret = -1;
  428. } else
  429. dev_info(rdev->dev, "GPU reset succeed\n");
  430. r100_mc_resume(rdev, &save);
  431. return ret;
  432. }
  433. /*
  434. * r300,r350,rv350,rv380 VRAM info
  435. */
  436. void r300_mc_init(struct radeon_device *rdev)
  437. {
  438. u64 base;
  439. u32 tmp;
  440. /* DDR for all card after R300 & IGP */
  441. rdev->mc.vram_is_ddr = true;
  442. tmp = RREG32(RADEON_MEM_CNTL);
  443. tmp &= R300_MEM_NUM_CHANNELS_MASK;
  444. switch (tmp) {
  445. case 0: rdev->mc.vram_width = 64; break;
  446. case 1: rdev->mc.vram_width = 128; break;
  447. case 2: rdev->mc.vram_width = 256; break;
  448. default: rdev->mc.vram_width = 128; break;
  449. }
  450. r100_vram_init_sizes(rdev);
  451. base = rdev->mc.aper_base;
  452. if (rdev->flags & RADEON_IS_IGP)
  453. base = (RREG32(RADEON_NB_TOM) & 0xffff) << 16;
  454. radeon_vram_location(rdev, &rdev->mc, base);
  455. rdev->mc.gtt_base_align = 0;
  456. if (!(rdev->flags & RADEON_IS_AGP))
  457. radeon_gtt_location(rdev, &rdev->mc);
  458. radeon_update_bandwidth_info(rdev);
  459. }
  460. void rv370_set_pcie_lanes(struct radeon_device *rdev, int lanes)
  461. {
  462. uint32_t link_width_cntl, mask;
  463. if (rdev->flags & RADEON_IS_IGP)
  464. return;
  465. if (!(rdev->flags & RADEON_IS_PCIE))
  466. return;
  467. /* FIXME wait for idle */
  468. switch (lanes) {
  469. case 0:
  470. mask = RADEON_PCIE_LC_LINK_WIDTH_X0;
  471. break;
  472. case 1:
  473. mask = RADEON_PCIE_LC_LINK_WIDTH_X1;
  474. break;
  475. case 2:
  476. mask = RADEON_PCIE_LC_LINK_WIDTH_X2;
  477. break;
  478. case 4:
  479. mask = RADEON_PCIE_LC_LINK_WIDTH_X4;
  480. break;
  481. case 8:
  482. mask = RADEON_PCIE_LC_LINK_WIDTH_X8;
  483. break;
  484. case 12:
  485. mask = RADEON_PCIE_LC_LINK_WIDTH_X12;
  486. break;
  487. case 16:
  488. default:
  489. mask = RADEON_PCIE_LC_LINK_WIDTH_X16;
  490. break;
  491. }
  492. link_width_cntl = RREG32_PCIE(RADEON_PCIE_LC_LINK_WIDTH_CNTL);
  493. if ((link_width_cntl & RADEON_PCIE_LC_LINK_WIDTH_RD_MASK) ==
  494. (mask << RADEON_PCIE_LC_LINK_WIDTH_RD_SHIFT))
  495. return;
  496. link_width_cntl &= ~(RADEON_PCIE_LC_LINK_WIDTH_MASK |
  497. RADEON_PCIE_LC_RECONFIG_NOW |
  498. RADEON_PCIE_LC_RECONFIG_LATER |
  499. RADEON_PCIE_LC_SHORT_RECONFIG_EN);
  500. link_width_cntl |= mask;
  501. WREG32_PCIE(RADEON_PCIE_LC_LINK_WIDTH_CNTL, link_width_cntl);
  502. WREG32_PCIE(RADEON_PCIE_LC_LINK_WIDTH_CNTL, (link_width_cntl |
  503. RADEON_PCIE_LC_RECONFIG_NOW));
  504. /* wait for lane set to complete */
  505. link_width_cntl = RREG32_PCIE(RADEON_PCIE_LC_LINK_WIDTH_CNTL);
  506. while (link_width_cntl == 0xffffffff)
  507. link_width_cntl = RREG32_PCIE(RADEON_PCIE_LC_LINK_WIDTH_CNTL);
  508. }
  509. int rv370_get_pcie_lanes(struct radeon_device *rdev)
  510. {
  511. u32 link_width_cntl;
  512. if (rdev->flags & RADEON_IS_IGP)
  513. return 0;
  514. if (!(rdev->flags & RADEON_IS_PCIE))
  515. return 0;
  516. /* FIXME wait for idle */
  517. link_width_cntl = RREG32_PCIE(RADEON_PCIE_LC_LINK_WIDTH_CNTL);
  518. switch ((link_width_cntl & RADEON_PCIE_LC_LINK_WIDTH_RD_MASK) >> RADEON_PCIE_LC_LINK_WIDTH_RD_SHIFT) {
  519. case RADEON_PCIE_LC_LINK_WIDTH_X0:
  520. return 0;
  521. case RADEON_PCIE_LC_LINK_WIDTH_X1:
  522. return 1;
  523. case RADEON_PCIE_LC_LINK_WIDTH_X2:
  524. return 2;
  525. case RADEON_PCIE_LC_LINK_WIDTH_X4:
  526. return 4;
  527. case RADEON_PCIE_LC_LINK_WIDTH_X8:
  528. return 8;
  529. case RADEON_PCIE_LC_LINK_WIDTH_X16:
  530. default:
  531. return 16;
  532. }
  533. }
  534. #if defined(CONFIG_DEBUG_FS)
  535. static int rv370_debugfs_pcie_gart_info(struct seq_file *m, void *data)
  536. {
  537. struct drm_info_node *node = (struct drm_info_node *) m->private;
  538. struct drm_device *dev = node->minor->dev;
  539. struct radeon_device *rdev = dev->dev_private;
  540. uint32_t tmp;
  541. tmp = RREG32_PCIE(RADEON_PCIE_TX_GART_CNTL);
  542. seq_printf(m, "PCIE_TX_GART_CNTL 0x%08x\n", tmp);
  543. tmp = RREG32_PCIE(RADEON_PCIE_TX_GART_BASE);
  544. seq_printf(m, "PCIE_TX_GART_BASE 0x%08x\n", tmp);
  545. tmp = RREG32_PCIE(RADEON_PCIE_TX_GART_START_LO);
  546. seq_printf(m, "PCIE_TX_GART_START_LO 0x%08x\n", tmp);
  547. tmp = RREG32_PCIE(RADEON_PCIE_TX_GART_START_HI);
  548. seq_printf(m, "PCIE_TX_GART_START_HI 0x%08x\n", tmp);
  549. tmp = RREG32_PCIE(RADEON_PCIE_TX_GART_END_LO);
  550. seq_printf(m, "PCIE_TX_GART_END_LO 0x%08x\n", tmp);
  551. tmp = RREG32_PCIE(RADEON_PCIE_TX_GART_END_HI);
  552. seq_printf(m, "PCIE_TX_GART_END_HI 0x%08x\n", tmp);
  553. tmp = RREG32_PCIE(RADEON_PCIE_TX_GART_ERROR);
  554. seq_printf(m, "PCIE_TX_GART_ERROR 0x%08x\n", tmp);
  555. return 0;
  556. }
  557. static struct drm_info_list rv370_pcie_gart_info_list[] = {
  558. {"rv370_pcie_gart_info", rv370_debugfs_pcie_gart_info, 0, NULL},
  559. };
  560. #endif
  561. static int rv370_debugfs_pcie_gart_info_init(struct radeon_device *rdev)
  562. {
  563. #if defined(CONFIG_DEBUG_FS)
  564. return radeon_debugfs_add_files(rdev, rv370_pcie_gart_info_list, 1);
  565. #else
  566. return 0;
  567. #endif
  568. }
  569. static int r300_packet0_check(struct radeon_cs_parser *p,
  570. struct radeon_cs_packet *pkt,
  571. unsigned idx, unsigned reg)
  572. {
  573. struct radeon_cs_reloc *reloc;
  574. struct r100_cs_track *track;
  575. volatile uint32_t *ib;
  576. uint32_t tmp, tile_flags = 0;
  577. unsigned i;
  578. int r;
  579. u32 idx_value;
  580. ib = p->ib->ptr;
  581. track = (struct r100_cs_track *)p->track;
  582. idx_value = radeon_get_ib_value(p, idx);
  583. switch(reg) {
  584. case AVIVO_D1MODE_VLINE_START_END:
  585. case RADEON_CRTC_GUI_TRIG_VLINE:
  586. r = r100_cs_packet_parse_vline(p);
  587. if (r) {
  588. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  589. idx, reg);
  590. r100_cs_dump_packet(p, pkt);
  591. return r;
  592. }
  593. break;
  594. case RADEON_DST_PITCH_OFFSET:
  595. case RADEON_SRC_PITCH_OFFSET:
  596. r = r100_reloc_pitch_offset(p, pkt, idx, reg);
  597. if (r)
  598. return r;
  599. break;
  600. case R300_RB3D_COLOROFFSET0:
  601. case R300_RB3D_COLOROFFSET1:
  602. case R300_RB3D_COLOROFFSET2:
  603. case R300_RB3D_COLOROFFSET3:
  604. i = (reg - R300_RB3D_COLOROFFSET0) >> 2;
  605. r = r100_cs_packet_next_reloc(p, &reloc);
  606. if (r) {
  607. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  608. idx, reg);
  609. r100_cs_dump_packet(p, pkt);
  610. return r;
  611. }
  612. track->cb[i].robj = reloc->robj;
  613. track->cb[i].offset = idx_value;
  614. track->cb_dirty = true;
  615. ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
  616. break;
  617. case R300_ZB_DEPTHOFFSET:
  618. r = r100_cs_packet_next_reloc(p, &reloc);
  619. if (r) {
  620. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  621. idx, reg);
  622. r100_cs_dump_packet(p, pkt);
  623. return r;
  624. }
  625. track->zb.robj = reloc->robj;
  626. track->zb.offset = idx_value;
  627. track->zb_dirty = true;
  628. ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
  629. break;
  630. case R300_TX_OFFSET_0:
  631. case R300_TX_OFFSET_0+4:
  632. case R300_TX_OFFSET_0+8:
  633. case R300_TX_OFFSET_0+12:
  634. case R300_TX_OFFSET_0+16:
  635. case R300_TX_OFFSET_0+20:
  636. case R300_TX_OFFSET_0+24:
  637. case R300_TX_OFFSET_0+28:
  638. case R300_TX_OFFSET_0+32:
  639. case R300_TX_OFFSET_0+36:
  640. case R300_TX_OFFSET_0+40:
  641. case R300_TX_OFFSET_0+44:
  642. case R300_TX_OFFSET_0+48:
  643. case R300_TX_OFFSET_0+52:
  644. case R300_TX_OFFSET_0+56:
  645. case R300_TX_OFFSET_0+60:
  646. i = (reg - R300_TX_OFFSET_0) >> 2;
  647. r = r100_cs_packet_next_reloc(p, &reloc);
  648. if (r) {
  649. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  650. idx, reg);
  651. r100_cs_dump_packet(p, pkt);
  652. return r;
  653. }
  654. if (reloc->lobj.tiling_flags & RADEON_TILING_MACRO)
  655. tile_flags |= R300_TXO_MACRO_TILE;
  656. if (reloc->lobj.tiling_flags & RADEON_TILING_MICRO)
  657. tile_flags |= R300_TXO_MICRO_TILE;
  658. else if (reloc->lobj.tiling_flags & RADEON_TILING_MICRO_SQUARE)
  659. tile_flags |= R300_TXO_MICRO_TILE_SQUARE;
  660. tmp = idx_value + ((u32)reloc->lobj.gpu_offset);
  661. tmp |= tile_flags;
  662. ib[idx] = tmp;
  663. track->textures[i].robj = reloc->robj;
  664. track->tex_dirty = true;
  665. break;
  666. /* Tracked registers */
  667. case 0x2084:
  668. /* VAP_VF_CNTL */
  669. track->vap_vf_cntl = idx_value;
  670. break;
  671. case 0x20B4:
  672. /* VAP_VTX_SIZE */
  673. track->vtx_size = idx_value & 0x7F;
  674. break;
  675. case 0x2134:
  676. /* VAP_VF_MAX_VTX_INDX */
  677. track->max_indx = idx_value & 0x00FFFFFFUL;
  678. break;
  679. case 0x2088:
  680. /* VAP_ALT_NUM_VERTICES - only valid on r500 */
  681. if (p->rdev->family < CHIP_RV515)
  682. goto fail;
  683. track->vap_alt_nverts = idx_value & 0xFFFFFF;
  684. break;
  685. case 0x43E4:
  686. /* SC_SCISSOR1 */
  687. track->maxy = ((idx_value >> 13) & 0x1FFF) + 1;
  688. if (p->rdev->family < CHIP_RV515) {
  689. track->maxy -= 1440;
  690. }
  691. track->cb_dirty = true;
  692. track->zb_dirty = true;
  693. break;
  694. case 0x4E00:
  695. /* RB3D_CCTL */
  696. if ((idx_value & (1 << 10)) && /* CMASK_ENABLE */
  697. p->rdev->cmask_filp != p->filp) {
  698. DRM_ERROR("Invalid RB3D_CCTL: Cannot enable CMASK.\n");
  699. return -EINVAL;
  700. }
  701. track->num_cb = ((idx_value >> 5) & 0x3) + 1;
  702. track->cb_dirty = true;
  703. break;
  704. case 0x4E38:
  705. case 0x4E3C:
  706. case 0x4E40:
  707. case 0x4E44:
  708. /* RB3D_COLORPITCH0 */
  709. /* RB3D_COLORPITCH1 */
  710. /* RB3D_COLORPITCH2 */
  711. /* RB3D_COLORPITCH3 */
  712. r = r100_cs_packet_next_reloc(p, &reloc);
  713. if (r) {
  714. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  715. idx, reg);
  716. r100_cs_dump_packet(p, pkt);
  717. return r;
  718. }
  719. if (reloc->lobj.tiling_flags & RADEON_TILING_MACRO)
  720. tile_flags |= R300_COLOR_TILE_ENABLE;
  721. if (reloc->lobj.tiling_flags & RADEON_TILING_MICRO)
  722. tile_flags |= R300_COLOR_MICROTILE_ENABLE;
  723. else if (reloc->lobj.tiling_flags & RADEON_TILING_MICRO_SQUARE)
  724. tile_flags |= R300_COLOR_MICROTILE_SQUARE_ENABLE;
  725. tmp = idx_value & ~(0x7 << 16);
  726. tmp |= tile_flags;
  727. ib[idx] = tmp;
  728. i = (reg - 0x4E38) >> 2;
  729. track->cb[i].pitch = idx_value & 0x3FFE;
  730. switch (((idx_value >> 21) & 0xF)) {
  731. case 9:
  732. case 11:
  733. case 12:
  734. track->cb[i].cpp = 1;
  735. break;
  736. case 3:
  737. case 4:
  738. case 13:
  739. case 15:
  740. track->cb[i].cpp = 2;
  741. break;
  742. case 5:
  743. if (p->rdev->family < CHIP_RV515) {
  744. DRM_ERROR("Invalid color buffer format (%d)!\n",
  745. ((idx_value >> 21) & 0xF));
  746. return -EINVAL;
  747. }
  748. /* Pass through. */
  749. case 6:
  750. track->cb[i].cpp = 4;
  751. break;
  752. case 10:
  753. track->cb[i].cpp = 8;
  754. break;
  755. case 7:
  756. track->cb[i].cpp = 16;
  757. break;
  758. default:
  759. DRM_ERROR("Invalid color buffer format (%d) !\n",
  760. ((idx_value >> 21) & 0xF));
  761. return -EINVAL;
  762. }
  763. track->cb_dirty = true;
  764. break;
  765. case 0x4F00:
  766. /* ZB_CNTL */
  767. if (idx_value & 2) {
  768. track->z_enabled = true;
  769. } else {
  770. track->z_enabled = false;
  771. }
  772. track->zb_dirty = true;
  773. break;
  774. case 0x4F10:
  775. /* ZB_FORMAT */
  776. switch ((idx_value & 0xF)) {
  777. case 0:
  778. case 1:
  779. track->zb.cpp = 2;
  780. break;
  781. case 2:
  782. track->zb.cpp = 4;
  783. break;
  784. default:
  785. DRM_ERROR("Invalid z buffer format (%d) !\n",
  786. (idx_value & 0xF));
  787. return -EINVAL;
  788. }
  789. track->zb_dirty = true;
  790. break;
  791. case 0x4F24:
  792. /* ZB_DEPTHPITCH */
  793. r = r100_cs_packet_next_reloc(p, &reloc);
  794. if (r) {
  795. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  796. idx, reg);
  797. r100_cs_dump_packet(p, pkt);
  798. return r;
  799. }
  800. if (reloc->lobj.tiling_flags & RADEON_TILING_MACRO)
  801. tile_flags |= R300_DEPTHMACROTILE_ENABLE;
  802. if (reloc->lobj.tiling_flags & RADEON_TILING_MICRO)
  803. tile_flags |= R300_DEPTHMICROTILE_TILED;
  804. else if (reloc->lobj.tiling_flags & RADEON_TILING_MICRO_SQUARE)
  805. tile_flags |= R300_DEPTHMICROTILE_TILED_SQUARE;
  806. tmp = idx_value & ~(0x7 << 16);
  807. tmp |= tile_flags;
  808. ib[idx] = tmp;
  809. track->zb.pitch = idx_value & 0x3FFC;
  810. track->zb_dirty = true;
  811. break;
  812. case 0x4104:
  813. /* TX_ENABLE */
  814. for (i = 0; i < 16; i++) {
  815. bool enabled;
  816. enabled = !!(idx_value & (1 << i));
  817. track->textures[i].enabled = enabled;
  818. }
  819. track->tex_dirty = true;
  820. break;
  821. case 0x44C0:
  822. case 0x44C4:
  823. case 0x44C8:
  824. case 0x44CC:
  825. case 0x44D0:
  826. case 0x44D4:
  827. case 0x44D8:
  828. case 0x44DC:
  829. case 0x44E0:
  830. case 0x44E4:
  831. case 0x44E8:
  832. case 0x44EC:
  833. case 0x44F0:
  834. case 0x44F4:
  835. case 0x44F8:
  836. case 0x44FC:
  837. /* TX_FORMAT1_[0-15] */
  838. i = (reg - 0x44C0) >> 2;
  839. tmp = (idx_value >> 25) & 0x3;
  840. track->textures[i].tex_coord_type = tmp;
  841. switch ((idx_value & 0x1F)) {
  842. case R300_TX_FORMAT_X8:
  843. case R300_TX_FORMAT_Y4X4:
  844. case R300_TX_FORMAT_Z3Y3X2:
  845. track->textures[i].cpp = 1;
  846. track->textures[i].compress_format = R100_TRACK_COMP_NONE;
  847. break;
  848. case R300_TX_FORMAT_X16:
  849. case R300_TX_FORMAT_FL_I16:
  850. case R300_TX_FORMAT_Y8X8:
  851. case R300_TX_FORMAT_Z5Y6X5:
  852. case R300_TX_FORMAT_Z6Y5X5:
  853. case R300_TX_FORMAT_W4Z4Y4X4:
  854. case R300_TX_FORMAT_W1Z5Y5X5:
  855. case R300_TX_FORMAT_D3DMFT_CxV8U8:
  856. case R300_TX_FORMAT_B8G8_B8G8:
  857. case R300_TX_FORMAT_G8R8_G8B8:
  858. track->textures[i].cpp = 2;
  859. track->textures[i].compress_format = R100_TRACK_COMP_NONE;
  860. break;
  861. case R300_TX_FORMAT_Y16X16:
  862. case R300_TX_FORMAT_FL_I16A16:
  863. case R300_TX_FORMAT_Z11Y11X10:
  864. case R300_TX_FORMAT_Z10Y11X11:
  865. case R300_TX_FORMAT_W8Z8Y8X8:
  866. case R300_TX_FORMAT_W2Z10Y10X10:
  867. case 0x17:
  868. case R300_TX_FORMAT_FL_I32:
  869. case 0x1e:
  870. track->textures[i].cpp = 4;
  871. track->textures[i].compress_format = R100_TRACK_COMP_NONE;
  872. break;
  873. case R300_TX_FORMAT_W16Z16Y16X16:
  874. case R300_TX_FORMAT_FL_R16G16B16A16:
  875. case R300_TX_FORMAT_FL_I32A32:
  876. track->textures[i].cpp = 8;
  877. track->textures[i].compress_format = R100_TRACK_COMP_NONE;
  878. break;
  879. case R300_TX_FORMAT_FL_R32G32B32A32:
  880. track->textures[i].cpp = 16;
  881. track->textures[i].compress_format = R100_TRACK_COMP_NONE;
  882. break;
  883. case R300_TX_FORMAT_DXT1:
  884. track->textures[i].cpp = 1;
  885. track->textures[i].compress_format = R100_TRACK_COMP_DXT1;
  886. break;
  887. case R300_TX_FORMAT_ATI2N:
  888. if (p->rdev->family < CHIP_R420) {
  889. DRM_ERROR("Invalid texture format %u\n",
  890. (idx_value & 0x1F));
  891. return -EINVAL;
  892. }
  893. /* The same rules apply as for DXT3/5. */
  894. /* Pass through. */
  895. case R300_TX_FORMAT_DXT3:
  896. case R300_TX_FORMAT_DXT5:
  897. track->textures[i].cpp = 1;
  898. track->textures[i].compress_format = R100_TRACK_COMP_DXT35;
  899. break;
  900. default:
  901. DRM_ERROR("Invalid texture format %u\n",
  902. (idx_value & 0x1F));
  903. return -EINVAL;
  904. }
  905. track->tex_dirty = true;
  906. break;
  907. case 0x4400:
  908. case 0x4404:
  909. case 0x4408:
  910. case 0x440C:
  911. case 0x4410:
  912. case 0x4414:
  913. case 0x4418:
  914. case 0x441C:
  915. case 0x4420:
  916. case 0x4424:
  917. case 0x4428:
  918. case 0x442C:
  919. case 0x4430:
  920. case 0x4434:
  921. case 0x4438:
  922. case 0x443C:
  923. /* TX_FILTER0_[0-15] */
  924. i = (reg - 0x4400) >> 2;
  925. tmp = idx_value & 0x7;
  926. if (tmp == 2 || tmp == 4 || tmp == 6) {
  927. track->textures[i].roundup_w = false;
  928. }
  929. tmp = (idx_value >> 3) & 0x7;
  930. if (tmp == 2 || tmp == 4 || tmp == 6) {
  931. track->textures[i].roundup_h = false;
  932. }
  933. track->tex_dirty = true;
  934. break;
  935. case 0x4500:
  936. case 0x4504:
  937. case 0x4508:
  938. case 0x450C:
  939. case 0x4510:
  940. case 0x4514:
  941. case 0x4518:
  942. case 0x451C:
  943. case 0x4520:
  944. case 0x4524:
  945. case 0x4528:
  946. case 0x452C:
  947. case 0x4530:
  948. case 0x4534:
  949. case 0x4538:
  950. case 0x453C:
  951. /* TX_FORMAT2_[0-15] */
  952. i = (reg - 0x4500) >> 2;
  953. tmp = idx_value & 0x3FFF;
  954. track->textures[i].pitch = tmp + 1;
  955. if (p->rdev->family >= CHIP_RV515) {
  956. tmp = ((idx_value >> 15) & 1) << 11;
  957. track->textures[i].width_11 = tmp;
  958. tmp = ((idx_value >> 16) & 1) << 11;
  959. track->textures[i].height_11 = tmp;
  960. /* ATI1N */
  961. if (idx_value & (1 << 14)) {
  962. /* The same rules apply as for DXT1. */
  963. track->textures[i].compress_format =
  964. R100_TRACK_COMP_DXT1;
  965. }
  966. } else if (idx_value & (1 << 14)) {
  967. DRM_ERROR("Forbidden bit TXFORMAT_MSB\n");
  968. return -EINVAL;
  969. }
  970. track->tex_dirty = true;
  971. break;
  972. case 0x4480:
  973. case 0x4484:
  974. case 0x4488:
  975. case 0x448C:
  976. case 0x4490:
  977. case 0x4494:
  978. case 0x4498:
  979. case 0x449C:
  980. case 0x44A0:
  981. case 0x44A4:
  982. case 0x44A8:
  983. case 0x44AC:
  984. case 0x44B0:
  985. case 0x44B4:
  986. case 0x44B8:
  987. case 0x44BC:
  988. /* TX_FORMAT0_[0-15] */
  989. i = (reg - 0x4480) >> 2;
  990. tmp = idx_value & 0x7FF;
  991. track->textures[i].width = tmp + 1;
  992. tmp = (idx_value >> 11) & 0x7FF;
  993. track->textures[i].height = tmp + 1;
  994. tmp = (idx_value >> 26) & 0xF;
  995. track->textures[i].num_levels = tmp;
  996. tmp = idx_value & (1 << 31);
  997. track->textures[i].use_pitch = !!tmp;
  998. tmp = (idx_value >> 22) & 0xF;
  999. track->textures[i].txdepth = tmp;
  1000. track->tex_dirty = true;
  1001. break;
  1002. case R300_ZB_ZPASS_ADDR:
  1003. r = r100_cs_packet_next_reloc(p, &reloc);
  1004. if (r) {
  1005. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  1006. idx, reg);
  1007. r100_cs_dump_packet(p, pkt);
  1008. return r;
  1009. }
  1010. ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
  1011. break;
  1012. case 0x4e0c:
  1013. /* RB3D_COLOR_CHANNEL_MASK */
  1014. track->color_channel_mask = idx_value;
  1015. track->cb_dirty = true;
  1016. break;
  1017. case 0x43a4:
  1018. /* SC_HYPERZ_EN */
  1019. /* r300c emits this register - we need to disable hyperz for it
  1020. * without complaining */
  1021. if (p->rdev->hyperz_filp != p->filp) {
  1022. if (idx_value & 0x1)
  1023. ib[idx] = idx_value & ~1;
  1024. }
  1025. break;
  1026. case 0x4f1c:
  1027. /* ZB_BW_CNTL */
  1028. track->zb_cb_clear = !!(idx_value & (1 << 5));
  1029. track->cb_dirty = true;
  1030. track->zb_dirty = true;
  1031. if (p->rdev->hyperz_filp != p->filp) {
  1032. if (idx_value & (R300_HIZ_ENABLE |
  1033. R300_RD_COMP_ENABLE |
  1034. R300_WR_COMP_ENABLE |
  1035. R300_FAST_FILL_ENABLE))
  1036. goto fail;
  1037. }
  1038. break;
  1039. case 0x4e04:
  1040. /* RB3D_BLENDCNTL */
  1041. track->blend_read_enable = !!(idx_value & (1 << 2));
  1042. track->cb_dirty = true;
  1043. break;
  1044. case R300_RB3D_AARESOLVE_OFFSET:
  1045. r = r100_cs_packet_next_reloc(p, &reloc);
  1046. if (r) {
  1047. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  1048. idx, reg);
  1049. r100_cs_dump_packet(p, pkt);
  1050. return r;
  1051. }
  1052. track->aa.robj = reloc->robj;
  1053. track->aa.offset = idx_value;
  1054. track->aa_dirty = true;
  1055. ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
  1056. break;
  1057. case R300_RB3D_AARESOLVE_PITCH:
  1058. track->aa.pitch = idx_value & 0x3FFE;
  1059. track->aa_dirty = true;
  1060. break;
  1061. case R300_RB3D_AARESOLVE_CTL:
  1062. track->aaresolve = idx_value & 0x1;
  1063. track->aa_dirty = true;
  1064. break;
  1065. case 0x4f30: /* ZB_MASK_OFFSET */
  1066. case 0x4f34: /* ZB_ZMASK_PITCH */
  1067. case 0x4f44: /* ZB_HIZ_OFFSET */
  1068. case 0x4f54: /* ZB_HIZ_PITCH */
  1069. if (idx_value && (p->rdev->hyperz_filp != p->filp))
  1070. goto fail;
  1071. break;
  1072. case 0x4028:
  1073. if (idx_value && (p->rdev->hyperz_filp != p->filp))
  1074. goto fail;
  1075. /* GB_Z_PEQ_CONFIG */
  1076. if (p->rdev->family >= CHIP_RV350)
  1077. break;
  1078. goto fail;
  1079. break;
  1080. case 0x4be8:
  1081. /* valid register only on RV530 */
  1082. if (p->rdev->family == CHIP_RV530)
  1083. break;
  1084. /* fallthrough do not move */
  1085. default:
  1086. goto fail;
  1087. }
  1088. return 0;
  1089. fail:
  1090. printk(KERN_ERR "Forbidden register 0x%04X in cs at %d (val=%08x)\n",
  1091. reg, idx, idx_value);
  1092. return -EINVAL;
  1093. }
  1094. static int r300_packet3_check(struct radeon_cs_parser *p,
  1095. struct radeon_cs_packet *pkt)
  1096. {
  1097. struct radeon_cs_reloc *reloc;
  1098. struct r100_cs_track *track;
  1099. volatile uint32_t *ib;
  1100. unsigned idx;
  1101. int r;
  1102. ib = p->ib->ptr;
  1103. idx = pkt->idx + 1;
  1104. track = (struct r100_cs_track *)p->track;
  1105. switch(pkt->opcode) {
  1106. case PACKET3_3D_LOAD_VBPNTR:
  1107. r = r100_packet3_load_vbpntr(p, pkt, idx);
  1108. if (r)
  1109. return r;
  1110. break;
  1111. case PACKET3_INDX_BUFFER:
  1112. r = r100_cs_packet_next_reloc(p, &reloc);
  1113. if (r) {
  1114. DRM_ERROR("No reloc for packet3 %d\n", pkt->opcode);
  1115. r100_cs_dump_packet(p, pkt);
  1116. return r;
  1117. }
  1118. ib[idx+1] = radeon_get_ib_value(p, idx + 1) + ((u32)reloc->lobj.gpu_offset);
  1119. r = r100_cs_track_check_pkt3_indx_buffer(p, pkt, reloc->robj);
  1120. if (r) {
  1121. return r;
  1122. }
  1123. break;
  1124. /* Draw packet */
  1125. case PACKET3_3D_DRAW_IMMD:
  1126. /* Number of dwords is vtx_size * (num_vertices - 1)
  1127. * PRIM_WALK must be equal to 3 vertex data in embedded
  1128. * in cmd stream */
  1129. if (((radeon_get_ib_value(p, idx + 1) >> 4) & 0x3) != 3) {
  1130. DRM_ERROR("PRIM_WALK must be 3 for IMMD draw\n");
  1131. return -EINVAL;
  1132. }
  1133. track->vap_vf_cntl = radeon_get_ib_value(p, idx + 1);
  1134. track->immd_dwords = pkt->count - 1;
  1135. r = r100_cs_track_check(p->rdev, track);
  1136. if (r) {
  1137. return r;
  1138. }
  1139. break;
  1140. case PACKET3_3D_DRAW_IMMD_2:
  1141. /* Number of dwords is vtx_size * (num_vertices - 1)
  1142. * PRIM_WALK must be equal to 3 vertex data in embedded
  1143. * in cmd stream */
  1144. if (((radeon_get_ib_value(p, idx) >> 4) & 0x3) != 3) {
  1145. DRM_ERROR("PRIM_WALK must be 3 for IMMD draw\n");
  1146. return -EINVAL;
  1147. }
  1148. track->vap_vf_cntl = radeon_get_ib_value(p, idx);
  1149. track->immd_dwords = pkt->count;
  1150. r = r100_cs_track_check(p->rdev, track);
  1151. if (r) {
  1152. return r;
  1153. }
  1154. break;
  1155. case PACKET3_3D_DRAW_VBUF:
  1156. track->vap_vf_cntl = radeon_get_ib_value(p, idx + 1);
  1157. r = r100_cs_track_check(p->rdev, track);
  1158. if (r) {
  1159. return r;
  1160. }
  1161. break;
  1162. case PACKET3_3D_DRAW_VBUF_2:
  1163. track->vap_vf_cntl = radeon_get_ib_value(p, idx);
  1164. r = r100_cs_track_check(p->rdev, track);
  1165. if (r) {
  1166. return r;
  1167. }
  1168. break;
  1169. case PACKET3_3D_DRAW_INDX:
  1170. track->vap_vf_cntl = radeon_get_ib_value(p, idx + 1);
  1171. r = r100_cs_track_check(p->rdev, track);
  1172. if (r) {
  1173. return r;
  1174. }
  1175. break;
  1176. case PACKET3_3D_DRAW_INDX_2:
  1177. track->vap_vf_cntl = radeon_get_ib_value(p, idx);
  1178. r = r100_cs_track_check(p->rdev, track);
  1179. if (r) {
  1180. return r;
  1181. }
  1182. break;
  1183. case PACKET3_3D_CLEAR_HIZ:
  1184. case PACKET3_3D_CLEAR_ZMASK:
  1185. if (p->rdev->hyperz_filp != p->filp)
  1186. return -EINVAL;
  1187. break;
  1188. case PACKET3_3D_CLEAR_CMASK:
  1189. if (p->rdev->cmask_filp != p->filp)
  1190. return -EINVAL;
  1191. break;
  1192. case PACKET3_NOP:
  1193. break;
  1194. default:
  1195. DRM_ERROR("Packet3 opcode %x not supported\n", pkt->opcode);
  1196. return -EINVAL;
  1197. }
  1198. return 0;
  1199. }
  1200. int r300_cs_parse(struct radeon_cs_parser *p)
  1201. {
  1202. struct radeon_cs_packet pkt;
  1203. struct r100_cs_track *track;
  1204. int r;
  1205. track = kzalloc(sizeof(*track), GFP_KERNEL);
  1206. if (track == NULL)
  1207. return -ENOMEM;
  1208. r100_cs_track_clear(p->rdev, track);
  1209. p->track = track;
  1210. do {
  1211. r = r100_cs_packet_parse(p, &pkt, p->idx);
  1212. if (r) {
  1213. return r;
  1214. }
  1215. p->idx += pkt.count + 2;
  1216. switch (pkt.type) {
  1217. case PACKET_TYPE0:
  1218. r = r100_cs_parse_packet0(p, &pkt,
  1219. p->rdev->config.r300.reg_safe_bm,
  1220. p->rdev->config.r300.reg_safe_bm_size,
  1221. &r300_packet0_check);
  1222. break;
  1223. case PACKET_TYPE2:
  1224. break;
  1225. case PACKET_TYPE3:
  1226. r = r300_packet3_check(p, &pkt);
  1227. break;
  1228. default:
  1229. DRM_ERROR("Unknown packet type %d !\n", pkt.type);
  1230. return -EINVAL;
  1231. }
  1232. if (r) {
  1233. return r;
  1234. }
  1235. } while (p->idx < p->chunks[p->chunk_ib_idx].length_dw);
  1236. return 0;
  1237. }
  1238. void r300_set_reg_safe(struct radeon_device *rdev)
  1239. {
  1240. rdev->config.r300.reg_safe_bm = r300_reg_safe_bm;
  1241. rdev->config.r300.reg_safe_bm_size = ARRAY_SIZE(r300_reg_safe_bm);
  1242. }
  1243. void r300_mc_program(struct radeon_device *rdev)
  1244. {
  1245. struct r100_mc_save save;
  1246. int r;
  1247. r = r100_debugfs_mc_info_init(rdev);
  1248. if (r) {
  1249. dev_err(rdev->dev, "Failed to create r100_mc debugfs file.\n");
  1250. }
  1251. /* Stops all mc clients */
  1252. r100_mc_stop(rdev, &save);
  1253. if (rdev->flags & RADEON_IS_AGP) {
  1254. WREG32(R_00014C_MC_AGP_LOCATION,
  1255. S_00014C_MC_AGP_START(rdev->mc.gtt_start >> 16) |
  1256. S_00014C_MC_AGP_TOP(rdev->mc.gtt_end >> 16));
  1257. WREG32(R_000170_AGP_BASE, lower_32_bits(rdev->mc.agp_base));
  1258. WREG32(R_00015C_AGP_BASE_2,
  1259. upper_32_bits(rdev->mc.agp_base) & 0xff);
  1260. } else {
  1261. WREG32(R_00014C_MC_AGP_LOCATION, 0x0FFFFFFF);
  1262. WREG32(R_000170_AGP_BASE, 0);
  1263. WREG32(R_00015C_AGP_BASE_2, 0);
  1264. }
  1265. /* Wait for mc idle */
  1266. if (r300_mc_wait_for_idle(rdev))
  1267. DRM_INFO("Failed to wait MC idle before programming MC.\n");
  1268. /* Program MC, should be a 32bits limited address space */
  1269. WREG32(R_000148_MC_FB_LOCATION,
  1270. S_000148_MC_FB_START(rdev->mc.vram_start >> 16) |
  1271. S_000148_MC_FB_TOP(rdev->mc.vram_end >> 16));
  1272. r100_mc_resume(rdev, &save);
  1273. }
  1274. void r300_clock_startup(struct radeon_device *rdev)
  1275. {
  1276. u32 tmp;
  1277. if (radeon_dynclks != -1 && radeon_dynclks)
  1278. radeon_legacy_set_clock_gating(rdev, 1);
  1279. /* We need to force on some of the block */
  1280. tmp = RREG32_PLL(R_00000D_SCLK_CNTL);
  1281. tmp |= S_00000D_FORCE_CP(1) | S_00000D_FORCE_VIP(1);
  1282. if ((rdev->family == CHIP_RV350) || (rdev->family == CHIP_RV380))
  1283. tmp |= S_00000D_FORCE_VAP(1);
  1284. WREG32_PLL(R_00000D_SCLK_CNTL, tmp);
  1285. }
  1286. static int r300_startup(struct radeon_device *rdev)
  1287. {
  1288. int r;
  1289. /* set common regs */
  1290. r100_set_common_regs(rdev);
  1291. /* program mc */
  1292. r300_mc_program(rdev);
  1293. /* Resume clock */
  1294. r300_clock_startup(rdev);
  1295. /* Initialize GPU configuration (# pipes, ...) */
  1296. r300_gpu_init(rdev);
  1297. /* Initialize GART (initialize after TTM so we can allocate
  1298. * memory through TTM but finalize after TTM) */
  1299. if (rdev->flags & RADEON_IS_PCIE) {
  1300. r = rv370_pcie_gart_enable(rdev);
  1301. if (r)
  1302. return r;
  1303. }
  1304. if (rdev->family == CHIP_R300 ||
  1305. rdev->family == CHIP_R350 ||
  1306. rdev->family == CHIP_RV350)
  1307. r100_enable_bm(rdev);
  1308. if (rdev->flags & RADEON_IS_PCI) {
  1309. r = r100_pci_gart_enable(rdev);
  1310. if (r)
  1311. return r;
  1312. }
  1313. /* allocate wb buffer */
  1314. r = radeon_wb_init(rdev);
  1315. if (r)
  1316. return r;
  1317. /* Enable IRQ */
  1318. r100_irq_set(rdev);
  1319. rdev->config.r300.hdp_cntl = RREG32(RADEON_HOST_PATH_CNTL);
  1320. /* 1M ring buffer */
  1321. r = r100_cp_init(rdev, 1024 * 1024);
  1322. if (r) {
  1323. dev_err(rdev->dev, "failed initializing CP (%d).\n", r);
  1324. return r;
  1325. }
  1326. r = r100_ib_init(rdev);
  1327. if (r) {
  1328. dev_err(rdev->dev, "failed initializing IB (%d).\n", r);
  1329. return r;
  1330. }
  1331. return 0;
  1332. }
  1333. int r300_resume(struct radeon_device *rdev)
  1334. {
  1335. /* Make sur GART are not working */
  1336. if (rdev->flags & RADEON_IS_PCIE)
  1337. rv370_pcie_gart_disable(rdev);
  1338. if (rdev->flags & RADEON_IS_PCI)
  1339. r100_pci_gart_disable(rdev);
  1340. /* Resume clock before doing reset */
  1341. r300_clock_startup(rdev);
  1342. /* Reset gpu before posting otherwise ATOM will enter infinite loop */
  1343. if (radeon_asic_reset(rdev)) {
  1344. dev_warn(rdev->dev, "GPU reset failed ! (0xE40=0x%08X, 0x7C0=0x%08X)\n",
  1345. RREG32(R_000E40_RBBM_STATUS),
  1346. RREG32(R_0007C0_CP_STAT));
  1347. }
  1348. /* post */
  1349. radeon_combios_asic_init(rdev->ddev);
  1350. /* Resume clock after posting */
  1351. r300_clock_startup(rdev);
  1352. /* Initialize surface registers */
  1353. radeon_surface_init(rdev);
  1354. return r300_startup(rdev);
  1355. }
  1356. int r300_suspend(struct radeon_device *rdev)
  1357. {
  1358. r100_cp_disable(rdev);
  1359. radeon_wb_disable(rdev);
  1360. r100_irq_disable(rdev);
  1361. if (rdev->flags & RADEON_IS_PCIE)
  1362. rv370_pcie_gart_disable(rdev);
  1363. if (rdev->flags & RADEON_IS_PCI)
  1364. r100_pci_gart_disable(rdev);
  1365. return 0;
  1366. }
  1367. void r300_fini(struct radeon_device *rdev)
  1368. {
  1369. r100_cp_fini(rdev);
  1370. radeon_wb_fini(rdev);
  1371. r100_ib_fini(rdev);
  1372. radeon_gem_fini(rdev);
  1373. if (rdev->flags & RADEON_IS_PCIE)
  1374. rv370_pcie_gart_fini(rdev);
  1375. if (rdev->flags & RADEON_IS_PCI)
  1376. r100_pci_gart_fini(rdev);
  1377. radeon_agp_fini(rdev);
  1378. radeon_irq_kms_fini(rdev);
  1379. radeon_fence_driver_fini(rdev);
  1380. radeon_bo_fini(rdev);
  1381. radeon_atombios_fini(rdev);
  1382. kfree(rdev->bios);
  1383. rdev->bios = NULL;
  1384. }
  1385. int r300_init(struct radeon_device *rdev)
  1386. {
  1387. int r;
  1388. /* Disable VGA */
  1389. r100_vga_render_disable(rdev);
  1390. /* Initialize scratch registers */
  1391. radeon_scratch_init(rdev);
  1392. /* Initialize surface registers */
  1393. radeon_surface_init(rdev);
  1394. /* TODO: disable VGA need to use VGA request */
  1395. /* restore some register to sane defaults */
  1396. r100_restore_sanity(rdev);
  1397. /* BIOS*/
  1398. if (!radeon_get_bios(rdev)) {
  1399. if (ASIC_IS_AVIVO(rdev))
  1400. return -EINVAL;
  1401. }
  1402. if (rdev->is_atom_bios) {
  1403. dev_err(rdev->dev, "Expecting combios for RS400/RS480 GPU\n");
  1404. return -EINVAL;
  1405. } else {
  1406. r = radeon_combios_init(rdev);
  1407. if (r)
  1408. return r;
  1409. }
  1410. /* Reset gpu before posting otherwise ATOM will enter infinite loop */
  1411. if (radeon_asic_reset(rdev)) {
  1412. dev_warn(rdev->dev,
  1413. "GPU reset failed ! (0xE40=0x%08X, 0x7C0=0x%08X)\n",
  1414. RREG32(R_000E40_RBBM_STATUS),
  1415. RREG32(R_0007C0_CP_STAT));
  1416. }
  1417. /* check if cards are posted or not */
  1418. if (radeon_boot_test_post_card(rdev) == false)
  1419. return -EINVAL;
  1420. /* Set asic errata */
  1421. r300_errata(rdev);
  1422. /* Initialize clocks */
  1423. radeon_get_clock_info(rdev->ddev);
  1424. /* initialize AGP */
  1425. if (rdev->flags & RADEON_IS_AGP) {
  1426. r = radeon_agp_init(rdev);
  1427. if (r) {
  1428. radeon_agp_disable(rdev);
  1429. }
  1430. }
  1431. /* initialize memory controller */
  1432. r300_mc_init(rdev);
  1433. /* Fence driver */
  1434. r = radeon_fence_driver_init(rdev);
  1435. if (r)
  1436. return r;
  1437. r = radeon_irq_kms_init(rdev);
  1438. if (r)
  1439. return r;
  1440. /* Memory manager */
  1441. r = radeon_bo_init(rdev);
  1442. if (r)
  1443. return r;
  1444. if (rdev->flags & RADEON_IS_PCIE) {
  1445. r = rv370_pcie_gart_init(rdev);
  1446. if (r)
  1447. return r;
  1448. }
  1449. if (rdev->flags & RADEON_IS_PCI) {
  1450. r = r100_pci_gart_init(rdev);
  1451. if (r)
  1452. return r;
  1453. }
  1454. r300_set_reg_safe(rdev);
  1455. rdev->accel_working = true;
  1456. r = r300_startup(rdev);
  1457. if (r) {
  1458. /* Somethings want wront with the accel init stop accel */
  1459. dev_err(rdev->dev, "Disabling GPU acceleration\n");
  1460. r100_cp_fini(rdev);
  1461. radeon_wb_fini(rdev);
  1462. r100_ib_fini(rdev);
  1463. radeon_irq_kms_fini(rdev);
  1464. if (rdev->flags & RADEON_IS_PCIE)
  1465. rv370_pcie_gart_fini(rdev);
  1466. if (rdev->flags & RADEON_IS_PCI)
  1467. r100_pci_gart_fini(rdev);
  1468. radeon_agp_fini(rdev);
  1469. rdev->accel_working = false;
  1470. }
  1471. return 0;
  1472. }