r100.c 112 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #include <linux/seq_file.h>
  29. #include <linux/slab.h>
  30. #include "drmP.h"
  31. #include "drm.h"
  32. #include "radeon_drm.h"
  33. #include "radeon_reg.h"
  34. #include "radeon.h"
  35. #include "radeon_asic.h"
  36. #include "r100d.h"
  37. #include "rs100d.h"
  38. #include "rv200d.h"
  39. #include "rv250d.h"
  40. #include "atom.h"
  41. #include <linux/firmware.h>
  42. #include <linux/platform_device.h>
  43. #include "r100_reg_safe.h"
  44. #include "rn50_reg_safe.h"
  45. /* Firmware Names */
  46. #define FIRMWARE_R100 "radeon/R100_cp.bin"
  47. #define FIRMWARE_R200 "radeon/R200_cp.bin"
  48. #define FIRMWARE_R300 "radeon/R300_cp.bin"
  49. #define FIRMWARE_R420 "radeon/R420_cp.bin"
  50. #define FIRMWARE_RS690 "radeon/RS690_cp.bin"
  51. #define FIRMWARE_RS600 "radeon/RS600_cp.bin"
  52. #define FIRMWARE_R520 "radeon/R520_cp.bin"
  53. MODULE_FIRMWARE(FIRMWARE_R100);
  54. MODULE_FIRMWARE(FIRMWARE_R200);
  55. MODULE_FIRMWARE(FIRMWARE_R300);
  56. MODULE_FIRMWARE(FIRMWARE_R420);
  57. MODULE_FIRMWARE(FIRMWARE_RS690);
  58. MODULE_FIRMWARE(FIRMWARE_RS600);
  59. MODULE_FIRMWARE(FIRMWARE_R520);
  60. #include "r100_track.h"
  61. /* This files gather functions specifics to:
  62. * r100,rv100,rs100,rv200,rs200,r200,rv250,rs300,rv280
  63. */
  64. void r100_pre_page_flip(struct radeon_device *rdev, int crtc)
  65. {
  66. /* enable the pflip int */
  67. radeon_irq_kms_pflip_irq_get(rdev, crtc);
  68. }
  69. void r100_post_page_flip(struct radeon_device *rdev, int crtc)
  70. {
  71. /* disable the pflip int */
  72. radeon_irq_kms_pflip_irq_put(rdev, crtc);
  73. }
  74. u32 r100_page_flip(struct radeon_device *rdev, int crtc_id, u64 crtc_base)
  75. {
  76. struct radeon_crtc *radeon_crtc = rdev->mode_info.crtcs[crtc_id];
  77. u32 tmp = ((u32)crtc_base) | RADEON_CRTC_OFFSET__OFFSET_LOCK;
  78. /* Lock the graphics update lock */
  79. /* update the scanout addresses */
  80. WREG32(RADEON_CRTC_OFFSET + radeon_crtc->crtc_offset, tmp);
  81. /* Wait for update_pending to go high. */
  82. while (!(RREG32(RADEON_CRTC_OFFSET + radeon_crtc->crtc_offset) & RADEON_CRTC_OFFSET__GUI_TRIG_OFFSET));
  83. DRM_DEBUG("Update pending now high. Unlocking vupdate_lock.\n");
  84. /* Unlock the lock, so double-buffering can take place inside vblank */
  85. tmp &= ~RADEON_CRTC_OFFSET__OFFSET_LOCK;
  86. WREG32(RADEON_CRTC_OFFSET + radeon_crtc->crtc_offset, tmp);
  87. /* Return current update_pending status: */
  88. return RREG32(RADEON_CRTC_OFFSET + radeon_crtc->crtc_offset) & RADEON_CRTC_OFFSET__GUI_TRIG_OFFSET;
  89. }
  90. void r100_pm_get_dynpm_state(struct radeon_device *rdev)
  91. {
  92. int i;
  93. rdev->pm.dynpm_can_upclock = true;
  94. rdev->pm.dynpm_can_downclock = true;
  95. switch (rdev->pm.dynpm_planned_action) {
  96. case DYNPM_ACTION_MINIMUM:
  97. rdev->pm.requested_power_state_index = 0;
  98. rdev->pm.dynpm_can_downclock = false;
  99. break;
  100. case DYNPM_ACTION_DOWNCLOCK:
  101. if (rdev->pm.current_power_state_index == 0) {
  102. rdev->pm.requested_power_state_index = rdev->pm.current_power_state_index;
  103. rdev->pm.dynpm_can_downclock = false;
  104. } else {
  105. if (rdev->pm.active_crtc_count > 1) {
  106. for (i = 0; i < rdev->pm.num_power_states; i++) {
  107. if (rdev->pm.power_state[i].flags & RADEON_PM_STATE_SINGLE_DISPLAY_ONLY)
  108. continue;
  109. else if (i >= rdev->pm.current_power_state_index) {
  110. rdev->pm.requested_power_state_index = rdev->pm.current_power_state_index;
  111. break;
  112. } else {
  113. rdev->pm.requested_power_state_index = i;
  114. break;
  115. }
  116. }
  117. } else
  118. rdev->pm.requested_power_state_index =
  119. rdev->pm.current_power_state_index - 1;
  120. }
  121. /* don't use the power state if crtcs are active and no display flag is set */
  122. if ((rdev->pm.active_crtc_count > 0) &&
  123. (rdev->pm.power_state[rdev->pm.requested_power_state_index].clock_info[0].flags &
  124. RADEON_PM_MODE_NO_DISPLAY)) {
  125. rdev->pm.requested_power_state_index++;
  126. }
  127. break;
  128. case DYNPM_ACTION_UPCLOCK:
  129. if (rdev->pm.current_power_state_index == (rdev->pm.num_power_states - 1)) {
  130. rdev->pm.requested_power_state_index = rdev->pm.current_power_state_index;
  131. rdev->pm.dynpm_can_upclock = false;
  132. } else {
  133. if (rdev->pm.active_crtc_count > 1) {
  134. for (i = (rdev->pm.num_power_states - 1); i >= 0; i--) {
  135. if (rdev->pm.power_state[i].flags & RADEON_PM_STATE_SINGLE_DISPLAY_ONLY)
  136. continue;
  137. else if (i <= rdev->pm.current_power_state_index) {
  138. rdev->pm.requested_power_state_index = rdev->pm.current_power_state_index;
  139. break;
  140. } else {
  141. rdev->pm.requested_power_state_index = i;
  142. break;
  143. }
  144. }
  145. } else
  146. rdev->pm.requested_power_state_index =
  147. rdev->pm.current_power_state_index + 1;
  148. }
  149. break;
  150. case DYNPM_ACTION_DEFAULT:
  151. rdev->pm.requested_power_state_index = rdev->pm.default_power_state_index;
  152. rdev->pm.dynpm_can_upclock = false;
  153. break;
  154. case DYNPM_ACTION_NONE:
  155. default:
  156. DRM_ERROR("Requested mode for not defined action\n");
  157. return;
  158. }
  159. /* only one clock mode per power state */
  160. rdev->pm.requested_clock_mode_index = 0;
  161. DRM_DEBUG_DRIVER("Requested: e: %d m: %d p: %d\n",
  162. rdev->pm.power_state[rdev->pm.requested_power_state_index].
  163. clock_info[rdev->pm.requested_clock_mode_index].sclk,
  164. rdev->pm.power_state[rdev->pm.requested_power_state_index].
  165. clock_info[rdev->pm.requested_clock_mode_index].mclk,
  166. rdev->pm.power_state[rdev->pm.requested_power_state_index].
  167. pcie_lanes);
  168. }
  169. void r100_pm_init_profile(struct radeon_device *rdev)
  170. {
  171. /* default */
  172. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  173. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  174. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
  175. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 0;
  176. /* low sh */
  177. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = 0;
  178. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = 0;
  179. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
  180. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
  181. /* mid sh */
  182. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = 0;
  183. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = 0;
  184. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
  185. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 0;
  186. /* high sh */
  187. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = 0;
  188. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  189. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
  190. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 0;
  191. /* low mh */
  192. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = 0;
  193. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  194. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
  195. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
  196. /* mid mh */
  197. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = 0;
  198. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  199. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
  200. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 0;
  201. /* high mh */
  202. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = 0;
  203. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  204. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
  205. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 0;
  206. }
  207. void r100_pm_misc(struct radeon_device *rdev)
  208. {
  209. int requested_index = rdev->pm.requested_power_state_index;
  210. struct radeon_power_state *ps = &rdev->pm.power_state[requested_index];
  211. struct radeon_voltage *voltage = &ps->clock_info[0].voltage;
  212. u32 tmp, sclk_cntl, sclk_cntl2, sclk_more_cntl;
  213. if ((voltage->type == VOLTAGE_GPIO) && (voltage->gpio.valid)) {
  214. if (ps->misc & ATOM_PM_MISCINFO_VOLTAGE_DROP_SUPPORT) {
  215. tmp = RREG32(voltage->gpio.reg);
  216. if (voltage->active_high)
  217. tmp |= voltage->gpio.mask;
  218. else
  219. tmp &= ~(voltage->gpio.mask);
  220. WREG32(voltage->gpio.reg, tmp);
  221. if (voltage->delay)
  222. udelay(voltage->delay);
  223. } else {
  224. tmp = RREG32(voltage->gpio.reg);
  225. if (voltage->active_high)
  226. tmp &= ~voltage->gpio.mask;
  227. else
  228. tmp |= voltage->gpio.mask;
  229. WREG32(voltage->gpio.reg, tmp);
  230. if (voltage->delay)
  231. udelay(voltage->delay);
  232. }
  233. }
  234. sclk_cntl = RREG32_PLL(SCLK_CNTL);
  235. sclk_cntl2 = RREG32_PLL(SCLK_CNTL2);
  236. sclk_cntl2 &= ~REDUCED_SPEED_SCLK_SEL(3);
  237. sclk_more_cntl = RREG32_PLL(SCLK_MORE_CNTL);
  238. sclk_more_cntl &= ~VOLTAGE_DELAY_SEL(3);
  239. if (ps->misc & ATOM_PM_MISCINFO_ASIC_REDUCED_SPEED_SCLK_EN) {
  240. sclk_more_cntl |= REDUCED_SPEED_SCLK_EN;
  241. if (ps->misc & ATOM_PM_MISCINFO_DYN_CLK_3D_IDLE)
  242. sclk_cntl2 |= REDUCED_SPEED_SCLK_MODE;
  243. else
  244. sclk_cntl2 &= ~REDUCED_SPEED_SCLK_MODE;
  245. if (ps->misc & ATOM_PM_MISCINFO_DYNAMIC_CLOCK_DIVIDER_BY_2)
  246. sclk_cntl2 |= REDUCED_SPEED_SCLK_SEL(0);
  247. else if (ps->misc & ATOM_PM_MISCINFO_DYNAMIC_CLOCK_DIVIDER_BY_4)
  248. sclk_cntl2 |= REDUCED_SPEED_SCLK_SEL(2);
  249. } else
  250. sclk_more_cntl &= ~REDUCED_SPEED_SCLK_EN;
  251. if (ps->misc & ATOM_PM_MISCINFO_ASIC_DYNAMIC_VOLTAGE_EN) {
  252. sclk_more_cntl |= IO_CG_VOLTAGE_DROP;
  253. if (voltage->delay) {
  254. sclk_more_cntl |= VOLTAGE_DROP_SYNC;
  255. switch (voltage->delay) {
  256. case 33:
  257. sclk_more_cntl |= VOLTAGE_DELAY_SEL(0);
  258. break;
  259. case 66:
  260. sclk_more_cntl |= VOLTAGE_DELAY_SEL(1);
  261. break;
  262. case 99:
  263. sclk_more_cntl |= VOLTAGE_DELAY_SEL(2);
  264. break;
  265. case 132:
  266. sclk_more_cntl |= VOLTAGE_DELAY_SEL(3);
  267. break;
  268. }
  269. } else
  270. sclk_more_cntl &= ~VOLTAGE_DROP_SYNC;
  271. } else
  272. sclk_more_cntl &= ~IO_CG_VOLTAGE_DROP;
  273. if (ps->misc & ATOM_PM_MISCINFO_DYNAMIC_HDP_BLOCK_EN)
  274. sclk_cntl &= ~FORCE_HDP;
  275. else
  276. sclk_cntl |= FORCE_HDP;
  277. WREG32_PLL(SCLK_CNTL, sclk_cntl);
  278. WREG32_PLL(SCLK_CNTL2, sclk_cntl2);
  279. WREG32_PLL(SCLK_MORE_CNTL, sclk_more_cntl);
  280. /* set pcie lanes */
  281. if ((rdev->flags & RADEON_IS_PCIE) &&
  282. !(rdev->flags & RADEON_IS_IGP) &&
  283. rdev->asic->set_pcie_lanes &&
  284. (ps->pcie_lanes !=
  285. rdev->pm.power_state[rdev->pm.current_power_state_index].pcie_lanes)) {
  286. radeon_set_pcie_lanes(rdev,
  287. ps->pcie_lanes);
  288. DRM_DEBUG_DRIVER("Setting: p: %d\n", ps->pcie_lanes);
  289. }
  290. }
  291. void r100_pm_prepare(struct radeon_device *rdev)
  292. {
  293. struct drm_device *ddev = rdev->ddev;
  294. struct drm_crtc *crtc;
  295. struct radeon_crtc *radeon_crtc;
  296. u32 tmp;
  297. /* disable any active CRTCs */
  298. list_for_each_entry(crtc, &ddev->mode_config.crtc_list, head) {
  299. radeon_crtc = to_radeon_crtc(crtc);
  300. if (radeon_crtc->enabled) {
  301. if (radeon_crtc->crtc_id) {
  302. tmp = RREG32(RADEON_CRTC2_GEN_CNTL);
  303. tmp |= RADEON_CRTC2_DISP_REQ_EN_B;
  304. WREG32(RADEON_CRTC2_GEN_CNTL, tmp);
  305. } else {
  306. tmp = RREG32(RADEON_CRTC_GEN_CNTL);
  307. tmp |= RADEON_CRTC_DISP_REQ_EN_B;
  308. WREG32(RADEON_CRTC_GEN_CNTL, tmp);
  309. }
  310. }
  311. }
  312. }
  313. void r100_pm_finish(struct radeon_device *rdev)
  314. {
  315. struct drm_device *ddev = rdev->ddev;
  316. struct drm_crtc *crtc;
  317. struct radeon_crtc *radeon_crtc;
  318. u32 tmp;
  319. /* enable any active CRTCs */
  320. list_for_each_entry(crtc, &ddev->mode_config.crtc_list, head) {
  321. radeon_crtc = to_radeon_crtc(crtc);
  322. if (radeon_crtc->enabled) {
  323. if (radeon_crtc->crtc_id) {
  324. tmp = RREG32(RADEON_CRTC2_GEN_CNTL);
  325. tmp &= ~RADEON_CRTC2_DISP_REQ_EN_B;
  326. WREG32(RADEON_CRTC2_GEN_CNTL, tmp);
  327. } else {
  328. tmp = RREG32(RADEON_CRTC_GEN_CNTL);
  329. tmp &= ~RADEON_CRTC_DISP_REQ_EN_B;
  330. WREG32(RADEON_CRTC_GEN_CNTL, tmp);
  331. }
  332. }
  333. }
  334. }
  335. bool r100_gui_idle(struct radeon_device *rdev)
  336. {
  337. if (RREG32(RADEON_RBBM_STATUS) & RADEON_RBBM_ACTIVE)
  338. return false;
  339. else
  340. return true;
  341. }
  342. /* hpd for digital panel detect/disconnect */
  343. bool r100_hpd_sense(struct radeon_device *rdev, enum radeon_hpd_id hpd)
  344. {
  345. bool connected = false;
  346. switch (hpd) {
  347. case RADEON_HPD_1:
  348. if (RREG32(RADEON_FP_GEN_CNTL) & RADEON_FP_DETECT_SENSE)
  349. connected = true;
  350. break;
  351. case RADEON_HPD_2:
  352. if (RREG32(RADEON_FP2_GEN_CNTL) & RADEON_FP2_DETECT_SENSE)
  353. connected = true;
  354. break;
  355. default:
  356. break;
  357. }
  358. return connected;
  359. }
  360. void r100_hpd_set_polarity(struct radeon_device *rdev,
  361. enum radeon_hpd_id hpd)
  362. {
  363. u32 tmp;
  364. bool connected = r100_hpd_sense(rdev, hpd);
  365. switch (hpd) {
  366. case RADEON_HPD_1:
  367. tmp = RREG32(RADEON_FP_GEN_CNTL);
  368. if (connected)
  369. tmp &= ~RADEON_FP_DETECT_INT_POL;
  370. else
  371. tmp |= RADEON_FP_DETECT_INT_POL;
  372. WREG32(RADEON_FP_GEN_CNTL, tmp);
  373. break;
  374. case RADEON_HPD_2:
  375. tmp = RREG32(RADEON_FP2_GEN_CNTL);
  376. if (connected)
  377. tmp &= ~RADEON_FP2_DETECT_INT_POL;
  378. else
  379. tmp |= RADEON_FP2_DETECT_INT_POL;
  380. WREG32(RADEON_FP2_GEN_CNTL, tmp);
  381. break;
  382. default:
  383. break;
  384. }
  385. }
  386. void r100_hpd_init(struct radeon_device *rdev)
  387. {
  388. struct drm_device *dev = rdev->ddev;
  389. struct drm_connector *connector;
  390. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  391. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  392. switch (radeon_connector->hpd.hpd) {
  393. case RADEON_HPD_1:
  394. rdev->irq.hpd[0] = true;
  395. break;
  396. case RADEON_HPD_2:
  397. rdev->irq.hpd[1] = true;
  398. break;
  399. default:
  400. break;
  401. }
  402. }
  403. if (rdev->irq.installed)
  404. r100_irq_set(rdev);
  405. }
  406. void r100_hpd_fini(struct radeon_device *rdev)
  407. {
  408. struct drm_device *dev = rdev->ddev;
  409. struct drm_connector *connector;
  410. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  411. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  412. switch (radeon_connector->hpd.hpd) {
  413. case RADEON_HPD_1:
  414. rdev->irq.hpd[0] = false;
  415. break;
  416. case RADEON_HPD_2:
  417. rdev->irq.hpd[1] = false;
  418. break;
  419. default:
  420. break;
  421. }
  422. }
  423. }
  424. /*
  425. * PCI GART
  426. */
  427. void r100_pci_gart_tlb_flush(struct radeon_device *rdev)
  428. {
  429. /* TODO: can we do somethings here ? */
  430. /* It seems hw only cache one entry so we should discard this
  431. * entry otherwise if first GPU GART read hit this entry it
  432. * could end up in wrong address. */
  433. }
  434. int r100_pci_gart_init(struct radeon_device *rdev)
  435. {
  436. int r;
  437. if (rdev->gart.table.ram.ptr) {
  438. WARN(1, "R100 PCI GART already initialized\n");
  439. return 0;
  440. }
  441. /* Initialize common gart structure */
  442. r = radeon_gart_init(rdev);
  443. if (r)
  444. return r;
  445. rdev->gart.table_size = rdev->gart.num_gpu_pages * 4;
  446. rdev->asic->gart_tlb_flush = &r100_pci_gart_tlb_flush;
  447. rdev->asic->gart_set_page = &r100_pci_gart_set_page;
  448. return radeon_gart_table_ram_alloc(rdev);
  449. }
  450. /* required on r1xx, r2xx, r300, r(v)350, r420/r481, rs400/rs480 */
  451. void r100_enable_bm(struct radeon_device *rdev)
  452. {
  453. uint32_t tmp;
  454. /* Enable bus mastering */
  455. tmp = RREG32(RADEON_BUS_CNTL) & ~RADEON_BUS_MASTER_DIS;
  456. WREG32(RADEON_BUS_CNTL, tmp);
  457. }
  458. int r100_pci_gart_enable(struct radeon_device *rdev)
  459. {
  460. uint32_t tmp;
  461. radeon_gart_restore(rdev);
  462. /* discard memory request outside of configured range */
  463. tmp = RREG32(RADEON_AIC_CNTL) | RADEON_DIS_OUT_OF_PCI_GART_ACCESS;
  464. WREG32(RADEON_AIC_CNTL, tmp);
  465. /* set address range for PCI address translate */
  466. WREG32(RADEON_AIC_LO_ADDR, rdev->mc.gtt_start);
  467. WREG32(RADEON_AIC_HI_ADDR, rdev->mc.gtt_end);
  468. /* set PCI GART page-table base address */
  469. WREG32(RADEON_AIC_PT_BASE, rdev->gart.table_addr);
  470. tmp = RREG32(RADEON_AIC_CNTL) | RADEON_PCIGART_TRANSLATE_EN;
  471. WREG32(RADEON_AIC_CNTL, tmp);
  472. r100_pci_gart_tlb_flush(rdev);
  473. DRM_INFO("PCIE GART of %uM enabled (table at 0x%016llX).\n",
  474. (unsigned)(rdev->mc.gtt_size >> 20),
  475. (unsigned long long)rdev->gart.table_addr);
  476. rdev->gart.ready = true;
  477. return 0;
  478. }
  479. void r100_pci_gart_disable(struct radeon_device *rdev)
  480. {
  481. uint32_t tmp;
  482. /* discard memory request outside of configured range */
  483. tmp = RREG32(RADEON_AIC_CNTL) | RADEON_DIS_OUT_OF_PCI_GART_ACCESS;
  484. WREG32(RADEON_AIC_CNTL, tmp & ~RADEON_PCIGART_TRANSLATE_EN);
  485. WREG32(RADEON_AIC_LO_ADDR, 0);
  486. WREG32(RADEON_AIC_HI_ADDR, 0);
  487. }
  488. int r100_pci_gart_set_page(struct radeon_device *rdev, int i, uint64_t addr)
  489. {
  490. if (i < 0 || i > rdev->gart.num_gpu_pages) {
  491. return -EINVAL;
  492. }
  493. rdev->gart.table.ram.ptr[i] = cpu_to_le32(lower_32_bits(addr));
  494. return 0;
  495. }
  496. void r100_pci_gart_fini(struct radeon_device *rdev)
  497. {
  498. radeon_gart_fini(rdev);
  499. r100_pci_gart_disable(rdev);
  500. radeon_gart_table_ram_free(rdev);
  501. }
  502. int r100_irq_set(struct radeon_device *rdev)
  503. {
  504. uint32_t tmp = 0;
  505. if (!rdev->irq.installed) {
  506. WARN(1, "Can't enable IRQ/MSI because no handler is installed\n");
  507. WREG32(R_000040_GEN_INT_CNTL, 0);
  508. return -EINVAL;
  509. }
  510. if (rdev->irq.sw_int) {
  511. tmp |= RADEON_SW_INT_ENABLE;
  512. }
  513. if (rdev->irq.gui_idle) {
  514. tmp |= RADEON_GUI_IDLE_MASK;
  515. }
  516. if (rdev->irq.crtc_vblank_int[0] ||
  517. rdev->irq.pflip[0]) {
  518. tmp |= RADEON_CRTC_VBLANK_MASK;
  519. }
  520. if (rdev->irq.crtc_vblank_int[1] ||
  521. rdev->irq.pflip[1]) {
  522. tmp |= RADEON_CRTC2_VBLANK_MASK;
  523. }
  524. if (rdev->irq.hpd[0]) {
  525. tmp |= RADEON_FP_DETECT_MASK;
  526. }
  527. if (rdev->irq.hpd[1]) {
  528. tmp |= RADEON_FP2_DETECT_MASK;
  529. }
  530. WREG32(RADEON_GEN_INT_CNTL, tmp);
  531. return 0;
  532. }
  533. void r100_irq_disable(struct radeon_device *rdev)
  534. {
  535. u32 tmp;
  536. WREG32(R_000040_GEN_INT_CNTL, 0);
  537. /* Wait and acknowledge irq */
  538. mdelay(1);
  539. tmp = RREG32(R_000044_GEN_INT_STATUS);
  540. WREG32(R_000044_GEN_INT_STATUS, tmp);
  541. }
  542. static inline uint32_t r100_irq_ack(struct radeon_device *rdev)
  543. {
  544. uint32_t irqs = RREG32(RADEON_GEN_INT_STATUS);
  545. uint32_t irq_mask = RADEON_SW_INT_TEST |
  546. RADEON_CRTC_VBLANK_STAT | RADEON_CRTC2_VBLANK_STAT |
  547. RADEON_FP_DETECT_STAT | RADEON_FP2_DETECT_STAT;
  548. /* the interrupt works, but the status bit is permanently asserted */
  549. if (rdev->irq.gui_idle && radeon_gui_idle(rdev)) {
  550. if (!rdev->irq.gui_idle_acked)
  551. irq_mask |= RADEON_GUI_IDLE_STAT;
  552. }
  553. if (irqs) {
  554. WREG32(RADEON_GEN_INT_STATUS, irqs);
  555. }
  556. return irqs & irq_mask;
  557. }
  558. int r100_irq_process(struct radeon_device *rdev)
  559. {
  560. uint32_t status, msi_rearm;
  561. bool queue_hotplug = false;
  562. /* reset gui idle ack. the status bit is broken */
  563. rdev->irq.gui_idle_acked = false;
  564. status = r100_irq_ack(rdev);
  565. if (!status) {
  566. return IRQ_NONE;
  567. }
  568. if (rdev->shutdown) {
  569. return IRQ_NONE;
  570. }
  571. while (status) {
  572. /* SW interrupt */
  573. if (status & RADEON_SW_INT_TEST) {
  574. radeon_fence_process(rdev);
  575. }
  576. /* gui idle interrupt */
  577. if (status & RADEON_GUI_IDLE_STAT) {
  578. rdev->irq.gui_idle_acked = true;
  579. rdev->pm.gui_idle = true;
  580. wake_up(&rdev->irq.idle_queue);
  581. }
  582. /* Vertical blank interrupts */
  583. if (status & RADEON_CRTC_VBLANK_STAT) {
  584. if (rdev->irq.crtc_vblank_int[0]) {
  585. drm_handle_vblank(rdev->ddev, 0);
  586. rdev->pm.vblank_sync = true;
  587. wake_up(&rdev->irq.vblank_queue);
  588. }
  589. if (rdev->irq.pflip[0])
  590. radeon_crtc_handle_flip(rdev, 0);
  591. }
  592. if (status & RADEON_CRTC2_VBLANK_STAT) {
  593. if (rdev->irq.crtc_vblank_int[1]) {
  594. drm_handle_vblank(rdev->ddev, 1);
  595. rdev->pm.vblank_sync = true;
  596. wake_up(&rdev->irq.vblank_queue);
  597. }
  598. if (rdev->irq.pflip[1])
  599. radeon_crtc_handle_flip(rdev, 1);
  600. }
  601. if (status & RADEON_FP_DETECT_STAT) {
  602. queue_hotplug = true;
  603. DRM_DEBUG("HPD1\n");
  604. }
  605. if (status & RADEON_FP2_DETECT_STAT) {
  606. queue_hotplug = true;
  607. DRM_DEBUG("HPD2\n");
  608. }
  609. status = r100_irq_ack(rdev);
  610. }
  611. /* reset gui idle ack. the status bit is broken */
  612. rdev->irq.gui_idle_acked = false;
  613. if (queue_hotplug)
  614. schedule_work(&rdev->hotplug_work);
  615. if (rdev->msi_enabled) {
  616. switch (rdev->family) {
  617. case CHIP_RS400:
  618. case CHIP_RS480:
  619. msi_rearm = RREG32(RADEON_AIC_CNTL) & ~RS400_MSI_REARM;
  620. WREG32(RADEON_AIC_CNTL, msi_rearm);
  621. WREG32(RADEON_AIC_CNTL, msi_rearm | RS400_MSI_REARM);
  622. break;
  623. default:
  624. msi_rearm = RREG32(RADEON_MSI_REARM_EN) & ~RV370_MSI_REARM_EN;
  625. WREG32(RADEON_MSI_REARM_EN, msi_rearm);
  626. WREG32(RADEON_MSI_REARM_EN, msi_rearm | RV370_MSI_REARM_EN);
  627. break;
  628. }
  629. }
  630. return IRQ_HANDLED;
  631. }
  632. u32 r100_get_vblank_counter(struct radeon_device *rdev, int crtc)
  633. {
  634. if (crtc == 0)
  635. return RREG32(RADEON_CRTC_CRNT_FRAME);
  636. else
  637. return RREG32(RADEON_CRTC2_CRNT_FRAME);
  638. }
  639. /* Who ever call radeon_fence_emit should call ring_lock and ask
  640. * for enough space (today caller are ib schedule and buffer move) */
  641. void r100_fence_ring_emit(struct radeon_device *rdev,
  642. struct radeon_fence *fence)
  643. {
  644. /* We have to make sure that caches are flushed before
  645. * CPU might read something from VRAM. */
  646. radeon_ring_write(rdev, PACKET0(RADEON_RB3D_DSTCACHE_CTLSTAT, 0));
  647. radeon_ring_write(rdev, RADEON_RB3D_DC_FLUSH_ALL);
  648. radeon_ring_write(rdev, PACKET0(RADEON_RB3D_ZCACHE_CTLSTAT, 0));
  649. radeon_ring_write(rdev, RADEON_RB3D_ZC_FLUSH_ALL);
  650. /* Wait until IDLE & CLEAN */
  651. radeon_ring_write(rdev, PACKET0(RADEON_WAIT_UNTIL, 0));
  652. radeon_ring_write(rdev, RADEON_WAIT_2D_IDLECLEAN | RADEON_WAIT_3D_IDLECLEAN);
  653. radeon_ring_write(rdev, PACKET0(RADEON_HOST_PATH_CNTL, 0));
  654. radeon_ring_write(rdev, rdev->config.r100.hdp_cntl |
  655. RADEON_HDP_READ_BUFFER_INVALIDATE);
  656. radeon_ring_write(rdev, PACKET0(RADEON_HOST_PATH_CNTL, 0));
  657. radeon_ring_write(rdev, rdev->config.r100.hdp_cntl);
  658. /* Emit fence sequence & fire IRQ */
  659. radeon_ring_write(rdev, PACKET0(rdev->fence_drv.scratch_reg, 0));
  660. radeon_ring_write(rdev, fence->seq);
  661. radeon_ring_write(rdev, PACKET0(RADEON_GEN_INT_STATUS, 0));
  662. radeon_ring_write(rdev, RADEON_SW_INT_FIRE);
  663. }
  664. int r100_copy_blit(struct radeon_device *rdev,
  665. uint64_t src_offset,
  666. uint64_t dst_offset,
  667. unsigned num_pages,
  668. struct radeon_fence *fence)
  669. {
  670. uint32_t cur_pages;
  671. uint32_t stride_bytes = PAGE_SIZE;
  672. uint32_t pitch;
  673. uint32_t stride_pixels;
  674. unsigned ndw;
  675. int num_loops;
  676. int r = 0;
  677. /* radeon limited to 16k stride */
  678. stride_bytes &= 0x3fff;
  679. /* radeon pitch is /64 */
  680. pitch = stride_bytes / 64;
  681. stride_pixels = stride_bytes / 4;
  682. num_loops = DIV_ROUND_UP(num_pages, 8191);
  683. /* Ask for enough room for blit + flush + fence */
  684. ndw = 64 + (10 * num_loops);
  685. r = radeon_ring_lock(rdev, ndw);
  686. if (r) {
  687. DRM_ERROR("radeon: moving bo (%d) asking for %u dw.\n", r, ndw);
  688. return -EINVAL;
  689. }
  690. while (num_pages > 0) {
  691. cur_pages = num_pages;
  692. if (cur_pages > 8191) {
  693. cur_pages = 8191;
  694. }
  695. num_pages -= cur_pages;
  696. /* pages are in Y direction - height
  697. page width in X direction - width */
  698. radeon_ring_write(rdev, PACKET3(PACKET3_BITBLT_MULTI, 8));
  699. radeon_ring_write(rdev,
  700. RADEON_GMC_SRC_PITCH_OFFSET_CNTL |
  701. RADEON_GMC_DST_PITCH_OFFSET_CNTL |
  702. RADEON_GMC_SRC_CLIPPING |
  703. RADEON_GMC_DST_CLIPPING |
  704. RADEON_GMC_BRUSH_NONE |
  705. (RADEON_COLOR_FORMAT_ARGB8888 << 8) |
  706. RADEON_GMC_SRC_DATATYPE_COLOR |
  707. RADEON_ROP3_S |
  708. RADEON_DP_SRC_SOURCE_MEMORY |
  709. RADEON_GMC_CLR_CMP_CNTL_DIS |
  710. RADEON_GMC_WR_MSK_DIS);
  711. radeon_ring_write(rdev, (pitch << 22) | (src_offset >> 10));
  712. radeon_ring_write(rdev, (pitch << 22) | (dst_offset >> 10));
  713. radeon_ring_write(rdev, (0x1fff) | (0x1fff << 16));
  714. radeon_ring_write(rdev, 0);
  715. radeon_ring_write(rdev, (0x1fff) | (0x1fff << 16));
  716. radeon_ring_write(rdev, num_pages);
  717. radeon_ring_write(rdev, num_pages);
  718. radeon_ring_write(rdev, cur_pages | (stride_pixels << 16));
  719. }
  720. radeon_ring_write(rdev, PACKET0(RADEON_DSTCACHE_CTLSTAT, 0));
  721. radeon_ring_write(rdev, RADEON_RB2D_DC_FLUSH_ALL);
  722. radeon_ring_write(rdev, PACKET0(RADEON_WAIT_UNTIL, 0));
  723. radeon_ring_write(rdev,
  724. RADEON_WAIT_2D_IDLECLEAN |
  725. RADEON_WAIT_HOST_IDLECLEAN |
  726. RADEON_WAIT_DMA_GUI_IDLE);
  727. if (fence) {
  728. r = radeon_fence_emit(rdev, fence);
  729. }
  730. radeon_ring_unlock_commit(rdev);
  731. return r;
  732. }
  733. static int r100_cp_wait_for_idle(struct radeon_device *rdev)
  734. {
  735. unsigned i;
  736. u32 tmp;
  737. for (i = 0; i < rdev->usec_timeout; i++) {
  738. tmp = RREG32(R_000E40_RBBM_STATUS);
  739. if (!G_000E40_CP_CMDSTRM_BUSY(tmp)) {
  740. return 0;
  741. }
  742. udelay(1);
  743. }
  744. return -1;
  745. }
  746. void r100_ring_start(struct radeon_device *rdev)
  747. {
  748. int r;
  749. r = radeon_ring_lock(rdev, 2);
  750. if (r) {
  751. return;
  752. }
  753. radeon_ring_write(rdev, PACKET0(RADEON_ISYNC_CNTL, 0));
  754. radeon_ring_write(rdev,
  755. RADEON_ISYNC_ANY2D_IDLE3D |
  756. RADEON_ISYNC_ANY3D_IDLE2D |
  757. RADEON_ISYNC_WAIT_IDLEGUI |
  758. RADEON_ISYNC_CPSCRATCH_IDLEGUI);
  759. radeon_ring_unlock_commit(rdev);
  760. }
  761. /* Load the microcode for the CP */
  762. static int r100_cp_init_microcode(struct radeon_device *rdev)
  763. {
  764. struct platform_device *pdev;
  765. const char *fw_name = NULL;
  766. int err;
  767. DRM_DEBUG_KMS("\n");
  768. pdev = platform_device_register_simple("radeon_cp", 0, NULL, 0);
  769. err = IS_ERR(pdev);
  770. if (err) {
  771. printk(KERN_ERR "radeon_cp: Failed to register firmware\n");
  772. return -EINVAL;
  773. }
  774. if ((rdev->family == CHIP_R100) || (rdev->family == CHIP_RV100) ||
  775. (rdev->family == CHIP_RV200) || (rdev->family == CHIP_RS100) ||
  776. (rdev->family == CHIP_RS200)) {
  777. DRM_INFO("Loading R100 Microcode\n");
  778. fw_name = FIRMWARE_R100;
  779. } else if ((rdev->family == CHIP_R200) ||
  780. (rdev->family == CHIP_RV250) ||
  781. (rdev->family == CHIP_RV280) ||
  782. (rdev->family == CHIP_RS300)) {
  783. DRM_INFO("Loading R200 Microcode\n");
  784. fw_name = FIRMWARE_R200;
  785. } else if ((rdev->family == CHIP_R300) ||
  786. (rdev->family == CHIP_R350) ||
  787. (rdev->family == CHIP_RV350) ||
  788. (rdev->family == CHIP_RV380) ||
  789. (rdev->family == CHIP_RS400) ||
  790. (rdev->family == CHIP_RS480)) {
  791. DRM_INFO("Loading R300 Microcode\n");
  792. fw_name = FIRMWARE_R300;
  793. } else if ((rdev->family == CHIP_R420) ||
  794. (rdev->family == CHIP_R423) ||
  795. (rdev->family == CHIP_RV410)) {
  796. DRM_INFO("Loading R400 Microcode\n");
  797. fw_name = FIRMWARE_R420;
  798. } else if ((rdev->family == CHIP_RS690) ||
  799. (rdev->family == CHIP_RS740)) {
  800. DRM_INFO("Loading RS690/RS740 Microcode\n");
  801. fw_name = FIRMWARE_RS690;
  802. } else if (rdev->family == CHIP_RS600) {
  803. DRM_INFO("Loading RS600 Microcode\n");
  804. fw_name = FIRMWARE_RS600;
  805. } else if ((rdev->family == CHIP_RV515) ||
  806. (rdev->family == CHIP_R520) ||
  807. (rdev->family == CHIP_RV530) ||
  808. (rdev->family == CHIP_R580) ||
  809. (rdev->family == CHIP_RV560) ||
  810. (rdev->family == CHIP_RV570)) {
  811. DRM_INFO("Loading R500 Microcode\n");
  812. fw_name = FIRMWARE_R520;
  813. }
  814. err = request_firmware(&rdev->me_fw, fw_name, &pdev->dev);
  815. platform_device_unregister(pdev);
  816. if (err) {
  817. printk(KERN_ERR "radeon_cp: Failed to load firmware \"%s\"\n",
  818. fw_name);
  819. } else if (rdev->me_fw->size % 8) {
  820. printk(KERN_ERR
  821. "radeon_cp: Bogus length %zu in firmware \"%s\"\n",
  822. rdev->me_fw->size, fw_name);
  823. err = -EINVAL;
  824. release_firmware(rdev->me_fw);
  825. rdev->me_fw = NULL;
  826. }
  827. return err;
  828. }
  829. static void r100_cp_load_microcode(struct radeon_device *rdev)
  830. {
  831. const __be32 *fw_data;
  832. int i, size;
  833. if (r100_gui_wait_for_idle(rdev)) {
  834. printk(KERN_WARNING "Failed to wait GUI idle while "
  835. "programming pipes. Bad things might happen.\n");
  836. }
  837. if (rdev->me_fw) {
  838. size = rdev->me_fw->size / 4;
  839. fw_data = (const __be32 *)&rdev->me_fw->data[0];
  840. WREG32(RADEON_CP_ME_RAM_ADDR, 0);
  841. for (i = 0; i < size; i += 2) {
  842. WREG32(RADEON_CP_ME_RAM_DATAH,
  843. be32_to_cpup(&fw_data[i]));
  844. WREG32(RADEON_CP_ME_RAM_DATAL,
  845. be32_to_cpup(&fw_data[i + 1]));
  846. }
  847. }
  848. }
  849. int r100_cp_init(struct radeon_device *rdev, unsigned ring_size)
  850. {
  851. unsigned rb_bufsz;
  852. unsigned rb_blksz;
  853. unsigned max_fetch;
  854. unsigned pre_write_timer;
  855. unsigned pre_write_limit;
  856. unsigned indirect2_start;
  857. unsigned indirect1_start;
  858. uint32_t tmp;
  859. int r;
  860. if (r100_debugfs_cp_init(rdev)) {
  861. DRM_ERROR("Failed to register debugfs file for CP !\n");
  862. }
  863. if (!rdev->me_fw) {
  864. r = r100_cp_init_microcode(rdev);
  865. if (r) {
  866. DRM_ERROR("Failed to load firmware!\n");
  867. return r;
  868. }
  869. }
  870. /* Align ring size */
  871. rb_bufsz = drm_order(ring_size / 8);
  872. ring_size = (1 << (rb_bufsz + 1)) * 4;
  873. r100_cp_load_microcode(rdev);
  874. r = radeon_ring_init(rdev, ring_size);
  875. if (r) {
  876. return r;
  877. }
  878. /* Each time the cp read 1024 bytes (16 dword/quadword) update
  879. * the rptr copy in system ram */
  880. rb_blksz = 9;
  881. /* cp will read 128bytes at a time (4 dwords) */
  882. max_fetch = 1;
  883. rdev->cp.align_mask = 16 - 1;
  884. /* Write to CP_RB_WPTR will be delayed for pre_write_timer clocks */
  885. pre_write_timer = 64;
  886. /* Force CP_RB_WPTR write if written more than one time before the
  887. * delay expire
  888. */
  889. pre_write_limit = 0;
  890. /* Setup the cp cache like this (cache size is 96 dwords) :
  891. * RING 0 to 15
  892. * INDIRECT1 16 to 79
  893. * INDIRECT2 80 to 95
  894. * So ring cache size is 16dwords (> (2 * max_fetch = 2 * 4dwords))
  895. * indirect1 cache size is 64dwords (> (2 * max_fetch = 2 * 4dwords))
  896. * indirect2 cache size is 16dwords (> (2 * max_fetch = 2 * 4dwords))
  897. * Idea being that most of the gpu cmd will be through indirect1 buffer
  898. * so it gets the bigger cache.
  899. */
  900. indirect2_start = 80;
  901. indirect1_start = 16;
  902. /* cp setup */
  903. WREG32(0x718, pre_write_timer | (pre_write_limit << 28));
  904. tmp = (REG_SET(RADEON_RB_BUFSZ, rb_bufsz) |
  905. REG_SET(RADEON_RB_BLKSZ, rb_blksz) |
  906. REG_SET(RADEON_MAX_FETCH, max_fetch));
  907. #ifdef __BIG_ENDIAN
  908. tmp |= RADEON_BUF_SWAP_32BIT;
  909. #endif
  910. WREG32(RADEON_CP_RB_CNTL, tmp | RADEON_RB_NO_UPDATE);
  911. /* Set ring address */
  912. DRM_INFO("radeon: ring at 0x%016lX\n", (unsigned long)rdev->cp.gpu_addr);
  913. WREG32(RADEON_CP_RB_BASE, rdev->cp.gpu_addr);
  914. /* Force read & write ptr to 0 */
  915. WREG32(RADEON_CP_RB_CNTL, tmp | RADEON_RB_RPTR_WR_ENA | RADEON_RB_NO_UPDATE);
  916. WREG32(RADEON_CP_RB_RPTR_WR, 0);
  917. WREG32(RADEON_CP_RB_WPTR, 0);
  918. /* set the wb address whether it's enabled or not */
  919. WREG32(R_00070C_CP_RB_RPTR_ADDR,
  920. S_00070C_RB_RPTR_ADDR((rdev->wb.gpu_addr + RADEON_WB_CP_RPTR_OFFSET) >> 2));
  921. WREG32(R_000774_SCRATCH_ADDR, rdev->wb.gpu_addr + RADEON_WB_SCRATCH_OFFSET);
  922. if (rdev->wb.enabled)
  923. WREG32(R_000770_SCRATCH_UMSK, 0xff);
  924. else {
  925. tmp |= RADEON_RB_NO_UPDATE;
  926. WREG32(R_000770_SCRATCH_UMSK, 0);
  927. }
  928. WREG32(RADEON_CP_RB_CNTL, tmp);
  929. udelay(10);
  930. rdev->cp.rptr = RREG32(RADEON_CP_RB_RPTR);
  931. rdev->cp.wptr = RREG32(RADEON_CP_RB_WPTR);
  932. /* protect against crazy HW on resume */
  933. rdev->cp.wptr &= rdev->cp.ptr_mask;
  934. /* Set cp mode to bus mastering & enable cp*/
  935. WREG32(RADEON_CP_CSQ_MODE,
  936. REG_SET(RADEON_INDIRECT2_START, indirect2_start) |
  937. REG_SET(RADEON_INDIRECT1_START, indirect1_start));
  938. WREG32(RADEON_CP_RB_WPTR_DELAY, 0);
  939. WREG32(RADEON_CP_CSQ_MODE, 0x00004D4D);
  940. WREG32(RADEON_CP_CSQ_CNTL, RADEON_CSQ_PRIBM_INDBM);
  941. radeon_ring_start(rdev);
  942. r = radeon_ring_test(rdev);
  943. if (r) {
  944. DRM_ERROR("radeon: cp isn't working (%d).\n", r);
  945. return r;
  946. }
  947. rdev->cp.ready = true;
  948. radeon_ttm_set_active_vram_size(rdev, rdev->mc.real_vram_size);
  949. return 0;
  950. }
  951. void r100_cp_fini(struct radeon_device *rdev)
  952. {
  953. if (r100_cp_wait_for_idle(rdev)) {
  954. DRM_ERROR("Wait for CP idle timeout, shutting down CP.\n");
  955. }
  956. /* Disable ring */
  957. r100_cp_disable(rdev);
  958. radeon_ring_fini(rdev);
  959. DRM_INFO("radeon: cp finalized\n");
  960. }
  961. void r100_cp_disable(struct radeon_device *rdev)
  962. {
  963. /* Disable ring */
  964. radeon_ttm_set_active_vram_size(rdev, rdev->mc.visible_vram_size);
  965. rdev->cp.ready = false;
  966. WREG32(RADEON_CP_CSQ_MODE, 0);
  967. WREG32(RADEON_CP_CSQ_CNTL, 0);
  968. WREG32(R_000770_SCRATCH_UMSK, 0);
  969. if (r100_gui_wait_for_idle(rdev)) {
  970. printk(KERN_WARNING "Failed to wait GUI idle while "
  971. "programming pipes. Bad things might happen.\n");
  972. }
  973. }
  974. void r100_cp_commit(struct radeon_device *rdev)
  975. {
  976. WREG32(RADEON_CP_RB_WPTR, rdev->cp.wptr);
  977. (void)RREG32(RADEON_CP_RB_WPTR);
  978. }
  979. /*
  980. * CS functions
  981. */
  982. int r100_cs_parse_packet0(struct radeon_cs_parser *p,
  983. struct radeon_cs_packet *pkt,
  984. const unsigned *auth, unsigned n,
  985. radeon_packet0_check_t check)
  986. {
  987. unsigned reg;
  988. unsigned i, j, m;
  989. unsigned idx;
  990. int r;
  991. idx = pkt->idx + 1;
  992. reg = pkt->reg;
  993. /* Check that register fall into register range
  994. * determined by the number of entry (n) in the
  995. * safe register bitmap.
  996. */
  997. if (pkt->one_reg_wr) {
  998. if ((reg >> 7) > n) {
  999. return -EINVAL;
  1000. }
  1001. } else {
  1002. if (((reg + (pkt->count << 2)) >> 7) > n) {
  1003. return -EINVAL;
  1004. }
  1005. }
  1006. for (i = 0; i <= pkt->count; i++, idx++) {
  1007. j = (reg >> 7);
  1008. m = 1 << ((reg >> 2) & 31);
  1009. if (auth[j] & m) {
  1010. r = check(p, pkt, idx, reg);
  1011. if (r) {
  1012. return r;
  1013. }
  1014. }
  1015. if (pkt->one_reg_wr) {
  1016. if (!(auth[j] & m)) {
  1017. break;
  1018. }
  1019. } else {
  1020. reg += 4;
  1021. }
  1022. }
  1023. return 0;
  1024. }
  1025. void r100_cs_dump_packet(struct radeon_cs_parser *p,
  1026. struct radeon_cs_packet *pkt)
  1027. {
  1028. volatile uint32_t *ib;
  1029. unsigned i;
  1030. unsigned idx;
  1031. ib = p->ib->ptr;
  1032. idx = pkt->idx;
  1033. for (i = 0; i <= (pkt->count + 1); i++, idx++) {
  1034. DRM_INFO("ib[%d]=0x%08X\n", idx, ib[idx]);
  1035. }
  1036. }
  1037. /**
  1038. * r100_cs_packet_parse() - parse cp packet and point ib index to next packet
  1039. * @parser: parser structure holding parsing context.
  1040. * @pkt: where to store packet informations
  1041. *
  1042. * Assume that chunk_ib_index is properly set. Will return -EINVAL
  1043. * if packet is bigger than remaining ib size. or if packets is unknown.
  1044. **/
  1045. int r100_cs_packet_parse(struct radeon_cs_parser *p,
  1046. struct radeon_cs_packet *pkt,
  1047. unsigned idx)
  1048. {
  1049. struct radeon_cs_chunk *ib_chunk = &p->chunks[p->chunk_ib_idx];
  1050. uint32_t header;
  1051. if (idx >= ib_chunk->length_dw) {
  1052. DRM_ERROR("Can not parse packet at %d after CS end %d !\n",
  1053. idx, ib_chunk->length_dw);
  1054. return -EINVAL;
  1055. }
  1056. header = radeon_get_ib_value(p, idx);
  1057. pkt->idx = idx;
  1058. pkt->type = CP_PACKET_GET_TYPE(header);
  1059. pkt->count = CP_PACKET_GET_COUNT(header);
  1060. switch (pkt->type) {
  1061. case PACKET_TYPE0:
  1062. pkt->reg = CP_PACKET0_GET_REG(header);
  1063. pkt->one_reg_wr = CP_PACKET0_GET_ONE_REG_WR(header);
  1064. break;
  1065. case PACKET_TYPE3:
  1066. pkt->opcode = CP_PACKET3_GET_OPCODE(header);
  1067. break;
  1068. case PACKET_TYPE2:
  1069. pkt->count = -1;
  1070. break;
  1071. default:
  1072. DRM_ERROR("Unknown packet type %d at %d !\n", pkt->type, idx);
  1073. return -EINVAL;
  1074. }
  1075. if ((pkt->count + 1 + pkt->idx) >= ib_chunk->length_dw) {
  1076. DRM_ERROR("Packet (%d:%d:%d) end after CS buffer (%d) !\n",
  1077. pkt->idx, pkt->type, pkt->count, ib_chunk->length_dw);
  1078. return -EINVAL;
  1079. }
  1080. return 0;
  1081. }
  1082. /**
  1083. * r100_cs_packet_next_vline() - parse userspace VLINE packet
  1084. * @parser: parser structure holding parsing context.
  1085. *
  1086. * Userspace sends a special sequence for VLINE waits.
  1087. * PACKET0 - VLINE_START_END + value
  1088. * PACKET0 - WAIT_UNTIL +_value
  1089. * RELOC (P3) - crtc_id in reloc.
  1090. *
  1091. * This function parses this and relocates the VLINE START END
  1092. * and WAIT UNTIL packets to the correct crtc.
  1093. * It also detects a switched off crtc and nulls out the
  1094. * wait in that case.
  1095. */
  1096. int r100_cs_packet_parse_vline(struct radeon_cs_parser *p)
  1097. {
  1098. struct drm_mode_object *obj;
  1099. struct drm_crtc *crtc;
  1100. struct radeon_crtc *radeon_crtc;
  1101. struct radeon_cs_packet p3reloc, waitreloc;
  1102. int crtc_id;
  1103. int r;
  1104. uint32_t header, h_idx, reg;
  1105. volatile uint32_t *ib;
  1106. ib = p->ib->ptr;
  1107. /* parse the wait until */
  1108. r = r100_cs_packet_parse(p, &waitreloc, p->idx);
  1109. if (r)
  1110. return r;
  1111. /* check its a wait until and only 1 count */
  1112. if (waitreloc.reg != RADEON_WAIT_UNTIL ||
  1113. waitreloc.count != 0) {
  1114. DRM_ERROR("vline wait had illegal wait until segment\n");
  1115. return -EINVAL;
  1116. }
  1117. if (radeon_get_ib_value(p, waitreloc.idx + 1) != RADEON_WAIT_CRTC_VLINE) {
  1118. DRM_ERROR("vline wait had illegal wait until\n");
  1119. return -EINVAL;
  1120. }
  1121. /* jump over the NOP */
  1122. r = r100_cs_packet_parse(p, &p3reloc, p->idx + waitreloc.count + 2);
  1123. if (r)
  1124. return r;
  1125. h_idx = p->idx - 2;
  1126. p->idx += waitreloc.count + 2;
  1127. p->idx += p3reloc.count + 2;
  1128. header = radeon_get_ib_value(p, h_idx);
  1129. crtc_id = radeon_get_ib_value(p, h_idx + 5);
  1130. reg = CP_PACKET0_GET_REG(header);
  1131. obj = drm_mode_object_find(p->rdev->ddev, crtc_id, DRM_MODE_OBJECT_CRTC);
  1132. if (!obj) {
  1133. DRM_ERROR("cannot find crtc %d\n", crtc_id);
  1134. return -EINVAL;
  1135. }
  1136. crtc = obj_to_crtc(obj);
  1137. radeon_crtc = to_radeon_crtc(crtc);
  1138. crtc_id = radeon_crtc->crtc_id;
  1139. if (!crtc->enabled) {
  1140. /* if the CRTC isn't enabled - we need to nop out the wait until */
  1141. ib[h_idx + 2] = PACKET2(0);
  1142. ib[h_idx + 3] = PACKET2(0);
  1143. } else if (crtc_id == 1) {
  1144. switch (reg) {
  1145. case AVIVO_D1MODE_VLINE_START_END:
  1146. header &= ~R300_CP_PACKET0_REG_MASK;
  1147. header |= AVIVO_D2MODE_VLINE_START_END >> 2;
  1148. break;
  1149. case RADEON_CRTC_GUI_TRIG_VLINE:
  1150. header &= ~R300_CP_PACKET0_REG_MASK;
  1151. header |= RADEON_CRTC2_GUI_TRIG_VLINE >> 2;
  1152. break;
  1153. default:
  1154. DRM_ERROR("unknown crtc reloc\n");
  1155. return -EINVAL;
  1156. }
  1157. ib[h_idx] = header;
  1158. ib[h_idx + 3] |= RADEON_ENG_DISPLAY_SELECT_CRTC1;
  1159. }
  1160. return 0;
  1161. }
  1162. /**
  1163. * r100_cs_packet_next_reloc() - parse next packet which should be reloc packet3
  1164. * @parser: parser structure holding parsing context.
  1165. * @data: pointer to relocation data
  1166. * @offset_start: starting offset
  1167. * @offset_mask: offset mask (to align start offset on)
  1168. * @reloc: reloc informations
  1169. *
  1170. * Check next packet is relocation packet3, do bo validation and compute
  1171. * GPU offset using the provided start.
  1172. **/
  1173. int r100_cs_packet_next_reloc(struct radeon_cs_parser *p,
  1174. struct radeon_cs_reloc **cs_reloc)
  1175. {
  1176. struct radeon_cs_chunk *relocs_chunk;
  1177. struct radeon_cs_packet p3reloc;
  1178. unsigned idx;
  1179. int r;
  1180. if (p->chunk_relocs_idx == -1) {
  1181. DRM_ERROR("No relocation chunk !\n");
  1182. return -EINVAL;
  1183. }
  1184. *cs_reloc = NULL;
  1185. relocs_chunk = &p->chunks[p->chunk_relocs_idx];
  1186. r = r100_cs_packet_parse(p, &p3reloc, p->idx);
  1187. if (r) {
  1188. return r;
  1189. }
  1190. p->idx += p3reloc.count + 2;
  1191. if (p3reloc.type != PACKET_TYPE3 || p3reloc.opcode != PACKET3_NOP) {
  1192. DRM_ERROR("No packet3 for relocation for packet at %d.\n",
  1193. p3reloc.idx);
  1194. r100_cs_dump_packet(p, &p3reloc);
  1195. return -EINVAL;
  1196. }
  1197. idx = radeon_get_ib_value(p, p3reloc.idx + 1);
  1198. if (idx >= relocs_chunk->length_dw) {
  1199. DRM_ERROR("Relocs at %d after relocations chunk end %d !\n",
  1200. idx, relocs_chunk->length_dw);
  1201. r100_cs_dump_packet(p, &p3reloc);
  1202. return -EINVAL;
  1203. }
  1204. /* FIXME: we assume reloc size is 4 dwords */
  1205. *cs_reloc = p->relocs_ptr[(idx / 4)];
  1206. return 0;
  1207. }
  1208. static int r100_get_vtx_size(uint32_t vtx_fmt)
  1209. {
  1210. int vtx_size;
  1211. vtx_size = 2;
  1212. /* ordered according to bits in spec */
  1213. if (vtx_fmt & RADEON_SE_VTX_FMT_W0)
  1214. vtx_size++;
  1215. if (vtx_fmt & RADEON_SE_VTX_FMT_FPCOLOR)
  1216. vtx_size += 3;
  1217. if (vtx_fmt & RADEON_SE_VTX_FMT_FPALPHA)
  1218. vtx_size++;
  1219. if (vtx_fmt & RADEON_SE_VTX_FMT_PKCOLOR)
  1220. vtx_size++;
  1221. if (vtx_fmt & RADEON_SE_VTX_FMT_FPSPEC)
  1222. vtx_size += 3;
  1223. if (vtx_fmt & RADEON_SE_VTX_FMT_FPFOG)
  1224. vtx_size++;
  1225. if (vtx_fmt & RADEON_SE_VTX_FMT_PKSPEC)
  1226. vtx_size++;
  1227. if (vtx_fmt & RADEON_SE_VTX_FMT_ST0)
  1228. vtx_size += 2;
  1229. if (vtx_fmt & RADEON_SE_VTX_FMT_ST1)
  1230. vtx_size += 2;
  1231. if (vtx_fmt & RADEON_SE_VTX_FMT_Q1)
  1232. vtx_size++;
  1233. if (vtx_fmt & RADEON_SE_VTX_FMT_ST2)
  1234. vtx_size += 2;
  1235. if (vtx_fmt & RADEON_SE_VTX_FMT_Q2)
  1236. vtx_size++;
  1237. if (vtx_fmt & RADEON_SE_VTX_FMT_ST3)
  1238. vtx_size += 2;
  1239. if (vtx_fmt & RADEON_SE_VTX_FMT_Q3)
  1240. vtx_size++;
  1241. if (vtx_fmt & RADEON_SE_VTX_FMT_Q0)
  1242. vtx_size++;
  1243. /* blend weight */
  1244. if (vtx_fmt & (0x7 << 15))
  1245. vtx_size += (vtx_fmt >> 15) & 0x7;
  1246. if (vtx_fmt & RADEON_SE_VTX_FMT_N0)
  1247. vtx_size += 3;
  1248. if (vtx_fmt & RADEON_SE_VTX_FMT_XY1)
  1249. vtx_size += 2;
  1250. if (vtx_fmt & RADEON_SE_VTX_FMT_Z1)
  1251. vtx_size++;
  1252. if (vtx_fmt & RADEON_SE_VTX_FMT_W1)
  1253. vtx_size++;
  1254. if (vtx_fmt & RADEON_SE_VTX_FMT_N1)
  1255. vtx_size++;
  1256. if (vtx_fmt & RADEON_SE_VTX_FMT_Z)
  1257. vtx_size++;
  1258. return vtx_size;
  1259. }
  1260. static int r100_packet0_check(struct radeon_cs_parser *p,
  1261. struct radeon_cs_packet *pkt,
  1262. unsigned idx, unsigned reg)
  1263. {
  1264. struct radeon_cs_reloc *reloc;
  1265. struct r100_cs_track *track;
  1266. volatile uint32_t *ib;
  1267. uint32_t tmp;
  1268. int r;
  1269. int i, face;
  1270. u32 tile_flags = 0;
  1271. u32 idx_value;
  1272. ib = p->ib->ptr;
  1273. track = (struct r100_cs_track *)p->track;
  1274. idx_value = radeon_get_ib_value(p, idx);
  1275. switch (reg) {
  1276. case RADEON_CRTC_GUI_TRIG_VLINE:
  1277. r = r100_cs_packet_parse_vline(p);
  1278. if (r) {
  1279. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  1280. idx, reg);
  1281. r100_cs_dump_packet(p, pkt);
  1282. return r;
  1283. }
  1284. break;
  1285. /* FIXME: only allow PACKET3 blit? easier to check for out of
  1286. * range access */
  1287. case RADEON_DST_PITCH_OFFSET:
  1288. case RADEON_SRC_PITCH_OFFSET:
  1289. r = r100_reloc_pitch_offset(p, pkt, idx, reg);
  1290. if (r)
  1291. return r;
  1292. break;
  1293. case RADEON_RB3D_DEPTHOFFSET:
  1294. r = r100_cs_packet_next_reloc(p, &reloc);
  1295. if (r) {
  1296. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  1297. idx, reg);
  1298. r100_cs_dump_packet(p, pkt);
  1299. return r;
  1300. }
  1301. track->zb.robj = reloc->robj;
  1302. track->zb.offset = idx_value;
  1303. track->zb_dirty = true;
  1304. ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
  1305. break;
  1306. case RADEON_RB3D_COLOROFFSET:
  1307. r = r100_cs_packet_next_reloc(p, &reloc);
  1308. if (r) {
  1309. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  1310. idx, reg);
  1311. r100_cs_dump_packet(p, pkt);
  1312. return r;
  1313. }
  1314. track->cb[0].robj = reloc->robj;
  1315. track->cb[0].offset = idx_value;
  1316. track->cb_dirty = true;
  1317. ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
  1318. break;
  1319. case RADEON_PP_TXOFFSET_0:
  1320. case RADEON_PP_TXOFFSET_1:
  1321. case RADEON_PP_TXOFFSET_2:
  1322. i = (reg - RADEON_PP_TXOFFSET_0) / 24;
  1323. r = r100_cs_packet_next_reloc(p, &reloc);
  1324. if (r) {
  1325. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  1326. idx, reg);
  1327. r100_cs_dump_packet(p, pkt);
  1328. return r;
  1329. }
  1330. ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
  1331. track->textures[i].robj = reloc->robj;
  1332. track->tex_dirty = true;
  1333. break;
  1334. case RADEON_PP_CUBIC_OFFSET_T0_0:
  1335. case RADEON_PP_CUBIC_OFFSET_T0_1:
  1336. case RADEON_PP_CUBIC_OFFSET_T0_2:
  1337. case RADEON_PP_CUBIC_OFFSET_T0_3:
  1338. case RADEON_PP_CUBIC_OFFSET_T0_4:
  1339. i = (reg - RADEON_PP_CUBIC_OFFSET_T0_0) / 4;
  1340. r = r100_cs_packet_next_reloc(p, &reloc);
  1341. if (r) {
  1342. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  1343. idx, reg);
  1344. r100_cs_dump_packet(p, pkt);
  1345. return r;
  1346. }
  1347. track->textures[0].cube_info[i].offset = idx_value;
  1348. ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
  1349. track->textures[0].cube_info[i].robj = reloc->robj;
  1350. track->tex_dirty = true;
  1351. break;
  1352. case RADEON_PP_CUBIC_OFFSET_T1_0:
  1353. case RADEON_PP_CUBIC_OFFSET_T1_1:
  1354. case RADEON_PP_CUBIC_OFFSET_T1_2:
  1355. case RADEON_PP_CUBIC_OFFSET_T1_3:
  1356. case RADEON_PP_CUBIC_OFFSET_T1_4:
  1357. i = (reg - RADEON_PP_CUBIC_OFFSET_T1_0) / 4;
  1358. r = r100_cs_packet_next_reloc(p, &reloc);
  1359. if (r) {
  1360. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  1361. idx, reg);
  1362. r100_cs_dump_packet(p, pkt);
  1363. return r;
  1364. }
  1365. track->textures[1].cube_info[i].offset = idx_value;
  1366. ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
  1367. track->textures[1].cube_info[i].robj = reloc->robj;
  1368. track->tex_dirty = true;
  1369. break;
  1370. case RADEON_PP_CUBIC_OFFSET_T2_0:
  1371. case RADEON_PP_CUBIC_OFFSET_T2_1:
  1372. case RADEON_PP_CUBIC_OFFSET_T2_2:
  1373. case RADEON_PP_CUBIC_OFFSET_T2_3:
  1374. case RADEON_PP_CUBIC_OFFSET_T2_4:
  1375. i = (reg - RADEON_PP_CUBIC_OFFSET_T2_0) / 4;
  1376. r = r100_cs_packet_next_reloc(p, &reloc);
  1377. if (r) {
  1378. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  1379. idx, reg);
  1380. r100_cs_dump_packet(p, pkt);
  1381. return r;
  1382. }
  1383. track->textures[2].cube_info[i].offset = idx_value;
  1384. ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
  1385. track->textures[2].cube_info[i].robj = reloc->robj;
  1386. track->tex_dirty = true;
  1387. break;
  1388. case RADEON_RE_WIDTH_HEIGHT:
  1389. track->maxy = ((idx_value >> 16) & 0x7FF);
  1390. track->cb_dirty = true;
  1391. track->zb_dirty = true;
  1392. break;
  1393. case RADEON_RB3D_COLORPITCH:
  1394. r = r100_cs_packet_next_reloc(p, &reloc);
  1395. if (r) {
  1396. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  1397. idx, reg);
  1398. r100_cs_dump_packet(p, pkt);
  1399. return r;
  1400. }
  1401. if (reloc->lobj.tiling_flags & RADEON_TILING_MACRO)
  1402. tile_flags |= RADEON_COLOR_TILE_ENABLE;
  1403. if (reloc->lobj.tiling_flags & RADEON_TILING_MICRO)
  1404. tile_flags |= RADEON_COLOR_MICROTILE_ENABLE;
  1405. tmp = idx_value & ~(0x7 << 16);
  1406. tmp |= tile_flags;
  1407. ib[idx] = tmp;
  1408. track->cb[0].pitch = idx_value & RADEON_COLORPITCH_MASK;
  1409. track->cb_dirty = true;
  1410. break;
  1411. case RADEON_RB3D_DEPTHPITCH:
  1412. track->zb.pitch = idx_value & RADEON_DEPTHPITCH_MASK;
  1413. track->zb_dirty = true;
  1414. break;
  1415. case RADEON_RB3D_CNTL:
  1416. switch ((idx_value >> RADEON_RB3D_COLOR_FORMAT_SHIFT) & 0x1f) {
  1417. case 7:
  1418. case 8:
  1419. case 9:
  1420. case 11:
  1421. case 12:
  1422. track->cb[0].cpp = 1;
  1423. break;
  1424. case 3:
  1425. case 4:
  1426. case 15:
  1427. track->cb[0].cpp = 2;
  1428. break;
  1429. case 6:
  1430. track->cb[0].cpp = 4;
  1431. break;
  1432. default:
  1433. DRM_ERROR("Invalid color buffer format (%d) !\n",
  1434. ((idx_value >> RADEON_RB3D_COLOR_FORMAT_SHIFT) & 0x1f));
  1435. return -EINVAL;
  1436. }
  1437. track->z_enabled = !!(idx_value & RADEON_Z_ENABLE);
  1438. track->cb_dirty = true;
  1439. track->zb_dirty = true;
  1440. break;
  1441. case RADEON_RB3D_ZSTENCILCNTL:
  1442. switch (idx_value & 0xf) {
  1443. case 0:
  1444. track->zb.cpp = 2;
  1445. break;
  1446. case 2:
  1447. case 3:
  1448. case 4:
  1449. case 5:
  1450. case 9:
  1451. case 11:
  1452. track->zb.cpp = 4;
  1453. break;
  1454. default:
  1455. break;
  1456. }
  1457. track->zb_dirty = true;
  1458. break;
  1459. case RADEON_RB3D_ZPASS_ADDR:
  1460. r = r100_cs_packet_next_reloc(p, &reloc);
  1461. if (r) {
  1462. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  1463. idx, reg);
  1464. r100_cs_dump_packet(p, pkt);
  1465. return r;
  1466. }
  1467. ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
  1468. break;
  1469. case RADEON_PP_CNTL:
  1470. {
  1471. uint32_t temp = idx_value >> 4;
  1472. for (i = 0; i < track->num_texture; i++)
  1473. track->textures[i].enabled = !!(temp & (1 << i));
  1474. track->tex_dirty = true;
  1475. }
  1476. break;
  1477. case RADEON_SE_VF_CNTL:
  1478. track->vap_vf_cntl = idx_value;
  1479. break;
  1480. case RADEON_SE_VTX_FMT:
  1481. track->vtx_size = r100_get_vtx_size(idx_value);
  1482. break;
  1483. case RADEON_PP_TEX_SIZE_0:
  1484. case RADEON_PP_TEX_SIZE_1:
  1485. case RADEON_PP_TEX_SIZE_2:
  1486. i = (reg - RADEON_PP_TEX_SIZE_0) / 8;
  1487. track->textures[i].width = (idx_value & RADEON_TEX_USIZE_MASK) + 1;
  1488. track->textures[i].height = ((idx_value & RADEON_TEX_VSIZE_MASK) >> RADEON_TEX_VSIZE_SHIFT) + 1;
  1489. track->tex_dirty = true;
  1490. break;
  1491. case RADEON_PP_TEX_PITCH_0:
  1492. case RADEON_PP_TEX_PITCH_1:
  1493. case RADEON_PP_TEX_PITCH_2:
  1494. i = (reg - RADEON_PP_TEX_PITCH_0) / 8;
  1495. track->textures[i].pitch = idx_value + 32;
  1496. track->tex_dirty = true;
  1497. break;
  1498. case RADEON_PP_TXFILTER_0:
  1499. case RADEON_PP_TXFILTER_1:
  1500. case RADEON_PP_TXFILTER_2:
  1501. i = (reg - RADEON_PP_TXFILTER_0) / 24;
  1502. track->textures[i].num_levels = ((idx_value & RADEON_MAX_MIP_LEVEL_MASK)
  1503. >> RADEON_MAX_MIP_LEVEL_SHIFT);
  1504. tmp = (idx_value >> 23) & 0x7;
  1505. if (tmp == 2 || tmp == 6)
  1506. track->textures[i].roundup_w = false;
  1507. tmp = (idx_value >> 27) & 0x7;
  1508. if (tmp == 2 || tmp == 6)
  1509. track->textures[i].roundup_h = false;
  1510. track->tex_dirty = true;
  1511. break;
  1512. case RADEON_PP_TXFORMAT_0:
  1513. case RADEON_PP_TXFORMAT_1:
  1514. case RADEON_PP_TXFORMAT_2:
  1515. i = (reg - RADEON_PP_TXFORMAT_0) / 24;
  1516. if (idx_value & RADEON_TXFORMAT_NON_POWER2) {
  1517. track->textures[i].use_pitch = 1;
  1518. } else {
  1519. track->textures[i].use_pitch = 0;
  1520. track->textures[i].width = 1 << ((idx_value >> RADEON_TXFORMAT_WIDTH_SHIFT) & RADEON_TXFORMAT_WIDTH_MASK);
  1521. track->textures[i].height = 1 << ((idx_value >> RADEON_TXFORMAT_HEIGHT_SHIFT) & RADEON_TXFORMAT_HEIGHT_MASK);
  1522. }
  1523. if (idx_value & RADEON_TXFORMAT_CUBIC_MAP_ENABLE)
  1524. track->textures[i].tex_coord_type = 2;
  1525. switch ((idx_value & RADEON_TXFORMAT_FORMAT_MASK)) {
  1526. case RADEON_TXFORMAT_I8:
  1527. case RADEON_TXFORMAT_RGB332:
  1528. case RADEON_TXFORMAT_Y8:
  1529. track->textures[i].cpp = 1;
  1530. track->textures[i].compress_format = R100_TRACK_COMP_NONE;
  1531. break;
  1532. case RADEON_TXFORMAT_AI88:
  1533. case RADEON_TXFORMAT_ARGB1555:
  1534. case RADEON_TXFORMAT_RGB565:
  1535. case RADEON_TXFORMAT_ARGB4444:
  1536. case RADEON_TXFORMAT_VYUY422:
  1537. case RADEON_TXFORMAT_YVYU422:
  1538. case RADEON_TXFORMAT_SHADOW16:
  1539. case RADEON_TXFORMAT_LDUDV655:
  1540. case RADEON_TXFORMAT_DUDV88:
  1541. track->textures[i].cpp = 2;
  1542. track->textures[i].compress_format = R100_TRACK_COMP_NONE;
  1543. break;
  1544. case RADEON_TXFORMAT_ARGB8888:
  1545. case RADEON_TXFORMAT_RGBA8888:
  1546. case RADEON_TXFORMAT_SHADOW32:
  1547. case RADEON_TXFORMAT_LDUDUV8888:
  1548. track->textures[i].cpp = 4;
  1549. track->textures[i].compress_format = R100_TRACK_COMP_NONE;
  1550. break;
  1551. case RADEON_TXFORMAT_DXT1:
  1552. track->textures[i].cpp = 1;
  1553. track->textures[i].compress_format = R100_TRACK_COMP_DXT1;
  1554. break;
  1555. case RADEON_TXFORMAT_DXT23:
  1556. case RADEON_TXFORMAT_DXT45:
  1557. track->textures[i].cpp = 1;
  1558. track->textures[i].compress_format = R100_TRACK_COMP_DXT35;
  1559. break;
  1560. }
  1561. track->textures[i].cube_info[4].width = 1 << ((idx_value >> 16) & 0xf);
  1562. track->textures[i].cube_info[4].height = 1 << ((idx_value >> 20) & 0xf);
  1563. track->tex_dirty = true;
  1564. break;
  1565. case RADEON_PP_CUBIC_FACES_0:
  1566. case RADEON_PP_CUBIC_FACES_1:
  1567. case RADEON_PP_CUBIC_FACES_2:
  1568. tmp = idx_value;
  1569. i = (reg - RADEON_PP_CUBIC_FACES_0) / 4;
  1570. for (face = 0; face < 4; face++) {
  1571. track->textures[i].cube_info[face].width = 1 << ((tmp >> (face * 8)) & 0xf);
  1572. track->textures[i].cube_info[face].height = 1 << ((tmp >> ((face * 8) + 4)) & 0xf);
  1573. }
  1574. track->tex_dirty = true;
  1575. break;
  1576. default:
  1577. printk(KERN_ERR "Forbidden register 0x%04X in cs at %d\n",
  1578. reg, idx);
  1579. return -EINVAL;
  1580. }
  1581. return 0;
  1582. }
  1583. int r100_cs_track_check_pkt3_indx_buffer(struct radeon_cs_parser *p,
  1584. struct radeon_cs_packet *pkt,
  1585. struct radeon_bo *robj)
  1586. {
  1587. unsigned idx;
  1588. u32 value;
  1589. idx = pkt->idx + 1;
  1590. value = radeon_get_ib_value(p, idx + 2);
  1591. if ((value + 1) > radeon_bo_size(robj)) {
  1592. DRM_ERROR("[drm] Buffer too small for PACKET3 INDX_BUFFER "
  1593. "(need %u have %lu) !\n",
  1594. value + 1,
  1595. radeon_bo_size(robj));
  1596. return -EINVAL;
  1597. }
  1598. return 0;
  1599. }
  1600. static int r100_packet3_check(struct radeon_cs_parser *p,
  1601. struct radeon_cs_packet *pkt)
  1602. {
  1603. struct radeon_cs_reloc *reloc;
  1604. struct r100_cs_track *track;
  1605. unsigned idx;
  1606. volatile uint32_t *ib;
  1607. int r;
  1608. ib = p->ib->ptr;
  1609. idx = pkt->idx + 1;
  1610. track = (struct r100_cs_track *)p->track;
  1611. switch (pkt->opcode) {
  1612. case PACKET3_3D_LOAD_VBPNTR:
  1613. r = r100_packet3_load_vbpntr(p, pkt, idx);
  1614. if (r)
  1615. return r;
  1616. break;
  1617. case PACKET3_INDX_BUFFER:
  1618. r = r100_cs_packet_next_reloc(p, &reloc);
  1619. if (r) {
  1620. DRM_ERROR("No reloc for packet3 %d\n", pkt->opcode);
  1621. r100_cs_dump_packet(p, pkt);
  1622. return r;
  1623. }
  1624. ib[idx+1] = radeon_get_ib_value(p, idx+1) + ((u32)reloc->lobj.gpu_offset);
  1625. r = r100_cs_track_check_pkt3_indx_buffer(p, pkt, reloc->robj);
  1626. if (r) {
  1627. return r;
  1628. }
  1629. break;
  1630. case 0x23:
  1631. /* 3D_RNDR_GEN_INDX_PRIM on r100/r200 */
  1632. r = r100_cs_packet_next_reloc(p, &reloc);
  1633. if (r) {
  1634. DRM_ERROR("No reloc for packet3 %d\n", pkt->opcode);
  1635. r100_cs_dump_packet(p, pkt);
  1636. return r;
  1637. }
  1638. ib[idx] = radeon_get_ib_value(p, idx) + ((u32)reloc->lobj.gpu_offset);
  1639. track->num_arrays = 1;
  1640. track->vtx_size = r100_get_vtx_size(radeon_get_ib_value(p, idx + 2));
  1641. track->arrays[0].robj = reloc->robj;
  1642. track->arrays[0].esize = track->vtx_size;
  1643. track->max_indx = radeon_get_ib_value(p, idx+1);
  1644. track->vap_vf_cntl = radeon_get_ib_value(p, idx+3);
  1645. track->immd_dwords = pkt->count - 1;
  1646. r = r100_cs_track_check(p->rdev, track);
  1647. if (r)
  1648. return r;
  1649. break;
  1650. case PACKET3_3D_DRAW_IMMD:
  1651. if (((radeon_get_ib_value(p, idx + 1) >> 4) & 0x3) != 3) {
  1652. DRM_ERROR("PRIM_WALK must be 3 for IMMD draw\n");
  1653. return -EINVAL;
  1654. }
  1655. track->vtx_size = r100_get_vtx_size(radeon_get_ib_value(p, idx + 0));
  1656. track->vap_vf_cntl = radeon_get_ib_value(p, idx + 1);
  1657. track->immd_dwords = pkt->count - 1;
  1658. r = r100_cs_track_check(p->rdev, track);
  1659. if (r)
  1660. return r;
  1661. break;
  1662. /* triggers drawing using in-packet vertex data */
  1663. case PACKET3_3D_DRAW_IMMD_2:
  1664. if (((radeon_get_ib_value(p, idx) >> 4) & 0x3) != 3) {
  1665. DRM_ERROR("PRIM_WALK must be 3 for IMMD draw\n");
  1666. return -EINVAL;
  1667. }
  1668. track->vap_vf_cntl = radeon_get_ib_value(p, idx);
  1669. track->immd_dwords = pkt->count;
  1670. r = r100_cs_track_check(p->rdev, track);
  1671. if (r)
  1672. return r;
  1673. break;
  1674. /* triggers drawing using in-packet vertex data */
  1675. case PACKET3_3D_DRAW_VBUF_2:
  1676. track->vap_vf_cntl = radeon_get_ib_value(p, idx);
  1677. r = r100_cs_track_check(p->rdev, track);
  1678. if (r)
  1679. return r;
  1680. break;
  1681. /* triggers drawing of vertex buffers setup elsewhere */
  1682. case PACKET3_3D_DRAW_INDX_2:
  1683. track->vap_vf_cntl = radeon_get_ib_value(p, idx);
  1684. r = r100_cs_track_check(p->rdev, track);
  1685. if (r)
  1686. return r;
  1687. break;
  1688. /* triggers drawing using indices to vertex buffer */
  1689. case PACKET3_3D_DRAW_VBUF:
  1690. track->vap_vf_cntl = radeon_get_ib_value(p, idx + 1);
  1691. r = r100_cs_track_check(p->rdev, track);
  1692. if (r)
  1693. return r;
  1694. break;
  1695. /* triggers drawing of vertex buffers setup elsewhere */
  1696. case PACKET3_3D_DRAW_INDX:
  1697. track->vap_vf_cntl = radeon_get_ib_value(p, idx + 1);
  1698. r = r100_cs_track_check(p->rdev, track);
  1699. if (r)
  1700. return r;
  1701. break;
  1702. /* triggers drawing using indices to vertex buffer */
  1703. case PACKET3_3D_CLEAR_HIZ:
  1704. case PACKET3_3D_CLEAR_ZMASK:
  1705. if (p->rdev->hyperz_filp != p->filp)
  1706. return -EINVAL;
  1707. break;
  1708. case PACKET3_NOP:
  1709. break;
  1710. default:
  1711. DRM_ERROR("Packet3 opcode %x not supported\n", pkt->opcode);
  1712. return -EINVAL;
  1713. }
  1714. return 0;
  1715. }
  1716. int r100_cs_parse(struct radeon_cs_parser *p)
  1717. {
  1718. struct radeon_cs_packet pkt;
  1719. struct r100_cs_track *track;
  1720. int r;
  1721. track = kzalloc(sizeof(*track), GFP_KERNEL);
  1722. r100_cs_track_clear(p->rdev, track);
  1723. p->track = track;
  1724. do {
  1725. r = r100_cs_packet_parse(p, &pkt, p->idx);
  1726. if (r) {
  1727. return r;
  1728. }
  1729. p->idx += pkt.count + 2;
  1730. switch (pkt.type) {
  1731. case PACKET_TYPE0:
  1732. if (p->rdev->family >= CHIP_R200)
  1733. r = r100_cs_parse_packet0(p, &pkt,
  1734. p->rdev->config.r100.reg_safe_bm,
  1735. p->rdev->config.r100.reg_safe_bm_size,
  1736. &r200_packet0_check);
  1737. else
  1738. r = r100_cs_parse_packet0(p, &pkt,
  1739. p->rdev->config.r100.reg_safe_bm,
  1740. p->rdev->config.r100.reg_safe_bm_size,
  1741. &r100_packet0_check);
  1742. break;
  1743. case PACKET_TYPE2:
  1744. break;
  1745. case PACKET_TYPE3:
  1746. r = r100_packet3_check(p, &pkt);
  1747. break;
  1748. default:
  1749. DRM_ERROR("Unknown packet type %d !\n",
  1750. pkt.type);
  1751. return -EINVAL;
  1752. }
  1753. if (r) {
  1754. return r;
  1755. }
  1756. } while (p->idx < p->chunks[p->chunk_ib_idx].length_dw);
  1757. return 0;
  1758. }
  1759. /*
  1760. * Global GPU functions
  1761. */
  1762. void r100_errata(struct radeon_device *rdev)
  1763. {
  1764. rdev->pll_errata = 0;
  1765. if (rdev->family == CHIP_RV200 || rdev->family == CHIP_RS200) {
  1766. rdev->pll_errata |= CHIP_ERRATA_PLL_DUMMYREADS;
  1767. }
  1768. if (rdev->family == CHIP_RV100 ||
  1769. rdev->family == CHIP_RS100 ||
  1770. rdev->family == CHIP_RS200) {
  1771. rdev->pll_errata |= CHIP_ERRATA_PLL_DELAY;
  1772. }
  1773. }
  1774. /* Wait for vertical sync on primary CRTC */
  1775. void r100_gpu_wait_for_vsync(struct radeon_device *rdev)
  1776. {
  1777. uint32_t crtc_gen_cntl, tmp;
  1778. int i;
  1779. crtc_gen_cntl = RREG32(RADEON_CRTC_GEN_CNTL);
  1780. if ((crtc_gen_cntl & RADEON_CRTC_DISP_REQ_EN_B) ||
  1781. !(crtc_gen_cntl & RADEON_CRTC_EN)) {
  1782. return;
  1783. }
  1784. /* Clear the CRTC_VBLANK_SAVE bit */
  1785. WREG32(RADEON_CRTC_STATUS, RADEON_CRTC_VBLANK_SAVE_CLEAR);
  1786. for (i = 0; i < rdev->usec_timeout; i++) {
  1787. tmp = RREG32(RADEON_CRTC_STATUS);
  1788. if (tmp & RADEON_CRTC_VBLANK_SAVE) {
  1789. return;
  1790. }
  1791. DRM_UDELAY(1);
  1792. }
  1793. }
  1794. /* Wait for vertical sync on secondary CRTC */
  1795. void r100_gpu_wait_for_vsync2(struct radeon_device *rdev)
  1796. {
  1797. uint32_t crtc2_gen_cntl, tmp;
  1798. int i;
  1799. crtc2_gen_cntl = RREG32(RADEON_CRTC2_GEN_CNTL);
  1800. if ((crtc2_gen_cntl & RADEON_CRTC2_DISP_REQ_EN_B) ||
  1801. !(crtc2_gen_cntl & RADEON_CRTC2_EN))
  1802. return;
  1803. /* Clear the CRTC_VBLANK_SAVE bit */
  1804. WREG32(RADEON_CRTC2_STATUS, RADEON_CRTC2_VBLANK_SAVE_CLEAR);
  1805. for (i = 0; i < rdev->usec_timeout; i++) {
  1806. tmp = RREG32(RADEON_CRTC2_STATUS);
  1807. if (tmp & RADEON_CRTC2_VBLANK_SAVE) {
  1808. return;
  1809. }
  1810. DRM_UDELAY(1);
  1811. }
  1812. }
  1813. int r100_rbbm_fifo_wait_for_entry(struct radeon_device *rdev, unsigned n)
  1814. {
  1815. unsigned i;
  1816. uint32_t tmp;
  1817. for (i = 0; i < rdev->usec_timeout; i++) {
  1818. tmp = RREG32(RADEON_RBBM_STATUS) & RADEON_RBBM_FIFOCNT_MASK;
  1819. if (tmp >= n) {
  1820. return 0;
  1821. }
  1822. DRM_UDELAY(1);
  1823. }
  1824. return -1;
  1825. }
  1826. int r100_gui_wait_for_idle(struct radeon_device *rdev)
  1827. {
  1828. unsigned i;
  1829. uint32_t tmp;
  1830. if (r100_rbbm_fifo_wait_for_entry(rdev, 64)) {
  1831. printk(KERN_WARNING "radeon: wait for empty RBBM fifo failed !"
  1832. " Bad things might happen.\n");
  1833. }
  1834. for (i = 0; i < rdev->usec_timeout; i++) {
  1835. tmp = RREG32(RADEON_RBBM_STATUS);
  1836. if (!(tmp & RADEON_RBBM_ACTIVE)) {
  1837. return 0;
  1838. }
  1839. DRM_UDELAY(1);
  1840. }
  1841. return -1;
  1842. }
  1843. int r100_mc_wait_for_idle(struct radeon_device *rdev)
  1844. {
  1845. unsigned i;
  1846. uint32_t tmp;
  1847. for (i = 0; i < rdev->usec_timeout; i++) {
  1848. /* read MC_STATUS */
  1849. tmp = RREG32(RADEON_MC_STATUS);
  1850. if (tmp & RADEON_MC_IDLE) {
  1851. return 0;
  1852. }
  1853. DRM_UDELAY(1);
  1854. }
  1855. return -1;
  1856. }
  1857. void r100_gpu_lockup_update(struct r100_gpu_lockup *lockup, struct radeon_cp *cp)
  1858. {
  1859. lockup->last_cp_rptr = cp->rptr;
  1860. lockup->last_jiffies = jiffies;
  1861. }
  1862. /**
  1863. * r100_gpu_cp_is_lockup() - check if CP is lockup by recording information
  1864. * @rdev: radeon device structure
  1865. * @lockup: r100_gpu_lockup structure holding CP lockup tracking informations
  1866. * @cp: radeon_cp structure holding CP information
  1867. *
  1868. * We don't need to initialize the lockup tracking information as we will either
  1869. * have CP rptr to a different value of jiffies wrap around which will force
  1870. * initialization of the lockup tracking informations.
  1871. *
  1872. * A possible false positivie is if we get call after while and last_cp_rptr ==
  1873. * the current CP rptr, even if it's unlikely it might happen. To avoid this
  1874. * if the elapsed time since last call is bigger than 2 second than we return
  1875. * false and update the tracking information. Due to this the caller must call
  1876. * r100_gpu_cp_is_lockup several time in less than 2sec for lockup to be reported
  1877. * the fencing code should be cautious about that.
  1878. *
  1879. * Caller should write to the ring to force CP to do something so we don't get
  1880. * false positive when CP is just gived nothing to do.
  1881. *
  1882. **/
  1883. bool r100_gpu_cp_is_lockup(struct radeon_device *rdev, struct r100_gpu_lockup *lockup, struct radeon_cp *cp)
  1884. {
  1885. unsigned long cjiffies, elapsed;
  1886. cjiffies = jiffies;
  1887. if (!time_after(cjiffies, lockup->last_jiffies)) {
  1888. /* likely a wrap around */
  1889. lockup->last_cp_rptr = cp->rptr;
  1890. lockup->last_jiffies = jiffies;
  1891. return false;
  1892. }
  1893. if (cp->rptr != lockup->last_cp_rptr) {
  1894. /* CP is still working no lockup */
  1895. lockup->last_cp_rptr = cp->rptr;
  1896. lockup->last_jiffies = jiffies;
  1897. return false;
  1898. }
  1899. elapsed = jiffies_to_msecs(cjiffies - lockup->last_jiffies);
  1900. if (elapsed >= 10000) {
  1901. dev_err(rdev->dev, "GPU lockup CP stall for more than %lumsec\n", elapsed);
  1902. return true;
  1903. }
  1904. /* give a chance to the GPU ... */
  1905. return false;
  1906. }
  1907. bool r100_gpu_is_lockup(struct radeon_device *rdev)
  1908. {
  1909. u32 rbbm_status;
  1910. int r;
  1911. rbbm_status = RREG32(R_000E40_RBBM_STATUS);
  1912. if (!G_000E40_GUI_ACTIVE(rbbm_status)) {
  1913. r100_gpu_lockup_update(&rdev->config.r100.lockup, &rdev->cp);
  1914. return false;
  1915. }
  1916. /* force CP activities */
  1917. r = radeon_ring_lock(rdev, 2);
  1918. if (!r) {
  1919. /* PACKET2 NOP */
  1920. radeon_ring_write(rdev, 0x80000000);
  1921. radeon_ring_write(rdev, 0x80000000);
  1922. radeon_ring_unlock_commit(rdev);
  1923. }
  1924. rdev->cp.rptr = RREG32(RADEON_CP_RB_RPTR);
  1925. return r100_gpu_cp_is_lockup(rdev, &rdev->config.r100.lockup, &rdev->cp);
  1926. }
  1927. void r100_bm_disable(struct radeon_device *rdev)
  1928. {
  1929. u32 tmp;
  1930. /* disable bus mastering */
  1931. tmp = RREG32(R_000030_BUS_CNTL);
  1932. WREG32(R_000030_BUS_CNTL, (tmp & 0xFFFFFFFF) | 0x00000044);
  1933. mdelay(1);
  1934. WREG32(R_000030_BUS_CNTL, (tmp & 0xFFFFFFFF) | 0x00000042);
  1935. mdelay(1);
  1936. WREG32(R_000030_BUS_CNTL, (tmp & 0xFFFFFFFF) | 0x00000040);
  1937. tmp = RREG32(RADEON_BUS_CNTL);
  1938. mdelay(1);
  1939. pci_read_config_word(rdev->pdev, 0x4, (u16*)&tmp);
  1940. pci_write_config_word(rdev->pdev, 0x4, tmp & 0xFFFB);
  1941. mdelay(1);
  1942. }
  1943. int r100_asic_reset(struct radeon_device *rdev)
  1944. {
  1945. struct r100_mc_save save;
  1946. u32 status, tmp;
  1947. int ret = 0;
  1948. status = RREG32(R_000E40_RBBM_STATUS);
  1949. if (!G_000E40_GUI_ACTIVE(status)) {
  1950. return 0;
  1951. }
  1952. r100_mc_stop(rdev, &save);
  1953. status = RREG32(R_000E40_RBBM_STATUS);
  1954. dev_info(rdev->dev, "(%s:%d) RBBM_STATUS=0x%08X\n", __func__, __LINE__, status);
  1955. /* stop CP */
  1956. WREG32(RADEON_CP_CSQ_CNTL, 0);
  1957. tmp = RREG32(RADEON_CP_RB_CNTL);
  1958. WREG32(RADEON_CP_RB_CNTL, tmp | RADEON_RB_RPTR_WR_ENA);
  1959. WREG32(RADEON_CP_RB_RPTR_WR, 0);
  1960. WREG32(RADEON_CP_RB_WPTR, 0);
  1961. WREG32(RADEON_CP_RB_CNTL, tmp);
  1962. /* save PCI state */
  1963. pci_save_state(rdev->pdev);
  1964. /* disable bus mastering */
  1965. r100_bm_disable(rdev);
  1966. WREG32(R_0000F0_RBBM_SOFT_RESET, S_0000F0_SOFT_RESET_SE(1) |
  1967. S_0000F0_SOFT_RESET_RE(1) |
  1968. S_0000F0_SOFT_RESET_PP(1) |
  1969. S_0000F0_SOFT_RESET_RB(1));
  1970. RREG32(R_0000F0_RBBM_SOFT_RESET);
  1971. mdelay(500);
  1972. WREG32(R_0000F0_RBBM_SOFT_RESET, 0);
  1973. mdelay(1);
  1974. status = RREG32(R_000E40_RBBM_STATUS);
  1975. dev_info(rdev->dev, "(%s:%d) RBBM_STATUS=0x%08X\n", __func__, __LINE__, status);
  1976. /* reset CP */
  1977. WREG32(R_0000F0_RBBM_SOFT_RESET, S_0000F0_SOFT_RESET_CP(1));
  1978. RREG32(R_0000F0_RBBM_SOFT_RESET);
  1979. mdelay(500);
  1980. WREG32(R_0000F0_RBBM_SOFT_RESET, 0);
  1981. mdelay(1);
  1982. status = RREG32(R_000E40_RBBM_STATUS);
  1983. dev_info(rdev->dev, "(%s:%d) RBBM_STATUS=0x%08X\n", __func__, __LINE__, status);
  1984. /* restore PCI & busmastering */
  1985. pci_restore_state(rdev->pdev);
  1986. r100_enable_bm(rdev);
  1987. /* Check if GPU is idle */
  1988. if (G_000E40_SE_BUSY(status) || G_000E40_RE_BUSY(status) ||
  1989. G_000E40_TAM_BUSY(status) || G_000E40_PB_BUSY(status)) {
  1990. dev_err(rdev->dev, "failed to reset GPU\n");
  1991. rdev->gpu_lockup = true;
  1992. ret = -1;
  1993. } else
  1994. dev_info(rdev->dev, "GPU reset succeed\n");
  1995. r100_mc_resume(rdev, &save);
  1996. return ret;
  1997. }
  1998. void r100_set_common_regs(struct radeon_device *rdev)
  1999. {
  2000. struct drm_device *dev = rdev->ddev;
  2001. bool force_dac2 = false;
  2002. u32 tmp;
  2003. /* set these so they don't interfere with anything */
  2004. WREG32(RADEON_OV0_SCALE_CNTL, 0);
  2005. WREG32(RADEON_SUBPIC_CNTL, 0);
  2006. WREG32(RADEON_VIPH_CONTROL, 0);
  2007. WREG32(RADEON_I2C_CNTL_1, 0);
  2008. WREG32(RADEON_DVI_I2C_CNTL_1, 0);
  2009. WREG32(RADEON_CAP0_TRIG_CNTL, 0);
  2010. WREG32(RADEON_CAP1_TRIG_CNTL, 0);
  2011. /* always set up dac2 on rn50 and some rv100 as lots
  2012. * of servers seem to wire it up to a VGA port but
  2013. * don't report it in the bios connector
  2014. * table.
  2015. */
  2016. switch (dev->pdev->device) {
  2017. /* RN50 */
  2018. case 0x515e:
  2019. case 0x5969:
  2020. force_dac2 = true;
  2021. break;
  2022. /* RV100*/
  2023. case 0x5159:
  2024. case 0x515a:
  2025. /* DELL triple head servers */
  2026. if ((dev->pdev->subsystem_vendor == 0x1028 /* DELL */) &&
  2027. ((dev->pdev->subsystem_device == 0x016c) ||
  2028. (dev->pdev->subsystem_device == 0x016d) ||
  2029. (dev->pdev->subsystem_device == 0x016e) ||
  2030. (dev->pdev->subsystem_device == 0x016f) ||
  2031. (dev->pdev->subsystem_device == 0x0170) ||
  2032. (dev->pdev->subsystem_device == 0x017d) ||
  2033. (dev->pdev->subsystem_device == 0x017e) ||
  2034. (dev->pdev->subsystem_device == 0x0183) ||
  2035. (dev->pdev->subsystem_device == 0x018a) ||
  2036. (dev->pdev->subsystem_device == 0x019a)))
  2037. force_dac2 = true;
  2038. break;
  2039. }
  2040. if (force_dac2) {
  2041. u32 disp_hw_debug = RREG32(RADEON_DISP_HW_DEBUG);
  2042. u32 tv_dac_cntl = RREG32(RADEON_TV_DAC_CNTL);
  2043. u32 dac2_cntl = RREG32(RADEON_DAC_CNTL2);
  2044. /* For CRT on DAC2, don't turn it on if BIOS didn't
  2045. enable it, even it's detected.
  2046. */
  2047. /* force it to crtc0 */
  2048. dac2_cntl &= ~RADEON_DAC2_DAC_CLK_SEL;
  2049. dac2_cntl |= RADEON_DAC2_DAC2_CLK_SEL;
  2050. disp_hw_debug |= RADEON_CRT2_DISP1_SEL;
  2051. /* set up the TV DAC */
  2052. tv_dac_cntl &= ~(RADEON_TV_DAC_PEDESTAL |
  2053. RADEON_TV_DAC_STD_MASK |
  2054. RADEON_TV_DAC_RDACPD |
  2055. RADEON_TV_DAC_GDACPD |
  2056. RADEON_TV_DAC_BDACPD |
  2057. RADEON_TV_DAC_BGADJ_MASK |
  2058. RADEON_TV_DAC_DACADJ_MASK);
  2059. tv_dac_cntl |= (RADEON_TV_DAC_NBLANK |
  2060. RADEON_TV_DAC_NHOLD |
  2061. RADEON_TV_DAC_STD_PS2 |
  2062. (0x58 << 16));
  2063. WREG32(RADEON_TV_DAC_CNTL, tv_dac_cntl);
  2064. WREG32(RADEON_DISP_HW_DEBUG, disp_hw_debug);
  2065. WREG32(RADEON_DAC_CNTL2, dac2_cntl);
  2066. }
  2067. /* switch PM block to ACPI mode */
  2068. tmp = RREG32_PLL(RADEON_PLL_PWRMGT_CNTL);
  2069. tmp &= ~RADEON_PM_MODE_SEL;
  2070. WREG32_PLL(RADEON_PLL_PWRMGT_CNTL, tmp);
  2071. }
  2072. /*
  2073. * VRAM info
  2074. */
  2075. static void r100_vram_get_type(struct radeon_device *rdev)
  2076. {
  2077. uint32_t tmp;
  2078. rdev->mc.vram_is_ddr = false;
  2079. if (rdev->flags & RADEON_IS_IGP)
  2080. rdev->mc.vram_is_ddr = true;
  2081. else if (RREG32(RADEON_MEM_SDRAM_MODE_REG) & RADEON_MEM_CFG_TYPE_DDR)
  2082. rdev->mc.vram_is_ddr = true;
  2083. if ((rdev->family == CHIP_RV100) ||
  2084. (rdev->family == CHIP_RS100) ||
  2085. (rdev->family == CHIP_RS200)) {
  2086. tmp = RREG32(RADEON_MEM_CNTL);
  2087. if (tmp & RV100_HALF_MODE) {
  2088. rdev->mc.vram_width = 32;
  2089. } else {
  2090. rdev->mc.vram_width = 64;
  2091. }
  2092. if (rdev->flags & RADEON_SINGLE_CRTC) {
  2093. rdev->mc.vram_width /= 4;
  2094. rdev->mc.vram_is_ddr = true;
  2095. }
  2096. } else if (rdev->family <= CHIP_RV280) {
  2097. tmp = RREG32(RADEON_MEM_CNTL);
  2098. if (tmp & RADEON_MEM_NUM_CHANNELS_MASK) {
  2099. rdev->mc.vram_width = 128;
  2100. } else {
  2101. rdev->mc.vram_width = 64;
  2102. }
  2103. } else {
  2104. /* newer IGPs */
  2105. rdev->mc.vram_width = 128;
  2106. }
  2107. }
  2108. static u32 r100_get_accessible_vram(struct radeon_device *rdev)
  2109. {
  2110. u32 aper_size;
  2111. u8 byte;
  2112. aper_size = RREG32(RADEON_CONFIG_APER_SIZE);
  2113. /* Set HDP_APER_CNTL only on cards that are known not to be broken,
  2114. * that is has the 2nd generation multifunction PCI interface
  2115. */
  2116. if (rdev->family == CHIP_RV280 ||
  2117. rdev->family >= CHIP_RV350) {
  2118. WREG32_P(RADEON_HOST_PATH_CNTL, RADEON_HDP_APER_CNTL,
  2119. ~RADEON_HDP_APER_CNTL);
  2120. DRM_INFO("Generation 2 PCI interface, using max accessible memory\n");
  2121. return aper_size * 2;
  2122. }
  2123. /* Older cards have all sorts of funny issues to deal with. First
  2124. * check if it's a multifunction card by reading the PCI config
  2125. * header type... Limit those to one aperture size
  2126. */
  2127. pci_read_config_byte(rdev->pdev, 0xe, &byte);
  2128. if (byte & 0x80) {
  2129. DRM_INFO("Generation 1 PCI interface in multifunction mode\n");
  2130. DRM_INFO("Limiting VRAM to one aperture\n");
  2131. return aper_size;
  2132. }
  2133. /* Single function older card. We read HDP_APER_CNTL to see how the BIOS
  2134. * have set it up. We don't write this as it's broken on some ASICs but
  2135. * we expect the BIOS to have done the right thing (might be too optimistic...)
  2136. */
  2137. if (RREG32(RADEON_HOST_PATH_CNTL) & RADEON_HDP_APER_CNTL)
  2138. return aper_size * 2;
  2139. return aper_size;
  2140. }
  2141. void r100_vram_init_sizes(struct radeon_device *rdev)
  2142. {
  2143. u64 config_aper_size;
  2144. /* work out accessible VRAM */
  2145. rdev->mc.aper_base = pci_resource_start(rdev->pdev, 0);
  2146. rdev->mc.aper_size = pci_resource_len(rdev->pdev, 0);
  2147. rdev->mc.visible_vram_size = r100_get_accessible_vram(rdev);
  2148. /* FIXME we don't use the second aperture yet when we could use it */
  2149. if (rdev->mc.visible_vram_size > rdev->mc.aper_size)
  2150. rdev->mc.visible_vram_size = rdev->mc.aper_size;
  2151. config_aper_size = RREG32(RADEON_CONFIG_APER_SIZE);
  2152. if (rdev->flags & RADEON_IS_IGP) {
  2153. uint32_t tom;
  2154. /* read NB_TOM to get the amount of ram stolen for the GPU */
  2155. tom = RREG32(RADEON_NB_TOM);
  2156. rdev->mc.real_vram_size = (((tom >> 16) - (tom & 0xffff) + 1) << 16);
  2157. WREG32(RADEON_CONFIG_MEMSIZE, rdev->mc.real_vram_size);
  2158. rdev->mc.mc_vram_size = rdev->mc.real_vram_size;
  2159. } else {
  2160. rdev->mc.real_vram_size = RREG32(RADEON_CONFIG_MEMSIZE);
  2161. /* Some production boards of m6 will report 0
  2162. * if it's 8 MB
  2163. */
  2164. if (rdev->mc.real_vram_size == 0) {
  2165. rdev->mc.real_vram_size = 8192 * 1024;
  2166. WREG32(RADEON_CONFIG_MEMSIZE, rdev->mc.real_vram_size);
  2167. }
  2168. /* Fix for RN50, M6, M7 with 8/16/32(??) MBs of VRAM -
  2169. * Novell bug 204882 + along with lots of ubuntu ones
  2170. */
  2171. if (rdev->mc.aper_size > config_aper_size)
  2172. config_aper_size = rdev->mc.aper_size;
  2173. if (config_aper_size > rdev->mc.real_vram_size)
  2174. rdev->mc.mc_vram_size = config_aper_size;
  2175. else
  2176. rdev->mc.mc_vram_size = rdev->mc.real_vram_size;
  2177. }
  2178. }
  2179. void r100_vga_set_state(struct radeon_device *rdev, bool state)
  2180. {
  2181. uint32_t temp;
  2182. temp = RREG32(RADEON_CONFIG_CNTL);
  2183. if (state == false) {
  2184. temp &= ~RADEON_CFG_VGA_RAM_EN;
  2185. temp |= RADEON_CFG_VGA_IO_DIS;
  2186. } else {
  2187. temp &= ~RADEON_CFG_VGA_IO_DIS;
  2188. }
  2189. WREG32(RADEON_CONFIG_CNTL, temp);
  2190. }
  2191. void r100_mc_init(struct radeon_device *rdev)
  2192. {
  2193. u64 base;
  2194. r100_vram_get_type(rdev);
  2195. r100_vram_init_sizes(rdev);
  2196. base = rdev->mc.aper_base;
  2197. if (rdev->flags & RADEON_IS_IGP)
  2198. base = (RREG32(RADEON_NB_TOM) & 0xffff) << 16;
  2199. radeon_vram_location(rdev, &rdev->mc, base);
  2200. rdev->mc.gtt_base_align = 0;
  2201. if (!(rdev->flags & RADEON_IS_AGP))
  2202. radeon_gtt_location(rdev, &rdev->mc);
  2203. radeon_update_bandwidth_info(rdev);
  2204. }
  2205. /*
  2206. * Indirect registers accessor
  2207. */
  2208. void r100_pll_errata_after_index(struct radeon_device *rdev)
  2209. {
  2210. if (rdev->pll_errata & CHIP_ERRATA_PLL_DUMMYREADS) {
  2211. (void)RREG32(RADEON_CLOCK_CNTL_DATA);
  2212. (void)RREG32(RADEON_CRTC_GEN_CNTL);
  2213. }
  2214. }
  2215. static void r100_pll_errata_after_data(struct radeon_device *rdev)
  2216. {
  2217. /* This workarounds is necessary on RV100, RS100 and RS200 chips
  2218. * or the chip could hang on a subsequent access
  2219. */
  2220. if (rdev->pll_errata & CHIP_ERRATA_PLL_DELAY) {
  2221. udelay(5000);
  2222. }
  2223. /* This function is required to workaround a hardware bug in some (all?)
  2224. * revisions of the R300. This workaround should be called after every
  2225. * CLOCK_CNTL_INDEX register access. If not, register reads afterward
  2226. * may not be correct.
  2227. */
  2228. if (rdev->pll_errata & CHIP_ERRATA_R300_CG) {
  2229. uint32_t save, tmp;
  2230. save = RREG32(RADEON_CLOCK_CNTL_INDEX);
  2231. tmp = save & ~(0x3f | RADEON_PLL_WR_EN);
  2232. WREG32(RADEON_CLOCK_CNTL_INDEX, tmp);
  2233. tmp = RREG32(RADEON_CLOCK_CNTL_DATA);
  2234. WREG32(RADEON_CLOCK_CNTL_INDEX, save);
  2235. }
  2236. }
  2237. uint32_t r100_pll_rreg(struct radeon_device *rdev, uint32_t reg)
  2238. {
  2239. uint32_t data;
  2240. WREG8(RADEON_CLOCK_CNTL_INDEX, reg & 0x3f);
  2241. r100_pll_errata_after_index(rdev);
  2242. data = RREG32(RADEON_CLOCK_CNTL_DATA);
  2243. r100_pll_errata_after_data(rdev);
  2244. return data;
  2245. }
  2246. void r100_pll_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v)
  2247. {
  2248. WREG8(RADEON_CLOCK_CNTL_INDEX, ((reg & 0x3f) | RADEON_PLL_WR_EN));
  2249. r100_pll_errata_after_index(rdev);
  2250. WREG32(RADEON_CLOCK_CNTL_DATA, v);
  2251. r100_pll_errata_after_data(rdev);
  2252. }
  2253. void r100_set_safe_registers(struct radeon_device *rdev)
  2254. {
  2255. if (ASIC_IS_RN50(rdev)) {
  2256. rdev->config.r100.reg_safe_bm = rn50_reg_safe_bm;
  2257. rdev->config.r100.reg_safe_bm_size = ARRAY_SIZE(rn50_reg_safe_bm);
  2258. } else if (rdev->family < CHIP_R200) {
  2259. rdev->config.r100.reg_safe_bm = r100_reg_safe_bm;
  2260. rdev->config.r100.reg_safe_bm_size = ARRAY_SIZE(r100_reg_safe_bm);
  2261. } else {
  2262. r200_set_safe_registers(rdev);
  2263. }
  2264. }
  2265. /*
  2266. * Debugfs info
  2267. */
  2268. #if defined(CONFIG_DEBUG_FS)
  2269. static int r100_debugfs_rbbm_info(struct seq_file *m, void *data)
  2270. {
  2271. struct drm_info_node *node = (struct drm_info_node *) m->private;
  2272. struct drm_device *dev = node->minor->dev;
  2273. struct radeon_device *rdev = dev->dev_private;
  2274. uint32_t reg, value;
  2275. unsigned i;
  2276. seq_printf(m, "RBBM_STATUS 0x%08x\n", RREG32(RADEON_RBBM_STATUS));
  2277. seq_printf(m, "RBBM_CMDFIFO_STAT 0x%08x\n", RREG32(0xE7C));
  2278. seq_printf(m, "CP_STAT 0x%08x\n", RREG32(RADEON_CP_STAT));
  2279. for (i = 0; i < 64; i++) {
  2280. WREG32(RADEON_RBBM_CMDFIFO_ADDR, i | 0x100);
  2281. reg = (RREG32(RADEON_RBBM_CMDFIFO_DATA) - 1) >> 2;
  2282. WREG32(RADEON_RBBM_CMDFIFO_ADDR, i);
  2283. value = RREG32(RADEON_RBBM_CMDFIFO_DATA);
  2284. seq_printf(m, "[0x%03X] 0x%04X=0x%08X\n", i, reg, value);
  2285. }
  2286. return 0;
  2287. }
  2288. static int r100_debugfs_cp_ring_info(struct seq_file *m, void *data)
  2289. {
  2290. struct drm_info_node *node = (struct drm_info_node *) m->private;
  2291. struct drm_device *dev = node->minor->dev;
  2292. struct radeon_device *rdev = dev->dev_private;
  2293. uint32_t rdp, wdp;
  2294. unsigned count, i, j;
  2295. radeon_ring_free_size(rdev);
  2296. rdp = RREG32(RADEON_CP_RB_RPTR);
  2297. wdp = RREG32(RADEON_CP_RB_WPTR);
  2298. count = (rdp + rdev->cp.ring_size - wdp) & rdev->cp.ptr_mask;
  2299. seq_printf(m, "CP_STAT 0x%08x\n", RREG32(RADEON_CP_STAT));
  2300. seq_printf(m, "CP_RB_WPTR 0x%08x\n", wdp);
  2301. seq_printf(m, "CP_RB_RPTR 0x%08x\n", rdp);
  2302. seq_printf(m, "%u free dwords in ring\n", rdev->cp.ring_free_dw);
  2303. seq_printf(m, "%u dwords in ring\n", count);
  2304. for (j = 0; j <= count; j++) {
  2305. i = (rdp + j) & rdev->cp.ptr_mask;
  2306. seq_printf(m, "r[%04d]=0x%08x\n", i, rdev->cp.ring[i]);
  2307. }
  2308. return 0;
  2309. }
  2310. static int r100_debugfs_cp_csq_fifo(struct seq_file *m, void *data)
  2311. {
  2312. struct drm_info_node *node = (struct drm_info_node *) m->private;
  2313. struct drm_device *dev = node->minor->dev;
  2314. struct radeon_device *rdev = dev->dev_private;
  2315. uint32_t csq_stat, csq2_stat, tmp;
  2316. unsigned r_rptr, r_wptr, ib1_rptr, ib1_wptr, ib2_rptr, ib2_wptr;
  2317. unsigned i;
  2318. seq_printf(m, "CP_STAT 0x%08x\n", RREG32(RADEON_CP_STAT));
  2319. seq_printf(m, "CP_CSQ_MODE 0x%08x\n", RREG32(RADEON_CP_CSQ_MODE));
  2320. csq_stat = RREG32(RADEON_CP_CSQ_STAT);
  2321. csq2_stat = RREG32(RADEON_CP_CSQ2_STAT);
  2322. r_rptr = (csq_stat >> 0) & 0x3ff;
  2323. r_wptr = (csq_stat >> 10) & 0x3ff;
  2324. ib1_rptr = (csq_stat >> 20) & 0x3ff;
  2325. ib1_wptr = (csq2_stat >> 0) & 0x3ff;
  2326. ib2_rptr = (csq2_stat >> 10) & 0x3ff;
  2327. ib2_wptr = (csq2_stat >> 20) & 0x3ff;
  2328. seq_printf(m, "CP_CSQ_STAT 0x%08x\n", csq_stat);
  2329. seq_printf(m, "CP_CSQ2_STAT 0x%08x\n", csq2_stat);
  2330. seq_printf(m, "Ring rptr %u\n", r_rptr);
  2331. seq_printf(m, "Ring wptr %u\n", r_wptr);
  2332. seq_printf(m, "Indirect1 rptr %u\n", ib1_rptr);
  2333. seq_printf(m, "Indirect1 wptr %u\n", ib1_wptr);
  2334. seq_printf(m, "Indirect2 rptr %u\n", ib2_rptr);
  2335. seq_printf(m, "Indirect2 wptr %u\n", ib2_wptr);
  2336. /* FIXME: 0, 128, 640 depends on fifo setup see cp_init_kms
  2337. * 128 = indirect1_start * 8 & 640 = indirect2_start * 8 */
  2338. seq_printf(m, "Ring fifo:\n");
  2339. for (i = 0; i < 256; i++) {
  2340. WREG32(RADEON_CP_CSQ_ADDR, i << 2);
  2341. tmp = RREG32(RADEON_CP_CSQ_DATA);
  2342. seq_printf(m, "rfifo[%04d]=0x%08X\n", i, tmp);
  2343. }
  2344. seq_printf(m, "Indirect1 fifo:\n");
  2345. for (i = 256; i <= 512; i++) {
  2346. WREG32(RADEON_CP_CSQ_ADDR, i << 2);
  2347. tmp = RREG32(RADEON_CP_CSQ_DATA);
  2348. seq_printf(m, "ib1fifo[%04d]=0x%08X\n", i, tmp);
  2349. }
  2350. seq_printf(m, "Indirect2 fifo:\n");
  2351. for (i = 640; i < ib1_wptr; i++) {
  2352. WREG32(RADEON_CP_CSQ_ADDR, i << 2);
  2353. tmp = RREG32(RADEON_CP_CSQ_DATA);
  2354. seq_printf(m, "ib2fifo[%04d]=0x%08X\n", i, tmp);
  2355. }
  2356. return 0;
  2357. }
  2358. static int r100_debugfs_mc_info(struct seq_file *m, void *data)
  2359. {
  2360. struct drm_info_node *node = (struct drm_info_node *) m->private;
  2361. struct drm_device *dev = node->minor->dev;
  2362. struct radeon_device *rdev = dev->dev_private;
  2363. uint32_t tmp;
  2364. tmp = RREG32(RADEON_CONFIG_MEMSIZE);
  2365. seq_printf(m, "CONFIG_MEMSIZE 0x%08x\n", tmp);
  2366. tmp = RREG32(RADEON_MC_FB_LOCATION);
  2367. seq_printf(m, "MC_FB_LOCATION 0x%08x\n", tmp);
  2368. tmp = RREG32(RADEON_BUS_CNTL);
  2369. seq_printf(m, "BUS_CNTL 0x%08x\n", tmp);
  2370. tmp = RREG32(RADEON_MC_AGP_LOCATION);
  2371. seq_printf(m, "MC_AGP_LOCATION 0x%08x\n", tmp);
  2372. tmp = RREG32(RADEON_AGP_BASE);
  2373. seq_printf(m, "AGP_BASE 0x%08x\n", tmp);
  2374. tmp = RREG32(RADEON_HOST_PATH_CNTL);
  2375. seq_printf(m, "HOST_PATH_CNTL 0x%08x\n", tmp);
  2376. tmp = RREG32(0x01D0);
  2377. seq_printf(m, "AIC_CTRL 0x%08x\n", tmp);
  2378. tmp = RREG32(RADEON_AIC_LO_ADDR);
  2379. seq_printf(m, "AIC_LO_ADDR 0x%08x\n", tmp);
  2380. tmp = RREG32(RADEON_AIC_HI_ADDR);
  2381. seq_printf(m, "AIC_HI_ADDR 0x%08x\n", tmp);
  2382. tmp = RREG32(0x01E4);
  2383. seq_printf(m, "AIC_TLB_ADDR 0x%08x\n", tmp);
  2384. return 0;
  2385. }
  2386. static struct drm_info_list r100_debugfs_rbbm_list[] = {
  2387. {"r100_rbbm_info", r100_debugfs_rbbm_info, 0, NULL},
  2388. };
  2389. static struct drm_info_list r100_debugfs_cp_list[] = {
  2390. {"r100_cp_ring_info", r100_debugfs_cp_ring_info, 0, NULL},
  2391. {"r100_cp_csq_fifo", r100_debugfs_cp_csq_fifo, 0, NULL},
  2392. };
  2393. static struct drm_info_list r100_debugfs_mc_info_list[] = {
  2394. {"r100_mc_info", r100_debugfs_mc_info, 0, NULL},
  2395. };
  2396. #endif
  2397. int r100_debugfs_rbbm_init(struct radeon_device *rdev)
  2398. {
  2399. #if defined(CONFIG_DEBUG_FS)
  2400. return radeon_debugfs_add_files(rdev, r100_debugfs_rbbm_list, 1);
  2401. #else
  2402. return 0;
  2403. #endif
  2404. }
  2405. int r100_debugfs_cp_init(struct radeon_device *rdev)
  2406. {
  2407. #if defined(CONFIG_DEBUG_FS)
  2408. return radeon_debugfs_add_files(rdev, r100_debugfs_cp_list, 2);
  2409. #else
  2410. return 0;
  2411. #endif
  2412. }
  2413. int r100_debugfs_mc_info_init(struct radeon_device *rdev)
  2414. {
  2415. #if defined(CONFIG_DEBUG_FS)
  2416. return radeon_debugfs_add_files(rdev, r100_debugfs_mc_info_list, 1);
  2417. #else
  2418. return 0;
  2419. #endif
  2420. }
  2421. int r100_set_surface_reg(struct radeon_device *rdev, int reg,
  2422. uint32_t tiling_flags, uint32_t pitch,
  2423. uint32_t offset, uint32_t obj_size)
  2424. {
  2425. int surf_index = reg * 16;
  2426. int flags = 0;
  2427. if (rdev->family <= CHIP_RS200) {
  2428. if ((tiling_flags & (RADEON_TILING_MACRO|RADEON_TILING_MICRO))
  2429. == (RADEON_TILING_MACRO|RADEON_TILING_MICRO))
  2430. flags |= RADEON_SURF_TILE_COLOR_BOTH;
  2431. if (tiling_flags & RADEON_TILING_MACRO)
  2432. flags |= RADEON_SURF_TILE_COLOR_MACRO;
  2433. } else if (rdev->family <= CHIP_RV280) {
  2434. if (tiling_flags & (RADEON_TILING_MACRO))
  2435. flags |= R200_SURF_TILE_COLOR_MACRO;
  2436. if (tiling_flags & RADEON_TILING_MICRO)
  2437. flags |= R200_SURF_TILE_COLOR_MICRO;
  2438. } else {
  2439. if (tiling_flags & RADEON_TILING_MACRO)
  2440. flags |= R300_SURF_TILE_MACRO;
  2441. if (tiling_flags & RADEON_TILING_MICRO)
  2442. flags |= R300_SURF_TILE_MICRO;
  2443. }
  2444. if (tiling_flags & RADEON_TILING_SWAP_16BIT)
  2445. flags |= RADEON_SURF_AP0_SWP_16BPP | RADEON_SURF_AP1_SWP_16BPP;
  2446. if (tiling_flags & RADEON_TILING_SWAP_32BIT)
  2447. flags |= RADEON_SURF_AP0_SWP_32BPP | RADEON_SURF_AP1_SWP_32BPP;
  2448. /* when we aren't tiling the pitch seems to needs to be furtherdivided down. - tested on power5 + rn50 server */
  2449. if (tiling_flags & (RADEON_TILING_SWAP_16BIT | RADEON_TILING_SWAP_32BIT)) {
  2450. if (!(tiling_flags & (RADEON_TILING_MACRO | RADEON_TILING_MICRO)))
  2451. if (ASIC_IS_RN50(rdev))
  2452. pitch /= 16;
  2453. }
  2454. /* r100/r200 divide by 16 */
  2455. if (rdev->family < CHIP_R300)
  2456. flags |= pitch / 16;
  2457. else
  2458. flags |= pitch / 8;
  2459. DRM_DEBUG_KMS("writing surface %d %d %x %x\n", reg, flags, offset, offset+obj_size-1);
  2460. WREG32(RADEON_SURFACE0_INFO + surf_index, flags);
  2461. WREG32(RADEON_SURFACE0_LOWER_BOUND + surf_index, offset);
  2462. WREG32(RADEON_SURFACE0_UPPER_BOUND + surf_index, offset + obj_size - 1);
  2463. return 0;
  2464. }
  2465. void r100_clear_surface_reg(struct radeon_device *rdev, int reg)
  2466. {
  2467. int surf_index = reg * 16;
  2468. WREG32(RADEON_SURFACE0_INFO + surf_index, 0);
  2469. }
  2470. void r100_bandwidth_update(struct radeon_device *rdev)
  2471. {
  2472. fixed20_12 trcd_ff, trp_ff, tras_ff, trbs_ff, tcas_ff;
  2473. fixed20_12 sclk_ff, mclk_ff, sclk_eff_ff, sclk_delay_ff;
  2474. fixed20_12 peak_disp_bw, mem_bw, pix_clk, pix_clk2, temp_ff, crit_point_ff;
  2475. uint32_t temp, data, mem_trcd, mem_trp, mem_tras;
  2476. fixed20_12 memtcas_ff[8] = {
  2477. dfixed_init(1),
  2478. dfixed_init(2),
  2479. dfixed_init(3),
  2480. dfixed_init(0),
  2481. dfixed_init_half(1),
  2482. dfixed_init_half(2),
  2483. dfixed_init(0),
  2484. };
  2485. fixed20_12 memtcas_rs480_ff[8] = {
  2486. dfixed_init(0),
  2487. dfixed_init(1),
  2488. dfixed_init(2),
  2489. dfixed_init(3),
  2490. dfixed_init(0),
  2491. dfixed_init_half(1),
  2492. dfixed_init_half(2),
  2493. dfixed_init_half(3),
  2494. };
  2495. fixed20_12 memtcas2_ff[8] = {
  2496. dfixed_init(0),
  2497. dfixed_init(1),
  2498. dfixed_init(2),
  2499. dfixed_init(3),
  2500. dfixed_init(4),
  2501. dfixed_init(5),
  2502. dfixed_init(6),
  2503. dfixed_init(7),
  2504. };
  2505. fixed20_12 memtrbs[8] = {
  2506. dfixed_init(1),
  2507. dfixed_init_half(1),
  2508. dfixed_init(2),
  2509. dfixed_init_half(2),
  2510. dfixed_init(3),
  2511. dfixed_init_half(3),
  2512. dfixed_init(4),
  2513. dfixed_init_half(4)
  2514. };
  2515. fixed20_12 memtrbs_r4xx[8] = {
  2516. dfixed_init(4),
  2517. dfixed_init(5),
  2518. dfixed_init(6),
  2519. dfixed_init(7),
  2520. dfixed_init(8),
  2521. dfixed_init(9),
  2522. dfixed_init(10),
  2523. dfixed_init(11)
  2524. };
  2525. fixed20_12 min_mem_eff;
  2526. fixed20_12 mc_latency_sclk, mc_latency_mclk, k1;
  2527. fixed20_12 cur_latency_mclk, cur_latency_sclk;
  2528. fixed20_12 disp_latency, disp_latency_overhead, disp_drain_rate,
  2529. disp_drain_rate2, read_return_rate;
  2530. fixed20_12 time_disp1_drop_priority;
  2531. int c;
  2532. int cur_size = 16; /* in octawords */
  2533. int critical_point = 0, critical_point2;
  2534. /* uint32_t read_return_rate, time_disp1_drop_priority; */
  2535. int stop_req, max_stop_req;
  2536. struct drm_display_mode *mode1 = NULL;
  2537. struct drm_display_mode *mode2 = NULL;
  2538. uint32_t pixel_bytes1 = 0;
  2539. uint32_t pixel_bytes2 = 0;
  2540. radeon_update_display_priority(rdev);
  2541. if (rdev->mode_info.crtcs[0]->base.enabled) {
  2542. mode1 = &rdev->mode_info.crtcs[0]->base.mode;
  2543. pixel_bytes1 = rdev->mode_info.crtcs[0]->base.fb->bits_per_pixel / 8;
  2544. }
  2545. if (!(rdev->flags & RADEON_SINGLE_CRTC)) {
  2546. if (rdev->mode_info.crtcs[1]->base.enabled) {
  2547. mode2 = &rdev->mode_info.crtcs[1]->base.mode;
  2548. pixel_bytes2 = rdev->mode_info.crtcs[1]->base.fb->bits_per_pixel / 8;
  2549. }
  2550. }
  2551. min_mem_eff.full = dfixed_const_8(0);
  2552. /* get modes */
  2553. if ((rdev->disp_priority == 2) && ASIC_IS_R300(rdev)) {
  2554. uint32_t mc_init_misc_lat_timer = RREG32(R300_MC_INIT_MISC_LAT_TIMER);
  2555. mc_init_misc_lat_timer &= ~(R300_MC_DISP1R_INIT_LAT_MASK << R300_MC_DISP1R_INIT_LAT_SHIFT);
  2556. mc_init_misc_lat_timer &= ~(R300_MC_DISP0R_INIT_LAT_MASK << R300_MC_DISP0R_INIT_LAT_SHIFT);
  2557. /* check crtc enables */
  2558. if (mode2)
  2559. mc_init_misc_lat_timer |= (1 << R300_MC_DISP1R_INIT_LAT_SHIFT);
  2560. if (mode1)
  2561. mc_init_misc_lat_timer |= (1 << R300_MC_DISP0R_INIT_LAT_SHIFT);
  2562. WREG32(R300_MC_INIT_MISC_LAT_TIMER, mc_init_misc_lat_timer);
  2563. }
  2564. /*
  2565. * determine is there is enough bw for current mode
  2566. */
  2567. sclk_ff = rdev->pm.sclk;
  2568. mclk_ff = rdev->pm.mclk;
  2569. temp = (rdev->mc.vram_width / 8) * (rdev->mc.vram_is_ddr ? 2 : 1);
  2570. temp_ff.full = dfixed_const(temp);
  2571. mem_bw.full = dfixed_mul(mclk_ff, temp_ff);
  2572. pix_clk.full = 0;
  2573. pix_clk2.full = 0;
  2574. peak_disp_bw.full = 0;
  2575. if (mode1) {
  2576. temp_ff.full = dfixed_const(1000);
  2577. pix_clk.full = dfixed_const(mode1->clock); /* convert to fixed point */
  2578. pix_clk.full = dfixed_div(pix_clk, temp_ff);
  2579. temp_ff.full = dfixed_const(pixel_bytes1);
  2580. peak_disp_bw.full += dfixed_mul(pix_clk, temp_ff);
  2581. }
  2582. if (mode2) {
  2583. temp_ff.full = dfixed_const(1000);
  2584. pix_clk2.full = dfixed_const(mode2->clock); /* convert to fixed point */
  2585. pix_clk2.full = dfixed_div(pix_clk2, temp_ff);
  2586. temp_ff.full = dfixed_const(pixel_bytes2);
  2587. peak_disp_bw.full += dfixed_mul(pix_clk2, temp_ff);
  2588. }
  2589. mem_bw.full = dfixed_mul(mem_bw, min_mem_eff);
  2590. if (peak_disp_bw.full >= mem_bw.full) {
  2591. DRM_ERROR("You may not have enough display bandwidth for current mode\n"
  2592. "If you have flickering problem, try to lower resolution, refresh rate, or color depth\n");
  2593. }
  2594. /* Get values from the EXT_MEM_CNTL register...converting its contents. */
  2595. temp = RREG32(RADEON_MEM_TIMING_CNTL);
  2596. if ((rdev->family == CHIP_RV100) || (rdev->flags & RADEON_IS_IGP)) { /* RV100, M6, IGPs */
  2597. mem_trcd = ((temp >> 2) & 0x3) + 1;
  2598. mem_trp = ((temp & 0x3)) + 1;
  2599. mem_tras = ((temp & 0x70) >> 4) + 1;
  2600. } else if (rdev->family == CHIP_R300 ||
  2601. rdev->family == CHIP_R350) { /* r300, r350 */
  2602. mem_trcd = (temp & 0x7) + 1;
  2603. mem_trp = ((temp >> 8) & 0x7) + 1;
  2604. mem_tras = ((temp >> 11) & 0xf) + 4;
  2605. } else if (rdev->family == CHIP_RV350 ||
  2606. rdev->family <= CHIP_RV380) {
  2607. /* rv3x0 */
  2608. mem_trcd = (temp & 0x7) + 3;
  2609. mem_trp = ((temp >> 8) & 0x7) + 3;
  2610. mem_tras = ((temp >> 11) & 0xf) + 6;
  2611. } else if (rdev->family == CHIP_R420 ||
  2612. rdev->family == CHIP_R423 ||
  2613. rdev->family == CHIP_RV410) {
  2614. /* r4xx */
  2615. mem_trcd = (temp & 0xf) + 3;
  2616. if (mem_trcd > 15)
  2617. mem_trcd = 15;
  2618. mem_trp = ((temp >> 8) & 0xf) + 3;
  2619. if (mem_trp > 15)
  2620. mem_trp = 15;
  2621. mem_tras = ((temp >> 12) & 0x1f) + 6;
  2622. if (mem_tras > 31)
  2623. mem_tras = 31;
  2624. } else { /* RV200, R200 */
  2625. mem_trcd = (temp & 0x7) + 1;
  2626. mem_trp = ((temp >> 8) & 0x7) + 1;
  2627. mem_tras = ((temp >> 12) & 0xf) + 4;
  2628. }
  2629. /* convert to FF */
  2630. trcd_ff.full = dfixed_const(mem_trcd);
  2631. trp_ff.full = dfixed_const(mem_trp);
  2632. tras_ff.full = dfixed_const(mem_tras);
  2633. /* Get values from the MEM_SDRAM_MODE_REG register...converting its */
  2634. temp = RREG32(RADEON_MEM_SDRAM_MODE_REG);
  2635. data = (temp & (7 << 20)) >> 20;
  2636. if ((rdev->family == CHIP_RV100) || rdev->flags & RADEON_IS_IGP) {
  2637. if (rdev->family == CHIP_RS480) /* don't think rs400 */
  2638. tcas_ff = memtcas_rs480_ff[data];
  2639. else
  2640. tcas_ff = memtcas_ff[data];
  2641. } else
  2642. tcas_ff = memtcas2_ff[data];
  2643. if (rdev->family == CHIP_RS400 ||
  2644. rdev->family == CHIP_RS480) {
  2645. /* extra cas latency stored in bits 23-25 0-4 clocks */
  2646. data = (temp >> 23) & 0x7;
  2647. if (data < 5)
  2648. tcas_ff.full += dfixed_const(data);
  2649. }
  2650. if (ASIC_IS_R300(rdev) && !(rdev->flags & RADEON_IS_IGP)) {
  2651. /* on the R300, Tcas is included in Trbs.
  2652. */
  2653. temp = RREG32(RADEON_MEM_CNTL);
  2654. data = (R300_MEM_NUM_CHANNELS_MASK & temp);
  2655. if (data == 1) {
  2656. if (R300_MEM_USE_CD_CH_ONLY & temp) {
  2657. temp = RREG32(R300_MC_IND_INDEX);
  2658. temp &= ~R300_MC_IND_ADDR_MASK;
  2659. temp |= R300_MC_READ_CNTL_CD_mcind;
  2660. WREG32(R300_MC_IND_INDEX, temp);
  2661. temp = RREG32(R300_MC_IND_DATA);
  2662. data = (R300_MEM_RBS_POSITION_C_MASK & temp);
  2663. } else {
  2664. temp = RREG32(R300_MC_READ_CNTL_AB);
  2665. data = (R300_MEM_RBS_POSITION_A_MASK & temp);
  2666. }
  2667. } else {
  2668. temp = RREG32(R300_MC_READ_CNTL_AB);
  2669. data = (R300_MEM_RBS_POSITION_A_MASK & temp);
  2670. }
  2671. if (rdev->family == CHIP_RV410 ||
  2672. rdev->family == CHIP_R420 ||
  2673. rdev->family == CHIP_R423)
  2674. trbs_ff = memtrbs_r4xx[data];
  2675. else
  2676. trbs_ff = memtrbs[data];
  2677. tcas_ff.full += trbs_ff.full;
  2678. }
  2679. sclk_eff_ff.full = sclk_ff.full;
  2680. if (rdev->flags & RADEON_IS_AGP) {
  2681. fixed20_12 agpmode_ff;
  2682. agpmode_ff.full = dfixed_const(radeon_agpmode);
  2683. temp_ff.full = dfixed_const_666(16);
  2684. sclk_eff_ff.full -= dfixed_mul(agpmode_ff, temp_ff);
  2685. }
  2686. /* TODO PCIE lanes may affect this - agpmode == 16?? */
  2687. if (ASIC_IS_R300(rdev)) {
  2688. sclk_delay_ff.full = dfixed_const(250);
  2689. } else {
  2690. if ((rdev->family == CHIP_RV100) ||
  2691. rdev->flags & RADEON_IS_IGP) {
  2692. if (rdev->mc.vram_is_ddr)
  2693. sclk_delay_ff.full = dfixed_const(41);
  2694. else
  2695. sclk_delay_ff.full = dfixed_const(33);
  2696. } else {
  2697. if (rdev->mc.vram_width == 128)
  2698. sclk_delay_ff.full = dfixed_const(57);
  2699. else
  2700. sclk_delay_ff.full = dfixed_const(41);
  2701. }
  2702. }
  2703. mc_latency_sclk.full = dfixed_div(sclk_delay_ff, sclk_eff_ff);
  2704. if (rdev->mc.vram_is_ddr) {
  2705. if (rdev->mc.vram_width == 32) {
  2706. k1.full = dfixed_const(40);
  2707. c = 3;
  2708. } else {
  2709. k1.full = dfixed_const(20);
  2710. c = 1;
  2711. }
  2712. } else {
  2713. k1.full = dfixed_const(40);
  2714. c = 3;
  2715. }
  2716. temp_ff.full = dfixed_const(2);
  2717. mc_latency_mclk.full = dfixed_mul(trcd_ff, temp_ff);
  2718. temp_ff.full = dfixed_const(c);
  2719. mc_latency_mclk.full += dfixed_mul(tcas_ff, temp_ff);
  2720. temp_ff.full = dfixed_const(4);
  2721. mc_latency_mclk.full += dfixed_mul(tras_ff, temp_ff);
  2722. mc_latency_mclk.full += dfixed_mul(trp_ff, temp_ff);
  2723. mc_latency_mclk.full += k1.full;
  2724. mc_latency_mclk.full = dfixed_div(mc_latency_mclk, mclk_ff);
  2725. mc_latency_mclk.full += dfixed_div(temp_ff, sclk_eff_ff);
  2726. /*
  2727. HW cursor time assuming worst case of full size colour cursor.
  2728. */
  2729. temp_ff.full = dfixed_const((2 * (cur_size - (rdev->mc.vram_is_ddr + 1))));
  2730. temp_ff.full += trcd_ff.full;
  2731. if (temp_ff.full < tras_ff.full)
  2732. temp_ff.full = tras_ff.full;
  2733. cur_latency_mclk.full = dfixed_div(temp_ff, mclk_ff);
  2734. temp_ff.full = dfixed_const(cur_size);
  2735. cur_latency_sclk.full = dfixed_div(temp_ff, sclk_eff_ff);
  2736. /*
  2737. Find the total latency for the display data.
  2738. */
  2739. disp_latency_overhead.full = dfixed_const(8);
  2740. disp_latency_overhead.full = dfixed_div(disp_latency_overhead, sclk_ff);
  2741. mc_latency_mclk.full += disp_latency_overhead.full + cur_latency_mclk.full;
  2742. mc_latency_sclk.full += disp_latency_overhead.full + cur_latency_sclk.full;
  2743. if (mc_latency_mclk.full > mc_latency_sclk.full)
  2744. disp_latency.full = mc_latency_mclk.full;
  2745. else
  2746. disp_latency.full = mc_latency_sclk.full;
  2747. /* setup Max GRPH_STOP_REQ default value */
  2748. if (ASIC_IS_RV100(rdev))
  2749. max_stop_req = 0x5c;
  2750. else
  2751. max_stop_req = 0x7c;
  2752. if (mode1) {
  2753. /* CRTC1
  2754. Set GRPH_BUFFER_CNTL register using h/w defined optimal values.
  2755. GRPH_STOP_REQ <= MIN[ 0x7C, (CRTC_H_DISP + 1) * (bit depth) / 0x10 ]
  2756. */
  2757. stop_req = mode1->hdisplay * pixel_bytes1 / 16;
  2758. if (stop_req > max_stop_req)
  2759. stop_req = max_stop_req;
  2760. /*
  2761. Find the drain rate of the display buffer.
  2762. */
  2763. temp_ff.full = dfixed_const((16/pixel_bytes1));
  2764. disp_drain_rate.full = dfixed_div(pix_clk, temp_ff);
  2765. /*
  2766. Find the critical point of the display buffer.
  2767. */
  2768. crit_point_ff.full = dfixed_mul(disp_drain_rate, disp_latency);
  2769. crit_point_ff.full += dfixed_const_half(0);
  2770. critical_point = dfixed_trunc(crit_point_ff);
  2771. if (rdev->disp_priority == 2) {
  2772. critical_point = 0;
  2773. }
  2774. /*
  2775. The critical point should never be above max_stop_req-4. Setting
  2776. GRPH_CRITICAL_CNTL = 0 will thus force high priority all the time.
  2777. */
  2778. if (max_stop_req - critical_point < 4)
  2779. critical_point = 0;
  2780. if (critical_point == 0 && mode2 && rdev->family == CHIP_R300) {
  2781. /* some R300 cards have problem with this set to 0, when CRTC2 is enabled.*/
  2782. critical_point = 0x10;
  2783. }
  2784. temp = RREG32(RADEON_GRPH_BUFFER_CNTL);
  2785. temp &= ~(RADEON_GRPH_STOP_REQ_MASK);
  2786. temp |= (stop_req << RADEON_GRPH_STOP_REQ_SHIFT);
  2787. temp &= ~(RADEON_GRPH_START_REQ_MASK);
  2788. if ((rdev->family == CHIP_R350) &&
  2789. (stop_req > 0x15)) {
  2790. stop_req -= 0x10;
  2791. }
  2792. temp |= (stop_req << RADEON_GRPH_START_REQ_SHIFT);
  2793. temp |= RADEON_GRPH_BUFFER_SIZE;
  2794. temp &= ~(RADEON_GRPH_CRITICAL_CNTL |
  2795. RADEON_GRPH_CRITICAL_AT_SOF |
  2796. RADEON_GRPH_STOP_CNTL);
  2797. /*
  2798. Write the result into the register.
  2799. */
  2800. WREG32(RADEON_GRPH_BUFFER_CNTL, ((temp & ~RADEON_GRPH_CRITICAL_POINT_MASK) |
  2801. (critical_point << RADEON_GRPH_CRITICAL_POINT_SHIFT)));
  2802. #if 0
  2803. if ((rdev->family == CHIP_RS400) ||
  2804. (rdev->family == CHIP_RS480)) {
  2805. /* attempt to program RS400 disp regs correctly ??? */
  2806. temp = RREG32(RS400_DISP1_REG_CNTL);
  2807. temp &= ~(RS400_DISP1_START_REQ_LEVEL_MASK |
  2808. RS400_DISP1_STOP_REQ_LEVEL_MASK);
  2809. WREG32(RS400_DISP1_REQ_CNTL1, (temp |
  2810. (critical_point << RS400_DISP1_START_REQ_LEVEL_SHIFT) |
  2811. (critical_point << RS400_DISP1_STOP_REQ_LEVEL_SHIFT)));
  2812. temp = RREG32(RS400_DMIF_MEM_CNTL1);
  2813. temp &= ~(RS400_DISP1_CRITICAL_POINT_START_MASK |
  2814. RS400_DISP1_CRITICAL_POINT_STOP_MASK);
  2815. WREG32(RS400_DMIF_MEM_CNTL1, (temp |
  2816. (critical_point << RS400_DISP1_CRITICAL_POINT_START_SHIFT) |
  2817. (critical_point << RS400_DISP1_CRITICAL_POINT_STOP_SHIFT)));
  2818. }
  2819. #endif
  2820. DRM_DEBUG_KMS("GRPH_BUFFER_CNTL from to %x\n",
  2821. /* (unsigned int)info->SavedReg->grph_buffer_cntl, */
  2822. (unsigned int)RREG32(RADEON_GRPH_BUFFER_CNTL));
  2823. }
  2824. if (mode2) {
  2825. u32 grph2_cntl;
  2826. stop_req = mode2->hdisplay * pixel_bytes2 / 16;
  2827. if (stop_req > max_stop_req)
  2828. stop_req = max_stop_req;
  2829. /*
  2830. Find the drain rate of the display buffer.
  2831. */
  2832. temp_ff.full = dfixed_const((16/pixel_bytes2));
  2833. disp_drain_rate2.full = dfixed_div(pix_clk2, temp_ff);
  2834. grph2_cntl = RREG32(RADEON_GRPH2_BUFFER_CNTL);
  2835. grph2_cntl &= ~(RADEON_GRPH_STOP_REQ_MASK);
  2836. grph2_cntl |= (stop_req << RADEON_GRPH_STOP_REQ_SHIFT);
  2837. grph2_cntl &= ~(RADEON_GRPH_START_REQ_MASK);
  2838. if ((rdev->family == CHIP_R350) &&
  2839. (stop_req > 0x15)) {
  2840. stop_req -= 0x10;
  2841. }
  2842. grph2_cntl |= (stop_req << RADEON_GRPH_START_REQ_SHIFT);
  2843. grph2_cntl |= RADEON_GRPH_BUFFER_SIZE;
  2844. grph2_cntl &= ~(RADEON_GRPH_CRITICAL_CNTL |
  2845. RADEON_GRPH_CRITICAL_AT_SOF |
  2846. RADEON_GRPH_STOP_CNTL);
  2847. if ((rdev->family == CHIP_RS100) ||
  2848. (rdev->family == CHIP_RS200))
  2849. critical_point2 = 0;
  2850. else {
  2851. temp = (rdev->mc.vram_width * rdev->mc.vram_is_ddr + 1)/128;
  2852. temp_ff.full = dfixed_const(temp);
  2853. temp_ff.full = dfixed_mul(mclk_ff, temp_ff);
  2854. if (sclk_ff.full < temp_ff.full)
  2855. temp_ff.full = sclk_ff.full;
  2856. read_return_rate.full = temp_ff.full;
  2857. if (mode1) {
  2858. temp_ff.full = read_return_rate.full - disp_drain_rate.full;
  2859. time_disp1_drop_priority.full = dfixed_div(crit_point_ff, temp_ff);
  2860. } else {
  2861. time_disp1_drop_priority.full = 0;
  2862. }
  2863. crit_point_ff.full = disp_latency.full + time_disp1_drop_priority.full + disp_latency.full;
  2864. crit_point_ff.full = dfixed_mul(crit_point_ff, disp_drain_rate2);
  2865. crit_point_ff.full += dfixed_const_half(0);
  2866. critical_point2 = dfixed_trunc(crit_point_ff);
  2867. if (rdev->disp_priority == 2) {
  2868. critical_point2 = 0;
  2869. }
  2870. if (max_stop_req - critical_point2 < 4)
  2871. critical_point2 = 0;
  2872. }
  2873. if (critical_point2 == 0 && rdev->family == CHIP_R300) {
  2874. /* some R300 cards have problem with this set to 0 */
  2875. critical_point2 = 0x10;
  2876. }
  2877. WREG32(RADEON_GRPH2_BUFFER_CNTL, ((grph2_cntl & ~RADEON_GRPH_CRITICAL_POINT_MASK) |
  2878. (critical_point2 << RADEON_GRPH_CRITICAL_POINT_SHIFT)));
  2879. if ((rdev->family == CHIP_RS400) ||
  2880. (rdev->family == CHIP_RS480)) {
  2881. #if 0
  2882. /* attempt to program RS400 disp2 regs correctly ??? */
  2883. temp = RREG32(RS400_DISP2_REQ_CNTL1);
  2884. temp &= ~(RS400_DISP2_START_REQ_LEVEL_MASK |
  2885. RS400_DISP2_STOP_REQ_LEVEL_MASK);
  2886. WREG32(RS400_DISP2_REQ_CNTL1, (temp |
  2887. (critical_point2 << RS400_DISP1_START_REQ_LEVEL_SHIFT) |
  2888. (critical_point2 << RS400_DISP1_STOP_REQ_LEVEL_SHIFT)));
  2889. temp = RREG32(RS400_DISP2_REQ_CNTL2);
  2890. temp &= ~(RS400_DISP2_CRITICAL_POINT_START_MASK |
  2891. RS400_DISP2_CRITICAL_POINT_STOP_MASK);
  2892. WREG32(RS400_DISP2_REQ_CNTL2, (temp |
  2893. (critical_point2 << RS400_DISP2_CRITICAL_POINT_START_SHIFT) |
  2894. (critical_point2 << RS400_DISP2_CRITICAL_POINT_STOP_SHIFT)));
  2895. #endif
  2896. WREG32(RS400_DISP2_REQ_CNTL1, 0x105DC1CC);
  2897. WREG32(RS400_DISP2_REQ_CNTL2, 0x2749D000);
  2898. WREG32(RS400_DMIF_MEM_CNTL1, 0x29CA71DC);
  2899. WREG32(RS400_DISP1_REQ_CNTL1, 0x28FBC3AC);
  2900. }
  2901. DRM_DEBUG_KMS("GRPH2_BUFFER_CNTL from to %x\n",
  2902. (unsigned int)RREG32(RADEON_GRPH2_BUFFER_CNTL));
  2903. }
  2904. }
  2905. static inline void r100_cs_track_texture_print(struct r100_cs_track_texture *t)
  2906. {
  2907. DRM_ERROR("pitch %d\n", t->pitch);
  2908. DRM_ERROR("use_pitch %d\n", t->use_pitch);
  2909. DRM_ERROR("width %d\n", t->width);
  2910. DRM_ERROR("width_11 %d\n", t->width_11);
  2911. DRM_ERROR("height %d\n", t->height);
  2912. DRM_ERROR("height_11 %d\n", t->height_11);
  2913. DRM_ERROR("num levels %d\n", t->num_levels);
  2914. DRM_ERROR("depth %d\n", t->txdepth);
  2915. DRM_ERROR("bpp %d\n", t->cpp);
  2916. DRM_ERROR("coordinate type %d\n", t->tex_coord_type);
  2917. DRM_ERROR("width round to power of 2 %d\n", t->roundup_w);
  2918. DRM_ERROR("height round to power of 2 %d\n", t->roundup_h);
  2919. DRM_ERROR("compress format %d\n", t->compress_format);
  2920. }
  2921. static int r100_track_compress_size(int compress_format, int w, int h)
  2922. {
  2923. int block_width, block_height, block_bytes;
  2924. int wblocks, hblocks;
  2925. int min_wblocks;
  2926. int sz;
  2927. block_width = 4;
  2928. block_height = 4;
  2929. switch (compress_format) {
  2930. case R100_TRACK_COMP_DXT1:
  2931. block_bytes = 8;
  2932. min_wblocks = 4;
  2933. break;
  2934. default:
  2935. case R100_TRACK_COMP_DXT35:
  2936. block_bytes = 16;
  2937. min_wblocks = 2;
  2938. break;
  2939. }
  2940. hblocks = (h + block_height - 1) / block_height;
  2941. wblocks = (w + block_width - 1) / block_width;
  2942. if (wblocks < min_wblocks)
  2943. wblocks = min_wblocks;
  2944. sz = wblocks * hblocks * block_bytes;
  2945. return sz;
  2946. }
  2947. static int r100_cs_track_cube(struct radeon_device *rdev,
  2948. struct r100_cs_track *track, unsigned idx)
  2949. {
  2950. unsigned face, w, h;
  2951. struct radeon_bo *cube_robj;
  2952. unsigned long size;
  2953. unsigned compress_format = track->textures[idx].compress_format;
  2954. for (face = 0; face < 5; face++) {
  2955. cube_robj = track->textures[idx].cube_info[face].robj;
  2956. w = track->textures[idx].cube_info[face].width;
  2957. h = track->textures[idx].cube_info[face].height;
  2958. if (compress_format) {
  2959. size = r100_track_compress_size(compress_format, w, h);
  2960. } else
  2961. size = w * h;
  2962. size *= track->textures[idx].cpp;
  2963. size += track->textures[idx].cube_info[face].offset;
  2964. if (size > radeon_bo_size(cube_robj)) {
  2965. DRM_ERROR("Cube texture offset greater than object size %lu %lu\n",
  2966. size, radeon_bo_size(cube_robj));
  2967. r100_cs_track_texture_print(&track->textures[idx]);
  2968. return -1;
  2969. }
  2970. }
  2971. return 0;
  2972. }
  2973. static int r100_cs_track_texture_check(struct radeon_device *rdev,
  2974. struct r100_cs_track *track)
  2975. {
  2976. struct radeon_bo *robj;
  2977. unsigned long size;
  2978. unsigned u, i, w, h, d;
  2979. int ret;
  2980. for (u = 0; u < track->num_texture; u++) {
  2981. if (!track->textures[u].enabled)
  2982. continue;
  2983. if (track->textures[u].lookup_disable)
  2984. continue;
  2985. robj = track->textures[u].robj;
  2986. if (robj == NULL) {
  2987. DRM_ERROR("No texture bound to unit %u\n", u);
  2988. return -EINVAL;
  2989. }
  2990. size = 0;
  2991. for (i = 0; i <= track->textures[u].num_levels; i++) {
  2992. if (track->textures[u].use_pitch) {
  2993. if (rdev->family < CHIP_R300)
  2994. w = (track->textures[u].pitch / track->textures[u].cpp) / (1 << i);
  2995. else
  2996. w = track->textures[u].pitch / (1 << i);
  2997. } else {
  2998. w = track->textures[u].width;
  2999. if (rdev->family >= CHIP_RV515)
  3000. w |= track->textures[u].width_11;
  3001. w = w / (1 << i);
  3002. if (track->textures[u].roundup_w)
  3003. w = roundup_pow_of_two(w);
  3004. }
  3005. h = track->textures[u].height;
  3006. if (rdev->family >= CHIP_RV515)
  3007. h |= track->textures[u].height_11;
  3008. h = h / (1 << i);
  3009. if (track->textures[u].roundup_h)
  3010. h = roundup_pow_of_two(h);
  3011. if (track->textures[u].tex_coord_type == 1) {
  3012. d = (1 << track->textures[u].txdepth) / (1 << i);
  3013. if (!d)
  3014. d = 1;
  3015. } else {
  3016. d = 1;
  3017. }
  3018. if (track->textures[u].compress_format) {
  3019. size += r100_track_compress_size(track->textures[u].compress_format, w, h) * d;
  3020. /* compressed textures are block based */
  3021. } else
  3022. size += w * h * d;
  3023. }
  3024. size *= track->textures[u].cpp;
  3025. switch (track->textures[u].tex_coord_type) {
  3026. case 0:
  3027. case 1:
  3028. break;
  3029. case 2:
  3030. if (track->separate_cube) {
  3031. ret = r100_cs_track_cube(rdev, track, u);
  3032. if (ret)
  3033. return ret;
  3034. } else
  3035. size *= 6;
  3036. break;
  3037. default:
  3038. DRM_ERROR("Invalid texture coordinate type %u for unit "
  3039. "%u\n", track->textures[u].tex_coord_type, u);
  3040. return -EINVAL;
  3041. }
  3042. if (size > radeon_bo_size(robj)) {
  3043. DRM_ERROR("Texture of unit %u needs %lu bytes but is "
  3044. "%lu\n", u, size, radeon_bo_size(robj));
  3045. r100_cs_track_texture_print(&track->textures[u]);
  3046. return -EINVAL;
  3047. }
  3048. }
  3049. return 0;
  3050. }
  3051. int r100_cs_track_check(struct radeon_device *rdev, struct r100_cs_track *track)
  3052. {
  3053. unsigned i;
  3054. unsigned long size;
  3055. unsigned prim_walk;
  3056. unsigned nverts;
  3057. unsigned num_cb = track->cb_dirty ? track->num_cb : 0;
  3058. if (num_cb && !track->zb_cb_clear && !track->color_channel_mask &&
  3059. !track->blend_read_enable)
  3060. num_cb = 0;
  3061. for (i = 0; i < num_cb; i++) {
  3062. if (track->cb[i].robj == NULL) {
  3063. DRM_ERROR("[drm] No buffer for color buffer %d !\n", i);
  3064. return -EINVAL;
  3065. }
  3066. size = track->cb[i].pitch * track->cb[i].cpp * track->maxy;
  3067. size += track->cb[i].offset;
  3068. if (size > radeon_bo_size(track->cb[i].robj)) {
  3069. DRM_ERROR("[drm] Buffer too small for color buffer %d "
  3070. "(need %lu have %lu) !\n", i, size,
  3071. radeon_bo_size(track->cb[i].robj));
  3072. DRM_ERROR("[drm] color buffer %d (%u %u %u %u)\n",
  3073. i, track->cb[i].pitch, track->cb[i].cpp,
  3074. track->cb[i].offset, track->maxy);
  3075. return -EINVAL;
  3076. }
  3077. }
  3078. track->cb_dirty = false;
  3079. if (track->zb_dirty && track->z_enabled) {
  3080. if (track->zb.robj == NULL) {
  3081. DRM_ERROR("[drm] No buffer for z buffer !\n");
  3082. return -EINVAL;
  3083. }
  3084. size = track->zb.pitch * track->zb.cpp * track->maxy;
  3085. size += track->zb.offset;
  3086. if (size > radeon_bo_size(track->zb.robj)) {
  3087. DRM_ERROR("[drm] Buffer too small for z buffer "
  3088. "(need %lu have %lu) !\n", size,
  3089. radeon_bo_size(track->zb.robj));
  3090. DRM_ERROR("[drm] zbuffer (%u %u %u %u)\n",
  3091. track->zb.pitch, track->zb.cpp,
  3092. track->zb.offset, track->maxy);
  3093. return -EINVAL;
  3094. }
  3095. }
  3096. track->zb_dirty = false;
  3097. if (track->aa_dirty && track->aaresolve) {
  3098. if (track->aa.robj == NULL) {
  3099. DRM_ERROR("[drm] No buffer for AA resolve buffer %d !\n", i);
  3100. return -EINVAL;
  3101. }
  3102. /* I believe the format comes from colorbuffer0. */
  3103. size = track->aa.pitch * track->cb[0].cpp * track->maxy;
  3104. size += track->aa.offset;
  3105. if (size > radeon_bo_size(track->aa.robj)) {
  3106. DRM_ERROR("[drm] Buffer too small for AA resolve buffer %d "
  3107. "(need %lu have %lu) !\n", i, size,
  3108. radeon_bo_size(track->aa.robj));
  3109. DRM_ERROR("[drm] AA resolve buffer %d (%u %u %u %u)\n",
  3110. i, track->aa.pitch, track->cb[0].cpp,
  3111. track->aa.offset, track->maxy);
  3112. return -EINVAL;
  3113. }
  3114. }
  3115. track->aa_dirty = false;
  3116. prim_walk = (track->vap_vf_cntl >> 4) & 0x3;
  3117. if (track->vap_vf_cntl & (1 << 14)) {
  3118. nverts = track->vap_alt_nverts;
  3119. } else {
  3120. nverts = (track->vap_vf_cntl >> 16) & 0xFFFF;
  3121. }
  3122. switch (prim_walk) {
  3123. case 1:
  3124. for (i = 0; i < track->num_arrays; i++) {
  3125. size = track->arrays[i].esize * track->max_indx * 4;
  3126. if (track->arrays[i].robj == NULL) {
  3127. DRM_ERROR("(PW %u) Vertex array %u no buffer "
  3128. "bound\n", prim_walk, i);
  3129. return -EINVAL;
  3130. }
  3131. if (size > radeon_bo_size(track->arrays[i].robj)) {
  3132. dev_err(rdev->dev, "(PW %u) Vertex array %u "
  3133. "need %lu dwords have %lu dwords\n",
  3134. prim_walk, i, size >> 2,
  3135. radeon_bo_size(track->arrays[i].robj)
  3136. >> 2);
  3137. DRM_ERROR("Max indices %u\n", track->max_indx);
  3138. return -EINVAL;
  3139. }
  3140. }
  3141. break;
  3142. case 2:
  3143. for (i = 0; i < track->num_arrays; i++) {
  3144. size = track->arrays[i].esize * (nverts - 1) * 4;
  3145. if (track->arrays[i].robj == NULL) {
  3146. DRM_ERROR("(PW %u) Vertex array %u no buffer "
  3147. "bound\n", prim_walk, i);
  3148. return -EINVAL;
  3149. }
  3150. if (size > radeon_bo_size(track->arrays[i].robj)) {
  3151. dev_err(rdev->dev, "(PW %u) Vertex array %u "
  3152. "need %lu dwords have %lu dwords\n",
  3153. prim_walk, i, size >> 2,
  3154. radeon_bo_size(track->arrays[i].robj)
  3155. >> 2);
  3156. return -EINVAL;
  3157. }
  3158. }
  3159. break;
  3160. case 3:
  3161. size = track->vtx_size * nverts;
  3162. if (size != track->immd_dwords) {
  3163. DRM_ERROR("IMMD draw %u dwors but needs %lu dwords\n",
  3164. track->immd_dwords, size);
  3165. DRM_ERROR("VAP_VF_CNTL.NUM_VERTICES %u, VTX_SIZE %u\n",
  3166. nverts, track->vtx_size);
  3167. return -EINVAL;
  3168. }
  3169. break;
  3170. default:
  3171. DRM_ERROR("[drm] Invalid primitive walk %d for VAP_VF_CNTL\n",
  3172. prim_walk);
  3173. return -EINVAL;
  3174. }
  3175. if (track->tex_dirty) {
  3176. track->tex_dirty = false;
  3177. return r100_cs_track_texture_check(rdev, track);
  3178. }
  3179. return 0;
  3180. }
  3181. void r100_cs_track_clear(struct radeon_device *rdev, struct r100_cs_track *track)
  3182. {
  3183. unsigned i, face;
  3184. track->cb_dirty = true;
  3185. track->zb_dirty = true;
  3186. track->tex_dirty = true;
  3187. track->aa_dirty = true;
  3188. if (rdev->family < CHIP_R300) {
  3189. track->num_cb = 1;
  3190. if (rdev->family <= CHIP_RS200)
  3191. track->num_texture = 3;
  3192. else
  3193. track->num_texture = 6;
  3194. track->maxy = 2048;
  3195. track->separate_cube = 1;
  3196. } else {
  3197. track->num_cb = 4;
  3198. track->num_texture = 16;
  3199. track->maxy = 4096;
  3200. track->separate_cube = 0;
  3201. track->aaresolve = false;
  3202. track->aa.robj = NULL;
  3203. }
  3204. for (i = 0; i < track->num_cb; i++) {
  3205. track->cb[i].robj = NULL;
  3206. track->cb[i].pitch = 8192;
  3207. track->cb[i].cpp = 16;
  3208. track->cb[i].offset = 0;
  3209. }
  3210. track->z_enabled = true;
  3211. track->zb.robj = NULL;
  3212. track->zb.pitch = 8192;
  3213. track->zb.cpp = 4;
  3214. track->zb.offset = 0;
  3215. track->vtx_size = 0x7F;
  3216. track->immd_dwords = 0xFFFFFFFFUL;
  3217. track->num_arrays = 11;
  3218. track->max_indx = 0x00FFFFFFUL;
  3219. for (i = 0; i < track->num_arrays; i++) {
  3220. track->arrays[i].robj = NULL;
  3221. track->arrays[i].esize = 0x7F;
  3222. }
  3223. for (i = 0; i < track->num_texture; i++) {
  3224. track->textures[i].compress_format = R100_TRACK_COMP_NONE;
  3225. track->textures[i].pitch = 16536;
  3226. track->textures[i].width = 16536;
  3227. track->textures[i].height = 16536;
  3228. track->textures[i].width_11 = 1 << 11;
  3229. track->textures[i].height_11 = 1 << 11;
  3230. track->textures[i].num_levels = 12;
  3231. if (rdev->family <= CHIP_RS200) {
  3232. track->textures[i].tex_coord_type = 0;
  3233. track->textures[i].txdepth = 0;
  3234. } else {
  3235. track->textures[i].txdepth = 16;
  3236. track->textures[i].tex_coord_type = 1;
  3237. }
  3238. track->textures[i].cpp = 64;
  3239. track->textures[i].robj = NULL;
  3240. /* CS IB emission code makes sure texture unit are disabled */
  3241. track->textures[i].enabled = false;
  3242. track->textures[i].lookup_disable = false;
  3243. track->textures[i].roundup_w = true;
  3244. track->textures[i].roundup_h = true;
  3245. if (track->separate_cube)
  3246. for (face = 0; face < 5; face++) {
  3247. track->textures[i].cube_info[face].robj = NULL;
  3248. track->textures[i].cube_info[face].width = 16536;
  3249. track->textures[i].cube_info[face].height = 16536;
  3250. track->textures[i].cube_info[face].offset = 0;
  3251. }
  3252. }
  3253. }
  3254. int r100_ring_test(struct radeon_device *rdev)
  3255. {
  3256. uint32_t scratch;
  3257. uint32_t tmp = 0;
  3258. unsigned i;
  3259. int r;
  3260. r = radeon_scratch_get(rdev, &scratch);
  3261. if (r) {
  3262. DRM_ERROR("radeon: cp failed to get scratch reg (%d).\n", r);
  3263. return r;
  3264. }
  3265. WREG32(scratch, 0xCAFEDEAD);
  3266. r = radeon_ring_lock(rdev, 2);
  3267. if (r) {
  3268. DRM_ERROR("radeon: cp failed to lock ring (%d).\n", r);
  3269. radeon_scratch_free(rdev, scratch);
  3270. return r;
  3271. }
  3272. radeon_ring_write(rdev, PACKET0(scratch, 0));
  3273. radeon_ring_write(rdev, 0xDEADBEEF);
  3274. radeon_ring_unlock_commit(rdev);
  3275. for (i = 0; i < rdev->usec_timeout; i++) {
  3276. tmp = RREG32(scratch);
  3277. if (tmp == 0xDEADBEEF) {
  3278. break;
  3279. }
  3280. DRM_UDELAY(1);
  3281. }
  3282. if (i < rdev->usec_timeout) {
  3283. DRM_INFO("ring test succeeded in %d usecs\n", i);
  3284. } else {
  3285. DRM_ERROR("radeon: ring test failed (scratch(0x%04X)=0x%08X)\n",
  3286. scratch, tmp);
  3287. r = -EINVAL;
  3288. }
  3289. radeon_scratch_free(rdev, scratch);
  3290. return r;
  3291. }
  3292. void r100_ring_ib_execute(struct radeon_device *rdev, struct radeon_ib *ib)
  3293. {
  3294. radeon_ring_write(rdev, PACKET0(RADEON_CP_IB_BASE, 1));
  3295. radeon_ring_write(rdev, ib->gpu_addr);
  3296. radeon_ring_write(rdev, ib->length_dw);
  3297. }
  3298. int r100_ib_test(struct radeon_device *rdev)
  3299. {
  3300. struct radeon_ib *ib;
  3301. uint32_t scratch;
  3302. uint32_t tmp = 0;
  3303. unsigned i;
  3304. int r;
  3305. r = radeon_scratch_get(rdev, &scratch);
  3306. if (r) {
  3307. DRM_ERROR("radeon: failed to get scratch reg (%d).\n", r);
  3308. return r;
  3309. }
  3310. WREG32(scratch, 0xCAFEDEAD);
  3311. r = radeon_ib_get(rdev, &ib);
  3312. if (r) {
  3313. return r;
  3314. }
  3315. ib->ptr[0] = PACKET0(scratch, 0);
  3316. ib->ptr[1] = 0xDEADBEEF;
  3317. ib->ptr[2] = PACKET2(0);
  3318. ib->ptr[3] = PACKET2(0);
  3319. ib->ptr[4] = PACKET2(0);
  3320. ib->ptr[5] = PACKET2(0);
  3321. ib->ptr[6] = PACKET2(0);
  3322. ib->ptr[7] = PACKET2(0);
  3323. ib->length_dw = 8;
  3324. r = radeon_ib_schedule(rdev, ib);
  3325. if (r) {
  3326. radeon_scratch_free(rdev, scratch);
  3327. radeon_ib_free(rdev, &ib);
  3328. return r;
  3329. }
  3330. r = radeon_fence_wait(ib->fence, false);
  3331. if (r) {
  3332. return r;
  3333. }
  3334. for (i = 0; i < rdev->usec_timeout; i++) {
  3335. tmp = RREG32(scratch);
  3336. if (tmp == 0xDEADBEEF) {
  3337. break;
  3338. }
  3339. DRM_UDELAY(1);
  3340. }
  3341. if (i < rdev->usec_timeout) {
  3342. DRM_INFO("ib test succeeded in %u usecs\n", i);
  3343. } else {
  3344. DRM_ERROR("radeon: ib test failed (scratch(0x%04X)=0x%08X)\n",
  3345. scratch, tmp);
  3346. r = -EINVAL;
  3347. }
  3348. radeon_scratch_free(rdev, scratch);
  3349. radeon_ib_free(rdev, &ib);
  3350. return r;
  3351. }
  3352. void r100_ib_fini(struct radeon_device *rdev)
  3353. {
  3354. radeon_ib_pool_fini(rdev);
  3355. }
  3356. int r100_ib_init(struct radeon_device *rdev)
  3357. {
  3358. int r;
  3359. r = radeon_ib_pool_init(rdev);
  3360. if (r) {
  3361. dev_err(rdev->dev, "failed initializing IB pool (%d).\n", r);
  3362. r100_ib_fini(rdev);
  3363. return r;
  3364. }
  3365. r = r100_ib_test(rdev);
  3366. if (r) {
  3367. dev_err(rdev->dev, "failed testing IB (%d).\n", r);
  3368. r100_ib_fini(rdev);
  3369. return r;
  3370. }
  3371. return 0;
  3372. }
  3373. void r100_mc_stop(struct radeon_device *rdev, struct r100_mc_save *save)
  3374. {
  3375. /* Shutdown CP we shouldn't need to do that but better be safe than
  3376. * sorry
  3377. */
  3378. rdev->cp.ready = false;
  3379. WREG32(R_000740_CP_CSQ_CNTL, 0);
  3380. /* Save few CRTC registers */
  3381. save->GENMO_WT = RREG8(R_0003C2_GENMO_WT);
  3382. save->CRTC_EXT_CNTL = RREG32(R_000054_CRTC_EXT_CNTL);
  3383. save->CRTC_GEN_CNTL = RREG32(R_000050_CRTC_GEN_CNTL);
  3384. save->CUR_OFFSET = RREG32(R_000260_CUR_OFFSET);
  3385. if (!(rdev->flags & RADEON_SINGLE_CRTC)) {
  3386. save->CRTC2_GEN_CNTL = RREG32(R_0003F8_CRTC2_GEN_CNTL);
  3387. save->CUR2_OFFSET = RREG32(R_000360_CUR2_OFFSET);
  3388. }
  3389. /* Disable VGA aperture access */
  3390. WREG8(R_0003C2_GENMO_WT, C_0003C2_VGA_RAM_EN & save->GENMO_WT);
  3391. /* Disable cursor, overlay, crtc */
  3392. WREG32(R_000260_CUR_OFFSET, save->CUR_OFFSET | S_000260_CUR_LOCK(1));
  3393. WREG32(R_000054_CRTC_EXT_CNTL, save->CRTC_EXT_CNTL |
  3394. S_000054_CRTC_DISPLAY_DIS(1));
  3395. WREG32(R_000050_CRTC_GEN_CNTL,
  3396. (C_000050_CRTC_CUR_EN & save->CRTC_GEN_CNTL) |
  3397. S_000050_CRTC_DISP_REQ_EN_B(1));
  3398. WREG32(R_000420_OV0_SCALE_CNTL,
  3399. C_000420_OV0_OVERLAY_EN & RREG32(R_000420_OV0_SCALE_CNTL));
  3400. WREG32(R_000260_CUR_OFFSET, C_000260_CUR_LOCK & save->CUR_OFFSET);
  3401. if (!(rdev->flags & RADEON_SINGLE_CRTC)) {
  3402. WREG32(R_000360_CUR2_OFFSET, save->CUR2_OFFSET |
  3403. S_000360_CUR2_LOCK(1));
  3404. WREG32(R_0003F8_CRTC2_GEN_CNTL,
  3405. (C_0003F8_CRTC2_CUR_EN & save->CRTC2_GEN_CNTL) |
  3406. S_0003F8_CRTC2_DISPLAY_DIS(1) |
  3407. S_0003F8_CRTC2_DISP_REQ_EN_B(1));
  3408. WREG32(R_000360_CUR2_OFFSET,
  3409. C_000360_CUR2_LOCK & save->CUR2_OFFSET);
  3410. }
  3411. }
  3412. void r100_mc_resume(struct radeon_device *rdev, struct r100_mc_save *save)
  3413. {
  3414. /* Update base address for crtc */
  3415. WREG32(R_00023C_DISPLAY_BASE_ADDR, rdev->mc.vram_start);
  3416. if (!(rdev->flags & RADEON_SINGLE_CRTC)) {
  3417. WREG32(R_00033C_CRTC2_DISPLAY_BASE_ADDR, rdev->mc.vram_start);
  3418. }
  3419. /* Restore CRTC registers */
  3420. WREG8(R_0003C2_GENMO_WT, save->GENMO_WT);
  3421. WREG32(R_000054_CRTC_EXT_CNTL, save->CRTC_EXT_CNTL);
  3422. WREG32(R_000050_CRTC_GEN_CNTL, save->CRTC_GEN_CNTL);
  3423. if (!(rdev->flags & RADEON_SINGLE_CRTC)) {
  3424. WREG32(R_0003F8_CRTC2_GEN_CNTL, save->CRTC2_GEN_CNTL);
  3425. }
  3426. }
  3427. void r100_vga_render_disable(struct radeon_device *rdev)
  3428. {
  3429. u32 tmp;
  3430. tmp = RREG8(R_0003C2_GENMO_WT);
  3431. WREG8(R_0003C2_GENMO_WT, C_0003C2_VGA_RAM_EN & tmp);
  3432. }
  3433. static void r100_debugfs(struct radeon_device *rdev)
  3434. {
  3435. int r;
  3436. r = r100_debugfs_mc_info_init(rdev);
  3437. if (r)
  3438. dev_warn(rdev->dev, "Failed to create r100_mc debugfs file.\n");
  3439. }
  3440. static void r100_mc_program(struct radeon_device *rdev)
  3441. {
  3442. struct r100_mc_save save;
  3443. /* Stops all mc clients */
  3444. r100_mc_stop(rdev, &save);
  3445. if (rdev->flags & RADEON_IS_AGP) {
  3446. WREG32(R_00014C_MC_AGP_LOCATION,
  3447. S_00014C_MC_AGP_START(rdev->mc.gtt_start >> 16) |
  3448. S_00014C_MC_AGP_TOP(rdev->mc.gtt_end >> 16));
  3449. WREG32(R_000170_AGP_BASE, lower_32_bits(rdev->mc.agp_base));
  3450. if (rdev->family > CHIP_RV200)
  3451. WREG32(R_00015C_AGP_BASE_2,
  3452. upper_32_bits(rdev->mc.agp_base) & 0xff);
  3453. } else {
  3454. WREG32(R_00014C_MC_AGP_LOCATION, 0x0FFFFFFF);
  3455. WREG32(R_000170_AGP_BASE, 0);
  3456. if (rdev->family > CHIP_RV200)
  3457. WREG32(R_00015C_AGP_BASE_2, 0);
  3458. }
  3459. /* Wait for mc idle */
  3460. if (r100_mc_wait_for_idle(rdev))
  3461. dev_warn(rdev->dev, "Wait for MC idle timeout.\n");
  3462. /* Program MC, should be a 32bits limited address space */
  3463. WREG32(R_000148_MC_FB_LOCATION,
  3464. S_000148_MC_FB_START(rdev->mc.vram_start >> 16) |
  3465. S_000148_MC_FB_TOP(rdev->mc.vram_end >> 16));
  3466. r100_mc_resume(rdev, &save);
  3467. }
  3468. void r100_clock_startup(struct radeon_device *rdev)
  3469. {
  3470. u32 tmp;
  3471. if (radeon_dynclks != -1 && radeon_dynclks)
  3472. radeon_legacy_set_clock_gating(rdev, 1);
  3473. /* We need to force on some of the block */
  3474. tmp = RREG32_PLL(R_00000D_SCLK_CNTL);
  3475. tmp |= S_00000D_FORCE_CP(1) | S_00000D_FORCE_VIP(1);
  3476. if ((rdev->family == CHIP_RV250) || (rdev->family == CHIP_RV280))
  3477. tmp |= S_00000D_FORCE_DISP1(1) | S_00000D_FORCE_DISP2(1);
  3478. WREG32_PLL(R_00000D_SCLK_CNTL, tmp);
  3479. }
  3480. static int r100_startup(struct radeon_device *rdev)
  3481. {
  3482. int r;
  3483. /* set common regs */
  3484. r100_set_common_regs(rdev);
  3485. /* program mc */
  3486. r100_mc_program(rdev);
  3487. /* Resume clock */
  3488. r100_clock_startup(rdev);
  3489. /* Initialize GART (initialize after TTM so we can allocate
  3490. * memory through TTM but finalize after TTM) */
  3491. r100_enable_bm(rdev);
  3492. if (rdev->flags & RADEON_IS_PCI) {
  3493. r = r100_pci_gart_enable(rdev);
  3494. if (r)
  3495. return r;
  3496. }
  3497. /* allocate wb buffer */
  3498. r = radeon_wb_init(rdev);
  3499. if (r)
  3500. return r;
  3501. /* Enable IRQ */
  3502. r100_irq_set(rdev);
  3503. rdev->config.r100.hdp_cntl = RREG32(RADEON_HOST_PATH_CNTL);
  3504. /* 1M ring buffer */
  3505. r = r100_cp_init(rdev, 1024 * 1024);
  3506. if (r) {
  3507. dev_err(rdev->dev, "failed initializing CP (%d).\n", r);
  3508. return r;
  3509. }
  3510. r = r100_ib_init(rdev);
  3511. if (r) {
  3512. dev_err(rdev->dev, "failed initializing IB (%d).\n", r);
  3513. return r;
  3514. }
  3515. return 0;
  3516. }
  3517. int r100_resume(struct radeon_device *rdev)
  3518. {
  3519. /* Make sur GART are not working */
  3520. if (rdev->flags & RADEON_IS_PCI)
  3521. r100_pci_gart_disable(rdev);
  3522. /* Resume clock before doing reset */
  3523. r100_clock_startup(rdev);
  3524. /* Reset gpu before posting otherwise ATOM will enter infinite loop */
  3525. if (radeon_asic_reset(rdev)) {
  3526. dev_warn(rdev->dev, "GPU reset failed ! (0xE40=0x%08X, 0x7C0=0x%08X)\n",
  3527. RREG32(R_000E40_RBBM_STATUS),
  3528. RREG32(R_0007C0_CP_STAT));
  3529. }
  3530. /* post */
  3531. radeon_combios_asic_init(rdev->ddev);
  3532. /* Resume clock after posting */
  3533. r100_clock_startup(rdev);
  3534. /* Initialize surface registers */
  3535. radeon_surface_init(rdev);
  3536. return r100_startup(rdev);
  3537. }
  3538. int r100_suspend(struct radeon_device *rdev)
  3539. {
  3540. r100_cp_disable(rdev);
  3541. radeon_wb_disable(rdev);
  3542. r100_irq_disable(rdev);
  3543. if (rdev->flags & RADEON_IS_PCI)
  3544. r100_pci_gart_disable(rdev);
  3545. return 0;
  3546. }
  3547. void r100_fini(struct radeon_device *rdev)
  3548. {
  3549. r100_cp_fini(rdev);
  3550. radeon_wb_fini(rdev);
  3551. r100_ib_fini(rdev);
  3552. radeon_gem_fini(rdev);
  3553. if (rdev->flags & RADEON_IS_PCI)
  3554. r100_pci_gart_fini(rdev);
  3555. radeon_agp_fini(rdev);
  3556. radeon_irq_kms_fini(rdev);
  3557. radeon_fence_driver_fini(rdev);
  3558. radeon_bo_fini(rdev);
  3559. radeon_atombios_fini(rdev);
  3560. kfree(rdev->bios);
  3561. rdev->bios = NULL;
  3562. }
  3563. /*
  3564. * Due to how kexec works, it can leave the hw fully initialised when it
  3565. * boots the new kernel. However doing our init sequence with the CP and
  3566. * WB stuff setup causes GPU hangs on the RN50 at least. So at startup
  3567. * do some quick sanity checks and restore sane values to avoid this
  3568. * problem.
  3569. */
  3570. void r100_restore_sanity(struct radeon_device *rdev)
  3571. {
  3572. u32 tmp;
  3573. tmp = RREG32(RADEON_CP_CSQ_CNTL);
  3574. if (tmp) {
  3575. WREG32(RADEON_CP_CSQ_CNTL, 0);
  3576. }
  3577. tmp = RREG32(RADEON_CP_RB_CNTL);
  3578. if (tmp) {
  3579. WREG32(RADEON_CP_RB_CNTL, 0);
  3580. }
  3581. tmp = RREG32(RADEON_SCRATCH_UMSK);
  3582. if (tmp) {
  3583. WREG32(RADEON_SCRATCH_UMSK, 0);
  3584. }
  3585. }
  3586. int r100_init(struct radeon_device *rdev)
  3587. {
  3588. int r;
  3589. /* Register debugfs file specific to this group of asics */
  3590. r100_debugfs(rdev);
  3591. /* Disable VGA */
  3592. r100_vga_render_disable(rdev);
  3593. /* Initialize scratch registers */
  3594. radeon_scratch_init(rdev);
  3595. /* Initialize surface registers */
  3596. radeon_surface_init(rdev);
  3597. /* sanity check some register to avoid hangs like after kexec */
  3598. r100_restore_sanity(rdev);
  3599. /* TODO: disable VGA need to use VGA request */
  3600. /* BIOS*/
  3601. if (!radeon_get_bios(rdev)) {
  3602. if (ASIC_IS_AVIVO(rdev))
  3603. return -EINVAL;
  3604. }
  3605. if (rdev->is_atom_bios) {
  3606. dev_err(rdev->dev, "Expecting combios for RS400/RS480 GPU\n");
  3607. return -EINVAL;
  3608. } else {
  3609. r = radeon_combios_init(rdev);
  3610. if (r)
  3611. return r;
  3612. }
  3613. /* Reset gpu before posting otherwise ATOM will enter infinite loop */
  3614. if (radeon_asic_reset(rdev)) {
  3615. dev_warn(rdev->dev,
  3616. "GPU reset failed ! (0xE40=0x%08X, 0x7C0=0x%08X)\n",
  3617. RREG32(R_000E40_RBBM_STATUS),
  3618. RREG32(R_0007C0_CP_STAT));
  3619. }
  3620. /* check if cards are posted or not */
  3621. if (radeon_boot_test_post_card(rdev) == false)
  3622. return -EINVAL;
  3623. /* Set asic errata */
  3624. r100_errata(rdev);
  3625. /* Initialize clocks */
  3626. radeon_get_clock_info(rdev->ddev);
  3627. /* initialize AGP */
  3628. if (rdev->flags & RADEON_IS_AGP) {
  3629. r = radeon_agp_init(rdev);
  3630. if (r) {
  3631. radeon_agp_disable(rdev);
  3632. }
  3633. }
  3634. /* initialize VRAM */
  3635. r100_mc_init(rdev);
  3636. /* Fence driver */
  3637. r = radeon_fence_driver_init(rdev);
  3638. if (r)
  3639. return r;
  3640. r = radeon_irq_kms_init(rdev);
  3641. if (r)
  3642. return r;
  3643. /* Memory manager */
  3644. r = radeon_bo_init(rdev);
  3645. if (r)
  3646. return r;
  3647. if (rdev->flags & RADEON_IS_PCI) {
  3648. r = r100_pci_gart_init(rdev);
  3649. if (r)
  3650. return r;
  3651. }
  3652. r100_set_safe_registers(rdev);
  3653. rdev->accel_working = true;
  3654. r = r100_startup(rdev);
  3655. if (r) {
  3656. /* Somethings want wront with the accel init stop accel */
  3657. dev_err(rdev->dev, "Disabling GPU acceleration\n");
  3658. r100_cp_fini(rdev);
  3659. radeon_wb_fini(rdev);
  3660. r100_ib_fini(rdev);
  3661. radeon_irq_kms_fini(rdev);
  3662. if (rdev->flags & RADEON_IS_PCI)
  3663. r100_pci_gart_fini(rdev);
  3664. rdev->accel_working = false;
  3665. }
  3666. return 0;
  3667. }