evergreen.c 102 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344
  1. /*
  2. * Copyright 2010 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. * Authors: Alex Deucher
  23. */
  24. #include <linux/firmware.h>
  25. #include <linux/platform_device.h>
  26. #include <linux/slab.h>
  27. #include "drmP.h"
  28. #include "radeon.h"
  29. #include "radeon_asic.h"
  30. #include "radeon_drm.h"
  31. #include "evergreend.h"
  32. #include "atom.h"
  33. #include "avivod.h"
  34. #include "evergreen_reg.h"
  35. #include "evergreen_blit_shaders.h"
  36. #define EVERGREEN_PFP_UCODE_SIZE 1120
  37. #define EVERGREEN_PM4_UCODE_SIZE 1376
  38. static void evergreen_gpu_init(struct radeon_device *rdev);
  39. void evergreen_fini(struct radeon_device *rdev);
  40. static void evergreen_pcie_gen2_enable(struct radeon_device *rdev);
  41. void evergreen_pre_page_flip(struct radeon_device *rdev, int crtc)
  42. {
  43. /* enable the pflip int */
  44. radeon_irq_kms_pflip_irq_get(rdev, crtc);
  45. }
  46. void evergreen_post_page_flip(struct radeon_device *rdev, int crtc)
  47. {
  48. /* disable the pflip int */
  49. radeon_irq_kms_pflip_irq_put(rdev, crtc);
  50. }
  51. u32 evergreen_page_flip(struct radeon_device *rdev, int crtc_id, u64 crtc_base)
  52. {
  53. struct radeon_crtc *radeon_crtc = rdev->mode_info.crtcs[crtc_id];
  54. u32 tmp = RREG32(EVERGREEN_GRPH_UPDATE + radeon_crtc->crtc_offset);
  55. /* Lock the graphics update lock */
  56. tmp |= EVERGREEN_GRPH_UPDATE_LOCK;
  57. WREG32(EVERGREEN_GRPH_UPDATE + radeon_crtc->crtc_offset, tmp);
  58. /* update the scanout addresses */
  59. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS_HIGH + radeon_crtc->crtc_offset,
  60. upper_32_bits(crtc_base));
  61. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS + radeon_crtc->crtc_offset,
  62. (u32)crtc_base);
  63. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS_HIGH + radeon_crtc->crtc_offset,
  64. upper_32_bits(crtc_base));
  65. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS + radeon_crtc->crtc_offset,
  66. (u32)crtc_base);
  67. /* Wait for update_pending to go high. */
  68. while (!(RREG32(EVERGREEN_GRPH_UPDATE + radeon_crtc->crtc_offset) & EVERGREEN_GRPH_SURFACE_UPDATE_PENDING));
  69. DRM_DEBUG("Update pending now high. Unlocking vupdate_lock.\n");
  70. /* Unlock the lock, so double-buffering can take place inside vblank */
  71. tmp &= ~EVERGREEN_GRPH_UPDATE_LOCK;
  72. WREG32(EVERGREEN_GRPH_UPDATE + radeon_crtc->crtc_offset, tmp);
  73. /* Return current update_pending status: */
  74. return RREG32(EVERGREEN_GRPH_UPDATE + radeon_crtc->crtc_offset) & EVERGREEN_GRPH_SURFACE_UPDATE_PENDING;
  75. }
  76. /* get temperature in millidegrees */
  77. int evergreen_get_temp(struct radeon_device *rdev)
  78. {
  79. u32 temp, toffset;
  80. int actual_temp = 0;
  81. if (rdev->family == CHIP_JUNIPER) {
  82. toffset = (RREG32(CG_THERMAL_CTRL) & TOFFSET_MASK) >>
  83. TOFFSET_SHIFT;
  84. temp = (RREG32(CG_TS0_STATUS) & TS0_ADC_DOUT_MASK) >>
  85. TS0_ADC_DOUT_SHIFT;
  86. if (toffset & 0x100)
  87. actual_temp = temp / 2 - (0x200 - toffset);
  88. else
  89. actual_temp = temp / 2 + toffset;
  90. actual_temp = actual_temp * 1000;
  91. } else {
  92. temp = (RREG32(CG_MULT_THERMAL_STATUS) & ASIC_T_MASK) >>
  93. ASIC_T_SHIFT;
  94. if (temp & 0x400)
  95. actual_temp = -256;
  96. else if (temp & 0x200)
  97. actual_temp = 255;
  98. else if (temp & 0x100) {
  99. actual_temp = temp & 0x1ff;
  100. actual_temp |= ~0x1ff;
  101. } else
  102. actual_temp = temp & 0xff;
  103. actual_temp = (actual_temp * 1000) / 2;
  104. }
  105. return actual_temp;
  106. }
  107. int sumo_get_temp(struct radeon_device *rdev)
  108. {
  109. u32 temp = RREG32(CG_THERMAL_STATUS) & 0xff;
  110. int actual_temp = temp - 49;
  111. return actual_temp * 1000;
  112. }
  113. void evergreen_pm_misc(struct radeon_device *rdev)
  114. {
  115. int req_ps_idx = rdev->pm.requested_power_state_index;
  116. int req_cm_idx = rdev->pm.requested_clock_mode_index;
  117. struct radeon_power_state *ps = &rdev->pm.power_state[req_ps_idx];
  118. struct radeon_voltage *voltage = &ps->clock_info[req_cm_idx].voltage;
  119. if (voltage->type == VOLTAGE_SW) {
  120. /* 0xff01 is a flag rather then an actual voltage */
  121. if (voltage->voltage == 0xff01)
  122. return;
  123. if (voltage->voltage && (voltage->voltage != rdev->pm.current_vddc)) {
  124. radeon_atom_set_voltage(rdev, voltage->voltage, SET_VOLTAGE_TYPE_ASIC_VDDC);
  125. rdev->pm.current_vddc = voltage->voltage;
  126. DRM_DEBUG("Setting: vddc: %d\n", voltage->voltage);
  127. }
  128. /* 0xff01 is a flag rather then an actual voltage */
  129. if (voltage->vddci == 0xff01)
  130. return;
  131. if (voltage->vddci && (voltage->vddci != rdev->pm.current_vddci)) {
  132. radeon_atom_set_voltage(rdev, voltage->vddci, SET_VOLTAGE_TYPE_ASIC_VDDCI);
  133. rdev->pm.current_vddci = voltage->vddci;
  134. DRM_DEBUG("Setting: vddci: %d\n", voltage->vddci);
  135. }
  136. }
  137. }
  138. void evergreen_pm_prepare(struct radeon_device *rdev)
  139. {
  140. struct drm_device *ddev = rdev->ddev;
  141. struct drm_crtc *crtc;
  142. struct radeon_crtc *radeon_crtc;
  143. u32 tmp;
  144. /* disable any active CRTCs */
  145. list_for_each_entry(crtc, &ddev->mode_config.crtc_list, head) {
  146. radeon_crtc = to_radeon_crtc(crtc);
  147. if (radeon_crtc->enabled) {
  148. tmp = RREG32(EVERGREEN_CRTC_CONTROL + radeon_crtc->crtc_offset);
  149. tmp |= EVERGREEN_CRTC_DISP_READ_REQUEST_DISABLE;
  150. WREG32(EVERGREEN_CRTC_CONTROL + radeon_crtc->crtc_offset, tmp);
  151. }
  152. }
  153. }
  154. void evergreen_pm_finish(struct radeon_device *rdev)
  155. {
  156. struct drm_device *ddev = rdev->ddev;
  157. struct drm_crtc *crtc;
  158. struct radeon_crtc *radeon_crtc;
  159. u32 tmp;
  160. /* enable any active CRTCs */
  161. list_for_each_entry(crtc, &ddev->mode_config.crtc_list, head) {
  162. radeon_crtc = to_radeon_crtc(crtc);
  163. if (radeon_crtc->enabled) {
  164. tmp = RREG32(EVERGREEN_CRTC_CONTROL + radeon_crtc->crtc_offset);
  165. tmp &= ~EVERGREEN_CRTC_DISP_READ_REQUEST_DISABLE;
  166. WREG32(EVERGREEN_CRTC_CONTROL + radeon_crtc->crtc_offset, tmp);
  167. }
  168. }
  169. }
  170. bool evergreen_hpd_sense(struct radeon_device *rdev, enum radeon_hpd_id hpd)
  171. {
  172. bool connected = false;
  173. switch (hpd) {
  174. case RADEON_HPD_1:
  175. if (RREG32(DC_HPD1_INT_STATUS) & DC_HPDx_SENSE)
  176. connected = true;
  177. break;
  178. case RADEON_HPD_2:
  179. if (RREG32(DC_HPD2_INT_STATUS) & DC_HPDx_SENSE)
  180. connected = true;
  181. break;
  182. case RADEON_HPD_3:
  183. if (RREG32(DC_HPD3_INT_STATUS) & DC_HPDx_SENSE)
  184. connected = true;
  185. break;
  186. case RADEON_HPD_4:
  187. if (RREG32(DC_HPD4_INT_STATUS) & DC_HPDx_SENSE)
  188. connected = true;
  189. break;
  190. case RADEON_HPD_5:
  191. if (RREG32(DC_HPD5_INT_STATUS) & DC_HPDx_SENSE)
  192. connected = true;
  193. break;
  194. case RADEON_HPD_6:
  195. if (RREG32(DC_HPD6_INT_STATUS) & DC_HPDx_SENSE)
  196. connected = true;
  197. break;
  198. default:
  199. break;
  200. }
  201. return connected;
  202. }
  203. void evergreen_hpd_set_polarity(struct radeon_device *rdev,
  204. enum radeon_hpd_id hpd)
  205. {
  206. u32 tmp;
  207. bool connected = evergreen_hpd_sense(rdev, hpd);
  208. switch (hpd) {
  209. case RADEON_HPD_1:
  210. tmp = RREG32(DC_HPD1_INT_CONTROL);
  211. if (connected)
  212. tmp &= ~DC_HPDx_INT_POLARITY;
  213. else
  214. tmp |= DC_HPDx_INT_POLARITY;
  215. WREG32(DC_HPD1_INT_CONTROL, tmp);
  216. break;
  217. case RADEON_HPD_2:
  218. tmp = RREG32(DC_HPD2_INT_CONTROL);
  219. if (connected)
  220. tmp &= ~DC_HPDx_INT_POLARITY;
  221. else
  222. tmp |= DC_HPDx_INT_POLARITY;
  223. WREG32(DC_HPD2_INT_CONTROL, tmp);
  224. break;
  225. case RADEON_HPD_3:
  226. tmp = RREG32(DC_HPD3_INT_CONTROL);
  227. if (connected)
  228. tmp &= ~DC_HPDx_INT_POLARITY;
  229. else
  230. tmp |= DC_HPDx_INT_POLARITY;
  231. WREG32(DC_HPD3_INT_CONTROL, tmp);
  232. break;
  233. case RADEON_HPD_4:
  234. tmp = RREG32(DC_HPD4_INT_CONTROL);
  235. if (connected)
  236. tmp &= ~DC_HPDx_INT_POLARITY;
  237. else
  238. tmp |= DC_HPDx_INT_POLARITY;
  239. WREG32(DC_HPD4_INT_CONTROL, tmp);
  240. break;
  241. case RADEON_HPD_5:
  242. tmp = RREG32(DC_HPD5_INT_CONTROL);
  243. if (connected)
  244. tmp &= ~DC_HPDx_INT_POLARITY;
  245. else
  246. tmp |= DC_HPDx_INT_POLARITY;
  247. WREG32(DC_HPD5_INT_CONTROL, tmp);
  248. break;
  249. case RADEON_HPD_6:
  250. tmp = RREG32(DC_HPD6_INT_CONTROL);
  251. if (connected)
  252. tmp &= ~DC_HPDx_INT_POLARITY;
  253. else
  254. tmp |= DC_HPDx_INT_POLARITY;
  255. WREG32(DC_HPD6_INT_CONTROL, tmp);
  256. break;
  257. default:
  258. break;
  259. }
  260. }
  261. void evergreen_hpd_init(struct radeon_device *rdev)
  262. {
  263. struct drm_device *dev = rdev->ddev;
  264. struct drm_connector *connector;
  265. u32 tmp = DC_HPDx_CONNECTION_TIMER(0x9c4) |
  266. DC_HPDx_RX_INT_TIMER(0xfa) | DC_HPDx_EN;
  267. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  268. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  269. switch (radeon_connector->hpd.hpd) {
  270. case RADEON_HPD_1:
  271. WREG32(DC_HPD1_CONTROL, tmp);
  272. rdev->irq.hpd[0] = true;
  273. break;
  274. case RADEON_HPD_2:
  275. WREG32(DC_HPD2_CONTROL, tmp);
  276. rdev->irq.hpd[1] = true;
  277. break;
  278. case RADEON_HPD_3:
  279. WREG32(DC_HPD3_CONTROL, tmp);
  280. rdev->irq.hpd[2] = true;
  281. break;
  282. case RADEON_HPD_4:
  283. WREG32(DC_HPD4_CONTROL, tmp);
  284. rdev->irq.hpd[3] = true;
  285. break;
  286. case RADEON_HPD_5:
  287. WREG32(DC_HPD5_CONTROL, tmp);
  288. rdev->irq.hpd[4] = true;
  289. break;
  290. case RADEON_HPD_6:
  291. WREG32(DC_HPD6_CONTROL, tmp);
  292. rdev->irq.hpd[5] = true;
  293. break;
  294. default:
  295. break;
  296. }
  297. }
  298. if (rdev->irq.installed)
  299. evergreen_irq_set(rdev);
  300. }
  301. void evergreen_hpd_fini(struct radeon_device *rdev)
  302. {
  303. struct drm_device *dev = rdev->ddev;
  304. struct drm_connector *connector;
  305. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  306. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  307. switch (radeon_connector->hpd.hpd) {
  308. case RADEON_HPD_1:
  309. WREG32(DC_HPD1_CONTROL, 0);
  310. rdev->irq.hpd[0] = false;
  311. break;
  312. case RADEON_HPD_2:
  313. WREG32(DC_HPD2_CONTROL, 0);
  314. rdev->irq.hpd[1] = false;
  315. break;
  316. case RADEON_HPD_3:
  317. WREG32(DC_HPD3_CONTROL, 0);
  318. rdev->irq.hpd[2] = false;
  319. break;
  320. case RADEON_HPD_4:
  321. WREG32(DC_HPD4_CONTROL, 0);
  322. rdev->irq.hpd[3] = false;
  323. break;
  324. case RADEON_HPD_5:
  325. WREG32(DC_HPD5_CONTROL, 0);
  326. rdev->irq.hpd[4] = false;
  327. break;
  328. case RADEON_HPD_6:
  329. WREG32(DC_HPD6_CONTROL, 0);
  330. rdev->irq.hpd[5] = false;
  331. break;
  332. default:
  333. break;
  334. }
  335. }
  336. }
  337. /* watermark setup */
  338. static u32 evergreen_line_buffer_adjust(struct radeon_device *rdev,
  339. struct radeon_crtc *radeon_crtc,
  340. struct drm_display_mode *mode,
  341. struct drm_display_mode *other_mode)
  342. {
  343. u32 tmp;
  344. /*
  345. * Line Buffer Setup
  346. * There are 3 line buffers, each one shared by 2 display controllers.
  347. * DC_LB_MEMORY_SPLIT controls how that line buffer is shared between
  348. * the display controllers. The paritioning is done via one of four
  349. * preset allocations specified in bits 2:0:
  350. * first display controller
  351. * 0 - first half of lb (3840 * 2)
  352. * 1 - first 3/4 of lb (5760 * 2)
  353. * 2 - whole lb (7680 * 2), other crtc must be disabled
  354. * 3 - first 1/4 of lb (1920 * 2)
  355. * second display controller
  356. * 4 - second half of lb (3840 * 2)
  357. * 5 - second 3/4 of lb (5760 * 2)
  358. * 6 - whole lb (7680 * 2), other crtc must be disabled
  359. * 7 - last 1/4 of lb (1920 * 2)
  360. */
  361. /* this can get tricky if we have two large displays on a paired group
  362. * of crtcs. Ideally for multiple large displays we'd assign them to
  363. * non-linked crtcs for maximum line buffer allocation.
  364. */
  365. if (radeon_crtc->base.enabled && mode) {
  366. if (other_mode)
  367. tmp = 0; /* 1/2 */
  368. else
  369. tmp = 2; /* whole */
  370. } else
  371. tmp = 0;
  372. /* second controller of the pair uses second half of the lb */
  373. if (radeon_crtc->crtc_id % 2)
  374. tmp += 4;
  375. WREG32(DC_LB_MEMORY_SPLIT + radeon_crtc->crtc_offset, tmp);
  376. if (radeon_crtc->base.enabled && mode) {
  377. switch (tmp) {
  378. case 0:
  379. case 4:
  380. default:
  381. if (ASIC_IS_DCE5(rdev))
  382. return 4096 * 2;
  383. else
  384. return 3840 * 2;
  385. case 1:
  386. case 5:
  387. if (ASIC_IS_DCE5(rdev))
  388. return 6144 * 2;
  389. else
  390. return 5760 * 2;
  391. case 2:
  392. case 6:
  393. if (ASIC_IS_DCE5(rdev))
  394. return 8192 * 2;
  395. else
  396. return 7680 * 2;
  397. case 3:
  398. case 7:
  399. if (ASIC_IS_DCE5(rdev))
  400. return 2048 * 2;
  401. else
  402. return 1920 * 2;
  403. }
  404. }
  405. /* controller not enabled, so no lb used */
  406. return 0;
  407. }
  408. static u32 evergreen_get_number_of_dram_channels(struct radeon_device *rdev)
  409. {
  410. u32 tmp = RREG32(MC_SHARED_CHMAP);
  411. switch ((tmp & NOOFCHAN_MASK) >> NOOFCHAN_SHIFT) {
  412. case 0:
  413. default:
  414. return 1;
  415. case 1:
  416. return 2;
  417. case 2:
  418. return 4;
  419. case 3:
  420. return 8;
  421. }
  422. }
  423. struct evergreen_wm_params {
  424. u32 dram_channels; /* number of dram channels */
  425. u32 yclk; /* bandwidth per dram data pin in kHz */
  426. u32 sclk; /* engine clock in kHz */
  427. u32 disp_clk; /* display clock in kHz */
  428. u32 src_width; /* viewport width */
  429. u32 active_time; /* active display time in ns */
  430. u32 blank_time; /* blank time in ns */
  431. bool interlaced; /* mode is interlaced */
  432. fixed20_12 vsc; /* vertical scale ratio */
  433. u32 num_heads; /* number of active crtcs */
  434. u32 bytes_per_pixel; /* bytes per pixel display + overlay */
  435. u32 lb_size; /* line buffer allocated to pipe */
  436. u32 vtaps; /* vertical scaler taps */
  437. };
  438. static u32 evergreen_dram_bandwidth(struct evergreen_wm_params *wm)
  439. {
  440. /* Calculate DRAM Bandwidth and the part allocated to display. */
  441. fixed20_12 dram_efficiency; /* 0.7 */
  442. fixed20_12 yclk, dram_channels, bandwidth;
  443. fixed20_12 a;
  444. a.full = dfixed_const(1000);
  445. yclk.full = dfixed_const(wm->yclk);
  446. yclk.full = dfixed_div(yclk, a);
  447. dram_channels.full = dfixed_const(wm->dram_channels * 4);
  448. a.full = dfixed_const(10);
  449. dram_efficiency.full = dfixed_const(7);
  450. dram_efficiency.full = dfixed_div(dram_efficiency, a);
  451. bandwidth.full = dfixed_mul(dram_channels, yclk);
  452. bandwidth.full = dfixed_mul(bandwidth, dram_efficiency);
  453. return dfixed_trunc(bandwidth);
  454. }
  455. static u32 evergreen_dram_bandwidth_for_display(struct evergreen_wm_params *wm)
  456. {
  457. /* Calculate DRAM Bandwidth and the part allocated to display. */
  458. fixed20_12 disp_dram_allocation; /* 0.3 to 0.7 */
  459. fixed20_12 yclk, dram_channels, bandwidth;
  460. fixed20_12 a;
  461. a.full = dfixed_const(1000);
  462. yclk.full = dfixed_const(wm->yclk);
  463. yclk.full = dfixed_div(yclk, a);
  464. dram_channels.full = dfixed_const(wm->dram_channels * 4);
  465. a.full = dfixed_const(10);
  466. disp_dram_allocation.full = dfixed_const(3); /* XXX worse case value 0.3 */
  467. disp_dram_allocation.full = dfixed_div(disp_dram_allocation, a);
  468. bandwidth.full = dfixed_mul(dram_channels, yclk);
  469. bandwidth.full = dfixed_mul(bandwidth, disp_dram_allocation);
  470. return dfixed_trunc(bandwidth);
  471. }
  472. static u32 evergreen_data_return_bandwidth(struct evergreen_wm_params *wm)
  473. {
  474. /* Calculate the display Data return Bandwidth */
  475. fixed20_12 return_efficiency; /* 0.8 */
  476. fixed20_12 sclk, bandwidth;
  477. fixed20_12 a;
  478. a.full = dfixed_const(1000);
  479. sclk.full = dfixed_const(wm->sclk);
  480. sclk.full = dfixed_div(sclk, a);
  481. a.full = dfixed_const(10);
  482. return_efficiency.full = dfixed_const(8);
  483. return_efficiency.full = dfixed_div(return_efficiency, a);
  484. a.full = dfixed_const(32);
  485. bandwidth.full = dfixed_mul(a, sclk);
  486. bandwidth.full = dfixed_mul(bandwidth, return_efficiency);
  487. return dfixed_trunc(bandwidth);
  488. }
  489. static u32 evergreen_dmif_request_bandwidth(struct evergreen_wm_params *wm)
  490. {
  491. /* Calculate the DMIF Request Bandwidth */
  492. fixed20_12 disp_clk_request_efficiency; /* 0.8 */
  493. fixed20_12 disp_clk, bandwidth;
  494. fixed20_12 a;
  495. a.full = dfixed_const(1000);
  496. disp_clk.full = dfixed_const(wm->disp_clk);
  497. disp_clk.full = dfixed_div(disp_clk, a);
  498. a.full = dfixed_const(10);
  499. disp_clk_request_efficiency.full = dfixed_const(8);
  500. disp_clk_request_efficiency.full = dfixed_div(disp_clk_request_efficiency, a);
  501. a.full = dfixed_const(32);
  502. bandwidth.full = dfixed_mul(a, disp_clk);
  503. bandwidth.full = dfixed_mul(bandwidth, disp_clk_request_efficiency);
  504. return dfixed_trunc(bandwidth);
  505. }
  506. static u32 evergreen_available_bandwidth(struct evergreen_wm_params *wm)
  507. {
  508. /* Calculate the Available bandwidth. Display can use this temporarily but not in average. */
  509. u32 dram_bandwidth = evergreen_dram_bandwidth(wm);
  510. u32 data_return_bandwidth = evergreen_data_return_bandwidth(wm);
  511. u32 dmif_req_bandwidth = evergreen_dmif_request_bandwidth(wm);
  512. return min(dram_bandwidth, min(data_return_bandwidth, dmif_req_bandwidth));
  513. }
  514. static u32 evergreen_average_bandwidth(struct evergreen_wm_params *wm)
  515. {
  516. /* Calculate the display mode Average Bandwidth
  517. * DisplayMode should contain the source and destination dimensions,
  518. * timing, etc.
  519. */
  520. fixed20_12 bpp;
  521. fixed20_12 line_time;
  522. fixed20_12 src_width;
  523. fixed20_12 bandwidth;
  524. fixed20_12 a;
  525. a.full = dfixed_const(1000);
  526. line_time.full = dfixed_const(wm->active_time + wm->blank_time);
  527. line_time.full = dfixed_div(line_time, a);
  528. bpp.full = dfixed_const(wm->bytes_per_pixel);
  529. src_width.full = dfixed_const(wm->src_width);
  530. bandwidth.full = dfixed_mul(src_width, bpp);
  531. bandwidth.full = dfixed_mul(bandwidth, wm->vsc);
  532. bandwidth.full = dfixed_div(bandwidth, line_time);
  533. return dfixed_trunc(bandwidth);
  534. }
  535. static u32 evergreen_latency_watermark(struct evergreen_wm_params *wm)
  536. {
  537. /* First calcualte the latency in ns */
  538. u32 mc_latency = 2000; /* 2000 ns. */
  539. u32 available_bandwidth = evergreen_available_bandwidth(wm);
  540. u32 worst_chunk_return_time = (512 * 8 * 1000) / available_bandwidth;
  541. u32 cursor_line_pair_return_time = (128 * 4 * 1000) / available_bandwidth;
  542. u32 dc_latency = 40000000 / wm->disp_clk; /* dc pipe latency */
  543. u32 other_heads_data_return_time = ((wm->num_heads + 1) * worst_chunk_return_time) +
  544. (wm->num_heads * cursor_line_pair_return_time);
  545. u32 latency = mc_latency + other_heads_data_return_time + dc_latency;
  546. u32 max_src_lines_per_dst_line, lb_fill_bw, line_fill_time;
  547. fixed20_12 a, b, c;
  548. if (wm->num_heads == 0)
  549. return 0;
  550. a.full = dfixed_const(2);
  551. b.full = dfixed_const(1);
  552. if ((wm->vsc.full > a.full) ||
  553. ((wm->vsc.full > b.full) && (wm->vtaps >= 3)) ||
  554. (wm->vtaps >= 5) ||
  555. ((wm->vsc.full >= a.full) && wm->interlaced))
  556. max_src_lines_per_dst_line = 4;
  557. else
  558. max_src_lines_per_dst_line = 2;
  559. a.full = dfixed_const(available_bandwidth);
  560. b.full = dfixed_const(wm->num_heads);
  561. a.full = dfixed_div(a, b);
  562. b.full = dfixed_const(1000);
  563. c.full = dfixed_const(wm->disp_clk);
  564. b.full = dfixed_div(c, b);
  565. c.full = dfixed_const(wm->bytes_per_pixel);
  566. b.full = dfixed_mul(b, c);
  567. lb_fill_bw = min(dfixed_trunc(a), dfixed_trunc(b));
  568. a.full = dfixed_const(max_src_lines_per_dst_line * wm->src_width * wm->bytes_per_pixel);
  569. b.full = dfixed_const(1000);
  570. c.full = dfixed_const(lb_fill_bw);
  571. b.full = dfixed_div(c, b);
  572. a.full = dfixed_div(a, b);
  573. line_fill_time = dfixed_trunc(a);
  574. if (line_fill_time < wm->active_time)
  575. return latency;
  576. else
  577. return latency + (line_fill_time - wm->active_time);
  578. }
  579. static bool evergreen_average_bandwidth_vs_dram_bandwidth_for_display(struct evergreen_wm_params *wm)
  580. {
  581. if (evergreen_average_bandwidth(wm) <=
  582. (evergreen_dram_bandwidth_for_display(wm) / wm->num_heads))
  583. return true;
  584. else
  585. return false;
  586. };
  587. static bool evergreen_average_bandwidth_vs_available_bandwidth(struct evergreen_wm_params *wm)
  588. {
  589. if (evergreen_average_bandwidth(wm) <=
  590. (evergreen_available_bandwidth(wm) / wm->num_heads))
  591. return true;
  592. else
  593. return false;
  594. };
  595. static bool evergreen_check_latency_hiding(struct evergreen_wm_params *wm)
  596. {
  597. u32 lb_partitions = wm->lb_size / wm->src_width;
  598. u32 line_time = wm->active_time + wm->blank_time;
  599. u32 latency_tolerant_lines;
  600. u32 latency_hiding;
  601. fixed20_12 a;
  602. a.full = dfixed_const(1);
  603. if (wm->vsc.full > a.full)
  604. latency_tolerant_lines = 1;
  605. else {
  606. if (lb_partitions <= (wm->vtaps + 1))
  607. latency_tolerant_lines = 1;
  608. else
  609. latency_tolerant_lines = 2;
  610. }
  611. latency_hiding = (latency_tolerant_lines * line_time + wm->blank_time);
  612. if (evergreen_latency_watermark(wm) <= latency_hiding)
  613. return true;
  614. else
  615. return false;
  616. }
  617. static void evergreen_program_watermarks(struct radeon_device *rdev,
  618. struct radeon_crtc *radeon_crtc,
  619. u32 lb_size, u32 num_heads)
  620. {
  621. struct drm_display_mode *mode = &radeon_crtc->base.mode;
  622. struct evergreen_wm_params wm;
  623. u32 pixel_period;
  624. u32 line_time = 0;
  625. u32 latency_watermark_a = 0, latency_watermark_b = 0;
  626. u32 priority_a_mark = 0, priority_b_mark = 0;
  627. u32 priority_a_cnt = PRIORITY_OFF;
  628. u32 priority_b_cnt = PRIORITY_OFF;
  629. u32 pipe_offset = radeon_crtc->crtc_id * 16;
  630. u32 tmp, arb_control3;
  631. fixed20_12 a, b, c;
  632. if (radeon_crtc->base.enabled && num_heads && mode) {
  633. pixel_period = 1000000 / (u32)mode->clock;
  634. line_time = min((u32)mode->crtc_htotal * pixel_period, (u32)65535);
  635. priority_a_cnt = 0;
  636. priority_b_cnt = 0;
  637. wm.yclk = rdev->pm.current_mclk * 10;
  638. wm.sclk = rdev->pm.current_sclk * 10;
  639. wm.disp_clk = mode->clock;
  640. wm.src_width = mode->crtc_hdisplay;
  641. wm.active_time = mode->crtc_hdisplay * pixel_period;
  642. wm.blank_time = line_time - wm.active_time;
  643. wm.interlaced = false;
  644. if (mode->flags & DRM_MODE_FLAG_INTERLACE)
  645. wm.interlaced = true;
  646. wm.vsc = radeon_crtc->vsc;
  647. wm.vtaps = 1;
  648. if (radeon_crtc->rmx_type != RMX_OFF)
  649. wm.vtaps = 2;
  650. wm.bytes_per_pixel = 4; /* XXX: get this from fb config */
  651. wm.lb_size = lb_size;
  652. wm.dram_channels = evergreen_get_number_of_dram_channels(rdev);
  653. wm.num_heads = num_heads;
  654. /* set for high clocks */
  655. latency_watermark_a = min(evergreen_latency_watermark(&wm), (u32)65535);
  656. /* set for low clocks */
  657. /* wm.yclk = low clk; wm.sclk = low clk */
  658. latency_watermark_b = min(evergreen_latency_watermark(&wm), (u32)65535);
  659. /* possibly force display priority to high */
  660. /* should really do this at mode validation time... */
  661. if (!evergreen_average_bandwidth_vs_dram_bandwidth_for_display(&wm) ||
  662. !evergreen_average_bandwidth_vs_available_bandwidth(&wm) ||
  663. !evergreen_check_latency_hiding(&wm) ||
  664. (rdev->disp_priority == 2)) {
  665. DRM_DEBUG_KMS("force priority to high\n");
  666. priority_a_cnt |= PRIORITY_ALWAYS_ON;
  667. priority_b_cnt |= PRIORITY_ALWAYS_ON;
  668. }
  669. a.full = dfixed_const(1000);
  670. b.full = dfixed_const(mode->clock);
  671. b.full = dfixed_div(b, a);
  672. c.full = dfixed_const(latency_watermark_a);
  673. c.full = dfixed_mul(c, b);
  674. c.full = dfixed_mul(c, radeon_crtc->hsc);
  675. c.full = dfixed_div(c, a);
  676. a.full = dfixed_const(16);
  677. c.full = dfixed_div(c, a);
  678. priority_a_mark = dfixed_trunc(c);
  679. priority_a_cnt |= priority_a_mark & PRIORITY_MARK_MASK;
  680. a.full = dfixed_const(1000);
  681. b.full = dfixed_const(mode->clock);
  682. b.full = dfixed_div(b, a);
  683. c.full = dfixed_const(latency_watermark_b);
  684. c.full = dfixed_mul(c, b);
  685. c.full = dfixed_mul(c, radeon_crtc->hsc);
  686. c.full = dfixed_div(c, a);
  687. a.full = dfixed_const(16);
  688. c.full = dfixed_div(c, a);
  689. priority_b_mark = dfixed_trunc(c);
  690. priority_b_cnt |= priority_b_mark & PRIORITY_MARK_MASK;
  691. }
  692. /* select wm A */
  693. arb_control3 = RREG32(PIPE0_ARBITRATION_CONTROL3 + pipe_offset);
  694. tmp = arb_control3;
  695. tmp &= ~LATENCY_WATERMARK_MASK(3);
  696. tmp |= LATENCY_WATERMARK_MASK(1);
  697. WREG32(PIPE0_ARBITRATION_CONTROL3 + pipe_offset, tmp);
  698. WREG32(PIPE0_LATENCY_CONTROL + pipe_offset,
  699. (LATENCY_LOW_WATERMARK(latency_watermark_a) |
  700. LATENCY_HIGH_WATERMARK(line_time)));
  701. /* select wm B */
  702. tmp = RREG32(PIPE0_ARBITRATION_CONTROL3 + pipe_offset);
  703. tmp &= ~LATENCY_WATERMARK_MASK(3);
  704. tmp |= LATENCY_WATERMARK_MASK(2);
  705. WREG32(PIPE0_ARBITRATION_CONTROL3 + pipe_offset, tmp);
  706. WREG32(PIPE0_LATENCY_CONTROL + pipe_offset,
  707. (LATENCY_LOW_WATERMARK(latency_watermark_b) |
  708. LATENCY_HIGH_WATERMARK(line_time)));
  709. /* restore original selection */
  710. WREG32(PIPE0_ARBITRATION_CONTROL3 + pipe_offset, arb_control3);
  711. /* write the priority marks */
  712. WREG32(PRIORITY_A_CNT + radeon_crtc->crtc_offset, priority_a_cnt);
  713. WREG32(PRIORITY_B_CNT + radeon_crtc->crtc_offset, priority_b_cnt);
  714. }
  715. void evergreen_bandwidth_update(struct radeon_device *rdev)
  716. {
  717. struct drm_display_mode *mode0 = NULL;
  718. struct drm_display_mode *mode1 = NULL;
  719. u32 num_heads = 0, lb_size;
  720. int i;
  721. radeon_update_display_priority(rdev);
  722. for (i = 0; i < rdev->num_crtc; i++) {
  723. if (rdev->mode_info.crtcs[i]->base.enabled)
  724. num_heads++;
  725. }
  726. for (i = 0; i < rdev->num_crtc; i += 2) {
  727. mode0 = &rdev->mode_info.crtcs[i]->base.mode;
  728. mode1 = &rdev->mode_info.crtcs[i+1]->base.mode;
  729. lb_size = evergreen_line_buffer_adjust(rdev, rdev->mode_info.crtcs[i], mode0, mode1);
  730. evergreen_program_watermarks(rdev, rdev->mode_info.crtcs[i], lb_size, num_heads);
  731. lb_size = evergreen_line_buffer_adjust(rdev, rdev->mode_info.crtcs[i+1], mode1, mode0);
  732. evergreen_program_watermarks(rdev, rdev->mode_info.crtcs[i+1], lb_size, num_heads);
  733. }
  734. }
  735. int evergreen_mc_wait_for_idle(struct radeon_device *rdev)
  736. {
  737. unsigned i;
  738. u32 tmp;
  739. for (i = 0; i < rdev->usec_timeout; i++) {
  740. /* read MC_STATUS */
  741. tmp = RREG32(SRBM_STATUS) & 0x1F00;
  742. if (!tmp)
  743. return 0;
  744. udelay(1);
  745. }
  746. return -1;
  747. }
  748. /*
  749. * GART
  750. */
  751. void evergreen_pcie_gart_tlb_flush(struct radeon_device *rdev)
  752. {
  753. unsigned i;
  754. u32 tmp;
  755. WREG32(HDP_MEM_COHERENCY_FLUSH_CNTL, 0x1);
  756. WREG32(VM_CONTEXT0_REQUEST_RESPONSE, REQUEST_TYPE(1));
  757. for (i = 0; i < rdev->usec_timeout; i++) {
  758. /* read MC_STATUS */
  759. tmp = RREG32(VM_CONTEXT0_REQUEST_RESPONSE);
  760. tmp = (tmp & RESPONSE_TYPE_MASK) >> RESPONSE_TYPE_SHIFT;
  761. if (tmp == 2) {
  762. printk(KERN_WARNING "[drm] r600 flush TLB failed\n");
  763. return;
  764. }
  765. if (tmp) {
  766. return;
  767. }
  768. udelay(1);
  769. }
  770. }
  771. int evergreen_pcie_gart_enable(struct radeon_device *rdev)
  772. {
  773. u32 tmp;
  774. int r;
  775. if (rdev->gart.table.vram.robj == NULL) {
  776. dev_err(rdev->dev, "No VRAM object for PCIE GART.\n");
  777. return -EINVAL;
  778. }
  779. r = radeon_gart_table_vram_pin(rdev);
  780. if (r)
  781. return r;
  782. radeon_gart_restore(rdev);
  783. /* Setup L2 cache */
  784. WREG32(VM_L2_CNTL, ENABLE_L2_CACHE | ENABLE_L2_FRAGMENT_PROCESSING |
  785. ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
  786. EFFECTIVE_L2_QUEUE_SIZE(7));
  787. WREG32(VM_L2_CNTL2, 0);
  788. WREG32(VM_L2_CNTL3, BANK_SELECT(0) | CACHE_UPDATE_MODE(2));
  789. /* Setup TLB control */
  790. tmp = ENABLE_L1_TLB | ENABLE_L1_FRAGMENT_PROCESSING |
  791. SYSTEM_ACCESS_MODE_NOT_IN_SYS |
  792. SYSTEM_APERTURE_UNMAPPED_ACCESS_PASS_THRU |
  793. EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5);
  794. if (rdev->flags & RADEON_IS_IGP) {
  795. WREG32(FUS_MC_VM_MD_L1_TLB0_CNTL, tmp);
  796. WREG32(FUS_MC_VM_MD_L1_TLB1_CNTL, tmp);
  797. WREG32(FUS_MC_VM_MD_L1_TLB2_CNTL, tmp);
  798. } else {
  799. WREG32(MC_VM_MD_L1_TLB0_CNTL, tmp);
  800. WREG32(MC_VM_MD_L1_TLB1_CNTL, tmp);
  801. WREG32(MC_VM_MD_L1_TLB2_CNTL, tmp);
  802. }
  803. WREG32(MC_VM_MB_L1_TLB0_CNTL, tmp);
  804. WREG32(MC_VM_MB_L1_TLB1_CNTL, tmp);
  805. WREG32(MC_VM_MB_L1_TLB2_CNTL, tmp);
  806. WREG32(MC_VM_MB_L1_TLB3_CNTL, tmp);
  807. WREG32(VM_CONTEXT0_PAGE_TABLE_START_ADDR, rdev->mc.gtt_start >> 12);
  808. WREG32(VM_CONTEXT0_PAGE_TABLE_END_ADDR, rdev->mc.gtt_end >> 12);
  809. WREG32(VM_CONTEXT0_PAGE_TABLE_BASE_ADDR, rdev->gart.table_addr >> 12);
  810. WREG32(VM_CONTEXT0_CNTL, ENABLE_CONTEXT | PAGE_TABLE_DEPTH(0) |
  811. RANGE_PROTECTION_FAULT_ENABLE_DEFAULT);
  812. WREG32(VM_CONTEXT0_PROTECTION_FAULT_DEFAULT_ADDR,
  813. (u32)(rdev->dummy_page.addr >> 12));
  814. WREG32(VM_CONTEXT1_CNTL, 0);
  815. evergreen_pcie_gart_tlb_flush(rdev);
  816. DRM_INFO("PCIE GART of %uM enabled (table at 0x%016llX).\n",
  817. (unsigned)(rdev->mc.gtt_size >> 20),
  818. (unsigned long long)rdev->gart.table_addr);
  819. rdev->gart.ready = true;
  820. return 0;
  821. }
  822. void evergreen_pcie_gart_disable(struct radeon_device *rdev)
  823. {
  824. u32 tmp;
  825. int r;
  826. /* Disable all tables */
  827. WREG32(VM_CONTEXT0_CNTL, 0);
  828. WREG32(VM_CONTEXT1_CNTL, 0);
  829. /* Setup L2 cache */
  830. WREG32(VM_L2_CNTL, ENABLE_L2_FRAGMENT_PROCESSING |
  831. EFFECTIVE_L2_QUEUE_SIZE(7));
  832. WREG32(VM_L2_CNTL2, 0);
  833. WREG32(VM_L2_CNTL3, BANK_SELECT(0) | CACHE_UPDATE_MODE(2));
  834. /* Setup TLB control */
  835. tmp = EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5);
  836. WREG32(MC_VM_MD_L1_TLB0_CNTL, tmp);
  837. WREG32(MC_VM_MD_L1_TLB1_CNTL, tmp);
  838. WREG32(MC_VM_MD_L1_TLB2_CNTL, tmp);
  839. WREG32(MC_VM_MB_L1_TLB0_CNTL, tmp);
  840. WREG32(MC_VM_MB_L1_TLB1_CNTL, tmp);
  841. WREG32(MC_VM_MB_L1_TLB2_CNTL, tmp);
  842. WREG32(MC_VM_MB_L1_TLB3_CNTL, tmp);
  843. if (rdev->gart.table.vram.robj) {
  844. r = radeon_bo_reserve(rdev->gart.table.vram.robj, false);
  845. if (likely(r == 0)) {
  846. radeon_bo_kunmap(rdev->gart.table.vram.robj);
  847. radeon_bo_unpin(rdev->gart.table.vram.robj);
  848. radeon_bo_unreserve(rdev->gart.table.vram.robj);
  849. }
  850. }
  851. }
  852. void evergreen_pcie_gart_fini(struct radeon_device *rdev)
  853. {
  854. evergreen_pcie_gart_disable(rdev);
  855. radeon_gart_table_vram_free(rdev);
  856. radeon_gart_fini(rdev);
  857. }
  858. void evergreen_agp_enable(struct radeon_device *rdev)
  859. {
  860. u32 tmp;
  861. /* Setup L2 cache */
  862. WREG32(VM_L2_CNTL, ENABLE_L2_CACHE | ENABLE_L2_FRAGMENT_PROCESSING |
  863. ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
  864. EFFECTIVE_L2_QUEUE_SIZE(7));
  865. WREG32(VM_L2_CNTL2, 0);
  866. WREG32(VM_L2_CNTL3, BANK_SELECT(0) | CACHE_UPDATE_MODE(2));
  867. /* Setup TLB control */
  868. tmp = ENABLE_L1_TLB | ENABLE_L1_FRAGMENT_PROCESSING |
  869. SYSTEM_ACCESS_MODE_NOT_IN_SYS |
  870. SYSTEM_APERTURE_UNMAPPED_ACCESS_PASS_THRU |
  871. EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5);
  872. WREG32(MC_VM_MD_L1_TLB0_CNTL, tmp);
  873. WREG32(MC_VM_MD_L1_TLB1_CNTL, tmp);
  874. WREG32(MC_VM_MD_L1_TLB2_CNTL, tmp);
  875. WREG32(MC_VM_MB_L1_TLB0_CNTL, tmp);
  876. WREG32(MC_VM_MB_L1_TLB1_CNTL, tmp);
  877. WREG32(MC_VM_MB_L1_TLB2_CNTL, tmp);
  878. WREG32(MC_VM_MB_L1_TLB3_CNTL, tmp);
  879. WREG32(VM_CONTEXT0_CNTL, 0);
  880. WREG32(VM_CONTEXT1_CNTL, 0);
  881. }
  882. void evergreen_mc_stop(struct radeon_device *rdev, struct evergreen_mc_save *save)
  883. {
  884. save->vga_control[0] = RREG32(D1VGA_CONTROL);
  885. save->vga_control[1] = RREG32(D2VGA_CONTROL);
  886. save->vga_render_control = RREG32(VGA_RENDER_CONTROL);
  887. save->vga_hdp_control = RREG32(VGA_HDP_CONTROL);
  888. save->crtc_control[0] = RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC0_REGISTER_OFFSET);
  889. save->crtc_control[1] = RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC1_REGISTER_OFFSET);
  890. if (rdev->num_crtc >= 4) {
  891. save->vga_control[2] = RREG32(EVERGREEN_D3VGA_CONTROL);
  892. save->vga_control[3] = RREG32(EVERGREEN_D4VGA_CONTROL);
  893. save->crtc_control[2] = RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC2_REGISTER_OFFSET);
  894. save->crtc_control[3] = RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC3_REGISTER_OFFSET);
  895. }
  896. if (rdev->num_crtc >= 6) {
  897. save->vga_control[4] = RREG32(EVERGREEN_D5VGA_CONTROL);
  898. save->vga_control[5] = RREG32(EVERGREEN_D6VGA_CONTROL);
  899. save->crtc_control[4] = RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC4_REGISTER_OFFSET);
  900. save->crtc_control[5] = RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC5_REGISTER_OFFSET);
  901. }
  902. /* Stop all video */
  903. WREG32(VGA_RENDER_CONTROL, 0);
  904. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC0_REGISTER_OFFSET, 1);
  905. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC1_REGISTER_OFFSET, 1);
  906. if (rdev->num_crtc >= 4) {
  907. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC2_REGISTER_OFFSET, 1);
  908. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC3_REGISTER_OFFSET, 1);
  909. }
  910. if (rdev->num_crtc >= 6) {
  911. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC4_REGISTER_OFFSET, 1);
  912. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC5_REGISTER_OFFSET, 1);
  913. }
  914. WREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC0_REGISTER_OFFSET, 0);
  915. WREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC1_REGISTER_OFFSET, 0);
  916. if (rdev->num_crtc >= 4) {
  917. WREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC2_REGISTER_OFFSET, 0);
  918. WREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC3_REGISTER_OFFSET, 0);
  919. }
  920. if (rdev->num_crtc >= 6) {
  921. WREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC4_REGISTER_OFFSET, 0);
  922. WREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC5_REGISTER_OFFSET, 0);
  923. }
  924. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC0_REGISTER_OFFSET, 0);
  925. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC1_REGISTER_OFFSET, 0);
  926. if (rdev->num_crtc >= 4) {
  927. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC2_REGISTER_OFFSET, 0);
  928. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC3_REGISTER_OFFSET, 0);
  929. }
  930. if (rdev->num_crtc >= 6) {
  931. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC4_REGISTER_OFFSET, 0);
  932. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC5_REGISTER_OFFSET, 0);
  933. }
  934. WREG32(D1VGA_CONTROL, 0);
  935. WREG32(D2VGA_CONTROL, 0);
  936. if (rdev->num_crtc >= 4) {
  937. WREG32(EVERGREEN_D3VGA_CONTROL, 0);
  938. WREG32(EVERGREEN_D4VGA_CONTROL, 0);
  939. }
  940. if (rdev->num_crtc >= 6) {
  941. WREG32(EVERGREEN_D5VGA_CONTROL, 0);
  942. WREG32(EVERGREEN_D6VGA_CONTROL, 0);
  943. }
  944. }
  945. void evergreen_mc_resume(struct radeon_device *rdev, struct evergreen_mc_save *save)
  946. {
  947. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC0_REGISTER_OFFSET,
  948. upper_32_bits(rdev->mc.vram_start));
  949. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC0_REGISTER_OFFSET,
  950. upper_32_bits(rdev->mc.vram_start));
  951. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS + EVERGREEN_CRTC0_REGISTER_OFFSET,
  952. (u32)rdev->mc.vram_start);
  953. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS + EVERGREEN_CRTC0_REGISTER_OFFSET,
  954. (u32)rdev->mc.vram_start);
  955. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC1_REGISTER_OFFSET,
  956. upper_32_bits(rdev->mc.vram_start));
  957. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC1_REGISTER_OFFSET,
  958. upper_32_bits(rdev->mc.vram_start));
  959. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS + EVERGREEN_CRTC1_REGISTER_OFFSET,
  960. (u32)rdev->mc.vram_start);
  961. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS + EVERGREEN_CRTC1_REGISTER_OFFSET,
  962. (u32)rdev->mc.vram_start);
  963. if (rdev->num_crtc >= 4) {
  964. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC2_REGISTER_OFFSET,
  965. upper_32_bits(rdev->mc.vram_start));
  966. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC2_REGISTER_OFFSET,
  967. upper_32_bits(rdev->mc.vram_start));
  968. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS + EVERGREEN_CRTC2_REGISTER_OFFSET,
  969. (u32)rdev->mc.vram_start);
  970. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS + EVERGREEN_CRTC2_REGISTER_OFFSET,
  971. (u32)rdev->mc.vram_start);
  972. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC3_REGISTER_OFFSET,
  973. upper_32_bits(rdev->mc.vram_start));
  974. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC3_REGISTER_OFFSET,
  975. upper_32_bits(rdev->mc.vram_start));
  976. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS + EVERGREEN_CRTC3_REGISTER_OFFSET,
  977. (u32)rdev->mc.vram_start);
  978. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS + EVERGREEN_CRTC3_REGISTER_OFFSET,
  979. (u32)rdev->mc.vram_start);
  980. }
  981. if (rdev->num_crtc >= 6) {
  982. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC4_REGISTER_OFFSET,
  983. upper_32_bits(rdev->mc.vram_start));
  984. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC4_REGISTER_OFFSET,
  985. upper_32_bits(rdev->mc.vram_start));
  986. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS + EVERGREEN_CRTC4_REGISTER_OFFSET,
  987. (u32)rdev->mc.vram_start);
  988. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS + EVERGREEN_CRTC4_REGISTER_OFFSET,
  989. (u32)rdev->mc.vram_start);
  990. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC5_REGISTER_OFFSET,
  991. upper_32_bits(rdev->mc.vram_start));
  992. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC5_REGISTER_OFFSET,
  993. upper_32_bits(rdev->mc.vram_start));
  994. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS + EVERGREEN_CRTC5_REGISTER_OFFSET,
  995. (u32)rdev->mc.vram_start);
  996. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS + EVERGREEN_CRTC5_REGISTER_OFFSET,
  997. (u32)rdev->mc.vram_start);
  998. }
  999. WREG32(EVERGREEN_VGA_MEMORY_BASE_ADDRESS_HIGH, upper_32_bits(rdev->mc.vram_start));
  1000. WREG32(EVERGREEN_VGA_MEMORY_BASE_ADDRESS, (u32)rdev->mc.vram_start);
  1001. /* Unlock host access */
  1002. WREG32(VGA_HDP_CONTROL, save->vga_hdp_control);
  1003. mdelay(1);
  1004. /* Restore video state */
  1005. WREG32(D1VGA_CONTROL, save->vga_control[0]);
  1006. WREG32(D2VGA_CONTROL, save->vga_control[1]);
  1007. if (rdev->num_crtc >= 4) {
  1008. WREG32(EVERGREEN_D3VGA_CONTROL, save->vga_control[2]);
  1009. WREG32(EVERGREEN_D4VGA_CONTROL, save->vga_control[3]);
  1010. }
  1011. if (rdev->num_crtc >= 6) {
  1012. WREG32(EVERGREEN_D5VGA_CONTROL, save->vga_control[4]);
  1013. WREG32(EVERGREEN_D6VGA_CONTROL, save->vga_control[5]);
  1014. }
  1015. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC0_REGISTER_OFFSET, 1);
  1016. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC1_REGISTER_OFFSET, 1);
  1017. if (rdev->num_crtc >= 4) {
  1018. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC2_REGISTER_OFFSET, 1);
  1019. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC3_REGISTER_OFFSET, 1);
  1020. }
  1021. if (rdev->num_crtc >= 6) {
  1022. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC4_REGISTER_OFFSET, 1);
  1023. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC5_REGISTER_OFFSET, 1);
  1024. }
  1025. WREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC0_REGISTER_OFFSET, save->crtc_control[0]);
  1026. WREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC1_REGISTER_OFFSET, save->crtc_control[1]);
  1027. if (rdev->num_crtc >= 4) {
  1028. WREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC2_REGISTER_OFFSET, save->crtc_control[2]);
  1029. WREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC3_REGISTER_OFFSET, save->crtc_control[3]);
  1030. }
  1031. if (rdev->num_crtc >= 6) {
  1032. WREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC4_REGISTER_OFFSET, save->crtc_control[4]);
  1033. WREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC5_REGISTER_OFFSET, save->crtc_control[5]);
  1034. }
  1035. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC0_REGISTER_OFFSET, 0);
  1036. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC1_REGISTER_OFFSET, 0);
  1037. if (rdev->num_crtc >= 4) {
  1038. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC2_REGISTER_OFFSET, 0);
  1039. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC3_REGISTER_OFFSET, 0);
  1040. }
  1041. if (rdev->num_crtc >= 6) {
  1042. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC4_REGISTER_OFFSET, 0);
  1043. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC5_REGISTER_OFFSET, 0);
  1044. }
  1045. WREG32(VGA_RENDER_CONTROL, save->vga_render_control);
  1046. }
  1047. void evergreen_mc_program(struct radeon_device *rdev)
  1048. {
  1049. struct evergreen_mc_save save;
  1050. u32 tmp;
  1051. int i, j;
  1052. /* Initialize HDP */
  1053. for (i = 0, j = 0; i < 32; i++, j += 0x18) {
  1054. WREG32((0x2c14 + j), 0x00000000);
  1055. WREG32((0x2c18 + j), 0x00000000);
  1056. WREG32((0x2c1c + j), 0x00000000);
  1057. WREG32((0x2c20 + j), 0x00000000);
  1058. WREG32((0x2c24 + j), 0x00000000);
  1059. }
  1060. WREG32(HDP_REG_COHERENCY_FLUSH_CNTL, 0);
  1061. evergreen_mc_stop(rdev, &save);
  1062. if (evergreen_mc_wait_for_idle(rdev)) {
  1063. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  1064. }
  1065. /* Lockout access through VGA aperture*/
  1066. WREG32(VGA_HDP_CONTROL, VGA_MEMORY_DISABLE);
  1067. /* Update configuration */
  1068. if (rdev->flags & RADEON_IS_AGP) {
  1069. if (rdev->mc.vram_start < rdev->mc.gtt_start) {
  1070. /* VRAM before AGP */
  1071. WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
  1072. rdev->mc.vram_start >> 12);
  1073. WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
  1074. rdev->mc.gtt_end >> 12);
  1075. } else {
  1076. /* VRAM after AGP */
  1077. WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
  1078. rdev->mc.gtt_start >> 12);
  1079. WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
  1080. rdev->mc.vram_end >> 12);
  1081. }
  1082. } else {
  1083. WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
  1084. rdev->mc.vram_start >> 12);
  1085. WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
  1086. rdev->mc.vram_end >> 12);
  1087. }
  1088. WREG32(MC_VM_SYSTEM_APERTURE_DEFAULT_ADDR, 0);
  1089. if (rdev->flags & RADEON_IS_IGP) {
  1090. tmp = RREG32(MC_FUS_VM_FB_OFFSET) & 0x000FFFFF;
  1091. tmp |= ((rdev->mc.vram_end >> 20) & 0xF) << 24;
  1092. tmp |= ((rdev->mc.vram_start >> 20) & 0xF) << 20;
  1093. WREG32(MC_FUS_VM_FB_OFFSET, tmp);
  1094. }
  1095. tmp = ((rdev->mc.vram_end >> 24) & 0xFFFF) << 16;
  1096. tmp |= ((rdev->mc.vram_start >> 24) & 0xFFFF);
  1097. WREG32(MC_VM_FB_LOCATION, tmp);
  1098. WREG32(HDP_NONSURFACE_BASE, (rdev->mc.vram_start >> 8));
  1099. WREG32(HDP_NONSURFACE_INFO, (2 << 7) | (1 << 30));
  1100. WREG32(HDP_NONSURFACE_SIZE, 0x3FFFFFFF);
  1101. if (rdev->flags & RADEON_IS_AGP) {
  1102. WREG32(MC_VM_AGP_TOP, rdev->mc.gtt_end >> 16);
  1103. WREG32(MC_VM_AGP_BOT, rdev->mc.gtt_start >> 16);
  1104. WREG32(MC_VM_AGP_BASE, rdev->mc.agp_base >> 22);
  1105. } else {
  1106. WREG32(MC_VM_AGP_BASE, 0);
  1107. WREG32(MC_VM_AGP_TOP, 0x0FFFFFFF);
  1108. WREG32(MC_VM_AGP_BOT, 0x0FFFFFFF);
  1109. }
  1110. if (evergreen_mc_wait_for_idle(rdev)) {
  1111. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  1112. }
  1113. evergreen_mc_resume(rdev, &save);
  1114. /* we need to own VRAM, so turn off the VGA renderer here
  1115. * to stop it overwriting our objects */
  1116. rv515_vga_render_disable(rdev);
  1117. }
  1118. /*
  1119. * CP.
  1120. */
  1121. void evergreen_ring_ib_execute(struct radeon_device *rdev, struct radeon_ib *ib)
  1122. {
  1123. /* set to DX10/11 mode */
  1124. radeon_ring_write(rdev, PACKET3(PACKET3_MODE_CONTROL, 0));
  1125. radeon_ring_write(rdev, 1);
  1126. /* FIXME: implement */
  1127. radeon_ring_write(rdev, PACKET3(PACKET3_INDIRECT_BUFFER, 2));
  1128. radeon_ring_write(rdev,
  1129. #ifdef __BIG_ENDIAN
  1130. (2 << 0) |
  1131. #endif
  1132. (ib->gpu_addr & 0xFFFFFFFC));
  1133. radeon_ring_write(rdev, upper_32_bits(ib->gpu_addr) & 0xFF);
  1134. radeon_ring_write(rdev, ib->length_dw);
  1135. }
  1136. static int evergreen_cp_load_microcode(struct radeon_device *rdev)
  1137. {
  1138. const __be32 *fw_data;
  1139. int i;
  1140. if (!rdev->me_fw || !rdev->pfp_fw)
  1141. return -EINVAL;
  1142. r700_cp_stop(rdev);
  1143. WREG32(CP_RB_CNTL,
  1144. #ifdef __BIG_ENDIAN
  1145. BUF_SWAP_32BIT |
  1146. #endif
  1147. RB_NO_UPDATE | RB_BLKSZ(15) | RB_BUFSZ(3));
  1148. fw_data = (const __be32 *)rdev->pfp_fw->data;
  1149. WREG32(CP_PFP_UCODE_ADDR, 0);
  1150. for (i = 0; i < EVERGREEN_PFP_UCODE_SIZE; i++)
  1151. WREG32(CP_PFP_UCODE_DATA, be32_to_cpup(fw_data++));
  1152. WREG32(CP_PFP_UCODE_ADDR, 0);
  1153. fw_data = (const __be32 *)rdev->me_fw->data;
  1154. WREG32(CP_ME_RAM_WADDR, 0);
  1155. for (i = 0; i < EVERGREEN_PM4_UCODE_SIZE; i++)
  1156. WREG32(CP_ME_RAM_DATA, be32_to_cpup(fw_data++));
  1157. WREG32(CP_PFP_UCODE_ADDR, 0);
  1158. WREG32(CP_ME_RAM_WADDR, 0);
  1159. WREG32(CP_ME_RAM_RADDR, 0);
  1160. return 0;
  1161. }
  1162. static int evergreen_cp_start(struct radeon_device *rdev)
  1163. {
  1164. int r, i;
  1165. uint32_t cp_me;
  1166. r = radeon_ring_lock(rdev, 7);
  1167. if (r) {
  1168. DRM_ERROR("radeon: cp failed to lock ring (%d).\n", r);
  1169. return r;
  1170. }
  1171. radeon_ring_write(rdev, PACKET3(PACKET3_ME_INITIALIZE, 5));
  1172. radeon_ring_write(rdev, 0x1);
  1173. radeon_ring_write(rdev, 0x0);
  1174. radeon_ring_write(rdev, rdev->config.evergreen.max_hw_contexts - 1);
  1175. radeon_ring_write(rdev, PACKET3_ME_INITIALIZE_DEVICE_ID(1));
  1176. radeon_ring_write(rdev, 0);
  1177. radeon_ring_write(rdev, 0);
  1178. radeon_ring_unlock_commit(rdev);
  1179. cp_me = 0xff;
  1180. WREG32(CP_ME_CNTL, cp_me);
  1181. r = radeon_ring_lock(rdev, evergreen_default_size + 19);
  1182. if (r) {
  1183. DRM_ERROR("radeon: cp failed to lock ring (%d).\n", r);
  1184. return r;
  1185. }
  1186. /* setup clear context state */
  1187. radeon_ring_write(rdev, PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  1188. radeon_ring_write(rdev, PACKET3_PREAMBLE_BEGIN_CLEAR_STATE);
  1189. for (i = 0; i < evergreen_default_size; i++)
  1190. radeon_ring_write(rdev, evergreen_default_state[i]);
  1191. radeon_ring_write(rdev, PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  1192. radeon_ring_write(rdev, PACKET3_PREAMBLE_END_CLEAR_STATE);
  1193. /* set clear context state */
  1194. radeon_ring_write(rdev, PACKET3(PACKET3_CLEAR_STATE, 0));
  1195. radeon_ring_write(rdev, 0);
  1196. /* SQ_VTX_BASE_VTX_LOC */
  1197. radeon_ring_write(rdev, 0xc0026f00);
  1198. radeon_ring_write(rdev, 0x00000000);
  1199. radeon_ring_write(rdev, 0x00000000);
  1200. radeon_ring_write(rdev, 0x00000000);
  1201. /* Clear consts */
  1202. radeon_ring_write(rdev, 0xc0036f00);
  1203. radeon_ring_write(rdev, 0x00000bc4);
  1204. radeon_ring_write(rdev, 0xffffffff);
  1205. radeon_ring_write(rdev, 0xffffffff);
  1206. radeon_ring_write(rdev, 0xffffffff);
  1207. radeon_ring_write(rdev, 0xc0026900);
  1208. radeon_ring_write(rdev, 0x00000316);
  1209. radeon_ring_write(rdev, 0x0000000e); /* VGT_VERTEX_REUSE_BLOCK_CNTL */
  1210. radeon_ring_write(rdev, 0x00000010); /* */
  1211. radeon_ring_unlock_commit(rdev);
  1212. return 0;
  1213. }
  1214. int evergreen_cp_resume(struct radeon_device *rdev)
  1215. {
  1216. u32 tmp;
  1217. u32 rb_bufsz;
  1218. int r;
  1219. /* Reset cp; if cp is reset, then PA, SH, VGT also need to be reset */
  1220. WREG32(GRBM_SOFT_RESET, (SOFT_RESET_CP |
  1221. SOFT_RESET_PA |
  1222. SOFT_RESET_SH |
  1223. SOFT_RESET_VGT |
  1224. SOFT_RESET_SPI |
  1225. SOFT_RESET_SX));
  1226. RREG32(GRBM_SOFT_RESET);
  1227. mdelay(15);
  1228. WREG32(GRBM_SOFT_RESET, 0);
  1229. RREG32(GRBM_SOFT_RESET);
  1230. /* Set ring buffer size */
  1231. rb_bufsz = drm_order(rdev->cp.ring_size / 8);
  1232. tmp = (drm_order(RADEON_GPU_PAGE_SIZE/8) << 8) | rb_bufsz;
  1233. #ifdef __BIG_ENDIAN
  1234. tmp |= BUF_SWAP_32BIT;
  1235. #endif
  1236. WREG32(CP_RB_CNTL, tmp);
  1237. WREG32(CP_SEM_WAIT_TIMER, 0x4);
  1238. /* Set the write pointer delay */
  1239. WREG32(CP_RB_WPTR_DELAY, 0);
  1240. /* Initialize the ring buffer's read and write pointers */
  1241. WREG32(CP_RB_CNTL, tmp | RB_RPTR_WR_ENA);
  1242. WREG32(CP_RB_RPTR_WR, 0);
  1243. WREG32(CP_RB_WPTR, 0);
  1244. /* set the wb address wether it's enabled or not */
  1245. WREG32(CP_RB_RPTR_ADDR,
  1246. ((rdev->wb.gpu_addr + RADEON_WB_CP_RPTR_OFFSET) & 0xFFFFFFFC));
  1247. WREG32(CP_RB_RPTR_ADDR_HI, upper_32_bits(rdev->wb.gpu_addr + RADEON_WB_CP_RPTR_OFFSET) & 0xFF);
  1248. WREG32(SCRATCH_ADDR, ((rdev->wb.gpu_addr + RADEON_WB_SCRATCH_OFFSET) >> 8) & 0xFFFFFFFF);
  1249. if (rdev->wb.enabled)
  1250. WREG32(SCRATCH_UMSK, 0xff);
  1251. else {
  1252. tmp |= RB_NO_UPDATE;
  1253. WREG32(SCRATCH_UMSK, 0);
  1254. }
  1255. mdelay(1);
  1256. WREG32(CP_RB_CNTL, tmp);
  1257. WREG32(CP_RB_BASE, rdev->cp.gpu_addr >> 8);
  1258. WREG32(CP_DEBUG, (1 << 27) | (1 << 28));
  1259. rdev->cp.rptr = RREG32(CP_RB_RPTR);
  1260. rdev->cp.wptr = RREG32(CP_RB_WPTR);
  1261. evergreen_cp_start(rdev);
  1262. rdev->cp.ready = true;
  1263. r = radeon_ring_test(rdev);
  1264. if (r) {
  1265. rdev->cp.ready = false;
  1266. return r;
  1267. }
  1268. return 0;
  1269. }
  1270. /*
  1271. * Core functions
  1272. */
  1273. static u32 evergreen_get_tile_pipe_to_backend_map(struct radeon_device *rdev,
  1274. u32 num_tile_pipes,
  1275. u32 num_backends,
  1276. u32 backend_disable_mask)
  1277. {
  1278. u32 backend_map = 0;
  1279. u32 enabled_backends_mask = 0;
  1280. u32 enabled_backends_count = 0;
  1281. u32 cur_pipe;
  1282. u32 swizzle_pipe[EVERGREEN_MAX_PIPES];
  1283. u32 cur_backend = 0;
  1284. u32 i;
  1285. bool force_no_swizzle;
  1286. if (num_tile_pipes > EVERGREEN_MAX_PIPES)
  1287. num_tile_pipes = EVERGREEN_MAX_PIPES;
  1288. if (num_tile_pipes < 1)
  1289. num_tile_pipes = 1;
  1290. if (num_backends > EVERGREEN_MAX_BACKENDS)
  1291. num_backends = EVERGREEN_MAX_BACKENDS;
  1292. if (num_backends < 1)
  1293. num_backends = 1;
  1294. for (i = 0; i < EVERGREEN_MAX_BACKENDS; ++i) {
  1295. if (((backend_disable_mask >> i) & 1) == 0) {
  1296. enabled_backends_mask |= (1 << i);
  1297. ++enabled_backends_count;
  1298. }
  1299. if (enabled_backends_count == num_backends)
  1300. break;
  1301. }
  1302. if (enabled_backends_count == 0) {
  1303. enabled_backends_mask = 1;
  1304. enabled_backends_count = 1;
  1305. }
  1306. if (enabled_backends_count != num_backends)
  1307. num_backends = enabled_backends_count;
  1308. memset((uint8_t *)&swizzle_pipe[0], 0, sizeof(u32) * EVERGREEN_MAX_PIPES);
  1309. switch (rdev->family) {
  1310. case CHIP_CEDAR:
  1311. case CHIP_REDWOOD:
  1312. case CHIP_PALM:
  1313. case CHIP_SUMO:
  1314. case CHIP_SUMO2:
  1315. case CHIP_TURKS:
  1316. case CHIP_CAICOS:
  1317. force_no_swizzle = false;
  1318. break;
  1319. case CHIP_CYPRESS:
  1320. case CHIP_HEMLOCK:
  1321. case CHIP_JUNIPER:
  1322. case CHIP_BARTS:
  1323. default:
  1324. force_no_swizzle = true;
  1325. break;
  1326. }
  1327. if (force_no_swizzle) {
  1328. bool last_backend_enabled = false;
  1329. force_no_swizzle = false;
  1330. for (i = 0; i < EVERGREEN_MAX_BACKENDS; ++i) {
  1331. if (((enabled_backends_mask >> i) & 1) == 1) {
  1332. if (last_backend_enabled)
  1333. force_no_swizzle = true;
  1334. last_backend_enabled = true;
  1335. } else
  1336. last_backend_enabled = false;
  1337. }
  1338. }
  1339. switch (num_tile_pipes) {
  1340. case 1:
  1341. case 3:
  1342. case 5:
  1343. case 7:
  1344. DRM_ERROR("odd number of pipes!\n");
  1345. break;
  1346. case 2:
  1347. swizzle_pipe[0] = 0;
  1348. swizzle_pipe[1] = 1;
  1349. break;
  1350. case 4:
  1351. if (force_no_swizzle) {
  1352. swizzle_pipe[0] = 0;
  1353. swizzle_pipe[1] = 1;
  1354. swizzle_pipe[2] = 2;
  1355. swizzle_pipe[3] = 3;
  1356. } else {
  1357. swizzle_pipe[0] = 0;
  1358. swizzle_pipe[1] = 2;
  1359. swizzle_pipe[2] = 1;
  1360. swizzle_pipe[3] = 3;
  1361. }
  1362. break;
  1363. case 6:
  1364. if (force_no_swizzle) {
  1365. swizzle_pipe[0] = 0;
  1366. swizzle_pipe[1] = 1;
  1367. swizzle_pipe[2] = 2;
  1368. swizzle_pipe[3] = 3;
  1369. swizzle_pipe[4] = 4;
  1370. swizzle_pipe[5] = 5;
  1371. } else {
  1372. swizzle_pipe[0] = 0;
  1373. swizzle_pipe[1] = 2;
  1374. swizzle_pipe[2] = 4;
  1375. swizzle_pipe[3] = 1;
  1376. swizzle_pipe[4] = 3;
  1377. swizzle_pipe[5] = 5;
  1378. }
  1379. break;
  1380. case 8:
  1381. if (force_no_swizzle) {
  1382. swizzle_pipe[0] = 0;
  1383. swizzle_pipe[1] = 1;
  1384. swizzle_pipe[2] = 2;
  1385. swizzle_pipe[3] = 3;
  1386. swizzle_pipe[4] = 4;
  1387. swizzle_pipe[5] = 5;
  1388. swizzle_pipe[6] = 6;
  1389. swizzle_pipe[7] = 7;
  1390. } else {
  1391. swizzle_pipe[0] = 0;
  1392. swizzle_pipe[1] = 2;
  1393. swizzle_pipe[2] = 4;
  1394. swizzle_pipe[3] = 6;
  1395. swizzle_pipe[4] = 1;
  1396. swizzle_pipe[5] = 3;
  1397. swizzle_pipe[6] = 5;
  1398. swizzle_pipe[7] = 7;
  1399. }
  1400. break;
  1401. }
  1402. for (cur_pipe = 0; cur_pipe < num_tile_pipes; ++cur_pipe) {
  1403. while (((1 << cur_backend) & enabled_backends_mask) == 0)
  1404. cur_backend = (cur_backend + 1) % EVERGREEN_MAX_BACKENDS;
  1405. backend_map |= (((cur_backend & 0xf) << (swizzle_pipe[cur_pipe] * 4)));
  1406. cur_backend = (cur_backend + 1) % EVERGREEN_MAX_BACKENDS;
  1407. }
  1408. return backend_map;
  1409. }
  1410. static void evergreen_program_channel_remap(struct radeon_device *rdev)
  1411. {
  1412. u32 tcp_chan_steer_lo, tcp_chan_steer_hi, mc_shared_chremap, tmp;
  1413. tmp = RREG32(MC_SHARED_CHMAP);
  1414. switch ((tmp & NOOFCHAN_MASK) >> NOOFCHAN_SHIFT) {
  1415. case 0:
  1416. case 1:
  1417. case 2:
  1418. case 3:
  1419. default:
  1420. /* default mapping */
  1421. mc_shared_chremap = 0x00fac688;
  1422. break;
  1423. }
  1424. switch (rdev->family) {
  1425. case CHIP_HEMLOCK:
  1426. case CHIP_CYPRESS:
  1427. case CHIP_BARTS:
  1428. tcp_chan_steer_lo = 0x54763210;
  1429. tcp_chan_steer_hi = 0x0000ba98;
  1430. break;
  1431. case CHIP_JUNIPER:
  1432. case CHIP_REDWOOD:
  1433. case CHIP_CEDAR:
  1434. case CHIP_PALM:
  1435. case CHIP_SUMO:
  1436. case CHIP_SUMO2:
  1437. case CHIP_TURKS:
  1438. case CHIP_CAICOS:
  1439. default:
  1440. tcp_chan_steer_lo = 0x76543210;
  1441. tcp_chan_steer_hi = 0x0000ba98;
  1442. break;
  1443. }
  1444. WREG32(TCP_CHAN_STEER_LO, tcp_chan_steer_lo);
  1445. WREG32(TCP_CHAN_STEER_HI, tcp_chan_steer_hi);
  1446. WREG32(MC_SHARED_CHREMAP, mc_shared_chremap);
  1447. }
  1448. static void evergreen_gpu_init(struct radeon_device *rdev)
  1449. {
  1450. u32 cc_rb_backend_disable = 0;
  1451. u32 cc_gc_shader_pipe_config;
  1452. u32 gb_addr_config = 0;
  1453. u32 mc_shared_chmap, mc_arb_ramcfg;
  1454. u32 gb_backend_map;
  1455. u32 grbm_gfx_index;
  1456. u32 sx_debug_1;
  1457. u32 smx_dc_ctl0;
  1458. u32 sq_config;
  1459. u32 sq_lds_resource_mgmt;
  1460. u32 sq_gpr_resource_mgmt_1;
  1461. u32 sq_gpr_resource_mgmt_2;
  1462. u32 sq_gpr_resource_mgmt_3;
  1463. u32 sq_thread_resource_mgmt;
  1464. u32 sq_thread_resource_mgmt_2;
  1465. u32 sq_stack_resource_mgmt_1;
  1466. u32 sq_stack_resource_mgmt_2;
  1467. u32 sq_stack_resource_mgmt_3;
  1468. u32 vgt_cache_invalidation;
  1469. u32 hdp_host_path_cntl, tmp;
  1470. int i, j, num_shader_engines, ps_thread_count;
  1471. switch (rdev->family) {
  1472. case CHIP_CYPRESS:
  1473. case CHIP_HEMLOCK:
  1474. rdev->config.evergreen.num_ses = 2;
  1475. rdev->config.evergreen.max_pipes = 4;
  1476. rdev->config.evergreen.max_tile_pipes = 8;
  1477. rdev->config.evergreen.max_simds = 10;
  1478. rdev->config.evergreen.max_backends = 4 * rdev->config.evergreen.num_ses;
  1479. rdev->config.evergreen.max_gprs = 256;
  1480. rdev->config.evergreen.max_threads = 248;
  1481. rdev->config.evergreen.max_gs_threads = 32;
  1482. rdev->config.evergreen.max_stack_entries = 512;
  1483. rdev->config.evergreen.sx_num_of_sets = 4;
  1484. rdev->config.evergreen.sx_max_export_size = 256;
  1485. rdev->config.evergreen.sx_max_export_pos_size = 64;
  1486. rdev->config.evergreen.sx_max_export_smx_size = 192;
  1487. rdev->config.evergreen.max_hw_contexts = 8;
  1488. rdev->config.evergreen.sq_num_cf_insts = 2;
  1489. rdev->config.evergreen.sc_prim_fifo_size = 0x100;
  1490. rdev->config.evergreen.sc_hiz_tile_fifo_size = 0x30;
  1491. rdev->config.evergreen.sc_earlyz_tile_fifo_size = 0x130;
  1492. break;
  1493. case CHIP_JUNIPER:
  1494. rdev->config.evergreen.num_ses = 1;
  1495. rdev->config.evergreen.max_pipes = 4;
  1496. rdev->config.evergreen.max_tile_pipes = 4;
  1497. rdev->config.evergreen.max_simds = 10;
  1498. rdev->config.evergreen.max_backends = 4 * rdev->config.evergreen.num_ses;
  1499. rdev->config.evergreen.max_gprs = 256;
  1500. rdev->config.evergreen.max_threads = 248;
  1501. rdev->config.evergreen.max_gs_threads = 32;
  1502. rdev->config.evergreen.max_stack_entries = 512;
  1503. rdev->config.evergreen.sx_num_of_sets = 4;
  1504. rdev->config.evergreen.sx_max_export_size = 256;
  1505. rdev->config.evergreen.sx_max_export_pos_size = 64;
  1506. rdev->config.evergreen.sx_max_export_smx_size = 192;
  1507. rdev->config.evergreen.max_hw_contexts = 8;
  1508. rdev->config.evergreen.sq_num_cf_insts = 2;
  1509. rdev->config.evergreen.sc_prim_fifo_size = 0x100;
  1510. rdev->config.evergreen.sc_hiz_tile_fifo_size = 0x30;
  1511. rdev->config.evergreen.sc_earlyz_tile_fifo_size = 0x130;
  1512. break;
  1513. case CHIP_REDWOOD:
  1514. rdev->config.evergreen.num_ses = 1;
  1515. rdev->config.evergreen.max_pipes = 4;
  1516. rdev->config.evergreen.max_tile_pipes = 4;
  1517. rdev->config.evergreen.max_simds = 5;
  1518. rdev->config.evergreen.max_backends = 2 * rdev->config.evergreen.num_ses;
  1519. rdev->config.evergreen.max_gprs = 256;
  1520. rdev->config.evergreen.max_threads = 248;
  1521. rdev->config.evergreen.max_gs_threads = 32;
  1522. rdev->config.evergreen.max_stack_entries = 256;
  1523. rdev->config.evergreen.sx_num_of_sets = 4;
  1524. rdev->config.evergreen.sx_max_export_size = 256;
  1525. rdev->config.evergreen.sx_max_export_pos_size = 64;
  1526. rdev->config.evergreen.sx_max_export_smx_size = 192;
  1527. rdev->config.evergreen.max_hw_contexts = 8;
  1528. rdev->config.evergreen.sq_num_cf_insts = 2;
  1529. rdev->config.evergreen.sc_prim_fifo_size = 0x100;
  1530. rdev->config.evergreen.sc_hiz_tile_fifo_size = 0x30;
  1531. rdev->config.evergreen.sc_earlyz_tile_fifo_size = 0x130;
  1532. break;
  1533. case CHIP_CEDAR:
  1534. default:
  1535. rdev->config.evergreen.num_ses = 1;
  1536. rdev->config.evergreen.max_pipes = 2;
  1537. rdev->config.evergreen.max_tile_pipes = 2;
  1538. rdev->config.evergreen.max_simds = 2;
  1539. rdev->config.evergreen.max_backends = 1 * rdev->config.evergreen.num_ses;
  1540. rdev->config.evergreen.max_gprs = 256;
  1541. rdev->config.evergreen.max_threads = 192;
  1542. rdev->config.evergreen.max_gs_threads = 16;
  1543. rdev->config.evergreen.max_stack_entries = 256;
  1544. rdev->config.evergreen.sx_num_of_sets = 4;
  1545. rdev->config.evergreen.sx_max_export_size = 128;
  1546. rdev->config.evergreen.sx_max_export_pos_size = 32;
  1547. rdev->config.evergreen.sx_max_export_smx_size = 96;
  1548. rdev->config.evergreen.max_hw_contexts = 4;
  1549. rdev->config.evergreen.sq_num_cf_insts = 1;
  1550. rdev->config.evergreen.sc_prim_fifo_size = 0x40;
  1551. rdev->config.evergreen.sc_hiz_tile_fifo_size = 0x30;
  1552. rdev->config.evergreen.sc_earlyz_tile_fifo_size = 0x130;
  1553. break;
  1554. case CHIP_PALM:
  1555. rdev->config.evergreen.num_ses = 1;
  1556. rdev->config.evergreen.max_pipes = 2;
  1557. rdev->config.evergreen.max_tile_pipes = 2;
  1558. rdev->config.evergreen.max_simds = 2;
  1559. rdev->config.evergreen.max_backends = 1 * rdev->config.evergreen.num_ses;
  1560. rdev->config.evergreen.max_gprs = 256;
  1561. rdev->config.evergreen.max_threads = 192;
  1562. rdev->config.evergreen.max_gs_threads = 16;
  1563. rdev->config.evergreen.max_stack_entries = 256;
  1564. rdev->config.evergreen.sx_num_of_sets = 4;
  1565. rdev->config.evergreen.sx_max_export_size = 128;
  1566. rdev->config.evergreen.sx_max_export_pos_size = 32;
  1567. rdev->config.evergreen.sx_max_export_smx_size = 96;
  1568. rdev->config.evergreen.max_hw_contexts = 4;
  1569. rdev->config.evergreen.sq_num_cf_insts = 1;
  1570. rdev->config.evergreen.sc_prim_fifo_size = 0x40;
  1571. rdev->config.evergreen.sc_hiz_tile_fifo_size = 0x30;
  1572. rdev->config.evergreen.sc_earlyz_tile_fifo_size = 0x130;
  1573. break;
  1574. case CHIP_SUMO:
  1575. rdev->config.evergreen.num_ses = 1;
  1576. rdev->config.evergreen.max_pipes = 4;
  1577. rdev->config.evergreen.max_tile_pipes = 2;
  1578. if (rdev->pdev->device == 0x9648)
  1579. rdev->config.evergreen.max_simds = 3;
  1580. else if ((rdev->pdev->device == 0x9647) ||
  1581. (rdev->pdev->device == 0x964a))
  1582. rdev->config.evergreen.max_simds = 4;
  1583. else
  1584. rdev->config.evergreen.max_simds = 5;
  1585. rdev->config.evergreen.max_backends = 2 * rdev->config.evergreen.num_ses;
  1586. rdev->config.evergreen.max_gprs = 256;
  1587. rdev->config.evergreen.max_threads = 248;
  1588. rdev->config.evergreen.max_gs_threads = 32;
  1589. rdev->config.evergreen.max_stack_entries = 256;
  1590. rdev->config.evergreen.sx_num_of_sets = 4;
  1591. rdev->config.evergreen.sx_max_export_size = 256;
  1592. rdev->config.evergreen.sx_max_export_pos_size = 64;
  1593. rdev->config.evergreen.sx_max_export_smx_size = 192;
  1594. rdev->config.evergreen.max_hw_contexts = 8;
  1595. rdev->config.evergreen.sq_num_cf_insts = 2;
  1596. rdev->config.evergreen.sc_prim_fifo_size = 0x40;
  1597. rdev->config.evergreen.sc_hiz_tile_fifo_size = 0x30;
  1598. rdev->config.evergreen.sc_earlyz_tile_fifo_size = 0x130;
  1599. break;
  1600. case CHIP_SUMO2:
  1601. rdev->config.evergreen.num_ses = 1;
  1602. rdev->config.evergreen.max_pipes = 4;
  1603. rdev->config.evergreen.max_tile_pipes = 4;
  1604. rdev->config.evergreen.max_simds = 2;
  1605. rdev->config.evergreen.max_backends = 1 * rdev->config.evergreen.num_ses;
  1606. rdev->config.evergreen.max_gprs = 256;
  1607. rdev->config.evergreen.max_threads = 248;
  1608. rdev->config.evergreen.max_gs_threads = 32;
  1609. rdev->config.evergreen.max_stack_entries = 512;
  1610. rdev->config.evergreen.sx_num_of_sets = 4;
  1611. rdev->config.evergreen.sx_max_export_size = 256;
  1612. rdev->config.evergreen.sx_max_export_pos_size = 64;
  1613. rdev->config.evergreen.sx_max_export_smx_size = 192;
  1614. rdev->config.evergreen.max_hw_contexts = 8;
  1615. rdev->config.evergreen.sq_num_cf_insts = 2;
  1616. rdev->config.evergreen.sc_prim_fifo_size = 0x40;
  1617. rdev->config.evergreen.sc_hiz_tile_fifo_size = 0x30;
  1618. rdev->config.evergreen.sc_earlyz_tile_fifo_size = 0x130;
  1619. break;
  1620. case CHIP_BARTS:
  1621. rdev->config.evergreen.num_ses = 2;
  1622. rdev->config.evergreen.max_pipes = 4;
  1623. rdev->config.evergreen.max_tile_pipes = 8;
  1624. rdev->config.evergreen.max_simds = 7;
  1625. rdev->config.evergreen.max_backends = 4 * rdev->config.evergreen.num_ses;
  1626. rdev->config.evergreen.max_gprs = 256;
  1627. rdev->config.evergreen.max_threads = 248;
  1628. rdev->config.evergreen.max_gs_threads = 32;
  1629. rdev->config.evergreen.max_stack_entries = 512;
  1630. rdev->config.evergreen.sx_num_of_sets = 4;
  1631. rdev->config.evergreen.sx_max_export_size = 256;
  1632. rdev->config.evergreen.sx_max_export_pos_size = 64;
  1633. rdev->config.evergreen.sx_max_export_smx_size = 192;
  1634. rdev->config.evergreen.max_hw_contexts = 8;
  1635. rdev->config.evergreen.sq_num_cf_insts = 2;
  1636. rdev->config.evergreen.sc_prim_fifo_size = 0x100;
  1637. rdev->config.evergreen.sc_hiz_tile_fifo_size = 0x30;
  1638. rdev->config.evergreen.sc_earlyz_tile_fifo_size = 0x130;
  1639. break;
  1640. case CHIP_TURKS:
  1641. rdev->config.evergreen.num_ses = 1;
  1642. rdev->config.evergreen.max_pipes = 4;
  1643. rdev->config.evergreen.max_tile_pipes = 4;
  1644. rdev->config.evergreen.max_simds = 6;
  1645. rdev->config.evergreen.max_backends = 2 * rdev->config.evergreen.num_ses;
  1646. rdev->config.evergreen.max_gprs = 256;
  1647. rdev->config.evergreen.max_threads = 248;
  1648. rdev->config.evergreen.max_gs_threads = 32;
  1649. rdev->config.evergreen.max_stack_entries = 256;
  1650. rdev->config.evergreen.sx_num_of_sets = 4;
  1651. rdev->config.evergreen.sx_max_export_size = 256;
  1652. rdev->config.evergreen.sx_max_export_pos_size = 64;
  1653. rdev->config.evergreen.sx_max_export_smx_size = 192;
  1654. rdev->config.evergreen.max_hw_contexts = 8;
  1655. rdev->config.evergreen.sq_num_cf_insts = 2;
  1656. rdev->config.evergreen.sc_prim_fifo_size = 0x100;
  1657. rdev->config.evergreen.sc_hiz_tile_fifo_size = 0x30;
  1658. rdev->config.evergreen.sc_earlyz_tile_fifo_size = 0x130;
  1659. break;
  1660. case CHIP_CAICOS:
  1661. rdev->config.evergreen.num_ses = 1;
  1662. rdev->config.evergreen.max_pipes = 4;
  1663. rdev->config.evergreen.max_tile_pipes = 2;
  1664. rdev->config.evergreen.max_simds = 2;
  1665. rdev->config.evergreen.max_backends = 1 * rdev->config.evergreen.num_ses;
  1666. rdev->config.evergreen.max_gprs = 256;
  1667. rdev->config.evergreen.max_threads = 192;
  1668. rdev->config.evergreen.max_gs_threads = 16;
  1669. rdev->config.evergreen.max_stack_entries = 256;
  1670. rdev->config.evergreen.sx_num_of_sets = 4;
  1671. rdev->config.evergreen.sx_max_export_size = 128;
  1672. rdev->config.evergreen.sx_max_export_pos_size = 32;
  1673. rdev->config.evergreen.sx_max_export_smx_size = 96;
  1674. rdev->config.evergreen.max_hw_contexts = 4;
  1675. rdev->config.evergreen.sq_num_cf_insts = 1;
  1676. rdev->config.evergreen.sc_prim_fifo_size = 0x40;
  1677. rdev->config.evergreen.sc_hiz_tile_fifo_size = 0x30;
  1678. rdev->config.evergreen.sc_earlyz_tile_fifo_size = 0x130;
  1679. break;
  1680. }
  1681. /* Initialize HDP */
  1682. for (i = 0, j = 0; i < 32; i++, j += 0x18) {
  1683. WREG32((0x2c14 + j), 0x00000000);
  1684. WREG32((0x2c18 + j), 0x00000000);
  1685. WREG32((0x2c1c + j), 0x00000000);
  1686. WREG32((0x2c20 + j), 0x00000000);
  1687. WREG32((0x2c24 + j), 0x00000000);
  1688. }
  1689. WREG32(GRBM_CNTL, GRBM_READ_TIMEOUT(0xff));
  1690. cc_gc_shader_pipe_config = RREG32(CC_GC_SHADER_PIPE_CONFIG) & ~2;
  1691. cc_gc_shader_pipe_config |=
  1692. INACTIVE_QD_PIPES((EVERGREEN_MAX_PIPES_MASK << rdev->config.evergreen.max_pipes)
  1693. & EVERGREEN_MAX_PIPES_MASK);
  1694. cc_gc_shader_pipe_config |=
  1695. INACTIVE_SIMDS((EVERGREEN_MAX_SIMDS_MASK << rdev->config.evergreen.max_simds)
  1696. & EVERGREEN_MAX_SIMDS_MASK);
  1697. cc_rb_backend_disable =
  1698. BACKEND_DISABLE((EVERGREEN_MAX_BACKENDS_MASK << rdev->config.evergreen.max_backends)
  1699. & EVERGREEN_MAX_BACKENDS_MASK);
  1700. mc_shared_chmap = RREG32(MC_SHARED_CHMAP);
  1701. if (rdev->flags & RADEON_IS_IGP)
  1702. mc_arb_ramcfg = RREG32(FUS_MC_ARB_RAMCFG);
  1703. else
  1704. mc_arb_ramcfg = RREG32(MC_ARB_RAMCFG);
  1705. switch (rdev->config.evergreen.max_tile_pipes) {
  1706. case 1:
  1707. default:
  1708. gb_addr_config |= NUM_PIPES(0);
  1709. break;
  1710. case 2:
  1711. gb_addr_config |= NUM_PIPES(1);
  1712. break;
  1713. case 4:
  1714. gb_addr_config |= NUM_PIPES(2);
  1715. break;
  1716. case 8:
  1717. gb_addr_config |= NUM_PIPES(3);
  1718. break;
  1719. }
  1720. gb_addr_config |= PIPE_INTERLEAVE_SIZE((mc_arb_ramcfg & BURSTLENGTH_MASK) >> BURSTLENGTH_SHIFT);
  1721. gb_addr_config |= BANK_INTERLEAVE_SIZE(0);
  1722. gb_addr_config |= NUM_SHADER_ENGINES(rdev->config.evergreen.num_ses - 1);
  1723. gb_addr_config |= SHADER_ENGINE_TILE_SIZE(1);
  1724. gb_addr_config |= NUM_GPUS(0); /* Hemlock? */
  1725. gb_addr_config |= MULTI_GPU_TILE_SIZE(2);
  1726. if (((mc_arb_ramcfg & NOOFCOLS_MASK) >> NOOFCOLS_SHIFT) > 2)
  1727. gb_addr_config |= ROW_SIZE(2);
  1728. else
  1729. gb_addr_config |= ROW_SIZE((mc_arb_ramcfg & NOOFCOLS_MASK) >> NOOFCOLS_SHIFT);
  1730. if (rdev->ddev->pdev->device == 0x689e) {
  1731. u32 efuse_straps_4;
  1732. u32 efuse_straps_3;
  1733. u8 efuse_box_bit_131_124;
  1734. WREG32(RCU_IND_INDEX, 0x204);
  1735. efuse_straps_4 = RREG32(RCU_IND_DATA);
  1736. WREG32(RCU_IND_INDEX, 0x203);
  1737. efuse_straps_3 = RREG32(RCU_IND_DATA);
  1738. efuse_box_bit_131_124 = (u8)(((efuse_straps_4 & 0xf) << 4) | ((efuse_straps_3 & 0xf0000000) >> 28));
  1739. switch(efuse_box_bit_131_124) {
  1740. case 0x00:
  1741. gb_backend_map = 0x76543210;
  1742. break;
  1743. case 0x55:
  1744. gb_backend_map = 0x77553311;
  1745. break;
  1746. case 0x56:
  1747. gb_backend_map = 0x77553300;
  1748. break;
  1749. case 0x59:
  1750. gb_backend_map = 0x77552211;
  1751. break;
  1752. case 0x66:
  1753. gb_backend_map = 0x77443300;
  1754. break;
  1755. case 0x99:
  1756. gb_backend_map = 0x66552211;
  1757. break;
  1758. case 0x5a:
  1759. gb_backend_map = 0x77552200;
  1760. break;
  1761. case 0xaa:
  1762. gb_backend_map = 0x66442200;
  1763. break;
  1764. case 0x95:
  1765. gb_backend_map = 0x66553311;
  1766. break;
  1767. default:
  1768. DRM_ERROR("bad backend map, using default\n");
  1769. gb_backend_map =
  1770. evergreen_get_tile_pipe_to_backend_map(rdev,
  1771. rdev->config.evergreen.max_tile_pipes,
  1772. rdev->config.evergreen.max_backends,
  1773. ((EVERGREEN_MAX_BACKENDS_MASK <<
  1774. rdev->config.evergreen.max_backends) &
  1775. EVERGREEN_MAX_BACKENDS_MASK));
  1776. break;
  1777. }
  1778. } else if (rdev->ddev->pdev->device == 0x68b9) {
  1779. u32 efuse_straps_3;
  1780. u8 efuse_box_bit_127_124;
  1781. WREG32(RCU_IND_INDEX, 0x203);
  1782. efuse_straps_3 = RREG32(RCU_IND_DATA);
  1783. efuse_box_bit_127_124 = (u8)((efuse_straps_3 & 0xF0000000) >> 28);
  1784. switch(efuse_box_bit_127_124) {
  1785. case 0x0:
  1786. gb_backend_map = 0x00003210;
  1787. break;
  1788. case 0x5:
  1789. case 0x6:
  1790. case 0x9:
  1791. case 0xa:
  1792. gb_backend_map = 0x00003311;
  1793. break;
  1794. default:
  1795. DRM_ERROR("bad backend map, using default\n");
  1796. gb_backend_map =
  1797. evergreen_get_tile_pipe_to_backend_map(rdev,
  1798. rdev->config.evergreen.max_tile_pipes,
  1799. rdev->config.evergreen.max_backends,
  1800. ((EVERGREEN_MAX_BACKENDS_MASK <<
  1801. rdev->config.evergreen.max_backends) &
  1802. EVERGREEN_MAX_BACKENDS_MASK));
  1803. break;
  1804. }
  1805. } else {
  1806. switch (rdev->family) {
  1807. case CHIP_CYPRESS:
  1808. case CHIP_HEMLOCK:
  1809. case CHIP_BARTS:
  1810. gb_backend_map = 0x66442200;
  1811. break;
  1812. case CHIP_JUNIPER:
  1813. gb_backend_map = 0x00002200;
  1814. break;
  1815. default:
  1816. gb_backend_map =
  1817. evergreen_get_tile_pipe_to_backend_map(rdev,
  1818. rdev->config.evergreen.max_tile_pipes,
  1819. rdev->config.evergreen.max_backends,
  1820. ((EVERGREEN_MAX_BACKENDS_MASK <<
  1821. rdev->config.evergreen.max_backends) &
  1822. EVERGREEN_MAX_BACKENDS_MASK));
  1823. }
  1824. }
  1825. /* setup tiling info dword. gb_addr_config is not adequate since it does
  1826. * not have bank info, so create a custom tiling dword.
  1827. * bits 3:0 num_pipes
  1828. * bits 7:4 num_banks
  1829. * bits 11:8 group_size
  1830. * bits 15:12 row_size
  1831. */
  1832. rdev->config.evergreen.tile_config = 0;
  1833. switch (rdev->config.evergreen.max_tile_pipes) {
  1834. case 1:
  1835. default:
  1836. rdev->config.evergreen.tile_config |= (0 << 0);
  1837. break;
  1838. case 2:
  1839. rdev->config.evergreen.tile_config |= (1 << 0);
  1840. break;
  1841. case 4:
  1842. rdev->config.evergreen.tile_config |= (2 << 0);
  1843. break;
  1844. case 8:
  1845. rdev->config.evergreen.tile_config |= (3 << 0);
  1846. break;
  1847. }
  1848. /* num banks is 8 on all fusion asics. 0 = 4, 1 = 8, 2 = 16 */
  1849. if (rdev->flags & RADEON_IS_IGP)
  1850. rdev->config.evergreen.tile_config |= 1 << 4;
  1851. else
  1852. rdev->config.evergreen.tile_config |=
  1853. ((mc_arb_ramcfg & NOOFBANK_MASK) >> NOOFBANK_SHIFT) << 4;
  1854. rdev->config.evergreen.tile_config |=
  1855. ((mc_arb_ramcfg & BURSTLENGTH_MASK) >> BURSTLENGTH_SHIFT) << 8;
  1856. rdev->config.evergreen.tile_config |=
  1857. ((gb_addr_config & 0x30000000) >> 28) << 12;
  1858. rdev->config.evergreen.backend_map = gb_backend_map;
  1859. WREG32(GB_BACKEND_MAP, gb_backend_map);
  1860. WREG32(GB_ADDR_CONFIG, gb_addr_config);
  1861. WREG32(DMIF_ADDR_CONFIG, gb_addr_config);
  1862. WREG32(HDP_ADDR_CONFIG, gb_addr_config);
  1863. evergreen_program_channel_remap(rdev);
  1864. num_shader_engines = ((RREG32(GB_ADDR_CONFIG) & NUM_SHADER_ENGINES(3)) >> 12) + 1;
  1865. grbm_gfx_index = INSTANCE_BROADCAST_WRITES;
  1866. for (i = 0; i < rdev->config.evergreen.num_ses; i++) {
  1867. u32 rb = cc_rb_backend_disable | (0xf0 << 16);
  1868. u32 sp = cc_gc_shader_pipe_config;
  1869. u32 gfx = grbm_gfx_index | SE_INDEX(i);
  1870. if (i == num_shader_engines) {
  1871. rb |= BACKEND_DISABLE(EVERGREEN_MAX_BACKENDS_MASK);
  1872. sp |= INACTIVE_SIMDS(EVERGREEN_MAX_SIMDS_MASK);
  1873. }
  1874. WREG32(GRBM_GFX_INDEX, gfx);
  1875. WREG32(RLC_GFX_INDEX, gfx);
  1876. WREG32(CC_RB_BACKEND_DISABLE, rb);
  1877. WREG32(CC_SYS_RB_BACKEND_DISABLE, rb);
  1878. WREG32(GC_USER_RB_BACKEND_DISABLE, rb);
  1879. WREG32(CC_GC_SHADER_PIPE_CONFIG, sp);
  1880. }
  1881. grbm_gfx_index |= SE_BROADCAST_WRITES;
  1882. WREG32(GRBM_GFX_INDEX, grbm_gfx_index);
  1883. WREG32(RLC_GFX_INDEX, grbm_gfx_index);
  1884. WREG32(CGTS_SYS_TCC_DISABLE, 0);
  1885. WREG32(CGTS_TCC_DISABLE, 0);
  1886. WREG32(CGTS_USER_SYS_TCC_DISABLE, 0);
  1887. WREG32(CGTS_USER_TCC_DISABLE, 0);
  1888. /* set HW defaults for 3D engine */
  1889. WREG32(CP_QUEUE_THRESHOLDS, (ROQ_IB1_START(0x16) |
  1890. ROQ_IB2_START(0x2b)));
  1891. WREG32(CP_MEQ_THRESHOLDS, STQ_SPLIT(0x30));
  1892. WREG32(TA_CNTL_AUX, (DISABLE_CUBE_ANISO |
  1893. SYNC_GRADIENT |
  1894. SYNC_WALKER |
  1895. SYNC_ALIGNER));
  1896. sx_debug_1 = RREG32(SX_DEBUG_1);
  1897. sx_debug_1 |= ENABLE_NEW_SMX_ADDRESS;
  1898. WREG32(SX_DEBUG_1, sx_debug_1);
  1899. smx_dc_ctl0 = RREG32(SMX_DC_CTL0);
  1900. smx_dc_ctl0 &= ~NUMBER_OF_SETS(0x1ff);
  1901. smx_dc_ctl0 |= NUMBER_OF_SETS(rdev->config.evergreen.sx_num_of_sets);
  1902. WREG32(SMX_DC_CTL0, smx_dc_ctl0);
  1903. WREG32(SX_EXPORT_BUFFER_SIZES, (COLOR_BUFFER_SIZE((rdev->config.evergreen.sx_max_export_size / 4) - 1) |
  1904. POSITION_BUFFER_SIZE((rdev->config.evergreen.sx_max_export_pos_size / 4) - 1) |
  1905. SMX_BUFFER_SIZE((rdev->config.evergreen.sx_max_export_smx_size / 4) - 1)));
  1906. WREG32(PA_SC_FIFO_SIZE, (SC_PRIM_FIFO_SIZE(rdev->config.evergreen.sc_prim_fifo_size) |
  1907. SC_HIZ_TILE_FIFO_SIZE(rdev->config.evergreen.sc_hiz_tile_fifo_size) |
  1908. SC_EARLYZ_TILE_FIFO_SIZE(rdev->config.evergreen.sc_earlyz_tile_fifo_size)));
  1909. WREG32(VGT_NUM_INSTANCES, 1);
  1910. WREG32(SPI_CONFIG_CNTL, 0);
  1911. WREG32(SPI_CONFIG_CNTL_1, VTX_DONE_DELAY(4));
  1912. WREG32(CP_PERFMON_CNTL, 0);
  1913. WREG32(SQ_MS_FIFO_SIZES, (CACHE_FIFO_SIZE(16 * rdev->config.evergreen.sq_num_cf_insts) |
  1914. FETCH_FIFO_HIWATER(0x4) |
  1915. DONE_FIFO_HIWATER(0xe0) |
  1916. ALU_UPDATE_FIFO_HIWATER(0x8)));
  1917. sq_config = RREG32(SQ_CONFIG);
  1918. sq_config &= ~(PS_PRIO(3) |
  1919. VS_PRIO(3) |
  1920. GS_PRIO(3) |
  1921. ES_PRIO(3));
  1922. sq_config |= (VC_ENABLE |
  1923. EXPORT_SRC_C |
  1924. PS_PRIO(0) |
  1925. VS_PRIO(1) |
  1926. GS_PRIO(2) |
  1927. ES_PRIO(3));
  1928. switch (rdev->family) {
  1929. case CHIP_CEDAR:
  1930. case CHIP_PALM:
  1931. case CHIP_SUMO:
  1932. case CHIP_SUMO2:
  1933. case CHIP_CAICOS:
  1934. /* no vertex cache */
  1935. sq_config &= ~VC_ENABLE;
  1936. break;
  1937. default:
  1938. break;
  1939. }
  1940. sq_lds_resource_mgmt = RREG32(SQ_LDS_RESOURCE_MGMT);
  1941. sq_gpr_resource_mgmt_1 = NUM_PS_GPRS((rdev->config.evergreen.max_gprs - (4 * 2))* 12 / 32);
  1942. sq_gpr_resource_mgmt_1 |= NUM_VS_GPRS((rdev->config.evergreen.max_gprs - (4 * 2)) * 6 / 32);
  1943. sq_gpr_resource_mgmt_1 |= NUM_CLAUSE_TEMP_GPRS(4);
  1944. sq_gpr_resource_mgmt_2 = NUM_GS_GPRS((rdev->config.evergreen.max_gprs - (4 * 2)) * 4 / 32);
  1945. sq_gpr_resource_mgmt_2 |= NUM_ES_GPRS((rdev->config.evergreen.max_gprs - (4 * 2)) * 4 / 32);
  1946. sq_gpr_resource_mgmt_3 = NUM_HS_GPRS((rdev->config.evergreen.max_gprs - (4 * 2)) * 3 / 32);
  1947. sq_gpr_resource_mgmt_3 |= NUM_LS_GPRS((rdev->config.evergreen.max_gprs - (4 * 2)) * 3 / 32);
  1948. switch (rdev->family) {
  1949. case CHIP_CEDAR:
  1950. case CHIP_PALM:
  1951. case CHIP_SUMO:
  1952. case CHIP_SUMO2:
  1953. ps_thread_count = 96;
  1954. break;
  1955. default:
  1956. ps_thread_count = 128;
  1957. break;
  1958. }
  1959. sq_thread_resource_mgmt = NUM_PS_THREADS(ps_thread_count);
  1960. sq_thread_resource_mgmt |= NUM_VS_THREADS((((rdev->config.evergreen.max_threads - ps_thread_count) / 6) / 8) * 8);
  1961. sq_thread_resource_mgmt |= NUM_GS_THREADS((((rdev->config.evergreen.max_threads - ps_thread_count) / 6) / 8) * 8);
  1962. sq_thread_resource_mgmt |= NUM_ES_THREADS((((rdev->config.evergreen.max_threads - ps_thread_count) / 6) / 8) * 8);
  1963. sq_thread_resource_mgmt_2 = NUM_HS_THREADS((((rdev->config.evergreen.max_threads - ps_thread_count) / 6) / 8) * 8);
  1964. sq_thread_resource_mgmt_2 |= NUM_LS_THREADS((((rdev->config.evergreen.max_threads - ps_thread_count) / 6) / 8) * 8);
  1965. sq_stack_resource_mgmt_1 = NUM_PS_STACK_ENTRIES((rdev->config.evergreen.max_stack_entries * 1) / 6);
  1966. sq_stack_resource_mgmt_1 |= NUM_VS_STACK_ENTRIES((rdev->config.evergreen.max_stack_entries * 1) / 6);
  1967. sq_stack_resource_mgmt_2 = NUM_GS_STACK_ENTRIES((rdev->config.evergreen.max_stack_entries * 1) / 6);
  1968. sq_stack_resource_mgmt_2 |= NUM_ES_STACK_ENTRIES((rdev->config.evergreen.max_stack_entries * 1) / 6);
  1969. sq_stack_resource_mgmt_3 = NUM_HS_STACK_ENTRIES((rdev->config.evergreen.max_stack_entries * 1) / 6);
  1970. sq_stack_resource_mgmt_3 |= NUM_LS_STACK_ENTRIES((rdev->config.evergreen.max_stack_entries * 1) / 6);
  1971. WREG32(SQ_CONFIG, sq_config);
  1972. WREG32(SQ_GPR_RESOURCE_MGMT_1, sq_gpr_resource_mgmt_1);
  1973. WREG32(SQ_GPR_RESOURCE_MGMT_2, sq_gpr_resource_mgmt_2);
  1974. WREG32(SQ_GPR_RESOURCE_MGMT_3, sq_gpr_resource_mgmt_3);
  1975. WREG32(SQ_THREAD_RESOURCE_MGMT, sq_thread_resource_mgmt);
  1976. WREG32(SQ_THREAD_RESOURCE_MGMT_2, sq_thread_resource_mgmt_2);
  1977. WREG32(SQ_STACK_RESOURCE_MGMT_1, sq_stack_resource_mgmt_1);
  1978. WREG32(SQ_STACK_RESOURCE_MGMT_2, sq_stack_resource_mgmt_2);
  1979. WREG32(SQ_STACK_RESOURCE_MGMT_3, sq_stack_resource_mgmt_3);
  1980. WREG32(SQ_DYN_GPR_CNTL_PS_FLUSH_REQ, 0);
  1981. WREG32(SQ_LDS_RESOURCE_MGMT, sq_lds_resource_mgmt);
  1982. WREG32(PA_SC_FORCE_EOV_MAX_CNTS, (FORCE_EOV_MAX_CLK_CNT(4095) |
  1983. FORCE_EOV_MAX_REZ_CNT(255)));
  1984. switch (rdev->family) {
  1985. case CHIP_CEDAR:
  1986. case CHIP_PALM:
  1987. case CHIP_SUMO:
  1988. case CHIP_SUMO2:
  1989. case CHIP_CAICOS:
  1990. vgt_cache_invalidation = CACHE_INVALIDATION(TC_ONLY);
  1991. break;
  1992. default:
  1993. vgt_cache_invalidation = CACHE_INVALIDATION(VC_AND_TC);
  1994. break;
  1995. }
  1996. vgt_cache_invalidation |= AUTO_INVLD_EN(ES_AND_GS_AUTO);
  1997. WREG32(VGT_CACHE_INVALIDATION, vgt_cache_invalidation);
  1998. WREG32(VGT_GS_VERTEX_REUSE, 16);
  1999. WREG32(PA_SU_LINE_STIPPLE_VALUE, 0);
  2000. WREG32(PA_SC_LINE_STIPPLE_STATE, 0);
  2001. WREG32(VGT_VERTEX_REUSE_BLOCK_CNTL, 14);
  2002. WREG32(VGT_OUT_DEALLOC_CNTL, 16);
  2003. WREG32(CB_PERF_CTR0_SEL_0, 0);
  2004. WREG32(CB_PERF_CTR0_SEL_1, 0);
  2005. WREG32(CB_PERF_CTR1_SEL_0, 0);
  2006. WREG32(CB_PERF_CTR1_SEL_1, 0);
  2007. WREG32(CB_PERF_CTR2_SEL_0, 0);
  2008. WREG32(CB_PERF_CTR2_SEL_1, 0);
  2009. WREG32(CB_PERF_CTR3_SEL_0, 0);
  2010. WREG32(CB_PERF_CTR3_SEL_1, 0);
  2011. /* clear render buffer base addresses */
  2012. WREG32(CB_COLOR0_BASE, 0);
  2013. WREG32(CB_COLOR1_BASE, 0);
  2014. WREG32(CB_COLOR2_BASE, 0);
  2015. WREG32(CB_COLOR3_BASE, 0);
  2016. WREG32(CB_COLOR4_BASE, 0);
  2017. WREG32(CB_COLOR5_BASE, 0);
  2018. WREG32(CB_COLOR6_BASE, 0);
  2019. WREG32(CB_COLOR7_BASE, 0);
  2020. WREG32(CB_COLOR8_BASE, 0);
  2021. WREG32(CB_COLOR9_BASE, 0);
  2022. WREG32(CB_COLOR10_BASE, 0);
  2023. WREG32(CB_COLOR11_BASE, 0);
  2024. /* set the shader const cache sizes to 0 */
  2025. for (i = SQ_ALU_CONST_BUFFER_SIZE_PS_0; i < 0x28200; i += 4)
  2026. WREG32(i, 0);
  2027. for (i = SQ_ALU_CONST_BUFFER_SIZE_HS_0; i < 0x29000; i += 4)
  2028. WREG32(i, 0);
  2029. tmp = RREG32(HDP_MISC_CNTL);
  2030. tmp |= HDP_FLUSH_INVALIDATE_CACHE;
  2031. WREG32(HDP_MISC_CNTL, tmp);
  2032. hdp_host_path_cntl = RREG32(HDP_HOST_PATH_CNTL);
  2033. WREG32(HDP_HOST_PATH_CNTL, hdp_host_path_cntl);
  2034. WREG32(PA_CL_ENHANCE, CLIP_VTX_REORDER_ENA | NUM_CLIP_SEQ(3));
  2035. udelay(50);
  2036. }
  2037. int evergreen_mc_init(struct radeon_device *rdev)
  2038. {
  2039. u32 tmp;
  2040. int chansize, numchan;
  2041. /* Get VRAM informations */
  2042. rdev->mc.vram_is_ddr = true;
  2043. if (rdev->flags & RADEON_IS_IGP)
  2044. tmp = RREG32(FUS_MC_ARB_RAMCFG);
  2045. else
  2046. tmp = RREG32(MC_ARB_RAMCFG);
  2047. if (tmp & CHANSIZE_OVERRIDE) {
  2048. chansize = 16;
  2049. } else if (tmp & CHANSIZE_MASK) {
  2050. chansize = 64;
  2051. } else {
  2052. chansize = 32;
  2053. }
  2054. tmp = RREG32(MC_SHARED_CHMAP);
  2055. switch ((tmp & NOOFCHAN_MASK) >> NOOFCHAN_SHIFT) {
  2056. case 0:
  2057. default:
  2058. numchan = 1;
  2059. break;
  2060. case 1:
  2061. numchan = 2;
  2062. break;
  2063. case 2:
  2064. numchan = 4;
  2065. break;
  2066. case 3:
  2067. numchan = 8;
  2068. break;
  2069. }
  2070. rdev->mc.vram_width = numchan * chansize;
  2071. /* Could aper size report 0 ? */
  2072. rdev->mc.aper_base = pci_resource_start(rdev->pdev, 0);
  2073. rdev->mc.aper_size = pci_resource_len(rdev->pdev, 0);
  2074. /* Setup GPU memory space */
  2075. if (rdev->flags & RADEON_IS_IGP) {
  2076. /* size in bytes on fusion */
  2077. rdev->mc.mc_vram_size = RREG32(CONFIG_MEMSIZE);
  2078. rdev->mc.real_vram_size = RREG32(CONFIG_MEMSIZE);
  2079. } else {
  2080. /* size in MB on evergreen */
  2081. rdev->mc.mc_vram_size = RREG32(CONFIG_MEMSIZE) * 1024 * 1024;
  2082. rdev->mc.real_vram_size = RREG32(CONFIG_MEMSIZE) * 1024 * 1024;
  2083. }
  2084. rdev->mc.visible_vram_size = rdev->mc.aper_size;
  2085. r700_vram_gtt_location(rdev, &rdev->mc);
  2086. radeon_update_bandwidth_info(rdev);
  2087. return 0;
  2088. }
  2089. bool evergreen_gpu_is_lockup(struct radeon_device *rdev)
  2090. {
  2091. u32 srbm_status;
  2092. u32 grbm_status;
  2093. u32 grbm_status_se0, grbm_status_se1;
  2094. struct r100_gpu_lockup *lockup = &rdev->config.evergreen.lockup;
  2095. int r;
  2096. srbm_status = RREG32(SRBM_STATUS);
  2097. grbm_status = RREG32(GRBM_STATUS);
  2098. grbm_status_se0 = RREG32(GRBM_STATUS_SE0);
  2099. grbm_status_se1 = RREG32(GRBM_STATUS_SE1);
  2100. if (!(grbm_status & GUI_ACTIVE)) {
  2101. r100_gpu_lockup_update(lockup, &rdev->cp);
  2102. return false;
  2103. }
  2104. /* force CP activities */
  2105. r = radeon_ring_lock(rdev, 2);
  2106. if (!r) {
  2107. /* PACKET2 NOP */
  2108. radeon_ring_write(rdev, 0x80000000);
  2109. radeon_ring_write(rdev, 0x80000000);
  2110. radeon_ring_unlock_commit(rdev);
  2111. }
  2112. rdev->cp.rptr = RREG32(CP_RB_RPTR);
  2113. return r100_gpu_cp_is_lockup(rdev, lockup, &rdev->cp);
  2114. }
  2115. static int evergreen_gpu_soft_reset(struct radeon_device *rdev)
  2116. {
  2117. struct evergreen_mc_save save;
  2118. u32 grbm_reset = 0;
  2119. if (!(RREG32(GRBM_STATUS) & GUI_ACTIVE))
  2120. return 0;
  2121. dev_info(rdev->dev, "GPU softreset \n");
  2122. dev_info(rdev->dev, " GRBM_STATUS=0x%08X\n",
  2123. RREG32(GRBM_STATUS));
  2124. dev_info(rdev->dev, " GRBM_STATUS_SE0=0x%08X\n",
  2125. RREG32(GRBM_STATUS_SE0));
  2126. dev_info(rdev->dev, " GRBM_STATUS_SE1=0x%08X\n",
  2127. RREG32(GRBM_STATUS_SE1));
  2128. dev_info(rdev->dev, " SRBM_STATUS=0x%08X\n",
  2129. RREG32(SRBM_STATUS));
  2130. evergreen_mc_stop(rdev, &save);
  2131. if (evergreen_mc_wait_for_idle(rdev)) {
  2132. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  2133. }
  2134. /* Disable CP parsing/prefetching */
  2135. WREG32(CP_ME_CNTL, CP_ME_HALT | CP_PFP_HALT);
  2136. /* reset all the gfx blocks */
  2137. grbm_reset = (SOFT_RESET_CP |
  2138. SOFT_RESET_CB |
  2139. SOFT_RESET_DB |
  2140. SOFT_RESET_PA |
  2141. SOFT_RESET_SC |
  2142. SOFT_RESET_SPI |
  2143. SOFT_RESET_SH |
  2144. SOFT_RESET_SX |
  2145. SOFT_RESET_TC |
  2146. SOFT_RESET_TA |
  2147. SOFT_RESET_VC |
  2148. SOFT_RESET_VGT);
  2149. dev_info(rdev->dev, " GRBM_SOFT_RESET=0x%08X\n", grbm_reset);
  2150. WREG32(GRBM_SOFT_RESET, grbm_reset);
  2151. (void)RREG32(GRBM_SOFT_RESET);
  2152. udelay(50);
  2153. WREG32(GRBM_SOFT_RESET, 0);
  2154. (void)RREG32(GRBM_SOFT_RESET);
  2155. /* Wait a little for things to settle down */
  2156. udelay(50);
  2157. dev_info(rdev->dev, " GRBM_STATUS=0x%08X\n",
  2158. RREG32(GRBM_STATUS));
  2159. dev_info(rdev->dev, " GRBM_STATUS_SE0=0x%08X\n",
  2160. RREG32(GRBM_STATUS_SE0));
  2161. dev_info(rdev->dev, " GRBM_STATUS_SE1=0x%08X\n",
  2162. RREG32(GRBM_STATUS_SE1));
  2163. dev_info(rdev->dev, " SRBM_STATUS=0x%08X\n",
  2164. RREG32(SRBM_STATUS));
  2165. evergreen_mc_resume(rdev, &save);
  2166. return 0;
  2167. }
  2168. int evergreen_asic_reset(struct radeon_device *rdev)
  2169. {
  2170. return evergreen_gpu_soft_reset(rdev);
  2171. }
  2172. /* Interrupts */
  2173. u32 evergreen_get_vblank_counter(struct radeon_device *rdev, int crtc)
  2174. {
  2175. switch (crtc) {
  2176. case 0:
  2177. return RREG32(CRTC_STATUS_FRAME_COUNT + EVERGREEN_CRTC0_REGISTER_OFFSET);
  2178. case 1:
  2179. return RREG32(CRTC_STATUS_FRAME_COUNT + EVERGREEN_CRTC1_REGISTER_OFFSET);
  2180. case 2:
  2181. return RREG32(CRTC_STATUS_FRAME_COUNT + EVERGREEN_CRTC2_REGISTER_OFFSET);
  2182. case 3:
  2183. return RREG32(CRTC_STATUS_FRAME_COUNT + EVERGREEN_CRTC3_REGISTER_OFFSET);
  2184. case 4:
  2185. return RREG32(CRTC_STATUS_FRAME_COUNT + EVERGREEN_CRTC4_REGISTER_OFFSET);
  2186. case 5:
  2187. return RREG32(CRTC_STATUS_FRAME_COUNT + EVERGREEN_CRTC5_REGISTER_OFFSET);
  2188. default:
  2189. return 0;
  2190. }
  2191. }
  2192. void evergreen_disable_interrupt_state(struct radeon_device *rdev)
  2193. {
  2194. u32 tmp;
  2195. WREG32(CP_INT_CNTL, CNTX_BUSY_INT_ENABLE | CNTX_EMPTY_INT_ENABLE);
  2196. WREG32(GRBM_INT_CNTL, 0);
  2197. WREG32(INT_MASK + EVERGREEN_CRTC0_REGISTER_OFFSET, 0);
  2198. WREG32(INT_MASK + EVERGREEN_CRTC1_REGISTER_OFFSET, 0);
  2199. if (rdev->num_crtc >= 4) {
  2200. WREG32(INT_MASK + EVERGREEN_CRTC2_REGISTER_OFFSET, 0);
  2201. WREG32(INT_MASK + EVERGREEN_CRTC3_REGISTER_OFFSET, 0);
  2202. }
  2203. if (rdev->num_crtc >= 6) {
  2204. WREG32(INT_MASK + EVERGREEN_CRTC4_REGISTER_OFFSET, 0);
  2205. WREG32(INT_MASK + EVERGREEN_CRTC5_REGISTER_OFFSET, 0);
  2206. }
  2207. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC0_REGISTER_OFFSET, 0);
  2208. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC1_REGISTER_OFFSET, 0);
  2209. if (rdev->num_crtc >= 4) {
  2210. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC2_REGISTER_OFFSET, 0);
  2211. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC3_REGISTER_OFFSET, 0);
  2212. }
  2213. if (rdev->num_crtc >= 6) {
  2214. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC4_REGISTER_OFFSET, 0);
  2215. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC5_REGISTER_OFFSET, 0);
  2216. }
  2217. WREG32(DACA_AUTODETECT_INT_CONTROL, 0);
  2218. WREG32(DACB_AUTODETECT_INT_CONTROL, 0);
  2219. tmp = RREG32(DC_HPD1_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  2220. WREG32(DC_HPD1_INT_CONTROL, tmp);
  2221. tmp = RREG32(DC_HPD2_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  2222. WREG32(DC_HPD2_INT_CONTROL, tmp);
  2223. tmp = RREG32(DC_HPD3_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  2224. WREG32(DC_HPD3_INT_CONTROL, tmp);
  2225. tmp = RREG32(DC_HPD4_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  2226. WREG32(DC_HPD4_INT_CONTROL, tmp);
  2227. tmp = RREG32(DC_HPD5_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  2228. WREG32(DC_HPD5_INT_CONTROL, tmp);
  2229. tmp = RREG32(DC_HPD6_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  2230. WREG32(DC_HPD6_INT_CONTROL, tmp);
  2231. }
  2232. int evergreen_irq_set(struct radeon_device *rdev)
  2233. {
  2234. u32 cp_int_cntl = CNTX_BUSY_INT_ENABLE | CNTX_EMPTY_INT_ENABLE;
  2235. u32 crtc1 = 0, crtc2 = 0, crtc3 = 0, crtc4 = 0, crtc5 = 0, crtc6 = 0;
  2236. u32 hpd1, hpd2, hpd3, hpd4, hpd5, hpd6;
  2237. u32 grbm_int_cntl = 0;
  2238. u32 grph1 = 0, grph2 = 0, grph3 = 0, grph4 = 0, grph5 = 0, grph6 = 0;
  2239. if (!rdev->irq.installed) {
  2240. WARN(1, "Can't enable IRQ/MSI because no handler is installed\n");
  2241. return -EINVAL;
  2242. }
  2243. /* don't enable anything if the ih is disabled */
  2244. if (!rdev->ih.enabled) {
  2245. r600_disable_interrupts(rdev);
  2246. /* force the active interrupt state to all disabled */
  2247. evergreen_disable_interrupt_state(rdev);
  2248. return 0;
  2249. }
  2250. hpd1 = RREG32(DC_HPD1_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2251. hpd2 = RREG32(DC_HPD2_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2252. hpd3 = RREG32(DC_HPD3_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2253. hpd4 = RREG32(DC_HPD4_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2254. hpd5 = RREG32(DC_HPD5_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2255. hpd6 = RREG32(DC_HPD6_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2256. if (rdev->irq.sw_int) {
  2257. DRM_DEBUG("evergreen_irq_set: sw int\n");
  2258. cp_int_cntl |= RB_INT_ENABLE;
  2259. cp_int_cntl |= TIME_STAMP_INT_ENABLE;
  2260. }
  2261. if (rdev->irq.crtc_vblank_int[0] ||
  2262. rdev->irq.pflip[0]) {
  2263. DRM_DEBUG("evergreen_irq_set: vblank 0\n");
  2264. crtc1 |= VBLANK_INT_MASK;
  2265. }
  2266. if (rdev->irq.crtc_vblank_int[1] ||
  2267. rdev->irq.pflip[1]) {
  2268. DRM_DEBUG("evergreen_irq_set: vblank 1\n");
  2269. crtc2 |= VBLANK_INT_MASK;
  2270. }
  2271. if (rdev->irq.crtc_vblank_int[2] ||
  2272. rdev->irq.pflip[2]) {
  2273. DRM_DEBUG("evergreen_irq_set: vblank 2\n");
  2274. crtc3 |= VBLANK_INT_MASK;
  2275. }
  2276. if (rdev->irq.crtc_vblank_int[3] ||
  2277. rdev->irq.pflip[3]) {
  2278. DRM_DEBUG("evergreen_irq_set: vblank 3\n");
  2279. crtc4 |= VBLANK_INT_MASK;
  2280. }
  2281. if (rdev->irq.crtc_vblank_int[4] ||
  2282. rdev->irq.pflip[4]) {
  2283. DRM_DEBUG("evergreen_irq_set: vblank 4\n");
  2284. crtc5 |= VBLANK_INT_MASK;
  2285. }
  2286. if (rdev->irq.crtc_vblank_int[5] ||
  2287. rdev->irq.pflip[5]) {
  2288. DRM_DEBUG("evergreen_irq_set: vblank 5\n");
  2289. crtc6 |= VBLANK_INT_MASK;
  2290. }
  2291. if (rdev->irq.hpd[0]) {
  2292. DRM_DEBUG("evergreen_irq_set: hpd 1\n");
  2293. hpd1 |= DC_HPDx_INT_EN;
  2294. }
  2295. if (rdev->irq.hpd[1]) {
  2296. DRM_DEBUG("evergreen_irq_set: hpd 2\n");
  2297. hpd2 |= DC_HPDx_INT_EN;
  2298. }
  2299. if (rdev->irq.hpd[2]) {
  2300. DRM_DEBUG("evergreen_irq_set: hpd 3\n");
  2301. hpd3 |= DC_HPDx_INT_EN;
  2302. }
  2303. if (rdev->irq.hpd[3]) {
  2304. DRM_DEBUG("evergreen_irq_set: hpd 4\n");
  2305. hpd4 |= DC_HPDx_INT_EN;
  2306. }
  2307. if (rdev->irq.hpd[4]) {
  2308. DRM_DEBUG("evergreen_irq_set: hpd 5\n");
  2309. hpd5 |= DC_HPDx_INT_EN;
  2310. }
  2311. if (rdev->irq.hpd[5]) {
  2312. DRM_DEBUG("evergreen_irq_set: hpd 6\n");
  2313. hpd6 |= DC_HPDx_INT_EN;
  2314. }
  2315. if (rdev->irq.gui_idle) {
  2316. DRM_DEBUG("gui idle\n");
  2317. grbm_int_cntl |= GUI_IDLE_INT_ENABLE;
  2318. }
  2319. WREG32(CP_INT_CNTL, cp_int_cntl);
  2320. WREG32(GRBM_INT_CNTL, grbm_int_cntl);
  2321. WREG32(INT_MASK + EVERGREEN_CRTC0_REGISTER_OFFSET, crtc1);
  2322. WREG32(INT_MASK + EVERGREEN_CRTC1_REGISTER_OFFSET, crtc2);
  2323. if (rdev->num_crtc >= 4) {
  2324. WREG32(INT_MASK + EVERGREEN_CRTC2_REGISTER_OFFSET, crtc3);
  2325. WREG32(INT_MASK + EVERGREEN_CRTC3_REGISTER_OFFSET, crtc4);
  2326. }
  2327. if (rdev->num_crtc >= 6) {
  2328. WREG32(INT_MASK + EVERGREEN_CRTC4_REGISTER_OFFSET, crtc5);
  2329. WREG32(INT_MASK + EVERGREEN_CRTC5_REGISTER_OFFSET, crtc6);
  2330. }
  2331. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC0_REGISTER_OFFSET, grph1);
  2332. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC1_REGISTER_OFFSET, grph2);
  2333. if (rdev->num_crtc >= 4) {
  2334. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC2_REGISTER_OFFSET, grph3);
  2335. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC3_REGISTER_OFFSET, grph4);
  2336. }
  2337. if (rdev->num_crtc >= 6) {
  2338. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC4_REGISTER_OFFSET, grph5);
  2339. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC5_REGISTER_OFFSET, grph6);
  2340. }
  2341. WREG32(DC_HPD1_INT_CONTROL, hpd1);
  2342. WREG32(DC_HPD2_INT_CONTROL, hpd2);
  2343. WREG32(DC_HPD3_INT_CONTROL, hpd3);
  2344. WREG32(DC_HPD4_INT_CONTROL, hpd4);
  2345. WREG32(DC_HPD5_INT_CONTROL, hpd5);
  2346. WREG32(DC_HPD6_INT_CONTROL, hpd6);
  2347. return 0;
  2348. }
  2349. static inline void evergreen_irq_ack(struct radeon_device *rdev)
  2350. {
  2351. u32 tmp;
  2352. rdev->irq.stat_regs.evergreen.disp_int = RREG32(DISP_INTERRUPT_STATUS);
  2353. rdev->irq.stat_regs.evergreen.disp_int_cont = RREG32(DISP_INTERRUPT_STATUS_CONTINUE);
  2354. rdev->irq.stat_regs.evergreen.disp_int_cont2 = RREG32(DISP_INTERRUPT_STATUS_CONTINUE2);
  2355. rdev->irq.stat_regs.evergreen.disp_int_cont3 = RREG32(DISP_INTERRUPT_STATUS_CONTINUE3);
  2356. rdev->irq.stat_regs.evergreen.disp_int_cont4 = RREG32(DISP_INTERRUPT_STATUS_CONTINUE4);
  2357. rdev->irq.stat_regs.evergreen.disp_int_cont5 = RREG32(DISP_INTERRUPT_STATUS_CONTINUE5);
  2358. rdev->irq.stat_regs.evergreen.d1grph_int = RREG32(GRPH_INT_STATUS + EVERGREEN_CRTC0_REGISTER_OFFSET);
  2359. rdev->irq.stat_regs.evergreen.d2grph_int = RREG32(GRPH_INT_STATUS + EVERGREEN_CRTC1_REGISTER_OFFSET);
  2360. if (rdev->num_crtc >= 4) {
  2361. rdev->irq.stat_regs.evergreen.d3grph_int = RREG32(GRPH_INT_STATUS + EVERGREEN_CRTC2_REGISTER_OFFSET);
  2362. rdev->irq.stat_regs.evergreen.d4grph_int = RREG32(GRPH_INT_STATUS + EVERGREEN_CRTC3_REGISTER_OFFSET);
  2363. }
  2364. if (rdev->num_crtc >= 6) {
  2365. rdev->irq.stat_regs.evergreen.d5grph_int = RREG32(GRPH_INT_STATUS + EVERGREEN_CRTC4_REGISTER_OFFSET);
  2366. rdev->irq.stat_regs.evergreen.d6grph_int = RREG32(GRPH_INT_STATUS + EVERGREEN_CRTC5_REGISTER_OFFSET);
  2367. }
  2368. if (rdev->irq.stat_regs.evergreen.d1grph_int & GRPH_PFLIP_INT_OCCURRED)
  2369. WREG32(GRPH_INT_STATUS + EVERGREEN_CRTC0_REGISTER_OFFSET, GRPH_PFLIP_INT_CLEAR);
  2370. if (rdev->irq.stat_regs.evergreen.d2grph_int & GRPH_PFLIP_INT_OCCURRED)
  2371. WREG32(GRPH_INT_STATUS + EVERGREEN_CRTC1_REGISTER_OFFSET, GRPH_PFLIP_INT_CLEAR);
  2372. if (rdev->irq.stat_regs.evergreen.disp_int & LB_D1_VBLANK_INTERRUPT)
  2373. WREG32(VBLANK_STATUS + EVERGREEN_CRTC0_REGISTER_OFFSET, VBLANK_ACK);
  2374. if (rdev->irq.stat_regs.evergreen.disp_int & LB_D1_VLINE_INTERRUPT)
  2375. WREG32(VLINE_STATUS + EVERGREEN_CRTC0_REGISTER_OFFSET, VLINE_ACK);
  2376. if (rdev->irq.stat_regs.evergreen.disp_int_cont & LB_D2_VBLANK_INTERRUPT)
  2377. WREG32(VBLANK_STATUS + EVERGREEN_CRTC1_REGISTER_OFFSET, VBLANK_ACK);
  2378. if (rdev->irq.stat_regs.evergreen.disp_int_cont & LB_D2_VLINE_INTERRUPT)
  2379. WREG32(VLINE_STATUS + EVERGREEN_CRTC1_REGISTER_OFFSET, VLINE_ACK);
  2380. if (rdev->num_crtc >= 4) {
  2381. if (rdev->irq.stat_regs.evergreen.d3grph_int & GRPH_PFLIP_INT_OCCURRED)
  2382. WREG32(GRPH_INT_STATUS + EVERGREEN_CRTC2_REGISTER_OFFSET, GRPH_PFLIP_INT_CLEAR);
  2383. if (rdev->irq.stat_regs.evergreen.d4grph_int & GRPH_PFLIP_INT_OCCURRED)
  2384. WREG32(GRPH_INT_STATUS + EVERGREEN_CRTC3_REGISTER_OFFSET, GRPH_PFLIP_INT_CLEAR);
  2385. if (rdev->irq.stat_regs.evergreen.disp_int_cont2 & LB_D3_VBLANK_INTERRUPT)
  2386. WREG32(VBLANK_STATUS + EVERGREEN_CRTC2_REGISTER_OFFSET, VBLANK_ACK);
  2387. if (rdev->irq.stat_regs.evergreen.disp_int_cont2 & LB_D3_VLINE_INTERRUPT)
  2388. WREG32(VLINE_STATUS + EVERGREEN_CRTC2_REGISTER_OFFSET, VLINE_ACK);
  2389. if (rdev->irq.stat_regs.evergreen.disp_int_cont3 & LB_D4_VBLANK_INTERRUPT)
  2390. WREG32(VBLANK_STATUS + EVERGREEN_CRTC3_REGISTER_OFFSET, VBLANK_ACK);
  2391. if (rdev->irq.stat_regs.evergreen.disp_int_cont3 & LB_D4_VLINE_INTERRUPT)
  2392. WREG32(VLINE_STATUS + EVERGREEN_CRTC3_REGISTER_OFFSET, VLINE_ACK);
  2393. }
  2394. if (rdev->num_crtc >= 6) {
  2395. if (rdev->irq.stat_regs.evergreen.d5grph_int & GRPH_PFLIP_INT_OCCURRED)
  2396. WREG32(GRPH_INT_STATUS + EVERGREEN_CRTC4_REGISTER_OFFSET, GRPH_PFLIP_INT_CLEAR);
  2397. if (rdev->irq.stat_regs.evergreen.d6grph_int & GRPH_PFLIP_INT_OCCURRED)
  2398. WREG32(GRPH_INT_STATUS + EVERGREEN_CRTC5_REGISTER_OFFSET, GRPH_PFLIP_INT_CLEAR);
  2399. if (rdev->irq.stat_regs.evergreen.disp_int_cont4 & LB_D5_VBLANK_INTERRUPT)
  2400. WREG32(VBLANK_STATUS + EVERGREEN_CRTC4_REGISTER_OFFSET, VBLANK_ACK);
  2401. if (rdev->irq.stat_regs.evergreen.disp_int_cont4 & LB_D5_VLINE_INTERRUPT)
  2402. WREG32(VLINE_STATUS + EVERGREEN_CRTC4_REGISTER_OFFSET, VLINE_ACK);
  2403. if (rdev->irq.stat_regs.evergreen.disp_int_cont5 & LB_D6_VBLANK_INTERRUPT)
  2404. WREG32(VBLANK_STATUS + EVERGREEN_CRTC5_REGISTER_OFFSET, VBLANK_ACK);
  2405. if (rdev->irq.stat_regs.evergreen.disp_int_cont5 & LB_D6_VLINE_INTERRUPT)
  2406. WREG32(VLINE_STATUS + EVERGREEN_CRTC5_REGISTER_OFFSET, VLINE_ACK);
  2407. }
  2408. if (rdev->irq.stat_regs.evergreen.disp_int & DC_HPD1_INTERRUPT) {
  2409. tmp = RREG32(DC_HPD1_INT_CONTROL);
  2410. tmp |= DC_HPDx_INT_ACK;
  2411. WREG32(DC_HPD1_INT_CONTROL, tmp);
  2412. }
  2413. if (rdev->irq.stat_regs.evergreen.disp_int_cont & DC_HPD2_INTERRUPT) {
  2414. tmp = RREG32(DC_HPD2_INT_CONTROL);
  2415. tmp |= DC_HPDx_INT_ACK;
  2416. WREG32(DC_HPD2_INT_CONTROL, tmp);
  2417. }
  2418. if (rdev->irq.stat_regs.evergreen.disp_int_cont2 & DC_HPD3_INTERRUPT) {
  2419. tmp = RREG32(DC_HPD3_INT_CONTROL);
  2420. tmp |= DC_HPDx_INT_ACK;
  2421. WREG32(DC_HPD3_INT_CONTROL, tmp);
  2422. }
  2423. if (rdev->irq.stat_regs.evergreen.disp_int_cont3 & DC_HPD4_INTERRUPT) {
  2424. tmp = RREG32(DC_HPD4_INT_CONTROL);
  2425. tmp |= DC_HPDx_INT_ACK;
  2426. WREG32(DC_HPD4_INT_CONTROL, tmp);
  2427. }
  2428. if (rdev->irq.stat_regs.evergreen.disp_int_cont4 & DC_HPD5_INTERRUPT) {
  2429. tmp = RREG32(DC_HPD5_INT_CONTROL);
  2430. tmp |= DC_HPDx_INT_ACK;
  2431. WREG32(DC_HPD5_INT_CONTROL, tmp);
  2432. }
  2433. if (rdev->irq.stat_regs.evergreen.disp_int_cont5 & DC_HPD6_INTERRUPT) {
  2434. tmp = RREG32(DC_HPD5_INT_CONTROL);
  2435. tmp |= DC_HPDx_INT_ACK;
  2436. WREG32(DC_HPD6_INT_CONTROL, tmp);
  2437. }
  2438. }
  2439. void evergreen_irq_disable(struct radeon_device *rdev)
  2440. {
  2441. r600_disable_interrupts(rdev);
  2442. /* Wait and acknowledge irq */
  2443. mdelay(1);
  2444. evergreen_irq_ack(rdev);
  2445. evergreen_disable_interrupt_state(rdev);
  2446. }
  2447. void evergreen_irq_suspend(struct radeon_device *rdev)
  2448. {
  2449. evergreen_irq_disable(rdev);
  2450. r600_rlc_stop(rdev);
  2451. }
  2452. static inline u32 evergreen_get_ih_wptr(struct radeon_device *rdev)
  2453. {
  2454. u32 wptr, tmp;
  2455. if (rdev->wb.enabled)
  2456. wptr = le32_to_cpu(rdev->wb.wb[R600_WB_IH_WPTR_OFFSET/4]);
  2457. else
  2458. wptr = RREG32(IH_RB_WPTR);
  2459. if (wptr & RB_OVERFLOW) {
  2460. /* When a ring buffer overflow happen start parsing interrupt
  2461. * from the last not overwritten vector (wptr + 16). Hopefully
  2462. * this should allow us to catchup.
  2463. */
  2464. dev_warn(rdev->dev, "IH ring buffer overflow (0x%08X, %d, %d)\n",
  2465. wptr, rdev->ih.rptr, (wptr + 16) + rdev->ih.ptr_mask);
  2466. rdev->ih.rptr = (wptr + 16) & rdev->ih.ptr_mask;
  2467. tmp = RREG32(IH_RB_CNTL);
  2468. tmp |= IH_WPTR_OVERFLOW_CLEAR;
  2469. WREG32(IH_RB_CNTL, tmp);
  2470. }
  2471. return (wptr & rdev->ih.ptr_mask);
  2472. }
  2473. int evergreen_irq_process(struct radeon_device *rdev)
  2474. {
  2475. u32 wptr;
  2476. u32 rptr;
  2477. u32 src_id, src_data;
  2478. u32 ring_index;
  2479. unsigned long flags;
  2480. bool queue_hotplug = false;
  2481. if (!rdev->ih.enabled || rdev->shutdown)
  2482. return IRQ_NONE;
  2483. wptr = evergreen_get_ih_wptr(rdev);
  2484. rptr = rdev->ih.rptr;
  2485. DRM_DEBUG("r600_irq_process start: rptr %d, wptr %d\n", rptr, wptr);
  2486. spin_lock_irqsave(&rdev->ih.lock, flags);
  2487. if (rptr == wptr) {
  2488. spin_unlock_irqrestore(&rdev->ih.lock, flags);
  2489. return IRQ_NONE;
  2490. }
  2491. restart_ih:
  2492. /* Order reading of wptr vs. reading of IH ring data */
  2493. rmb();
  2494. /* display interrupts */
  2495. evergreen_irq_ack(rdev);
  2496. rdev->ih.wptr = wptr;
  2497. while (rptr != wptr) {
  2498. /* wptr/rptr are in bytes! */
  2499. ring_index = rptr / 4;
  2500. src_id = le32_to_cpu(rdev->ih.ring[ring_index]) & 0xff;
  2501. src_data = le32_to_cpu(rdev->ih.ring[ring_index + 1]) & 0xfffffff;
  2502. switch (src_id) {
  2503. case 1: /* D1 vblank/vline */
  2504. switch (src_data) {
  2505. case 0: /* D1 vblank */
  2506. if (rdev->irq.stat_regs.evergreen.disp_int & LB_D1_VBLANK_INTERRUPT) {
  2507. if (rdev->irq.crtc_vblank_int[0]) {
  2508. drm_handle_vblank(rdev->ddev, 0);
  2509. rdev->pm.vblank_sync = true;
  2510. wake_up(&rdev->irq.vblank_queue);
  2511. }
  2512. if (rdev->irq.pflip[0])
  2513. radeon_crtc_handle_flip(rdev, 0);
  2514. rdev->irq.stat_regs.evergreen.disp_int &= ~LB_D1_VBLANK_INTERRUPT;
  2515. DRM_DEBUG("IH: D1 vblank\n");
  2516. }
  2517. break;
  2518. case 1: /* D1 vline */
  2519. if (rdev->irq.stat_regs.evergreen.disp_int & LB_D1_VLINE_INTERRUPT) {
  2520. rdev->irq.stat_regs.evergreen.disp_int &= ~LB_D1_VLINE_INTERRUPT;
  2521. DRM_DEBUG("IH: D1 vline\n");
  2522. }
  2523. break;
  2524. default:
  2525. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  2526. break;
  2527. }
  2528. break;
  2529. case 2: /* D2 vblank/vline */
  2530. switch (src_data) {
  2531. case 0: /* D2 vblank */
  2532. if (rdev->irq.stat_regs.evergreen.disp_int_cont & LB_D2_VBLANK_INTERRUPT) {
  2533. if (rdev->irq.crtc_vblank_int[1]) {
  2534. drm_handle_vblank(rdev->ddev, 1);
  2535. rdev->pm.vblank_sync = true;
  2536. wake_up(&rdev->irq.vblank_queue);
  2537. }
  2538. if (rdev->irq.pflip[1])
  2539. radeon_crtc_handle_flip(rdev, 1);
  2540. rdev->irq.stat_regs.evergreen.disp_int_cont &= ~LB_D2_VBLANK_INTERRUPT;
  2541. DRM_DEBUG("IH: D2 vblank\n");
  2542. }
  2543. break;
  2544. case 1: /* D2 vline */
  2545. if (rdev->irq.stat_regs.evergreen.disp_int_cont & LB_D2_VLINE_INTERRUPT) {
  2546. rdev->irq.stat_regs.evergreen.disp_int_cont &= ~LB_D2_VLINE_INTERRUPT;
  2547. DRM_DEBUG("IH: D2 vline\n");
  2548. }
  2549. break;
  2550. default:
  2551. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  2552. break;
  2553. }
  2554. break;
  2555. case 3: /* D3 vblank/vline */
  2556. switch (src_data) {
  2557. case 0: /* D3 vblank */
  2558. if (rdev->irq.stat_regs.evergreen.disp_int_cont2 & LB_D3_VBLANK_INTERRUPT) {
  2559. if (rdev->irq.crtc_vblank_int[2]) {
  2560. drm_handle_vblank(rdev->ddev, 2);
  2561. rdev->pm.vblank_sync = true;
  2562. wake_up(&rdev->irq.vblank_queue);
  2563. }
  2564. if (rdev->irq.pflip[2])
  2565. radeon_crtc_handle_flip(rdev, 2);
  2566. rdev->irq.stat_regs.evergreen.disp_int_cont2 &= ~LB_D3_VBLANK_INTERRUPT;
  2567. DRM_DEBUG("IH: D3 vblank\n");
  2568. }
  2569. break;
  2570. case 1: /* D3 vline */
  2571. if (rdev->irq.stat_regs.evergreen.disp_int_cont2 & LB_D3_VLINE_INTERRUPT) {
  2572. rdev->irq.stat_regs.evergreen.disp_int_cont2 &= ~LB_D3_VLINE_INTERRUPT;
  2573. DRM_DEBUG("IH: D3 vline\n");
  2574. }
  2575. break;
  2576. default:
  2577. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  2578. break;
  2579. }
  2580. break;
  2581. case 4: /* D4 vblank/vline */
  2582. switch (src_data) {
  2583. case 0: /* D4 vblank */
  2584. if (rdev->irq.stat_regs.evergreen.disp_int_cont3 & LB_D4_VBLANK_INTERRUPT) {
  2585. if (rdev->irq.crtc_vblank_int[3]) {
  2586. drm_handle_vblank(rdev->ddev, 3);
  2587. rdev->pm.vblank_sync = true;
  2588. wake_up(&rdev->irq.vblank_queue);
  2589. }
  2590. if (rdev->irq.pflip[3])
  2591. radeon_crtc_handle_flip(rdev, 3);
  2592. rdev->irq.stat_regs.evergreen.disp_int_cont3 &= ~LB_D4_VBLANK_INTERRUPT;
  2593. DRM_DEBUG("IH: D4 vblank\n");
  2594. }
  2595. break;
  2596. case 1: /* D4 vline */
  2597. if (rdev->irq.stat_regs.evergreen.disp_int_cont3 & LB_D4_VLINE_INTERRUPT) {
  2598. rdev->irq.stat_regs.evergreen.disp_int_cont3 &= ~LB_D4_VLINE_INTERRUPT;
  2599. DRM_DEBUG("IH: D4 vline\n");
  2600. }
  2601. break;
  2602. default:
  2603. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  2604. break;
  2605. }
  2606. break;
  2607. case 5: /* D5 vblank/vline */
  2608. switch (src_data) {
  2609. case 0: /* D5 vblank */
  2610. if (rdev->irq.stat_regs.evergreen.disp_int_cont4 & LB_D5_VBLANK_INTERRUPT) {
  2611. if (rdev->irq.crtc_vblank_int[4]) {
  2612. drm_handle_vblank(rdev->ddev, 4);
  2613. rdev->pm.vblank_sync = true;
  2614. wake_up(&rdev->irq.vblank_queue);
  2615. }
  2616. if (rdev->irq.pflip[4])
  2617. radeon_crtc_handle_flip(rdev, 4);
  2618. rdev->irq.stat_regs.evergreen.disp_int_cont4 &= ~LB_D5_VBLANK_INTERRUPT;
  2619. DRM_DEBUG("IH: D5 vblank\n");
  2620. }
  2621. break;
  2622. case 1: /* D5 vline */
  2623. if (rdev->irq.stat_regs.evergreen.disp_int_cont4 & LB_D5_VLINE_INTERRUPT) {
  2624. rdev->irq.stat_regs.evergreen.disp_int_cont4 &= ~LB_D5_VLINE_INTERRUPT;
  2625. DRM_DEBUG("IH: D5 vline\n");
  2626. }
  2627. break;
  2628. default:
  2629. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  2630. break;
  2631. }
  2632. break;
  2633. case 6: /* D6 vblank/vline */
  2634. switch (src_data) {
  2635. case 0: /* D6 vblank */
  2636. if (rdev->irq.stat_regs.evergreen.disp_int_cont5 & LB_D6_VBLANK_INTERRUPT) {
  2637. if (rdev->irq.crtc_vblank_int[5]) {
  2638. drm_handle_vblank(rdev->ddev, 5);
  2639. rdev->pm.vblank_sync = true;
  2640. wake_up(&rdev->irq.vblank_queue);
  2641. }
  2642. if (rdev->irq.pflip[5])
  2643. radeon_crtc_handle_flip(rdev, 5);
  2644. rdev->irq.stat_regs.evergreen.disp_int_cont5 &= ~LB_D6_VBLANK_INTERRUPT;
  2645. DRM_DEBUG("IH: D6 vblank\n");
  2646. }
  2647. break;
  2648. case 1: /* D6 vline */
  2649. if (rdev->irq.stat_regs.evergreen.disp_int_cont5 & LB_D6_VLINE_INTERRUPT) {
  2650. rdev->irq.stat_regs.evergreen.disp_int_cont5 &= ~LB_D6_VLINE_INTERRUPT;
  2651. DRM_DEBUG("IH: D6 vline\n");
  2652. }
  2653. break;
  2654. default:
  2655. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  2656. break;
  2657. }
  2658. break;
  2659. case 42: /* HPD hotplug */
  2660. switch (src_data) {
  2661. case 0:
  2662. if (rdev->irq.stat_regs.evergreen.disp_int & DC_HPD1_INTERRUPT) {
  2663. rdev->irq.stat_regs.evergreen.disp_int &= ~DC_HPD1_INTERRUPT;
  2664. queue_hotplug = true;
  2665. DRM_DEBUG("IH: HPD1\n");
  2666. }
  2667. break;
  2668. case 1:
  2669. if (rdev->irq.stat_regs.evergreen.disp_int_cont & DC_HPD2_INTERRUPT) {
  2670. rdev->irq.stat_regs.evergreen.disp_int_cont &= ~DC_HPD2_INTERRUPT;
  2671. queue_hotplug = true;
  2672. DRM_DEBUG("IH: HPD2\n");
  2673. }
  2674. break;
  2675. case 2:
  2676. if (rdev->irq.stat_regs.evergreen.disp_int_cont2 & DC_HPD3_INTERRUPT) {
  2677. rdev->irq.stat_regs.evergreen.disp_int_cont2 &= ~DC_HPD3_INTERRUPT;
  2678. queue_hotplug = true;
  2679. DRM_DEBUG("IH: HPD3\n");
  2680. }
  2681. break;
  2682. case 3:
  2683. if (rdev->irq.stat_regs.evergreen.disp_int_cont3 & DC_HPD4_INTERRUPT) {
  2684. rdev->irq.stat_regs.evergreen.disp_int_cont3 &= ~DC_HPD4_INTERRUPT;
  2685. queue_hotplug = true;
  2686. DRM_DEBUG("IH: HPD4\n");
  2687. }
  2688. break;
  2689. case 4:
  2690. if (rdev->irq.stat_regs.evergreen.disp_int_cont4 & DC_HPD5_INTERRUPT) {
  2691. rdev->irq.stat_regs.evergreen.disp_int_cont4 &= ~DC_HPD5_INTERRUPT;
  2692. queue_hotplug = true;
  2693. DRM_DEBUG("IH: HPD5\n");
  2694. }
  2695. break;
  2696. case 5:
  2697. if (rdev->irq.stat_regs.evergreen.disp_int_cont5 & DC_HPD6_INTERRUPT) {
  2698. rdev->irq.stat_regs.evergreen.disp_int_cont5 &= ~DC_HPD6_INTERRUPT;
  2699. queue_hotplug = true;
  2700. DRM_DEBUG("IH: HPD6\n");
  2701. }
  2702. break;
  2703. default:
  2704. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  2705. break;
  2706. }
  2707. break;
  2708. case 176: /* CP_INT in ring buffer */
  2709. case 177: /* CP_INT in IB1 */
  2710. case 178: /* CP_INT in IB2 */
  2711. DRM_DEBUG("IH: CP int: 0x%08x\n", src_data);
  2712. radeon_fence_process(rdev);
  2713. break;
  2714. case 181: /* CP EOP event */
  2715. DRM_DEBUG("IH: CP EOP\n");
  2716. radeon_fence_process(rdev);
  2717. break;
  2718. case 233: /* GUI IDLE */
  2719. DRM_DEBUG("IH: GUI idle\n");
  2720. rdev->pm.gui_idle = true;
  2721. wake_up(&rdev->irq.idle_queue);
  2722. break;
  2723. default:
  2724. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  2725. break;
  2726. }
  2727. /* wptr/rptr are in bytes! */
  2728. rptr += 16;
  2729. rptr &= rdev->ih.ptr_mask;
  2730. }
  2731. /* make sure wptr hasn't changed while processing */
  2732. wptr = evergreen_get_ih_wptr(rdev);
  2733. if (wptr != rdev->ih.wptr)
  2734. goto restart_ih;
  2735. if (queue_hotplug)
  2736. schedule_work(&rdev->hotplug_work);
  2737. rdev->ih.rptr = rptr;
  2738. WREG32(IH_RB_RPTR, rdev->ih.rptr);
  2739. spin_unlock_irqrestore(&rdev->ih.lock, flags);
  2740. return IRQ_HANDLED;
  2741. }
  2742. static int evergreen_startup(struct radeon_device *rdev)
  2743. {
  2744. int r;
  2745. /* enable pcie gen2 link */
  2746. if (!ASIC_IS_DCE5(rdev))
  2747. evergreen_pcie_gen2_enable(rdev);
  2748. if (ASIC_IS_DCE5(rdev)) {
  2749. if (!rdev->me_fw || !rdev->pfp_fw || !rdev->rlc_fw || !rdev->mc_fw) {
  2750. r = ni_init_microcode(rdev);
  2751. if (r) {
  2752. DRM_ERROR("Failed to load firmware!\n");
  2753. return r;
  2754. }
  2755. }
  2756. r = ni_mc_load_microcode(rdev);
  2757. if (r) {
  2758. DRM_ERROR("Failed to load MC firmware!\n");
  2759. return r;
  2760. }
  2761. } else {
  2762. if (!rdev->me_fw || !rdev->pfp_fw || !rdev->rlc_fw) {
  2763. r = r600_init_microcode(rdev);
  2764. if (r) {
  2765. DRM_ERROR("Failed to load firmware!\n");
  2766. return r;
  2767. }
  2768. }
  2769. }
  2770. evergreen_mc_program(rdev);
  2771. if (rdev->flags & RADEON_IS_AGP) {
  2772. evergreen_agp_enable(rdev);
  2773. } else {
  2774. r = evergreen_pcie_gart_enable(rdev);
  2775. if (r)
  2776. return r;
  2777. }
  2778. evergreen_gpu_init(rdev);
  2779. r = evergreen_blit_init(rdev);
  2780. if (r) {
  2781. evergreen_blit_fini(rdev);
  2782. rdev->asic->copy = NULL;
  2783. dev_warn(rdev->dev, "failed blitter (%d) falling back to memcpy\n", r);
  2784. }
  2785. /* allocate wb buffer */
  2786. r = radeon_wb_init(rdev);
  2787. if (r)
  2788. return r;
  2789. /* Enable IRQ */
  2790. r = r600_irq_init(rdev);
  2791. if (r) {
  2792. DRM_ERROR("radeon: IH init failed (%d).\n", r);
  2793. radeon_irq_kms_fini(rdev);
  2794. return r;
  2795. }
  2796. evergreen_irq_set(rdev);
  2797. r = radeon_ring_init(rdev, rdev->cp.ring_size);
  2798. if (r)
  2799. return r;
  2800. r = evergreen_cp_load_microcode(rdev);
  2801. if (r)
  2802. return r;
  2803. r = evergreen_cp_resume(rdev);
  2804. if (r)
  2805. return r;
  2806. return 0;
  2807. }
  2808. int evergreen_resume(struct radeon_device *rdev)
  2809. {
  2810. int r;
  2811. /* reset the asic, the gfx blocks are often in a bad state
  2812. * after the driver is unloaded or after a resume
  2813. */
  2814. if (radeon_asic_reset(rdev))
  2815. dev_warn(rdev->dev, "GPU reset failed !\n");
  2816. /* Do not reset GPU before posting, on rv770 hw unlike on r500 hw,
  2817. * posting will perform necessary task to bring back GPU into good
  2818. * shape.
  2819. */
  2820. /* post card */
  2821. atom_asic_init(rdev->mode_info.atom_context);
  2822. r = evergreen_startup(rdev);
  2823. if (r) {
  2824. DRM_ERROR("evergreen startup failed on resume\n");
  2825. return r;
  2826. }
  2827. r = r600_ib_test(rdev);
  2828. if (r) {
  2829. DRM_ERROR("radeon: failed testing IB (%d).\n", r);
  2830. return r;
  2831. }
  2832. return r;
  2833. }
  2834. int evergreen_suspend(struct radeon_device *rdev)
  2835. {
  2836. int r;
  2837. /* FIXME: we should wait for ring to be empty */
  2838. r700_cp_stop(rdev);
  2839. rdev->cp.ready = false;
  2840. evergreen_irq_suspend(rdev);
  2841. radeon_wb_disable(rdev);
  2842. evergreen_pcie_gart_disable(rdev);
  2843. /* unpin shaders bo */
  2844. r = radeon_bo_reserve(rdev->r600_blit.shader_obj, false);
  2845. if (likely(r == 0)) {
  2846. radeon_bo_unpin(rdev->r600_blit.shader_obj);
  2847. radeon_bo_unreserve(rdev->r600_blit.shader_obj);
  2848. }
  2849. return 0;
  2850. }
  2851. int evergreen_copy_blit(struct radeon_device *rdev,
  2852. uint64_t src_offset, uint64_t dst_offset,
  2853. unsigned num_pages, struct radeon_fence *fence)
  2854. {
  2855. int r;
  2856. mutex_lock(&rdev->r600_blit.mutex);
  2857. rdev->r600_blit.vb_ib = NULL;
  2858. r = evergreen_blit_prepare_copy(rdev, num_pages * RADEON_GPU_PAGE_SIZE);
  2859. if (r) {
  2860. if (rdev->r600_blit.vb_ib)
  2861. radeon_ib_free(rdev, &rdev->r600_blit.vb_ib);
  2862. mutex_unlock(&rdev->r600_blit.mutex);
  2863. return r;
  2864. }
  2865. evergreen_kms_blit_copy(rdev, src_offset, dst_offset, num_pages * RADEON_GPU_PAGE_SIZE);
  2866. evergreen_blit_done_copy(rdev, fence);
  2867. mutex_unlock(&rdev->r600_blit.mutex);
  2868. return 0;
  2869. }
  2870. /* Plan is to move initialization in that function and use
  2871. * helper function so that radeon_device_init pretty much
  2872. * do nothing more than calling asic specific function. This
  2873. * should also allow to remove a bunch of callback function
  2874. * like vram_info.
  2875. */
  2876. int evergreen_init(struct radeon_device *rdev)
  2877. {
  2878. int r;
  2879. /* This don't do much */
  2880. r = radeon_gem_init(rdev);
  2881. if (r)
  2882. return r;
  2883. /* Read BIOS */
  2884. if (!radeon_get_bios(rdev)) {
  2885. if (ASIC_IS_AVIVO(rdev))
  2886. return -EINVAL;
  2887. }
  2888. /* Must be an ATOMBIOS */
  2889. if (!rdev->is_atom_bios) {
  2890. dev_err(rdev->dev, "Expecting atombios for evergreen GPU\n");
  2891. return -EINVAL;
  2892. }
  2893. r = radeon_atombios_init(rdev);
  2894. if (r)
  2895. return r;
  2896. /* reset the asic, the gfx blocks are often in a bad state
  2897. * after the driver is unloaded or after a resume
  2898. */
  2899. if (radeon_asic_reset(rdev))
  2900. dev_warn(rdev->dev, "GPU reset failed !\n");
  2901. /* Post card if necessary */
  2902. if (!radeon_card_posted(rdev)) {
  2903. if (!rdev->bios) {
  2904. dev_err(rdev->dev, "Card not posted and no BIOS - ignoring\n");
  2905. return -EINVAL;
  2906. }
  2907. DRM_INFO("GPU not posted. posting now...\n");
  2908. atom_asic_init(rdev->mode_info.atom_context);
  2909. }
  2910. /* Initialize scratch registers */
  2911. r600_scratch_init(rdev);
  2912. /* Initialize surface registers */
  2913. radeon_surface_init(rdev);
  2914. /* Initialize clocks */
  2915. radeon_get_clock_info(rdev->ddev);
  2916. /* Fence driver */
  2917. r = radeon_fence_driver_init(rdev);
  2918. if (r)
  2919. return r;
  2920. /* initialize AGP */
  2921. if (rdev->flags & RADEON_IS_AGP) {
  2922. r = radeon_agp_init(rdev);
  2923. if (r)
  2924. radeon_agp_disable(rdev);
  2925. }
  2926. /* initialize memory controller */
  2927. r = evergreen_mc_init(rdev);
  2928. if (r)
  2929. return r;
  2930. /* Memory manager */
  2931. r = radeon_bo_init(rdev);
  2932. if (r)
  2933. return r;
  2934. r = radeon_irq_kms_init(rdev);
  2935. if (r)
  2936. return r;
  2937. rdev->cp.ring_obj = NULL;
  2938. r600_ring_init(rdev, 1024 * 1024);
  2939. rdev->ih.ring_obj = NULL;
  2940. r600_ih_ring_init(rdev, 64 * 1024);
  2941. r = r600_pcie_gart_init(rdev);
  2942. if (r)
  2943. return r;
  2944. rdev->accel_working = true;
  2945. r = evergreen_startup(rdev);
  2946. if (r) {
  2947. dev_err(rdev->dev, "disabling GPU acceleration\n");
  2948. r700_cp_fini(rdev);
  2949. r600_irq_fini(rdev);
  2950. radeon_wb_fini(rdev);
  2951. radeon_irq_kms_fini(rdev);
  2952. evergreen_pcie_gart_fini(rdev);
  2953. rdev->accel_working = false;
  2954. }
  2955. if (rdev->accel_working) {
  2956. r = radeon_ib_pool_init(rdev);
  2957. if (r) {
  2958. DRM_ERROR("radeon: failed initializing IB pool (%d).\n", r);
  2959. rdev->accel_working = false;
  2960. }
  2961. r = r600_ib_test(rdev);
  2962. if (r) {
  2963. DRM_ERROR("radeon: failed testing IB (%d).\n", r);
  2964. rdev->accel_working = false;
  2965. }
  2966. }
  2967. return 0;
  2968. }
  2969. void evergreen_fini(struct radeon_device *rdev)
  2970. {
  2971. evergreen_blit_fini(rdev);
  2972. r700_cp_fini(rdev);
  2973. r600_irq_fini(rdev);
  2974. radeon_wb_fini(rdev);
  2975. radeon_ib_pool_fini(rdev);
  2976. radeon_irq_kms_fini(rdev);
  2977. evergreen_pcie_gart_fini(rdev);
  2978. radeon_gem_fini(rdev);
  2979. radeon_fence_driver_fini(rdev);
  2980. radeon_agp_fini(rdev);
  2981. radeon_bo_fini(rdev);
  2982. radeon_atombios_fini(rdev);
  2983. kfree(rdev->bios);
  2984. rdev->bios = NULL;
  2985. }
  2986. static void evergreen_pcie_gen2_enable(struct radeon_device *rdev)
  2987. {
  2988. u32 link_width_cntl, speed_cntl;
  2989. if (radeon_pcie_gen2 == 0)
  2990. return;
  2991. if (rdev->flags & RADEON_IS_IGP)
  2992. return;
  2993. if (!(rdev->flags & RADEON_IS_PCIE))
  2994. return;
  2995. /* x2 cards have a special sequence */
  2996. if (ASIC_IS_X2(rdev))
  2997. return;
  2998. speed_cntl = RREG32_PCIE_P(PCIE_LC_SPEED_CNTL);
  2999. if ((speed_cntl & LC_OTHER_SIDE_EVER_SENT_GEN2) ||
  3000. (speed_cntl & LC_OTHER_SIDE_SUPPORTS_GEN2)) {
  3001. link_width_cntl = RREG32_PCIE_P(PCIE_LC_LINK_WIDTH_CNTL);
  3002. link_width_cntl &= ~LC_UPCONFIGURE_DIS;
  3003. WREG32_PCIE_P(PCIE_LC_LINK_WIDTH_CNTL, link_width_cntl);
  3004. speed_cntl = RREG32_PCIE_P(PCIE_LC_SPEED_CNTL);
  3005. speed_cntl &= ~LC_TARGET_LINK_SPEED_OVERRIDE_EN;
  3006. WREG32_PCIE_P(PCIE_LC_SPEED_CNTL, speed_cntl);
  3007. speed_cntl = RREG32_PCIE_P(PCIE_LC_SPEED_CNTL);
  3008. speed_cntl |= LC_CLR_FAILED_SPD_CHANGE_CNT;
  3009. WREG32_PCIE_P(PCIE_LC_SPEED_CNTL, speed_cntl);
  3010. speed_cntl = RREG32_PCIE_P(PCIE_LC_SPEED_CNTL);
  3011. speed_cntl &= ~LC_CLR_FAILED_SPD_CHANGE_CNT;
  3012. WREG32_PCIE_P(PCIE_LC_SPEED_CNTL, speed_cntl);
  3013. speed_cntl = RREG32_PCIE_P(PCIE_LC_SPEED_CNTL);
  3014. speed_cntl |= LC_GEN2_EN_STRAP;
  3015. WREG32_PCIE_P(PCIE_LC_SPEED_CNTL, speed_cntl);
  3016. } else {
  3017. link_width_cntl = RREG32_PCIE_P(PCIE_LC_LINK_WIDTH_CNTL);
  3018. /* XXX: only disable it if gen1 bridge vendor == 0x111d or 0x1106 */
  3019. if (1)
  3020. link_width_cntl |= LC_UPCONFIGURE_DIS;
  3021. else
  3022. link_width_cntl &= ~LC_UPCONFIGURE_DIS;
  3023. WREG32_PCIE_P(PCIE_LC_LINK_WIDTH_CNTL, link_width_cntl);
  3024. }
  3025. }