radeon_legacy_encoders.c 44 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417
  1. /*
  2. * Copyright 2007-8 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. *
  5. * Permission is hereby granted, free of charge, to any person obtaining a
  6. * copy of this software and associated documentation files (the "Software"),
  7. * to deal in the Software without restriction, including without limitation
  8. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  9. * and/or sell copies of the Software, and to permit persons to whom the
  10. * Software is furnished to do so, subject to the following conditions:
  11. *
  12. * The above copyright notice and this permission notice shall be included in
  13. * all copies or substantial portions of the Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  19. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  20. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  21. * OTHER DEALINGS IN THE SOFTWARE.
  22. *
  23. * Authors: Dave Airlie
  24. * Alex Deucher
  25. */
  26. #include "drmP.h"
  27. #include "drm_crtc_helper.h"
  28. #include "radeon_drm.h"
  29. #include "radeon.h"
  30. #include "atom.h"
  31. static void radeon_legacy_encoder_disable(struct drm_encoder *encoder)
  32. {
  33. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  34. struct drm_encoder_helper_funcs *encoder_funcs;
  35. encoder_funcs = encoder->helper_private;
  36. encoder_funcs->dpms(encoder, DRM_MODE_DPMS_OFF);
  37. radeon_encoder->active_device = 0;
  38. }
  39. static void radeon_legacy_lvds_dpms(struct drm_encoder *encoder, int mode)
  40. {
  41. struct drm_device *dev = encoder->dev;
  42. struct radeon_device *rdev = dev->dev_private;
  43. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  44. uint32_t lvds_gen_cntl, lvds_pll_cntl, pixclks_cntl, disp_pwr_man;
  45. int panel_pwr_delay = 2000;
  46. DRM_DEBUG("\n");
  47. if (radeon_encoder->enc_priv) {
  48. if (rdev->is_atom_bios) {
  49. struct radeon_encoder_atom_dig *lvds = radeon_encoder->enc_priv;
  50. panel_pwr_delay = lvds->panel_pwr_delay;
  51. } else {
  52. struct radeon_encoder_lvds *lvds = radeon_encoder->enc_priv;
  53. panel_pwr_delay = lvds->panel_pwr_delay;
  54. }
  55. }
  56. switch (mode) {
  57. case DRM_MODE_DPMS_ON:
  58. disp_pwr_man = RREG32(RADEON_DISP_PWR_MAN);
  59. disp_pwr_man |= RADEON_AUTO_PWRUP_EN;
  60. WREG32(RADEON_DISP_PWR_MAN, disp_pwr_man);
  61. lvds_pll_cntl = RREG32(RADEON_LVDS_PLL_CNTL);
  62. lvds_pll_cntl |= RADEON_LVDS_PLL_EN;
  63. WREG32(RADEON_LVDS_PLL_CNTL, lvds_pll_cntl);
  64. udelay(1000);
  65. lvds_pll_cntl = RREG32(RADEON_LVDS_PLL_CNTL);
  66. lvds_pll_cntl &= ~RADEON_LVDS_PLL_RESET;
  67. WREG32(RADEON_LVDS_PLL_CNTL, lvds_pll_cntl);
  68. lvds_gen_cntl = RREG32(RADEON_LVDS_GEN_CNTL);
  69. lvds_gen_cntl |= (RADEON_LVDS_ON | RADEON_LVDS_EN | RADEON_LVDS_DIGON | RADEON_LVDS_BLON);
  70. lvds_gen_cntl &= ~(RADEON_LVDS_DISPLAY_DIS);
  71. udelay(panel_pwr_delay * 1000);
  72. WREG32(RADEON_LVDS_GEN_CNTL, lvds_gen_cntl);
  73. break;
  74. case DRM_MODE_DPMS_STANDBY:
  75. case DRM_MODE_DPMS_SUSPEND:
  76. case DRM_MODE_DPMS_OFF:
  77. pixclks_cntl = RREG32_PLL(RADEON_PIXCLKS_CNTL);
  78. WREG32_PLL_P(RADEON_PIXCLKS_CNTL, 0, ~RADEON_PIXCLK_LVDS_ALWAYS_ONb);
  79. lvds_gen_cntl = RREG32(RADEON_LVDS_GEN_CNTL);
  80. lvds_gen_cntl |= RADEON_LVDS_DISPLAY_DIS;
  81. lvds_gen_cntl &= ~(RADEON_LVDS_ON | RADEON_LVDS_BLON | RADEON_LVDS_EN | RADEON_LVDS_DIGON);
  82. udelay(panel_pwr_delay * 1000);
  83. WREG32(RADEON_LVDS_GEN_CNTL, lvds_gen_cntl);
  84. WREG32_PLL(RADEON_PIXCLKS_CNTL, pixclks_cntl);
  85. break;
  86. }
  87. if (rdev->is_atom_bios)
  88. radeon_atombios_encoder_dpms_scratch_regs(encoder, (mode == DRM_MODE_DPMS_ON) ? true : false);
  89. else
  90. radeon_combios_encoder_dpms_scratch_regs(encoder, (mode == DRM_MODE_DPMS_ON) ? true : false);
  91. }
  92. static void radeon_legacy_lvds_prepare(struct drm_encoder *encoder)
  93. {
  94. struct radeon_device *rdev = encoder->dev->dev_private;
  95. if (rdev->is_atom_bios)
  96. radeon_atom_output_lock(encoder, true);
  97. else
  98. radeon_combios_output_lock(encoder, true);
  99. radeon_legacy_lvds_dpms(encoder, DRM_MODE_DPMS_OFF);
  100. }
  101. static void radeon_legacy_lvds_commit(struct drm_encoder *encoder)
  102. {
  103. struct radeon_device *rdev = encoder->dev->dev_private;
  104. radeon_legacy_lvds_dpms(encoder, DRM_MODE_DPMS_ON);
  105. if (rdev->is_atom_bios)
  106. radeon_atom_output_lock(encoder, false);
  107. else
  108. radeon_combios_output_lock(encoder, false);
  109. }
  110. static void radeon_legacy_lvds_mode_set(struct drm_encoder *encoder,
  111. struct drm_display_mode *mode,
  112. struct drm_display_mode *adjusted_mode)
  113. {
  114. struct drm_device *dev = encoder->dev;
  115. struct radeon_device *rdev = dev->dev_private;
  116. struct radeon_crtc *radeon_crtc = to_radeon_crtc(encoder->crtc);
  117. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  118. uint32_t lvds_pll_cntl, lvds_gen_cntl, lvds_ss_gen_cntl;
  119. DRM_DEBUG("\n");
  120. lvds_pll_cntl = RREG32(RADEON_LVDS_PLL_CNTL);
  121. lvds_pll_cntl &= ~RADEON_LVDS_PLL_EN;
  122. lvds_ss_gen_cntl = RREG32(RADEON_LVDS_SS_GEN_CNTL);
  123. if ((!rdev->is_atom_bios)) {
  124. struct radeon_encoder_lvds *lvds = (struct radeon_encoder_lvds *)radeon_encoder->enc_priv;
  125. if (lvds) {
  126. DRM_DEBUG("bios LVDS_GEN_CNTL: 0x%x\n", lvds->lvds_gen_cntl);
  127. lvds_gen_cntl = lvds->lvds_gen_cntl;
  128. lvds_ss_gen_cntl &= ~((0xf << RADEON_LVDS_PWRSEQ_DELAY1_SHIFT) |
  129. (0xf << RADEON_LVDS_PWRSEQ_DELAY2_SHIFT));
  130. lvds_ss_gen_cntl |= ((lvds->panel_digon_delay << RADEON_LVDS_PWRSEQ_DELAY1_SHIFT) |
  131. (lvds->panel_blon_delay << RADEON_LVDS_PWRSEQ_DELAY2_SHIFT));
  132. } else
  133. lvds_gen_cntl = RREG32(RADEON_LVDS_GEN_CNTL);
  134. } else
  135. lvds_gen_cntl = RREG32(RADEON_LVDS_GEN_CNTL);
  136. lvds_gen_cntl |= RADEON_LVDS_DISPLAY_DIS;
  137. lvds_gen_cntl &= ~(RADEON_LVDS_ON |
  138. RADEON_LVDS_BLON |
  139. RADEON_LVDS_EN |
  140. RADEON_LVDS_RST_FM);
  141. if (ASIC_IS_R300(rdev))
  142. lvds_pll_cntl &= ~(R300_LVDS_SRC_SEL_MASK);
  143. if (radeon_crtc->crtc_id == 0) {
  144. if (ASIC_IS_R300(rdev)) {
  145. if (radeon_encoder->rmx_type != RMX_OFF)
  146. lvds_pll_cntl |= R300_LVDS_SRC_SEL_RMX;
  147. } else
  148. lvds_gen_cntl &= ~RADEON_LVDS_SEL_CRTC2;
  149. } else {
  150. if (ASIC_IS_R300(rdev))
  151. lvds_pll_cntl |= R300_LVDS_SRC_SEL_CRTC2;
  152. else
  153. lvds_gen_cntl |= RADEON_LVDS_SEL_CRTC2;
  154. }
  155. WREG32(RADEON_LVDS_GEN_CNTL, lvds_gen_cntl);
  156. WREG32(RADEON_LVDS_PLL_CNTL, lvds_pll_cntl);
  157. WREG32(RADEON_LVDS_SS_GEN_CNTL, lvds_ss_gen_cntl);
  158. if (rdev->family == CHIP_RV410)
  159. WREG32(RADEON_CLOCK_CNTL_INDEX, 0);
  160. if (rdev->is_atom_bios)
  161. radeon_atombios_encoder_crtc_scratch_regs(encoder, radeon_crtc->crtc_id);
  162. else
  163. radeon_combios_encoder_crtc_scratch_regs(encoder, radeon_crtc->crtc_id);
  164. }
  165. static bool radeon_legacy_lvds_mode_fixup(struct drm_encoder *encoder,
  166. struct drm_display_mode *mode,
  167. struct drm_display_mode *adjusted_mode)
  168. {
  169. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  170. /* set the active encoder to connector routing */
  171. radeon_encoder_set_active_device(encoder);
  172. drm_mode_set_crtcinfo(adjusted_mode, 0);
  173. if (radeon_encoder->rmx_type != RMX_OFF)
  174. radeon_rmx_mode_fixup(encoder, mode, adjusted_mode);
  175. return true;
  176. }
  177. static const struct drm_encoder_helper_funcs radeon_legacy_lvds_helper_funcs = {
  178. .dpms = radeon_legacy_lvds_dpms,
  179. .mode_fixup = radeon_legacy_lvds_mode_fixup,
  180. .prepare = radeon_legacy_lvds_prepare,
  181. .mode_set = radeon_legacy_lvds_mode_set,
  182. .commit = radeon_legacy_lvds_commit,
  183. .disable = radeon_legacy_encoder_disable,
  184. };
  185. static const struct drm_encoder_funcs radeon_legacy_lvds_enc_funcs = {
  186. .destroy = radeon_enc_destroy,
  187. };
  188. static bool radeon_legacy_primary_dac_mode_fixup(struct drm_encoder *encoder,
  189. struct drm_display_mode *mode,
  190. struct drm_display_mode *adjusted_mode)
  191. {
  192. /* set the active encoder to connector routing */
  193. radeon_encoder_set_active_device(encoder);
  194. drm_mode_set_crtcinfo(adjusted_mode, 0);
  195. return true;
  196. }
  197. static void radeon_legacy_primary_dac_dpms(struct drm_encoder *encoder, int mode)
  198. {
  199. struct drm_device *dev = encoder->dev;
  200. struct radeon_device *rdev = dev->dev_private;
  201. uint32_t crtc_ext_cntl = RREG32(RADEON_CRTC_EXT_CNTL);
  202. uint32_t dac_cntl = RREG32(RADEON_DAC_CNTL);
  203. uint32_t dac_macro_cntl = RREG32(RADEON_DAC_MACRO_CNTL);
  204. DRM_DEBUG("\n");
  205. switch (mode) {
  206. case DRM_MODE_DPMS_ON:
  207. crtc_ext_cntl |= RADEON_CRTC_CRT_ON;
  208. dac_cntl &= ~RADEON_DAC_PDWN;
  209. dac_macro_cntl &= ~(RADEON_DAC_PDWN_R |
  210. RADEON_DAC_PDWN_G |
  211. RADEON_DAC_PDWN_B);
  212. break;
  213. case DRM_MODE_DPMS_STANDBY:
  214. case DRM_MODE_DPMS_SUSPEND:
  215. case DRM_MODE_DPMS_OFF:
  216. crtc_ext_cntl &= ~RADEON_CRTC_CRT_ON;
  217. dac_cntl |= RADEON_DAC_PDWN;
  218. dac_macro_cntl |= (RADEON_DAC_PDWN_R |
  219. RADEON_DAC_PDWN_G |
  220. RADEON_DAC_PDWN_B);
  221. break;
  222. }
  223. WREG32(RADEON_CRTC_EXT_CNTL, crtc_ext_cntl);
  224. WREG32(RADEON_DAC_CNTL, dac_cntl);
  225. WREG32(RADEON_DAC_MACRO_CNTL, dac_macro_cntl);
  226. if (rdev->is_atom_bios)
  227. radeon_atombios_encoder_dpms_scratch_regs(encoder, (mode == DRM_MODE_DPMS_ON) ? true : false);
  228. else
  229. radeon_combios_encoder_dpms_scratch_regs(encoder, (mode == DRM_MODE_DPMS_ON) ? true : false);
  230. }
  231. static void radeon_legacy_primary_dac_prepare(struct drm_encoder *encoder)
  232. {
  233. struct radeon_device *rdev = encoder->dev->dev_private;
  234. if (rdev->is_atom_bios)
  235. radeon_atom_output_lock(encoder, true);
  236. else
  237. radeon_combios_output_lock(encoder, true);
  238. radeon_legacy_primary_dac_dpms(encoder, DRM_MODE_DPMS_OFF);
  239. }
  240. static void radeon_legacy_primary_dac_commit(struct drm_encoder *encoder)
  241. {
  242. struct radeon_device *rdev = encoder->dev->dev_private;
  243. radeon_legacy_primary_dac_dpms(encoder, DRM_MODE_DPMS_ON);
  244. if (rdev->is_atom_bios)
  245. radeon_atom_output_lock(encoder, false);
  246. else
  247. radeon_combios_output_lock(encoder, false);
  248. }
  249. static void radeon_legacy_primary_dac_mode_set(struct drm_encoder *encoder,
  250. struct drm_display_mode *mode,
  251. struct drm_display_mode *adjusted_mode)
  252. {
  253. struct drm_device *dev = encoder->dev;
  254. struct radeon_device *rdev = dev->dev_private;
  255. struct radeon_crtc *radeon_crtc = to_radeon_crtc(encoder->crtc);
  256. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  257. uint32_t disp_output_cntl, dac_cntl, dac2_cntl, dac_macro_cntl;
  258. DRM_DEBUG("\n");
  259. if (radeon_crtc->crtc_id == 0) {
  260. if (rdev->family == CHIP_R200 || ASIC_IS_R300(rdev)) {
  261. disp_output_cntl = RREG32(RADEON_DISP_OUTPUT_CNTL) &
  262. ~(RADEON_DISP_DAC_SOURCE_MASK);
  263. WREG32(RADEON_DISP_OUTPUT_CNTL, disp_output_cntl);
  264. } else {
  265. dac2_cntl = RREG32(RADEON_DAC_CNTL2) & ~(RADEON_DAC2_DAC_CLK_SEL);
  266. WREG32(RADEON_DAC_CNTL2, dac2_cntl);
  267. }
  268. } else {
  269. if (rdev->family == CHIP_R200 || ASIC_IS_R300(rdev)) {
  270. disp_output_cntl = RREG32(RADEON_DISP_OUTPUT_CNTL) &
  271. ~(RADEON_DISP_DAC_SOURCE_MASK);
  272. disp_output_cntl |= RADEON_DISP_DAC_SOURCE_CRTC2;
  273. WREG32(RADEON_DISP_OUTPUT_CNTL, disp_output_cntl);
  274. } else {
  275. dac2_cntl = RREG32(RADEON_DAC_CNTL2) | RADEON_DAC2_DAC_CLK_SEL;
  276. WREG32(RADEON_DAC_CNTL2, dac2_cntl);
  277. }
  278. }
  279. dac_cntl = (RADEON_DAC_MASK_ALL |
  280. RADEON_DAC_VGA_ADR_EN |
  281. /* TODO 6-bits */
  282. RADEON_DAC_8BIT_EN);
  283. WREG32_P(RADEON_DAC_CNTL,
  284. dac_cntl,
  285. RADEON_DAC_RANGE_CNTL |
  286. RADEON_DAC_BLANKING);
  287. if (radeon_encoder->enc_priv) {
  288. struct radeon_encoder_primary_dac *p_dac = (struct radeon_encoder_primary_dac *)radeon_encoder->enc_priv;
  289. dac_macro_cntl = p_dac->ps2_pdac_adj;
  290. } else
  291. dac_macro_cntl = RREG32(RADEON_DAC_MACRO_CNTL);
  292. dac_macro_cntl |= RADEON_DAC_PDWN_R | RADEON_DAC_PDWN_G | RADEON_DAC_PDWN_B;
  293. WREG32(RADEON_DAC_MACRO_CNTL, dac_macro_cntl);
  294. if (rdev->is_atom_bios)
  295. radeon_atombios_encoder_crtc_scratch_regs(encoder, radeon_crtc->crtc_id);
  296. else
  297. radeon_combios_encoder_crtc_scratch_regs(encoder, radeon_crtc->crtc_id);
  298. }
  299. static enum drm_connector_status radeon_legacy_primary_dac_detect(struct drm_encoder *encoder,
  300. struct drm_connector *connector)
  301. {
  302. struct drm_device *dev = encoder->dev;
  303. struct radeon_device *rdev = dev->dev_private;
  304. uint32_t vclk_ecp_cntl, crtc_ext_cntl;
  305. uint32_t dac_ext_cntl, dac_cntl, dac_macro_cntl, tmp;
  306. enum drm_connector_status found = connector_status_disconnected;
  307. bool color = true;
  308. /* save the regs we need */
  309. vclk_ecp_cntl = RREG32_PLL(RADEON_VCLK_ECP_CNTL);
  310. crtc_ext_cntl = RREG32(RADEON_CRTC_EXT_CNTL);
  311. dac_ext_cntl = RREG32(RADEON_DAC_EXT_CNTL);
  312. dac_cntl = RREG32(RADEON_DAC_CNTL);
  313. dac_macro_cntl = RREG32(RADEON_DAC_MACRO_CNTL);
  314. tmp = vclk_ecp_cntl &
  315. ~(RADEON_PIXCLK_ALWAYS_ONb | RADEON_PIXCLK_DAC_ALWAYS_ONb);
  316. WREG32_PLL(RADEON_VCLK_ECP_CNTL, tmp);
  317. tmp = crtc_ext_cntl | RADEON_CRTC_CRT_ON;
  318. WREG32(RADEON_CRTC_EXT_CNTL, tmp);
  319. tmp = RADEON_DAC_FORCE_BLANK_OFF_EN |
  320. RADEON_DAC_FORCE_DATA_EN;
  321. if (color)
  322. tmp |= RADEON_DAC_FORCE_DATA_SEL_RGB;
  323. else
  324. tmp |= RADEON_DAC_FORCE_DATA_SEL_G;
  325. if (ASIC_IS_R300(rdev))
  326. tmp |= (0x1b6 << RADEON_DAC_FORCE_DATA_SHIFT);
  327. else
  328. tmp |= (0x180 << RADEON_DAC_FORCE_DATA_SHIFT);
  329. WREG32(RADEON_DAC_EXT_CNTL, tmp);
  330. tmp = dac_cntl & ~(RADEON_DAC_RANGE_CNTL_MASK | RADEON_DAC_PDWN);
  331. tmp |= RADEON_DAC_RANGE_CNTL_PS2 | RADEON_DAC_CMP_EN;
  332. WREG32(RADEON_DAC_CNTL, tmp);
  333. tmp &= ~(RADEON_DAC_PDWN_R |
  334. RADEON_DAC_PDWN_G |
  335. RADEON_DAC_PDWN_B);
  336. WREG32(RADEON_DAC_MACRO_CNTL, tmp);
  337. udelay(2000);
  338. if (RREG32(RADEON_DAC_CNTL) & RADEON_DAC_CMP_OUTPUT)
  339. found = connector_status_connected;
  340. /* restore the regs we used */
  341. WREG32(RADEON_DAC_CNTL, dac_cntl);
  342. WREG32(RADEON_DAC_MACRO_CNTL, dac_macro_cntl);
  343. WREG32(RADEON_DAC_EXT_CNTL, dac_ext_cntl);
  344. WREG32(RADEON_CRTC_EXT_CNTL, crtc_ext_cntl);
  345. WREG32_PLL(RADEON_VCLK_ECP_CNTL, vclk_ecp_cntl);
  346. return found;
  347. }
  348. static const struct drm_encoder_helper_funcs radeon_legacy_primary_dac_helper_funcs = {
  349. .dpms = radeon_legacy_primary_dac_dpms,
  350. .mode_fixup = radeon_legacy_primary_dac_mode_fixup,
  351. .prepare = radeon_legacy_primary_dac_prepare,
  352. .mode_set = radeon_legacy_primary_dac_mode_set,
  353. .commit = radeon_legacy_primary_dac_commit,
  354. .detect = radeon_legacy_primary_dac_detect,
  355. .disable = radeon_legacy_encoder_disable,
  356. };
  357. static const struct drm_encoder_funcs radeon_legacy_primary_dac_enc_funcs = {
  358. .destroy = radeon_enc_destroy,
  359. };
  360. static bool radeon_legacy_tmds_int_mode_fixup(struct drm_encoder *encoder,
  361. struct drm_display_mode *mode,
  362. struct drm_display_mode *adjusted_mode)
  363. {
  364. drm_mode_set_crtcinfo(adjusted_mode, 0);
  365. return true;
  366. }
  367. static void radeon_legacy_tmds_int_dpms(struct drm_encoder *encoder, int mode)
  368. {
  369. struct drm_device *dev = encoder->dev;
  370. struct radeon_device *rdev = dev->dev_private;
  371. uint32_t fp_gen_cntl = RREG32(RADEON_FP_GEN_CNTL);
  372. DRM_DEBUG("\n");
  373. switch (mode) {
  374. case DRM_MODE_DPMS_ON:
  375. fp_gen_cntl |= (RADEON_FP_FPON | RADEON_FP_TMDS_EN);
  376. break;
  377. case DRM_MODE_DPMS_STANDBY:
  378. case DRM_MODE_DPMS_SUSPEND:
  379. case DRM_MODE_DPMS_OFF:
  380. fp_gen_cntl &= ~(RADEON_FP_FPON | RADEON_FP_TMDS_EN);
  381. break;
  382. }
  383. WREG32(RADEON_FP_GEN_CNTL, fp_gen_cntl);
  384. if (rdev->is_atom_bios)
  385. radeon_atombios_encoder_dpms_scratch_regs(encoder, (mode == DRM_MODE_DPMS_ON) ? true : false);
  386. else
  387. radeon_combios_encoder_dpms_scratch_regs(encoder, (mode == DRM_MODE_DPMS_ON) ? true : false);
  388. }
  389. static void radeon_legacy_tmds_int_prepare(struct drm_encoder *encoder)
  390. {
  391. struct radeon_device *rdev = encoder->dev->dev_private;
  392. if (rdev->is_atom_bios)
  393. radeon_atom_output_lock(encoder, true);
  394. else
  395. radeon_combios_output_lock(encoder, true);
  396. radeon_legacy_tmds_int_dpms(encoder, DRM_MODE_DPMS_OFF);
  397. }
  398. static void radeon_legacy_tmds_int_commit(struct drm_encoder *encoder)
  399. {
  400. struct radeon_device *rdev = encoder->dev->dev_private;
  401. radeon_legacy_tmds_int_dpms(encoder, DRM_MODE_DPMS_ON);
  402. if (rdev->is_atom_bios)
  403. radeon_atom_output_lock(encoder, true);
  404. else
  405. radeon_combios_output_lock(encoder, true);
  406. }
  407. static void radeon_legacy_tmds_int_mode_set(struct drm_encoder *encoder,
  408. struct drm_display_mode *mode,
  409. struct drm_display_mode *adjusted_mode)
  410. {
  411. struct drm_device *dev = encoder->dev;
  412. struct radeon_device *rdev = dev->dev_private;
  413. struct radeon_crtc *radeon_crtc = to_radeon_crtc(encoder->crtc);
  414. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  415. uint32_t tmp, tmds_pll_cntl, tmds_transmitter_cntl, fp_gen_cntl;
  416. int i;
  417. DRM_DEBUG("\n");
  418. tmp = tmds_pll_cntl = RREG32(RADEON_TMDS_PLL_CNTL);
  419. tmp &= 0xfffff;
  420. if (rdev->family == CHIP_RV280) {
  421. /* bit 22 of TMDS_PLL_CNTL is read-back inverted */
  422. tmp ^= (1 << 22);
  423. tmds_pll_cntl ^= (1 << 22);
  424. }
  425. if (radeon_encoder->enc_priv) {
  426. struct radeon_encoder_int_tmds *tmds = (struct radeon_encoder_int_tmds *)radeon_encoder->enc_priv;
  427. for (i = 0; i < 4; i++) {
  428. if (tmds->tmds_pll[i].freq == 0)
  429. break;
  430. if ((uint32_t)(mode->clock / 10) < tmds->tmds_pll[i].freq) {
  431. tmp = tmds->tmds_pll[i].value ;
  432. break;
  433. }
  434. }
  435. }
  436. if (ASIC_IS_R300(rdev) || (rdev->family == CHIP_RV280)) {
  437. if (tmp & 0xfff00000)
  438. tmds_pll_cntl = tmp;
  439. else {
  440. tmds_pll_cntl &= 0xfff00000;
  441. tmds_pll_cntl |= tmp;
  442. }
  443. } else
  444. tmds_pll_cntl = tmp;
  445. tmds_transmitter_cntl = RREG32(RADEON_TMDS_TRANSMITTER_CNTL) &
  446. ~(RADEON_TMDS_TRANSMITTER_PLLRST);
  447. if (rdev->family == CHIP_R200 ||
  448. rdev->family == CHIP_R100 ||
  449. ASIC_IS_R300(rdev))
  450. tmds_transmitter_cntl &= ~(RADEON_TMDS_TRANSMITTER_PLLEN);
  451. else /* RV chips got this bit reversed */
  452. tmds_transmitter_cntl |= RADEON_TMDS_TRANSMITTER_PLLEN;
  453. fp_gen_cntl = (RREG32(RADEON_FP_GEN_CNTL) |
  454. (RADEON_FP_CRTC_DONT_SHADOW_VPAR |
  455. RADEON_FP_CRTC_DONT_SHADOW_HEND));
  456. fp_gen_cntl &= ~(RADEON_FP_FPON | RADEON_FP_TMDS_EN);
  457. fp_gen_cntl &= ~(RADEON_FP_RMX_HVSYNC_CONTROL_EN |
  458. RADEON_FP_DFP_SYNC_SEL |
  459. RADEON_FP_CRT_SYNC_SEL |
  460. RADEON_FP_CRTC_LOCK_8DOT |
  461. RADEON_FP_USE_SHADOW_EN |
  462. RADEON_FP_CRTC_USE_SHADOW_VEND |
  463. RADEON_FP_CRT_SYNC_ALT);
  464. if (1) /* FIXME rgbBits == 8 */
  465. fp_gen_cntl |= RADEON_FP_PANEL_FORMAT; /* 24 bit format */
  466. else
  467. fp_gen_cntl &= ~RADEON_FP_PANEL_FORMAT;/* 18 bit format */
  468. if (radeon_crtc->crtc_id == 0) {
  469. if (ASIC_IS_R300(rdev) || rdev->family == CHIP_R200) {
  470. fp_gen_cntl &= ~R200_FP_SOURCE_SEL_MASK;
  471. if (radeon_encoder->rmx_type != RMX_OFF)
  472. fp_gen_cntl |= R200_FP_SOURCE_SEL_RMX;
  473. else
  474. fp_gen_cntl |= R200_FP_SOURCE_SEL_CRTC1;
  475. } else
  476. fp_gen_cntl &= ~RADEON_FP_SEL_CRTC2;
  477. } else {
  478. if (ASIC_IS_R300(rdev) || rdev->family == CHIP_R200) {
  479. fp_gen_cntl &= ~R200_FP_SOURCE_SEL_MASK;
  480. fp_gen_cntl |= R200_FP_SOURCE_SEL_CRTC2;
  481. } else
  482. fp_gen_cntl |= RADEON_FP_SEL_CRTC2;
  483. }
  484. WREG32(RADEON_TMDS_PLL_CNTL, tmds_pll_cntl);
  485. WREG32(RADEON_TMDS_TRANSMITTER_CNTL, tmds_transmitter_cntl);
  486. WREG32(RADEON_FP_GEN_CNTL, fp_gen_cntl);
  487. if (rdev->is_atom_bios)
  488. radeon_atombios_encoder_crtc_scratch_regs(encoder, radeon_crtc->crtc_id);
  489. else
  490. radeon_combios_encoder_crtc_scratch_regs(encoder, radeon_crtc->crtc_id);
  491. }
  492. static const struct drm_encoder_helper_funcs radeon_legacy_tmds_int_helper_funcs = {
  493. .dpms = radeon_legacy_tmds_int_dpms,
  494. .mode_fixup = radeon_legacy_tmds_int_mode_fixup,
  495. .prepare = radeon_legacy_tmds_int_prepare,
  496. .mode_set = radeon_legacy_tmds_int_mode_set,
  497. .commit = radeon_legacy_tmds_int_commit,
  498. .disable = radeon_legacy_encoder_disable,
  499. };
  500. static const struct drm_encoder_funcs radeon_legacy_tmds_int_enc_funcs = {
  501. .destroy = radeon_enc_destroy,
  502. };
  503. static bool radeon_legacy_tmds_ext_mode_fixup(struct drm_encoder *encoder,
  504. struct drm_display_mode *mode,
  505. struct drm_display_mode *adjusted_mode)
  506. {
  507. /* set the active encoder to connector routing */
  508. radeon_encoder_set_active_device(encoder);
  509. drm_mode_set_crtcinfo(adjusted_mode, 0);
  510. return true;
  511. }
  512. static void radeon_legacy_tmds_ext_dpms(struct drm_encoder *encoder, int mode)
  513. {
  514. struct drm_device *dev = encoder->dev;
  515. struct radeon_device *rdev = dev->dev_private;
  516. uint32_t fp2_gen_cntl = RREG32(RADEON_FP2_GEN_CNTL);
  517. DRM_DEBUG("\n");
  518. switch (mode) {
  519. case DRM_MODE_DPMS_ON:
  520. fp2_gen_cntl &= ~RADEON_FP2_BLANK_EN;
  521. fp2_gen_cntl |= (RADEON_FP2_ON | RADEON_FP2_DVO_EN);
  522. break;
  523. case DRM_MODE_DPMS_STANDBY:
  524. case DRM_MODE_DPMS_SUSPEND:
  525. case DRM_MODE_DPMS_OFF:
  526. fp2_gen_cntl |= RADEON_FP2_BLANK_EN;
  527. fp2_gen_cntl &= ~(RADEON_FP2_ON | RADEON_FP2_DVO_EN);
  528. break;
  529. }
  530. WREG32(RADEON_FP2_GEN_CNTL, fp2_gen_cntl);
  531. if (rdev->is_atom_bios)
  532. radeon_atombios_encoder_dpms_scratch_regs(encoder, (mode == DRM_MODE_DPMS_ON) ? true : false);
  533. else
  534. radeon_combios_encoder_dpms_scratch_regs(encoder, (mode == DRM_MODE_DPMS_ON) ? true : false);
  535. }
  536. static void radeon_legacy_tmds_ext_prepare(struct drm_encoder *encoder)
  537. {
  538. struct radeon_device *rdev = encoder->dev->dev_private;
  539. if (rdev->is_atom_bios)
  540. radeon_atom_output_lock(encoder, true);
  541. else
  542. radeon_combios_output_lock(encoder, true);
  543. radeon_legacy_tmds_ext_dpms(encoder, DRM_MODE_DPMS_OFF);
  544. }
  545. static void radeon_legacy_tmds_ext_commit(struct drm_encoder *encoder)
  546. {
  547. struct radeon_device *rdev = encoder->dev->dev_private;
  548. radeon_legacy_tmds_ext_dpms(encoder, DRM_MODE_DPMS_ON);
  549. if (rdev->is_atom_bios)
  550. radeon_atom_output_lock(encoder, false);
  551. else
  552. radeon_combios_output_lock(encoder, false);
  553. }
  554. static void radeon_legacy_tmds_ext_mode_set(struct drm_encoder *encoder,
  555. struct drm_display_mode *mode,
  556. struct drm_display_mode *adjusted_mode)
  557. {
  558. struct drm_device *dev = encoder->dev;
  559. struct radeon_device *rdev = dev->dev_private;
  560. struct radeon_crtc *radeon_crtc = to_radeon_crtc(encoder->crtc);
  561. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  562. uint32_t fp2_gen_cntl;
  563. DRM_DEBUG("\n");
  564. if (rdev->is_atom_bios) {
  565. radeon_encoder->pixel_clock = adjusted_mode->clock;
  566. atombios_external_tmds_setup(encoder, ATOM_ENABLE);
  567. fp2_gen_cntl = RREG32(RADEON_FP2_GEN_CNTL);
  568. } else {
  569. fp2_gen_cntl = RREG32(RADEON_FP2_GEN_CNTL);
  570. if (1) /* FIXME rgbBits == 8 */
  571. fp2_gen_cntl |= RADEON_FP2_PANEL_FORMAT; /* 24 bit format, */
  572. else
  573. fp2_gen_cntl &= ~RADEON_FP2_PANEL_FORMAT;/* 18 bit format, */
  574. fp2_gen_cntl &= ~(RADEON_FP2_ON |
  575. RADEON_FP2_DVO_EN |
  576. RADEON_FP2_DVO_RATE_SEL_SDR);
  577. /* XXX: these are oem specific */
  578. if (ASIC_IS_R300(rdev)) {
  579. if ((dev->pdev->device == 0x4850) &&
  580. (dev->pdev->subsystem_vendor == 0x1028) &&
  581. (dev->pdev->subsystem_device == 0x2001)) /* Dell Inspiron 8600 */
  582. fp2_gen_cntl |= R300_FP2_DVO_CLOCK_MODE_SINGLE;
  583. else
  584. fp2_gen_cntl |= RADEON_FP2_PAD_FLOP_EN | R300_FP2_DVO_CLOCK_MODE_SINGLE;
  585. /*if (mode->clock > 165000)
  586. fp2_gen_cntl |= R300_FP2_DVO_DUAL_CHANNEL_EN;*/
  587. }
  588. if (!radeon_combios_external_tmds_setup(encoder))
  589. radeon_external_tmds_setup(encoder);
  590. }
  591. if (radeon_crtc->crtc_id == 0) {
  592. if ((rdev->family == CHIP_R200) || ASIC_IS_R300(rdev)) {
  593. fp2_gen_cntl &= ~R200_FP2_SOURCE_SEL_MASK;
  594. if (radeon_encoder->rmx_type != RMX_OFF)
  595. fp2_gen_cntl |= R200_FP2_SOURCE_SEL_RMX;
  596. else
  597. fp2_gen_cntl |= R200_FP2_SOURCE_SEL_CRTC1;
  598. } else
  599. fp2_gen_cntl &= ~RADEON_FP2_SRC_SEL_CRTC2;
  600. } else {
  601. if ((rdev->family == CHIP_R200) || ASIC_IS_R300(rdev)) {
  602. fp2_gen_cntl &= ~R200_FP2_SOURCE_SEL_MASK;
  603. fp2_gen_cntl |= R200_FP2_SOURCE_SEL_CRTC2;
  604. } else
  605. fp2_gen_cntl |= RADEON_FP2_SRC_SEL_CRTC2;
  606. }
  607. WREG32(RADEON_FP2_GEN_CNTL, fp2_gen_cntl);
  608. if (rdev->is_atom_bios)
  609. radeon_atombios_encoder_crtc_scratch_regs(encoder, radeon_crtc->crtc_id);
  610. else
  611. radeon_combios_encoder_crtc_scratch_regs(encoder, radeon_crtc->crtc_id);
  612. }
  613. static void radeon_ext_tmds_enc_destroy(struct drm_encoder *encoder)
  614. {
  615. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  616. struct radeon_encoder_ext_tmds *tmds = radeon_encoder->enc_priv;
  617. if (tmds) {
  618. if (tmds->i2c_bus)
  619. radeon_i2c_destroy(tmds->i2c_bus);
  620. }
  621. kfree(radeon_encoder->enc_priv);
  622. drm_encoder_cleanup(encoder);
  623. kfree(radeon_encoder);
  624. }
  625. static const struct drm_encoder_helper_funcs radeon_legacy_tmds_ext_helper_funcs = {
  626. .dpms = radeon_legacy_tmds_ext_dpms,
  627. .mode_fixup = radeon_legacy_tmds_ext_mode_fixup,
  628. .prepare = radeon_legacy_tmds_ext_prepare,
  629. .mode_set = radeon_legacy_tmds_ext_mode_set,
  630. .commit = radeon_legacy_tmds_ext_commit,
  631. .disable = radeon_legacy_encoder_disable,
  632. };
  633. static const struct drm_encoder_funcs radeon_legacy_tmds_ext_enc_funcs = {
  634. .destroy = radeon_ext_tmds_enc_destroy,
  635. };
  636. static bool radeon_legacy_tv_dac_mode_fixup(struct drm_encoder *encoder,
  637. struct drm_display_mode *mode,
  638. struct drm_display_mode *adjusted_mode)
  639. {
  640. /* set the active encoder to connector routing */
  641. radeon_encoder_set_active_device(encoder);
  642. drm_mode_set_crtcinfo(adjusted_mode, 0);
  643. return true;
  644. }
  645. static void radeon_legacy_tv_dac_dpms(struct drm_encoder *encoder, int mode)
  646. {
  647. struct drm_device *dev = encoder->dev;
  648. struct radeon_device *rdev = dev->dev_private;
  649. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  650. uint32_t fp2_gen_cntl = 0, crtc2_gen_cntl = 0, tv_dac_cntl = 0;
  651. uint32_t tv_master_cntl = 0;
  652. bool is_tv;
  653. DRM_DEBUG("\n");
  654. is_tv = radeon_encoder->active_device & ATOM_DEVICE_TV_SUPPORT ? true : false;
  655. if (rdev->family == CHIP_R200)
  656. fp2_gen_cntl = RREG32(RADEON_FP2_GEN_CNTL);
  657. else {
  658. if (is_tv)
  659. tv_master_cntl = RREG32(RADEON_TV_MASTER_CNTL);
  660. else
  661. crtc2_gen_cntl = RREG32(RADEON_CRTC2_GEN_CNTL);
  662. tv_dac_cntl = RREG32(RADEON_TV_DAC_CNTL);
  663. }
  664. switch (mode) {
  665. case DRM_MODE_DPMS_ON:
  666. if (rdev->family == CHIP_R200) {
  667. fp2_gen_cntl |= (RADEON_FP2_ON | RADEON_FP2_DVO_EN);
  668. } else {
  669. if (is_tv)
  670. tv_master_cntl |= RADEON_TV_ON;
  671. else
  672. crtc2_gen_cntl |= RADEON_CRTC2_CRT2_ON;
  673. if (rdev->family == CHIP_R420 ||
  674. rdev->family == CHIP_R423 ||
  675. rdev->family == CHIP_RV410)
  676. tv_dac_cntl &= ~(R420_TV_DAC_RDACPD |
  677. R420_TV_DAC_GDACPD |
  678. R420_TV_DAC_BDACPD |
  679. RADEON_TV_DAC_BGSLEEP);
  680. else
  681. tv_dac_cntl &= ~(RADEON_TV_DAC_RDACPD |
  682. RADEON_TV_DAC_GDACPD |
  683. RADEON_TV_DAC_BDACPD |
  684. RADEON_TV_DAC_BGSLEEP);
  685. }
  686. break;
  687. case DRM_MODE_DPMS_STANDBY:
  688. case DRM_MODE_DPMS_SUSPEND:
  689. case DRM_MODE_DPMS_OFF:
  690. if (rdev->family == CHIP_R200)
  691. fp2_gen_cntl &= ~(RADEON_FP2_ON | RADEON_FP2_DVO_EN);
  692. else {
  693. if (is_tv)
  694. tv_master_cntl &= ~RADEON_TV_ON;
  695. else
  696. crtc2_gen_cntl &= ~RADEON_CRTC2_CRT2_ON;
  697. if (rdev->family == CHIP_R420 ||
  698. rdev->family == CHIP_R423 ||
  699. rdev->family == CHIP_RV410)
  700. tv_dac_cntl |= (R420_TV_DAC_RDACPD |
  701. R420_TV_DAC_GDACPD |
  702. R420_TV_DAC_BDACPD |
  703. RADEON_TV_DAC_BGSLEEP);
  704. else
  705. tv_dac_cntl |= (RADEON_TV_DAC_RDACPD |
  706. RADEON_TV_DAC_GDACPD |
  707. RADEON_TV_DAC_BDACPD |
  708. RADEON_TV_DAC_BGSLEEP);
  709. }
  710. break;
  711. }
  712. if (rdev->family == CHIP_R200) {
  713. WREG32(RADEON_FP2_GEN_CNTL, fp2_gen_cntl);
  714. } else {
  715. if (is_tv)
  716. WREG32(RADEON_TV_MASTER_CNTL, tv_master_cntl);
  717. else
  718. WREG32(RADEON_CRTC2_GEN_CNTL, crtc2_gen_cntl);
  719. WREG32(RADEON_TV_DAC_CNTL, tv_dac_cntl);
  720. }
  721. if (rdev->is_atom_bios)
  722. radeon_atombios_encoder_dpms_scratch_regs(encoder, (mode == DRM_MODE_DPMS_ON) ? true : false);
  723. else
  724. radeon_combios_encoder_dpms_scratch_regs(encoder, (mode == DRM_MODE_DPMS_ON) ? true : false);
  725. }
  726. static void radeon_legacy_tv_dac_prepare(struct drm_encoder *encoder)
  727. {
  728. struct radeon_device *rdev = encoder->dev->dev_private;
  729. if (rdev->is_atom_bios)
  730. radeon_atom_output_lock(encoder, true);
  731. else
  732. radeon_combios_output_lock(encoder, true);
  733. radeon_legacy_tv_dac_dpms(encoder, DRM_MODE_DPMS_OFF);
  734. }
  735. static void radeon_legacy_tv_dac_commit(struct drm_encoder *encoder)
  736. {
  737. struct radeon_device *rdev = encoder->dev->dev_private;
  738. radeon_legacy_tv_dac_dpms(encoder, DRM_MODE_DPMS_ON);
  739. if (rdev->is_atom_bios)
  740. radeon_atom_output_lock(encoder, true);
  741. else
  742. radeon_combios_output_lock(encoder, true);
  743. }
  744. static void radeon_legacy_tv_dac_mode_set(struct drm_encoder *encoder,
  745. struct drm_display_mode *mode,
  746. struct drm_display_mode *adjusted_mode)
  747. {
  748. struct drm_device *dev = encoder->dev;
  749. struct radeon_device *rdev = dev->dev_private;
  750. struct radeon_crtc *radeon_crtc = to_radeon_crtc(encoder->crtc);
  751. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  752. struct radeon_encoder_tv_dac *tv_dac = radeon_encoder->enc_priv;
  753. uint32_t tv_dac_cntl, gpiopad_a = 0, dac2_cntl, disp_output_cntl = 0;
  754. uint32_t disp_hw_debug = 0, fp2_gen_cntl = 0, disp_tv_out_cntl = 0;
  755. bool is_tv = false;
  756. DRM_DEBUG("\n");
  757. is_tv = radeon_encoder->active_device & ATOM_DEVICE_TV_SUPPORT ? true : false;
  758. if (rdev->family != CHIP_R200) {
  759. tv_dac_cntl = RREG32(RADEON_TV_DAC_CNTL);
  760. if (rdev->family == CHIP_R420 ||
  761. rdev->family == CHIP_R423 ||
  762. rdev->family == CHIP_RV410) {
  763. tv_dac_cntl &= ~(RADEON_TV_DAC_STD_MASK |
  764. RADEON_TV_DAC_BGADJ_MASK |
  765. R420_TV_DAC_DACADJ_MASK |
  766. R420_TV_DAC_RDACPD |
  767. R420_TV_DAC_GDACPD |
  768. R420_TV_DAC_BDACPD |
  769. R420_TV_DAC_TVENABLE);
  770. } else {
  771. tv_dac_cntl &= ~(RADEON_TV_DAC_STD_MASK |
  772. RADEON_TV_DAC_BGADJ_MASK |
  773. RADEON_TV_DAC_DACADJ_MASK |
  774. RADEON_TV_DAC_RDACPD |
  775. RADEON_TV_DAC_GDACPD |
  776. RADEON_TV_DAC_BDACPD);
  777. }
  778. /* FIXME TV */
  779. if (tv_dac) {
  780. struct radeon_encoder_tv_dac *tv_dac = radeon_encoder->enc_priv;
  781. tv_dac_cntl |= (RADEON_TV_DAC_NBLANK |
  782. RADEON_TV_DAC_NHOLD |
  783. RADEON_TV_DAC_STD_PS2 |
  784. tv_dac->ps2_tvdac_adj);
  785. } else
  786. tv_dac_cntl |= (RADEON_TV_DAC_NBLANK |
  787. RADEON_TV_DAC_NHOLD |
  788. RADEON_TV_DAC_STD_PS2);
  789. WREG32(RADEON_TV_DAC_CNTL, tv_dac_cntl);
  790. }
  791. if (ASIC_IS_R300(rdev)) {
  792. gpiopad_a = RREG32(RADEON_GPIOPAD_A) | 1;
  793. disp_output_cntl = RREG32(RADEON_DISP_OUTPUT_CNTL);
  794. }
  795. if (rdev->family == CHIP_R200 || ASIC_IS_R300(rdev))
  796. disp_tv_out_cntl = RREG32(RADEON_DISP_TV_OUT_CNTL);
  797. else
  798. disp_hw_debug = RREG32(RADEON_DISP_HW_DEBUG);
  799. if (rdev->family == CHIP_R200)
  800. fp2_gen_cntl = RREG32(RADEON_FP2_GEN_CNTL);
  801. if (is_tv) {
  802. uint32_t dac_cntl;
  803. dac_cntl = RREG32(RADEON_DAC_CNTL);
  804. dac_cntl &= ~RADEON_DAC_TVO_EN;
  805. WREG32(RADEON_DAC_CNTL, dac_cntl);
  806. if (ASIC_IS_R300(rdev))
  807. gpiopad_a = RREG32(RADEON_GPIOPAD_A) & ~1;
  808. dac2_cntl = RREG32(RADEON_DAC_CNTL2) & ~RADEON_DAC2_DAC2_CLK_SEL;
  809. if (radeon_crtc->crtc_id == 0) {
  810. if (ASIC_IS_R300(rdev)) {
  811. disp_output_cntl &= ~RADEON_DISP_TVDAC_SOURCE_MASK;
  812. disp_output_cntl |= (RADEON_DISP_TVDAC_SOURCE_CRTC |
  813. RADEON_DISP_TV_SOURCE_CRTC);
  814. }
  815. if (rdev->family >= CHIP_R200) {
  816. disp_tv_out_cntl &= ~RADEON_DISP_TV_PATH_SRC_CRTC2;
  817. } else {
  818. disp_hw_debug |= RADEON_CRT2_DISP1_SEL;
  819. }
  820. } else {
  821. if (ASIC_IS_R300(rdev)) {
  822. disp_output_cntl &= ~RADEON_DISP_TVDAC_SOURCE_MASK;
  823. disp_output_cntl |= RADEON_DISP_TV_SOURCE_CRTC;
  824. }
  825. if (rdev->family >= CHIP_R200) {
  826. disp_tv_out_cntl |= RADEON_DISP_TV_PATH_SRC_CRTC2;
  827. } else {
  828. disp_hw_debug &= ~RADEON_CRT2_DISP1_SEL;
  829. }
  830. }
  831. WREG32(RADEON_DAC_CNTL2, dac2_cntl);
  832. } else {
  833. dac2_cntl = RREG32(RADEON_DAC_CNTL2) | RADEON_DAC2_DAC2_CLK_SEL;
  834. if (radeon_crtc->crtc_id == 0) {
  835. if (ASIC_IS_R300(rdev)) {
  836. disp_output_cntl &= ~RADEON_DISP_TVDAC_SOURCE_MASK;
  837. disp_output_cntl |= RADEON_DISP_TVDAC_SOURCE_CRTC;
  838. } else if (rdev->family == CHIP_R200) {
  839. fp2_gen_cntl &= ~(R200_FP2_SOURCE_SEL_MASK |
  840. RADEON_FP2_DVO_RATE_SEL_SDR);
  841. } else
  842. disp_hw_debug |= RADEON_CRT2_DISP1_SEL;
  843. } else {
  844. if (ASIC_IS_R300(rdev)) {
  845. disp_output_cntl &= ~RADEON_DISP_TVDAC_SOURCE_MASK;
  846. disp_output_cntl |= RADEON_DISP_TVDAC_SOURCE_CRTC2;
  847. } else if (rdev->family == CHIP_R200) {
  848. fp2_gen_cntl &= ~(R200_FP2_SOURCE_SEL_MASK |
  849. RADEON_FP2_DVO_RATE_SEL_SDR);
  850. fp2_gen_cntl |= R200_FP2_SOURCE_SEL_CRTC2;
  851. } else
  852. disp_hw_debug &= ~RADEON_CRT2_DISP1_SEL;
  853. }
  854. WREG32(RADEON_DAC_CNTL2, dac2_cntl);
  855. }
  856. if (ASIC_IS_R300(rdev)) {
  857. WREG32_P(RADEON_GPIOPAD_A, gpiopad_a, ~1);
  858. WREG32(RADEON_DISP_OUTPUT_CNTL, disp_output_cntl);
  859. }
  860. if (rdev->family >= CHIP_R200)
  861. WREG32(RADEON_DISP_TV_OUT_CNTL, disp_tv_out_cntl);
  862. else
  863. WREG32(RADEON_DISP_HW_DEBUG, disp_hw_debug);
  864. if (rdev->family == CHIP_R200)
  865. WREG32(RADEON_FP2_GEN_CNTL, fp2_gen_cntl);
  866. if (is_tv)
  867. radeon_legacy_tv_mode_set(encoder, mode, adjusted_mode);
  868. if (rdev->is_atom_bios)
  869. radeon_atombios_encoder_crtc_scratch_regs(encoder, radeon_crtc->crtc_id);
  870. else
  871. radeon_combios_encoder_crtc_scratch_regs(encoder, radeon_crtc->crtc_id);
  872. }
  873. static bool r300_legacy_tv_detect(struct drm_encoder *encoder,
  874. struct drm_connector *connector)
  875. {
  876. struct drm_device *dev = encoder->dev;
  877. struct radeon_device *rdev = dev->dev_private;
  878. uint32_t crtc2_gen_cntl, tv_dac_cntl, dac_cntl2, dac_ext_cntl;
  879. uint32_t disp_output_cntl, gpiopad_a, tmp;
  880. bool found = false;
  881. /* save regs needed */
  882. gpiopad_a = RREG32(RADEON_GPIOPAD_A);
  883. dac_cntl2 = RREG32(RADEON_DAC_CNTL2);
  884. crtc2_gen_cntl = RREG32(RADEON_CRTC2_GEN_CNTL);
  885. dac_ext_cntl = RREG32(RADEON_DAC_EXT_CNTL);
  886. tv_dac_cntl = RREG32(RADEON_TV_DAC_CNTL);
  887. disp_output_cntl = RREG32(RADEON_DISP_OUTPUT_CNTL);
  888. WREG32_P(RADEON_GPIOPAD_A, 0, ~1);
  889. WREG32(RADEON_DAC_CNTL2, RADEON_DAC2_DAC2_CLK_SEL);
  890. WREG32(RADEON_CRTC2_GEN_CNTL,
  891. RADEON_CRTC2_CRT2_ON | RADEON_CRTC2_VSYNC_TRISTAT);
  892. tmp = disp_output_cntl & ~RADEON_DISP_TVDAC_SOURCE_MASK;
  893. tmp |= RADEON_DISP_TVDAC_SOURCE_CRTC2;
  894. WREG32(RADEON_DISP_OUTPUT_CNTL, tmp);
  895. WREG32(RADEON_DAC_EXT_CNTL,
  896. RADEON_DAC2_FORCE_BLANK_OFF_EN |
  897. RADEON_DAC2_FORCE_DATA_EN |
  898. RADEON_DAC_FORCE_DATA_SEL_RGB |
  899. (0xec << RADEON_DAC_FORCE_DATA_SHIFT));
  900. WREG32(RADEON_TV_DAC_CNTL,
  901. RADEON_TV_DAC_STD_NTSC |
  902. (8 << RADEON_TV_DAC_BGADJ_SHIFT) |
  903. (6 << RADEON_TV_DAC_DACADJ_SHIFT));
  904. RREG32(RADEON_TV_DAC_CNTL);
  905. mdelay(4);
  906. WREG32(RADEON_TV_DAC_CNTL,
  907. RADEON_TV_DAC_NBLANK |
  908. RADEON_TV_DAC_NHOLD |
  909. RADEON_TV_MONITOR_DETECT_EN |
  910. RADEON_TV_DAC_STD_NTSC |
  911. (8 << RADEON_TV_DAC_BGADJ_SHIFT) |
  912. (6 << RADEON_TV_DAC_DACADJ_SHIFT));
  913. RREG32(RADEON_TV_DAC_CNTL);
  914. mdelay(6);
  915. tmp = RREG32(RADEON_TV_DAC_CNTL);
  916. if ((tmp & RADEON_TV_DAC_GDACDET) != 0) {
  917. found = true;
  918. DRM_DEBUG("S-video TV connection detected\n");
  919. } else if ((tmp & RADEON_TV_DAC_BDACDET) != 0) {
  920. found = true;
  921. DRM_DEBUG("Composite TV connection detected\n");
  922. }
  923. WREG32(RADEON_TV_DAC_CNTL, tv_dac_cntl);
  924. WREG32(RADEON_DAC_EXT_CNTL, dac_ext_cntl);
  925. WREG32(RADEON_CRTC2_GEN_CNTL, crtc2_gen_cntl);
  926. WREG32(RADEON_DISP_OUTPUT_CNTL, disp_output_cntl);
  927. WREG32(RADEON_DAC_CNTL2, dac_cntl2);
  928. WREG32_P(RADEON_GPIOPAD_A, gpiopad_a, ~1);
  929. return found;
  930. }
  931. static bool radeon_legacy_tv_detect(struct drm_encoder *encoder,
  932. struct drm_connector *connector)
  933. {
  934. struct drm_device *dev = encoder->dev;
  935. struct radeon_device *rdev = dev->dev_private;
  936. uint32_t tv_dac_cntl, dac_cntl2;
  937. uint32_t config_cntl, tv_pre_dac_mux_cntl, tv_master_cntl, tmp;
  938. bool found = false;
  939. if (ASIC_IS_R300(rdev))
  940. return r300_legacy_tv_detect(encoder, connector);
  941. dac_cntl2 = RREG32(RADEON_DAC_CNTL2);
  942. tv_master_cntl = RREG32(RADEON_TV_MASTER_CNTL);
  943. tv_dac_cntl = RREG32(RADEON_TV_DAC_CNTL);
  944. config_cntl = RREG32(RADEON_CONFIG_CNTL);
  945. tv_pre_dac_mux_cntl = RREG32(RADEON_TV_PRE_DAC_MUX_CNTL);
  946. tmp = dac_cntl2 & ~RADEON_DAC2_DAC2_CLK_SEL;
  947. WREG32(RADEON_DAC_CNTL2, tmp);
  948. tmp = tv_master_cntl | RADEON_TV_ON;
  949. tmp &= ~(RADEON_TV_ASYNC_RST |
  950. RADEON_RESTART_PHASE_FIX |
  951. RADEON_CRT_FIFO_CE_EN |
  952. RADEON_TV_FIFO_CE_EN |
  953. RADEON_RE_SYNC_NOW_SEL_MASK);
  954. tmp |= RADEON_TV_FIFO_ASYNC_RST | RADEON_CRT_ASYNC_RST;
  955. WREG32(RADEON_TV_MASTER_CNTL, tmp);
  956. tmp = RADEON_TV_DAC_NBLANK | RADEON_TV_DAC_NHOLD |
  957. RADEON_TV_MONITOR_DETECT_EN | RADEON_TV_DAC_STD_NTSC |
  958. (8 << RADEON_TV_DAC_BGADJ_SHIFT);
  959. if (config_cntl & RADEON_CFG_ATI_REV_ID_MASK)
  960. tmp |= (4 << RADEON_TV_DAC_DACADJ_SHIFT);
  961. else
  962. tmp |= (8 << RADEON_TV_DAC_DACADJ_SHIFT);
  963. WREG32(RADEON_TV_DAC_CNTL, tmp);
  964. tmp = RADEON_C_GRN_EN | RADEON_CMP_BLU_EN |
  965. RADEON_RED_MX_FORCE_DAC_DATA |
  966. RADEON_GRN_MX_FORCE_DAC_DATA |
  967. RADEON_BLU_MX_FORCE_DAC_DATA |
  968. (0x109 << RADEON_TV_FORCE_DAC_DATA_SHIFT);
  969. WREG32(RADEON_TV_PRE_DAC_MUX_CNTL, tmp);
  970. mdelay(3);
  971. tmp = RREG32(RADEON_TV_DAC_CNTL);
  972. if (tmp & RADEON_TV_DAC_GDACDET) {
  973. found = true;
  974. DRM_DEBUG("S-video TV connection detected\n");
  975. } else if ((tmp & RADEON_TV_DAC_BDACDET) != 0) {
  976. found = true;
  977. DRM_DEBUG("Composite TV connection detected\n");
  978. }
  979. WREG32(RADEON_TV_PRE_DAC_MUX_CNTL, tv_pre_dac_mux_cntl);
  980. WREG32(RADEON_TV_DAC_CNTL, tv_dac_cntl);
  981. WREG32(RADEON_TV_MASTER_CNTL, tv_master_cntl);
  982. WREG32(RADEON_DAC_CNTL2, dac_cntl2);
  983. return found;
  984. }
  985. static enum drm_connector_status radeon_legacy_tv_dac_detect(struct drm_encoder *encoder,
  986. struct drm_connector *connector)
  987. {
  988. struct drm_device *dev = encoder->dev;
  989. struct radeon_device *rdev = dev->dev_private;
  990. uint32_t crtc2_gen_cntl, tv_dac_cntl, dac_cntl2, dac_ext_cntl;
  991. uint32_t disp_hw_debug, disp_output_cntl, gpiopad_a, pixclks_cntl, tmp;
  992. enum drm_connector_status found = connector_status_disconnected;
  993. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  994. struct radeon_encoder_tv_dac *tv_dac = radeon_encoder->enc_priv;
  995. bool color = true;
  996. if (connector->connector_type == DRM_MODE_CONNECTOR_SVIDEO ||
  997. connector->connector_type == DRM_MODE_CONNECTOR_Composite ||
  998. connector->connector_type == DRM_MODE_CONNECTOR_9PinDIN) {
  999. bool tv_detect;
  1000. if (radeon_encoder->active_device && !(radeon_encoder->active_device & ATOM_DEVICE_TV_SUPPORT))
  1001. return connector_status_disconnected;
  1002. tv_detect = radeon_legacy_tv_detect(encoder, connector);
  1003. if (tv_detect && tv_dac)
  1004. found = connector_status_connected;
  1005. return found;
  1006. }
  1007. /* don't probe if the encoder is being used for something else not CRT related */
  1008. if (radeon_encoder->active_device && !(radeon_encoder->active_device & ATOM_DEVICE_CRT_SUPPORT)) {
  1009. DRM_INFO("not detecting due to %08x\n", radeon_encoder->active_device);
  1010. return connector_status_disconnected;
  1011. }
  1012. /* save the regs we need */
  1013. pixclks_cntl = RREG32_PLL(RADEON_PIXCLKS_CNTL);
  1014. gpiopad_a = ASIC_IS_R300(rdev) ? RREG32(RADEON_GPIOPAD_A) : 0;
  1015. disp_output_cntl = ASIC_IS_R300(rdev) ? RREG32(RADEON_DISP_OUTPUT_CNTL) : 0;
  1016. disp_hw_debug = ASIC_IS_R300(rdev) ? 0 : RREG32(RADEON_DISP_HW_DEBUG);
  1017. crtc2_gen_cntl = RREG32(RADEON_CRTC2_GEN_CNTL);
  1018. tv_dac_cntl = RREG32(RADEON_TV_DAC_CNTL);
  1019. dac_ext_cntl = RREG32(RADEON_DAC_EXT_CNTL);
  1020. dac_cntl2 = RREG32(RADEON_DAC_CNTL2);
  1021. tmp = pixclks_cntl & ~(RADEON_PIX2CLK_ALWAYS_ONb
  1022. | RADEON_PIX2CLK_DAC_ALWAYS_ONb);
  1023. WREG32_PLL(RADEON_PIXCLKS_CNTL, tmp);
  1024. if (ASIC_IS_R300(rdev))
  1025. WREG32_P(RADEON_GPIOPAD_A, 1, ~1);
  1026. tmp = crtc2_gen_cntl & ~RADEON_CRTC2_PIX_WIDTH_MASK;
  1027. tmp |= RADEON_CRTC2_CRT2_ON |
  1028. (2 << RADEON_CRTC2_PIX_WIDTH_SHIFT);
  1029. WREG32(RADEON_CRTC2_GEN_CNTL, tmp);
  1030. if (ASIC_IS_R300(rdev)) {
  1031. tmp = disp_output_cntl & ~RADEON_DISP_TVDAC_SOURCE_MASK;
  1032. tmp |= RADEON_DISP_TVDAC_SOURCE_CRTC2;
  1033. WREG32(RADEON_DISP_OUTPUT_CNTL, tmp);
  1034. } else {
  1035. tmp = disp_hw_debug & ~RADEON_CRT2_DISP1_SEL;
  1036. WREG32(RADEON_DISP_HW_DEBUG, tmp);
  1037. }
  1038. tmp = RADEON_TV_DAC_NBLANK |
  1039. RADEON_TV_DAC_NHOLD |
  1040. RADEON_TV_MONITOR_DETECT_EN |
  1041. RADEON_TV_DAC_STD_PS2;
  1042. WREG32(RADEON_TV_DAC_CNTL, tmp);
  1043. tmp = RADEON_DAC2_FORCE_BLANK_OFF_EN |
  1044. RADEON_DAC2_FORCE_DATA_EN;
  1045. if (color)
  1046. tmp |= RADEON_DAC_FORCE_DATA_SEL_RGB;
  1047. else
  1048. tmp |= RADEON_DAC_FORCE_DATA_SEL_G;
  1049. if (ASIC_IS_R300(rdev))
  1050. tmp |= (0x1b6 << RADEON_DAC_FORCE_DATA_SHIFT);
  1051. else
  1052. tmp |= (0x180 << RADEON_DAC_FORCE_DATA_SHIFT);
  1053. WREG32(RADEON_DAC_EXT_CNTL, tmp);
  1054. tmp = dac_cntl2 | RADEON_DAC2_DAC2_CLK_SEL | RADEON_DAC2_CMP_EN;
  1055. WREG32(RADEON_DAC_CNTL2, tmp);
  1056. udelay(10000);
  1057. if (ASIC_IS_R300(rdev)) {
  1058. if (RREG32(RADEON_DAC_CNTL2) & RADEON_DAC2_CMP_OUT_B)
  1059. found = connector_status_connected;
  1060. } else {
  1061. if (RREG32(RADEON_DAC_CNTL2) & RADEON_DAC2_CMP_OUTPUT)
  1062. found = connector_status_connected;
  1063. }
  1064. /* restore regs we used */
  1065. WREG32(RADEON_DAC_CNTL2, dac_cntl2);
  1066. WREG32(RADEON_DAC_EXT_CNTL, dac_ext_cntl);
  1067. WREG32(RADEON_TV_DAC_CNTL, tv_dac_cntl);
  1068. WREG32(RADEON_CRTC2_GEN_CNTL, crtc2_gen_cntl);
  1069. if (ASIC_IS_R300(rdev)) {
  1070. WREG32(RADEON_DISP_OUTPUT_CNTL, disp_output_cntl);
  1071. WREG32_P(RADEON_GPIOPAD_A, gpiopad_a, ~1);
  1072. } else {
  1073. WREG32(RADEON_DISP_HW_DEBUG, disp_hw_debug);
  1074. }
  1075. WREG32_PLL(RADEON_PIXCLKS_CNTL, pixclks_cntl);
  1076. return found;
  1077. }
  1078. static const struct drm_encoder_helper_funcs radeon_legacy_tv_dac_helper_funcs = {
  1079. .dpms = radeon_legacy_tv_dac_dpms,
  1080. .mode_fixup = radeon_legacy_tv_dac_mode_fixup,
  1081. .prepare = radeon_legacy_tv_dac_prepare,
  1082. .mode_set = radeon_legacy_tv_dac_mode_set,
  1083. .commit = radeon_legacy_tv_dac_commit,
  1084. .detect = radeon_legacy_tv_dac_detect,
  1085. .disable = radeon_legacy_encoder_disable,
  1086. };
  1087. static const struct drm_encoder_funcs radeon_legacy_tv_dac_enc_funcs = {
  1088. .destroy = radeon_enc_destroy,
  1089. };
  1090. static struct radeon_encoder_int_tmds *radeon_legacy_get_tmds_info(struct radeon_encoder *encoder)
  1091. {
  1092. struct drm_device *dev = encoder->base.dev;
  1093. struct radeon_device *rdev = dev->dev_private;
  1094. struct radeon_encoder_int_tmds *tmds = NULL;
  1095. bool ret;
  1096. tmds = kzalloc(sizeof(struct radeon_encoder_int_tmds), GFP_KERNEL);
  1097. if (!tmds)
  1098. return NULL;
  1099. if (rdev->is_atom_bios)
  1100. ret = radeon_atombios_get_tmds_info(encoder, tmds);
  1101. else
  1102. ret = radeon_legacy_get_tmds_info_from_combios(encoder, tmds);
  1103. if (ret == false)
  1104. radeon_legacy_get_tmds_info_from_table(encoder, tmds);
  1105. return tmds;
  1106. }
  1107. static struct radeon_encoder_ext_tmds *radeon_legacy_get_ext_tmds_info(struct radeon_encoder *encoder)
  1108. {
  1109. struct drm_device *dev = encoder->base.dev;
  1110. struct radeon_device *rdev = dev->dev_private;
  1111. struct radeon_encoder_ext_tmds *tmds = NULL;
  1112. bool ret;
  1113. if (rdev->is_atom_bios)
  1114. return NULL;
  1115. tmds = kzalloc(sizeof(struct radeon_encoder_ext_tmds), GFP_KERNEL);
  1116. if (!tmds)
  1117. return NULL;
  1118. ret = radeon_legacy_get_ext_tmds_info_from_combios(encoder, tmds);
  1119. if (ret == false)
  1120. radeon_legacy_get_ext_tmds_info_from_table(encoder, tmds);
  1121. return tmds;
  1122. }
  1123. void
  1124. radeon_add_legacy_encoder(struct drm_device *dev, uint32_t encoder_id, uint32_t supported_device)
  1125. {
  1126. struct radeon_device *rdev = dev->dev_private;
  1127. struct drm_encoder *encoder;
  1128. struct radeon_encoder *radeon_encoder;
  1129. /* see if we already added it */
  1130. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  1131. radeon_encoder = to_radeon_encoder(encoder);
  1132. if (radeon_encoder->encoder_id == encoder_id) {
  1133. radeon_encoder->devices |= supported_device;
  1134. return;
  1135. }
  1136. }
  1137. /* add a new one */
  1138. radeon_encoder = kzalloc(sizeof(struct radeon_encoder), GFP_KERNEL);
  1139. if (!radeon_encoder)
  1140. return;
  1141. encoder = &radeon_encoder->base;
  1142. if (rdev->flags & RADEON_SINGLE_CRTC)
  1143. encoder->possible_crtcs = 0x1;
  1144. else
  1145. encoder->possible_crtcs = 0x3;
  1146. encoder->possible_clones = 0;
  1147. radeon_encoder->enc_priv = NULL;
  1148. radeon_encoder->encoder_id = encoder_id;
  1149. radeon_encoder->devices = supported_device;
  1150. radeon_encoder->rmx_type = RMX_OFF;
  1151. switch (radeon_encoder->encoder_id) {
  1152. case ENCODER_OBJECT_ID_INTERNAL_LVDS:
  1153. encoder->possible_crtcs = 0x1;
  1154. drm_encoder_init(dev, encoder, &radeon_legacy_lvds_enc_funcs, DRM_MODE_ENCODER_LVDS);
  1155. drm_encoder_helper_add(encoder, &radeon_legacy_lvds_helper_funcs);
  1156. if (rdev->is_atom_bios)
  1157. radeon_encoder->enc_priv = radeon_atombios_get_lvds_info(radeon_encoder);
  1158. else
  1159. radeon_encoder->enc_priv = radeon_combios_get_lvds_info(radeon_encoder);
  1160. radeon_encoder->rmx_type = RMX_FULL;
  1161. break;
  1162. case ENCODER_OBJECT_ID_INTERNAL_TMDS1:
  1163. drm_encoder_init(dev, encoder, &radeon_legacy_tmds_int_enc_funcs, DRM_MODE_ENCODER_TMDS);
  1164. drm_encoder_helper_add(encoder, &radeon_legacy_tmds_int_helper_funcs);
  1165. radeon_encoder->enc_priv = radeon_legacy_get_tmds_info(radeon_encoder);
  1166. break;
  1167. case ENCODER_OBJECT_ID_INTERNAL_DAC1:
  1168. drm_encoder_init(dev, encoder, &radeon_legacy_primary_dac_enc_funcs, DRM_MODE_ENCODER_DAC);
  1169. drm_encoder_helper_add(encoder, &radeon_legacy_primary_dac_helper_funcs);
  1170. if (rdev->is_atom_bios)
  1171. radeon_encoder->enc_priv = radeon_atombios_get_primary_dac_info(radeon_encoder);
  1172. else
  1173. radeon_encoder->enc_priv = radeon_combios_get_primary_dac_info(radeon_encoder);
  1174. break;
  1175. case ENCODER_OBJECT_ID_INTERNAL_DAC2:
  1176. drm_encoder_init(dev, encoder, &radeon_legacy_tv_dac_enc_funcs, DRM_MODE_ENCODER_TVDAC);
  1177. drm_encoder_helper_add(encoder, &radeon_legacy_tv_dac_helper_funcs);
  1178. if (rdev->is_atom_bios)
  1179. radeon_encoder->enc_priv = radeon_atombios_get_tv_dac_info(radeon_encoder);
  1180. else
  1181. radeon_encoder->enc_priv = radeon_combios_get_tv_dac_info(radeon_encoder);
  1182. break;
  1183. case ENCODER_OBJECT_ID_INTERNAL_DVO1:
  1184. drm_encoder_init(dev, encoder, &radeon_legacy_tmds_ext_enc_funcs, DRM_MODE_ENCODER_TMDS);
  1185. drm_encoder_helper_add(encoder, &radeon_legacy_tmds_ext_helper_funcs);
  1186. if (!rdev->is_atom_bios)
  1187. radeon_encoder->enc_priv = radeon_legacy_get_ext_tmds_info(radeon_encoder);
  1188. break;
  1189. }
  1190. }