tg3.c 409 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237423842394240424142424243424442454246424742484249425042514252425342544255425642574258425942604261426242634264426542664267426842694270427142724273427442754276427742784279428042814282428342844285428642874288428942904291429242934294429542964297429842994300430143024303430443054306430743084309431043114312431343144315431643174318431943204321432243234324432543264327432843294330433143324333433443354336433743384339434043414342434343444345434643474348434943504351435243534354435543564357435843594360436143624363436443654366436743684369437043714372437343744375437643774378437943804381438243834384438543864387438843894390439143924393439443954396439743984399440044014402440344044405440644074408440944104411441244134414441544164417441844194420442144224423442444254426442744284429443044314432443344344435443644374438443944404441444244434444444544464447444844494450445144524453445444554456445744584459446044614462446344644465446644674468446944704471447244734474447544764477447844794480448144824483448444854486448744884489449044914492449344944495449644974498449945004501450245034504450545064507450845094510451145124513451445154516451745184519452045214522452345244525452645274528452945304531453245334534453545364537453845394540454145424543454445454546454745484549455045514552455345544555455645574558455945604561456245634564456545664567456845694570457145724573457445754576457745784579458045814582458345844585458645874588458945904591459245934594459545964597459845994600460146024603460446054606460746084609461046114612461346144615461646174618461946204621462246234624462546264627462846294630463146324633463446354636463746384639464046414642464346444645464646474648464946504651465246534654465546564657465846594660466146624663466446654666466746684669467046714672467346744675467646774678467946804681468246834684468546864687468846894690469146924693469446954696469746984699470047014702470347044705470647074708470947104711471247134714471547164717471847194720472147224723472447254726472747284729473047314732473347344735473647374738473947404741474247434744474547464747474847494750475147524753475447554756475747584759476047614762476347644765476647674768476947704771477247734774477547764777477847794780478147824783478447854786478747884789479047914792479347944795479647974798479948004801480248034804480548064807480848094810481148124813481448154816481748184819482048214822482348244825482648274828482948304831483248334834483548364837483848394840484148424843484448454846484748484849485048514852485348544855485648574858485948604861486248634864486548664867486848694870487148724873487448754876487748784879488048814882488348844885488648874888488948904891489248934894489548964897489848994900490149024903490449054906490749084909491049114912491349144915491649174918491949204921492249234924492549264927492849294930493149324933493449354936493749384939494049414942494349444945494649474948494949504951495249534954495549564957495849594960496149624963496449654966496749684969497049714972497349744975497649774978497949804981498249834984498549864987498849894990499149924993499449954996499749984999500050015002500350045005500650075008500950105011501250135014501550165017501850195020502150225023502450255026502750285029503050315032503350345035503650375038503950405041504250435044504550465047504850495050505150525053505450555056505750585059506050615062506350645065506650675068506950705071507250735074507550765077507850795080508150825083508450855086508750885089509050915092509350945095509650975098509951005101510251035104510551065107510851095110511151125113511451155116511751185119512051215122512351245125512651275128512951305131513251335134513551365137513851395140514151425143514451455146514751485149515051515152515351545155515651575158515951605161516251635164516551665167516851695170517151725173517451755176517751785179518051815182518351845185518651875188518951905191519251935194519551965197519851995200520152025203520452055206520752085209521052115212521352145215521652175218521952205221522252235224522552265227522852295230523152325233523452355236523752385239524052415242524352445245524652475248524952505251525252535254525552565257525852595260526152625263526452655266526752685269527052715272527352745275527652775278527952805281528252835284528552865287528852895290529152925293529452955296529752985299530053015302530353045305530653075308530953105311531253135314531553165317531853195320532153225323532453255326532753285329533053315332533353345335533653375338533953405341534253435344534553465347534853495350535153525353535453555356535753585359536053615362536353645365536653675368536953705371537253735374537553765377537853795380538153825383538453855386538753885389539053915392539353945395539653975398539954005401540254035404540554065407540854095410541154125413541454155416541754185419542054215422542354245425542654275428542954305431543254335434543554365437543854395440544154425443544454455446544754485449545054515452545354545455545654575458545954605461546254635464546554665467546854695470547154725473547454755476547754785479548054815482548354845485548654875488548954905491549254935494549554965497549854995500550155025503550455055506550755085509551055115512551355145515551655175518551955205521552255235524552555265527552855295530553155325533553455355536553755385539554055415542554355445545554655475548554955505551555255535554555555565557555855595560556155625563556455655566556755685569557055715572557355745575557655775578557955805581558255835584558555865587558855895590559155925593559455955596559755985599560056015602560356045605560656075608560956105611561256135614561556165617561856195620562156225623562456255626562756285629563056315632563356345635563656375638563956405641564256435644564556465647564856495650565156525653565456555656565756585659566056615662566356645665566656675668566956705671567256735674567556765677567856795680568156825683568456855686568756885689569056915692569356945695569656975698569957005701570257035704570557065707570857095710571157125713571457155716571757185719572057215722572357245725572657275728572957305731573257335734573557365737573857395740574157425743574457455746574757485749575057515752575357545755575657575758575957605761576257635764576557665767576857695770577157725773577457755776577757785779578057815782578357845785578657875788578957905791579257935794579557965797579857995800580158025803580458055806580758085809581058115812581358145815581658175818581958205821582258235824582558265827582858295830583158325833583458355836583758385839584058415842584358445845584658475848584958505851585258535854585558565857585858595860586158625863586458655866586758685869587058715872587358745875587658775878587958805881588258835884588558865887588858895890589158925893589458955896589758985899590059015902590359045905590659075908590959105911591259135914591559165917591859195920592159225923592459255926592759285929593059315932593359345935593659375938593959405941594259435944594559465947594859495950595159525953595459555956595759585959596059615962596359645965596659675968596959705971597259735974597559765977597859795980598159825983598459855986598759885989599059915992599359945995599659975998599960006001600260036004600560066007600860096010601160126013601460156016601760186019602060216022602360246025602660276028602960306031603260336034603560366037603860396040604160426043604460456046604760486049605060516052605360546055605660576058605960606061606260636064606560666067606860696070607160726073607460756076607760786079608060816082608360846085608660876088608960906091609260936094609560966097609860996100610161026103610461056106610761086109611061116112611361146115611661176118611961206121612261236124612561266127612861296130613161326133613461356136613761386139614061416142614361446145614661476148614961506151615261536154615561566157615861596160616161626163616461656166616761686169617061716172617361746175617661776178617961806181618261836184618561866187618861896190619161926193619461956196619761986199620062016202620362046205620662076208620962106211621262136214621562166217621862196220622162226223622462256226622762286229623062316232623362346235623662376238623962406241624262436244624562466247624862496250625162526253625462556256625762586259626062616262626362646265626662676268626962706271627262736274627562766277627862796280628162826283628462856286628762886289629062916292629362946295629662976298629963006301630263036304630563066307630863096310631163126313631463156316631763186319632063216322632363246325632663276328632963306331633263336334633563366337633863396340634163426343634463456346634763486349635063516352635363546355635663576358635963606361636263636364636563666367636863696370637163726373637463756376637763786379638063816382638363846385638663876388638963906391639263936394639563966397639863996400640164026403640464056406640764086409641064116412641364146415641664176418641964206421642264236424642564266427642864296430643164326433643464356436643764386439644064416442644364446445644664476448644964506451645264536454645564566457645864596460646164626463646464656466646764686469647064716472647364746475647664776478647964806481648264836484648564866487648864896490649164926493649464956496649764986499650065016502650365046505650665076508650965106511651265136514651565166517651865196520652165226523652465256526652765286529653065316532653365346535653665376538653965406541654265436544654565466547654865496550655165526553655465556556655765586559656065616562656365646565656665676568656965706571657265736574657565766577657865796580658165826583658465856586658765886589659065916592659365946595659665976598659966006601660266036604660566066607660866096610661166126613661466156616661766186619662066216622662366246625662666276628662966306631663266336634663566366637663866396640664166426643664466456646664766486649665066516652665366546655665666576658665966606661666266636664666566666667666866696670667166726673667466756676667766786679668066816682668366846685668666876688668966906691669266936694669566966697669866996700670167026703670467056706670767086709671067116712671367146715671667176718671967206721672267236724672567266727672867296730673167326733673467356736673767386739674067416742674367446745674667476748674967506751675267536754675567566757675867596760676167626763676467656766676767686769677067716772677367746775677667776778677967806781678267836784678567866787678867896790679167926793679467956796679767986799680068016802680368046805680668076808680968106811681268136814681568166817681868196820682168226823682468256826682768286829683068316832683368346835683668376838683968406841684268436844684568466847684868496850685168526853685468556856685768586859686068616862686368646865686668676868686968706871687268736874687568766877687868796880688168826883688468856886688768886889689068916892689368946895689668976898689969006901690269036904690569066907690869096910691169126913691469156916691769186919692069216922692369246925692669276928692969306931693269336934693569366937693869396940694169426943694469456946694769486949695069516952695369546955695669576958695969606961696269636964696569666967696869696970697169726973697469756976697769786979698069816982698369846985698669876988698969906991699269936994699569966997699869997000700170027003700470057006700770087009701070117012701370147015701670177018701970207021702270237024702570267027702870297030703170327033703470357036703770387039704070417042704370447045704670477048704970507051705270537054705570567057705870597060706170627063706470657066706770687069707070717072707370747075707670777078707970807081708270837084708570867087708870897090709170927093709470957096709770987099710071017102710371047105710671077108710971107111711271137114711571167117711871197120712171227123712471257126712771287129713071317132713371347135713671377138713971407141714271437144714571467147714871497150715171527153715471557156715771587159716071617162716371647165716671677168716971707171717271737174717571767177717871797180718171827183718471857186718771887189719071917192719371947195719671977198719972007201720272037204720572067207720872097210721172127213721472157216721772187219722072217222722372247225722672277228722972307231723272337234723572367237723872397240724172427243724472457246724772487249725072517252725372547255725672577258725972607261726272637264726572667267726872697270727172727273727472757276727772787279728072817282728372847285728672877288728972907291729272937294729572967297729872997300730173027303730473057306730773087309731073117312731373147315731673177318731973207321732273237324732573267327732873297330733173327333733473357336733773387339734073417342734373447345734673477348734973507351735273537354735573567357735873597360736173627363736473657366736773687369737073717372737373747375737673777378737973807381738273837384738573867387738873897390739173927393739473957396739773987399740074017402740374047405740674077408740974107411741274137414741574167417741874197420742174227423742474257426742774287429743074317432743374347435743674377438743974407441744274437444744574467447744874497450745174527453745474557456745774587459746074617462746374647465746674677468746974707471747274737474747574767477747874797480748174827483748474857486748774887489749074917492749374947495749674977498749975007501750275037504750575067507750875097510751175127513751475157516751775187519752075217522752375247525752675277528752975307531753275337534753575367537753875397540754175427543754475457546754775487549755075517552755375547555755675577558755975607561756275637564756575667567756875697570757175727573757475757576757775787579758075817582758375847585758675877588758975907591759275937594759575967597759875997600760176027603760476057606760776087609761076117612761376147615761676177618761976207621762276237624762576267627762876297630763176327633763476357636763776387639764076417642764376447645764676477648764976507651765276537654765576567657765876597660766176627663766476657666766776687669767076717672767376747675767676777678767976807681768276837684768576867687768876897690769176927693769476957696769776987699770077017702770377047705770677077708770977107711771277137714771577167717771877197720772177227723772477257726772777287729773077317732773377347735773677377738773977407741774277437744774577467747774877497750775177527753775477557756775777587759776077617762776377647765776677677768776977707771777277737774777577767777777877797780778177827783778477857786778777887789779077917792779377947795779677977798779978007801780278037804780578067807780878097810781178127813781478157816781778187819782078217822782378247825782678277828782978307831783278337834783578367837783878397840784178427843784478457846784778487849785078517852785378547855785678577858785978607861786278637864786578667867786878697870787178727873787478757876787778787879788078817882788378847885788678877888788978907891789278937894789578967897789878997900790179027903790479057906790779087909791079117912791379147915791679177918791979207921792279237924792579267927792879297930793179327933793479357936793779387939794079417942794379447945794679477948794979507951795279537954795579567957795879597960796179627963796479657966796779687969797079717972797379747975797679777978797979807981798279837984798579867987798879897990799179927993799479957996799779987999800080018002800380048005800680078008800980108011801280138014801580168017801880198020802180228023802480258026802780288029803080318032803380348035803680378038803980408041804280438044804580468047804880498050805180528053805480558056805780588059806080618062806380648065806680678068806980708071807280738074807580768077807880798080808180828083808480858086808780888089809080918092809380948095809680978098809981008101810281038104810581068107810881098110811181128113811481158116811781188119812081218122812381248125812681278128812981308131813281338134813581368137813881398140814181428143814481458146814781488149815081518152815381548155815681578158815981608161816281638164816581668167816881698170817181728173817481758176817781788179818081818182818381848185818681878188818981908191819281938194819581968197819881998200820182028203820482058206820782088209821082118212821382148215821682178218821982208221822282238224822582268227822882298230823182328233823482358236823782388239824082418242824382448245824682478248824982508251825282538254825582568257825882598260826182628263826482658266826782688269827082718272827382748275827682778278827982808281828282838284828582868287828882898290829182928293829482958296829782988299830083018302830383048305830683078308830983108311831283138314831583168317831883198320832183228323832483258326832783288329833083318332833383348335833683378338833983408341834283438344834583468347834883498350835183528353835483558356835783588359836083618362836383648365836683678368836983708371837283738374837583768377837883798380838183828383838483858386838783888389839083918392839383948395839683978398839984008401840284038404840584068407840884098410841184128413841484158416841784188419842084218422842384248425842684278428842984308431843284338434843584368437843884398440844184428443844484458446844784488449845084518452845384548455845684578458845984608461846284638464846584668467846884698470847184728473847484758476847784788479848084818482848384848485848684878488848984908491849284938494849584968497849884998500850185028503850485058506850785088509851085118512851385148515851685178518851985208521852285238524852585268527852885298530853185328533853485358536853785388539854085418542854385448545854685478548854985508551855285538554855585568557855885598560856185628563856485658566856785688569857085718572857385748575857685778578857985808581858285838584858585868587858885898590859185928593859485958596859785988599860086018602860386048605860686078608860986108611861286138614861586168617861886198620862186228623862486258626862786288629863086318632863386348635863686378638863986408641864286438644864586468647864886498650865186528653865486558656865786588659866086618662866386648665866686678668866986708671867286738674867586768677867886798680868186828683868486858686868786888689869086918692869386948695869686978698869987008701870287038704870587068707870887098710871187128713871487158716871787188719872087218722872387248725872687278728872987308731873287338734873587368737873887398740874187428743874487458746874787488749875087518752875387548755875687578758875987608761876287638764876587668767876887698770877187728773877487758776877787788779878087818782878387848785878687878788878987908791879287938794879587968797879887998800880188028803880488058806880788088809881088118812881388148815881688178818881988208821882288238824882588268827882888298830883188328833883488358836883788388839884088418842884388448845884688478848884988508851885288538854885588568857885888598860886188628863886488658866886788688869887088718872887388748875887688778878887988808881888288838884888588868887888888898890889188928893889488958896889788988899890089018902890389048905890689078908890989108911891289138914891589168917891889198920892189228923892489258926892789288929893089318932893389348935893689378938893989408941894289438944894589468947894889498950895189528953895489558956895789588959896089618962896389648965896689678968896989708971897289738974897589768977897889798980898189828983898489858986898789888989899089918992899389948995899689978998899990009001900290039004900590069007900890099010901190129013901490159016901790189019902090219022902390249025902690279028902990309031903290339034903590369037903890399040904190429043904490459046904790489049905090519052905390549055905690579058905990609061906290639064906590669067906890699070907190729073907490759076907790789079908090819082908390849085908690879088908990909091909290939094909590969097909890999100910191029103910491059106910791089109911091119112911391149115911691179118911991209121912291239124912591269127912891299130913191329133913491359136913791389139914091419142914391449145914691479148914991509151915291539154915591569157915891599160916191629163916491659166916791689169917091719172917391749175917691779178917991809181918291839184918591869187918891899190919191929193919491959196919791989199920092019202920392049205920692079208920992109211921292139214921592169217921892199220922192229223922492259226922792289229923092319232923392349235923692379238923992409241924292439244924592469247924892499250925192529253925492559256925792589259926092619262926392649265926692679268926992709271927292739274927592769277927892799280928192829283928492859286928792889289929092919292929392949295929692979298929993009301930293039304930593069307930893099310931193129313931493159316931793189319932093219322932393249325932693279328932993309331933293339334933593369337933893399340934193429343934493459346934793489349935093519352935393549355935693579358935993609361936293639364936593669367936893699370937193729373937493759376937793789379938093819382938393849385938693879388938993909391939293939394939593969397939893999400940194029403940494059406940794089409941094119412941394149415941694179418941994209421942294239424942594269427942894299430943194329433943494359436943794389439944094419442944394449445944694479448944994509451945294539454945594569457945894599460946194629463946494659466946794689469947094719472947394749475947694779478947994809481948294839484948594869487948894899490949194929493949494959496949794989499950095019502950395049505950695079508950995109511951295139514951595169517951895199520952195229523952495259526952795289529953095319532953395349535953695379538953995409541954295439544954595469547954895499550955195529553955495559556955795589559956095619562956395649565956695679568956995709571957295739574957595769577957895799580958195829583958495859586958795889589959095919592959395949595959695979598959996009601960296039604960596069607960896099610961196129613961496159616961796189619962096219622962396249625962696279628962996309631963296339634963596369637963896399640964196429643964496459646964796489649965096519652965396549655965696579658965996609661966296639664966596669667966896699670967196729673967496759676967796789679968096819682968396849685968696879688968996909691969296939694969596969697969896999700970197029703970497059706970797089709971097119712971397149715971697179718971997209721972297239724972597269727972897299730973197329733973497359736973797389739974097419742974397449745974697479748974997509751975297539754975597569757975897599760976197629763976497659766976797689769977097719772977397749775977697779778977997809781978297839784978597869787978897899790979197929793979497959796979797989799980098019802980398049805980698079808980998109811981298139814981598169817981898199820982198229823982498259826982798289829983098319832983398349835983698379838983998409841984298439844984598469847984898499850985198529853985498559856985798589859986098619862986398649865986698679868986998709871987298739874987598769877987898799880988198829883988498859886988798889889989098919892989398949895989698979898989999009901990299039904990599069907990899099910991199129913991499159916991799189919992099219922992399249925992699279928992999309931993299339934993599369937993899399940994199429943994499459946994799489949995099519952995399549955995699579958995999609961996299639964996599669967996899699970997199729973997499759976997799789979998099819982998399849985998699879988998999909991999299939994999599969997999899991000010001100021000310004100051000610007100081000910010100111001210013100141001510016100171001810019100201002110022100231002410025100261002710028100291003010031100321003310034100351003610037100381003910040100411004210043100441004510046100471004810049100501005110052100531005410055100561005710058100591006010061100621006310064100651006610067100681006910070100711007210073100741007510076100771007810079100801008110082100831008410085100861008710088100891009010091100921009310094100951009610097100981009910100101011010210103101041010510106101071010810109101101011110112101131011410115101161011710118101191012010121101221012310124101251012610127101281012910130101311013210133101341013510136101371013810139101401014110142101431014410145101461014710148101491015010151101521015310154101551015610157101581015910160101611016210163101641016510166101671016810169101701017110172101731017410175101761017710178101791018010181101821018310184101851018610187101881018910190101911019210193101941019510196101971019810199102001020110202102031020410205102061020710208102091021010211102121021310214102151021610217102181021910220102211022210223102241022510226102271022810229102301023110232102331023410235102361023710238102391024010241102421024310244102451024610247102481024910250102511025210253102541025510256102571025810259102601026110262102631026410265102661026710268102691027010271102721027310274102751027610277102781027910280102811028210283102841028510286102871028810289102901029110292102931029410295102961029710298102991030010301103021030310304103051030610307103081030910310103111031210313103141031510316103171031810319103201032110322103231032410325103261032710328103291033010331103321033310334103351033610337103381033910340103411034210343103441034510346103471034810349103501035110352103531035410355103561035710358103591036010361103621036310364103651036610367103681036910370103711037210373103741037510376103771037810379103801038110382103831038410385103861038710388103891039010391103921039310394103951039610397103981039910400104011040210403104041040510406104071040810409104101041110412104131041410415104161041710418104191042010421104221042310424104251042610427104281042910430104311043210433104341043510436104371043810439104401044110442104431044410445104461044710448104491045010451104521045310454104551045610457104581045910460104611046210463104641046510466104671046810469104701047110472104731047410475104761047710478104791048010481104821048310484104851048610487104881048910490104911049210493104941049510496104971049810499105001050110502105031050410505105061050710508105091051010511105121051310514105151051610517105181051910520105211052210523105241052510526105271052810529105301053110532105331053410535105361053710538105391054010541105421054310544105451054610547105481054910550105511055210553105541055510556105571055810559105601056110562105631056410565105661056710568105691057010571105721057310574105751057610577105781057910580105811058210583105841058510586105871058810589105901059110592105931059410595105961059710598105991060010601106021060310604106051060610607106081060910610106111061210613106141061510616106171061810619106201062110622106231062410625106261062710628106291063010631106321063310634106351063610637106381063910640106411064210643106441064510646106471064810649106501065110652106531065410655106561065710658106591066010661106621066310664106651066610667106681066910670106711067210673106741067510676106771067810679106801068110682106831068410685106861068710688106891069010691106921069310694106951069610697106981069910700107011070210703107041070510706107071070810709107101071110712107131071410715107161071710718107191072010721107221072310724107251072610727107281072910730107311073210733107341073510736107371073810739107401074110742107431074410745107461074710748107491075010751107521075310754107551075610757107581075910760107611076210763107641076510766107671076810769107701077110772107731077410775107761077710778107791078010781107821078310784107851078610787107881078910790107911079210793107941079510796107971079810799108001080110802108031080410805108061080710808108091081010811108121081310814108151081610817108181081910820108211082210823108241082510826108271082810829108301083110832108331083410835108361083710838108391084010841108421084310844108451084610847108481084910850108511085210853108541085510856108571085810859108601086110862108631086410865108661086710868108691087010871108721087310874108751087610877108781087910880108811088210883108841088510886108871088810889108901089110892108931089410895108961089710898108991090010901109021090310904109051090610907109081090910910109111091210913109141091510916109171091810919109201092110922109231092410925109261092710928109291093010931109321093310934109351093610937109381093910940109411094210943109441094510946109471094810949109501095110952109531095410955109561095710958109591096010961109621096310964109651096610967109681096910970109711097210973109741097510976109771097810979109801098110982109831098410985109861098710988109891099010991109921099310994109951099610997109981099911000110011100211003110041100511006110071100811009110101101111012110131101411015110161101711018110191102011021110221102311024110251102611027110281102911030110311103211033110341103511036110371103811039110401104111042110431104411045110461104711048110491105011051110521105311054110551105611057110581105911060110611106211063110641106511066110671106811069110701107111072110731107411075110761107711078110791108011081110821108311084110851108611087110881108911090110911109211093110941109511096110971109811099111001110111102111031110411105111061110711108111091111011111111121111311114111151111611117111181111911120111211112211123111241112511126111271112811129111301113111132111331113411135111361113711138111391114011141111421114311144111451114611147111481114911150111511115211153111541115511156111571115811159111601116111162111631116411165111661116711168111691117011171111721117311174111751117611177111781117911180111811118211183111841118511186111871118811189111901119111192111931119411195111961119711198111991120011201112021120311204112051120611207112081120911210112111121211213112141121511216112171121811219112201122111222112231122411225112261122711228112291123011231112321123311234112351123611237112381123911240112411124211243112441124511246112471124811249112501125111252112531125411255112561125711258112591126011261112621126311264112651126611267112681126911270112711127211273112741127511276112771127811279112801128111282112831128411285112861128711288112891129011291112921129311294112951129611297112981129911300113011130211303113041130511306113071130811309113101131111312113131131411315113161131711318113191132011321113221132311324113251132611327113281132911330113311133211333113341133511336113371133811339113401134111342113431134411345113461134711348113491135011351113521135311354113551135611357113581135911360113611136211363113641136511366113671136811369113701137111372113731137411375113761137711378113791138011381113821138311384113851138611387113881138911390113911139211393113941139511396113971139811399114001140111402114031140411405114061140711408114091141011411114121141311414114151141611417114181141911420114211142211423114241142511426114271142811429114301143111432114331143411435114361143711438114391144011441114421144311444114451144611447114481144911450114511145211453114541145511456114571145811459114601146111462114631146411465114661146711468114691147011471114721147311474114751147611477114781147911480114811148211483114841148511486114871148811489114901149111492114931149411495114961149711498114991150011501115021150311504115051150611507115081150911510115111151211513115141151511516115171151811519115201152111522115231152411525115261152711528115291153011531115321153311534115351153611537115381153911540115411154211543115441154511546115471154811549115501155111552115531155411555115561155711558115591156011561115621156311564115651156611567115681156911570115711157211573115741157511576115771157811579115801158111582115831158411585115861158711588115891159011591115921159311594115951159611597115981159911600116011160211603116041160511606116071160811609116101161111612116131161411615116161161711618116191162011621116221162311624116251162611627116281162911630116311163211633116341163511636116371163811639116401164111642116431164411645116461164711648116491165011651116521165311654116551165611657116581165911660116611166211663116641166511666116671166811669116701167111672116731167411675116761167711678116791168011681116821168311684116851168611687116881168911690116911169211693116941169511696116971169811699117001170111702117031170411705117061170711708117091171011711117121171311714117151171611717117181171911720117211172211723117241172511726117271172811729117301173111732117331173411735117361173711738117391174011741117421174311744117451174611747117481174911750117511175211753117541175511756117571175811759117601176111762117631176411765117661176711768117691177011771117721177311774117751177611777117781177911780117811178211783117841178511786117871178811789117901179111792117931179411795117961179711798117991180011801118021180311804118051180611807118081180911810118111181211813118141181511816118171181811819118201182111822118231182411825118261182711828118291183011831118321183311834118351183611837118381183911840118411184211843118441184511846118471184811849118501185111852118531185411855118561185711858118591186011861118621186311864118651186611867118681186911870118711187211873118741187511876118771187811879118801188111882118831188411885118861188711888118891189011891118921189311894118951189611897118981189911900119011190211903119041190511906119071190811909119101191111912119131191411915119161191711918119191192011921119221192311924119251192611927119281192911930119311193211933119341193511936119371193811939119401194111942119431194411945119461194711948119491195011951119521195311954119551195611957119581195911960119611196211963119641196511966119671196811969119701197111972119731197411975119761197711978119791198011981119821198311984119851198611987119881198911990119911199211993119941199511996119971199811999120001200112002120031200412005120061200712008120091201012011120121201312014120151201612017120181201912020120211202212023120241202512026120271202812029120301203112032120331203412035120361203712038120391204012041120421204312044120451204612047120481204912050120511205212053120541205512056120571205812059120601206112062120631206412065120661206712068120691207012071120721207312074120751207612077120781207912080120811208212083120841208512086120871208812089120901209112092120931209412095120961209712098120991210012101121021210312104121051210612107121081210912110121111211212113121141211512116121171211812119121201212112122121231212412125121261212712128121291213012131121321213312134121351213612137121381213912140121411214212143121441214512146121471214812149121501215112152121531215412155121561215712158121591216012161121621216312164121651216612167121681216912170121711217212173121741217512176121771217812179121801218112182121831218412185121861218712188121891219012191121921219312194121951219612197121981219912200122011220212203122041220512206122071220812209122101221112212122131221412215122161221712218122191222012221122221222312224122251222612227122281222912230122311223212233122341223512236122371223812239122401224112242122431224412245122461224712248122491225012251122521225312254122551225612257122581225912260122611226212263122641226512266122671226812269122701227112272122731227412275122761227712278122791228012281122821228312284122851228612287122881228912290122911229212293122941229512296122971229812299123001230112302123031230412305123061230712308123091231012311123121231312314123151231612317123181231912320123211232212323123241232512326123271232812329123301233112332123331233412335123361233712338123391234012341123421234312344123451234612347123481234912350123511235212353123541235512356123571235812359123601236112362123631236412365123661236712368123691237012371123721237312374123751237612377123781237912380123811238212383123841238512386123871238812389123901239112392123931239412395123961239712398123991240012401124021240312404124051240612407124081240912410124111241212413124141241512416124171241812419124201242112422124231242412425124261242712428124291243012431124321243312434124351243612437124381243912440124411244212443124441244512446124471244812449124501245112452124531245412455124561245712458124591246012461124621246312464124651246612467124681246912470124711247212473124741247512476124771247812479124801248112482124831248412485124861248712488124891249012491124921249312494124951249612497124981249912500125011250212503125041250512506125071250812509125101251112512125131251412515125161251712518125191252012521125221252312524125251252612527125281252912530125311253212533125341253512536125371253812539125401254112542125431254412545125461254712548125491255012551125521255312554125551255612557125581255912560125611256212563125641256512566125671256812569125701257112572125731257412575125761257712578125791258012581125821258312584125851258612587125881258912590125911259212593125941259512596125971259812599126001260112602126031260412605126061260712608126091261012611126121261312614126151261612617126181261912620126211262212623126241262512626126271262812629126301263112632126331263412635126361263712638126391264012641126421264312644126451264612647126481264912650126511265212653126541265512656126571265812659126601266112662126631266412665126661266712668126691267012671126721267312674126751267612677126781267912680126811268212683126841268512686126871268812689126901269112692126931269412695126961269712698126991270012701127021270312704127051270612707127081270912710127111271212713127141271512716127171271812719127201272112722127231272412725127261272712728127291273012731127321273312734127351273612737127381273912740127411274212743127441274512746127471274812749127501275112752127531275412755127561275712758127591276012761127621276312764127651276612767127681276912770127711277212773127741277512776127771277812779127801278112782127831278412785127861278712788127891279012791127921279312794127951279612797127981279912800128011280212803128041280512806128071280812809128101281112812128131281412815128161281712818128191282012821128221282312824128251282612827128281282912830128311283212833128341283512836128371283812839128401284112842128431284412845128461284712848128491285012851128521285312854128551285612857128581285912860128611286212863128641286512866128671286812869128701287112872128731287412875128761287712878128791288012881128821288312884128851288612887128881288912890128911289212893128941289512896128971289812899129001290112902129031290412905129061290712908129091291012911129121291312914129151291612917129181291912920129211292212923129241292512926129271292812929129301293112932129331293412935129361293712938129391294012941129421294312944129451294612947129481294912950129511295212953129541295512956129571295812959129601296112962129631296412965129661296712968129691297012971129721297312974129751297612977129781297912980129811298212983129841298512986129871298812989129901299112992129931299412995129961299712998129991300013001130021300313004130051300613007130081300913010130111301213013130141301513016130171301813019130201302113022130231302413025130261302713028130291303013031130321303313034130351303613037130381303913040130411304213043130441304513046130471304813049130501305113052130531305413055130561305713058130591306013061130621306313064130651306613067130681306913070130711307213073130741307513076130771307813079130801308113082130831308413085130861308713088130891309013091130921309313094130951309613097130981309913100131011310213103131041310513106131071310813109131101311113112131131311413115131161311713118131191312013121131221312313124131251312613127131281312913130131311313213133131341313513136131371313813139131401314113142131431314413145131461314713148131491315013151131521315313154131551315613157131581315913160131611316213163131641316513166131671316813169131701317113172131731317413175131761317713178131791318013181131821318313184131851318613187131881318913190131911319213193131941319513196131971319813199132001320113202132031320413205132061320713208132091321013211132121321313214132151321613217132181321913220132211322213223132241322513226132271322813229132301323113232132331323413235132361323713238132391324013241132421324313244132451324613247132481324913250132511325213253132541325513256132571325813259132601326113262132631326413265132661326713268132691327013271132721327313274132751327613277132781327913280132811328213283132841328513286132871328813289132901329113292132931329413295132961329713298132991330013301133021330313304133051330613307133081330913310133111331213313133141331513316133171331813319133201332113322133231332413325133261332713328133291333013331133321333313334133351333613337133381333913340133411334213343133441334513346133471334813349133501335113352133531335413355133561335713358133591336013361133621336313364133651336613367133681336913370133711337213373133741337513376133771337813379133801338113382133831338413385133861338713388133891339013391133921339313394133951339613397133981339913400134011340213403134041340513406134071340813409134101341113412134131341413415134161341713418134191342013421134221342313424134251342613427134281342913430134311343213433134341343513436134371343813439134401344113442134431344413445134461344713448134491345013451134521345313454134551345613457134581345913460134611346213463134641346513466134671346813469134701347113472134731347413475134761347713478134791348013481134821348313484134851348613487134881348913490134911349213493134941349513496134971349813499135001350113502135031350413505135061350713508135091351013511135121351313514135151351613517135181351913520135211352213523135241352513526135271352813529135301353113532135331353413535135361353713538135391354013541135421354313544135451354613547135481354913550135511355213553135541355513556135571355813559135601356113562135631356413565135661356713568135691357013571135721357313574135751357613577135781357913580135811358213583135841358513586135871358813589135901359113592135931359413595135961359713598135991360013601136021360313604136051360613607136081360913610136111361213613136141361513616136171361813619136201362113622136231362413625136261362713628136291363013631136321363313634136351363613637136381363913640136411364213643136441364513646136471364813649136501365113652136531365413655136561365713658136591366013661136621366313664136651366613667136681366913670136711367213673136741367513676136771367813679136801368113682136831368413685136861368713688136891369013691136921369313694136951369613697136981369913700137011370213703137041370513706137071370813709137101371113712137131371413715137161371713718137191372013721137221372313724137251372613727137281372913730137311373213733137341373513736137371373813739137401374113742137431374413745137461374713748137491375013751137521375313754137551375613757137581375913760137611376213763137641376513766137671376813769137701377113772137731377413775137761377713778137791378013781137821378313784137851378613787137881378913790137911379213793137941379513796137971379813799138001380113802138031380413805138061380713808138091381013811138121381313814138151381613817138181381913820138211382213823138241382513826138271382813829138301383113832138331383413835138361383713838138391384013841138421384313844138451384613847138481384913850138511385213853138541385513856138571385813859138601386113862138631386413865138661386713868138691387013871138721387313874138751387613877138781387913880138811388213883138841388513886138871388813889138901389113892138931389413895138961389713898138991390013901139021390313904139051390613907139081390913910139111391213913139141391513916139171391813919139201392113922139231392413925139261392713928139291393013931139321393313934139351393613937139381393913940139411394213943139441394513946139471394813949139501395113952139531395413955139561395713958139591396013961139621396313964139651396613967139681396913970139711397213973139741397513976139771397813979139801398113982139831398413985139861398713988139891399013991139921399313994139951399613997139981399914000140011400214003140041400514006140071400814009140101401114012140131401414015140161401714018140191402014021140221402314024140251402614027140281402914030140311403214033140341403514036140371403814039140401404114042140431404414045140461404714048140491405014051140521405314054140551405614057140581405914060140611406214063140641406514066140671406814069140701407114072140731407414075140761407714078140791408014081140821408314084140851408614087140881408914090140911409214093140941409514096140971409814099141001410114102141031410414105141061410714108141091411014111141121411314114141151411614117141181411914120141211412214123141241412514126141271412814129141301413114132141331413414135141361413714138141391414014141141421414314144141451414614147141481414914150141511415214153141541415514156141571415814159141601416114162141631416414165141661416714168141691417014171141721417314174141751417614177141781417914180141811418214183141841418514186141871418814189141901419114192141931419414195141961419714198141991420014201142021420314204142051420614207142081420914210142111421214213142141421514216142171421814219142201422114222142231422414225142261422714228142291423014231142321423314234142351423614237142381423914240142411424214243142441424514246142471424814249142501425114252142531425414255142561425714258142591426014261142621426314264142651426614267142681426914270142711427214273142741427514276142771427814279142801428114282142831428414285142861428714288142891429014291142921429314294142951429614297142981429914300143011430214303143041430514306143071430814309143101431114312143131431414315143161431714318143191432014321143221432314324143251432614327143281432914330143311433214333143341433514336143371433814339143401434114342143431434414345143461434714348143491435014351143521435314354143551435614357143581435914360143611436214363143641436514366143671436814369143701437114372143731437414375143761437714378143791438014381143821438314384143851438614387143881438914390143911439214393143941439514396143971439814399144001440114402144031440414405144061440714408144091441014411144121441314414144151441614417144181441914420144211442214423144241442514426144271442814429144301443114432144331443414435144361443714438144391444014441144421444314444144451444614447144481444914450144511445214453144541445514456144571445814459144601446114462144631446414465144661446714468144691447014471144721447314474144751447614477144781447914480144811448214483144841448514486144871448814489144901449114492144931449414495144961449714498144991450014501145021450314504145051450614507145081450914510145111451214513145141451514516145171451814519145201452114522145231452414525145261452714528145291453014531145321453314534145351453614537145381453914540145411454214543145441454514546145471454814549145501455114552145531455414555145561455714558145591456014561145621456314564145651456614567145681456914570145711457214573145741457514576145771457814579145801458114582145831458414585145861458714588145891459014591145921459314594145951459614597145981459914600146011460214603146041460514606146071460814609146101461114612146131461414615146161461714618146191462014621146221462314624146251462614627146281462914630146311463214633146341463514636146371463814639146401464114642146431464414645146461464714648146491465014651146521465314654146551465614657146581465914660146611466214663146641466514666146671466814669146701467114672146731467414675146761467714678146791468014681146821468314684146851468614687146881468914690146911469214693146941469514696146971469814699147001470114702147031470414705147061470714708147091471014711147121471314714147151471614717147181471914720147211472214723147241472514726147271472814729147301473114732147331473414735147361473714738147391474014741147421474314744147451474614747147481474914750147511475214753147541475514756147571475814759147601476114762147631476414765147661476714768147691477014771147721477314774147751477614777147781477914780147811478214783147841478514786147871478814789147901479114792147931479414795147961479714798147991480014801148021480314804148051480614807148081480914810148111481214813148141481514816148171481814819148201482114822148231482414825148261482714828148291483014831148321483314834148351483614837148381483914840148411484214843148441484514846148471484814849148501485114852148531485414855148561485714858148591486014861148621486314864148651486614867148681486914870148711487214873148741487514876148771487814879148801488114882148831488414885148861488714888148891489014891148921489314894148951489614897148981489914900149011490214903149041490514906149071490814909149101491114912149131491414915149161491714918149191492014921149221492314924149251492614927149281492914930149311493214933149341493514936149371493814939149401494114942149431494414945149461494714948149491495014951149521495314954149551495614957149581495914960149611496214963149641496514966149671496814969149701497114972149731497414975149761497714978149791498014981149821498314984149851498614987149881498914990149911499214993149941499514996149971499814999150001500115002150031500415005150061500715008150091501015011150121501315014150151501615017150181501915020150211502215023150241502515026150271502815029150301503115032150331503415035150361503715038150391504015041150421504315044150451504615047150481504915050150511505215053150541505515056150571505815059150601506115062150631506415065150661506715068150691507015071150721507315074150751507615077150781507915080150811508215083150841508515086150871508815089150901509115092150931509415095150961509715098150991510015101151021510315104151051510615107151081510915110151111511215113151141511515116151171511815119151201512115122151231512415125151261512715128151291513015131151321513315134151351513615137151381513915140151411514215143151441514515146151471514815149151501515115152151531515415155151561515715158151591516015161151621516315164151651516615167151681516915170151711517215173151741517515176151771517815179151801518115182151831518415185151861518715188151891519015191151921519315194151951519615197151981519915200152011520215203152041520515206152071520815209152101521115212152131521415215152161521715218152191522015221152221522315224152251522615227152281522915230152311523215233152341523515236152371523815239152401524115242152431524415245152461524715248152491525015251152521525315254152551525615257152581525915260152611526215263152641526515266152671526815269152701527115272152731527415275152761527715278152791528015281152821528315284152851528615287152881528915290152911529215293152941529515296152971529815299153001530115302153031530415305153061530715308153091531015311153121531315314153151531615317153181531915320153211532215323153241532515326153271532815329153301533115332153331533415335153361533715338153391534015341153421534315344153451534615347153481534915350153511535215353153541535515356153571535815359153601536115362153631536415365153661536715368153691537015371153721537315374153751537615377153781537915380153811538215383153841538515386153871538815389153901539115392153931539415395
  1. /*
  2. * tg3.c: Broadcom Tigon3 ethernet driver.
  3. *
  4. * Copyright (C) 2001, 2002, 2003, 2004 David S. Miller (davem@redhat.com)
  5. * Copyright (C) 2001, 2002, 2003 Jeff Garzik (jgarzik@pobox.com)
  6. * Copyright (C) 2004 Sun Microsystems Inc.
  7. * Copyright (C) 2005-2011 Broadcom Corporation.
  8. *
  9. * Firmware is:
  10. * Derived from proprietary unpublished source code,
  11. * Copyright (C) 2000-2003 Broadcom Corporation.
  12. *
  13. * Permission is hereby granted for the distribution of this firmware
  14. * data in hexadecimal or equivalent format, provided this copyright
  15. * notice is accompanying it.
  16. */
  17. #include <linux/module.h>
  18. #include <linux/moduleparam.h>
  19. #include <linux/stringify.h>
  20. #include <linux/kernel.h>
  21. #include <linux/types.h>
  22. #include <linux/compiler.h>
  23. #include <linux/slab.h>
  24. #include <linux/delay.h>
  25. #include <linux/in.h>
  26. #include <linux/init.h>
  27. #include <linux/ioport.h>
  28. #include <linux/pci.h>
  29. #include <linux/netdevice.h>
  30. #include <linux/etherdevice.h>
  31. #include <linux/skbuff.h>
  32. #include <linux/ethtool.h>
  33. #include <linux/mdio.h>
  34. #include <linux/mii.h>
  35. #include <linux/phy.h>
  36. #include <linux/brcmphy.h>
  37. #include <linux/if_vlan.h>
  38. #include <linux/ip.h>
  39. #include <linux/tcp.h>
  40. #include <linux/workqueue.h>
  41. #include <linux/prefetch.h>
  42. #include <linux/dma-mapping.h>
  43. #include <linux/firmware.h>
  44. #include <net/checksum.h>
  45. #include <net/ip.h>
  46. #include <asm/system.h>
  47. #include <linux/io.h>
  48. #include <asm/byteorder.h>
  49. #include <linux/uaccess.h>
  50. #ifdef CONFIG_SPARC
  51. #include <asm/idprom.h>
  52. #include <asm/prom.h>
  53. #endif
  54. #define BAR_0 0
  55. #define BAR_2 2
  56. #include "tg3.h"
  57. #define DRV_MODULE_NAME "tg3"
  58. #define TG3_MAJ_NUM 3
  59. #define TG3_MIN_NUM 117
  60. #define DRV_MODULE_VERSION \
  61. __stringify(TG3_MAJ_NUM) "." __stringify(TG3_MIN_NUM)
  62. #define DRV_MODULE_RELDATE "January 25, 2011"
  63. #define TG3_DEF_MAC_MODE 0
  64. #define TG3_DEF_RX_MODE 0
  65. #define TG3_DEF_TX_MODE 0
  66. #define TG3_DEF_MSG_ENABLE \
  67. (NETIF_MSG_DRV | \
  68. NETIF_MSG_PROBE | \
  69. NETIF_MSG_LINK | \
  70. NETIF_MSG_TIMER | \
  71. NETIF_MSG_IFDOWN | \
  72. NETIF_MSG_IFUP | \
  73. NETIF_MSG_RX_ERR | \
  74. NETIF_MSG_TX_ERR)
  75. /* length of time before we decide the hardware is borked,
  76. * and dev->tx_timeout() should be called to fix the problem
  77. */
  78. #define TG3_TX_TIMEOUT (5 * HZ)
  79. /* hardware minimum and maximum for a single frame's data payload */
  80. #define TG3_MIN_MTU 60
  81. #define TG3_MAX_MTU(tp) \
  82. ((tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) ? 9000 : 1500)
  83. /* These numbers seem to be hard coded in the NIC firmware somehow.
  84. * You can't change the ring sizes, but you can change where you place
  85. * them in the NIC onboard memory.
  86. */
  87. #define TG3_RX_STD_RING_SIZE(tp) \
  88. ((tp->tg3_flags3 & TG3_FLG3_LRG_PROD_RING_CAP) ? \
  89. TG3_RX_STD_MAX_SIZE_5717 : TG3_RX_STD_MAX_SIZE_5700)
  90. #define TG3_DEF_RX_RING_PENDING 200
  91. #define TG3_RX_JMB_RING_SIZE(tp) \
  92. ((tp->tg3_flags3 & TG3_FLG3_LRG_PROD_RING_CAP) ? \
  93. TG3_RX_JMB_MAX_SIZE_5717 : TG3_RX_JMB_MAX_SIZE_5700)
  94. #define TG3_DEF_RX_JUMBO_RING_PENDING 100
  95. #define TG3_RSS_INDIR_TBL_SIZE 128
  96. /* Do not place this n-ring entries value into the tp struct itself,
  97. * we really want to expose these constants to GCC so that modulo et
  98. * al. operations are done with shifts and masks instead of with
  99. * hw multiply/modulo instructions. Another solution would be to
  100. * replace things like '% foo' with '& (foo - 1)'.
  101. */
  102. #define TG3_TX_RING_SIZE 512
  103. #define TG3_DEF_TX_RING_PENDING (TG3_TX_RING_SIZE - 1)
  104. #define TG3_RX_STD_RING_BYTES(tp) \
  105. (sizeof(struct tg3_rx_buffer_desc) * TG3_RX_STD_RING_SIZE(tp))
  106. #define TG3_RX_JMB_RING_BYTES(tp) \
  107. (sizeof(struct tg3_ext_rx_buffer_desc) * TG3_RX_JMB_RING_SIZE(tp))
  108. #define TG3_RX_RCB_RING_BYTES(tp) \
  109. (sizeof(struct tg3_rx_buffer_desc) * (tp->rx_ret_ring_mask + 1))
  110. #define TG3_TX_RING_BYTES (sizeof(struct tg3_tx_buffer_desc) * \
  111. TG3_TX_RING_SIZE)
  112. #define NEXT_TX(N) (((N) + 1) & (TG3_TX_RING_SIZE - 1))
  113. #define TG3_DMA_BYTE_ENAB 64
  114. #define TG3_RX_STD_DMA_SZ 1536
  115. #define TG3_RX_JMB_DMA_SZ 9046
  116. #define TG3_RX_DMA_TO_MAP_SZ(x) ((x) + TG3_DMA_BYTE_ENAB)
  117. #define TG3_RX_STD_MAP_SZ TG3_RX_DMA_TO_MAP_SZ(TG3_RX_STD_DMA_SZ)
  118. #define TG3_RX_JMB_MAP_SZ TG3_RX_DMA_TO_MAP_SZ(TG3_RX_JMB_DMA_SZ)
  119. #define TG3_RX_STD_BUFF_RING_SIZE(tp) \
  120. (sizeof(struct ring_info) * TG3_RX_STD_RING_SIZE(tp))
  121. #define TG3_RX_JMB_BUFF_RING_SIZE(tp) \
  122. (sizeof(struct ring_info) * TG3_RX_JMB_RING_SIZE(tp))
  123. /* Due to a hardware bug, the 5701 can only DMA to memory addresses
  124. * that are at least dword aligned when used in PCIX mode. The driver
  125. * works around this bug by double copying the packet. This workaround
  126. * is built into the normal double copy length check for efficiency.
  127. *
  128. * However, the double copy is only necessary on those architectures
  129. * where unaligned memory accesses are inefficient. For those architectures
  130. * where unaligned memory accesses incur little penalty, we can reintegrate
  131. * the 5701 in the normal rx path. Doing so saves a device structure
  132. * dereference by hardcoding the double copy threshold in place.
  133. */
  134. #define TG3_RX_COPY_THRESHOLD 256
  135. #if NET_IP_ALIGN == 0 || defined(CONFIG_HAVE_EFFICIENT_UNALIGNED_ACCESS)
  136. #define TG3_RX_COPY_THRESH(tp) TG3_RX_COPY_THRESHOLD
  137. #else
  138. #define TG3_RX_COPY_THRESH(tp) ((tp)->rx_copy_thresh)
  139. #endif
  140. /* minimum number of free TX descriptors required to wake up TX process */
  141. #define TG3_TX_WAKEUP_THRESH(tnapi) ((tnapi)->tx_pending / 4)
  142. #define TG3_RAW_IP_ALIGN 2
  143. #define TG3_FW_UPDATE_TIMEOUT_SEC 5
  144. #define FIRMWARE_TG3 "tigon/tg3.bin"
  145. #define FIRMWARE_TG3TSO "tigon/tg3_tso.bin"
  146. #define FIRMWARE_TG3TSO5 "tigon/tg3_tso5.bin"
  147. static char version[] __devinitdata =
  148. DRV_MODULE_NAME ".c:v" DRV_MODULE_VERSION " (" DRV_MODULE_RELDATE ")";
  149. MODULE_AUTHOR("David S. Miller (davem@redhat.com) and Jeff Garzik (jgarzik@pobox.com)");
  150. MODULE_DESCRIPTION("Broadcom Tigon3 ethernet driver");
  151. MODULE_LICENSE("GPL");
  152. MODULE_VERSION(DRV_MODULE_VERSION);
  153. MODULE_FIRMWARE(FIRMWARE_TG3);
  154. MODULE_FIRMWARE(FIRMWARE_TG3TSO);
  155. MODULE_FIRMWARE(FIRMWARE_TG3TSO5);
  156. static int tg3_debug = -1; /* -1 == use TG3_DEF_MSG_ENABLE as value */
  157. module_param(tg3_debug, int, 0);
  158. MODULE_PARM_DESC(tg3_debug, "Tigon3 bitmapped debugging message enable value");
  159. static DEFINE_PCI_DEVICE_TABLE(tg3_pci_tbl) = {
  160. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5700)},
  161. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5701)},
  162. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702)},
  163. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703)},
  164. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704)},
  165. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702FE)},
  166. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705)},
  167. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705_2)},
  168. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705M)},
  169. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705M_2)},
  170. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702X)},
  171. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703X)},
  172. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704S)},
  173. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702A3)},
  174. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703A3)},
  175. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5782)},
  176. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5788)},
  177. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5789)},
  178. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5901)},
  179. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5901_2)},
  180. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704S_2)},
  181. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705F)},
  182. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5721)},
  183. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5722)},
  184. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751)},
  185. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751M)},
  186. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751F)},
  187. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5752)},
  188. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5752M)},
  189. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753)},
  190. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753M)},
  191. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753F)},
  192. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5754)},
  193. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5754M)},
  194. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5755)},
  195. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5755M)},
  196. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5756)},
  197. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5786)},
  198. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787)},
  199. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787M)},
  200. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787F)},
  201. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5714)},
  202. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5714S)},
  203. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5715)},
  204. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5715S)},
  205. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5780)},
  206. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5780S)},
  207. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5781)},
  208. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5906)},
  209. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5906M)},
  210. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5784)},
  211. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5764)},
  212. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5723)},
  213. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5761)},
  214. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5761E)},
  215. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5761S)},
  216. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5761SE)},
  217. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5785_G)},
  218. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5785_F)},
  219. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57780)},
  220. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57760)},
  221. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57790)},
  222. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57788)},
  223. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5717)},
  224. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5718)},
  225. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57781)},
  226. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57785)},
  227. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57761)},
  228. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57765)},
  229. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57791)},
  230. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57795)},
  231. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5719)},
  232. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5720)},
  233. {PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_9DXX)},
  234. {PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_9MXX)},
  235. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1000)},
  236. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1001)},
  237. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1003)},
  238. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC9100)},
  239. {PCI_DEVICE(PCI_VENDOR_ID_APPLE, PCI_DEVICE_ID_APPLE_TIGON3)},
  240. {}
  241. };
  242. MODULE_DEVICE_TABLE(pci, tg3_pci_tbl);
  243. static const struct {
  244. const char string[ETH_GSTRING_LEN];
  245. } ethtool_stats_keys[] = {
  246. { "rx_octets" },
  247. { "rx_fragments" },
  248. { "rx_ucast_packets" },
  249. { "rx_mcast_packets" },
  250. { "rx_bcast_packets" },
  251. { "rx_fcs_errors" },
  252. { "rx_align_errors" },
  253. { "rx_xon_pause_rcvd" },
  254. { "rx_xoff_pause_rcvd" },
  255. { "rx_mac_ctrl_rcvd" },
  256. { "rx_xoff_entered" },
  257. { "rx_frame_too_long_errors" },
  258. { "rx_jabbers" },
  259. { "rx_undersize_packets" },
  260. { "rx_in_length_errors" },
  261. { "rx_out_length_errors" },
  262. { "rx_64_or_less_octet_packets" },
  263. { "rx_65_to_127_octet_packets" },
  264. { "rx_128_to_255_octet_packets" },
  265. { "rx_256_to_511_octet_packets" },
  266. { "rx_512_to_1023_octet_packets" },
  267. { "rx_1024_to_1522_octet_packets" },
  268. { "rx_1523_to_2047_octet_packets" },
  269. { "rx_2048_to_4095_octet_packets" },
  270. { "rx_4096_to_8191_octet_packets" },
  271. { "rx_8192_to_9022_octet_packets" },
  272. { "tx_octets" },
  273. { "tx_collisions" },
  274. { "tx_xon_sent" },
  275. { "tx_xoff_sent" },
  276. { "tx_flow_control" },
  277. { "tx_mac_errors" },
  278. { "tx_single_collisions" },
  279. { "tx_mult_collisions" },
  280. { "tx_deferred" },
  281. { "tx_excessive_collisions" },
  282. { "tx_late_collisions" },
  283. { "tx_collide_2times" },
  284. { "tx_collide_3times" },
  285. { "tx_collide_4times" },
  286. { "tx_collide_5times" },
  287. { "tx_collide_6times" },
  288. { "tx_collide_7times" },
  289. { "tx_collide_8times" },
  290. { "tx_collide_9times" },
  291. { "tx_collide_10times" },
  292. { "tx_collide_11times" },
  293. { "tx_collide_12times" },
  294. { "tx_collide_13times" },
  295. { "tx_collide_14times" },
  296. { "tx_collide_15times" },
  297. { "tx_ucast_packets" },
  298. { "tx_mcast_packets" },
  299. { "tx_bcast_packets" },
  300. { "tx_carrier_sense_errors" },
  301. { "tx_discards" },
  302. { "tx_errors" },
  303. { "dma_writeq_full" },
  304. { "dma_write_prioq_full" },
  305. { "rxbds_empty" },
  306. { "rx_discards" },
  307. { "rx_errors" },
  308. { "rx_threshold_hit" },
  309. { "dma_readq_full" },
  310. { "dma_read_prioq_full" },
  311. { "tx_comp_queue_full" },
  312. { "ring_set_send_prod_index" },
  313. { "ring_status_update" },
  314. { "nic_irqs" },
  315. { "nic_avoided_irqs" },
  316. { "nic_tx_threshold_hit" }
  317. };
  318. #define TG3_NUM_STATS ARRAY_SIZE(ethtool_stats_keys)
  319. static const struct {
  320. const char string[ETH_GSTRING_LEN];
  321. } ethtool_test_keys[] = {
  322. { "nvram test (online) " },
  323. { "link test (online) " },
  324. { "register test (offline)" },
  325. { "memory test (offline)" },
  326. { "loopback test (offline)" },
  327. { "interrupt test (offline)" },
  328. };
  329. #define TG3_NUM_TEST ARRAY_SIZE(ethtool_test_keys)
  330. static void tg3_write32(struct tg3 *tp, u32 off, u32 val)
  331. {
  332. writel(val, tp->regs + off);
  333. }
  334. static u32 tg3_read32(struct tg3 *tp, u32 off)
  335. {
  336. return readl(tp->regs + off);
  337. }
  338. static void tg3_ape_write32(struct tg3 *tp, u32 off, u32 val)
  339. {
  340. writel(val, tp->aperegs + off);
  341. }
  342. static u32 tg3_ape_read32(struct tg3 *tp, u32 off)
  343. {
  344. return readl(tp->aperegs + off);
  345. }
  346. static void tg3_write_indirect_reg32(struct tg3 *tp, u32 off, u32 val)
  347. {
  348. unsigned long flags;
  349. spin_lock_irqsave(&tp->indirect_lock, flags);
  350. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off);
  351. pci_write_config_dword(tp->pdev, TG3PCI_REG_DATA, val);
  352. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  353. }
  354. static void tg3_write_flush_reg32(struct tg3 *tp, u32 off, u32 val)
  355. {
  356. writel(val, tp->regs + off);
  357. readl(tp->regs + off);
  358. }
  359. static u32 tg3_read_indirect_reg32(struct tg3 *tp, u32 off)
  360. {
  361. unsigned long flags;
  362. u32 val;
  363. spin_lock_irqsave(&tp->indirect_lock, flags);
  364. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off);
  365. pci_read_config_dword(tp->pdev, TG3PCI_REG_DATA, &val);
  366. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  367. return val;
  368. }
  369. static void tg3_write_indirect_mbox(struct tg3 *tp, u32 off, u32 val)
  370. {
  371. unsigned long flags;
  372. if (off == (MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW)) {
  373. pci_write_config_dword(tp->pdev, TG3PCI_RCV_RET_RING_CON_IDX +
  374. TG3_64BIT_REG_LOW, val);
  375. return;
  376. }
  377. if (off == TG3_RX_STD_PROD_IDX_REG) {
  378. pci_write_config_dword(tp->pdev, TG3PCI_STD_RING_PROD_IDX +
  379. TG3_64BIT_REG_LOW, val);
  380. return;
  381. }
  382. spin_lock_irqsave(&tp->indirect_lock, flags);
  383. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off + 0x5600);
  384. pci_write_config_dword(tp->pdev, TG3PCI_REG_DATA, val);
  385. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  386. /* In indirect mode when disabling interrupts, we also need
  387. * to clear the interrupt bit in the GRC local ctrl register.
  388. */
  389. if ((off == (MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW)) &&
  390. (val == 0x1)) {
  391. pci_write_config_dword(tp->pdev, TG3PCI_MISC_LOCAL_CTRL,
  392. tp->grc_local_ctrl|GRC_LCLCTRL_CLEARINT);
  393. }
  394. }
  395. static u32 tg3_read_indirect_mbox(struct tg3 *tp, u32 off)
  396. {
  397. unsigned long flags;
  398. u32 val;
  399. spin_lock_irqsave(&tp->indirect_lock, flags);
  400. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off + 0x5600);
  401. pci_read_config_dword(tp->pdev, TG3PCI_REG_DATA, &val);
  402. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  403. return val;
  404. }
  405. /* usec_wait specifies the wait time in usec when writing to certain registers
  406. * where it is unsafe to read back the register without some delay.
  407. * GRC_LOCAL_CTRL is one example if the GPIOs are toggled to switch power.
  408. * TG3PCI_CLOCK_CTRL is another example if the clock frequencies are changed.
  409. */
  410. static void _tw32_flush(struct tg3 *tp, u32 off, u32 val, u32 usec_wait)
  411. {
  412. if ((tp->tg3_flags & TG3_FLAG_PCIX_TARGET_HWBUG) ||
  413. (tp->tg3_flags2 & TG3_FLG2_ICH_WORKAROUND))
  414. /* Non-posted methods */
  415. tp->write32(tp, off, val);
  416. else {
  417. /* Posted method */
  418. tg3_write32(tp, off, val);
  419. if (usec_wait)
  420. udelay(usec_wait);
  421. tp->read32(tp, off);
  422. }
  423. /* Wait again after the read for the posted method to guarantee that
  424. * the wait time is met.
  425. */
  426. if (usec_wait)
  427. udelay(usec_wait);
  428. }
  429. static inline void tw32_mailbox_flush(struct tg3 *tp, u32 off, u32 val)
  430. {
  431. tp->write32_mbox(tp, off, val);
  432. if (!(tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER) &&
  433. !(tp->tg3_flags2 & TG3_FLG2_ICH_WORKAROUND))
  434. tp->read32_mbox(tp, off);
  435. }
  436. static void tg3_write32_tx_mbox(struct tg3 *tp, u32 off, u32 val)
  437. {
  438. void __iomem *mbox = tp->regs + off;
  439. writel(val, mbox);
  440. if (tp->tg3_flags & TG3_FLAG_TXD_MBOX_HWBUG)
  441. writel(val, mbox);
  442. if (tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER)
  443. readl(mbox);
  444. }
  445. static u32 tg3_read32_mbox_5906(struct tg3 *tp, u32 off)
  446. {
  447. return readl(tp->regs + off + GRCMBOX_BASE);
  448. }
  449. static void tg3_write32_mbox_5906(struct tg3 *tp, u32 off, u32 val)
  450. {
  451. writel(val, tp->regs + off + GRCMBOX_BASE);
  452. }
  453. #define tw32_mailbox(reg, val) tp->write32_mbox(tp, reg, val)
  454. #define tw32_mailbox_f(reg, val) tw32_mailbox_flush(tp, (reg), (val))
  455. #define tw32_rx_mbox(reg, val) tp->write32_rx_mbox(tp, reg, val)
  456. #define tw32_tx_mbox(reg, val) tp->write32_tx_mbox(tp, reg, val)
  457. #define tr32_mailbox(reg) tp->read32_mbox(tp, reg)
  458. #define tw32(reg, val) tp->write32(tp, reg, val)
  459. #define tw32_f(reg, val) _tw32_flush(tp, (reg), (val), 0)
  460. #define tw32_wait_f(reg, val, us) _tw32_flush(tp, (reg), (val), (us))
  461. #define tr32(reg) tp->read32(tp, reg)
  462. static void tg3_write_mem(struct tg3 *tp, u32 off, u32 val)
  463. {
  464. unsigned long flags;
  465. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) &&
  466. (off >= NIC_SRAM_STATS_BLK) && (off < NIC_SRAM_TX_BUFFER_DESC))
  467. return;
  468. spin_lock_irqsave(&tp->indirect_lock, flags);
  469. if (tp->tg3_flags & TG3_FLAG_SRAM_USE_CONFIG) {
  470. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, off);
  471. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
  472. /* Always leave this as zero. */
  473. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
  474. } else {
  475. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, off);
  476. tw32_f(TG3PCI_MEM_WIN_DATA, val);
  477. /* Always leave this as zero. */
  478. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  479. }
  480. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  481. }
  482. static void tg3_read_mem(struct tg3 *tp, u32 off, u32 *val)
  483. {
  484. unsigned long flags;
  485. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) &&
  486. (off >= NIC_SRAM_STATS_BLK) && (off < NIC_SRAM_TX_BUFFER_DESC)) {
  487. *val = 0;
  488. return;
  489. }
  490. spin_lock_irqsave(&tp->indirect_lock, flags);
  491. if (tp->tg3_flags & TG3_FLAG_SRAM_USE_CONFIG) {
  492. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, off);
  493. pci_read_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
  494. /* Always leave this as zero. */
  495. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
  496. } else {
  497. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, off);
  498. *val = tr32(TG3PCI_MEM_WIN_DATA);
  499. /* Always leave this as zero. */
  500. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  501. }
  502. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  503. }
  504. static void tg3_ape_lock_init(struct tg3 *tp)
  505. {
  506. int i;
  507. u32 regbase;
  508. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
  509. regbase = TG3_APE_LOCK_GRANT;
  510. else
  511. regbase = TG3_APE_PER_LOCK_GRANT;
  512. /* Make sure the driver hasn't any stale locks. */
  513. for (i = 0; i < 8; i++)
  514. tg3_ape_write32(tp, regbase + 4 * i, APE_LOCK_GRANT_DRIVER);
  515. }
  516. static int tg3_ape_lock(struct tg3 *tp, int locknum)
  517. {
  518. int i, off;
  519. int ret = 0;
  520. u32 status, req, gnt;
  521. if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE))
  522. return 0;
  523. switch (locknum) {
  524. case TG3_APE_LOCK_GRC:
  525. case TG3_APE_LOCK_MEM:
  526. break;
  527. default:
  528. return -EINVAL;
  529. }
  530. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761) {
  531. req = TG3_APE_LOCK_REQ;
  532. gnt = TG3_APE_LOCK_GRANT;
  533. } else {
  534. req = TG3_APE_PER_LOCK_REQ;
  535. gnt = TG3_APE_PER_LOCK_GRANT;
  536. }
  537. off = 4 * locknum;
  538. tg3_ape_write32(tp, req + off, APE_LOCK_REQ_DRIVER);
  539. /* Wait for up to 1 millisecond to acquire lock. */
  540. for (i = 0; i < 100; i++) {
  541. status = tg3_ape_read32(tp, gnt + off);
  542. if (status == APE_LOCK_GRANT_DRIVER)
  543. break;
  544. udelay(10);
  545. }
  546. if (status != APE_LOCK_GRANT_DRIVER) {
  547. /* Revoke the lock request. */
  548. tg3_ape_write32(tp, gnt + off,
  549. APE_LOCK_GRANT_DRIVER);
  550. ret = -EBUSY;
  551. }
  552. return ret;
  553. }
  554. static void tg3_ape_unlock(struct tg3 *tp, int locknum)
  555. {
  556. u32 gnt;
  557. if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE))
  558. return;
  559. switch (locknum) {
  560. case TG3_APE_LOCK_GRC:
  561. case TG3_APE_LOCK_MEM:
  562. break;
  563. default:
  564. return;
  565. }
  566. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
  567. gnt = TG3_APE_LOCK_GRANT;
  568. else
  569. gnt = TG3_APE_PER_LOCK_GRANT;
  570. tg3_ape_write32(tp, gnt + 4 * locknum, APE_LOCK_GRANT_DRIVER);
  571. }
  572. static void tg3_disable_ints(struct tg3 *tp)
  573. {
  574. int i;
  575. tw32(TG3PCI_MISC_HOST_CTRL,
  576. (tp->misc_host_ctrl | MISC_HOST_CTRL_MASK_PCI_INT));
  577. for (i = 0; i < tp->irq_max; i++)
  578. tw32_mailbox_f(tp->napi[i].int_mbox, 0x00000001);
  579. }
  580. static void tg3_enable_ints(struct tg3 *tp)
  581. {
  582. int i;
  583. tp->irq_sync = 0;
  584. wmb();
  585. tw32(TG3PCI_MISC_HOST_CTRL,
  586. (tp->misc_host_ctrl & ~MISC_HOST_CTRL_MASK_PCI_INT));
  587. tp->coal_now = tp->coalesce_mode | HOSTCC_MODE_ENABLE;
  588. for (i = 0; i < tp->irq_cnt; i++) {
  589. struct tg3_napi *tnapi = &tp->napi[i];
  590. tw32_mailbox_f(tnapi->int_mbox, tnapi->last_tag << 24);
  591. if (tp->tg3_flags2 & TG3_FLG2_1SHOT_MSI)
  592. tw32_mailbox_f(tnapi->int_mbox, tnapi->last_tag << 24);
  593. tp->coal_now |= tnapi->coal_now;
  594. }
  595. /* Force an initial interrupt */
  596. if (!(tp->tg3_flags & TG3_FLAG_TAGGED_STATUS) &&
  597. (tp->napi[0].hw_status->status & SD_STATUS_UPDATED))
  598. tw32(GRC_LOCAL_CTRL, tp->grc_local_ctrl | GRC_LCLCTRL_SETINT);
  599. else
  600. tw32(HOSTCC_MODE, tp->coal_now);
  601. tp->coal_now &= ~(tp->napi[0].coal_now | tp->napi[1].coal_now);
  602. }
  603. static inline unsigned int tg3_has_work(struct tg3_napi *tnapi)
  604. {
  605. struct tg3 *tp = tnapi->tp;
  606. struct tg3_hw_status *sblk = tnapi->hw_status;
  607. unsigned int work_exists = 0;
  608. /* check for phy events */
  609. if (!(tp->tg3_flags &
  610. (TG3_FLAG_USE_LINKCHG_REG |
  611. TG3_FLAG_POLL_SERDES))) {
  612. if (sblk->status & SD_STATUS_LINK_CHG)
  613. work_exists = 1;
  614. }
  615. /* check for RX/TX work to do */
  616. if (sblk->idx[0].tx_consumer != tnapi->tx_cons ||
  617. *(tnapi->rx_rcb_prod_idx) != tnapi->rx_rcb_ptr)
  618. work_exists = 1;
  619. return work_exists;
  620. }
  621. /* tg3_int_reenable
  622. * similar to tg3_enable_ints, but it accurately determines whether there
  623. * is new work pending and can return without flushing the PIO write
  624. * which reenables interrupts
  625. */
  626. static void tg3_int_reenable(struct tg3_napi *tnapi)
  627. {
  628. struct tg3 *tp = tnapi->tp;
  629. tw32_mailbox(tnapi->int_mbox, tnapi->last_tag << 24);
  630. mmiowb();
  631. /* When doing tagged status, this work check is unnecessary.
  632. * The last_tag we write above tells the chip which piece of
  633. * work we've completed.
  634. */
  635. if (!(tp->tg3_flags & TG3_FLAG_TAGGED_STATUS) &&
  636. tg3_has_work(tnapi))
  637. tw32(HOSTCC_MODE, tp->coalesce_mode |
  638. HOSTCC_MODE_ENABLE | tnapi->coal_now);
  639. }
  640. static void tg3_switch_clocks(struct tg3 *tp)
  641. {
  642. u32 clock_ctrl;
  643. u32 orig_clock_ctrl;
  644. if ((tp->tg3_flags & TG3_FLAG_CPMU_PRESENT) ||
  645. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
  646. return;
  647. clock_ctrl = tr32(TG3PCI_CLOCK_CTRL);
  648. orig_clock_ctrl = clock_ctrl;
  649. clock_ctrl &= (CLOCK_CTRL_FORCE_CLKRUN |
  650. CLOCK_CTRL_CLKRUN_OENABLE |
  651. 0x1f);
  652. tp->pci_clock_ctrl = clock_ctrl;
  653. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  654. if (orig_clock_ctrl & CLOCK_CTRL_625_CORE) {
  655. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  656. clock_ctrl | CLOCK_CTRL_625_CORE, 40);
  657. }
  658. } else if ((orig_clock_ctrl & CLOCK_CTRL_44MHZ_CORE) != 0) {
  659. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  660. clock_ctrl |
  661. (CLOCK_CTRL_44MHZ_CORE | CLOCK_CTRL_ALTCLK),
  662. 40);
  663. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  664. clock_ctrl | (CLOCK_CTRL_ALTCLK),
  665. 40);
  666. }
  667. tw32_wait_f(TG3PCI_CLOCK_CTRL, clock_ctrl, 40);
  668. }
  669. #define PHY_BUSY_LOOPS 5000
  670. static int tg3_readphy(struct tg3 *tp, int reg, u32 *val)
  671. {
  672. u32 frame_val;
  673. unsigned int loops;
  674. int ret;
  675. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  676. tw32_f(MAC_MI_MODE,
  677. (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
  678. udelay(80);
  679. }
  680. *val = 0x0;
  681. frame_val = ((tp->phy_addr << MI_COM_PHY_ADDR_SHIFT) &
  682. MI_COM_PHY_ADDR_MASK);
  683. frame_val |= ((reg << MI_COM_REG_ADDR_SHIFT) &
  684. MI_COM_REG_ADDR_MASK);
  685. frame_val |= (MI_COM_CMD_READ | MI_COM_START);
  686. tw32_f(MAC_MI_COM, frame_val);
  687. loops = PHY_BUSY_LOOPS;
  688. while (loops != 0) {
  689. udelay(10);
  690. frame_val = tr32(MAC_MI_COM);
  691. if ((frame_val & MI_COM_BUSY) == 0) {
  692. udelay(5);
  693. frame_val = tr32(MAC_MI_COM);
  694. break;
  695. }
  696. loops -= 1;
  697. }
  698. ret = -EBUSY;
  699. if (loops != 0) {
  700. *val = frame_val & MI_COM_DATA_MASK;
  701. ret = 0;
  702. }
  703. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  704. tw32_f(MAC_MI_MODE, tp->mi_mode);
  705. udelay(80);
  706. }
  707. return ret;
  708. }
  709. static int tg3_writephy(struct tg3 *tp, int reg, u32 val)
  710. {
  711. u32 frame_val;
  712. unsigned int loops;
  713. int ret;
  714. if ((tp->phy_flags & TG3_PHYFLG_IS_FET) &&
  715. (reg == MII_TG3_CTRL || reg == MII_TG3_AUX_CTRL))
  716. return 0;
  717. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  718. tw32_f(MAC_MI_MODE,
  719. (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
  720. udelay(80);
  721. }
  722. frame_val = ((tp->phy_addr << MI_COM_PHY_ADDR_SHIFT) &
  723. MI_COM_PHY_ADDR_MASK);
  724. frame_val |= ((reg << MI_COM_REG_ADDR_SHIFT) &
  725. MI_COM_REG_ADDR_MASK);
  726. frame_val |= (val & MI_COM_DATA_MASK);
  727. frame_val |= (MI_COM_CMD_WRITE | MI_COM_START);
  728. tw32_f(MAC_MI_COM, frame_val);
  729. loops = PHY_BUSY_LOOPS;
  730. while (loops != 0) {
  731. udelay(10);
  732. frame_val = tr32(MAC_MI_COM);
  733. if ((frame_val & MI_COM_BUSY) == 0) {
  734. udelay(5);
  735. frame_val = tr32(MAC_MI_COM);
  736. break;
  737. }
  738. loops -= 1;
  739. }
  740. ret = -EBUSY;
  741. if (loops != 0)
  742. ret = 0;
  743. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  744. tw32_f(MAC_MI_MODE, tp->mi_mode);
  745. udelay(80);
  746. }
  747. return ret;
  748. }
  749. static int tg3_bmcr_reset(struct tg3 *tp)
  750. {
  751. u32 phy_control;
  752. int limit, err;
  753. /* OK, reset it, and poll the BMCR_RESET bit until it
  754. * clears or we time out.
  755. */
  756. phy_control = BMCR_RESET;
  757. err = tg3_writephy(tp, MII_BMCR, phy_control);
  758. if (err != 0)
  759. return -EBUSY;
  760. limit = 5000;
  761. while (limit--) {
  762. err = tg3_readphy(tp, MII_BMCR, &phy_control);
  763. if (err != 0)
  764. return -EBUSY;
  765. if ((phy_control & BMCR_RESET) == 0) {
  766. udelay(40);
  767. break;
  768. }
  769. udelay(10);
  770. }
  771. if (limit < 0)
  772. return -EBUSY;
  773. return 0;
  774. }
  775. static int tg3_mdio_read(struct mii_bus *bp, int mii_id, int reg)
  776. {
  777. struct tg3 *tp = bp->priv;
  778. u32 val;
  779. spin_lock_bh(&tp->lock);
  780. if (tg3_readphy(tp, reg, &val))
  781. val = -EIO;
  782. spin_unlock_bh(&tp->lock);
  783. return val;
  784. }
  785. static int tg3_mdio_write(struct mii_bus *bp, int mii_id, int reg, u16 val)
  786. {
  787. struct tg3 *tp = bp->priv;
  788. u32 ret = 0;
  789. spin_lock_bh(&tp->lock);
  790. if (tg3_writephy(tp, reg, val))
  791. ret = -EIO;
  792. spin_unlock_bh(&tp->lock);
  793. return ret;
  794. }
  795. static int tg3_mdio_reset(struct mii_bus *bp)
  796. {
  797. return 0;
  798. }
  799. static void tg3_mdio_config_5785(struct tg3 *tp)
  800. {
  801. u32 val;
  802. struct phy_device *phydev;
  803. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  804. switch (phydev->drv->phy_id & phydev->drv->phy_id_mask) {
  805. case PHY_ID_BCM50610:
  806. case PHY_ID_BCM50610M:
  807. val = MAC_PHYCFG2_50610_LED_MODES;
  808. break;
  809. case PHY_ID_BCMAC131:
  810. val = MAC_PHYCFG2_AC131_LED_MODES;
  811. break;
  812. case PHY_ID_RTL8211C:
  813. val = MAC_PHYCFG2_RTL8211C_LED_MODES;
  814. break;
  815. case PHY_ID_RTL8201E:
  816. val = MAC_PHYCFG2_RTL8201E_LED_MODES;
  817. break;
  818. default:
  819. return;
  820. }
  821. if (phydev->interface != PHY_INTERFACE_MODE_RGMII) {
  822. tw32(MAC_PHYCFG2, val);
  823. val = tr32(MAC_PHYCFG1);
  824. val &= ~(MAC_PHYCFG1_RGMII_INT |
  825. MAC_PHYCFG1_RXCLK_TO_MASK | MAC_PHYCFG1_TXCLK_TO_MASK);
  826. val |= MAC_PHYCFG1_RXCLK_TIMEOUT | MAC_PHYCFG1_TXCLK_TIMEOUT;
  827. tw32(MAC_PHYCFG1, val);
  828. return;
  829. }
  830. if (!(tp->tg3_flags3 & TG3_FLG3_RGMII_INBAND_DISABLE))
  831. val |= MAC_PHYCFG2_EMODE_MASK_MASK |
  832. MAC_PHYCFG2_FMODE_MASK_MASK |
  833. MAC_PHYCFG2_GMODE_MASK_MASK |
  834. MAC_PHYCFG2_ACT_MASK_MASK |
  835. MAC_PHYCFG2_QUAL_MASK_MASK |
  836. MAC_PHYCFG2_INBAND_ENABLE;
  837. tw32(MAC_PHYCFG2, val);
  838. val = tr32(MAC_PHYCFG1);
  839. val &= ~(MAC_PHYCFG1_RXCLK_TO_MASK | MAC_PHYCFG1_TXCLK_TO_MASK |
  840. MAC_PHYCFG1_RGMII_EXT_RX_DEC | MAC_PHYCFG1_RGMII_SND_STAT_EN);
  841. if (!(tp->tg3_flags3 & TG3_FLG3_RGMII_INBAND_DISABLE)) {
  842. if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_RX_EN)
  843. val |= MAC_PHYCFG1_RGMII_EXT_RX_DEC;
  844. if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_TX_EN)
  845. val |= MAC_PHYCFG1_RGMII_SND_STAT_EN;
  846. }
  847. val |= MAC_PHYCFG1_RXCLK_TIMEOUT | MAC_PHYCFG1_TXCLK_TIMEOUT |
  848. MAC_PHYCFG1_RGMII_INT | MAC_PHYCFG1_TXC_DRV;
  849. tw32(MAC_PHYCFG1, val);
  850. val = tr32(MAC_EXT_RGMII_MODE);
  851. val &= ~(MAC_RGMII_MODE_RX_INT_B |
  852. MAC_RGMII_MODE_RX_QUALITY |
  853. MAC_RGMII_MODE_RX_ACTIVITY |
  854. MAC_RGMII_MODE_RX_ENG_DET |
  855. MAC_RGMII_MODE_TX_ENABLE |
  856. MAC_RGMII_MODE_TX_LOWPWR |
  857. MAC_RGMII_MODE_TX_RESET);
  858. if (!(tp->tg3_flags3 & TG3_FLG3_RGMII_INBAND_DISABLE)) {
  859. if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_RX_EN)
  860. val |= MAC_RGMII_MODE_RX_INT_B |
  861. MAC_RGMII_MODE_RX_QUALITY |
  862. MAC_RGMII_MODE_RX_ACTIVITY |
  863. MAC_RGMII_MODE_RX_ENG_DET;
  864. if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_TX_EN)
  865. val |= MAC_RGMII_MODE_TX_ENABLE |
  866. MAC_RGMII_MODE_TX_LOWPWR |
  867. MAC_RGMII_MODE_TX_RESET;
  868. }
  869. tw32(MAC_EXT_RGMII_MODE, val);
  870. }
  871. static void tg3_mdio_start(struct tg3 *tp)
  872. {
  873. tp->mi_mode &= ~MAC_MI_MODE_AUTO_POLL;
  874. tw32_f(MAC_MI_MODE, tp->mi_mode);
  875. udelay(80);
  876. if ((tp->tg3_flags3 & TG3_FLG3_MDIOBUS_INITED) &&
  877. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  878. tg3_mdio_config_5785(tp);
  879. }
  880. static int tg3_mdio_init(struct tg3 *tp)
  881. {
  882. int i;
  883. u32 reg;
  884. struct phy_device *phydev;
  885. if (tp->tg3_flags3 & TG3_FLG3_5717_PLUS) {
  886. u32 is_serdes;
  887. tp->phy_addr = PCI_FUNC(tp->pdev->devfn) + 1;
  888. if (tp->pci_chip_rev_id != CHIPREV_ID_5717_A0)
  889. is_serdes = tr32(SG_DIG_STATUS) & SG_DIG_IS_SERDES;
  890. else
  891. is_serdes = tr32(TG3_CPMU_PHY_STRAP) &
  892. TG3_CPMU_PHY_STRAP_IS_SERDES;
  893. if (is_serdes)
  894. tp->phy_addr += 7;
  895. } else
  896. tp->phy_addr = TG3_PHY_MII_ADDR;
  897. tg3_mdio_start(tp);
  898. if (!(tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) ||
  899. (tp->tg3_flags3 & TG3_FLG3_MDIOBUS_INITED))
  900. return 0;
  901. tp->mdio_bus = mdiobus_alloc();
  902. if (tp->mdio_bus == NULL)
  903. return -ENOMEM;
  904. tp->mdio_bus->name = "tg3 mdio bus";
  905. snprintf(tp->mdio_bus->id, MII_BUS_ID_SIZE, "%x",
  906. (tp->pdev->bus->number << 8) | tp->pdev->devfn);
  907. tp->mdio_bus->priv = tp;
  908. tp->mdio_bus->parent = &tp->pdev->dev;
  909. tp->mdio_bus->read = &tg3_mdio_read;
  910. tp->mdio_bus->write = &tg3_mdio_write;
  911. tp->mdio_bus->reset = &tg3_mdio_reset;
  912. tp->mdio_bus->phy_mask = ~(1 << TG3_PHY_MII_ADDR);
  913. tp->mdio_bus->irq = &tp->mdio_irq[0];
  914. for (i = 0; i < PHY_MAX_ADDR; i++)
  915. tp->mdio_bus->irq[i] = PHY_POLL;
  916. /* The bus registration will look for all the PHYs on the mdio bus.
  917. * Unfortunately, it does not ensure the PHY is powered up before
  918. * accessing the PHY ID registers. A chip reset is the
  919. * quickest way to bring the device back to an operational state..
  920. */
  921. if (tg3_readphy(tp, MII_BMCR, &reg) || (reg & BMCR_PDOWN))
  922. tg3_bmcr_reset(tp);
  923. i = mdiobus_register(tp->mdio_bus);
  924. if (i) {
  925. dev_warn(&tp->pdev->dev, "mdiobus_reg failed (0x%x)\n", i);
  926. mdiobus_free(tp->mdio_bus);
  927. return i;
  928. }
  929. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  930. if (!phydev || !phydev->drv) {
  931. dev_warn(&tp->pdev->dev, "No PHY devices\n");
  932. mdiobus_unregister(tp->mdio_bus);
  933. mdiobus_free(tp->mdio_bus);
  934. return -ENODEV;
  935. }
  936. switch (phydev->drv->phy_id & phydev->drv->phy_id_mask) {
  937. case PHY_ID_BCM57780:
  938. phydev->interface = PHY_INTERFACE_MODE_GMII;
  939. phydev->dev_flags |= PHY_BRCM_AUTO_PWRDWN_ENABLE;
  940. break;
  941. case PHY_ID_BCM50610:
  942. case PHY_ID_BCM50610M:
  943. phydev->dev_flags |= PHY_BRCM_CLEAR_RGMII_MODE |
  944. PHY_BRCM_RX_REFCLK_UNUSED |
  945. PHY_BRCM_DIS_TXCRXC_NOENRGY |
  946. PHY_BRCM_AUTO_PWRDWN_ENABLE;
  947. if (tp->tg3_flags3 & TG3_FLG3_RGMII_INBAND_DISABLE)
  948. phydev->dev_flags |= PHY_BRCM_STD_IBND_DISABLE;
  949. if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_RX_EN)
  950. phydev->dev_flags |= PHY_BRCM_EXT_IBND_RX_ENABLE;
  951. if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_TX_EN)
  952. phydev->dev_flags |= PHY_BRCM_EXT_IBND_TX_ENABLE;
  953. /* fallthru */
  954. case PHY_ID_RTL8211C:
  955. phydev->interface = PHY_INTERFACE_MODE_RGMII;
  956. break;
  957. case PHY_ID_RTL8201E:
  958. case PHY_ID_BCMAC131:
  959. phydev->interface = PHY_INTERFACE_MODE_MII;
  960. phydev->dev_flags |= PHY_BRCM_AUTO_PWRDWN_ENABLE;
  961. tp->phy_flags |= TG3_PHYFLG_IS_FET;
  962. break;
  963. }
  964. tp->tg3_flags3 |= TG3_FLG3_MDIOBUS_INITED;
  965. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  966. tg3_mdio_config_5785(tp);
  967. return 0;
  968. }
  969. static void tg3_mdio_fini(struct tg3 *tp)
  970. {
  971. if (tp->tg3_flags3 & TG3_FLG3_MDIOBUS_INITED) {
  972. tp->tg3_flags3 &= ~TG3_FLG3_MDIOBUS_INITED;
  973. mdiobus_unregister(tp->mdio_bus);
  974. mdiobus_free(tp->mdio_bus);
  975. }
  976. }
  977. static int tg3_phy_cl45_write(struct tg3 *tp, u32 devad, u32 addr, u32 val)
  978. {
  979. int err;
  980. err = tg3_writephy(tp, MII_TG3_MMD_CTRL, devad);
  981. if (err)
  982. goto done;
  983. err = tg3_writephy(tp, MII_TG3_MMD_ADDRESS, addr);
  984. if (err)
  985. goto done;
  986. err = tg3_writephy(tp, MII_TG3_MMD_CTRL,
  987. MII_TG3_MMD_CTRL_DATA_NOINC | devad);
  988. if (err)
  989. goto done;
  990. err = tg3_writephy(tp, MII_TG3_MMD_ADDRESS, val);
  991. done:
  992. return err;
  993. }
  994. static int tg3_phy_cl45_read(struct tg3 *tp, u32 devad, u32 addr, u32 *val)
  995. {
  996. int err;
  997. err = tg3_writephy(tp, MII_TG3_MMD_CTRL, devad);
  998. if (err)
  999. goto done;
  1000. err = tg3_writephy(tp, MII_TG3_MMD_ADDRESS, addr);
  1001. if (err)
  1002. goto done;
  1003. err = tg3_writephy(tp, MII_TG3_MMD_CTRL,
  1004. MII_TG3_MMD_CTRL_DATA_NOINC | devad);
  1005. if (err)
  1006. goto done;
  1007. err = tg3_readphy(tp, MII_TG3_MMD_ADDRESS, val);
  1008. done:
  1009. return err;
  1010. }
  1011. /* tp->lock is held. */
  1012. static inline void tg3_generate_fw_event(struct tg3 *tp)
  1013. {
  1014. u32 val;
  1015. val = tr32(GRC_RX_CPU_EVENT);
  1016. val |= GRC_RX_CPU_DRIVER_EVENT;
  1017. tw32_f(GRC_RX_CPU_EVENT, val);
  1018. tp->last_event_jiffies = jiffies;
  1019. }
  1020. #define TG3_FW_EVENT_TIMEOUT_USEC 2500
  1021. /* tp->lock is held. */
  1022. static void tg3_wait_for_event_ack(struct tg3 *tp)
  1023. {
  1024. int i;
  1025. unsigned int delay_cnt;
  1026. long time_remain;
  1027. /* If enough time has passed, no wait is necessary. */
  1028. time_remain = (long)(tp->last_event_jiffies + 1 +
  1029. usecs_to_jiffies(TG3_FW_EVENT_TIMEOUT_USEC)) -
  1030. (long)jiffies;
  1031. if (time_remain < 0)
  1032. return;
  1033. /* Check if we can shorten the wait time. */
  1034. delay_cnt = jiffies_to_usecs(time_remain);
  1035. if (delay_cnt > TG3_FW_EVENT_TIMEOUT_USEC)
  1036. delay_cnt = TG3_FW_EVENT_TIMEOUT_USEC;
  1037. delay_cnt = (delay_cnt >> 3) + 1;
  1038. for (i = 0; i < delay_cnt; i++) {
  1039. if (!(tr32(GRC_RX_CPU_EVENT) & GRC_RX_CPU_DRIVER_EVENT))
  1040. break;
  1041. udelay(8);
  1042. }
  1043. }
  1044. /* tp->lock is held. */
  1045. static void tg3_ump_link_report(struct tg3 *tp)
  1046. {
  1047. u32 reg;
  1048. u32 val;
  1049. if (!(tp->tg3_flags2 & TG3_FLG2_5780_CLASS) ||
  1050. !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
  1051. return;
  1052. tg3_wait_for_event_ack(tp);
  1053. tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX, FWCMD_NICDRV_LINK_UPDATE);
  1054. tg3_write_mem(tp, NIC_SRAM_FW_CMD_LEN_MBOX, 14);
  1055. val = 0;
  1056. if (!tg3_readphy(tp, MII_BMCR, &reg))
  1057. val = reg << 16;
  1058. if (!tg3_readphy(tp, MII_BMSR, &reg))
  1059. val |= (reg & 0xffff);
  1060. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX, val);
  1061. val = 0;
  1062. if (!tg3_readphy(tp, MII_ADVERTISE, &reg))
  1063. val = reg << 16;
  1064. if (!tg3_readphy(tp, MII_LPA, &reg))
  1065. val |= (reg & 0xffff);
  1066. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 4, val);
  1067. val = 0;
  1068. if (!(tp->phy_flags & TG3_PHYFLG_MII_SERDES)) {
  1069. if (!tg3_readphy(tp, MII_CTRL1000, &reg))
  1070. val = reg << 16;
  1071. if (!tg3_readphy(tp, MII_STAT1000, &reg))
  1072. val |= (reg & 0xffff);
  1073. }
  1074. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 8, val);
  1075. if (!tg3_readphy(tp, MII_PHYADDR, &reg))
  1076. val = reg << 16;
  1077. else
  1078. val = 0;
  1079. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 12, val);
  1080. tg3_generate_fw_event(tp);
  1081. }
  1082. static void tg3_link_report(struct tg3 *tp)
  1083. {
  1084. if (!netif_carrier_ok(tp->dev)) {
  1085. netif_info(tp, link, tp->dev, "Link is down\n");
  1086. tg3_ump_link_report(tp);
  1087. } else if (netif_msg_link(tp)) {
  1088. netdev_info(tp->dev, "Link is up at %d Mbps, %s duplex\n",
  1089. (tp->link_config.active_speed == SPEED_1000 ?
  1090. 1000 :
  1091. (tp->link_config.active_speed == SPEED_100 ?
  1092. 100 : 10)),
  1093. (tp->link_config.active_duplex == DUPLEX_FULL ?
  1094. "full" : "half"));
  1095. netdev_info(tp->dev, "Flow control is %s for TX and %s for RX\n",
  1096. (tp->link_config.active_flowctrl & FLOW_CTRL_TX) ?
  1097. "on" : "off",
  1098. (tp->link_config.active_flowctrl & FLOW_CTRL_RX) ?
  1099. "on" : "off");
  1100. tg3_ump_link_report(tp);
  1101. }
  1102. }
  1103. static u16 tg3_advert_flowctrl_1000T(u8 flow_ctrl)
  1104. {
  1105. u16 miireg;
  1106. if ((flow_ctrl & FLOW_CTRL_TX) && (flow_ctrl & FLOW_CTRL_RX))
  1107. miireg = ADVERTISE_PAUSE_CAP;
  1108. else if (flow_ctrl & FLOW_CTRL_TX)
  1109. miireg = ADVERTISE_PAUSE_ASYM;
  1110. else if (flow_ctrl & FLOW_CTRL_RX)
  1111. miireg = ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM;
  1112. else
  1113. miireg = 0;
  1114. return miireg;
  1115. }
  1116. static u16 tg3_advert_flowctrl_1000X(u8 flow_ctrl)
  1117. {
  1118. u16 miireg;
  1119. if ((flow_ctrl & FLOW_CTRL_TX) && (flow_ctrl & FLOW_CTRL_RX))
  1120. miireg = ADVERTISE_1000XPAUSE;
  1121. else if (flow_ctrl & FLOW_CTRL_TX)
  1122. miireg = ADVERTISE_1000XPSE_ASYM;
  1123. else if (flow_ctrl & FLOW_CTRL_RX)
  1124. miireg = ADVERTISE_1000XPAUSE | ADVERTISE_1000XPSE_ASYM;
  1125. else
  1126. miireg = 0;
  1127. return miireg;
  1128. }
  1129. static u8 tg3_resolve_flowctrl_1000X(u16 lcladv, u16 rmtadv)
  1130. {
  1131. u8 cap = 0;
  1132. if (lcladv & ADVERTISE_1000XPAUSE) {
  1133. if (lcladv & ADVERTISE_1000XPSE_ASYM) {
  1134. if (rmtadv & LPA_1000XPAUSE)
  1135. cap = FLOW_CTRL_TX | FLOW_CTRL_RX;
  1136. else if (rmtadv & LPA_1000XPAUSE_ASYM)
  1137. cap = FLOW_CTRL_RX;
  1138. } else {
  1139. if (rmtadv & LPA_1000XPAUSE)
  1140. cap = FLOW_CTRL_TX | FLOW_CTRL_RX;
  1141. }
  1142. } else if (lcladv & ADVERTISE_1000XPSE_ASYM) {
  1143. if ((rmtadv & LPA_1000XPAUSE) && (rmtadv & LPA_1000XPAUSE_ASYM))
  1144. cap = FLOW_CTRL_TX;
  1145. }
  1146. return cap;
  1147. }
  1148. static void tg3_setup_flow_control(struct tg3 *tp, u32 lcladv, u32 rmtadv)
  1149. {
  1150. u8 autoneg;
  1151. u8 flowctrl = 0;
  1152. u32 old_rx_mode = tp->rx_mode;
  1153. u32 old_tx_mode = tp->tx_mode;
  1154. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB)
  1155. autoneg = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]->autoneg;
  1156. else
  1157. autoneg = tp->link_config.autoneg;
  1158. if (autoneg == AUTONEG_ENABLE &&
  1159. (tp->tg3_flags & TG3_FLAG_PAUSE_AUTONEG)) {
  1160. if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES)
  1161. flowctrl = tg3_resolve_flowctrl_1000X(lcladv, rmtadv);
  1162. else
  1163. flowctrl = mii_resolve_flowctrl_fdx(lcladv, rmtadv);
  1164. } else
  1165. flowctrl = tp->link_config.flowctrl;
  1166. tp->link_config.active_flowctrl = flowctrl;
  1167. if (flowctrl & FLOW_CTRL_RX)
  1168. tp->rx_mode |= RX_MODE_FLOW_CTRL_ENABLE;
  1169. else
  1170. tp->rx_mode &= ~RX_MODE_FLOW_CTRL_ENABLE;
  1171. if (old_rx_mode != tp->rx_mode)
  1172. tw32_f(MAC_RX_MODE, tp->rx_mode);
  1173. if (flowctrl & FLOW_CTRL_TX)
  1174. tp->tx_mode |= TX_MODE_FLOW_CTRL_ENABLE;
  1175. else
  1176. tp->tx_mode &= ~TX_MODE_FLOW_CTRL_ENABLE;
  1177. if (old_tx_mode != tp->tx_mode)
  1178. tw32_f(MAC_TX_MODE, tp->tx_mode);
  1179. }
  1180. static void tg3_adjust_link(struct net_device *dev)
  1181. {
  1182. u8 oldflowctrl, linkmesg = 0;
  1183. u32 mac_mode, lcl_adv, rmt_adv;
  1184. struct tg3 *tp = netdev_priv(dev);
  1185. struct phy_device *phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  1186. spin_lock_bh(&tp->lock);
  1187. mac_mode = tp->mac_mode & ~(MAC_MODE_PORT_MODE_MASK |
  1188. MAC_MODE_HALF_DUPLEX);
  1189. oldflowctrl = tp->link_config.active_flowctrl;
  1190. if (phydev->link) {
  1191. lcl_adv = 0;
  1192. rmt_adv = 0;
  1193. if (phydev->speed == SPEED_100 || phydev->speed == SPEED_10)
  1194. mac_mode |= MAC_MODE_PORT_MODE_MII;
  1195. else if (phydev->speed == SPEED_1000 ||
  1196. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785)
  1197. mac_mode |= MAC_MODE_PORT_MODE_GMII;
  1198. else
  1199. mac_mode |= MAC_MODE_PORT_MODE_MII;
  1200. if (phydev->duplex == DUPLEX_HALF)
  1201. mac_mode |= MAC_MODE_HALF_DUPLEX;
  1202. else {
  1203. lcl_adv = tg3_advert_flowctrl_1000T(
  1204. tp->link_config.flowctrl);
  1205. if (phydev->pause)
  1206. rmt_adv = LPA_PAUSE_CAP;
  1207. if (phydev->asym_pause)
  1208. rmt_adv |= LPA_PAUSE_ASYM;
  1209. }
  1210. tg3_setup_flow_control(tp, lcl_adv, rmt_adv);
  1211. } else
  1212. mac_mode |= MAC_MODE_PORT_MODE_GMII;
  1213. if (mac_mode != tp->mac_mode) {
  1214. tp->mac_mode = mac_mode;
  1215. tw32_f(MAC_MODE, tp->mac_mode);
  1216. udelay(40);
  1217. }
  1218. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785) {
  1219. if (phydev->speed == SPEED_10)
  1220. tw32(MAC_MI_STAT,
  1221. MAC_MI_STAT_10MBPS_MODE |
  1222. MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
  1223. else
  1224. tw32(MAC_MI_STAT, MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
  1225. }
  1226. if (phydev->speed == SPEED_1000 && phydev->duplex == DUPLEX_HALF)
  1227. tw32(MAC_TX_LENGTHS,
  1228. ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  1229. (6 << TX_LENGTHS_IPG_SHIFT) |
  1230. (0xff << TX_LENGTHS_SLOT_TIME_SHIFT)));
  1231. else
  1232. tw32(MAC_TX_LENGTHS,
  1233. ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  1234. (6 << TX_LENGTHS_IPG_SHIFT) |
  1235. (32 << TX_LENGTHS_SLOT_TIME_SHIFT)));
  1236. if ((phydev->link && tp->link_config.active_speed == SPEED_INVALID) ||
  1237. (!phydev->link && tp->link_config.active_speed != SPEED_INVALID) ||
  1238. phydev->speed != tp->link_config.active_speed ||
  1239. phydev->duplex != tp->link_config.active_duplex ||
  1240. oldflowctrl != tp->link_config.active_flowctrl)
  1241. linkmesg = 1;
  1242. tp->link_config.active_speed = phydev->speed;
  1243. tp->link_config.active_duplex = phydev->duplex;
  1244. spin_unlock_bh(&tp->lock);
  1245. if (linkmesg)
  1246. tg3_link_report(tp);
  1247. }
  1248. static int tg3_phy_init(struct tg3 *tp)
  1249. {
  1250. struct phy_device *phydev;
  1251. if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED)
  1252. return 0;
  1253. /* Bring the PHY back to a known state. */
  1254. tg3_bmcr_reset(tp);
  1255. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  1256. /* Attach the MAC to the PHY. */
  1257. phydev = phy_connect(tp->dev, dev_name(&phydev->dev), tg3_adjust_link,
  1258. phydev->dev_flags, phydev->interface);
  1259. if (IS_ERR(phydev)) {
  1260. dev_err(&tp->pdev->dev, "Could not attach to PHY\n");
  1261. return PTR_ERR(phydev);
  1262. }
  1263. /* Mask with MAC supported features. */
  1264. switch (phydev->interface) {
  1265. case PHY_INTERFACE_MODE_GMII:
  1266. case PHY_INTERFACE_MODE_RGMII:
  1267. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY)) {
  1268. phydev->supported &= (PHY_GBIT_FEATURES |
  1269. SUPPORTED_Pause |
  1270. SUPPORTED_Asym_Pause);
  1271. break;
  1272. }
  1273. /* fallthru */
  1274. case PHY_INTERFACE_MODE_MII:
  1275. phydev->supported &= (PHY_BASIC_FEATURES |
  1276. SUPPORTED_Pause |
  1277. SUPPORTED_Asym_Pause);
  1278. break;
  1279. default:
  1280. phy_disconnect(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
  1281. return -EINVAL;
  1282. }
  1283. tp->phy_flags |= TG3_PHYFLG_IS_CONNECTED;
  1284. phydev->advertising = phydev->supported;
  1285. return 0;
  1286. }
  1287. static void tg3_phy_start(struct tg3 *tp)
  1288. {
  1289. struct phy_device *phydev;
  1290. if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
  1291. return;
  1292. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  1293. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER) {
  1294. tp->phy_flags &= ~TG3_PHYFLG_IS_LOW_POWER;
  1295. phydev->speed = tp->link_config.orig_speed;
  1296. phydev->duplex = tp->link_config.orig_duplex;
  1297. phydev->autoneg = tp->link_config.orig_autoneg;
  1298. phydev->advertising = tp->link_config.orig_advertising;
  1299. }
  1300. phy_start(phydev);
  1301. phy_start_aneg(phydev);
  1302. }
  1303. static void tg3_phy_stop(struct tg3 *tp)
  1304. {
  1305. if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
  1306. return;
  1307. phy_stop(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
  1308. }
  1309. static void tg3_phy_fini(struct tg3 *tp)
  1310. {
  1311. if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) {
  1312. phy_disconnect(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
  1313. tp->phy_flags &= ~TG3_PHYFLG_IS_CONNECTED;
  1314. }
  1315. }
  1316. static int tg3_phydsp_read(struct tg3 *tp, u32 reg, u32 *val)
  1317. {
  1318. int err;
  1319. err = tg3_writephy(tp, MII_TG3_DSP_ADDRESS, reg);
  1320. if (!err)
  1321. err = tg3_readphy(tp, MII_TG3_DSP_RW_PORT, val);
  1322. return err;
  1323. }
  1324. static int tg3_phydsp_write(struct tg3 *tp, u32 reg, u32 val)
  1325. {
  1326. int err;
  1327. err = tg3_writephy(tp, MII_TG3_DSP_ADDRESS, reg);
  1328. if (!err)
  1329. err = tg3_writephy(tp, MII_TG3_DSP_RW_PORT, val);
  1330. return err;
  1331. }
  1332. static void tg3_phy_fet_toggle_apd(struct tg3 *tp, bool enable)
  1333. {
  1334. u32 phytest;
  1335. if (!tg3_readphy(tp, MII_TG3_FET_TEST, &phytest)) {
  1336. u32 phy;
  1337. tg3_writephy(tp, MII_TG3_FET_TEST,
  1338. phytest | MII_TG3_FET_SHADOW_EN);
  1339. if (!tg3_readphy(tp, MII_TG3_FET_SHDW_AUXSTAT2, &phy)) {
  1340. if (enable)
  1341. phy |= MII_TG3_FET_SHDW_AUXSTAT2_APD;
  1342. else
  1343. phy &= ~MII_TG3_FET_SHDW_AUXSTAT2_APD;
  1344. tg3_writephy(tp, MII_TG3_FET_SHDW_AUXSTAT2, phy);
  1345. }
  1346. tg3_writephy(tp, MII_TG3_FET_TEST, phytest);
  1347. }
  1348. }
  1349. static void tg3_phy_toggle_apd(struct tg3 *tp, bool enable)
  1350. {
  1351. u32 reg;
  1352. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS) ||
  1353. ((tp->tg3_flags3 & TG3_FLG3_5717_PLUS) &&
  1354. (tp->phy_flags & TG3_PHYFLG_MII_SERDES)))
  1355. return;
  1356. if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
  1357. tg3_phy_fet_toggle_apd(tp, enable);
  1358. return;
  1359. }
  1360. reg = MII_TG3_MISC_SHDW_WREN |
  1361. MII_TG3_MISC_SHDW_SCR5_SEL |
  1362. MII_TG3_MISC_SHDW_SCR5_LPED |
  1363. MII_TG3_MISC_SHDW_SCR5_DLPTLM |
  1364. MII_TG3_MISC_SHDW_SCR5_SDTL |
  1365. MII_TG3_MISC_SHDW_SCR5_C125OE;
  1366. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5784 || !enable)
  1367. reg |= MII_TG3_MISC_SHDW_SCR5_DLLAPD;
  1368. tg3_writephy(tp, MII_TG3_MISC_SHDW, reg);
  1369. reg = MII_TG3_MISC_SHDW_WREN |
  1370. MII_TG3_MISC_SHDW_APD_SEL |
  1371. MII_TG3_MISC_SHDW_APD_WKTM_84MS;
  1372. if (enable)
  1373. reg |= MII_TG3_MISC_SHDW_APD_ENABLE;
  1374. tg3_writephy(tp, MII_TG3_MISC_SHDW, reg);
  1375. }
  1376. static void tg3_phy_toggle_automdix(struct tg3 *tp, int enable)
  1377. {
  1378. u32 phy;
  1379. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS) ||
  1380. (tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
  1381. return;
  1382. if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
  1383. u32 ephy;
  1384. if (!tg3_readphy(tp, MII_TG3_FET_TEST, &ephy)) {
  1385. u32 reg = MII_TG3_FET_SHDW_MISCCTRL;
  1386. tg3_writephy(tp, MII_TG3_FET_TEST,
  1387. ephy | MII_TG3_FET_SHADOW_EN);
  1388. if (!tg3_readphy(tp, reg, &phy)) {
  1389. if (enable)
  1390. phy |= MII_TG3_FET_SHDW_MISCCTRL_MDIX;
  1391. else
  1392. phy &= ~MII_TG3_FET_SHDW_MISCCTRL_MDIX;
  1393. tg3_writephy(tp, reg, phy);
  1394. }
  1395. tg3_writephy(tp, MII_TG3_FET_TEST, ephy);
  1396. }
  1397. } else {
  1398. phy = MII_TG3_AUXCTL_MISC_RDSEL_MISC |
  1399. MII_TG3_AUXCTL_SHDWSEL_MISC;
  1400. if (!tg3_writephy(tp, MII_TG3_AUX_CTRL, phy) &&
  1401. !tg3_readphy(tp, MII_TG3_AUX_CTRL, &phy)) {
  1402. if (enable)
  1403. phy |= MII_TG3_AUXCTL_MISC_FORCE_AMDIX;
  1404. else
  1405. phy &= ~MII_TG3_AUXCTL_MISC_FORCE_AMDIX;
  1406. phy |= MII_TG3_AUXCTL_MISC_WREN;
  1407. tg3_writephy(tp, MII_TG3_AUX_CTRL, phy);
  1408. }
  1409. }
  1410. }
  1411. static void tg3_phy_set_wirespeed(struct tg3 *tp)
  1412. {
  1413. u32 val;
  1414. if (tp->phy_flags & TG3_PHYFLG_NO_ETH_WIRE_SPEED)
  1415. return;
  1416. if (!tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x7007) &&
  1417. !tg3_readphy(tp, MII_TG3_AUX_CTRL, &val))
  1418. tg3_writephy(tp, MII_TG3_AUX_CTRL,
  1419. (val | (1 << 15) | (1 << 4)));
  1420. }
  1421. static void tg3_phy_apply_otp(struct tg3 *tp)
  1422. {
  1423. u32 otp, phy;
  1424. if (!tp->phy_otp)
  1425. return;
  1426. otp = tp->phy_otp;
  1427. /* Enable SM_DSP clock and tx 6dB coding. */
  1428. phy = MII_TG3_AUXCTL_SHDWSEL_AUXCTL |
  1429. MII_TG3_AUXCTL_ACTL_SMDSP_ENA |
  1430. MII_TG3_AUXCTL_ACTL_TX_6DB;
  1431. tg3_writephy(tp, MII_TG3_AUX_CTRL, phy);
  1432. phy = ((otp & TG3_OTP_AGCTGT_MASK) >> TG3_OTP_AGCTGT_SHIFT);
  1433. phy |= MII_TG3_DSP_TAP1_AGCTGT_DFLT;
  1434. tg3_phydsp_write(tp, MII_TG3_DSP_TAP1, phy);
  1435. phy = ((otp & TG3_OTP_HPFFLTR_MASK) >> TG3_OTP_HPFFLTR_SHIFT) |
  1436. ((otp & TG3_OTP_HPFOVER_MASK) >> TG3_OTP_HPFOVER_SHIFT);
  1437. tg3_phydsp_write(tp, MII_TG3_DSP_AADJ1CH0, phy);
  1438. phy = ((otp & TG3_OTP_LPFDIS_MASK) >> TG3_OTP_LPFDIS_SHIFT);
  1439. phy |= MII_TG3_DSP_AADJ1CH3_ADCCKADJ;
  1440. tg3_phydsp_write(tp, MII_TG3_DSP_AADJ1CH3, phy);
  1441. phy = ((otp & TG3_OTP_VDAC_MASK) >> TG3_OTP_VDAC_SHIFT);
  1442. tg3_phydsp_write(tp, MII_TG3_DSP_EXP75, phy);
  1443. phy = ((otp & TG3_OTP_10BTAMP_MASK) >> TG3_OTP_10BTAMP_SHIFT);
  1444. tg3_phydsp_write(tp, MII_TG3_DSP_EXP96, phy);
  1445. phy = ((otp & TG3_OTP_ROFF_MASK) >> TG3_OTP_ROFF_SHIFT) |
  1446. ((otp & TG3_OTP_RCOFF_MASK) >> TG3_OTP_RCOFF_SHIFT);
  1447. tg3_phydsp_write(tp, MII_TG3_DSP_EXP97, phy);
  1448. /* Turn off SM_DSP clock. */
  1449. phy = MII_TG3_AUXCTL_SHDWSEL_AUXCTL |
  1450. MII_TG3_AUXCTL_ACTL_TX_6DB;
  1451. tg3_writephy(tp, MII_TG3_AUX_CTRL, phy);
  1452. }
  1453. static void tg3_phy_eee_adjust(struct tg3 *tp, u32 current_link_up)
  1454. {
  1455. u32 val;
  1456. if (!(tp->phy_flags & TG3_PHYFLG_EEE_CAP))
  1457. return;
  1458. tp->setlpicnt = 0;
  1459. if (tp->link_config.autoneg == AUTONEG_ENABLE &&
  1460. current_link_up == 1 &&
  1461. tp->link_config.active_duplex == DUPLEX_FULL &&
  1462. (tp->link_config.active_speed == SPEED_100 ||
  1463. tp->link_config.active_speed == SPEED_1000)) {
  1464. u32 eeectl;
  1465. if (tp->link_config.active_speed == SPEED_1000)
  1466. eeectl = TG3_CPMU_EEE_CTRL_EXIT_16_5_US;
  1467. else
  1468. eeectl = TG3_CPMU_EEE_CTRL_EXIT_36_US;
  1469. tw32(TG3_CPMU_EEE_CTRL, eeectl);
  1470. tg3_phy_cl45_read(tp, MDIO_MMD_AN,
  1471. TG3_CL45_D7_EEERES_STAT, &val);
  1472. switch (val) {
  1473. case TG3_CL45_D7_EEERES_STAT_LP_1000T:
  1474. switch (GET_ASIC_REV(tp->pci_chip_rev_id)) {
  1475. case ASIC_REV_5717:
  1476. case ASIC_REV_5719:
  1477. case ASIC_REV_57765:
  1478. /* Enable SM_DSP clock and tx 6dB coding. */
  1479. val = MII_TG3_AUXCTL_SHDWSEL_AUXCTL |
  1480. MII_TG3_AUXCTL_ACTL_SMDSP_ENA |
  1481. MII_TG3_AUXCTL_ACTL_TX_6DB;
  1482. tg3_writephy(tp, MII_TG3_AUX_CTRL, val);
  1483. tg3_phydsp_write(tp, MII_TG3_DSP_TAP26, 0x0000);
  1484. /* Turn off SM_DSP clock. */
  1485. val = MII_TG3_AUXCTL_SHDWSEL_AUXCTL |
  1486. MII_TG3_AUXCTL_ACTL_TX_6DB;
  1487. tg3_writephy(tp, MII_TG3_AUX_CTRL, val);
  1488. }
  1489. /* Fallthrough */
  1490. case TG3_CL45_D7_EEERES_STAT_LP_100TX:
  1491. tp->setlpicnt = 2;
  1492. }
  1493. }
  1494. if (!tp->setlpicnt) {
  1495. val = tr32(TG3_CPMU_EEE_MODE);
  1496. tw32(TG3_CPMU_EEE_MODE, val & ~TG3_CPMU_EEEMD_LPI_ENABLE);
  1497. }
  1498. }
  1499. static int tg3_wait_macro_done(struct tg3 *tp)
  1500. {
  1501. int limit = 100;
  1502. while (limit--) {
  1503. u32 tmp32;
  1504. if (!tg3_readphy(tp, MII_TG3_DSP_CONTROL, &tmp32)) {
  1505. if ((tmp32 & 0x1000) == 0)
  1506. break;
  1507. }
  1508. }
  1509. if (limit < 0)
  1510. return -EBUSY;
  1511. return 0;
  1512. }
  1513. static int tg3_phy_write_and_check_testpat(struct tg3 *tp, int *resetp)
  1514. {
  1515. static const u32 test_pat[4][6] = {
  1516. { 0x00005555, 0x00000005, 0x00002aaa, 0x0000000a, 0x00003456, 0x00000003 },
  1517. { 0x00002aaa, 0x0000000a, 0x00003333, 0x00000003, 0x0000789a, 0x00000005 },
  1518. { 0x00005a5a, 0x00000005, 0x00002a6a, 0x0000000a, 0x00001bcd, 0x00000003 },
  1519. { 0x00002a5a, 0x0000000a, 0x000033c3, 0x00000003, 0x00002ef1, 0x00000005 }
  1520. };
  1521. int chan;
  1522. for (chan = 0; chan < 4; chan++) {
  1523. int i;
  1524. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  1525. (chan * 0x2000) | 0x0200);
  1526. tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0002);
  1527. for (i = 0; i < 6; i++)
  1528. tg3_writephy(tp, MII_TG3_DSP_RW_PORT,
  1529. test_pat[chan][i]);
  1530. tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0202);
  1531. if (tg3_wait_macro_done(tp)) {
  1532. *resetp = 1;
  1533. return -EBUSY;
  1534. }
  1535. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  1536. (chan * 0x2000) | 0x0200);
  1537. tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0082);
  1538. if (tg3_wait_macro_done(tp)) {
  1539. *resetp = 1;
  1540. return -EBUSY;
  1541. }
  1542. tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0802);
  1543. if (tg3_wait_macro_done(tp)) {
  1544. *resetp = 1;
  1545. return -EBUSY;
  1546. }
  1547. for (i = 0; i < 6; i += 2) {
  1548. u32 low, high;
  1549. if (tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &low) ||
  1550. tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &high) ||
  1551. tg3_wait_macro_done(tp)) {
  1552. *resetp = 1;
  1553. return -EBUSY;
  1554. }
  1555. low &= 0x7fff;
  1556. high &= 0x000f;
  1557. if (low != test_pat[chan][i] ||
  1558. high != test_pat[chan][i+1]) {
  1559. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000b);
  1560. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x4001);
  1561. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x4005);
  1562. return -EBUSY;
  1563. }
  1564. }
  1565. }
  1566. return 0;
  1567. }
  1568. static int tg3_phy_reset_chanpat(struct tg3 *tp)
  1569. {
  1570. int chan;
  1571. for (chan = 0; chan < 4; chan++) {
  1572. int i;
  1573. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  1574. (chan * 0x2000) | 0x0200);
  1575. tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0002);
  1576. for (i = 0; i < 6; i++)
  1577. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x000);
  1578. tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0202);
  1579. if (tg3_wait_macro_done(tp))
  1580. return -EBUSY;
  1581. }
  1582. return 0;
  1583. }
  1584. static int tg3_phy_reset_5703_4_5(struct tg3 *tp)
  1585. {
  1586. u32 reg32, phy9_orig;
  1587. int retries, do_phy_reset, err;
  1588. retries = 10;
  1589. do_phy_reset = 1;
  1590. do {
  1591. if (do_phy_reset) {
  1592. err = tg3_bmcr_reset(tp);
  1593. if (err)
  1594. return err;
  1595. do_phy_reset = 0;
  1596. }
  1597. /* Disable transmitter and interrupt. */
  1598. if (tg3_readphy(tp, MII_TG3_EXT_CTRL, &reg32))
  1599. continue;
  1600. reg32 |= 0x3000;
  1601. tg3_writephy(tp, MII_TG3_EXT_CTRL, reg32);
  1602. /* Set full-duplex, 1000 mbps. */
  1603. tg3_writephy(tp, MII_BMCR,
  1604. BMCR_FULLDPLX | TG3_BMCR_SPEED1000);
  1605. /* Set to master mode. */
  1606. if (tg3_readphy(tp, MII_TG3_CTRL, &phy9_orig))
  1607. continue;
  1608. tg3_writephy(tp, MII_TG3_CTRL,
  1609. (MII_TG3_CTRL_AS_MASTER |
  1610. MII_TG3_CTRL_ENABLE_AS_MASTER));
  1611. /* Enable SM_DSP_CLOCK and 6dB. */
  1612. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0c00);
  1613. /* Block the PHY control access. */
  1614. tg3_phydsp_write(tp, 0x8005, 0x0800);
  1615. err = tg3_phy_write_and_check_testpat(tp, &do_phy_reset);
  1616. if (!err)
  1617. break;
  1618. } while (--retries);
  1619. err = tg3_phy_reset_chanpat(tp);
  1620. if (err)
  1621. return err;
  1622. tg3_phydsp_write(tp, 0x8005, 0x0000);
  1623. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8200);
  1624. tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0000);
  1625. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  1626. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  1627. /* Set Extended packet length bit for jumbo frames */
  1628. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x4400);
  1629. } else {
  1630. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0400);
  1631. }
  1632. tg3_writephy(tp, MII_TG3_CTRL, phy9_orig);
  1633. if (!tg3_readphy(tp, MII_TG3_EXT_CTRL, &reg32)) {
  1634. reg32 &= ~0x3000;
  1635. tg3_writephy(tp, MII_TG3_EXT_CTRL, reg32);
  1636. } else if (!err)
  1637. err = -EBUSY;
  1638. return err;
  1639. }
  1640. /* This will reset the tigon3 PHY if there is no valid
  1641. * link unless the FORCE argument is non-zero.
  1642. */
  1643. static int tg3_phy_reset(struct tg3 *tp)
  1644. {
  1645. u32 val, cpmuctrl;
  1646. int err;
  1647. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  1648. val = tr32(GRC_MISC_CFG);
  1649. tw32_f(GRC_MISC_CFG, val & ~GRC_MISC_CFG_EPHY_IDDQ);
  1650. udelay(40);
  1651. }
  1652. err = tg3_readphy(tp, MII_BMSR, &val);
  1653. err |= tg3_readphy(tp, MII_BMSR, &val);
  1654. if (err != 0)
  1655. return -EBUSY;
  1656. if (netif_running(tp->dev) && netif_carrier_ok(tp->dev)) {
  1657. netif_carrier_off(tp->dev);
  1658. tg3_link_report(tp);
  1659. }
  1660. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  1661. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  1662. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  1663. err = tg3_phy_reset_5703_4_5(tp);
  1664. if (err)
  1665. return err;
  1666. goto out;
  1667. }
  1668. cpmuctrl = 0;
  1669. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
  1670. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) {
  1671. cpmuctrl = tr32(TG3_CPMU_CTRL);
  1672. if (cpmuctrl & CPMU_CTRL_GPHY_10MB_RXONLY)
  1673. tw32(TG3_CPMU_CTRL,
  1674. cpmuctrl & ~CPMU_CTRL_GPHY_10MB_RXONLY);
  1675. }
  1676. err = tg3_bmcr_reset(tp);
  1677. if (err)
  1678. return err;
  1679. if (cpmuctrl & CPMU_CTRL_GPHY_10MB_RXONLY) {
  1680. val = MII_TG3_DSP_EXP8_AEDW | MII_TG3_DSP_EXP8_REJ2MHz;
  1681. tg3_phydsp_write(tp, MII_TG3_DSP_EXP8, val);
  1682. tw32(TG3_CPMU_CTRL, cpmuctrl);
  1683. }
  1684. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX ||
  1685. GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5761_AX) {
  1686. val = tr32(TG3_CPMU_LSPD_1000MB_CLK);
  1687. if ((val & CPMU_LSPD_1000MB_MACCLK_MASK) ==
  1688. CPMU_LSPD_1000MB_MACCLK_12_5) {
  1689. val &= ~CPMU_LSPD_1000MB_MACCLK_MASK;
  1690. udelay(40);
  1691. tw32_f(TG3_CPMU_LSPD_1000MB_CLK, val);
  1692. }
  1693. }
  1694. if ((tp->tg3_flags3 & TG3_FLG3_5717_PLUS) &&
  1695. (tp->phy_flags & TG3_PHYFLG_MII_SERDES))
  1696. return 0;
  1697. tg3_phy_apply_otp(tp);
  1698. if (tp->phy_flags & TG3_PHYFLG_ENABLE_APD)
  1699. tg3_phy_toggle_apd(tp, true);
  1700. else
  1701. tg3_phy_toggle_apd(tp, false);
  1702. out:
  1703. if (tp->phy_flags & TG3_PHYFLG_ADC_BUG) {
  1704. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0c00);
  1705. tg3_phydsp_write(tp, 0x201f, 0x2aaa);
  1706. tg3_phydsp_write(tp, 0x000a, 0x0323);
  1707. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0400);
  1708. }
  1709. if (tp->phy_flags & TG3_PHYFLG_5704_A0_BUG) {
  1710. tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8d68);
  1711. tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8d68);
  1712. }
  1713. if (tp->phy_flags & TG3_PHYFLG_BER_BUG) {
  1714. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0c00);
  1715. tg3_phydsp_write(tp, 0x000a, 0x310b);
  1716. tg3_phydsp_write(tp, 0x201f, 0x9506);
  1717. tg3_phydsp_write(tp, 0x401f, 0x14e2);
  1718. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0400);
  1719. } else if (tp->phy_flags & TG3_PHYFLG_JITTER_BUG) {
  1720. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0c00);
  1721. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000a);
  1722. if (tp->phy_flags & TG3_PHYFLG_ADJUST_TRIM) {
  1723. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x110b);
  1724. tg3_writephy(tp, MII_TG3_TEST1,
  1725. MII_TG3_TEST1_TRIM_EN | 0x4);
  1726. } else
  1727. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x010b);
  1728. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0400);
  1729. }
  1730. /* Set Extended packet length bit (bit 14) on all chips that */
  1731. /* support jumbo frames */
  1732. if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
  1733. /* Cannot do read-modify-write on 5401 */
  1734. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x4c20);
  1735. } else if (tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) {
  1736. /* Set bit 14 with read-modify-write to preserve other bits */
  1737. if (!tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0007) &&
  1738. !tg3_readphy(tp, MII_TG3_AUX_CTRL, &val))
  1739. tg3_writephy(tp, MII_TG3_AUX_CTRL, val | 0x4000);
  1740. }
  1741. /* Set phy register 0x10 bit 0 to high fifo elasticity to support
  1742. * jumbo frames transmission.
  1743. */
  1744. if (tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) {
  1745. if (!tg3_readphy(tp, MII_TG3_EXT_CTRL, &val))
  1746. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  1747. val | MII_TG3_EXT_CTRL_FIFO_ELASTIC);
  1748. }
  1749. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  1750. /* adjust output voltage */
  1751. tg3_writephy(tp, MII_TG3_FET_PTEST, 0x12);
  1752. }
  1753. tg3_phy_toggle_automdix(tp, 1);
  1754. tg3_phy_set_wirespeed(tp);
  1755. return 0;
  1756. }
  1757. static void tg3_frob_aux_power(struct tg3 *tp)
  1758. {
  1759. bool need_vaux = false;
  1760. /* The GPIOs do something completely different on 57765. */
  1761. if ((tp->tg3_flags2 & TG3_FLG2_IS_NIC) == 0 ||
  1762. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
  1763. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  1764. return;
  1765. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  1766. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714 ||
  1767. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  1768. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) &&
  1769. tp->pdev_peer != tp->pdev) {
  1770. struct net_device *dev_peer;
  1771. dev_peer = pci_get_drvdata(tp->pdev_peer);
  1772. /* remove_one() may have been run on the peer. */
  1773. if (dev_peer) {
  1774. struct tg3 *tp_peer = netdev_priv(dev_peer);
  1775. if (tp_peer->tg3_flags & TG3_FLAG_INIT_COMPLETE)
  1776. return;
  1777. if ((tp_peer->tg3_flags & TG3_FLAG_WOL_ENABLE) ||
  1778. (tp_peer->tg3_flags & TG3_FLAG_ENABLE_ASF))
  1779. need_vaux = true;
  1780. }
  1781. }
  1782. if ((tp->tg3_flags & TG3_FLAG_WOL_ENABLE) ||
  1783. (tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
  1784. need_vaux = true;
  1785. if (need_vaux) {
  1786. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  1787. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  1788. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1789. (GRC_LCLCTRL_GPIO_OE0 |
  1790. GRC_LCLCTRL_GPIO_OE1 |
  1791. GRC_LCLCTRL_GPIO_OE2 |
  1792. GRC_LCLCTRL_GPIO_OUTPUT0 |
  1793. GRC_LCLCTRL_GPIO_OUTPUT1),
  1794. 100);
  1795. } else if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761 ||
  1796. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761S) {
  1797. /* The 5761 non-e device swaps GPIO 0 and GPIO 2. */
  1798. u32 grc_local_ctrl = GRC_LCLCTRL_GPIO_OE0 |
  1799. GRC_LCLCTRL_GPIO_OE1 |
  1800. GRC_LCLCTRL_GPIO_OE2 |
  1801. GRC_LCLCTRL_GPIO_OUTPUT0 |
  1802. GRC_LCLCTRL_GPIO_OUTPUT1 |
  1803. tp->grc_local_ctrl;
  1804. tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl, 100);
  1805. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OUTPUT2;
  1806. tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl, 100);
  1807. grc_local_ctrl &= ~GRC_LCLCTRL_GPIO_OUTPUT0;
  1808. tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl, 100);
  1809. } else {
  1810. u32 no_gpio2;
  1811. u32 grc_local_ctrl = 0;
  1812. /* Workaround to prevent overdrawing Amps. */
  1813. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  1814. ASIC_REV_5714) {
  1815. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE3;
  1816. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1817. grc_local_ctrl, 100);
  1818. }
  1819. /* On 5753 and variants, GPIO2 cannot be used. */
  1820. no_gpio2 = tp->nic_sram_data_cfg &
  1821. NIC_SRAM_DATA_CFG_NO_GPIO2;
  1822. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE0 |
  1823. GRC_LCLCTRL_GPIO_OE1 |
  1824. GRC_LCLCTRL_GPIO_OE2 |
  1825. GRC_LCLCTRL_GPIO_OUTPUT1 |
  1826. GRC_LCLCTRL_GPIO_OUTPUT2;
  1827. if (no_gpio2) {
  1828. grc_local_ctrl &= ~(GRC_LCLCTRL_GPIO_OE2 |
  1829. GRC_LCLCTRL_GPIO_OUTPUT2);
  1830. }
  1831. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1832. grc_local_ctrl, 100);
  1833. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OUTPUT0;
  1834. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1835. grc_local_ctrl, 100);
  1836. if (!no_gpio2) {
  1837. grc_local_ctrl &= ~GRC_LCLCTRL_GPIO_OUTPUT2;
  1838. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1839. grc_local_ctrl, 100);
  1840. }
  1841. }
  1842. } else {
  1843. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  1844. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701) {
  1845. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1846. (GRC_LCLCTRL_GPIO_OE1 |
  1847. GRC_LCLCTRL_GPIO_OUTPUT1), 100);
  1848. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1849. GRC_LCLCTRL_GPIO_OE1, 100);
  1850. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1851. (GRC_LCLCTRL_GPIO_OE1 |
  1852. GRC_LCLCTRL_GPIO_OUTPUT1), 100);
  1853. }
  1854. }
  1855. }
  1856. static int tg3_5700_link_polarity(struct tg3 *tp, u32 speed)
  1857. {
  1858. if (tp->led_ctrl == LED_CTRL_MODE_PHY_2)
  1859. return 1;
  1860. else if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5411) {
  1861. if (speed != SPEED_10)
  1862. return 1;
  1863. } else if (speed == SPEED_10)
  1864. return 1;
  1865. return 0;
  1866. }
  1867. static int tg3_setup_phy(struct tg3 *, int);
  1868. #define RESET_KIND_SHUTDOWN 0
  1869. #define RESET_KIND_INIT 1
  1870. #define RESET_KIND_SUSPEND 2
  1871. static void tg3_write_sig_post_reset(struct tg3 *, int);
  1872. static int tg3_halt_cpu(struct tg3 *, u32);
  1873. static void tg3_power_down_phy(struct tg3 *tp, bool do_low_power)
  1874. {
  1875. u32 val;
  1876. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
  1877. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  1878. u32 sg_dig_ctrl = tr32(SG_DIG_CTRL);
  1879. u32 serdes_cfg = tr32(MAC_SERDES_CFG);
  1880. sg_dig_ctrl |=
  1881. SG_DIG_USING_HW_AUTONEG | SG_DIG_SOFT_RESET;
  1882. tw32(SG_DIG_CTRL, sg_dig_ctrl);
  1883. tw32(MAC_SERDES_CFG, serdes_cfg | (1 << 15));
  1884. }
  1885. return;
  1886. }
  1887. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  1888. tg3_bmcr_reset(tp);
  1889. val = tr32(GRC_MISC_CFG);
  1890. tw32_f(GRC_MISC_CFG, val | GRC_MISC_CFG_EPHY_IDDQ);
  1891. udelay(40);
  1892. return;
  1893. } else if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
  1894. u32 phytest;
  1895. if (!tg3_readphy(tp, MII_TG3_FET_TEST, &phytest)) {
  1896. u32 phy;
  1897. tg3_writephy(tp, MII_ADVERTISE, 0);
  1898. tg3_writephy(tp, MII_BMCR,
  1899. BMCR_ANENABLE | BMCR_ANRESTART);
  1900. tg3_writephy(tp, MII_TG3_FET_TEST,
  1901. phytest | MII_TG3_FET_SHADOW_EN);
  1902. if (!tg3_readphy(tp, MII_TG3_FET_SHDW_AUXMODE4, &phy)) {
  1903. phy |= MII_TG3_FET_SHDW_AUXMODE4_SBPD;
  1904. tg3_writephy(tp,
  1905. MII_TG3_FET_SHDW_AUXMODE4,
  1906. phy);
  1907. }
  1908. tg3_writephy(tp, MII_TG3_FET_TEST, phytest);
  1909. }
  1910. return;
  1911. } else if (do_low_power) {
  1912. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  1913. MII_TG3_EXT_CTRL_FORCE_LED_OFF);
  1914. tg3_writephy(tp, MII_TG3_AUX_CTRL,
  1915. MII_TG3_AUXCTL_SHDWSEL_PWRCTL |
  1916. MII_TG3_AUXCTL_PCTL_100TX_LPWR |
  1917. MII_TG3_AUXCTL_PCTL_SPR_ISOLATE |
  1918. MII_TG3_AUXCTL_PCTL_VREG_11V);
  1919. }
  1920. /* The PHY should not be powered down on some chips because
  1921. * of bugs.
  1922. */
  1923. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  1924. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  1925. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780 &&
  1926. (tp->phy_flags & TG3_PHYFLG_MII_SERDES)))
  1927. return;
  1928. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX ||
  1929. GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5761_AX) {
  1930. val = tr32(TG3_CPMU_LSPD_1000MB_CLK);
  1931. val &= ~CPMU_LSPD_1000MB_MACCLK_MASK;
  1932. val |= CPMU_LSPD_1000MB_MACCLK_12_5;
  1933. tw32_f(TG3_CPMU_LSPD_1000MB_CLK, val);
  1934. }
  1935. tg3_writephy(tp, MII_BMCR, BMCR_PDOWN);
  1936. }
  1937. /* tp->lock is held. */
  1938. static int tg3_nvram_lock(struct tg3 *tp)
  1939. {
  1940. if (tp->tg3_flags & TG3_FLAG_NVRAM) {
  1941. int i;
  1942. if (tp->nvram_lock_cnt == 0) {
  1943. tw32(NVRAM_SWARB, SWARB_REQ_SET1);
  1944. for (i = 0; i < 8000; i++) {
  1945. if (tr32(NVRAM_SWARB) & SWARB_GNT1)
  1946. break;
  1947. udelay(20);
  1948. }
  1949. if (i == 8000) {
  1950. tw32(NVRAM_SWARB, SWARB_REQ_CLR1);
  1951. return -ENODEV;
  1952. }
  1953. }
  1954. tp->nvram_lock_cnt++;
  1955. }
  1956. return 0;
  1957. }
  1958. /* tp->lock is held. */
  1959. static void tg3_nvram_unlock(struct tg3 *tp)
  1960. {
  1961. if (tp->tg3_flags & TG3_FLAG_NVRAM) {
  1962. if (tp->nvram_lock_cnt > 0)
  1963. tp->nvram_lock_cnt--;
  1964. if (tp->nvram_lock_cnt == 0)
  1965. tw32_f(NVRAM_SWARB, SWARB_REQ_CLR1);
  1966. }
  1967. }
  1968. /* tp->lock is held. */
  1969. static void tg3_enable_nvram_access(struct tg3 *tp)
  1970. {
  1971. if ((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
  1972. !(tp->tg3_flags3 & TG3_FLG3_PROTECTED_NVRAM)) {
  1973. u32 nvaccess = tr32(NVRAM_ACCESS);
  1974. tw32(NVRAM_ACCESS, nvaccess | ACCESS_ENABLE);
  1975. }
  1976. }
  1977. /* tp->lock is held. */
  1978. static void tg3_disable_nvram_access(struct tg3 *tp)
  1979. {
  1980. if ((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
  1981. !(tp->tg3_flags3 & TG3_FLG3_PROTECTED_NVRAM)) {
  1982. u32 nvaccess = tr32(NVRAM_ACCESS);
  1983. tw32(NVRAM_ACCESS, nvaccess & ~ACCESS_ENABLE);
  1984. }
  1985. }
  1986. static int tg3_nvram_read_using_eeprom(struct tg3 *tp,
  1987. u32 offset, u32 *val)
  1988. {
  1989. u32 tmp;
  1990. int i;
  1991. if (offset > EEPROM_ADDR_ADDR_MASK || (offset % 4) != 0)
  1992. return -EINVAL;
  1993. tmp = tr32(GRC_EEPROM_ADDR) & ~(EEPROM_ADDR_ADDR_MASK |
  1994. EEPROM_ADDR_DEVID_MASK |
  1995. EEPROM_ADDR_READ);
  1996. tw32(GRC_EEPROM_ADDR,
  1997. tmp |
  1998. (0 << EEPROM_ADDR_DEVID_SHIFT) |
  1999. ((offset << EEPROM_ADDR_ADDR_SHIFT) &
  2000. EEPROM_ADDR_ADDR_MASK) |
  2001. EEPROM_ADDR_READ | EEPROM_ADDR_START);
  2002. for (i = 0; i < 1000; i++) {
  2003. tmp = tr32(GRC_EEPROM_ADDR);
  2004. if (tmp & EEPROM_ADDR_COMPLETE)
  2005. break;
  2006. msleep(1);
  2007. }
  2008. if (!(tmp & EEPROM_ADDR_COMPLETE))
  2009. return -EBUSY;
  2010. tmp = tr32(GRC_EEPROM_DATA);
  2011. /*
  2012. * The data will always be opposite the native endian
  2013. * format. Perform a blind byteswap to compensate.
  2014. */
  2015. *val = swab32(tmp);
  2016. return 0;
  2017. }
  2018. #define NVRAM_CMD_TIMEOUT 10000
  2019. static int tg3_nvram_exec_cmd(struct tg3 *tp, u32 nvram_cmd)
  2020. {
  2021. int i;
  2022. tw32(NVRAM_CMD, nvram_cmd);
  2023. for (i = 0; i < NVRAM_CMD_TIMEOUT; i++) {
  2024. udelay(10);
  2025. if (tr32(NVRAM_CMD) & NVRAM_CMD_DONE) {
  2026. udelay(10);
  2027. break;
  2028. }
  2029. }
  2030. if (i == NVRAM_CMD_TIMEOUT)
  2031. return -EBUSY;
  2032. return 0;
  2033. }
  2034. static u32 tg3_nvram_phys_addr(struct tg3 *tp, u32 addr)
  2035. {
  2036. if ((tp->tg3_flags & TG3_FLAG_NVRAM) &&
  2037. (tp->tg3_flags & TG3_FLAG_NVRAM_BUFFERED) &&
  2038. (tp->tg3_flags2 & TG3_FLG2_FLASH) &&
  2039. !(tp->tg3_flags3 & TG3_FLG3_NO_NVRAM_ADDR_TRANS) &&
  2040. (tp->nvram_jedecnum == JEDEC_ATMEL))
  2041. addr = ((addr / tp->nvram_pagesize) <<
  2042. ATMEL_AT45DB0X1B_PAGE_POS) +
  2043. (addr % tp->nvram_pagesize);
  2044. return addr;
  2045. }
  2046. static u32 tg3_nvram_logical_addr(struct tg3 *tp, u32 addr)
  2047. {
  2048. if ((tp->tg3_flags & TG3_FLAG_NVRAM) &&
  2049. (tp->tg3_flags & TG3_FLAG_NVRAM_BUFFERED) &&
  2050. (tp->tg3_flags2 & TG3_FLG2_FLASH) &&
  2051. !(tp->tg3_flags3 & TG3_FLG3_NO_NVRAM_ADDR_TRANS) &&
  2052. (tp->nvram_jedecnum == JEDEC_ATMEL))
  2053. addr = ((addr >> ATMEL_AT45DB0X1B_PAGE_POS) *
  2054. tp->nvram_pagesize) +
  2055. (addr & ((1 << ATMEL_AT45DB0X1B_PAGE_POS) - 1));
  2056. return addr;
  2057. }
  2058. /* NOTE: Data read in from NVRAM is byteswapped according to
  2059. * the byteswapping settings for all other register accesses.
  2060. * tg3 devices are BE devices, so on a BE machine, the data
  2061. * returned will be exactly as it is seen in NVRAM. On a LE
  2062. * machine, the 32-bit value will be byteswapped.
  2063. */
  2064. static int tg3_nvram_read(struct tg3 *tp, u32 offset, u32 *val)
  2065. {
  2066. int ret;
  2067. if (!(tp->tg3_flags & TG3_FLAG_NVRAM))
  2068. return tg3_nvram_read_using_eeprom(tp, offset, val);
  2069. offset = tg3_nvram_phys_addr(tp, offset);
  2070. if (offset > NVRAM_ADDR_MSK)
  2071. return -EINVAL;
  2072. ret = tg3_nvram_lock(tp);
  2073. if (ret)
  2074. return ret;
  2075. tg3_enable_nvram_access(tp);
  2076. tw32(NVRAM_ADDR, offset);
  2077. ret = tg3_nvram_exec_cmd(tp, NVRAM_CMD_RD | NVRAM_CMD_GO |
  2078. NVRAM_CMD_FIRST | NVRAM_CMD_LAST | NVRAM_CMD_DONE);
  2079. if (ret == 0)
  2080. *val = tr32(NVRAM_RDDATA);
  2081. tg3_disable_nvram_access(tp);
  2082. tg3_nvram_unlock(tp);
  2083. return ret;
  2084. }
  2085. /* Ensures NVRAM data is in bytestream format. */
  2086. static int tg3_nvram_read_be32(struct tg3 *tp, u32 offset, __be32 *val)
  2087. {
  2088. u32 v;
  2089. int res = tg3_nvram_read(tp, offset, &v);
  2090. if (!res)
  2091. *val = cpu_to_be32(v);
  2092. return res;
  2093. }
  2094. /* tp->lock is held. */
  2095. static void __tg3_set_mac_addr(struct tg3 *tp, int skip_mac_1)
  2096. {
  2097. u32 addr_high, addr_low;
  2098. int i;
  2099. addr_high = ((tp->dev->dev_addr[0] << 8) |
  2100. tp->dev->dev_addr[1]);
  2101. addr_low = ((tp->dev->dev_addr[2] << 24) |
  2102. (tp->dev->dev_addr[3] << 16) |
  2103. (tp->dev->dev_addr[4] << 8) |
  2104. (tp->dev->dev_addr[5] << 0));
  2105. for (i = 0; i < 4; i++) {
  2106. if (i == 1 && skip_mac_1)
  2107. continue;
  2108. tw32(MAC_ADDR_0_HIGH + (i * 8), addr_high);
  2109. tw32(MAC_ADDR_0_LOW + (i * 8), addr_low);
  2110. }
  2111. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  2112. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  2113. for (i = 0; i < 12; i++) {
  2114. tw32(MAC_EXTADDR_0_HIGH + (i * 8), addr_high);
  2115. tw32(MAC_EXTADDR_0_LOW + (i * 8), addr_low);
  2116. }
  2117. }
  2118. addr_high = (tp->dev->dev_addr[0] +
  2119. tp->dev->dev_addr[1] +
  2120. tp->dev->dev_addr[2] +
  2121. tp->dev->dev_addr[3] +
  2122. tp->dev->dev_addr[4] +
  2123. tp->dev->dev_addr[5]) &
  2124. TX_BACKOFF_SEED_MASK;
  2125. tw32(MAC_TX_BACKOFF_SEED, addr_high);
  2126. }
  2127. static void tg3_enable_register_access(struct tg3 *tp)
  2128. {
  2129. /*
  2130. * Make sure register accesses (indirect or otherwise) will function
  2131. * correctly.
  2132. */
  2133. pci_write_config_dword(tp->pdev,
  2134. TG3PCI_MISC_HOST_CTRL, tp->misc_host_ctrl);
  2135. }
  2136. static int tg3_power_up(struct tg3 *tp)
  2137. {
  2138. tg3_enable_register_access(tp);
  2139. pci_set_power_state(tp->pdev, PCI_D0);
  2140. /* Switch out of Vaux if it is a NIC */
  2141. if (tp->tg3_flags2 & TG3_FLG2_IS_NIC)
  2142. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl, 100);
  2143. return 0;
  2144. }
  2145. static int tg3_power_down_prepare(struct tg3 *tp)
  2146. {
  2147. u32 misc_host_ctrl;
  2148. bool device_should_wake, do_low_power;
  2149. tg3_enable_register_access(tp);
  2150. /* Restore the CLKREQ setting. */
  2151. if (tp->tg3_flags3 & TG3_FLG3_CLKREQ_BUG) {
  2152. u16 lnkctl;
  2153. pci_read_config_word(tp->pdev,
  2154. tp->pcie_cap + PCI_EXP_LNKCTL,
  2155. &lnkctl);
  2156. lnkctl |= PCI_EXP_LNKCTL_CLKREQ_EN;
  2157. pci_write_config_word(tp->pdev,
  2158. tp->pcie_cap + PCI_EXP_LNKCTL,
  2159. lnkctl);
  2160. }
  2161. misc_host_ctrl = tr32(TG3PCI_MISC_HOST_CTRL);
  2162. tw32(TG3PCI_MISC_HOST_CTRL,
  2163. misc_host_ctrl | MISC_HOST_CTRL_MASK_PCI_INT);
  2164. device_should_wake = device_may_wakeup(&tp->pdev->dev) &&
  2165. (tp->tg3_flags & TG3_FLAG_WOL_ENABLE);
  2166. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  2167. do_low_power = false;
  2168. if ((tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) &&
  2169. !(tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)) {
  2170. struct phy_device *phydev;
  2171. u32 phyid, advertising;
  2172. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  2173. tp->phy_flags |= TG3_PHYFLG_IS_LOW_POWER;
  2174. tp->link_config.orig_speed = phydev->speed;
  2175. tp->link_config.orig_duplex = phydev->duplex;
  2176. tp->link_config.orig_autoneg = phydev->autoneg;
  2177. tp->link_config.orig_advertising = phydev->advertising;
  2178. advertising = ADVERTISED_TP |
  2179. ADVERTISED_Pause |
  2180. ADVERTISED_Autoneg |
  2181. ADVERTISED_10baseT_Half;
  2182. if ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) ||
  2183. device_should_wake) {
  2184. if (tp->tg3_flags & TG3_FLAG_WOL_SPEED_100MB)
  2185. advertising |=
  2186. ADVERTISED_100baseT_Half |
  2187. ADVERTISED_100baseT_Full |
  2188. ADVERTISED_10baseT_Full;
  2189. else
  2190. advertising |= ADVERTISED_10baseT_Full;
  2191. }
  2192. phydev->advertising = advertising;
  2193. phy_start_aneg(phydev);
  2194. phyid = phydev->drv->phy_id & phydev->drv->phy_id_mask;
  2195. if (phyid != PHY_ID_BCMAC131) {
  2196. phyid &= PHY_BCM_OUI_MASK;
  2197. if (phyid == PHY_BCM_OUI_1 ||
  2198. phyid == PHY_BCM_OUI_2 ||
  2199. phyid == PHY_BCM_OUI_3)
  2200. do_low_power = true;
  2201. }
  2202. }
  2203. } else {
  2204. do_low_power = true;
  2205. if (!(tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)) {
  2206. tp->phy_flags |= TG3_PHYFLG_IS_LOW_POWER;
  2207. tp->link_config.orig_speed = tp->link_config.speed;
  2208. tp->link_config.orig_duplex = tp->link_config.duplex;
  2209. tp->link_config.orig_autoneg = tp->link_config.autoneg;
  2210. }
  2211. if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES)) {
  2212. tp->link_config.speed = SPEED_10;
  2213. tp->link_config.duplex = DUPLEX_HALF;
  2214. tp->link_config.autoneg = AUTONEG_ENABLE;
  2215. tg3_setup_phy(tp, 0);
  2216. }
  2217. }
  2218. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  2219. u32 val;
  2220. val = tr32(GRC_VCPU_EXT_CTRL);
  2221. tw32(GRC_VCPU_EXT_CTRL, val | GRC_VCPU_EXT_CTRL_DISABLE_WOL);
  2222. } else if (!(tp->tg3_flags & TG3_FLAG_ENABLE_ASF)) {
  2223. int i;
  2224. u32 val;
  2225. for (i = 0; i < 200; i++) {
  2226. tg3_read_mem(tp, NIC_SRAM_FW_ASF_STATUS_MBOX, &val);
  2227. if (val == ~NIC_SRAM_FIRMWARE_MBOX_MAGIC1)
  2228. break;
  2229. msleep(1);
  2230. }
  2231. }
  2232. if (tp->tg3_flags & TG3_FLAG_WOL_CAP)
  2233. tg3_write_mem(tp, NIC_SRAM_WOL_MBOX, WOL_SIGNATURE |
  2234. WOL_DRV_STATE_SHUTDOWN |
  2235. WOL_DRV_WOL |
  2236. WOL_SET_MAGIC_PKT);
  2237. if (device_should_wake) {
  2238. u32 mac_mode;
  2239. if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES)) {
  2240. if (do_low_power) {
  2241. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x5a);
  2242. udelay(40);
  2243. }
  2244. if (tp->phy_flags & TG3_PHYFLG_MII_SERDES)
  2245. mac_mode = MAC_MODE_PORT_MODE_GMII;
  2246. else
  2247. mac_mode = MAC_MODE_PORT_MODE_MII;
  2248. mac_mode |= tp->mac_mode & MAC_MODE_LINK_POLARITY;
  2249. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  2250. ASIC_REV_5700) {
  2251. u32 speed = (tp->tg3_flags &
  2252. TG3_FLAG_WOL_SPEED_100MB) ?
  2253. SPEED_100 : SPEED_10;
  2254. if (tg3_5700_link_polarity(tp, speed))
  2255. mac_mode |= MAC_MODE_LINK_POLARITY;
  2256. else
  2257. mac_mode &= ~MAC_MODE_LINK_POLARITY;
  2258. }
  2259. } else {
  2260. mac_mode = MAC_MODE_PORT_MODE_TBI;
  2261. }
  2262. if (!(tp->tg3_flags2 & TG3_FLG2_5750_PLUS))
  2263. tw32(MAC_LED_CTRL, tp->led_ctrl);
  2264. mac_mode |= MAC_MODE_MAGIC_PKT_ENABLE;
  2265. if (((tp->tg3_flags2 & TG3_FLG2_5705_PLUS) &&
  2266. !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) &&
  2267. ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) ||
  2268. (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)))
  2269. mac_mode |= MAC_MODE_KEEP_FRAME_IN_WOL;
  2270. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)
  2271. mac_mode |= MAC_MODE_APE_TX_EN |
  2272. MAC_MODE_APE_RX_EN |
  2273. MAC_MODE_TDE_ENABLE;
  2274. tw32_f(MAC_MODE, mac_mode);
  2275. udelay(100);
  2276. tw32_f(MAC_RX_MODE, RX_MODE_ENABLE);
  2277. udelay(10);
  2278. }
  2279. if (!(tp->tg3_flags & TG3_FLAG_WOL_SPEED_100MB) &&
  2280. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  2281. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)) {
  2282. u32 base_val;
  2283. base_val = tp->pci_clock_ctrl;
  2284. base_val |= (CLOCK_CTRL_RXCLK_DISABLE |
  2285. CLOCK_CTRL_TXCLK_DISABLE);
  2286. tw32_wait_f(TG3PCI_CLOCK_CTRL, base_val | CLOCK_CTRL_ALTCLK |
  2287. CLOCK_CTRL_PWRDOWN_PLL133, 40);
  2288. } else if ((tp->tg3_flags2 & TG3_FLG2_5780_CLASS) ||
  2289. (tp->tg3_flags & TG3_FLAG_CPMU_PRESENT) ||
  2290. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)) {
  2291. /* do nothing */
  2292. } else if (!((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
  2293. (tp->tg3_flags & TG3_FLAG_ENABLE_ASF))) {
  2294. u32 newbits1, newbits2;
  2295. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  2296. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  2297. newbits1 = (CLOCK_CTRL_RXCLK_DISABLE |
  2298. CLOCK_CTRL_TXCLK_DISABLE |
  2299. CLOCK_CTRL_ALTCLK);
  2300. newbits2 = newbits1 | CLOCK_CTRL_44MHZ_CORE;
  2301. } else if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  2302. newbits1 = CLOCK_CTRL_625_CORE;
  2303. newbits2 = newbits1 | CLOCK_CTRL_ALTCLK;
  2304. } else {
  2305. newbits1 = CLOCK_CTRL_ALTCLK;
  2306. newbits2 = newbits1 | CLOCK_CTRL_44MHZ_CORE;
  2307. }
  2308. tw32_wait_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl | newbits1,
  2309. 40);
  2310. tw32_wait_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl | newbits2,
  2311. 40);
  2312. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  2313. u32 newbits3;
  2314. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  2315. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  2316. newbits3 = (CLOCK_CTRL_RXCLK_DISABLE |
  2317. CLOCK_CTRL_TXCLK_DISABLE |
  2318. CLOCK_CTRL_44MHZ_CORE);
  2319. } else {
  2320. newbits3 = CLOCK_CTRL_44MHZ_CORE;
  2321. }
  2322. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  2323. tp->pci_clock_ctrl | newbits3, 40);
  2324. }
  2325. }
  2326. if (!(device_should_wake) &&
  2327. !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
  2328. tg3_power_down_phy(tp, do_low_power);
  2329. tg3_frob_aux_power(tp);
  2330. /* Workaround for unstable PLL clock */
  2331. if ((GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_AX) ||
  2332. (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_BX)) {
  2333. u32 val = tr32(0x7d00);
  2334. val &= ~((1 << 16) | (1 << 4) | (1 << 2) | (1 << 1) | 1);
  2335. tw32(0x7d00, val);
  2336. if (!(tp->tg3_flags & TG3_FLAG_ENABLE_ASF)) {
  2337. int err;
  2338. err = tg3_nvram_lock(tp);
  2339. tg3_halt_cpu(tp, RX_CPU_BASE);
  2340. if (!err)
  2341. tg3_nvram_unlock(tp);
  2342. }
  2343. }
  2344. tg3_write_sig_post_reset(tp, RESET_KIND_SHUTDOWN);
  2345. return 0;
  2346. }
  2347. static void tg3_power_down(struct tg3 *tp)
  2348. {
  2349. tg3_power_down_prepare(tp);
  2350. pci_wake_from_d3(tp->pdev, tp->tg3_flags & TG3_FLAG_WOL_ENABLE);
  2351. pci_set_power_state(tp->pdev, PCI_D3hot);
  2352. }
  2353. static void tg3_aux_stat_to_speed_duplex(struct tg3 *tp, u32 val, u16 *speed, u8 *duplex)
  2354. {
  2355. switch (val & MII_TG3_AUX_STAT_SPDMASK) {
  2356. case MII_TG3_AUX_STAT_10HALF:
  2357. *speed = SPEED_10;
  2358. *duplex = DUPLEX_HALF;
  2359. break;
  2360. case MII_TG3_AUX_STAT_10FULL:
  2361. *speed = SPEED_10;
  2362. *duplex = DUPLEX_FULL;
  2363. break;
  2364. case MII_TG3_AUX_STAT_100HALF:
  2365. *speed = SPEED_100;
  2366. *duplex = DUPLEX_HALF;
  2367. break;
  2368. case MII_TG3_AUX_STAT_100FULL:
  2369. *speed = SPEED_100;
  2370. *duplex = DUPLEX_FULL;
  2371. break;
  2372. case MII_TG3_AUX_STAT_1000HALF:
  2373. *speed = SPEED_1000;
  2374. *duplex = DUPLEX_HALF;
  2375. break;
  2376. case MII_TG3_AUX_STAT_1000FULL:
  2377. *speed = SPEED_1000;
  2378. *duplex = DUPLEX_FULL;
  2379. break;
  2380. default:
  2381. if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
  2382. *speed = (val & MII_TG3_AUX_STAT_100) ? SPEED_100 :
  2383. SPEED_10;
  2384. *duplex = (val & MII_TG3_AUX_STAT_FULL) ? DUPLEX_FULL :
  2385. DUPLEX_HALF;
  2386. break;
  2387. }
  2388. *speed = SPEED_INVALID;
  2389. *duplex = DUPLEX_INVALID;
  2390. break;
  2391. }
  2392. }
  2393. static void tg3_phy_copper_begin(struct tg3 *tp)
  2394. {
  2395. u32 new_adv;
  2396. int i;
  2397. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER) {
  2398. /* Entering low power mode. Disable gigabit and
  2399. * 100baseT advertisements.
  2400. */
  2401. tg3_writephy(tp, MII_TG3_CTRL, 0);
  2402. new_adv = (ADVERTISE_10HALF | ADVERTISE_10FULL |
  2403. ADVERTISE_CSMA | ADVERTISE_PAUSE_CAP);
  2404. if (tp->tg3_flags & TG3_FLAG_WOL_SPEED_100MB)
  2405. new_adv |= (ADVERTISE_100HALF | ADVERTISE_100FULL);
  2406. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  2407. } else if (tp->link_config.speed == SPEED_INVALID) {
  2408. if (tp->phy_flags & TG3_PHYFLG_10_100_ONLY)
  2409. tp->link_config.advertising &=
  2410. ~(ADVERTISED_1000baseT_Half |
  2411. ADVERTISED_1000baseT_Full);
  2412. new_adv = ADVERTISE_CSMA;
  2413. if (tp->link_config.advertising & ADVERTISED_10baseT_Half)
  2414. new_adv |= ADVERTISE_10HALF;
  2415. if (tp->link_config.advertising & ADVERTISED_10baseT_Full)
  2416. new_adv |= ADVERTISE_10FULL;
  2417. if (tp->link_config.advertising & ADVERTISED_100baseT_Half)
  2418. new_adv |= ADVERTISE_100HALF;
  2419. if (tp->link_config.advertising & ADVERTISED_100baseT_Full)
  2420. new_adv |= ADVERTISE_100FULL;
  2421. new_adv |= tg3_advert_flowctrl_1000T(tp->link_config.flowctrl);
  2422. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  2423. if (tp->link_config.advertising &
  2424. (ADVERTISED_1000baseT_Half | ADVERTISED_1000baseT_Full)) {
  2425. new_adv = 0;
  2426. if (tp->link_config.advertising & ADVERTISED_1000baseT_Half)
  2427. new_adv |= MII_TG3_CTRL_ADV_1000_HALF;
  2428. if (tp->link_config.advertising & ADVERTISED_1000baseT_Full)
  2429. new_adv |= MII_TG3_CTRL_ADV_1000_FULL;
  2430. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY) &&
  2431. (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  2432. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0))
  2433. new_adv |= (MII_TG3_CTRL_AS_MASTER |
  2434. MII_TG3_CTRL_ENABLE_AS_MASTER);
  2435. tg3_writephy(tp, MII_TG3_CTRL, new_adv);
  2436. } else {
  2437. tg3_writephy(tp, MII_TG3_CTRL, 0);
  2438. }
  2439. } else {
  2440. new_adv = tg3_advert_flowctrl_1000T(tp->link_config.flowctrl);
  2441. new_adv |= ADVERTISE_CSMA;
  2442. /* Asking for a specific link mode. */
  2443. if (tp->link_config.speed == SPEED_1000) {
  2444. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  2445. if (tp->link_config.duplex == DUPLEX_FULL)
  2446. new_adv = MII_TG3_CTRL_ADV_1000_FULL;
  2447. else
  2448. new_adv = MII_TG3_CTRL_ADV_1000_HALF;
  2449. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  2450. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0)
  2451. new_adv |= (MII_TG3_CTRL_AS_MASTER |
  2452. MII_TG3_CTRL_ENABLE_AS_MASTER);
  2453. } else {
  2454. if (tp->link_config.speed == SPEED_100) {
  2455. if (tp->link_config.duplex == DUPLEX_FULL)
  2456. new_adv |= ADVERTISE_100FULL;
  2457. else
  2458. new_adv |= ADVERTISE_100HALF;
  2459. } else {
  2460. if (tp->link_config.duplex == DUPLEX_FULL)
  2461. new_adv |= ADVERTISE_10FULL;
  2462. else
  2463. new_adv |= ADVERTISE_10HALF;
  2464. }
  2465. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  2466. new_adv = 0;
  2467. }
  2468. tg3_writephy(tp, MII_TG3_CTRL, new_adv);
  2469. }
  2470. if (tp->phy_flags & TG3_PHYFLG_EEE_CAP) {
  2471. u32 val;
  2472. tw32(TG3_CPMU_EEE_MODE,
  2473. tr32(TG3_CPMU_EEE_MODE) & ~TG3_CPMU_EEEMD_LPI_ENABLE);
  2474. /* Enable SM_DSP clock and tx 6dB coding. */
  2475. val = MII_TG3_AUXCTL_SHDWSEL_AUXCTL |
  2476. MII_TG3_AUXCTL_ACTL_SMDSP_ENA |
  2477. MII_TG3_AUXCTL_ACTL_TX_6DB;
  2478. tg3_writephy(tp, MII_TG3_AUX_CTRL, val);
  2479. switch (GET_ASIC_REV(tp->pci_chip_rev_id)) {
  2480. case ASIC_REV_5717:
  2481. case ASIC_REV_57765:
  2482. if (!tg3_phydsp_read(tp, MII_TG3_DSP_CH34TP2, &val))
  2483. tg3_phydsp_write(tp, MII_TG3_DSP_CH34TP2, val |
  2484. MII_TG3_DSP_CH34TP2_HIBW01);
  2485. /* Fall through */
  2486. case ASIC_REV_5719:
  2487. val = MII_TG3_DSP_TAP26_ALNOKO |
  2488. MII_TG3_DSP_TAP26_RMRXSTO |
  2489. MII_TG3_DSP_TAP26_OPCSINPT;
  2490. tg3_phydsp_write(tp, MII_TG3_DSP_TAP26, val);
  2491. }
  2492. val = 0;
  2493. if (tp->link_config.autoneg == AUTONEG_ENABLE) {
  2494. /* Advertise 100-BaseTX EEE ability */
  2495. if (tp->link_config.advertising &
  2496. ADVERTISED_100baseT_Full)
  2497. val |= MDIO_AN_EEE_ADV_100TX;
  2498. /* Advertise 1000-BaseT EEE ability */
  2499. if (tp->link_config.advertising &
  2500. ADVERTISED_1000baseT_Full)
  2501. val |= MDIO_AN_EEE_ADV_1000T;
  2502. }
  2503. tg3_phy_cl45_write(tp, MDIO_MMD_AN, MDIO_AN_EEE_ADV, val);
  2504. /* Turn off SM_DSP clock. */
  2505. val = MII_TG3_AUXCTL_SHDWSEL_AUXCTL |
  2506. MII_TG3_AUXCTL_ACTL_TX_6DB;
  2507. tg3_writephy(tp, MII_TG3_AUX_CTRL, val);
  2508. }
  2509. if (tp->link_config.autoneg == AUTONEG_DISABLE &&
  2510. tp->link_config.speed != SPEED_INVALID) {
  2511. u32 bmcr, orig_bmcr;
  2512. tp->link_config.active_speed = tp->link_config.speed;
  2513. tp->link_config.active_duplex = tp->link_config.duplex;
  2514. bmcr = 0;
  2515. switch (tp->link_config.speed) {
  2516. default:
  2517. case SPEED_10:
  2518. break;
  2519. case SPEED_100:
  2520. bmcr |= BMCR_SPEED100;
  2521. break;
  2522. case SPEED_1000:
  2523. bmcr |= TG3_BMCR_SPEED1000;
  2524. break;
  2525. }
  2526. if (tp->link_config.duplex == DUPLEX_FULL)
  2527. bmcr |= BMCR_FULLDPLX;
  2528. if (!tg3_readphy(tp, MII_BMCR, &orig_bmcr) &&
  2529. (bmcr != orig_bmcr)) {
  2530. tg3_writephy(tp, MII_BMCR, BMCR_LOOPBACK);
  2531. for (i = 0; i < 1500; i++) {
  2532. u32 tmp;
  2533. udelay(10);
  2534. if (tg3_readphy(tp, MII_BMSR, &tmp) ||
  2535. tg3_readphy(tp, MII_BMSR, &tmp))
  2536. continue;
  2537. if (!(tmp & BMSR_LSTATUS)) {
  2538. udelay(40);
  2539. break;
  2540. }
  2541. }
  2542. tg3_writephy(tp, MII_BMCR, bmcr);
  2543. udelay(40);
  2544. }
  2545. } else {
  2546. tg3_writephy(tp, MII_BMCR,
  2547. BMCR_ANENABLE | BMCR_ANRESTART);
  2548. }
  2549. }
  2550. static int tg3_init_5401phy_dsp(struct tg3 *tp)
  2551. {
  2552. int err;
  2553. /* Turn off tap power management. */
  2554. /* Set Extended packet length bit */
  2555. err = tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x4c20);
  2556. err |= tg3_phydsp_write(tp, 0x0012, 0x1804);
  2557. err |= tg3_phydsp_write(tp, 0x0013, 0x1204);
  2558. err |= tg3_phydsp_write(tp, 0x8006, 0x0132);
  2559. err |= tg3_phydsp_write(tp, 0x8006, 0x0232);
  2560. err |= tg3_phydsp_write(tp, 0x201f, 0x0a20);
  2561. udelay(40);
  2562. return err;
  2563. }
  2564. static int tg3_copper_is_advertising_all(struct tg3 *tp, u32 mask)
  2565. {
  2566. u32 adv_reg, all_mask = 0;
  2567. if (mask & ADVERTISED_10baseT_Half)
  2568. all_mask |= ADVERTISE_10HALF;
  2569. if (mask & ADVERTISED_10baseT_Full)
  2570. all_mask |= ADVERTISE_10FULL;
  2571. if (mask & ADVERTISED_100baseT_Half)
  2572. all_mask |= ADVERTISE_100HALF;
  2573. if (mask & ADVERTISED_100baseT_Full)
  2574. all_mask |= ADVERTISE_100FULL;
  2575. if (tg3_readphy(tp, MII_ADVERTISE, &adv_reg))
  2576. return 0;
  2577. if ((adv_reg & all_mask) != all_mask)
  2578. return 0;
  2579. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY)) {
  2580. u32 tg3_ctrl;
  2581. all_mask = 0;
  2582. if (mask & ADVERTISED_1000baseT_Half)
  2583. all_mask |= ADVERTISE_1000HALF;
  2584. if (mask & ADVERTISED_1000baseT_Full)
  2585. all_mask |= ADVERTISE_1000FULL;
  2586. if (tg3_readphy(tp, MII_TG3_CTRL, &tg3_ctrl))
  2587. return 0;
  2588. if ((tg3_ctrl & all_mask) != all_mask)
  2589. return 0;
  2590. }
  2591. return 1;
  2592. }
  2593. static int tg3_adv_1000T_flowctrl_ok(struct tg3 *tp, u32 *lcladv, u32 *rmtadv)
  2594. {
  2595. u32 curadv, reqadv;
  2596. if (tg3_readphy(tp, MII_ADVERTISE, lcladv))
  2597. return 1;
  2598. curadv = *lcladv & (ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM);
  2599. reqadv = tg3_advert_flowctrl_1000T(tp->link_config.flowctrl);
  2600. if (tp->link_config.active_duplex == DUPLEX_FULL) {
  2601. if (curadv != reqadv)
  2602. return 0;
  2603. if (tp->tg3_flags & TG3_FLAG_PAUSE_AUTONEG)
  2604. tg3_readphy(tp, MII_LPA, rmtadv);
  2605. } else {
  2606. /* Reprogram the advertisement register, even if it
  2607. * does not affect the current link. If the link
  2608. * gets renegotiated in the future, we can save an
  2609. * additional renegotiation cycle by advertising
  2610. * it correctly in the first place.
  2611. */
  2612. if (curadv != reqadv) {
  2613. *lcladv &= ~(ADVERTISE_PAUSE_CAP |
  2614. ADVERTISE_PAUSE_ASYM);
  2615. tg3_writephy(tp, MII_ADVERTISE, *lcladv | reqadv);
  2616. }
  2617. }
  2618. return 1;
  2619. }
  2620. static int tg3_setup_copper_phy(struct tg3 *tp, int force_reset)
  2621. {
  2622. int current_link_up;
  2623. u32 bmsr, val;
  2624. u32 lcl_adv, rmt_adv;
  2625. u16 current_speed;
  2626. u8 current_duplex;
  2627. int i, err;
  2628. tw32(MAC_EVENT, 0);
  2629. tw32_f(MAC_STATUS,
  2630. (MAC_STATUS_SYNC_CHANGED |
  2631. MAC_STATUS_CFG_CHANGED |
  2632. MAC_STATUS_MI_COMPLETION |
  2633. MAC_STATUS_LNKSTATE_CHANGED));
  2634. udelay(40);
  2635. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  2636. tw32_f(MAC_MI_MODE,
  2637. (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
  2638. udelay(80);
  2639. }
  2640. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x02);
  2641. /* Some third-party PHYs need to be reset on link going
  2642. * down.
  2643. */
  2644. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  2645. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  2646. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) &&
  2647. netif_carrier_ok(tp->dev)) {
  2648. tg3_readphy(tp, MII_BMSR, &bmsr);
  2649. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  2650. !(bmsr & BMSR_LSTATUS))
  2651. force_reset = 1;
  2652. }
  2653. if (force_reset)
  2654. tg3_phy_reset(tp);
  2655. if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
  2656. tg3_readphy(tp, MII_BMSR, &bmsr);
  2657. if (tg3_readphy(tp, MII_BMSR, &bmsr) ||
  2658. !(tp->tg3_flags & TG3_FLAG_INIT_COMPLETE))
  2659. bmsr = 0;
  2660. if (!(bmsr & BMSR_LSTATUS)) {
  2661. err = tg3_init_5401phy_dsp(tp);
  2662. if (err)
  2663. return err;
  2664. tg3_readphy(tp, MII_BMSR, &bmsr);
  2665. for (i = 0; i < 1000; i++) {
  2666. udelay(10);
  2667. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  2668. (bmsr & BMSR_LSTATUS)) {
  2669. udelay(40);
  2670. break;
  2671. }
  2672. }
  2673. if ((tp->phy_id & TG3_PHY_ID_REV_MASK) ==
  2674. TG3_PHY_REV_BCM5401_B0 &&
  2675. !(bmsr & BMSR_LSTATUS) &&
  2676. tp->link_config.active_speed == SPEED_1000) {
  2677. err = tg3_phy_reset(tp);
  2678. if (!err)
  2679. err = tg3_init_5401phy_dsp(tp);
  2680. if (err)
  2681. return err;
  2682. }
  2683. }
  2684. } else if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  2685. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0) {
  2686. /* 5701 {A0,B0} CRC bug workaround */
  2687. tg3_writephy(tp, 0x15, 0x0a75);
  2688. tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8c68);
  2689. tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8d68);
  2690. tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8c68);
  2691. }
  2692. /* Clear pending interrupts... */
  2693. tg3_readphy(tp, MII_TG3_ISTAT, &val);
  2694. tg3_readphy(tp, MII_TG3_ISTAT, &val);
  2695. if (tp->phy_flags & TG3_PHYFLG_USE_MI_INTERRUPT)
  2696. tg3_writephy(tp, MII_TG3_IMASK, ~MII_TG3_INT_LINKCHG);
  2697. else if (!(tp->phy_flags & TG3_PHYFLG_IS_FET))
  2698. tg3_writephy(tp, MII_TG3_IMASK, ~0);
  2699. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  2700. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  2701. if (tp->led_ctrl == LED_CTRL_MODE_PHY_1)
  2702. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  2703. MII_TG3_EXT_CTRL_LNK3_LED_MODE);
  2704. else
  2705. tg3_writephy(tp, MII_TG3_EXT_CTRL, 0);
  2706. }
  2707. current_link_up = 0;
  2708. current_speed = SPEED_INVALID;
  2709. current_duplex = DUPLEX_INVALID;
  2710. if (tp->phy_flags & TG3_PHYFLG_CAPACITIVE_COUPLING) {
  2711. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x4007);
  2712. tg3_readphy(tp, MII_TG3_AUX_CTRL, &val);
  2713. if (!(val & (1 << 10))) {
  2714. val |= (1 << 10);
  2715. tg3_writephy(tp, MII_TG3_AUX_CTRL, val);
  2716. goto relink;
  2717. }
  2718. }
  2719. bmsr = 0;
  2720. for (i = 0; i < 100; i++) {
  2721. tg3_readphy(tp, MII_BMSR, &bmsr);
  2722. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  2723. (bmsr & BMSR_LSTATUS))
  2724. break;
  2725. udelay(40);
  2726. }
  2727. if (bmsr & BMSR_LSTATUS) {
  2728. u32 aux_stat, bmcr;
  2729. tg3_readphy(tp, MII_TG3_AUX_STAT, &aux_stat);
  2730. for (i = 0; i < 2000; i++) {
  2731. udelay(10);
  2732. if (!tg3_readphy(tp, MII_TG3_AUX_STAT, &aux_stat) &&
  2733. aux_stat)
  2734. break;
  2735. }
  2736. tg3_aux_stat_to_speed_duplex(tp, aux_stat,
  2737. &current_speed,
  2738. &current_duplex);
  2739. bmcr = 0;
  2740. for (i = 0; i < 200; i++) {
  2741. tg3_readphy(tp, MII_BMCR, &bmcr);
  2742. if (tg3_readphy(tp, MII_BMCR, &bmcr))
  2743. continue;
  2744. if (bmcr && bmcr != 0x7fff)
  2745. break;
  2746. udelay(10);
  2747. }
  2748. lcl_adv = 0;
  2749. rmt_adv = 0;
  2750. tp->link_config.active_speed = current_speed;
  2751. tp->link_config.active_duplex = current_duplex;
  2752. if (tp->link_config.autoneg == AUTONEG_ENABLE) {
  2753. if ((bmcr & BMCR_ANENABLE) &&
  2754. tg3_copper_is_advertising_all(tp,
  2755. tp->link_config.advertising)) {
  2756. if (tg3_adv_1000T_flowctrl_ok(tp, &lcl_adv,
  2757. &rmt_adv))
  2758. current_link_up = 1;
  2759. }
  2760. } else {
  2761. if (!(bmcr & BMCR_ANENABLE) &&
  2762. tp->link_config.speed == current_speed &&
  2763. tp->link_config.duplex == current_duplex &&
  2764. tp->link_config.flowctrl ==
  2765. tp->link_config.active_flowctrl) {
  2766. current_link_up = 1;
  2767. }
  2768. }
  2769. if (current_link_up == 1 &&
  2770. tp->link_config.active_duplex == DUPLEX_FULL)
  2771. tg3_setup_flow_control(tp, lcl_adv, rmt_adv);
  2772. }
  2773. relink:
  2774. if (current_link_up == 0 || (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)) {
  2775. tg3_phy_copper_begin(tp);
  2776. tg3_readphy(tp, MII_BMSR, &bmsr);
  2777. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  2778. (bmsr & BMSR_LSTATUS))
  2779. current_link_up = 1;
  2780. }
  2781. tp->mac_mode &= ~MAC_MODE_PORT_MODE_MASK;
  2782. if (current_link_up == 1) {
  2783. if (tp->link_config.active_speed == SPEED_100 ||
  2784. tp->link_config.active_speed == SPEED_10)
  2785. tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
  2786. else
  2787. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  2788. } else if (tp->phy_flags & TG3_PHYFLG_IS_FET)
  2789. tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
  2790. else
  2791. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  2792. tp->mac_mode &= ~MAC_MODE_HALF_DUPLEX;
  2793. if (tp->link_config.active_duplex == DUPLEX_HALF)
  2794. tp->mac_mode |= MAC_MODE_HALF_DUPLEX;
  2795. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) {
  2796. if (current_link_up == 1 &&
  2797. tg3_5700_link_polarity(tp, tp->link_config.active_speed))
  2798. tp->mac_mode |= MAC_MODE_LINK_POLARITY;
  2799. else
  2800. tp->mac_mode &= ~MAC_MODE_LINK_POLARITY;
  2801. }
  2802. /* ??? Without this setting Netgear GA302T PHY does not
  2803. * ??? send/receive packets...
  2804. */
  2805. if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5411 &&
  2806. tp->pci_chip_rev_id == CHIPREV_ID_5700_ALTIMA) {
  2807. tp->mi_mode |= MAC_MI_MODE_AUTO_POLL;
  2808. tw32_f(MAC_MI_MODE, tp->mi_mode);
  2809. udelay(80);
  2810. }
  2811. tw32_f(MAC_MODE, tp->mac_mode);
  2812. udelay(40);
  2813. tg3_phy_eee_adjust(tp, current_link_up);
  2814. if (tp->tg3_flags & TG3_FLAG_USE_LINKCHG_REG) {
  2815. /* Polled via timer. */
  2816. tw32_f(MAC_EVENT, 0);
  2817. } else {
  2818. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  2819. }
  2820. udelay(40);
  2821. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 &&
  2822. current_link_up == 1 &&
  2823. tp->link_config.active_speed == SPEED_1000 &&
  2824. ((tp->tg3_flags & TG3_FLAG_PCIX_MODE) ||
  2825. (tp->tg3_flags & TG3_FLAG_PCI_HIGH_SPEED))) {
  2826. udelay(120);
  2827. tw32_f(MAC_STATUS,
  2828. (MAC_STATUS_SYNC_CHANGED |
  2829. MAC_STATUS_CFG_CHANGED));
  2830. udelay(40);
  2831. tg3_write_mem(tp,
  2832. NIC_SRAM_FIRMWARE_MBOX,
  2833. NIC_SRAM_FIRMWARE_MBOX_MAGIC2);
  2834. }
  2835. /* Prevent send BD corruption. */
  2836. if (tp->tg3_flags3 & TG3_FLG3_CLKREQ_BUG) {
  2837. u16 oldlnkctl, newlnkctl;
  2838. pci_read_config_word(tp->pdev,
  2839. tp->pcie_cap + PCI_EXP_LNKCTL,
  2840. &oldlnkctl);
  2841. if (tp->link_config.active_speed == SPEED_100 ||
  2842. tp->link_config.active_speed == SPEED_10)
  2843. newlnkctl = oldlnkctl & ~PCI_EXP_LNKCTL_CLKREQ_EN;
  2844. else
  2845. newlnkctl = oldlnkctl | PCI_EXP_LNKCTL_CLKREQ_EN;
  2846. if (newlnkctl != oldlnkctl)
  2847. pci_write_config_word(tp->pdev,
  2848. tp->pcie_cap + PCI_EXP_LNKCTL,
  2849. newlnkctl);
  2850. }
  2851. if (current_link_up != netif_carrier_ok(tp->dev)) {
  2852. if (current_link_up)
  2853. netif_carrier_on(tp->dev);
  2854. else
  2855. netif_carrier_off(tp->dev);
  2856. tg3_link_report(tp);
  2857. }
  2858. return 0;
  2859. }
  2860. struct tg3_fiber_aneginfo {
  2861. int state;
  2862. #define ANEG_STATE_UNKNOWN 0
  2863. #define ANEG_STATE_AN_ENABLE 1
  2864. #define ANEG_STATE_RESTART_INIT 2
  2865. #define ANEG_STATE_RESTART 3
  2866. #define ANEG_STATE_DISABLE_LINK_OK 4
  2867. #define ANEG_STATE_ABILITY_DETECT_INIT 5
  2868. #define ANEG_STATE_ABILITY_DETECT 6
  2869. #define ANEG_STATE_ACK_DETECT_INIT 7
  2870. #define ANEG_STATE_ACK_DETECT 8
  2871. #define ANEG_STATE_COMPLETE_ACK_INIT 9
  2872. #define ANEG_STATE_COMPLETE_ACK 10
  2873. #define ANEG_STATE_IDLE_DETECT_INIT 11
  2874. #define ANEG_STATE_IDLE_DETECT 12
  2875. #define ANEG_STATE_LINK_OK 13
  2876. #define ANEG_STATE_NEXT_PAGE_WAIT_INIT 14
  2877. #define ANEG_STATE_NEXT_PAGE_WAIT 15
  2878. u32 flags;
  2879. #define MR_AN_ENABLE 0x00000001
  2880. #define MR_RESTART_AN 0x00000002
  2881. #define MR_AN_COMPLETE 0x00000004
  2882. #define MR_PAGE_RX 0x00000008
  2883. #define MR_NP_LOADED 0x00000010
  2884. #define MR_TOGGLE_TX 0x00000020
  2885. #define MR_LP_ADV_FULL_DUPLEX 0x00000040
  2886. #define MR_LP_ADV_HALF_DUPLEX 0x00000080
  2887. #define MR_LP_ADV_SYM_PAUSE 0x00000100
  2888. #define MR_LP_ADV_ASYM_PAUSE 0x00000200
  2889. #define MR_LP_ADV_REMOTE_FAULT1 0x00000400
  2890. #define MR_LP_ADV_REMOTE_FAULT2 0x00000800
  2891. #define MR_LP_ADV_NEXT_PAGE 0x00001000
  2892. #define MR_TOGGLE_RX 0x00002000
  2893. #define MR_NP_RX 0x00004000
  2894. #define MR_LINK_OK 0x80000000
  2895. unsigned long link_time, cur_time;
  2896. u32 ability_match_cfg;
  2897. int ability_match_count;
  2898. char ability_match, idle_match, ack_match;
  2899. u32 txconfig, rxconfig;
  2900. #define ANEG_CFG_NP 0x00000080
  2901. #define ANEG_CFG_ACK 0x00000040
  2902. #define ANEG_CFG_RF2 0x00000020
  2903. #define ANEG_CFG_RF1 0x00000010
  2904. #define ANEG_CFG_PS2 0x00000001
  2905. #define ANEG_CFG_PS1 0x00008000
  2906. #define ANEG_CFG_HD 0x00004000
  2907. #define ANEG_CFG_FD 0x00002000
  2908. #define ANEG_CFG_INVAL 0x00001f06
  2909. };
  2910. #define ANEG_OK 0
  2911. #define ANEG_DONE 1
  2912. #define ANEG_TIMER_ENAB 2
  2913. #define ANEG_FAILED -1
  2914. #define ANEG_STATE_SETTLE_TIME 10000
  2915. static int tg3_fiber_aneg_smachine(struct tg3 *tp,
  2916. struct tg3_fiber_aneginfo *ap)
  2917. {
  2918. u16 flowctrl;
  2919. unsigned long delta;
  2920. u32 rx_cfg_reg;
  2921. int ret;
  2922. if (ap->state == ANEG_STATE_UNKNOWN) {
  2923. ap->rxconfig = 0;
  2924. ap->link_time = 0;
  2925. ap->cur_time = 0;
  2926. ap->ability_match_cfg = 0;
  2927. ap->ability_match_count = 0;
  2928. ap->ability_match = 0;
  2929. ap->idle_match = 0;
  2930. ap->ack_match = 0;
  2931. }
  2932. ap->cur_time++;
  2933. if (tr32(MAC_STATUS) & MAC_STATUS_RCVD_CFG) {
  2934. rx_cfg_reg = tr32(MAC_RX_AUTO_NEG);
  2935. if (rx_cfg_reg != ap->ability_match_cfg) {
  2936. ap->ability_match_cfg = rx_cfg_reg;
  2937. ap->ability_match = 0;
  2938. ap->ability_match_count = 0;
  2939. } else {
  2940. if (++ap->ability_match_count > 1) {
  2941. ap->ability_match = 1;
  2942. ap->ability_match_cfg = rx_cfg_reg;
  2943. }
  2944. }
  2945. if (rx_cfg_reg & ANEG_CFG_ACK)
  2946. ap->ack_match = 1;
  2947. else
  2948. ap->ack_match = 0;
  2949. ap->idle_match = 0;
  2950. } else {
  2951. ap->idle_match = 1;
  2952. ap->ability_match_cfg = 0;
  2953. ap->ability_match_count = 0;
  2954. ap->ability_match = 0;
  2955. ap->ack_match = 0;
  2956. rx_cfg_reg = 0;
  2957. }
  2958. ap->rxconfig = rx_cfg_reg;
  2959. ret = ANEG_OK;
  2960. switch (ap->state) {
  2961. case ANEG_STATE_UNKNOWN:
  2962. if (ap->flags & (MR_AN_ENABLE | MR_RESTART_AN))
  2963. ap->state = ANEG_STATE_AN_ENABLE;
  2964. /* fallthru */
  2965. case ANEG_STATE_AN_ENABLE:
  2966. ap->flags &= ~(MR_AN_COMPLETE | MR_PAGE_RX);
  2967. if (ap->flags & MR_AN_ENABLE) {
  2968. ap->link_time = 0;
  2969. ap->cur_time = 0;
  2970. ap->ability_match_cfg = 0;
  2971. ap->ability_match_count = 0;
  2972. ap->ability_match = 0;
  2973. ap->idle_match = 0;
  2974. ap->ack_match = 0;
  2975. ap->state = ANEG_STATE_RESTART_INIT;
  2976. } else {
  2977. ap->state = ANEG_STATE_DISABLE_LINK_OK;
  2978. }
  2979. break;
  2980. case ANEG_STATE_RESTART_INIT:
  2981. ap->link_time = ap->cur_time;
  2982. ap->flags &= ~(MR_NP_LOADED);
  2983. ap->txconfig = 0;
  2984. tw32(MAC_TX_AUTO_NEG, 0);
  2985. tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
  2986. tw32_f(MAC_MODE, tp->mac_mode);
  2987. udelay(40);
  2988. ret = ANEG_TIMER_ENAB;
  2989. ap->state = ANEG_STATE_RESTART;
  2990. /* fallthru */
  2991. case ANEG_STATE_RESTART:
  2992. delta = ap->cur_time - ap->link_time;
  2993. if (delta > ANEG_STATE_SETTLE_TIME)
  2994. ap->state = ANEG_STATE_ABILITY_DETECT_INIT;
  2995. else
  2996. ret = ANEG_TIMER_ENAB;
  2997. break;
  2998. case ANEG_STATE_DISABLE_LINK_OK:
  2999. ret = ANEG_DONE;
  3000. break;
  3001. case ANEG_STATE_ABILITY_DETECT_INIT:
  3002. ap->flags &= ~(MR_TOGGLE_TX);
  3003. ap->txconfig = ANEG_CFG_FD;
  3004. flowctrl = tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
  3005. if (flowctrl & ADVERTISE_1000XPAUSE)
  3006. ap->txconfig |= ANEG_CFG_PS1;
  3007. if (flowctrl & ADVERTISE_1000XPSE_ASYM)
  3008. ap->txconfig |= ANEG_CFG_PS2;
  3009. tw32(MAC_TX_AUTO_NEG, ap->txconfig);
  3010. tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
  3011. tw32_f(MAC_MODE, tp->mac_mode);
  3012. udelay(40);
  3013. ap->state = ANEG_STATE_ABILITY_DETECT;
  3014. break;
  3015. case ANEG_STATE_ABILITY_DETECT:
  3016. if (ap->ability_match != 0 && ap->rxconfig != 0)
  3017. ap->state = ANEG_STATE_ACK_DETECT_INIT;
  3018. break;
  3019. case ANEG_STATE_ACK_DETECT_INIT:
  3020. ap->txconfig |= ANEG_CFG_ACK;
  3021. tw32(MAC_TX_AUTO_NEG, ap->txconfig);
  3022. tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
  3023. tw32_f(MAC_MODE, tp->mac_mode);
  3024. udelay(40);
  3025. ap->state = ANEG_STATE_ACK_DETECT;
  3026. /* fallthru */
  3027. case ANEG_STATE_ACK_DETECT:
  3028. if (ap->ack_match != 0) {
  3029. if ((ap->rxconfig & ~ANEG_CFG_ACK) ==
  3030. (ap->ability_match_cfg & ~ANEG_CFG_ACK)) {
  3031. ap->state = ANEG_STATE_COMPLETE_ACK_INIT;
  3032. } else {
  3033. ap->state = ANEG_STATE_AN_ENABLE;
  3034. }
  3035. } else if (ap->ability_match != 0 &&
  3036. ap->rxconfig == 0) {
  3037. ap->state = ANEG_STATE_AN_ENABLE;
  3038. }
  3039. break;
  3040. case ANEG_STATE_COMPLETE_ACK_INIT:
  3041. if (ap->rxconfig & ANEG_CFG_INVAL) {
  3042. ret = ANEG_FAILED;
  3043. break;
  3044. }
  3045. ap->flags &= ~(MR_LP_ADV_FULL_DUPLEX |
  3046. MR_LP_ADV_HALF_DUPLEX |
  3047. MR_LP_ADV_SYM_PAUSE |
  3048. MR_LP_ADV_ASYM_PAUSE |
  3049. MR_LP_ADV_REMOTE_FAULT1 |
  3050. MR_LP_ADV_REMOTE_FAULT2 |
  3051. MR_LP_ADV_NEXT_PAGE |
  3052. MR_TOGGLE_RX |
  3053. MR_NP_RX);
  3054. if (ap->rxconfig & ANEG_CFG_FD)
  3055. ap->flags |= MR_LP_ADV_FULL_DUPLEX;
  3056. if (ap->rxconfig & ANEG_CFG_HD)
  3057. ap->flags |= MR_LP_ADV_HALF_DUPLEX;
  3058. if (ap->rxconfig & ANEG_CFG_PS1)
  3059. ap->flags |= MR_LP_ADV_SYM_PAUSE;
  3060. if (ap->rxconfig & ANEG_CFG_PS2)
  3061. ap->flags |= MR_LP_ADV_ASYM_PAUSE;
  3062. if (ap->rxconfig & ANEG_CFG_RF1)
  3063. ap->flags |= MR_LP_ADV_REMOTE_FAULT1;
  3064. if (ap->rxconfig & ANEG_CFG_RF2)
  3065. ap->flags |= MR_LP_ADV_REMOTE_FAULT2;
  3066. if (ap->rxconfig & ANEG_CFG_NP)
  3067. ap->flags |= MR_LP_ADV_NEXT_PAGE;
  3068. ap->link_time = ap->cur_time;
  3069. ap->flags ^= (MR_TOGGLE_TX);
  3070. if (ap->rxconfig & 0x0008)
  3071. ap->flags |= MR_TOGGLE_RX;
  3072. if (ap->rxconfig & ANEG_CFG_NP)
  3073. ap->flags |= MR_NP_RX;
  3074. ap->flags |= MR_PAGE_RX;
  3075. ap->state = ANEG_STATE_COMPLETE_ACK;
  3076. ret = ANEG_TIMER_ENAB;
  3077. break;
  3078. case ANEG_STATE_COMPLETE_ACK:
  3079. if (ap->ability_match != 0 &&
  3080. ap->rxconfig == 0) {
  3081. ap->state = ANEG_STATE_AN_ENABLE;
  3082. break;
  3083. }
  3084. delta = ap->cur_time - ap->link_time;
  3085. if (delta > ANEG_STATE_SETTLE_TIME) {
  3086. if (!(ap->flags & (MR_LP_ADV_NEXT_PAGE))) {
  3087. ap->state = ANEG_STATE_IDLE_DETECT_INIT;
  3088. } else {
  3089. if ((ap->txconfig & ANEG_CFG_NP) == 0 &&
  3090. !(ap->flags & MR_NP_RX)) {
  3091. ap->state = ANEG_STATE_IDLE_DETECT_INIT;
  3092. } else {
  3093. ret = ANEG_FAILED;
  3094. }
  3095. }
  3096. }
  3097. break;
  3098. case ANEG_STATE_IDLE_DETECT_INIT:
  3099. ap->link_time = ap->cur_time;
  3100. tp->mac_mode &= ~MAC_MODE_SEND_CONFIGS;
  3101. tw32_f(MAC_MODE, tp->mac_mode);
  3102. udelay(40);
  3103. ap->state = ANEG_STATE_IDLE_DETECT;
  3104. ret = ANEG_TIMER_ENAB;
  3105. break;
  3106. case ANEG_STATE_IDLE_DETECT:
  3107. if (ap->ability_match != 0 &&
  3108. ap->rxconfig == 0) {
  3109. ap->state = ANEG_STATE_AN_ENABLE;
  3110. break;
  3111. }
  3112. delta = ap->cur_time - ap->link_time;
  3113. if (delta > ANEG_STATE_SETTLE_TIME) {
  3114. /* XXX another gem from the Broadcom driver :( */
  3115. ap->state = ANEG_STATE_LINK_OK;
  3116. }
  3117. break;
  3118. case ANEG_STATE_LINK_OK:
  3119. ap->flags |= (MR_AN_COMPLETE | MR_LINK_OK);
  3120. ret = ANEG_DONE;
  3121. break;
  3122. case ANEG_STATE_NEXT_PAGE_WAIT_INIT:
  3123. /* ??? unimplemented */
  3124. break;
  3125. case ANEG_STATE_NEXT_PAGE_WAIT:
  3126. /* ??? unimplemented */
  3127. break;
  3128. default:
  3129. ret = ANEG_FAILED;
  3130. break;
  3131. }
  3132. return ret;
  3133. }
  3134. static int fiber_autoneg(struct tg3 *tp, u32 *txflags, u32 *rxflags)
  3135. {
  3136. int res = 0;
  3137. struct tg3_fiber_aneginfo aninfo;
  3138. int status = ANEG_FAILED;
  3139. unsigned int tick;
  3140. u32 tmp;
  3141. tw32_f(MAC_TX_AUTO_NEG, 0);
  3142. tmp = tp->mac_mode & ~MAC_MODE_PORT_MODE_MASK;
  3143. tw32_f(MAC_MODE, tmp | MAC_MODE_PORT_MODE_GMII);
  3144. udelay(40);
  3145. tw32_f(MAC_MODE, tp->mac_mode | MAC_MODE_SEND_CONFIGS);
  3146. udelay(40);
  3147. memset(&aninfo, 0, sizeof(aninfo));
  3148. aninfo.flags |= MR_AN_ENABLE;
  3149. aninfo.state = ANEG_STATE_UNKNOWN;
  3150. aninfo.cur_time = 0;
  3151. tick = 0;
  3152. while (++tick < 195000) {
  3153. status = tg3_fiber_aneg_smachine(tp, &aninfo);
  3154. if (status == ANEG_DONE || status == ANEG_FAILED)
  3155. break;
  3156. udelay(1);
  3157. }
  3158. tp->mac_mode &= ~MAC_MODE_SEND_CONFIGS;
  3159. tw32_f(MAC_MODE, tp->mac_mode);
  3160. udelay(40);
  3161. *txflags = aninfo.txconfig;
  3162. *rxflags = aninfo.flags;
  3163. if (status == ANEG_DONE &&
  3164. (aninfo.flags & (MR_AN_COMPLETE | MR_LINK_OK |
  3165. MR_LP_ADV_FULL_DUPLEX)))
  3166. res = 1;
  3167. return res;
  3168. }
  3169. static void tg3_init_bcm8002(struct tg3 *tp)
  3170. {
  3171. u32 mac_status = tr32(MAC_STATUS);
  3172. int i;
  3173. /* Reset when initting first time or we have a link. */
  3174. if ((tp->tg3_flags & TG3_FLAG_INIT_COMPLETE) &&
  3175. !(mac_status & MAC_STATUS_PCS_SYNCED))
  3176. return;
  3177. /* Set PLL lock range. */
  3178. tg3_writephy(tp, 0x16, 0x8007);
  3179. /* SW reset */
  3180. tg3_writephy(tp, MII_BMCR, BMCR_RESET);
  3181. /* Wait for reset to complete. */
  3182. /* XXX schedule_timeout() ... */
  3183. for (i = 0; i < 500; i++)
  3184. udelay(10);
  3185. /* Config mode; select PMA/Ch 1 regs. */
  3186. tg3_writephy(tp, 0x10, 0x8411);
  3187. /* Enable auto-lock and comdet, select txclk for tx. */
  3188. tg3_writephy(tp, 0x11, 0x0a10);
  3189. tg3_writephy(tp, 0x18, 0x00a0);
  3190. tg3_writephy(tp, 0x16, 0x41ff);
  3191. /* Assert and deassert POR. */
  3192. tg3_writephy(tp, 0x13, 0x0400);
  3193. udelay(40);
  3194. tg3_writephy(tp, 0x13, 0x0000);
  3195. tg3_writephy(tp, 0x11, 0x0a50);
  3196. udelay(40);
  3197. tg3_writephy(tp, 0x11, 0x0a10);
  3198. /* Wait for signal to stabilize */
  3199. /* XXX schedule_timeout() ... */
  3200. for (i = 0; i < 15000; i++)
  3201. udelay(10);
  3202. /* Deselect the channel register so we can read the PHYID
  3203. * later.
  3204. */
  3205. tg3_writephy(tp, 0x10, 0x8011);
  3206. }
  3207. static int tg3_setup_fiber_hw_autoneg(struct tg3 *tp, u32 mac_status)
  3208. {
  3209. u16 flowctrl;
  3210. u32 sg_dig_ctrl, sg_dig_status;
  3211. u32 serdes_cfg, expected_sg_dig_ctrl;
  3212. int workaround, port_a;
  3213. int current_link_up;
  3214. serdes_cfg = 0;
  3215. expected_sg_dig_ctrl = 0;
  3216. workaround = 0;
  3217. port_a = 1;
  3218. current_link_up = 0;
  3219. if (tp->pci_chip_rev_id != CHIPREV_ID_5704_A0 &&
  3220. tp->pci_chip_rev_id != CHIPREV_ID_5704_A1) {
  3221. workaround = 1;
  3222. if (tr32(TG3PCI_DUAL_MAC_CTRL) & DUAL_MAC_CTRL_ID)
  3223. port_a = 0;
  3224. /* preserve bits 0-11,13,14 for signal pre-emphasis */
  3225. /* preserve bits 20-23 for voltage regulator */
  3226. serdes_cfg = tr32(MAC_SERDES_CFG) & 0x00f06fff;
  3227. }
  3228. sg_dig_ctrl = tr32(SG_DIG_CTRL);
  3229. if (tp->link_config.autoneg != AUTONEG_ENABLE) {
  3230. if (sg_dig_ctrl & SG_DIG_USING_HW_AUTONEG) {
  3231. if (workaround) {
  3232. u32 val = serdes_cfg;
  3233. if (port_a)
  3234. val |= 0xc010000;
  3235. else
  3236. val |= 0x4010000;
  3237. tw32_f(MAC_SERDES_CFG, val);
  3238. }
  3239. tw32_f(SG_DIG_CTRL, SG_DIG_COMMON_SETUP);
  3240. }
  3241. if (mac_status & MAC_STATUS_PCS_SYNCED) {
  3242. tg3_setup_flow_control(tp, 0, 0);
  3243. current_link_up = 1;
  3244. }
  3245. goto out;
  3246. }
  3247. /* Want auto-negotiation. */
  3248. expected_sg_dig_ctrl = SG_DIG_USING_HW_AUTONEG | SG_DIG_COMMON_SETUP;
  3249. flowctrl = tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
  3250. if (flowctrl & ADVERTISE_1000XPAUSE)
  3251. expected_sg_dig_ctrl |= SG_DIG_PAUSE_CAP;
  3252. if (flowctrl & ADVERTISE_1000XPSE_ASYM)
  3253. expected_sg_dig_ctrl |= SG_DIG_ASYM_PAUSE;
  3254. if (sg_dig_ctrl != expected_sg_dig_ctrl) {
  3255. if ((tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT) &&
  3256. tp->serdes_counter &&
  3257. ((mac_status & (MAC_STATUS_PCS_SYNCED |
  3258. MAC_STATUS_RCVD_CFG)) ==
  3259. MAC_STATUS_PCS_SYNCED)) {
  3260. tp->serdes_counter--;
  3261. current_link_up = 1;
  3262. goto out;
  3263. }
  3264. restart_autoneg:
  3265. if (workaround)
  3266. tw32_f(MAC_SERDES_CFG, serdes_cfg | 0xc011000);
  3267. tw32_f(SG_DIG_CTRL, expected_sg_dig_ctrl | SG_DIG_SOFT_RESET);
  3268. udelay(5);
  3269. tw32_f(SG_DIG_CTRL, expected_sg_dig_ctrl);
  3270. tp->serdes_counter = SERDES_AN_TIMEOUT_5704S;
  3271. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  3272. } else if (mac_status & (MAC_STATUS_PCS_SYNCED |
  3273. MAC_STATUS_SIGNAL_DET)) {
  3274. sg_dig_status = tr32(SG_DIG_STATUS);
  3275. mac_status = tr32(MAC_STATUS);
  3276. if ((sg_dig_status & SG_DIG_AUTONEG_COMPLETE) &&
  3277. (mac_status & MAC_STATUS_PCS_SYNCED)) {
  3278. u32 local_adv = 0, remote_adv = 0;
  3279. if (sg_dig_ctrl & SG_DIG_PAUSE_CAP)
  3280. local_adv |= ADVERTISE_1000XPAUSE;
  3281. if (sg_dig_ctrl & SG_DIG_ASYM_PAUSE)
  3282. local_adv |= ADVERTISE_1000XPSE_ASYM;
  3283. if (sg_dig_status & SG_DIG_PARTNER_PAUSE_CAPABLE)
  3284. remote_adv |= LPA_1000XPAUSE;
  3285. if (sg_dig_status & SG_DIG_PARTNER_ASYM_PAUSE)
  3286. remote_adv |= LPA_1000XPAUSE_ASYM;
  3287. tg3_setup_flow_control(tp, local_adv, remote_adv);
  3288. current_link_up = 1;
  3289. tp->serdes_counter = 0;
  3290. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  3291. } else if (!(sg_dig_status & SG_DIG_AUTONEG_COMPLETE)) {
  3292. if (tp->serdes_counter)
  3293. tp->serdes_counter--;
  3294. else {
  3295. if (workaround) {
  3296. u32 val = serdes_cfg;
  3297. if (port_a)
  3298. val |= 0xc010000;
  3299. else
  3300. val |= 0x4010000;
  3301. tw32_f(MAC_SERDES_CFG, val);
  3302. }
  3303. tw32_f(SG_DIG_CTRL, SG_DIG_COMMON_SETUP);
  3304. udelay(40);
  3305. /* Link parallel detection - link is up */
  3306. /* only if we have PCS_SYNC and not */
  3307. /* receiving config code words */
  3308. mac_status = tr32(MAC_STATUS);
  3309. if ((mac_status & MAC_STATUS_PCS_SYNCED) &&
  3310. !(mac_status & MAC_STATUS_RCVD_CFG)) {
  3311. tg3_setup_flow_control(tp, 0, 0);
  3312. current_link_up = 1;
  3313. tp->phy_flags |=
  3314. TG3_PHYFLG_PARALLEL_DETECT;
  3315. tp->serdes_counter =
  3316. SERDES_PARALLEL_DET_TIMEOUT;
  3317. } else
  3318. goto restart_autoneg;
  3319. }
  3320. }
  3321. } else {
  3322. tp->serdes_counter = SERDES_AN_TIMEOUT_5704S;
  3323. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  3324. }
  3325. out:
  3326. return current_link_up;
  3327. }
  3328. static int tg3_setup_fiber_by_hand(struct tg3 *tp, u32 mac_status)
  3329. {
  3330. int current_link_up = 0;
  3331. if (!(mac_status & MAC_STATUS_PCS_SYNCED))
  3332. goto out;
  3333. if (tp->link_config.autoneg == AUTONEG_ENABLE) {
  3334. u32 txflags, rxflags;
  3335. int i;
  3336. if (fiber_autoneg(tp, &txflags, &rxflags)) {
  3337. u32 local_adv = 0, remote_adv = 0;
  3338. if (txflags & ANEG_CFG_PS1)
  3339. local_adv |= ADVERTISE_1000XPAUSE;
  3340. if (txflags & ANEG_CFG_PS2)
  3341. local_adv |= ADVERTISE_1000XPSE_ASYM;
  3342. if (rxflags & MR_LP_ADV_SYM_PAUSE)
  3343. remote_adv |= LPA_1000XPAUSE;
  3344. if (rxflags & MR_LP_ADV_ASYM_PAUSE)
  3345. remote_adv |= LPA_1000XPAUSE_ASYM;
  3346. tg3_setup_flow_control(tp, local_adv, remote_adv);
  3347. current_link_up = 1;
  3348. }
  3349. for (i = 0; i < 30; i++) {
  3350. udelay(20);
  3351. tw32_f(MAC_STATUS,
  3352. (MAC_STATUS_SYNC_CHANGED |
  3353. MAC_STATUS_CFG_CHANGED));
  3354. udelay(40);
  3355. if ((tr32(MAC_STATUS) &
  3356. (MAC_STATUS_SYNC_CHANGED |
  3357. MAC_STATUS_CFG_CHANGED)) == 0)
  3358. break;
  3359. }
  3360. mac_status = tr32(MAC_STATUS);
  3361. if (current_link_up == 0 &&
  3362. (mac_status & MAC_STATUS_PCS_SYNCED) &&
  3363. !(mac_status & MAC_STATUS_RCVD_CFG))
  3364. current_link_up = 1;
  3365. } else {
  3366. tg3_setup_flow_control(tp, 0, 0);
  3367. /* Forcing 1000FD link up. */
  3368. current_link_up = 1;
  3369. tw32_f(MAC_MODE, (tp->mac_mode | MAC_MODE_SEND_CONFIGS));
  3370. udelay(40);
  3371. tw32_f(MAC_MODE, tp->mac_mode);
  3372. udelay(40);
  3373. }
  3374. out:
  3375. return current_link_up;
  3376. }
  3377. static int tg3_setup_fiber_phy(struct tg3 *tp, int force_reset)
  3378. {
  3379. u32 orig_pause_cfg;
  3380. u16 orig_active_speed;
  3381. u8 orig_active_duplex;
  3382. u32 mac_status;
  3383. int current_link_up;
  3384. int i;
  3385. orig_pause_cfg = tp->link_config.active_flowctrl;
  3386. orig_active_speed = tp->link_config.active_speed;
  3387. orig_active_duplex = tp->link_config.active_duplex;
  3388. if (!(tp->tg3_flags2 & TG3_FLG2_HW_AUTONEG) &&
  3389. netif_carrier_ok(tp->dev) &&
  3390. (tp->tg3_flags & TG3_FLAG_INIT_COMPLETE)) {
  3391. mac_status = tr32(MAC_STATUS);
  3392. mac_status &= (MAC_STATUS_PCS_SYNCED |
  3393. MAC_STATUS_SIGNAL_DET |
  3394. MAC_STATUS_CFG_CHANGED |
  3395. MAC_STATUS_RCVD_CFG);
  3396. if (mac_status == (MAC_STATUS_PCS_SYNCED |
  3397. MAC_STATUS_SIGNAL_DET)) {
  3398. tw32_f(MAC_STATUS, (MAC_STATUS_SYNC_CHANGED |
  3399. MAC_STATUS_CFG_CHANGED));
  3400. return 0;
  3401. }
  3402. }
  3403. tw32_f(MAC_TX_AUTO_NEG, 0);
  3404. tp->mac_mode &= ~(MAC_MODE_PORT_MODE_MASK | MAC_MODE_HALF_DUPLEX);
  3405. tp->mac_mode |= MAC_MODE_PORT_MODE_TBI;
  3406. tw32_f(MAC_MODE, tp->mac_mode);
  3407. udelay(40);
  3408. if (tp->phy_id == TG3_PHY_ID_BCM8002)
  3409. tg3_init_bcm8002(tp);
  3410. /* Enable link change event even when serdes polling. */
  3411. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  3412. udelay(40);
  3413. current_link_up = 0;
  3414. mac_status = tr32(MAC_STATUS);
  3415. if (tp->tg3_flags2 & TG3_FLG2_HW_AUTONEG)
  3416. current_link_up = tg3_setup_fiber_hw_autoneg(tp, mac_status);
  3417. else
  3418. current_link_up = tg3_setup_fiber_by_hand(tp, mac_status);
  3419. tp->napi[0].hw_status->status =
  3420. (SD_STATUS_UPDATED |
  3421. (tp->napi[0].hw_status->status & ~SD_STATUS_LINK_CHG));
  3422. for (i = 0; i < 100; i++) {
  3423. tw32_f(MAC_STATUS, (MAC_STATUS_SYNC_CHANGED |
  3424. MAC_STATUS_CFG_CHANGED));
  3425. udelay(5);
  3426. if ((tr32(MAC_STATUS) & (MAC_STATUS_SYNC_CHANGED |
  3427. MAC_STATUS_CFG_CHANGED |
  3428. MAC_STATUS_LNKSTATE_CHANGED)) == 0)
  3429. break;
  3430. }
  3431. mac_status = tr32(MAC_STATUS);
  3432. if ((mac_status & MAC_STATUS_PCS_SYNCED) == 0) {
  3433. current_link_up = 0;
  3434. if (tp->link_config.autoneg == AUTONEG_ENABLE &&
  3435. tp->serdes_counter == 0) {
  3436. tw32_f(MAC_MODE, (tp->mac_mode |
  3437. MAC_MODE_SEND_CONFIGS));
  3438. udelay(1);
  3439. tw32_f(MAC_MODE, tp->mac_mode);
  3440. }
  3441. }
  3442. if (current_link_up == 1) {
  3443. tp->link_config.active_speed = SPEED_1000;
  3444. tp->link_config.active_duplex = DUPLEX_FULL;
  3445. tw32(MAC_LED_CTRL, (tp->led_ctrl |
  3446. LED_CTRL_LNKLED_OVERRIDE |
  3447. LED_CTRL_1000MBPS_ON));
  3448. } else {
  3449. tp->link_config.active_speed = SPEED_INVALID;
  3450. tp->link_config.active_duplex = DUPLEX_INVALID;
  3451. tw32(MAC_LED_CTRL, (tp->led_ctrl |
  3452. LED_CTRL_LNKLED_OVERRIDE |
  3453. LED_CTRL_TRAFFIC_OVERRIDE));
  3454. }
  3455. if (current_link_up != netif_carrier_ok(tp->dev)) {
  3456. if (current_link_up)
  3457. netif_carrier_on(tp->dev);
  3458. else
  3459. netif_carrier_off(tp->dev);
  3460. tg3_link_report(tp);
  3461. } else {
  3462. u32 now_pause_cfg = tp->link_config.active_flowctrl;
  3463. if (orig_pause_cfg != now_pause_cfg ||
  3464. orig_active_speed != tp->link_config.active_speed ||
  3465. orig_active_duplex != tp->link_config.active_duplex)
  3466. tg3_link_report(tp);
  3467. }
  3468. return 0;
  3469. }
  3470. static int tg3_setup_fiber_mii_phy(struct tg3 *tp, int force_reset)
  3471. {
  3472. int current_link_up, err = 0;
  3473. u32 bmsr, bmcr;
  3474. u16 current_speed;
  3475. u8 current_duplex;
  3476. u32 local_adv, remote_adv;
  3477. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  3478. tw32_f(MAC_MODE, tp->mac_mode);
  3479. udelay(40);
  3480. tw32(MAC_EVENT, 0);
  3481. tw32_f(MAC_STATUS,
  3482. (MAC_STATUS_SYNC_CHANGED |
  3483. MAC_STATUS_CFG_CHANGED |
  3484. MAC_STATUS_MI_COMPLETION |
  3485. MAC_STATUS_LNKSTATE_CHANGED));
  3486. udelay(40);
  3487. if (force_reset)
  3488. tg3_phy_reset(tp);
  3489. current_link_up = 0;
  3490. current_speed = SPEED_INVALID;
  3491. current_duplex = DUPLEX_INVALID;
  3492. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  3493. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  3494. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
  3495. if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
  3496. bmsr |= BMSR_LSTATUS;
  3497. else
  3498. bmsr &= ~BMSR_LSTATUS;
  3499. }
  3500. err |= tg3_readphy(tp, MII_BMCR, &bmcr);
  3501. if ((tp->link_config.autoneg == AUTONEG_ENABLE) && !force_reset &&
  3502. (tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT)) {
  3503. /* do nothing, just check for link up at the end */
  3504. } else if (tp->link_config.autoneg == AUTONEG_ENABLE) {
  3505. u32 adv, new_adv;
  3506. err |= tg3_readphy(tp, MII_ADVERTISE, &adv);
  3507. new_adv = adv & ~(ADVERTISE_1000XFULL | ADVERTISE_1000XHALF |
  3508. ADVERTISE_1000XPAUSE |
  3509. ADVERTISE_1000XPSE_ASYM |
  3510. ADVERTISE_SLCT);
  3511. new_adv |= tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
  3512. if (tp->link_config.advertising & ADVERTISED_1000baseT_Half)
  3513. new_adv |= ADVERTISE_1000XHALF;
  3514. if (tp->link_config.advertising & ADVERTISED_1000baseT_Full)
  3515. new_adv |= ADVERTISE_1000XFULL;
  3516. if ((new_adv != adv) || !(bmcr & BMCR_ANENABLE)) {
  3517. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  3518. bmcr |= BMCR_ANENABLE | BMCR_ANRESTART;
  3519. tg3_writephy(tp, MII_BMCR, bmcr);
  3520. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  3521. tp->serdes_counter = SERDES_AN_TIMEOUT_5714S;
  3522. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  3523. return err;
  3524. }
  3525. } else {
  3526. u32 new_bmcr;
  3527. bmcr &= ~BMCR_SPEED1000;
  3528. new_bmcr = bmcr & ~(BMCR_ANENABLE | BMCR_FULLDPLX);
  3529. if (tp->link_config.duplex == DUPLEX_FULL)
  3530. new_bmcr |= BMCR_FULLDPLX;
  3531. if (new_bmcr != bmcr) {
  3532. /* BMCR_SPEED1000 is a reserved bit that needs
  3533. * to be set on write.
  3534. */
  3535. new_bmcr |= BMCR_SPEED1000;
  3536. /* Force a linkdown */
  3537. if (netif_carrier_ok(tp->dev)) {
  3538. u32 adv;
  3539. err |= tg3_readphy(tp, MII_ADVERTISE, &adv);
  3540. adv &= ~(ADVERTISE_1000XFULL |
  3541. ADVERTISE_1000XHALF |
  3542. ADVERTISE_SLCT);
  3543. tg3_writephy(tp, MII_ADVERTISE, adv);
  3544. tg3_writephy(tp, MII_BMCR, bmcr |
  3545. BMCR_ANRESTART |
  3546. BMCR_ANENABLE);
  3547. udelay(10);
  3548. netif_carrier_off(tp->dev);
  3549. }
  3550. tg3_writephy(tp, MII_BMCR, new_bmcr);
  3551. bmcr = new_bmcr;
  3552. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  3553. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  3554. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  3555. ASIC_REV_5714) {
  3556. if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
  3557. bmsr |= BMSR_LSTATUS;
  3558. else
  3559. bmsr &= ~BMSR_LSTATUS;
  3560. }
  3561. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  3562. }
  3563. }
  3564. if (bmsr & BMSR_LSTATUS) {
  3565. current_speed = SPEED_1000;
  3566. current_link_up = 1;
  3567. if (bmcr & BMCR_FULLDPLX)
  3568. current_duplex = DUPLEX_FULL;
  3569. else
  3570. current_duplex = DUPLEX_HALF;
  3571. local_adv = 0;
  3572. remote_adv = 0;
  3573. if (bmcr & BMCR_ANENABLE) {
  3574. u32 common;
  3575. err |= tg3_readphy(tp, MII_ADVERTISE, &local_adv);
  3576. err |= tg3_readphy(tp, MII_LPA, &remote_adv);
  3577. common = local_adv & remote_adv;
  3578. if (common & (ADVERTISE_1000XHALF |
  3579. ADVERTISE_1000XFULL)) {
  3580. if (common & ADVERTISE_1000XFULL)
  3581. current_duplex = DUPLEX_FULL;
  3582. else
  3583. current_duplex = DUPLEX_HALF;
  3584. } else if (!(tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
  3585. /* Link is up via parallel detect */
  3586. } else {
  3587. current_link_up = 0;
  3588. }
  3589. }
  3590. }
  3591. if (current_link_up == 1 && current_duplex == DUPLEX_FULL)
  3592. tg3_setup_flow_control(tp, local_adv, remote_adv);
  3593. tp->mac_mode &= ~MAC_MODE_HALF_DUPLEX;
  3594. if (tp->link_config.active_duplex == DUPLEX_HALF)
  3595. tp->mac_mode |= MAC_MODE_HALF_DUPLEX;
  3596. tw32_f(MAC_MODE, tp->mac_mode);
  3597. udelay(40);
  3598. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  3599. tp->link_config.active_speed = current_speed;
  3600. tp->link_config.active_duplex = current_duplex;
  3601. if (current_link_up != netif_carrier_ok(tp->dev)) {
  3602. if (current_link_up)
  3603. netif_carrier_on(tp->dev);
  3604. else {
  3605. netif_carrier_off(tp->dev);
  3606. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  3607. }
  3608. tg3_link_report(tp);
  3609. }
  3610. return err;
  3611. }
  3612. static void tg3_serdes_parallel_detect(struct tg3 *tp)
  3613. {
  3614. if (tp->serdes_counter) {
  3615. /* Give autoneg time to complete. */
  3616. tp->serdes_counter--;
  3617. return;
  3618. }
  3619. if (!netif_carrier_ok(tp->dev) &&
  3620. (tp->link_config.autoneg == AUTONEG_ENABLE)) {
  3621. u32 bmcr;
  3622. tg3_readphy(tp, MII_BMCR, &bmcr);
  3623. if (bmcr & BMCR_ANENABLE) {
  3624. u32 phy1, phy2;
  3625. /* Select shadow register 0x1f */
  3626. tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x7c00);
  3627. tg3_readphy(tp, MII_TG3_MISC_SHDW, &phy1);
  3628. /* Select expansion interrupt status register */
  3629. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  3630. MII_TG3_DSP_EXP1_INT_STAT);
  3631. tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &phy2);
  3632. tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &phy2);
  3633. if ((phy1 & 0x10) && !(phy2 & 0x20)) {
  3634. /* We have signal detect and not receiving
  3635. * config code words, link is up by parallel
  3636. * detection.
  3637. */
  3638. bmcr &= ~BMCR_ANENABLE;
  3639. bmcr |= BMCR_SPEED1000 | BMCR_FULLDPLX;
  3640. tg3_writephy(tp, MII_BMCR, bmcr);
  3641. tp->phy_flags |= TG3_PHYFLG_PARALLEL_DETECT;
  3642. }
  3643. }
  3644. } else if (netif_carrier_ok(tp->dev) &&
  3645. (tp->link_config.autoneg == AUTONEG_ENABLE) &&
  3646. (tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT)) {
  3647. u32 phy2;
  3648. /* Select expansion interrupt status register */
  3649. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  3650. MII_TG3_DSP_EXP1_INT_STAT);
  3651. tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &phy2);
  3652. if (phy2 & 0x20) {
  3653. u32 bmcr;
  3654. /* Config code words received, turn on autoneg. */
  3655. tg3_readphy(tp, MII_BMCR, &bmcr);
  3656. tg3_writephy(tp, MII_BMCR, bmcr | BMCR_ANENABLE);
  3657. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  3658. }
  3659. }
  3660. }
  3661. static int tg3_setup_phy(struct tg3 *tp, int force_reset)
  3662. {
  3663. u32 val;
  3664. int err;
  3665. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
  3666. err = tg3_setup_fiber_phy(tp, force_reset);
  3667. else if (tp->phy_flags & TG3_PHYFLG_MII_SERDES)
  3668. err = tg3_setup_fiber_mii_phy(tp, force_reset);
  3669. else
  3670. err = tg3_setup_copper_phy(tp, force_reset);
  3671. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX) {
  3672. u32 scale;
  3673. val = tr32(TG3_CPMU_CLCK_STAT) & CPMU_CLCK_STAT_MAC_CLCK_MASK;
  3674. if (val == CPMU_CLCK_STAT_MAC_CLCK_62_5)
  3675. scale = 65;
  3676. else if (val == CPMU_CLCK_STAT_MAC_CLCK_6_25)
  3677. scale = 6;
  3678. else
  3679. scale = 12;
  3680. val = tr32(GRC_MISC_CFG) & ~GRC_MISC_CFG_PRESCALAR_MASK;
  3681. val |= (scale << GRC_MISC_CFG_PRESCALAR_SHIFT);
  3682. tw32(GRC_MISC_CFG, val);
  3683. }
  3684. val = (2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  3685. (6 << TX_LENGTHS_IPG_SHIFT);
  3686. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
  3687. val |= tr32(MAC_TX_LENGTHS) &
  3688. (TX_LENGTHS_JMB_FRM_LEN_MSK |
  3689. TX_LENGTHS_CNT_DWN_VAL_MSK);
  3690. if (tp->link_config.active_speed == SPEED_1000 &&
  3691. tp->link_config.active_duplex == DUPLEX_HALF)
  3692. tw32(MAC_TX_LENGTHS, val |
  3693. (0xff << TX_LENGTHS_SLOT_TIME_SHIFT));
  3694. else
  3695. tw32(MAC_TX_LENGTHS, val |
  3696. (32 << TX_LENGTHS_SLOT_TIME_SHIFT));
  3697. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  3698. if (netif_carrier_ok(tp->dev)) {
  3699. tw32(HOSTCC_STAT_COAL_TICKS,
  3700. tp->coal.stats_block_coalesce_usecs);
  3701. } else {
  3702. tw32(HOSTCC_STAT_COAL_TICKS, 0);
  3703. }
  3704. }
  3705. if (tp->tg3_flags & TG3_FLAG_ASPM_WORKAROUND) {
  3706. val = tr32(PCIE_PWR_MGMT_THRESH);
  3707. if (!netif_carrier_ok(tp->dev))
  3708. val = (val & ~PCIE_PWR_MGMT_L1_THRESH_MSK) |
  3709. tp->pwrmgmt_thresh;
  3710. else
  3711. val |= PCIE_PWR_MGMT_L1_THRESH_MSK;
  3712. tw32(PCIE_PWR_MGMT_THRESH, val);
  3713. }
  3714. return err;
  3715. }
  3716. static inline int tg3_irq_sync(struct tg3 *tp)
  3717. {
  3718. return tp->irq_sync;
  3719. }
  3720. static inline void tg3_rd32_loop(struct tg3 *tp, u32 *dst, u32 off, u32 len)
  3721. {
  3722. int i;
  3723. dst = (u32 *)((u8 *)dst + off);
  3724. for (i = 0; i < len; i += sizeof(u32))
  3725. *dst++ = tr32(off + i);
  3726. }
  3727. static void tg3_dump_legacy_regs(struct tg3 *tp, u32 *regs)
  3728. {
  3729. tg3_rd32_loop(tp, regs, TG3PCI_VENDOR, 0xb0);
  3730. tg3_rd32_loop(tp, regs, MAILBOX_INTERRUPT_0, 0x200);
  3731. tg3_rd32_loop(tp, regs, MAC_MODE, 0x4f0);
  3732. tg3_rd32_loop(tp, regs, SNDDATAI_MODE, 0xe0);
  3733. tg3_rd32_loop(tp, regs, SNDDATAC_MODE, 0x04);
  3734. tg3_rd32_loop(tp, regs, SNDBDS_MODE, 0x80);
  3735. tg3_rd32_loop(tp, regs, SNDBDI_MODE, 0x48);
  3736. tg3_rd32_loop(tp, regs, SNDBDC_MODE, 0x04);
  3737. tg3_rd32_loop(tp, regs, RCVLPC_MODE, 0x20);
  3738. tg3_rd32_loop(tp, regs, RCVLPC_SELLST_BASE, 0x15c);
  3739. tg3_rd32_loop(tp, regs, RCVDBDI_MODE, 0x0c);
  3740. tg3_rd32_loop(tp, regs, RCVDBDI_JUMBO_BD, 0x3c);
  3741. tg3_rd32_loop(tp, regs, RCVDBDI_BD_PROD_IDX_0, 0x44);
  3742. tg3_rd32_loop(tp, regs, RCVDCC_MODE, 0x04);
  3743. tg3_rd32_loop(tp, regs, RCVBDI_MODE, 0x20);
  3744. tg3_rd32_loop(tp, regs, RCVCC_MODE, 0x14);
  3745. tg3_rd32_loop(tp, regs, RCVLSC_MODE, 0x08);
  3746. tg3_rd32_loop(tp, regs, MBFREE_MODE, 0x08);
  3747. tg3_rd32_loop(tp, regs, HOSTCC_MODE, 0x100);
  3748. if (tp->tg3_flags & TG3_FLAG_SUPPORT_MSIX)
  3749. tg3_rd32_loop(tp, regs, HOSTCC_RXCOL_TICKS_VEC1, 0x180);
  3750. tg3_rd32_loop(tp, regs, MEMARB_MODE, 0x10);
  3751. tg3_rd32_loop(tp, regs, BUFMGR_MODE, 0x58);
  3752. tg3_rd32_loop(tp, regs, RDMAC_MODE, 0x08);
  3753. tg3_rd32_loop(tp, regs, WDMAC_MODE, 0x08);
  3754. tg3_rd32_loop(tp, regs, RX_CPU_MODE, 0x04);
  3755. tg3_rd32_loop(tp, regs, RX_CPU_STATE, 0x04);
  3756. tg3_rd32_loop(tp, regs, RX_CPU_PGMCTR, 0x04);
  3757. tg3_rd32_loop(tp, regs, RX_CPU_HWBKPT, 0x04);
  3758. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  3759. tg3_rd32_loop(tp, regs, TX_CPU_MODE, 0x04);
  3760. tg3_rd32_loop(tp, regs, TX_CPU_STATE, 0x04);
  3761. tg3_rd32_loop(tp, regs, TX_CPU_PGMCTR, 0x04);
  3762. }
  3763. tg3_rd32_loop(tp, regs, GRCMBOX_INTERRUPT_0, 0x110);
  3764. tg3_rd32_loop(tp, regs, FTQ_RESET, 0x120);
  3765. tg3_rd32_loop(tp, regs, MSGINT_MODE, 0x0c);
  3766. tg3_rd32_loop(tp, regs, DMAC_MODE, 0x04);
  3767. tg3_rd32_loop(tp, regs, GRC_MODE, 0x4c);
  3768. if (tp->tg3_flags & TG3_FLAG_NVRAM)
  3769. tg3_rd32_loop(tp, regs, NVRAM_CMD, 0x24);
  3770. }
  3771. static void tg3_dump_state(struct tg3 *tp)
  3772. {
  3773. int i;
  3774. u32 *regs;
  3775. regs = kzalloc(TG3_REG_BLK_SIZE, GFP_ATOMIC);
  3776. if (!regs) {
  3777. netdev_err(tp->dev, "Failed allocating register dump buffer\n");
  3778. return;
  3779. }
  3780. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
  3781. /* Read up to but not including private PCI registers */
  3782. for (i = 0; i < TG3_PCIE_TLDLPL_PORT; i += sizeof(u32))
  3783. regs[i / sizeof(u32)] = tr32(i);
  3784. } else
  3785. tg3_dump_legacy_regs(tp, regs);
  3786. for (i = 0; i < TG3_REG_BLK_SIZE / sizeof(u32); i += 4) {
  3787. if (!regs[i + 0] && !regs[i + 1] &&
  3788. !regs[i + 2] && !regs[i + 3])
  3789. continue;
  3790. netdev_err(tp->dev, "0x%08x: 0x%08x, 0x%08x, 0x%08x, 0x%08x\n",
  3791. i * 4,
  3792. regs[i + 0], regs[i + 1], regs[i + 2], regs[i + 3]);
  3793. }
  3794. kfree(regs);
  3795. for (i = 0; i < tp->irq_cnt; i++) {
  3796. struct tg3_napi *tnapi = &tp->napi[i];
  3797. /* SW status block */
  3798. netdev_err(tp->dev,
  3799. "%d: Host status block [%08x:%08x:(%04x:%04x:%04x):(%04x:%04x)]\n",
  3800. i,
  3801. tnapi->hw_status->status,
  3802. tnapi->hw_status->status_tag,
  3803. tnapi->hw_status->rx_jumbo_consumer,
  3804. tnapi->hw_status->rx_consumer,
  3805. tnapi->hw_status->rx_mini_consumer,
  3806. tnapi->hw_status->idx[0].rx_producer,
  3807. tnapi->hw_status->idx[0].tx_consumer);
  3808. netdev_err(tp->dev,
  3809. "%d: NAPI info [%08x:%08x:(%04x:%04x:%04x):%04x:(%04x:%04x:%04x:%04x)]\n",
  3810. i,
  3811. tnapi->last_tag, tnapi->last_irq_tag,
  3812. tnapi->tx_prod, tnapi->tx_cons, tnapi->tx_pending,
  3813. tnapi->rx_rcb_ptr,
  3814. tnapi->prodring.rx_std_prod_idx,
  3815. tnapi->prodring.rx_std_cons_idx,
  3816. tnapi->prodring.rx_jmb_prod_idx,
  3817. tnapi->prodring.rx_jmb_cons_idx);
  3818. }
  3819. }
  3820. /* This is called whenever we suspect that the system chipset is re-
  3821. * ordering the sequence of MMIO to the tx send mailbox. The symptom
  3822. * is bogus tx completions. We try to recover by setting the
  3823. * TG3_FLAG_MBOX_WRITE_REORDER flag and resetting the chip later
  3824. * in the workqueue.
  3825. */
  3826. static void tg3_tx_recover(struct tg3 *tp)
  3827. {
  3828. BUG_ON((tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER) ||
  3829. tp->write32_tx_mbox == tg3_write_indirect_mbox);
  3830. netdev_warn(tp->dev,
  3831. "The system may be re-ordering memory-mapped I/O "
  3832. "cycles to the network device, attempting to recover. "
  3833. "Please report the problem to the driver maintainer "
  3834. "and include system chipset information.\n");
  3835. spin_lock(&tp->lock);
  3836. tp->tg3_flags |= TG3_FLAG_TX_RECOVERY_PENDING;
  3837. spin_unlock(&tp->lock);
  3838. }
  3839. static inline u32 tg3_tx_avail(struct tg3_napi *tnapi)
  3840. {
  3841. /* Tell compiler to fetch tx indices from memory. */
  3842. barrier();
  3843. return tnapi->tx_pending -
  3844. ((tnapi->tx_prod - tnapi->tx_cons) & (TG3_TX_RING_SIZE - 1));
  3845. }
  3846. /* Tigon3 never reports partial packet sends. So we do not
  3847. * need special logic to handle SKBs that have not had all
  3848. * of their frags sent yet, like SunGEM does.
  3849. */
  3850. static void tg3_tx(struct tg3_napi *tnapi)
  3851. {
  3852. struct tg3 *tp = tnapi->tp;
  3853. u32 hw_idx = tnapi->hw_status->idx[0].tx_consumer;
  3854. u32 sw_idx = tnapi->tx_cons;
  3855. struct netdev_queue *txq;
  3856. int index = tnapi - tp->napi;
  3857. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS)
  3858. index--;
  3859. txq = netdev_get_tx_queue(tp->dev, index);
  3860. while (sw_idx != hw_idx) {
  3861. struct ring_info *ri = &tnapi->tx_buffers[sw_idx];
  3862. struct sk_buff *skb = ri->skb;
  3863. int i, tx_bug = 0;
  3864. if (unlikely(skb == NULL)) {
  3865. tg3_tx_recover(tp);
  3866. return;
  3867. }
  3868. pci_unmap_single(tp->pdev,
  3869. dma_unmap_addr(ri, mapping),
  3870. skb_headlen(skb),
  3871. PCI_DMA_TODEVICE);
  3872. ri->skb = NULL;
  3873. sw_idx = NEXT_TX(sw_idx);
  3874. for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
  3875. ri = &tnapi->tx_buffers[sw_idx];
  3876. if (unlikely(ri->skb != NULL || sw_idx == hw_idx))
  3877. tx_bug = 1;
  3878. pci_unmap_page(tp->pdev,
  3879. dma_unmap_addr(ri, mapping),
  3880. skb_shinfo(skb)->frags[i].size,
  3881. PCI_DMA_TODEVICE);
  3882. sw_idx = NEXT_TX(sw_idx);
  3883. }
  3884. dev_kfree_skb(skb);
  3885. if (unlikely(tx_bug)) {
  3886. tg3_tx_recover(tp);
  3887. return;
  3888. }
  3889. }
  3890. tnapi->tx_cons = sw_idx;
  3891. /* Need to make the tx_cons update visible to tg3_start_xmit()
  3892. * before checking for netif_queue_stopped(). Without the
  3893. * memory barrier, there is a small possibility that tg3_start_xmit()
  3894. * will miss it and cause the queue to be stopped forever.
  3895. */
  3896. smp_mb();
  3897. if (unlikely(netif_tx_queue_stopped(txq) &&
  3898. (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi)))) {
  3899. __netif_tx_lock(txq, smp_processor_id());
  3900. if (netif_tx_queue_stopped(txq) &&
  3901. (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi)))
  3902. netif_tx_wake_queue(txq);
  3903. __netif_tx_unlock(txq);
  3904. }
  3905. }
  3906. static void tg3_rx_skb_free(struct tg3 *tp, struct ring_info *ri, u32 map_sz)
  3907. {
  3908. if (!ri->skb)
  3909. return;
  3910. pci_unmap_single(tp->pdev, dma_unmap_addr(ri, mapping),
  3911. map_sz, PCI_DMA_FROMDEVICE);
  3912. dev_kfree_skb_any(ri->skb);
  3913. ri->skb = NULL;
  3914. }
  3915. /* Returns size of skb allocated or < 0 on error.
  3916. *
  3917. * We only need to fill in the address because the other members
  3918. * of the RX descriptor are invariant, see tg3_init_rings.
  3919. *
  3920. * Note the purposeful assymetry of cpu vs. chip accesses. For
  3921. * posting buffers we only dirty the first cache line of the RX
  3922. * descriptor (containing the address). Whereas for the RX status
  3923. * buffers the cpu only reads the last cacheline of the RX descriptor
  3924. * (to fetch the error flags, vlan tag, checksum, and opaque cookie).
  3925. */
  3926. static int tg3_alloc_rx_skb(struct tg3 *tp, struct tg3_rx_prodring_set *tpr,
  3927. u32 opaque_key, u32 dest_idx_unmasked)
  3928. {
  3929. struct tg3_rx_buffer_desc *desc;
  3930. struct ring_info *map;
  3931. struct sk_buff *skb;
  3932. dma_addr_t mapping;
  3933. int skb_size, dest_idx;
  3934. switch (opaque_key) {
  3935. case RXD_OPAQUE_RING_STD:
  3936. dest_idx = dest_idx_unmasked & tp->rx_std_ring_mask;
  3937. desc = &tpr->rx_std[dest_idx];
  3938. map = &tpr->rx_std_buffers[dest_idx];
  3939. skb_size = tp->rx_pkt_map_sz;
  3940. break;
  3941. case RXD_OPAQUE_RING_JUMBO:
  3942. dest_idx = dest_idx_unmasked & tp->rx_jmb_ring_mask;
  3943. desc = &tpr->rx_jmb[dest_idx].std;
  3944. map = &tpr->rx_jmb_buffers[dest_idx];
  3945. skb_size = TG3_RX_JMB_MAP_SZ;
  3946. break;
  3947. default:
  3948. return -EINVAL;
  3949. }
  3950. /* Do not overwrite any of the map or rp information
  3951. * until we are sure we can commit to a new buffer.
  3952. *
  3953. * Callers depend upon this behavior and assume that
  3954. * we leave everything unchanged if we fail.
  3955. */
  3956. skb = netdev_alloc_skb(tp->dev, skb_size + tp->rx_offset);
  3957. if (skb == NULL)
  3958. return -ENOMEM;
  3959. skb_reserve(skb, tp->rx_offset);
  3960. mapping = pci_map_single(tp->pdev, skb->data, skb_size,
  3961. PCI_DMA_FROMDEVICE);
  3962. if (pci_dma_mapping_error(tp->pdev, mapping)) {
  3963. dev_kfree_skb(skb);
  3964. return -EIO;
  3965. }
  3966. map->skb = skb;
  3967. dma_unmap_addr_set(map, mapping, mapping);
  3968. desc->addr_hi = ((u64)mapping >> 32);
  3969. desc->addr_lo = ((u64)mapping & 0xffffffff);
  3970. return skb_size;
  3971. }
  3972. /* We only need to move over in the address because the other
  3973. * members of the RX descriptor are invariant. See notes above
  3974. * tg3_alloc_rx_skb for full details.
  3975. */
  3976. static void tg3_recycle_rx(struct tg3_napi *tnapi,
  3977. struct tg3_rx_prodring_set *dpr,
  3978. u32 opaque_key, int src_idx,
  3979. u32 dest_idx_unmasked)
  3980. {
  3981. struct tg3 *tp = tnapi->tp;
  3982. struct tg3_rx_buffer_desc *src_desc, *dest_desc;
  3983. struct ring_info *src_map, *dest_map;
  3984. struct tg3_rx_prodring_set *spr = &tp->napi[0].prodring;
  3985. int dest_idx;
  3986. switch (opaque_key) {
  3987. case RXD_OPAQUE_RING_STD:
  3988. dest_idx = dest_idx_unmasked & tp->rx_std_ring_mask;
  3989. dest_desc = &dpr->rx_std[dest_idx];
  3990. dest_map = &dpr->rx_std_buffers[dest_idx];
  3991. src_desc = &spr->rx_std[src_idx];
  3992. src_map = &spr->rx_std_buffers[src_idx];
  3993. break;
  3994. case RXD_OPAQUE_RING_JUMBO:
  3995. dest_idx = dest_idx_unmasked & tp->rx_jmb_ring_mask;
  3996. dest_desc = &dpr->rx_jmb[dest_idx].std;
  3997. dest_map = &dpr->rx_jmb_buffers[dest_idx];
  3998. src_desc = &spr->rx_jmb[src_idx].std;
  3999. src_map = &spr->rx_jmb_buffers[src_idx];
  4000. break;
  4001. default:
  4002. return;
  4003. }
  4004. dest_map->skb = src_map->skb;
  4005. dma_unmap_addr_set(dest_map, mapping,
  4006. dma_unmap_addr(src_map, mapping));
  4007. dest_desc->addr_hi = src_desc->addr_hi;
  4008. dest_desc->addr_lo = src_desc->addr_lo;
  4009. /* Ensure that the update to the skb happens after the physical
  4010. * addresses have been transferred to the new BD location.
  4011. */
  4012. smp_wmb();
  4013. src_map->skb = NULL;
  4014. }
  4015. /* The RX ring scheme is composed of multiple rings which post fresh
  4016. * buffers to the chip, and one special ring the chip uses to report
  4017. * status back to the host.
  4018. *
  4019. * The special ring reports the status of received packets to the
  4020. * host. The chip does not write into the original descriptor the
  4021. * RX buffer was obtained from. The chip simply takes the original
  4022. * descriptor as provided by the host, updates the status and length
  4023. * field, then writes this into the next status ring entry.
  4024. *
  4025. * Each ring the host uses to post buffers to the chip is described
  4026. * by a TG3_BDINFO entry in the chips SRAM area. When a packet arrives,
  4027. * it is first placed into the on-chip ram. When the packet's length
  4028. * is known, it walks down the TG3_BDINFO entries to select the ring.
  4029. * Each TG3_BDINFO specifies a MAXLEN field and the first TG3_BDINFO
  4030. * which is within the range of the new packet's length is chosen.
  4031. *
  4032. * The "separate ring for rx status" scheme may sound queer, but it makes
  4033. * sense from a cache coherency perspective. If only the host writes
  4034. * to the buffer post rings, and only the chip writes to the rx status
  4035. * rings, then cache lines never move beyond shared-modified state.
  4036. * If both the host and chip were to write into the same ring, cache line
  4037. * eviction could occur since both entities want it in an exclusive state.
  4038. */
  4039. static int tg3_rx(struct tg3_napi *tnapi, int budget)
  4040. {
  4041. struct tg3 *tp = tnapi->tp;
  4042. u32 work_mask, rx_std_posted = 0;
  4043. u32 std_prod_idx, jmb_prod_idx;
  4044. u32 sw_idx = tnapi->rx_rcb_ptr;
  4045. u16 hw_idx;
  4046. int received;
  4047. struct tg3_rx_prodring_set *tpr = &tnapi->prodring;
  4048. hw_idx = *(tnapi->rx_rcb_prod_idx);
  4049. /*
  4050. * We need to order the read of hw_idx and the read of
  4051. * the opaque cookie.
  4052. */
  4053. rmb();
  4054. work_mask = 0;
  4055. received = 0;
  4056. std_prod_idx = tpr->rx_std_prod_idx;
  4057. jmb_prod_idx = tpr->rx_jmb_prod_idx;
  4058. while (sw_idx != hw_idx && budget > 0) {
  4059. struct ring_info *ri;
  4060. struct tg3_rx_buffer_desc *desc = &tnapi->rx_rcb[sw_idx];
  4061. unsigned int len;
  4062. struct sk_buff *skb;
  4063. dma_addr_t dma_addr;
  4064. u32 opaque_key, desc_idx, *post_ptr;
  4065. desc_idx = desc->opaque & RXD_OPAQUE_INDEX_MASK;
  4066. opaque_key = desc->opaque & RXD_OPAQUE_RING_MASK;
  4067. if (opaque_key == RXD_OPAQUE_RING_STD) {
  4068. ri = &tp->napi[0].prodring.rx_std_buffers[desc_idx];
  4069. dma_addr = dma_unmap_addr(ri, mapping);
  4070. skb = ri->skb;
  4071. post_ptr = &std_prod_idx;
  4072. rx_std_posted++;
  4073. } else if (opaque_key == RXD_OPAQUE_RING_JUMBO) {
  4074. ri = &tp->napi[0].prodring.rx_jmb_buffers[desc_idx];
  4075. dma_addr = dma_unmap_addr(ri, mapping);
  4076. skb = ri->skb;
  4077. post_ptr = &jmb_prod_idx;
  4078. } else
  4079. goto next_pkt_nopost;
  4080. work_mask |= opaque_key;
  4081. if ((desc->err_vlan & RXD_ERR_MASK) != 0 &&
  4082. (desc->err_vlan != RXD_ERR_ODD_NIBBLE_RCVD_MII)) {
  4083. drop_it:
  4084. tg3_recycle_rx(tnapi, tpr, opaque_key,
  4085. desc_idx, *post_ptr);
  4086. drop_it_no_recycle:
  4087. /* Other statistics kept track of by card. */
  4088. tp->rx_dropped++;
  4089. goto next_pkt;
  4090. }
  4091. len = ((desc->idx_len & RXD_LEN_MASK) >> RXD_LEN_SHIFT) -
  4092. ETH_FCS_LEN;
  4093. if (len > TG3_RX_COPY_THRESH(tp)) {
  4094. int skb_size;
  4095. skb_size = tg3_alloc_rx_skb(tp, tpr, opaque_key,
  4096. *post_ptr);
  4097. if (skb_size < 0)
  4098. goto drop_it;
  4099. pci_unmap_single(tp->pdev, dma_addr, skb_size,
  4100. PCI_DMA_FROMDEVICE);
  4101. /* Ensure that the update to the skb happens
  4102. * after the usage of the old DMA mapping.
  4103. */
  4104. smp_wmb();
  4105. ri->skb = NULL;
  4106. skb_put(skb, len);
  4107. } else {
  4108. struct sk_buff *copy_skb;
  4109. tg3_recycle_rx(tnapi, tpr, opaque_key,
  4110. desc_idx, *post_ptr);
  4111. copy_skb = netdev_alloc_skb(tp->dev, len +
  4112. TG3_RAW_IP_ALIGN);
  4113. if (copy_skb == NULL)
  4114. goto drop_it_no_recycle;
  4115. skb_reserve(copy_skb, TG3_RAW_IP_ALIGN);
  4116. skb_put(copy_skb, len);
  4117. pci_dma_sync_single_for_cpu(tp->pdev, dma_addr, len, PCI_DMA_FROMDEVICE);
  4118. skb_copy_from_linear_data(skb, copy_skb->data, len);
  4119. pci_dma_sync_single_for_device(tp->pdev, dma_addr, len, PCI_DMA_FROMDEVICE);
  4120. /* We'll reuse the original ring buffer. */
  4121. skb = copy_skb;
  4122. }
  4123. if ((tp->dev->features & NETIF_F_RXCSUM) &&
  4124. (desc->type_flags & RXD_FLAG_TCPUDP_CSUM) &&
  4125. (((desc->ip_tcp_csum & RXD_TCPCSUM_MASK)
  4126. >> RXD_TCPCSUM_SHIFT) == 0xffff))
  4127. skb->ip_summed = CHECKSUM_UNNECESSARY;
  4128. else
  4129. skb_checksum_none_assert(skb);
  4130. skb->protocol = eth_type_trans(skb, tp->dev);
  4131. if (len > (tp->dev->mtu + ETH_HLEN) &&
  4132. skb->protocol != htons(ETH_P_8021Q)) {
  4133. dev_kfree_skb(skb);
  4134. goto drop_it_no_recycle;
  4135. }
  4136. if (desc->type_flags & RXD_FLAG_VLAN &&
  4137. !(tp->rx_mode & RX_MODE_KEEP_VLAN_TAG))
  4138. __vlan_hwaccel_put_tag(skb,
  4139. desc->err_vlan & RXD_VLAN_MASK);
  4140. napi_gro_receive(&tnapi->napi, skb);
  4141. received++;
  4142. budget--;
  4143. next_pkt:
  4144. (*post_ptr)++;
  4145. if (unlikely(rx_std_posted >= tp->rx_std_max_post)) {
  4146. tpr->rx_std_prod_idx = std_prod_idx &
  4147. tp->rx_std_ring_mask;
  4148. tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG,
  4149. tpr->rx_std_prod_idx);
  4150. work_mask &= ~RXD_OPAQUE_RING_STD;
  4151. rx_std_posted = 0;
  4152. }
  4153. next_pkt_nopost:
  4154. sw_idx++;
  4155. sw_idx &= tp->rx_ret_ring_mask;
  4156. /* Refresh hw_idx to see if there is new work */
  4157. if (sw_idx == hw_idx) {
  4158. hw_idx = *(tnapi->rx_rcb_prod_idx);
  4159. rmb();
  4160. }
  4161. }
  4162. /* ACK the status ring. */
  4163. tnapi->rx_rcb_ptr = sw_idx;
  4164. tw32_rx_mbox(tnapi->consmbox, sw_idx);
  4165. /* Refill RX ring(s). */
  4166. if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_RSS)) {
  4167. if (work_mask & RXD_OPAQUE_RING_STD) {
  4168. tpr->rx_std_prod_idx = std_prod_idx &
  4169. tp->rx_std_ring_mask;
  4170. tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG,
  4171. tpr->rx_std_prod_idx);
  4172. }
  4173. if (work_mask & RXD_OPAQUE_RING_JUMBO) {
  4174. tpr->rx_jmb_prod_idx = jmb_prod_idx &
  4175. tp->rx_jmb_ring_mask;
  4176. tw32_rx_mbox(TG3_RX_JMB_PROD_IDX_REG,
  4177. tpr->rx_jmb_prod_idx);
  4178. }
  4179. mmiowb();
  4180. } else if (work_mask) {
  4181. /* rx_std_buffers[] and rx_jmb_buffers[] entries must be
  4182. * updated before the producer indices can be updated.
  4183. */
  4184. smp_wmb();
  4185. tpr->rx_std_prod_idx = std_prod_idx & tp->rx_std_ring_mask;
  4186. tpr->rx_jmb_prod_idx = jmb_prod_idx & tp->rx_jmb_ring_mask;
  4187. if (tnapi != &tp->napi[1])
  4188. napi_schedule(&tp->napi[1].napi);
  4189. }
  4190. return received;
  4191. }
  4192. static void tg3_poll_link(struct tg3 *tp)
  4193. {
  4194. /* handle link change and other phy events */
  4195. if (!(tp->tg3_flags &
  4196. (TG3_FLAG_USE_LINKCHG_REG |
  4197. TG3_FLAG_POLL_SERDES))) {
  4198. struct tg3_hw_status *sblk = tp->napi[0].hw_status;
  4199. if (sblk->status & SD_STATUS_LINK_CHG) {
  4200. sblk->status = SD_STATUS_UPDATED |
  4201. (sblk->status & ~SD_STATUS_LINK_CHG);
  4202. spin_lock(&tp->lock);
  4203. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  4204. tw32_f(MAC_STATUS,
  4205. (MAC_STATUS_SYNC_CHANGED |
  4206. MAC_STATUS_CFG_CHANGED |
  4207. MAC_STATUS_MI_COMPLETION |
  4208. MAC_STATUS_LNKSTATE_CHANGED));
  4209. udelay(40);
  4210. } else
  4211. tg3_setup_phy(tp, 0);
  4212. spin_unlock(&tp->lock);
  4213. }
  4214. }
  4215. }
  4216. static int tg3_rx_prodring_xfer(struct tg3 *tp,
  4217. struct tg3_rx_prodring_set *dpr,
  4218. struct tg3_rx_prodring_set *spr)
  4219. {
  4220. u32 si, di, cpycnt, src_prod_idx;
  4221. int i, err = 0;
  4222. while (1) {
  4223. src_prod_idx = spr->rx_std_prod_idx;
  4224. /* Make sure updates to the rx_std_buffers[] entries and the
  4225. * standard producer index are seen in the correct order.
  4226. */
  4227. smp_rmb();
  4228. if (spr->rx_std_cons_idx == src_prod_idx)
  4229. break;
  4230. if (spr->rx_std_cons_idx < src_prod_idx)
  4231. cpycnt = src_prod_idx - spr->rx_std_cons_idx;
  4232. else
  4233. cpycnt = tp->rx_std_ring_mask + 1 -
  4234. spr->rx_std_cons_idx;
  4235. cpycnt = min(cpycnt,
  4236. tp->rx_std_ring_mask + 1 - dpr->rx_std_prod_idx);
  4237. si = spr->rx_std_cons_idx;
  4238. di = dpr->rx_std_prod_idx;
  4239. for (i = di; i < di + cpycnt; i++) {
  4240. if (dpr->rx_std_buffers[i].skb) {
  4241. cpycnt = i - di;
  4242. err = -ENOSPC;
  4243. break;
  4244. }
  4245. }
  4246. if (!cpycnt)
  4247. break;
  4248. /* Ensure that updates to the rx_std_buffers ring and the
  4249. * shadowed hardware producer ring from tg3_recycle_skb() are
  4250. * ordered correctly WRT the skb check above.
  4251. */
  4252. smp_rmb();
  4253. memcpy(&dpr->rx_std_buffers[di],
  4254. &spr->rx_std_buffers[si],
  4255. cpycnt * sizeof(struct ring_info));
  4256. for (i = 0; i < cpycnt; i++, di++, si++) {
  4257. struct tg3_rx_buffer_desc *sbd, *dbd;
  4258. sbd = &spr->rx_std[si];
  4259. dbd = &dpr->rx_std[di];
  4260. dbd->addr_hi = sbd->addr_hi;
  4261. dbd->addr_lo = sbd->addr_lo;
  4262. }
  4263. spr->rx_std_cons_idx = (spr->rx_std_cons_idx + cpycnt) &
  4264. tp->rx_std_ring_mask;
  4265. dpr->rx_std_prod_idx = (dpr->rx_std_prod_idx + cpycnt) &
  4266. tp->rx_std_ring_mask;
  4267. }
  4268. while (1) {
  4269. src_prod_idx = spr->rx_jmb_prod_idx;
  4270. /* Make sure updates to the rx_jmb_buffers[] entries and
  4271. * the jumbo producer index are seen in the correct order.
  4272. */
  4273. smp_rmb();
  4274. if (spr->rx_jmb_cons_idx == src_prod_idx)
  4275. break;
  4276. if (spr->rx_jmb_cons_idx < src_prod_idx)
  4277. cpycnt = src_prod_idx - spr->rx_jmb_cons_idx;
  4278. else
  4279. cpycnt = tp->rx_jmb_ring_mask + 1 -
  4280. spr->rx_jmb_cons_idx;
  4281. cpycnt = min(cpycnt,
  4282. tp->rx_jmb_ring_mask + 1 - dpr->rx_jmb_prod_idx);
  4283. si = spr->rx_jmb_cons_idx;
  4284. di = dpr->rx_jmb_prod_idx;
  4285. for (i = di; i < di + cpycnt; i++) {
  4286. if (dpr->rx_jmb_buffers[i].skb) {
  4287. cpycnt = i - di;
  4288. err = -ENOSPC;
  4289. break;
  4290. }
  4291. }
  4292. if (!cpycnt)
  4293. break;
  4294. /* Ensure that updates to the rx_jmb_buffers ring and the
  4295. * shadowed hardware producer ring from tg3_recycle_skb() are
  4296. * ordered correctly WRT the skb check above.
  4297. */
  4298. smp_rmb();
  4299. memcpy(&dpr->rx_jmb_buffers[di],
  4300. &spr->rx_jmb_buffers[si],
  4301. cpycnt * sizeof(struct ring_info));
  4302. for (i = 0; i < cpycnt; i++, di++, si++) {
  4303. struct tg3_rx_buffer_desc *sbd, *dbd;
  4304. sbd = &spr->rx_jmb[si].std;
  4305. dbd = &dpr->rx_jmb[di].std;
  4306. dbd->addr_hi = sbd->addr_hi;
  4307. dbd->addr_lo = sbd->addr_lo;
  4308. }
  4309. spr->rx_jmb_cons_idx = (spr->rx_jmb_cons_idx + cpycnt) &
  4310. tp->rx_jmb_ring_mask;
  4311. dpr->rx_jmb_prod_idx = (dpr->rx_jmb_prod_idx + cpycnt) &
  4312. tp->rx_jmb_ring_mask;
  4313. }
  4314. return err;
  4315. }
  4316. static int tg3_poll_work(struct tg3_napi *tnapi, int work_done, int budget)
  4317. {
  4318. struct tg3 *tp = tnapi->tp;
  4319. /* run TX completion thread */
  4320. if (tnapi->hw_status->idx[0].tx_consumer != tnapi->tx_cons) {
  4321. tg3_tx(tnapi);
  4322. if (unlikely(tp->tg3_flags & TG3_FLAG_TX_RECOVERY_PENDING))
  4323. return work_done;
  4324. }
  4325. /* run RX thread, within the bounds set by NAPI.
  4326. * All RX "locking" is done by ensuring outside
  4327. * code synchronizes with tg3->napi.poll()
  4328. */
  4329. if (*(tnapi->rx_rcb_prod_idx) != tnapi->rx_rcb_ptr)
  4330. work_done += tg3_rx(tnapi, budget - work_done);
  4331. if ((tp->tg3_flags3 & TG3_FLG3_ENABLE_RSS) && tnapi == &tp->napi[1]) {
  4332. struct tg3_rx_prodring_set *dpr = &tp->napi[0].prodring;
  4333. int i, err = 0;
  4334. u32 std_prod_idx = dpr->rx_std_prod_idx;
  4335. u32 jmb_prod_idx = dpr->rx_jmb_prod_idx;
  4336. for (i = 1; i < tp->irq_cnt; i++)
  4337. err |= tg3_rx_prodring_xfer(tp, dpr,
  4338. &tp->napi[i].prodring);
  4339. wmb();
  4340. if (std_prod_idx != dpr->rx_std_prod_idx)
  4341. tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG,
  4342. dpr->rx_std_prod_idx);
  4343. if (jmb_prod_idx != dpr->rx_jmb_prod_idx)
  4344. tw32_rx_mbox(TG3_RX_JMB_PROD_IDX_REG,
  4345. dpr->rx_jmb_prod_idx);
  4346. mmiowb();
  4347. if (err)
  4348. tw32_f(HOSTCC_MODE, tp->coal_now);
  4349. }
  4350. return work_done;
  4351. }
  4352. static int tg3_poll_msix(struct napi_struct *napi, int budget)
  4353. {
  4354. struct tg3_napi *tnapi = container_of(napi, struct tg3_napi, napi);
  4355. struct tg3 *tp = tnapi->tp;
  4356. int work_done = 0;
  4357. struct tg3_hw_status *sblk = tnapi->hw_status;
  4358. while (1) {
  4359. work_done = tg3_poll_work(tnapi, work_done, budget);
  4360. if (unlikely(tp->tg3_flags & TG3_FLAG_TX_RECOVERY_PENDING))
  4361. goto tx_recovery;
  4362. if (unlikely(work_done >= budget))
  4363. break;
  4364. /* tp->last_tag is used in tg3_int_reenable() below
  4365. * to tell the hw how much work has been processed,
  4366. * so we must read it before checking for more work.
  4367. */
  4368. tnapi->last_tag = sblk->status_tag;
  4369. tnapi->last_irq_tag = tnapi->last_tag;
  4370. rmb();
  4371. /* check for RX/TX work to do */
  4372. if (likely(sblk->idx[0].tx_consumer == tnapi->tx_cons &&
  4373. *(tnapi->rx_rcb_prod_idx) == tnapi->rx_rcb_ptr)) {
  4374. napi_complete(napi);
  4375. /* Reenable interrupts. */
  4376. tw32_mailbox(tnapi->int_mbox, tnapi->last_tag << 24);
  4377. mmiowb();
  4378. break;
  4379. }
  4380. }
  4381. return work_done;
  4382. tx_recovery:
  4383. /* work_done is guaranteed to be less than budget. */
  4384. napi_complete(napi);
  4385. schedule_work(&tp->reset_task);
  4386. return work_done;
  4387. }
  4388. static void tg3_process_error(struct tg3 *tp)
  4389. {
  4390. u32 val;
  4391. bool real_error = false;
  4392. if (tp->tg3_flags & TG3_FLAG_ERROR_PROCESSED)
  4393. return;
  4394. /* Check Flow Attention register */
  4395. val = tr32(HOSTCC_FLOW_ATTN);
  4396. if (val & ~HOSTCC_FLOW_ATTN_MBUF_LWM) {
  4397. netdev_err(tp->dev, "FLOW Attention error. Resetting chip.\n");
  4398. real_error = true;
  4399. }
  4400. if (tr32(MSGINT_STATUS) & ~MSGINT_STATUS_MSI_REQ) {
  4401. netdev_err(tp->dev, "MSI Status error. Resetting chip.\n");
  4402. real_error = true;
  4403. }
  4404. if (tr32(RDMAC_STATUS) || tr32(WDMAC_STATUS)) {
  4405. netdev_err(tp->dev, "DMA Status error. Resetting chip.\n");
  4406. real_error = true;
  4407. }
  4408. if (!real_error)
  4409. return;
  4410. tg3_dump_state(tp);
  4411. tp->tg3_flags |= TG3_FLAG_ERROR_PROCESSED;
  4412. schedule_work(&tp->reset_task);
  4413. }
  4414. static int tg3_poll(struct napi_struct *napi, int budget)
  4415. {
  4416. struct tg3_napi *tnapi = container_of(napi, struct tg3_napi, napi);
  4417. struct tg3 *tp = tnapi->tp;
  4418. int work_done = 0;
  4419. struct tg3_hw_status *sblk = tnapi->hw_status;
  4420. while (1) {
  4421. if (sblk->status & SD_STATUS_ERROR)
  4422. tg3_process_error(tp);
  4423. tg3_poll_link(tp);
  4424. work_done = tg3_poll_work(tnapi, work_done, budget);
  4425. if (unlikely(tp->tg3_flags & TG3_FLAG_TX_RECOVERY_PENDING))
  4426. goto tx_recovery;
  4427. if (unlikely(work_done >= budget))
  4428. break;
  4429. if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS) {
  4430. /* tp->last_tag is used in tg3_int_reenable() below
  4431. * to tell the hw how much work has been processed,
  4432. * so we must read it before checking for more work.
  4433. */
  4434. tnapi->last_tag = sblk->status_tag;
  4435. tnapi->last_irq_tag = tnapi->last_tag;
  4436. rmb();
  4437. } else
  4438. sblk->status &= ~SD_STATUS_UPDATED;
  4439. if (likely(!tg3_has_work(tnapi))) {
  4440. napi_complete(napi);
  4441. tg3_int_reenable(tnapi);
  4442. break;
  4443. }
  4444. }
  4445. return work_done;
  4446. tx_recovery:
  4447. /* work_done is guaranteed to be less than budget. */
  4448. napi_complete(napi);
  4449. schedule_work(&tp->reset_task);
  4450. return work_done;
  4451. }
  4452. static void tg3_napi_disable(struct tg3 *tp)
  4453. {
  4454. int i;
  4455. for (i = tp->irq_cnt - 1; i >= 0; i--)
  4456. napi_disable(&tp->napi[i].napi);
  4457. }
  4458. static void tg3_napi_enable(struct tg3 *tp)
  4459. {
  4460. int i;
  4461. for (i = 0; i < tp->irq_cnt; i++)
  4462. napi_enable(&tp->napi[i].napi);
  4463. }
  4464. static void tg3_napi_init(struct tg3 *tp)
  4465. {
  4466. int i;
  4467. netif_napi_add(tp->dev, &tp->napi[0].napi, tg3_poll, 64);
  4468. for (i = 1; i < tp->irq_cnt; i++)
  4469. netif_napi_add(tp->dev, &tp->napi[i].napi, tg3_poll_msix, 64);
  4470. }
  4471. static void tg3_napi_fini(struct tg3 *tp)
  4472. {
  4473. int i;
  4474. for (i = 0; i < tp->irq_cnt; i++)
  4475. netif_napi_del(&tp->napi[i].napi);
  4476. }
  4477. static inline void tg3_netif_stop(struct tg3 *tp)
  4478. {
  4479. tp->dev->trans_start = jiffies; /* prevent tx timeout */
  4480. tg3_napi_disable(tp);
  4481. netif_tx_disable(tp->dev);
  4482. }
  4483. static inline void tg3_netif_start(struct tg3 *tp)
  4484. {
  4485. /* NOTE: unconditional netif_tx_wake_all_queues is only
  4486. * appropriate so long as all callers are assured to
  4487. * have free tx slots (such as after tg3_init_hw)
  4488. */
  4489. netif_tx_wake_all_queues(tp->dev);
  4490. tg3_napi_enable(tp);
  4491. tp->napi[0].hw_status->status |= SD_STATUS_UPDATED;
  4492. tg3_enable_ints(tp);
  4493. }
  4494. static void tg3_irq_quiesce(struct tg3 *tp)
  4495. {
  4496. int i;
  4497. BUG_ON(tp->irq_sync);
  4498. tp->irq_sync = 1;
  4499. smp_mb();
  4500. for (i = 0; i < tp->irq_cnt; i++)
  4501. synchronize_irq(tp->napi[i].irq_vec);
  4502. }
  4503. /* Fully shutdown all tg3 driver activity elsewhere in the system.
  4504. * If irq_sync is non-zero, then the IRQ handler must be synchronized
  4505. * with as well. Most of the time, this is not necessary except when
  4506. * shutting down the device.
  4507. */
  4508. static inline void tg3_full_lock(struct tg3 *tp, int irq_sync)
  4509. {
  4510. spin_lock_bh(&tp->lock);
  4511. if (irq_sync)
  4512. tg3_irq_quiesce(tp);
  4513. }
  4514. static inline void tg3_full_unlock(struct tg3 *tp)
  4515. {
  4516. spin_unlock_bh(&tp->lock);
  4517. }
  4518. /* One-shot MSI handler - Chip automatically disables interrupt
  4519. * after sending MSI so driver doesn't have to do it.
  4520. */
  4521. static irqreturn_t tg3_msi_1shot(int irq, void *dev_id)
  4522. {
  4523. struct tg3_napi *tnapi = dev_id;
  4524. struct tg3 *tp = tnapi->tp;
  4525. prefetch(tnapi->hw_status);
  4526. if (tnapi->rx_rcb)
  4527. prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
  4528. if (likely(!tg3_irq_sync(tp)))
  4529. napi_schedule(&tnapi->napi);
  4530. return IRQ_HANDLED;
  4531. }
  4532. /* MSI ISR - No need to check for interrupt sharing and no need to
  4533. * flush status block and interrupt mailbox. PCI ordering rules
  4534. * guarantee that MSI will arrive after the status block.
  4535. */
  4536. static irqreturn_t tg3_msi(int irq, void *dev_id)
  4537. {
  4538. struct tg3_napi *tnapi = dev_id;
  4539. struct tg3 *tp = tnapi->tp;
  4540. prefetch(tnapi->hw_status);
  4541. if (tnapi->rx_rcb)
  4542. prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
  4543. /*
  4544. * Writing any value to intr-mbox-0 clears PCI INTA# and
  4545. * chip-internal interrupt pending events.
  4546. * Writing non-zero to intr-mbox-0 additional tells the
  4547. * NIC to stop sending us irqs, engaging "in-intr-handler"
  4548. * event coalescing.
  4549. */
  4550. tw32_mailbox(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
  4551. if (likely(!tg3_irq_sync(tp)))
  4552. napi_schedule(&tnapi->napi);
  4553. return IRQ_RETVAL(1);
  4554. }
  4555. static irqreturn_t tg3_interrupt(int irq, void *dev_id)
  4556. {
  4557. struct tg3_napi *tnapi = dev_id;
  4558. struct tg3 *tp = tnapi->tp;
  4559. struct tg3_hw_status *sblk = tnapi->hw_status;
  4560. unsigned int handled = 1;
  4561. /* In INTx mode, it is possible for the interrupt to arrive at
  4562. * the CPU before the status block posted prior to the interrupt.
  4563. * Reading the PCI State register will confirm whether the
  4564. * interrupt is ours and will flush the status block.
  4565. */
  4566. if (unlikely(!(sblk->status & SD_STATUS_UPDATED))) {
  4567. if ((tp->tg3_flags & TG3_FLAG_CHIP_RESETTING) ||
  4568. (tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
  4569. handled = 0;
  4570. goto out;
  4571. }
  4572. }
  4573. /*
  4574. * Writing any value to intr-mbox-0 clears PCI INTA# and
  4575. * chip-internal interrupt pending events.
  4576. * Writing non-zero to intr-mbox-0 additional tells the
  4577. * NIC to stop sending us irqs, engaging "in-intr-handler"
  4578. * event coalescing.
  4579. *
  4580. * Flush the mailbox to de-assert the IRQ immediately to prevent
  4581. * spurious interrupts. The flush impacts performance but
  4582. * excessive spurious interrupts can be worse in some cases.
  4583. */
  4584. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
  4585. if (tg3_irq_sync(tp))
  4586. goto out;
  4587. sblk->status &= ~SD_STATUS_UPDATED;
  4588. if (likely(tg3_has_work(tnapi))) {
  4589. prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
  4590. napi_schedule(&tnapi->napi);
  4591. } else {
  4592. /* No work, shared interrupt perhaps? re-enable
  4593. * interrupts, and flush that PCI write
  4594. */
  4595. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW,
  4596. 0x00000000);
  4597. }
  4598. out:
  4599. return IRQ_RETVAL(handled);
  4600. }
  4601. static irqreturn_t tg3_interrupt_tagged(int irq, void *dev_id)
  4602. {
  4603. struct tg3_napi *tnapi = dev_id;
  4604. struct tg3 *tp = tnapi->tp;
  4605. struct tg3_hw_status *sblk = tnapi->hw_status;
  4606. unsigned int handled = 1;
  4607. /* In INTx mode, it is possible for the interrupt to arrive at
  4608. * the CPU before the status block posted prior to the interrupt.
  4609. * Reading the PCI State register will confirm whether the
  4610. * interrupt is ours and will flush the status block.
  4611. */
  4612. if (unlikely(sblk->status_tag == tnapi->last_irq_tag)) {
  4613. if ((tp->tg3_flags & TG3_FLAG_CHIP_RESETTING) ||
  4614. (tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
  4615. handled = 0;
  4616. goto out;
  4617. }
  4618. }
  4619. /*
  4620. * writing any value to intr-mbox-0 clears PCI INTA# and
  4621. * chip-internal interrupt pending events.
  4622. * writing non-zero to intr-mbox-0 additional tells the
  4623. * NIC to stop sending us irqs, engaging "in-intr-handler"
  4624. * event coalescing.
  4625. *
  4626. * Flush the mailbox to de-assert the IRQ immediately to prevent
  4627. * spurious interrupts. The flush impacts performance but
  4628. * excessive spurious interrupts can be worse in some cases.
  4629. */
  4630. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
  4631. /*
  4632. * In a shared interrupt configuration, sometimes other devices'
  4633. * interrupts will scream. We record the current status tag here
  4634. * so that the above check can report that the screaming interrupts
  4635. * are unhandled. Eventually they will be silenced.
  4636. */
  4637. tnapi->last_irq_tag = sblk->status_tag;
  4638. if (tg3_irq_sync(tp))
  4639. goto out;
  4640. prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
  4641. napi_schedule(&tnapi->napi);
  4642. out:
  4643. return IRQ_RETVAL(handled);
  4644. }
  4645. /* ISR for interrupt test */
  4646. static irqreturn_t tg3_test_isr(int irq, void *dev_id)
  4647. {
  4648. struct tg3_napi *tnapi = dev_id;
  4649. struct tg3 *tp = tnapi->tp;
  4650. struct tg3_hw_status *sblk = tnapi->hw_status;
  4651. if ((sblk->status & SD_STATUS_UPDATED) ||
  4652. !(tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
  4653. tg3_disable_ints(tp);
  4654. return IRQ_RETVAL(1);
  4655. }
  4656. return IRQ_RETVAL(0);
  4657. }
  4658. static int tg3_init_hw(struct tg3 *, int);
  4659. static int tg3_halt(struct tg3 *, int, int);
  4660. /* Restart hardware after configuration changes, self-test, etc.
  4661. * Invoked with tp->lock held.
  4662. */
  4663. static int tg3_restart_hw(struct tg3 *tp, int reset_phy)
  4664. __releases(tp->lock)
  4665. __acquires(tp->lock)
  4666. {
  4667. int err;
  4668. err = tg3_init_hw(tp, reset_phy);
  4669. if (err) {
  4670. netdev_err(tp->dev,
  4671. "Failed to re-initialize device, aborting\n");
  4672. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  4673. tg3_full_unlock(tp);
  4674. del_timer_sync(&tp->timer);
  4675. tp->irq_sync = 0;
  4676. tg3_napi_enable(tp);
  4677. dev_close(tp->dev);
  4678. tg3_full_lock(tp, 0);
  4679. }
  4680. return err;
  4681. }
  4682. #ifdef CONFIG_NET_POLL_CONTROLLER
  4683. static void tg3_poll_controller(struct net_device *dev)
  4684. {
  4685. int i;
  4686. struct tg3 *tp = netdev_priv(dev);
  4687. for (i = 0; i < tp->irq_cnt; i++)
  4688. tg3_interrupt(tp->napi[i].irq_vec, &tp->napi[i]);
  4689. }
  4690. #endif
  4691. static void tg3_reset_task(struct work_struct *work)
  4692. {
  4693. struct tg3 *tp = container_of(work, struct tg3, reset_task);
  4694. int err;
  4695. unsigned int restart_timer;
  4696. tg3_full_lock(tp, 0);
  4697. if (!netif_running(tp->dev)) {
  4698. tg3_full_unlock(tp);
  4699. return;
  4700. }
  4701. tg3_full_unlock(tp);
  4702. tg3_phy_stop(tp);
  4703. tg3_netif_stop(tp);
  4704. tg3_full_lock(tp, 1);
  4705. restart_timer = tp->tg3_flags2 & TG3_FLG2_RESTART_TIMER;
  4706. tp->tg3_flags2 &= ~TG3_FLG2_RESTART_TIMER;
  4707. if (tp->tg3_flags & TG3_FLAG_TX_RECOVERY_PENDING) {
  4708. tp->write32_tx_mbox = tg3_write32_tx_mbox;
  4709. tp->write32_rx_mbox = tg3_write_flush_reg32;
  4710. tp->tg3_flags |= TG3_FLAG_MBOX_WRITE_REORDER;
  4711. tp->tg3_flags &= ~TG3_FLAG_TX_RECOVERY_PENDING;
  4712. }
  4713. tg3_halt(tp, RESET_KIND_SHUTDOWN, 0);
  4714. err = tg3_init_hw(tp, 1);
  4715. if (err)
  4716. goto out;
  4717. tg3_netif_start(tp);
  4718. if (restart_timer)
  4719. mod_timer(&tp->timer, jiffies + 1);
  4720. out:
  4721. tg3_full_unlock(tp);
  4722. if (!err)
  4723. tg3_phy_start(tp);
  4724. }
  4725. static void tg3_tx_timeout(struct net_device *dev)
  4726. {
  4727. struct tg3 *tp = netdev_priv(dev);
  4728. if (netif_msg_tx_err(tp)) {
  4729. netdev_err(dev, "transmit timed out, resetting\n");
  4730. tg3_dump_state(tp);
  4731. }
  4732. schedule_work(&tp->reset_task);
  4733. }
  4734. /* Test for DMA buffers crossing any 4GB boundaries: 4G, 8G, etc */
  4735. static inline int tg3_4g_overflow_test(dma_addr_t mapping, int len)
  4736. {
  4737. u32 base = (u32) mapping & 0xffffffff;
  4738. return (base > 0xffffdcc0) && (base + len + 8 < base);
  4739. }
  4740. /* Test for DMA addresses > 40-bit */
  4741. static inline int tg3_40bit_overflow_test(struct tg3 *tp, dma_addr_t mapping,
  4742. int len)
  4743. {
  4744. #if defined(CONFIG_HIGHMEM) && (BITS_PER_LONG == 64)
  4745. if (tp->tg3_flags & TG3_FLAG_40BIT_DMA_BUG)
  4746. return ((u64) mapping + len) > DMA_BIT_MASK(40);
  4747. return 0;
  4748. #else
  4749. return 0;
  4750. #endif
  4751. }
  4752. static void tg3_set_txd(struct tg3_napi *, int, dma_addr_t, int, u32, u32);
  4753. /* Workaround 4GB and 40-bit hardware DMA bugs. */
  4754. static int tigon3_dma_hwbug_workaround(struct tg3_napi *tnapi,
  4755. struct sk_buff *skb, u32 last_plus_one,
  4756. u32 *start, u32 base_flags, u32 mss)
  4757. {
  4758. struct tg3 *tp = tnapi->tp;
  4759. struct sk_buff *new_skb;
  4760. dma_addr_t new_addr = 0;
  4761. u32 entry = *start;
  4762. int i, ret = 0;
  4763. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701)
  4764. new_skb = skb_copy(skb, GFP_ATOMIC);
  4765. else {
  4766. int more_headroom = 4 - ((unsigned long)skb->data & 3);
  4767. new_skb = skb_copy_expand(skb,
  4768. skb_headroom(skb) + more_headroom,
  4769. skb_tailroom(skb), GFP_ATOMIC);
  4770. }
  4771. if (!new_skb) {
  4772. ret = -1;
  4773. } else {
  4774. /* New SKB is guaranteed to be linear. */
  4775. entry = *start;
  4776. new_addr = pci_map_single(tp->pdev, new_skb->data, new_skb->len,
  4777. PCI_DMA_TODEVICE);
  4778. /* Make sure the mapping succeeded */
  4779. if (pci_dma_mapping_error(tp->pdev, new_addr)) {
  4780. ret = -1;
  4781. dev_kfree_skb(new_skb);
  4782. new_skb = NULL;
  4783. /* Make sure new skb does not cross any 4G boundaries.
  4784. * Drop the packet if it does.
  4785. */
  4786. } else if ((tp->tg3_flags3 & TG3_FLG3_4G_DMA_BNDRY_BUG) &&
  4787. tg3_4g_overflow_test(new_addr, new_skb->len)) {
  4788. pci_unmap_single(tp->pdev, new_addr, new_skb->len,
  4789. PCI_DMA_TODEVICE);
  4790. ret = -1;
  4791. dev_kfree_skb(new_skb);
  4792. new_skb = NULL;
  4793. } else {
  4794. tg3_set_txd(tnapi, entry, new_addr, new_skb->len,
  4795. base_flags, 1 | (mss << 1));
  4796. *start = NEXT_TX(entry);
  4797. }
  4798. }
  4799. /* Now clean up the sw ring entries. */
  4800. i = 0;
  4801. while (entry != last_plus_one) {
  4802. int len;
  4803. if (i == 0)
  4804. len = skb_headlen(skb);
  4805. else
  4806. len = skb_shinfo(skb)->frags[i-1].size;
  4807. pci_unmap_single(tp->pdev,
  4808. dma_unmap_addr(&tnapi->tx_buffers[entry],
  4809. mapping),
  4810. len, PCI_DMA_TODEVICE);
  4811. if (i == 0) {
  4812. tnapi->tx_buffers[entry].skb = new_skb;
  4813. dma_unmap_addr_set(&tnapi->tx_buffers[entry], mapping,
  4814. new_addr);
  4815. } else {
  4816. tnapi->tx_buffers[entry].skb = NULL;
  4817. }
  4818. entry = NEXT_TX(entry);
  4819. i++;
  4820. }
  4821. dev_kfree_skb(skb);
  4822. return ret;
  4823. }
  4824. static void tg3_set_txd(struct tg3_napi *tnapi, int entry,
  4825. dma_addr_t mapping, int len, u32 flags,
  4826. u32 mss_and_is_end)
  4827. {
  4828. struct tg3_tx_buffer_desc *txd = &tnapi->tx_ring[entry];
  4829. int is_end = (mss_and_is_end & 0x1);
  4830. u32 mss = (mss_and_is_end >> 1);
  4831. u32 vlan_tag = 0;
  4832. if (is_end)
  4833. flags |= TXD_FLAG_END;
  4834. if (flags & TXD_FLAG_VLAN) {
  4835. vlan_tag = flags >> 16;
  4836. flags &= 0xffff;
  4837. }
  4838. vlan_tag |= (mss << TXD_MSS_SHIFT);
  4839. txd->addr_hi = ((u64) mapping >> 32);
  4840. txd->addr_lo = ((u64) mapping & 0xffffffff);
  4841. txd->len_flags = (len << TXD_LEN_SHIFT) | flags;
  4842. txd->vlan_tag = vlan_tag << TXD_VLAN_TAG_SHIFT;
  4843. }
  4844. /* hard_start_xmit for devices that don't have any bugs and
  4845. * support TG3_FLG2_HW_TSO_2 and TG3_FLG2_HW_TSO_3 only.
  4846. */
  4847. static netdev_tx_t tg3_start_xmit(struct sk_buff *skb,
  4848. struct net_device *dev)
  4849. {
  4850. struct tg3 *tp = netdev_priv(dev);
  4851. u32 len, entry, base_flags, mss;
  4852. dma_addr_t mapping;
  4853. struct tg3_napi *tnapi;
  4854. struct netdev_queue *txq;
  4855. unsigned int i, last;
  4856. txq = netdev_get_tx_queue(dev, skb_get_queue_mapping(skb));
  4857. tnapi = &tp->napi[skb_get_queue_mapping(skb)];
  4858. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS)
  4859. tnapi++;
  4860. /* We are running in BH disabled context with netif_tx_lock
  4861. * and TX reclaim runs via tp->napi.poll inside of a software
  4862. * interrupt. Furthermore, IRQ processing runs lockless so we have
  4863. * no IRQ context deadlocks to worry about either. Rejoice!
  4864. */
  4865. if (unlikely(tg3_tx_avail(tnapi) <= (skb_shinfo(skb)->nr_frags + 1))) {
  4866. if (!netif_tx_queue_stopped(txq)) {
  4867. netif_tx_stop_queue(txq);
  4868. /* This is a hard error, log it. */
  4869. netdev_err(dev,
  4870. "BUG! Tx Ring full when queue awake!\n");
  4871. }
  4872. return NETDEV_TX_BUSY;
  4873. }
  4874. entry = tnapi->tx_prod;
  4875. base_flags = 0;
  4876. mss = skb_shinfo(skb)->gso_size;
  4877. if (mss) {
  4878. int tcp_opt_len, ip_tcp_len;
  4879. u32 hdrlen;
  4880. if (skb_header_cloned(skb) &&
  4881. pskb_expand_head(skb, 0, 0, GFP_ATOMIC)) {
  4882. dev_kfree_skb(skb);
  4883. goto out_unlock;
  4884. }
  4885. if (skb_is_gso_v6(skb)) {
  4886. hdrlen = skb_headlen(skb) - ETH_HLEN;
  4887. } else {
  4888. struct iphdr *iph = ip_hdr(skb);
  4889. tcp_opt_len = tcp_optlen(skb);
  4890. ip_tcp_len = ip_hdrlen(skb) + sizeof(struct tcphdr);
  4891. iph->check = 0;
  4892. iph->tot_len = htons(mss + ip_tcp_len + tcp_opt_len);
  4893. hdrlen = ip_tcp_len + tcp_opt_len;
  4894. }
  4895. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO_3) {
  4896. mss |= (hdrlen & 0xc) << 12;
  4897. if (hdrlen & 0x10)
  4898. base_flags |= 0x00000010;
  4899. base_flags |= (hdrlen & 0x3e0) << 5;
  4900. } else
  4901. mss |= hdrlen << 9;
  4902. base_flags |= (TXD_FLAG_CPU_PRE_DMA |
  4903. TXD_FLAG_CPU_POST_DMA);
  4904. tcp_hdr(skb)->check = 0;
  4905. } else if (skb->ip_summed == CHECKSUM_PARTIAL) {
  4906. base_flags |= TXD_FLAG_TCPUDP_CSUM;
  4907. }
  4908. if (vlan_tx_tag_present(skb))
  4909. base_flags |= (TXD_FLAG_VLAN |
  4910. (vlan_tx_tag_get(skb) << 16));
  4911. len = skb_headlen(skb);
  4912. /* Queue skb data, a.k.a. the main skb fragment. */
  4913. mapping = pci_map_single(tp->pdev, skb->data, len, PCI_DMA_TODEVICE);
  4914. if (pci_dma_mapping_error(tp->pdev, mapping)) {
  4915. dev_kfree_skb(skb);
  4916. goto out_unlock;
  4917. }
  4918. tnapi->tx_buffers[entry].skb = skb;
  4919. dma_unmap_addr_set(&tnapi->tx_buffers[entry], mapping, mapping);
  4920. if ((tp->tg3_flags3 & TG3_FLG3_USE_JUMBO_BDFLAG) &&
  4921. !mss && skb->len > VLAN_ETH_FRAME_LEN)
  4922. base_flags |= TXD_FLAG_JMB_PKT;
  4923. tg3_set_txd(tnapi, entry, mapping, len, base_flags,
  4924. (skb_shinfo(skb)->nr_frags == 0) | (mss << 1));
  4925. entry = NEXT_TX(entry);
  4926. /* Now loop through additional data fragments, and queue them. */
  4927. if (skb_shinfo(skb)->nr_frags > 0) {
  4928. last = skb_shinfo(skb)->nr_frags - 1;
  4929. for (i = 0; i <= last; i++) {
  4930. skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  4931. len = frag->size;
  4932. mapping = pci_map_page(tp->pdev,
  4933. frag->page,
  4934. frag->page_offset,
  4935. len, PCI_DMA_TODEVICE);
  4936. if (pci_dma_mapping_error(tp->pdev, mapping))
  4937. goto dma_error;
  4938. tnapi->tx_buffers[entry].skb = NULL;
  4939. dma_unmap_addr_set(&tnapi->tx_buffers[entry], mapping,
  4940. mapping);
  4941. tg3_set_txd(tnapi, entry, mapping, len,
  4942. base_flags, (i == last) | (mss << 1));
  4943. entry = NEXT_TX(entry);
  4944. }
  4945. }
  4946. /* Packets are ready, update Tx producer idx local and on card. */
  4947. tw32_tx_mbox(tnapi->prodmbox, entry);
  4948. tnapi->tx_prod = entry;
  4949. if (unlikely(tg3_tx_avail(tnapi) <= (MAX_SKB_FRAGS + 1))) {
  4950. netif_tx_stop_queue(txq);
  4951. /* netif_tx_stop_queue() must be done before checking
  4952. * checking tx index in tg3_tx_avail() below, because in
  4953. * tg3_tx(), we update tx index before checking for
  4954. * netif_tx_queue_stopped().
  4955. */
  4956. smp_mb();
  4957. if (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi))
  4958. netif_tx_wake_queue(txq);
  4959. }
  4960. out_unlock:
  4961. mmiowb();
  4962. return NETDEV_TX_OK;
  4963. dma_error:
  4964. last = i;
  4965. entry = tnapi->tx_prod;
  4966. tnapi->tx_buffers[entry].skb = NULL;
  4967. pci_unmap_single(tp->pdev,
  4968. dma_unmap_addr(&tnapi->tx_buffers[entry], mapping),
  4969. skb_headlen(skb),
  4970. PCI_DMA_TODEVICE);
  4971. for (i = 0; i <= last; i++) {
  4972. skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  4973. entry = NEXT_TX(entry);
  4974. pci_unmap_page(tp->pdev,
  4975. dma_unmap_addr(&tnapi->tx_buffers[entry],
  4976. mapping),
  4977. frag->size, PCI_DMA_TODEVICE);
  4978. }
  4979. dev_kfree_skb(skb);
  4980. return NETDEV_TX_OK;
  4981. }
  4982. static netdev_tx_t tg3_start_xmit_dma_bug(struct sk_buff *,
  4983. struct net_device *);
  4984. /* Use GSO to workaround a rare TSO bug that may be triggered when the
  4985. * TSO header is greater than 80 bytes.
  4986. */
  4987. static int tg3_tso_bug(struct tg3 *tp, struct sk_buff *skb)
  4988. {
  4989. struct sk_buff *segs, *nskb;
  4990. u32 frag_cnt_est = skb_shinfo(skb)->gso_segs * 3;
  4991. /* Estimate the number of fragments in the worst case */
  4992. if (unlikely(tg3_tx_avail(&tp->napi[0]) <= frag_cnt_est)) {
  4993. netif_stop_queue(tp->dev);
  4994. /* netif_tx_stop_queue() must be done before checking
  4995. * checking tx index in tg3_tx_avail() below, because in
  4996. * tg3_tx(), we update tx index before checking for
  4997. * netif_tx_queue_stopped().
  4998. */
  4999. smp_mb();
  5000. if (tg3_tx_avail(&tp->napi[0]) <= frag_cnt_est)
  5001. return NETDEV_TX_BUSY;
  5002. netif_wake_queue(tp->dev);
  5003. }
  5004. segs = skb_gso_segment(skb, tp->dev->features & ~NETIF_F_TSO);
  5005. if (IS_ERR(segs))
  5006. goto tg3_tso_bug_end;
  5007. do {
  5008. nskb = segs;
  5009. segs = segs->next;
  5010. nskb->next = NULL;
  5011. tg3_start_xmit_dma_bug(nskb, tp->dev);
  5012. } while (segs);
  5013. tg3_tso_bug_end:
  5014. dev_kfree_skb(skb);
  5015. return NETDEV_TX_OK;
  5016. }
  5017. /* hard_start_xmit for devices that have the 4G bug and/or 40-bit bug and
  5018. * support TG3_FLG2_HW_TSO_1 or firmware TSO only.
  5019. */
  5020. static netdev_tx_t tg3_start_xmit_dma_bug(struct sk_buff *skb,
  5021. struct net_device *dev)
  5022. {
  5023. struct tg3 *tp = netdev_priv(dev);
  5024. u32 len, entry, base_flags, mss;
  5025. int would_hit_hwbug;
  5026. dma_addr_t mapping;
  5027. struct tg3_napi *tnapi;
  5028. struct netdev_queue *txq;
  5029. unsigned int i, last;
  5030. txq = netdev_get_tx_queue(dev, skb_get_queue_mapping(skb));
  5031. tnapi = &tp->napi[skb_get_queue_mapping(skb)];
  5032. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS)
  5033. tnapi++;
  5034. /* We are running in BH disabled context with netif_tx_lock
  5035. * and TX reclaim runs via tp->napi.poll inside of a software
  5036. * interrupt. Furthermore, IRQ processing runs lockless so we have
  5037. * no IRQ context deadlocks to worry about either. Rejoice!
  5038. */
  5039. if (unlikely(tg3_tx_avail(tnapi) <= (skb_shinfo(skb)->nr_frags + 1))) {
  5040. if (!netif_tx_queue_stopped(txq)) {
  5041. netif_tx_stop_queue(txq);
  5042. /* This is a hard error, log it. */
  5043. netdev_err(dev,
  5044. "BUG! Tx Ring full when queue awake!\n");
  5045. }
  5046. return NETDEV_TX_BUSY;
  5047. }
  5048. entry = tnapi->tx_prod;
  5049. base_flags = 0;
  5050. if (skb->ip_summed == CHECKSUM_PARTIAL)
  5051. base_flags |= TXD_FLAG_TCPUDP_CSUM;
  5052. mss = skb_shinfo(skb)->gso_size;
  5053. if (mss) {
  5054. struct iphdr *iph;
  5055. u32 tcp_opt_len, hdr_len;
  5056. if (skb_header_cloned(skb) &&
  5057. pskb_expand_head(skb, 0, 0, GFP_ATOMIC)) {
  5058. dev_kfree_skb(skb);
  5059. goto out_unlock;
  5060. }
  5061. iph = ip_hdr(skb);
  5062. tcp_opt_len = tcp_optlen(skb);
  5063. if (skb_is_gso_v6(skb)) {
  5064. hdr_len = skb_headlen(skb) - ETH_HLEN;
  5065. } else {
  5066. u32 ip_tcp_len;
  5067. ip_tcp_len = ip_hdrlen(skb) + sizeof(struct tcphdr);
  5068. hdr_len = ip_tcp_len + tcp_opt_len;
  5069. iph->check = 0;
  5070. iph->tot_len = htons(mss + hdr_len);
  5071. }
  5072. if (unlikely((ETH_HLEN + hdr_len) > 80) &&
  5073. (tp->tg3_flags2 & TG3_FLG2_TSO_BUG))
  5074. return tg3_tso_bug(tp, skb);
  5075. base_flags |= (TXD_FLAG_CPU_PRE_DMA |
  5076. TXD_FLAG_CPU_POST_DMA);
  5077. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO) {
  5078. tcp_hdr(skb)->check = 0;
  5079. base_flags &= ~TXD_FLAG_TCPUDP_CSUM;
  5080. } else
  5081. tcp_hdr(skb)->check = ~csum_tcpudp_magic(iph->saddr,
  5082. iph->daddr, 0,
  5083. IPPROTO_TCP,
  5084. 0);
  5085. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO_3) {
  5086. mss |= (hdr_len & 0xc) << 12;
  5087. if (hdr_len & 0x10)
  5088. base_flags |= 0x00000010;
  5089. base_flags |= (hdr_len & 0x3e0) << 5;
  5090. } else if (tp->tg3_flags2 & TG3_FLG2_HW_TSO_2)
  5091. mss |= hdr_len << 9;
  5092. else if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO_1) ||
  5093. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  5094. if (tcp_opt_len || iph->ihl > 5) {
  5095. int tsflags;
  5096. tsflags = (iph->ihl - 5) + (tcp_opt_len >> 2);
  5097. mss |= (tsflags << 11);
  5098. }
  5099. } else {
  5100. if (tcp_opt_len || iph->ihl > 5) {
  5101. int tsflags;
  5102. tsflags = (iph->ihl - 5) + (tcp_opt_len >> 2);
  5103. base_flags |= tsflags << 12;
  5104. }
  5105. }
  5106. }
  5107. if (vlan_tx_tag_present(skb))
  5108. base_flags |= (TXD_FLAG_VLAN |
  5109. (vlan_tx_tag_get(skb) << 16));
  5110. if ((tp->tg3_flags3 & TG3_FLG3_USE_JUMBO_BDFLAG) &&
  5111. !mss && skb->len > VLAN_ETH_FRAME_LEN)
  5112. base_flags |= TXD_FLAG_JMB_PKT;
  5113. len = skb_headlen(skb);
  5114. mapping = pci_map_single(tp->pdev, skb->data, len, PCI_DMA_TODEVICE);
  5115. if (pci_dma_mapping_error(tp->pdev, mapping)) {
  5116. dev_kfree_skb(skb);
  5117. goto out_unlock;
  5118. }
  5119. tnapi->tx_buffers[entry].skb = skb;
  5120. dma_unmap_addr_set(&tnapi->tx_buffers[entry], mapping, mapping);
  5121. would_hit_hwbug = 0;
  5122. if ((tp->tg3_flags3 & TG3_FLG3_SHORT_DMA_BUG) && len <= 8)
  5123. would_hit_hwbug = 1;
  5124. if ((tp->tg3_flags3 & TG3_FLG3_4G_DMA_BNDRY_BUG) &&
  5125. tg3_4g_overflow_test(mapping, len))
  5126. would_hit_hwbug = 1;
  5127. if ((tp->tg3_flags3 & TG3_FLG3_40BIT_DMA_LIMIT_BUG) &&
  5128. tg3_40bit_overflow_test(tp, mapping, len))
  5129. would_hit_hwbug = 1;
  5130. if (tp->tg3_flags3 & TG3_FLG3_5701_DMA_BUG)
  5131. would_hit_hwbug = 1;
  5132. tg3_set_txd(tnapi, entry, mapping, len, base_flags,
  5133. (skb_shinfo(skb)->nr_frags == 0) | (mss << 1));
  5134. entry = NEXT_TX(entry);
  5135. /* Now loop through additional data fragments, and queue them. */
  5136. if (skb_shinfo(skb)->nr_frags > 0) {
  5137. last = skb_shinfo(skb)->nr_frags - 1;
  5138. for (i = 0; i <= last; i++) {
  5139. skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  5140. len = frag->size;
  5141. mapping = pci_map_page(tp->pdev,
  5142. frag->page,
  5143. frag->page_offset,
  5144. len, PCI_DMA_TODEVICE);
  5145. tnapi->tx_buffers[entry].skb = NULL;
  5146. dma_unmap_addr_set(&tnapi->tx_buffers[entry], mapping,
  5147. mapping);
  5148. if (pci_dma_mapping_error(tp->pdev, mapping))
  5149. goto dma_error;
  5150. if ((tp->tg3_flags3 & TG3_FLG3_SHORT_DMA_BUG) &&
  5151. len <= 8)
  5152. would_hit_hwbug = 1;
  5153. if ((tp->tg3_flags3 & TG3_FLG3_4G_DMA_BNDRY_BUG) &&
  5154. tg3_4g_overflow_test(mapping, len))
  5155. would_hit_hwbug = 1;
  5156. if ((tp->tg3_flags3 & TG3_FLG3_40BIT_DMA_LIMIT_BUG) &&
  5157. tg3_40bit_overflow_test(tp, mapping, len))
  5158. would_hit_hwbug = 1;
  5159. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO)
  5160. tg3_set_txd(tnapi, entry, mapping, len,
  5161. base_flags, (i == last)|(mss << 1));
  5162. else
  5163. tg3_set_txd(tnapi, entry, mapping, len,
  5164. base_flags, (i == last));
  5165. entry = NEXT_TX(entry);
  5166. }
  5167. }
  5168. if (would_hit_hwbug) {
  5169. u32 last_plus_one = entry;
  5170. u32 start;
  5171. start = entry - 1 - skb_shinfo(skb)->nr_frags;
  5172. start &= (TG3_TX_RING_SIZE - 1);
  5173. /* If the workaround fails due to memory/mapping
  5174. * failure, silently drop this packet.
  5175. */
  5176. if (tigon3_dma_hwbug_workaround(tnapi, skb, last_plus_one,
  5177. &start, base_flags, mss))
  5178. goto out_unlock;
  5179. entry = start;
  5180. }
  5181. /* Packets are ready, update Tx producer idx local and on card. */
  5182. tw32_tx_mbox(tnapi->prodmbox, entry);
  5183. tnapi->tx_prod = entry;
  5184. if (unlikely(tg3_tx_avail(tnapi) <= (MAX_SKB_FRAGS + 1))) {
  5185. netif_tx_stop_queue(txq);
  5186. /* netif_tx_stop_queue() must be done before checking
  5187. * checking tx index in tg3_tx_avail() below, because in
  5188. * tg3_tx(), we update tx index before checking for
  5189. * netif_tx_queue_stopped().
  5190. */
  5191. smp_mb();
  5192. if (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi))
  5193. netif_tx_wake_queue(txq);
  5194. }
  5195. out_unlock:
  5196. mmiowb();
  5197. return NETDEV_TX_OK;
  5198. dma_error:
  5199. last = i;
  5200. entry = tnapi->tx_prod;
  5201. tnapi->tx_buffers[entry].skb = NULL;
  5202. pci_unmap_single(tp->pdev,
  5203. dma_unmap_addr(&tnapi->tx_buffers[entry], mapping),
  5204. skb_headlen(skb),
  5205. PCI_DMA_TODEVICE);
  5206. for (i = 0; i <= last; i++) {
  5207. skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  5208. entry = NEXT_TX(entry);
  5209. pci_unmap_page(tp->pdev,
  5210. dma_unmap_addr(&tnapi->tx_buffers[entry],
  5211. mapping),
  5212. frag->size, PCI_DMA_TODEVICE);
  5213. }
  5214. dev_kfree_skb(skb);
  5215. return NETDEV_TX_OK;
  5216. }
  5217. static u32 tg3_fix_features(struct net_device *dev, u32 features)
  5218. {
  5219. struct tg3 *tp = netdev_priv(dev);
  5220. if (dev->mtu > ETH_DATA_LEN && (tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
  5221. features &= ~NETIF_F_ALL_TSO;
  5222. return features;
  5223. }
  5224. static inline void tg3_set_mtu(struct net_device *dev, struct tg3 *tp,
  5225. int new_mtu)
  5226. {
  5227. dev->mtu = new_mtu;
  5228. if (new_mtu > ETH_DATA_LEN) {
  5229. if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS) {
  5230. netdev_update_features(dev);
  5231. tp->tg3_flags2 &= ~TG3_FLG2_TSO_CAPABLE;
  5232. } else {
  5233. tp->tg3_flags |= TG3_FLAG_JUMBO_RING_ENABLE;
  5234. }
  5235. } else {
  5236. if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS) {
  5237. tp->tg3_flags2 |= TG3_FLG2_TSO_CAPABLE;
  5238. netdev_update_features(dev);
  5239. }
  5240. tp->tg3_flags &= ~TG3_FLAG_JUMBO_RING_ENABLE;
  5241. }
  5242. }
  5243. static int tg3_change_mtu(struct net_device *dev, int new_mtu)
  5244. {
  5245. struct tg3 *tp = netdev_priv(dev);
  5246. int err;
  5247. if (new_mtu < TG3_MIN_MTU || new_mtu > TG3_MAX_MTU(tp))
  5248. return -EINVAL;
  5249. if (!netif_running(dev)) {
  5250. /* We'll just catch it later when the
  5251. * device is up'd.
  5252. */
  5253. tg3_set_mtu(dev, tp, new_mtu);
  5254. return 0;
  5255. }
  5256. tg3_phy_stop(tp);
  5257. tg3_netif_stop(tp);
  5258. tg3_full_lock(tp, 1);
  5259. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  5260. tg3_set_mtu(dev, tp, new_mtu);
  5261. err = tg3_restart_hw(tp, 0);
  5262. if (!err)
  5263. tg3_netif_start(tp);
  5264. tg3_full_unlock(tp);
  5265. if (!err)
  5266. tg3_phy_start(tp);
  5267. return err;
  5268. }
  5269. static void tg3_rx_prodring_free(struct tg3 *tp,
  5270. struct tg3_rx_prodring_set *tpr)
  5271. {
  5272. int i;
  5273. if (tpr != &tp->napi[0].prodring) {
  5274. for (i = tpr->rx_std_cons_idx; i != tpr->rx_std_prod_idx;
  5275. i = (i + 1) & tp->rx_std_ring_mask)
  5276. tg3_rx_skb_free(tp, &tpr->rx_std_buffers[i],
  5277. tp->rx_pkt_map_sz);
  5278. if (tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) {
  5279. for (i = tpr->rx_jmb_cons_idx;
  5280. i != tpr->rx_jmb_prod_idx;
  5281. i = (i + 1) & tp->rx_jmb_ring_mask) {
  5282. tg3_rx_skb_free(tp, &tpr->rx_jmb_buffers[i],
  5283. TG3_RX_JMB_MAP_SZ);
  5284. }
  5285. }
  5286. return;
  5287. }
  5288. for (i = 0; i <= tp->rx_std_ring_mask; i++)
  5289. tg3_rx_skb_free(tp, &tpr->rx_std_buffers[i],
  5290. tp->rx_pkt_map_sz);
  5291. if ((tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) &&
  5292. !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
  5293. for (i = 0; i <= tp->rx_jmb_ring_mask; i++)
  5294. tg3_rx_skb_free(tp, &tpr->rx_jmb_buffers[i],
  5295. TG3_RX_JMB_MAP_SZ);
  5296. }
  5297. }
  5298. /* Initialize rx rings for packet processing.
  5299. *
  5300. * The chip has been shut down and the driver detached from
  5301. * the networking, so no interrupts or new tx packets will
  5302. * end up in the driver. tp->{tx,}lock are held and thus
  5303. * we may not sleep.
  5304. */
  5305. static int tg3_rx_prodring_alloc(struct tg3 *tp,
  5306. struct tg3_rx_prodring_set *tpr)
  5307. {
  5308. u32 i, rx_pkt_dma_sz;
  5309. tpr->rx_std_cons_idx = 0;
  5310. tpr->rx_std_prod_idx = 0;
  5311. tpr->rx_jmb_cons_idx = 0;
  5312. tpr->rx_jmb_prod_idx = 0;
  5313. if (tpr != &tp->napi[0].prodring) {
  5314. memset(&tpr->rx_std_buffers[0], 0,
  5315. TG3_RX_STD_BUFF_RING_SIZE(tp));
  5316. if (tpr->rx_jmb_buffers)
  5317. memset(&tpr->rx_jmb_buffers[0], 0,
  5318. TG3_RX_JMB_BUFF_RING_SIZE(tp));
  5319. goto done;
  5320. }
  5321. /* Zero out all descriptors. */
  5322. memset(tpr->rx_std, 0, TG3_RX_STD_RING_BYTES(tp));
  5323. rx_pkt_dma_sz = TG3_RX_STD_DMA_SZ;
  5324. if ((tp->tg3_flags2 & TG3_FLG2_5780_CLASS) &&
  5325. tp->dev->mtu > ETH_DATA_LEN)
  5326. rx_pkt_dma_sz = TG3_RX_JMB_DMA_SZ;
  5327. tp->rx_pkt_map_sz = TG3_RX_DMA_TO_MAP_SZ(rx_pkt_dma_sz);
  5328. /* Initialize invariants of the rings, we only set this
  5329. * stuff once. This works because the card does not
  5330. * write into the rx buffer posting rings.
  5331. */
  5332. for (i = 0; i <= tp->rx_std_ring_mask; i++) {
  5333. struct tg3_rx_buffer_desc *rxd;
  5334. rxd = &tpr->rx_std[i];
  5335. rxd->idx_len = rx_pkt_dma_sz << RXD_LEN_SHIFT;
  5336. rxd->type_flags = (RXD_FLAG_END << RXD_FLAGS_SHIFT);
  5337. rxd->opaque = (RXD_OPAQUE_RING_STD |
  5338. (i << RXD_OPAQUE_INDEX_SHIFT));
  5339. }
  5340. /* Now allocate fresh SKBs for each rx ring. */
  5341. for (i = 0; i < tp->rx_pending; i++) {
  5342. if (tg3_alloc_rx_skb(tp, tpr, RXD_OPAQUE_RING_STD, i) < 0) {
  5343. netdev_warn(tp->dev,
  5344. "Using a smaller RX standard ring. Only "
  5345. "%d out of %d buffers were allocated "
  5346. "successfully\n", i, tp->rx_pending);
  5347. if (i == 0)
  5348. goto initfail;
  5349. tp->rx_pending = i;
  5350. break;
  5351. }
  5352. }
  5353. if (!(tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) ||
  5354. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
  5355. goto done;
  5356. memset(tpr->rx_jmb, 0, TG3_RX_JMB_RING_BYTES(tp));
  5357. if (!(tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE))
  5358. goto done;
  5359. for (i = 0; i <= tp->rx_jmb_ring_mask; i++) {
  5360. struct tg3_rx_buffer_desc *rxd;
  5361. rxd = &tpr->rx_jmb[i].std;
  5362. rxd->idx_len = TG3_RX_JMB_DMA_SZ << RXD_LEN_SHIFT;
  5363. rxd->type_flags = (RXD_FLAG_END << RXD_FLAGS_SHIFT) |
  5364. RXD_FLAG_JUMBO;
  5365. rxd->opaque = (RXD_OPAQUE_RING_JUMBO |
  5366. (i << RXD_OPAQUE_INDEX_SHIFT));
  5367. }
  5368. for (i = 0; i < tp->rx_jumbo_pending; i++) {
  5369. if (tg3_alloc_rx_skb(tp, tpr, RXD_OPAQUE_RING_JUMBO, i) < 0) {
  5370. netdev_warn(tp->dev,
  5371. "Using a smaller RX jumbo ring. Only %d "
  5372. "out of %d buffers were allocated "
  5373. "successfully\n", i, tp->rx_jumbo_pending);
  5374. if (i == 0)
  5375. goto initfail;
  5376. tp->rx_jumbo_pending = i;
  5377. break;
  5378. }
  5379. }
  5380. done:
  5381. return 0;
  5382. initfail:
  5383. tg3_rx_prodring_free(tp, tpr);
  5384. return -ENOMEM;
  5385. }
  5386. static void tg3_rx_prodring_fini(struct tg3 *tp,
  5387. struct tg3_rx_prodring_set *tpr)
  5388. {
  5389. kfree(tpr->rx_std_buffers);
  5390. tpr->rx_std_buffers = NULL;
  5391. kfree(tpr->rx_jmb_buffers);
  5392. tpr->rx_jmb_buffers = NULL;
  5393. if (tpr->rx_std) {
  5394. dma_free_coherent(&tp->pdev->dev, TG3_RX_STD_RING_BYTES(tp),
  5395. tpr->rx_std, tpr->rx_std_mapping);
  5396. tpr->rx_std = NULL;
  5397. }
  5398. if (tpr->rx_jmb) {
  5399. dma_free_coherent(&tp->pdev->dev, TG3_RX_JMB_RING_BYTES(tp),
  5400. tpr->rx_jmb, tpr->rx_jmb_mapping);
  5401. tpr->rx_jmb = NULL;
  5402. }
  5403. }
  5404. static int tg3_rx_prodring_init(struct tg3 *tp,
  5405. struct tg3_rx_prodring_set *tpr)
  5406. {
  5407. tpr->rx_std_buffers = kzalloc(TG3_RX_STD_BUFF_RING_SIZE(tp),
  5408. GFP_KERNEL);
  5409. if (!tpr->rx_std_buffers)
  5410. return -ENOMEM;
  5411. tpr->rx_std = dma_alloc_coherent(&tp->pdev->dev,
  5412. TG3_RX_STD_RING_BYTES(tp),
  5413. &tpr->rx_std_mapping,
  5414. GFP_KERNEL);
  5415. if (!tpr->rx_std)
  5416. goto err_out;
  5417. if ((tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) &&
  5418. !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
  5419. tpr->rx_jmb_buffers = kzalloc(TG3_RX_JMB_BUFF_RING_SIZE(tp),
  5420. GFP_KERNEL);
  5421. if (!tpr->rx_jmb_buffers)
  5422. goto err_out;
  5423. tpr->rx_jmb = dma_alloc_coherent(&tp->pdev->dev,
  5424. TG3_RX_JMB_RING_BYTES(tp),
  5425. &tpr->rx_jmb_mapping,
  5426. GFP_KERNEL);
  5427. if (!tpr->rx_jmb)
  5428. goto err_out;
  5429. }
  5430. return 0;
  5431. err_out:
  5432. tg3_rx_prodring_fini(tp, tpr);
  5433. return -ENOMEM;
  5434. }
  5435. /* Free up pending packets in all rx/tx rings.
  5436. *
  5437. * The chip has been shut down and the driver detached from
  5438. * the networking, so no interrupts or new tx packets will
  5439. * end up in the driver. tp->{tx,}lock is not held and we are not
  5440. * in an interrupt context and thus may sleep.
  5441. */
  5442. static void tg3_free_rings(struct tg3 *tp)
  5443. {
  5444. int i, j;
  5445. for (j = 0; j < tp->irq_cnt; j++) {
  5446. struct tg3_napi *tnapi = &tp->napi[j];
  5447. tg3_rx_prodring_free(tp, &tnapi->prodring);
  5448. if (!tnapi->tx_buffers)
  5449. continue;
  5450. for (i = 0; i < TG3_TX_RING_SIZE; ) {
  5451. struct ring_info *txp;
  5452. struct sk_buff *skb;
  5453. unsigned int k;
  5454. txp = &tnapi->tx_buffers[i];
  5455. skb = txp->skb;
  5456. if (skb == NULL) {
  5457. i++;
  5458. continue;
  5459. }
  5460. pci_unmap_single(tp->pdev,
  5461. dma_unmap_addr(txp, mapping),
  5462. skb_headlen(skb),
  5463. PCI_DMA_TODEVICE);
  5464. txp->skb = NULL;
  5465. i++;
  5466. for (k = 0; k < skb_shinfo(skb)->nr_frags; k++) {
  5467. txp = &tnapi->tx_buffers[i & (TG3_TX_RING_SIZE - 1)];
  5468. pci_unmap_page(tp->pdev,
  5469. dma_unmap_addr(txp, mapping),
  5470. skb_shinfo(skb)->frags[k].size,
  5471. PCI_DMA_TODEVICE);
  5472. i++;
  5473. }
  5474. dev_kfree_skb_any(skb);
  5475. }
  5476. }
  5477. }
  5478. /* Initialize tx/rx rings for packet processing.
  5479. *
  5480. * The chip has been shut down and the driver detached from
  5481. * the networking, so no interrupts or new tx packets will
  5482. * end up in the driver. tp->{tx,}lock are held and thus
  5483. * we may not sleep.
  5484. */
  5485. static int tg3_init_rings(struct tg3 *tp)
  5486. {
  5487. int i;
  5488. /* Free up all the SKBs. */
  5489. tg3_free_rings(tp);
  5490. for (i = 0; i < tp->irq_cnt; i++) {
  5491. struct tg3_napi *tnapi = &tp->napi[i];
  5492. tnapi->last_tag = 0;
  5493. tnapi->last_irq_tag = 0;
  5494. tnapi->hw_status->status = 0;
  5495. tnapi->hw_status->status_tag = 0;
  5496. memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
  5497. tnapi->tx_prod = 0;
  5498. tnapi->tx_cons = 0;
  5499. if (tnapi->tx_ring)
  5500. memset(tnapi->tx_ring, 0, TG3_TX_RING_BYTES);
  5501. tnapi->rx_rcb_ptr = 0;
  5502. if (tnapi->rx_rcb)
  5503. memset(tnapi->rx_rcb, 0, TG3_RX_RCB_RING_BYTES(tp));
  5504. if (tg3_rx_prodring_alloc(tp, &tnapi->prodring)) {
  5505. tg3_free_rings(tp);
  5506. return -ENOMEM;
  5507. }
  5508. }
  5509. return 0;
  5510. }
  5511. /*
  5512. * Must not be invoked with interrupt sources disabled and
  5513. * the hardware shutdown down.
  5514. */
  5515. static void tg3_free_consistent(struct tg3 *tp)
  5516. {
  5517. int i;
  5518. for (i = 0; i < tp->irq_cnt; i++) {
  5519. struct tg3_napi *tnapi = &tp->napi[i];
  5520. if (tnapi->tx_ring) {
  5521. dma_free_coherent(&tp->pdev->dev, TG3_TX_RING_BYTES,
  5522. tnapi->tx_ring, tnapi->tx_desc_mapping);
  5523. tnapi->tx_ring = NULL;
  5524. }
  5525. kfree(tnapi->tx_buffers);
  5526. tnapi->tx_buffers = NULL;
  5527. if (tnapi->rx_rcb) {
  5528. dma_free_coherent(&tp->pdev->dev,
  5529. TG3_RX_RCB_RING_BYTES(tp),
  5530. tnapi->rx_rcb,
  5531. tnapi->rx_rcb_mapping);
  5532. tnapi->rx_rcb = NULL;
  5533. }
  5534. tg3_rx_prodring_fini(tp, &tnapi->prodring);
  5535. if (tnapi->hw_status) {
  5536. dma_free_coherent(&tp->pdev->dev, TG3_HW_STATUS_SIZE,
  5537. tnapi->hw_status,
  5538. tnapi->status_mapping);
  5539. tnapi->hw_status = NULL;
  5540. }
  5541. }
  5542. if (tp->hw_stats) {
  5543. dma_free_coherent(&tp->pdev->dev, sizeof(struct tg3_hw_stats),
  5544. tp->hw_stats, tp->stats_mapping);
  5545. tp->hw_stats = NULL;
  5546. }
  5547. }
  5548. /*
  5549. * Must not be invoked with interrupt sources disabled and
  5550. * the hardware shutdown down. Can sleep.
  5551. */
  5552. static int tg3_alloc_consistent(struct tg3 *tp)
  5553. {
  5554. int i;
  5555. tp->hw_stats = dma_alloc_coherent(&tp->pdev->dev,
  5556. sizeof(struct tg3_hw_stats),
  5557. &tp->stats_mapping,
  5558. GFP_KERNEL);
  5559. if (!tp->hw_stats)
  5560. goto err_out;
  5561. memset(tp->hw_stats, 0, sizeof(struct tg3_hw_stats));
  5562. for (i = 0; i < tp->irq_cnt; i++) {
  5563. struct tg3_napi *tnapi = &tp->napi[i];
  5564. struct tg3_hw_status *sblk;
  5565. tnapi->hw_status = dma_alloc_coherent(&tp->pdev->dev,
  5566. TG3_HW_STATUS_SIZE,
  5567. &tnapi->status_mapping,
  5568. GFP_KERNEL);
  5569. if (!tnapi->hw_status)
  5570. goto err_out;
  5571. memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
  5572. sblk = tnapi->hw_status;
  5573. if (tg3_rx_prodring_init(tp, &tnapi->prodring))
  5574. goto err_out;
  5575. /* If multivector TSS is enabled, vector 0 does not handle
  5576. * tx interrupts. Don't allocate any resources for it.
  5577. */
  5578. if ((!i && !(tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS)) ||
  5579. (i && (tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS))) {
  5580. tnapi->tx_buffers = kzalloc(sizeof(struct ring_info) *
  5581. TG3_TX_RING_SIZE,
  5582. GFP_KERNEL);
  5583. if (!tnapi->tx_buffers)
  5584. goto err_out;
  5585. tnapi->tx_ring = dma_alloc_coherent(&tp->pdev->dev,
  5586. TG3_TX_RING_BYTES,
  5587. &tnapi->tx_desc_mapping,
  5588. GFP_KERNEL);
  5589. if (!tnapi->tx_ring)
  5590. goto err_out;
  5591. }
  5592. /*
  5593. * When RSS is enabled, the status block format changes
  5594. * slightly. The "rx_jumbo_consumer", "reserved",
  5595. * and "rx_mini_consumer" members get mapped to the
  5596. * other three rx return ring producer indexes.
  5597. */
  5598. switch (i) {
  5599. default:
  5600. tnapi->rx_rcb_prod_idx = &sblk->idx[0].rx_producer;
  5601. break;
  5602. case 2:
  5603. tnapi->rx_rcb_prod_idx = &sblk->rx_jumbo_consumer;
  5604. break;
  5605. case 3:
  5606. tnapi->rx_rcb_prod_idx = &sblk->reserved;
  5607. break;
  5608. case 4:
  5609. tnapi->rx_rcb_prod_idx = &sblk->rx_mini_consumer;
  5610. break;
  5611. }
  5612. /*
  5613. * If multivector RSS is enabled, vector 0 does not handle
  5614. * rx or tx interrupts. Don't allocate any resources for it.
  5615. */
  5616. if (!i && (tp->tg3_flags3 & TG3_FLG3_ENABLE_RSS))
  5617. continue;
  5618. tnapi->rx_rcb = dma_alloc_coherent(&tp->pdev->dev,
  5619. TG3_RX_RCB_RING_BYTES(tp),
  5620. &tnapi->rx_rcb_mapping,
  5621. GFP_KERNEL);
  5622. if (!tnapi->rx_rcb)
  5623. goto err_out;
  5624. memset(tnapi->rx_rcb, 0, TG3_RX_RCB_RING_BYTES(tp));
  5625. }
  5626. return 0;
  5627. err_out:
  5628. tg3_free_consistent(tp);
  5629. return -ENOMEM;
  5630. }
  5631. #define MAX_WAIT_CNT 1000
  5632. /* To stop a block, clear the enable bit and poll till it
  5633. * clears. tp->lock is held.
  5634. */
  5635. static int tg3_stop_block(struct tg3 *tp, unsigned long ofs, u32 enable_bit, int silent)
  5636. {
  5637. unsigned int i;
  5638. u32 val;
  5639. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  5640. switch (ofs) {
  5641. case RCVLSC_MODE:
  5642. case DMAC_MODE:
  5643. case MBFREE_MODE:
  5644. case BUFMGR_MODE:
  5645. case MEMARB_MODE:
  5646. /* We can't enable/disable these bits of the
  5647. * 5705/5750, just say success.
  5648. */
  5649. return 0;
  5650. default:
  5651. break;
  5652. }
  5653. }
  5654. val = tr32(ofs);
  5655. val &= ~enable_bit;
  5656. tw32_f(ofs, val);
  5657. for (i = 0; i < MAX_WAIT_CNT; i++) {
  5658. udelay(100);
  5659. val = tr32(ofs);
  5660. if ((val & enable_bit) == 0)
  5661. break;
  5662. }
  5663. if (i == MAX_WAIT_CNT && !silent) {
  5664. dev_err(&tp->pdev->dev,
  5665. "tg3_stop_block timed out, ofs=%lx enable_bit=%x\n",
  5666. ofs, enable_bit);
  5667. return -ENODEV;
  5668. }
  5669. return 0;
  5670. }
  5671. /* tp->lock is held. */
  5672. static int tg3_abort_hw(struct tg3 *tp, int silent)
  5673. {
  5674. int i, err;
  5675. tg3_disable_ints(tp);
  5676. tp->rx_mode &= ~RX_MODE_ENABLE;
  5677. tw32_f(MAC_RX_MODE, tp->rx_mode);
  5678. udelay(10);
  5679. err = tg3_stop_block(tp, RCVBDI_MODE, RCVBDI_MODE_ENABLE, silent);
  5680. err |= tg3_stop_block(tp, RCVLPC_MODE, RCVLPC_MODE_ENABLE, silent);
  5681. err |= tg3_stop_block(tp, RCVLSC_MODE, RCVLSC_MODE_ENABLE, silent);
  5682. err |= tg3_stop_block(tp, RCVDBDI_MODE, RCVDBDI_MODE_ENABLE, silent);
  5683. err |= tg3_stop_block(tp, RCVDCC_MODE, RCVDCC_MODE_ENABLE, silent);
  5684. err |= tg3_stop_block(tp, RCVCC_MODE, RCVCC_MODE_ENABLE, silent);
  5685. err |= tg3_stop_block(tp, SNDBDS_MODE, SNDBDS_MODE_ENABLE, silent);
  5686. err |= tg3_stop_block(tp, SNDBDI_MODE, SNDBDI_MODE_ENABLE, silent);
  5687. err |= tg3_stop_block(tp, SNDDATAI_MODE, SNDDATAI_MODE_ENABLE, silent);
  5688. err |= tg3_stop_block(tp, RDMAC_MODE, RDMAC_MODE_ENABLE, silent);
  5689. err |= tg3_stop_block(tp, SNDDATAC_MODE, SNDDATAC_MODE_ENABLE, silent);
  5690. err |= tg3_stop_block(tp, DMAC_MODE, DMAC_MODE_ENABLE, silent);
  5691. err |= tg3_stop_block(tp, SNDBDC_MODE, SNDBDC_MODE_ENABLE, silent);
  5692. tp->mac_mode &= ~MAC_MODE_TDE_ENABLE;
  5693. tw32_f(MAC_MODE, tp->mac_mode);
  5694. udelay(40);
  5695. tp->tx_mode &= ~TX_MODE_ENABLE;
  5696. tw32_f(MAC_TX_MODE, tp->tx_mode);
  5697. for (i = 0; i < MAX_WAIT_CNT; i++) {
  5698. udelay(100);
  5699. if (!(tr32(MAC_TX_MODE) & TX_MODE_ENABLE))
  5700. break;
  5701. }
  5702. if (i >= MAX_WAIT_CNT) {
  5703. dev_err(&tp->pdev->dev,
  5704. "%s timed out, TX_MODE_ENABLE will not clear "
  5705. "MAC_TX_MODE=%08x\n", __func__, tr32(MAC_TX_MODE));
  5706. err |= -ENODEV;
  5707. }
  5708. err |= tg3_stop_block(tp, HOSTCC_MODE, HOSTCC_MODE_ENABLE, silent);
  5709. err |= tg3_stop_block(tp, WDMAC_MODE, WDMAC_MODE_ENABLE, silent);
  5710. err |= tg3_stop_block(tp, MBFREE_MODE, MBFREE_MODE_ENABLE, silent);
  5711. tw32(FTQ_RESET, 0xffffffff);
  5712. tw32(FTQ_RESET, 0x00000000);
  5713. err |= tg3_stop_block(tp, BUFMGR_MODE, BUFMGR_MODE_ENABLE, silent);
  5714. err |= tg3_stop_block(tp, MEMARB_MODE, MEMARB_MODE_ENABLE, silent);
  5715. for (i = 0; i < tp->irq_cnt; i++) {
  5716. struct tg3_napi *tnapi = &tp->napi[i];
  5717. if (tnapi->hw_status)
  5718. memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
  5719. }
  5720. if (tp->hw_stats)
  5721. memset(tp->hw_stats, 0, sizeof(struct tg3_hw_stats));
  5722. return err;
  5723. }
  5724. static void tg3_ape_send_event(struct tg3 *tp, u32 event)
  5725. {
  5726. int i;
  5727. u32 apedata;
  5728. /* NCSI does not support APE events */
  5729. if (tp->tg3_flags3 & TG3_FLG3_APE_HAS_NCSI)
  5730. return;
  5731. apedata = tg3_ape_read32(tp, TG3_APE_SEG_SIG);
  5732. if (apedata != APE_SEG_SIG_MAGIC)
  5733. return;
  5734. apedata = tg3_ape_read32(tp, TG3_APE_FW_STATUS);
  5735. if (!(apedata & APE_FW_STATUS_READY))
  5736. return;
  5737. /* Wait for up to 1 millisecond for APE to service previous event. */
  5738. for (i = 0; i < 10; i++) {
  5739. if (tg3_ape_lock(tp, TG3_APE_LOCK_MEM))
  5740. return;
  5741. apedata = tg3_ape_read32(tp, TG3_APE_EVENT_STATUS);
  5742. if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
  5743. tg3_ape_write32(tp, TG3_APE_EVENT_STATUS,
  5744. event | APE_EVENT_STATUS_EVENT_PENDING);
  5745. tg3_ape_unlock(tp, TG3_APE_LOCK_MEM);
  5746. if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
  5747. break;
  5748. udelay(100);
  5749. }
  5750. if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
  5751. tg3_ape_write32(tp, TG3_APE_EVENT, APE_EVENT_1);
  5752. }
  5753. static void tg3_ape_driver_state_change(struct tg3 *tp, int kind)
  5754. {
  5755. u32 event;
  5756. u32 apedata;
  5757. if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE))
  5758. return;
  5759. switch (kind) {
  5760. case RESET_KIND_INIT:
  5761. tg3_ape_write32(tp, TG3_APE_HOST_SEG_SIG,
  5762. APE_HOST_SEG_SIG_MAGIC);
  5763. tg3_ape_write32(tp, TG3_APE_HOST_SEG_LEN,
  5764. APE_HOST_SEG_LEN_MAGIC);
  5765. apedata = tg3_ape_read32(tp, TG3_APE_HOST_INIT_COUNT);
  5766. tg3_ape_write32(tp, TG3_APE_HOST_INIT_COUNT, ++apedata);
  5767. tg3_ape_write32(tp, TG3_APE_HOST_DRIVER_ID,
  5768. APE_HOST_DRIVER_ID_MAGIC(TG3_MAJ_NUM, TG3_MIN_NUM));
  5769. tg3_ape_write32(tp, TG3_APE_HOST_BEHAVIOR,
  5770. APE_HOST_BEHAV_NO_PHYLOCK);
  5771. tg3_ape_write32(tp, TG3_APE_HOST_DRVR_STATE,
  5772. TG3_APE_HOST_DRVR_STATE_START);
  5773. event = APE_EVENT_STATUS_STATE_START;
  5774. break;
  5775. case RESET_KIND_SHUTDOWN:
  5776. /* With the interface we are currently using,
  5777. * APE does not track driver state. Wiping
  5778. * out the HOST SEGMENT SIGNATURE forces
  5779. * the APE to assume OS absent status.
  5780. */
  5781. tg3_ape_write32(tp, TG3_APE_HOST_SEG_SIG, 0x0);
  5782. if (device_may_wakeup(&tp->pdev->dev) &&
  5783. (tp->tg3_flags & TG3_FLAG_WOL_ENABLE)) {
  5784. tg3_ape_write32(tp, TG3_APE_HOST_WOL_SPEED,
  5785. TG3_APE_HOST_WOL_SPEED_AUTO);
  5786. apedata = TG3_APE_HOST_DRVR_STATE_WOL;
  5787. } else
  5788. apedata = TG3_APE_HOST_DRVR_STATE_UNLOAD;
  5789. tg3_ape_write32(tp, TG3_APE_HOST_DRVR_STATE, apedata);
  5790. event = APE_EVENT_STATUS_STATE_UNLOAD;
  5791. break;
  5792. case RESET_KIND_SUSPEND:
  5793. event = APE_EVENT_STATUS_STATE_SUSPEND;
  5794. break;
  5795. default:
  5796. return;
  5797. }
  5798. event |= APE_EVENT_STATUS_DRIVER_EVNT | APE_EVENT_STATUS_STATE_CHNGE;
  5799. tg3_ape_send_event(tp, event);
  5800. }
  5801. /* tp->lock is held. */
  5802. static void tg3_write_sig_pre_reset(struct tg3 *tp, int kind)
  5803. {
  5804. tg3_write_mem(tp, NIC_SRAM_FIRMWARE_MBOX,
  5805. NIC_SRAM_FIRMWARE_MBOX_MAGIC1);
  5806. if (tp->tg3_flags2 & TG3_FLG2_ASF_NEW_HANDSHAKE) {
  5807. switch (kind) {
  5808. case RESET_KIND_INIT:
  5809. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5810. DRV_STATE_START);
  5811. break;
  5812. case RESET_KIND_SHUTDOWN:
  5813. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5814. DRV_STATE_UNLOAD);
  5815. break;
  5816. case RESET_KIND_SUSPEND:
  5817. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5818. DRV_STATE_SUSPEND);
  5819. break;
  5820. default:
  5821. break;
  5822. }
  5823. }
  5824. if (kind == RESET_KIND_INIT ||
  5825. kind == RESET_KIND_SUSPEND)
  5826. tg3_ape_driver_state_change(tp, kind);
  5827. }
  5828. /* tp->lock is held. */
  5829. static void tg3_write_sig_post_reset(struct tg3 *tp, int kind)
  5830. {
  5831. if (tp->tg3_flags2 & TG3_FLG2_ASF_NEW_HANDSHAKE) {
  5832. switch (kind) {
  5833. case RESET_KIND_INIT:
  5834. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5835. DRV_STATE_START_DONE);
  5836. break;
  5837. case RESET_KIND_SHUTDOWN:
  5838. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5839. DRV_STATE_UNLOAD_DONE);
  5840. break;
  5841. default:
  5842. break;
  5843. }
  5844. }
  5845. if (kind == RESET_KIND_SHUTDOWN)
  5846. tg3_ape_driver_state_change(tp, kind);
  5847. }
  5848. /* tp->lock is held. */
  5849. static void tg3_write_sig_legacy(struct tg3 *tp, int kind)
  5850. {
  5851. if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) {
  5852. switch (kind) {
  5853. case RESET_KIND_INIT:
  5854. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5855. DRV_STATE_START);
  5856. break;
  5857. case RESET_KIND_SHUTDOWN:
  5858. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5859. DRV_STATE_UNLOAD);
  5860. break;
  5861. case RESET_KIND_SUSPEND:
  5862. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5863. DRV_STATE_SUSPEND);
  5864. break;
  5865. default:
  5866. break;
  5867. }
  5868. }
  5869. }
  5870. static int tg3_poll_fw(struct tg3 *tp)
  5871. {
  5872. int i;
  5873. u32 val;
  5874. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  5875. /* Wait up to 20ms for init done. */
  5876. for (i = 0; i < 200; i++) {
  5877. if (tr32(VCPU_STATUS) & VCPU_STATUS_INIT_DONE)
  5878. return 0;
  5879. udelay(100);
  5880. }
  5881. return -ENODEV;
  5882. }
  5883. /* Wait for firmware initialization to complete. */
  5884. for (i = 0; i < 100000; i++) {
  5885. tg3_read_mem(tp, NIC_SRAM_FIRMWARE_MBOX, &val);
  5886. if (val == ~NIC_SRAM_FIRMWARE_MBOX_MAGIC1)
  5887. break;
  5888. udelay(10);
  5889. }
  5890. /* Chip might not be fitted with firmware. Some Sun onboard
  5891. * parts are configured like that. So don't signal the timeout
  5892. * of the above loop as an error, but do report the lack of
  5893. * running firmware once.
  5894. */
  5895. if (i >= 100000 &&
  5896. !(tp->tg3_flags2 & TG3_FLG2_NO_FWARE_REPORTED)) {
  5897. tp->tg3_flags2 |= TG3_FLG2_NO_FWARE_REPORTED;
  5898. netdev_info(tp->dev, "No firmware running\n");
  5899. }
  5900. if (tp->pci_chip_rev_id == CHIPREV_ID_57765_A0) {
  5901. /* The 57765 A0 needs a little more
  5902. * time to do some important work.
  5903. */
  5904. mdelay(10);
  5905. }
  5906. return 0;
  5907. }
  5908. /* Save PCI command register before chip reset */
  5909. static void tg3_save_pci_state(struct tg3 *tp)
  5910. {
  5911. pci_read_config_word(tp->pdev, PCI_COMMAND, &tp->pci_cmd);
  5912. }
  5913. /* Restore PCI state after chip reset */
  5914. static void tg3_restore_pci_state(struct tg3 *tp)
  5915. {
  5916. u32 val;
  5917. /* Re-enable indirect register accesses. */
  5918. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  5919. tp->misc_host_ctrl);
  5920. /* Set MAX PCI retry to zero. */
  5921. val = (PCISTATE_ROM_ENABLE | PCISTATE_ROM_RETRY_ENABLE);
  5922. if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0 &&
  5923. (tp->tg3_flags & TG3_FLAG_PCIX_MODE))
  5924. val |= PCISTATE_RETRY_SAME_DMA;
  5925. /* Allow reads and writes to the APE register and memory space. */
  5926. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)
  5927. val |= PCISTATE_ALLOW_APE_CTLSPC_WR |
  5928. PCISTATE_ALLOW_APE_SHMEM_WR |
  5929. PCISTATE_ALLOW_APE_PSPACE_WR;
  5930. pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE, val);
  5931. pci_write_config_word(tp->pdev, PCI_COMMAND, tp->pci_cmd);
  5932. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785) {
  5933. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS)
  5934. pcie_set_readrq(tp->pdev, tp->pcie_readrq);
  5935. else {
  5936. pci_write_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE,
  5937. tp->pci_cacheline_sz);
  5938. pci_write_config_byte(tp->pdev, PCI_LATENCY_TIMER,
  5939. tp->pci_lat_timer);
  5940. }
  5941. }
  5942. /* Make sure PCI-X relaxed ordering bit is clear. */
  5943. if (tp->tg3_flags & TG3_FLAG_PCIX_MODE) {
  5944. u16 pcix_cmd;
  5945. pci_read_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  5946. &pcix_cmd);
  5947. pcix_cmd &= ~PCI_X_CMD_ERO;
  5948. pci_write_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  5949. pcix_cmd);
  5950. }
  5951. if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS) {
  5952. /* Chip reset on 5780 will reset MSI enable bit,
  5953. * so need to restore it.
  5954. */
  5955. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
  5956. u16 ctrl;
  5957. pci_read_config_word(tp->pdev,
  5958. tp->msi_cap + PCI_MSI_FLAGS,
  5959. &ctrl);
  5960. pci_write_config_word(tp->pdev,
  5961. tp->msi_cap + PCI_MSI_FLAGS,
  5962. ctrl | PCI_MSI_FLAGS_ENABLE);
  5963. val = tr32(MSGINT_MODE);
  5964. tw32(MSGINT_MODE, val | MSGINT_MODE_ENABLE);
  5965. }
  5966. }
  5967. }
  5968. static void tg3_stop_fw(struct tg3 *);
  5969. /* tp->lock is held. */
  5970. static int tg3_chip_reset(struct tg3 *tp)
  5971. {
  5972. u32 val;
  5973. void (*write_op)(struct tg3 *, u32, u32);
  5974. int i, err;
  5975. tg3_nvram_lock(tp);
  5976. tg3_ape_lock(tp, TG3_APE_LOCK_GRC);
  5977. /* No matching tg3_nvram_unlock() after this because
  5978. * chip reset below will undo the nvram lock.
  5979. */
  5980. tp->nvram_lock_cnt = 0;
  5981. /* GRC_MISC_CFG core clock reset will clear the memory
  5982. * enable bit in PCI register 4 and the MSI enable bit
  5983. * on some chips, so we save relevant registers here.
  5984. */
  5985. tg3_save_pci_state(tp);
  5986. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
  5987. (tp->tg3_flags3 & TG3_FLG3_5755_PLUS))
  5988. tw32(GRC_FASTBOOT_PC, 0);
  5989. /*
  5990. * We must avoid the readl() that normally takes place.
  5991. * It locks machines, causes machine checks, and other
  5992. * fun things. So, temporarily disable the 5701
  5993. * hardware workaround, while we do the reset.
  5994. */
  5995. write_op = tp->write32;
  5996. if (write_op == tg3_write_flush_reg32)
  5997. tp->write32 = tg3_write32;
  5998. /* Prevent the irq handler from reading or writing PCI registers
  5999. * during chip reset when the memory enable bit in the PCI command
  6000. * register may be cleared. The chip does not generate interrupt
  6001. * at this time, but the irq handler may still be called due to irq
  6002. * sharing or irqpoll.
  6003. */
  6004. tp->tg3_flags |= TG3_FLAG_CHIP_RESETTING;
  6005. for (i = 0; i < tp->irq_cnt; i++) {
  6006. struct tg3_napi *tnapi = &tp->napi[i];
  6007. if (tnapi->hw_status) {
  6008. tnapi->hw_status->status = 0;
  6009. tnapi->hw_status->status_tag = 0;
  6010. }
  6011. tnapi->last_tag = 0;
  6012. tnapi->last_irq_tag = 0;
  6013. }
  6014. smp_mb();
  6015. for (i = 0; i < tp->irq_cnt; i++)
  6016. synchronize_irq(tp->napi[i].irq_vec);
  6017. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780) {
  6018. val = tr32(TG3_PCIE_LNKCTL) & ~TG3_PCIE_LNKCTL_L1_PLL_PD_EN;
  6019. tw32(TG3_PCIE_LNKCTL, val | TG3_PCIE_LNKCTL_L1_PLL_PD_DIS);
  6020. }
  6021. /* do the reset */
  6022. val = GRC_MISC_CFG_CORECLK_RESET;
  6023. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
  6024. /* Force PCIe 1.0a mode */
  6025. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785 &&
  6026. !(tp->tg3_flags3 & TG3_FLG3_57765_PLUS) &&
  6027. tr32(TG3_PCIE_PHY_TSTCTL) ==
  6028. (TG3_PCIE_PHY_TSTCTL_PCIE10 | TG3_PCIE_PHY_TSTCTL_PSCRAM))
  6029. tw32(TG3_PCIE_PHY_TSTCTL, TG3_PCIE_PHY_TSTCTL_PSCRAM);
  6030. if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0) {
  6031. tw32(GRC_MISC_CFG, (1 << 29));
  6032. val |= (1 << 29);
  6033. }
  6034. }
  6035. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  6036. tw32(VCPU_STATUS, tr32(VCPU_STATUS) | VCPU_STATUS_DRV_RESET);
  6037. tw32(GRC_VCPU_EXT_CTRL,
  6038. tr32(GRC_VCPU_EXT_CTRL) & ~GRC_VCPU_EXT_CTRL_HALT_CPU);
  6039. }
  6040. /* Manage gphy power for all CPMU absent PCIe devices. */
  6041. if ((tp->tg3_flags2 & TG3_FLG2_5705_PLUS) &&
  6042. !(tp->tg3_flags & TG3_FLAG_CPMU_PRESENT))
  6043. val |= GRC_MISC_CFG_KEEP_GPHY_POWER;
  6044. tw32(GRC_MISC_CFG, val);
  6045. /* restore 5701 hardware bug workaround write method */
  6046. tp->write32 = write_op;
  6047. /* Unfortunately, we have to delay before the PCI read back.
  6048. * Some 575X chips even will not respond to a PCI cfg access
  6049. * when the reset command is given to the chip.
  6050. *
  6051. * How do these hardware designers expect things to work
  6052. * properly if the PCI write is posted for a long period
  6053. * of time? It is always necessary to have some method by
  6054. * which a register read back can occur to push the write
  6055. * out which does the reset.
  6056. *
  6057. * For most tg3 variants the trick below was working.
  6058. * Ho hum...
  6059. */
  6060. udelay(120);
  6061. /* Flush PCI posted writes. The normal MMIO registers
  6062. * are inaccessible at this time so this is the only
  6063. * way to make this reliably (actually, this is no longer
  6064. * the case, see above). I tried to use indirect
  6065. * register read/write but this upset some 5701 variants.
  6066. */
  6067. pci_read_config_dword(tp->pdev, PCI_COMMAND, &val);
  6068. udelay(120);
  6069. if ((tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) && tp->pcie_cap) {
  6070. u16 val16;
  6071. if (tp->pci_chip_rev_id == CHIPREV_ID_5750_A0) {
  6072. int i;
  6073. u32 cfg_val;
  6074. /* Wait for link training to complete. */
  6075. for (i = 0; i < 5000; i++)
  6076. udelay(100);
  6077. pci_read_config_dword(tp->pdev, 0xc4, &cfg_val);
  6078. pci_write_config_dword(tp->pdev, 0xc4,
  6079. cfg_val | (1 << 15));
  6080. }
  6081. /* Clear the "no snoop" and "relaxed ordering" bits. */
  6082. pci_read_config_word(tp->pdev,
  6083. tp->pcie_cap + PCI_EXP_DEVCTL,
  6084. &val16);
  6085. val16 &= ~(PCI_EXP_DEVCTL_RELAX_EN |
  6086. PCI_EXP_DEVCTL_NOSNOOP_EN);
  6087. /*
  6088. * Older PCIe devices only support the 128 byte
  6089. * MPS setting. Enforce the restriction.
  6090. */
  6091. if (!(tp->tg3_flags & TG3_FLAG_CPMU_PRESENT))
  6092. val16 &= ~PCI_EXP_DEVCTL_PAYLOAD;
  6093. pci_write_config_word(tp->pdev,
  6094. tp->pcie_cap + PCI_EXP_DEVCTL,
  6095. val16);
  6096. pcie_set_readrq(tp->pdev, tp->pcie_readrq);
  6097. /* Clear error status */
  6098. pci_write_config_word(tp->pdev,
  6099. tp->pcie_cap + PCI_EXP_DEVSTA,
  6100. PCI_EXP_DEVSTA_CED |
  6101. PCI_EXP_DEVSTA_NFED |
  6102. PCI_EXP_DEVSTA_FED |
  6103. PCI_EXP_DEVSTA_URD);
  6104. }
  6105. tg3_restore_pci_state(tp);
  6106. tp->tg3_flags &= ~(TG3_FLAG_CHIP_RESETTING |
  6107. TG3_FLAG_ERROR_PROCESSED);
  6108. val = 0;
  6109. if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)
  6110. val = tr32(MEMARB_MODE);
  6111. tw32(MEMARB_MODE, val | MEMARB_MODE_ENABLE);
  6112. if (tp->pci_chip_rev_id == CHIPREV_ID_5750_A3) {
  6113. tg3_stop_fw(tp);
  6114. tw32(0x5000, 0x400);
  6115. }
  6116. tw32(GRC_MODE, tp->grc_mode);
  6117. if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A0) {
  6118. val = tr32(0xc4);
  6119. tw32(0xc4, val | (1 << 15));
  6120. }
  6121. if ((tp->nic_sram_data_cfg & NIC_SRAM_DATA_CFG_MINI_PCI) != 0 &&
  6122. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  6123. tp->pci_clock_ctrl |= CLOCK_CTRL_CLKRUN_OENABLE;
  6124. if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A0)
  6125. tp->pci_clock_ctrl |= CLOCK_CTRL_FORCE_CLKRUN;
  6126. tw32(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl);
  6127. }
  6128. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)
  6129. tp->mac_mode = MAC_MODE_APE_TX_EN |
  6130. MAC_MODE_APE_RX_EN |
  6131. MAC_MODE_TDE_ENABLE;
  6132. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
  6133. tp->mac_mode |= MAC_MODE_PORT_MODE_TBI;
  6134. val = tp->mac_mode;
  6135. } else if (tp->phy_flags & TG3_PHYFLG_MII_SERDES) {
  6136. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  6137. val = tp->mac_mode;
  6138. } else
  6139. val = 0;
  6140. tw32_f(MAC_MODE, val);
  6141. udelay(40);
  6142. tg3_ape_unlock(tp, TG3_APE_LOCK_GRC);
  6143. err = tg3_poll_fw(tp);
  6144. if (err)
  6145. return err;
  6146. tg3_mdio_start(tp);
  6147. if ((tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) &&
  6148. tp->pci_chip_rev_id != CHIPREV_ID_5750_A0 &&
  6149. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785 &&
  6150. !(tp->tg3_flags3 & TG3_FLG3_57765_PLUS)) {
  6151. val = tr32(0x7c00);
  6152. tw32(0x7c00, val | (1 << 25));
  6153. }
  6154. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
  6155. val = tr32(TG3_CPMU_CLCK_ORIDE);
  6156. tw32(TG3_CPMU_CLCK_ORIDE, val & ~CPMU_CLCK_ORIDE_MAC_ORIDE_EN);
  6157. }
  6158. /* Reprobe ASF enable state. */
  6159. tp->tg3_flags &= ~TG3_FLAG_ENABLE_ASF;
  6160. tp->tg3_flags2 &= ~TG3_FLG2_ASF_NEW_HANDSHAKE;
  6161. tg3_read_mem(tp, NIC_SRAM_DATA_SIG, &val);
  6162. if (val == NIC_SRAM_DATA_SIG_MAGIC) {
  6163. u32 nic_cfg;
  6164. tg3_read_mem(tp, NIC_SRAM_DATA_CFG, &nic_cfg);
  6165. if (nic_cfg & NIC_SRAM_DATA_CFG_ASF_ENABLE) {
  6166. tp->tg3_flags |= TG3_FLAG_ENABLE_ASF;
  6167. tp->last_event_jiffies = jiffies;
  6168. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS)
  6169. tp->tg3_flags2 |= TG3_FLG2_ASF_NEW_HANDSHAKE;
  6170. }
  6171. }
  6172. return 0;
  6173. }
  6174. /* tp->lock is held. */
  6175. static void tg3_stop_fw(struct tg3 *tp)
  6176. {
  6177. if ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) &&
  6178. !(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)) {
  6179. /* Wait for RX cpu to ACK the previous event. */
  6180. tg3_wait_for_event_ack(tp);
  6181. tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX, FWCMD_NICDRV_PAUSE_FW);
  6182. tg3_generate_fw_event(tp);
  6183. /* Wait for RX cpu to ACK this event. */
  6184. tg3_wait_for_event_ack(tp);
  6185. }
  6186. }
  6187. /* tp->lock is held. */
  6188. static int tg3_halt(struct tg3 *tp, int kind, int silent)
  6189. {
  6190. int err;
  6191. tg3_stop_fw(tp);
  6192. tg3_write_sig_pre_reset(tp, kind);
  6193. tg3_abort_hw(tp, silent);
  6194. err = tg3_chip_reset(tp);
  6195. __tg3_set_mac_addr(tp, 0);
  6196. tg3_write_sig_legacy(tp, kind);
  6197. tg3_write_sig_post_reset(tp, kind);
  6198. if (err)
  6199. return err;
  6200. return 0;
  6201. }
  6202. #define RX_CPU_SCRATCH_BASE 0x30000
  6203. #define RX_CPU_SCRATCH_SIZE 0x04000
  6204. #define TX_CPU_SCRATCH_BASE 0x34000
  6205. #define TX_CPU_SCRATCH_SIZE 0x04000
  6206. /* tp->lock is held. */
  6207. static int tg3_halt_cpu(struct tg3 *tp, u32 offset)
  6208. {
  6209. int i;
  6210. BUG_ON(offset == TX_CPU_BASE &&
  6211. (tp->tg3_flags2 & TG3_FLG2_5705_PLUS));
  6212. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  6213. u32 val = tr32(GRC_VCPU_EXT_CTRL);
  6214. tw32(GRC_VCPU_EXT_CTRL, val | GRC_VCPU_EXT_CTRL_HALT_CPU);
  6215. return 0;
  6216. }
  6217. if (offset == RX_CPU_BASE) {
  6218. for (i = 0; i < 10000; i++) {
  6219. tw32(offset + CPU_STATE, 0xffffffff);
  6220. tw32(offset + CPU_MODE, CPU_MODE_HALT);
  6221. if (tr32(offset + CPU_MODE) & CPU_MODE_HALT)
  6222. break;
  6223. }
  6224. tw32(offset + CPU_STATE, 0xffffffff);
  6225. tw32_f(offset + CPU_MODE, CPU_MODE_HALT);
  6226. udelay(10);
  6227. } else {
  6228. for (i = 0; i < 10000; i++) {
  6229. tw32(offset + CPU_STATE, 0xffffffff);
  6230. tw32(offset + CPU_MODE, CPU_MODE_HALT);
  6231. if (tr32(offset + CPU_MODE) & CPU_MODE_HALT)
  6232. break;
  6233. }
  6234. }
  6235. if (i >= 10000) {
  6236. netdev_err(tp->dev, "%s timed out, %s CPU\n",
  6237. __func__, offset == RX_CPU_BASE ? "RX" : "TX");
  6238. return -ENODEV;
  6239. }
  6240. /* Clear firmware's nvram arbitration. */
  6241. if (tp->tg3_flags & TG3_FLAG_NVRAM)
  6242. tw32(NVRAM_SWARB, SWARB_REQ_CLR0);
  6243. return 0;
  6244. }
  6245. struct fw_info {
  6246. unsigned int fw_base;
  6247. unsigned int fw_len;
  6248. const __be32 *fw_data;
  6249. };
  6250. /* tp->lock is held. */
  6251. static int tg3_load_firmware_cpu(struct tg3 *tp, u32 cpu_base, u32 cpu_scratch_base,
  6252. int cpu_scratch_size, struct fw_info *info)
  6253. {
  6254. int err, lock_err, i;
  6255. void (*write_op)(struct tg3 *, u32, u32);
  6256. if (cpu_base == TX_CPU_BASE &&
  6257. (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  6258. netdev_err(tp->dev,
  6259. "%s: Trying to load TX cpu firmware which is 5705\n",
  6260. __func__);
  6261. return -EINVAL;
  6262. }
  6263. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)
  6264. write_op = tg3_write_mem;
  6265. else
  6266. write_op = tg3_write_indirect_reg32;
  6267. /* It is possible that bootcode is still loading at this point.
  6268. * Get the nvram lock first before halting the cpu.
  6269. */
  6270. lock_err = tg3_nvram_lock(tp);
  6271. err = tg3_halt_cpu(tp, cpu_base);
  6272. if (!lock_err)
  6273. tg3_nvram_unlock(tp);
  6274. if (err)
  6275. goto out;
  6276. for (i = 0; i < cpu_scratch_size; i += sizeof(u32))
  6277. write_op(tp, cpu_scratch_base + i, 0);
  6278. tw32(cpu_base + CPU_STATE, 0xffffffff);
  6279. tw32(cpu_base + CPU_MODE, tr32(cpu_base+CPU_MODE)|CPU_MODE_HALT);
  6280. for (i = 0; i < (info->fw_len / sizeof(u32)); i++)
  6281. write_op(tp, (cpu_scratch_base +
  6282. (info->fw_base & 0xffff) +
  6283. (i * sizeof(u32))),
  6284. be32_to_cpu(info->fw_data[i]));
  6285. err = 0;
  6286. out:
  6287. return err;
  6288. }
  6289. /* tp->lock is held. */
  6290. static int tg3_load_5701_a0_firmware_fix(struct tg3 *tp)
  6291. {
  6292. struct fw_info info;
  6293. const __be32 *fw_data;
  6294. int err, i;
  6295. fw_data = (void *)tp->fw->data;
  6296. /* Firmware blob starts with version numbers, followed by
  6297. start address and length. We are setting complete length.
  6298. length = end_address_of_bss - start_address_of_text.
  6299. Remainder is the blob to be loaded contiguously
  6300. from start address. */
  6301. info.fw_base = be32_to_cpu(fw_data[1]);
  6302. info.fw_len = tp->fw->size - 12;
  6303. info.fw_data = &fw_data[3];
  6304. err = tg3_load_firmware_cpu(tp, RX_CPU_BASE,
  6305. RX_CPU_SCRATCH_BASE, RX_CPU_SCRATCH_SIZE,
  6306. &info);
  6307. if (err)
  6308. return err;
  6309. err = tg3_load_firmware_cpu(tp, TX_CPU_BASE,
  6310. TX_CPU_SCRATCH_BASE, TX_CPU_SCRATCH_SIZE,
  6311. &info);
  6312. if (err)
  6313. return err;
  6314. /* Now startup only the RX cpu. */
  6315. tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
  6316. tw32_f(RX_CPU_BASE + CPU_PC, info.fw_base);
  6317. for (i = 0; i < 5; i++) {
  6318. if (tr32(RX_CPU_BASE + CPU_PC) == info.fw_base)
  6319. break;
  6320. tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
  6321. tw32(RX_CPU_BASE + CPU_MODE, CPU_MODE_HALT);
  6322. tw32_f(RX_CPU_BASE + CPU_PC, info.fw_base);
  6323. udelay(1000);
  6324. }
  6325. if (i >= 5) {
  6326. netdev_err(tp->dev, "%s fails to set RX CPU PC, is %08x "
  6327. "should be %08x\n", __func__,
  6328. tr32(RX_CPU_BASE + CPU_PC), info.fw_base);
  6329. return -ENODEV;
  6330. }
  6331. tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
  6332. tw32_f(RX_CPU_BASE + CPU_MODE, 0x00000000);
  6333. return 0;
  6334. }
  6335. /* 5705 needs a special version of the TSO firmware. */
  6336. /* tp->lock is held. */
  6337. static int tg3_load_tso_firmware(struct tg3 *tp)
  6338. {
  6339. struct fw_info info;
  6340. const __be32 *fw_data;
  6341. unsigned long cpu_base, cpu_scratch_base, cpu_scratch_size;
  6342. int err, i;
  6343. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO)
  6344. return 0;
  6345. fw_data = (void *)tp->fw->data;
  6346. /* Firmware blob starts with version numbers, followed by
  6347. start address and length. We are setting complete length.
  6348. length = end_address_of_bss - start_address_of_text.
  6349. Remainder is the blob to be loaded contiguously
  6350. from start address. */
  6351. info.fw_base = be32_to_cpu(fw_data[1]);
  6352. cpu_scratch_size = tp->fw_len;
  6353. info.fw_len = tp->fw->size - 12;
  6354. info.fw_data = &fw_data[3];
  6355. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  6356. cpu_base = RX_CPU_BASE;
  6357. cpu_scratch_base = NIC_SRAM_MBUF_POOL_BASE5705;
  6358. } else {
  6359. cpu_base = TX_CPU_BASE;
  6360. cpu_scratch_base = TX_CPU_SCRATCH_BASE;
  6361. cpu_scratch_size = TX_CPU_SCRATCH_SIZE;
  6362. }
  6363. err = tg3_load_firmware_cpu(tp, cpu_base,
  6364. cpu_scratch_base, cpu_scratch_size,
  6365. &info);
  6366. if (err)
  6367. return err;
  6368. /* Now startup the cpu. */
  6369. tw32(cpu_base + CPU_STATE, 0xffffffff);
  6370. tw32_f(cpu_base + CPU_PC, info.fw_base);
  6371. for (i = 0; i < 5; i++) {
  6372. if (tr32(cpu_base + CPU_PC) == info.fw_base)
  6373. break;
  6374. tw32(cpu_base + CPU_STATE, 0xffffffff);
  6375. tw32(cpu_base + CPU_MODE, CPU_MODE_HALT);
  6376. tw32_f(cpu_base + CPU_PC, info.fw_base);
  6377. udelay(1000);
  6378. }
  6379. if (i >= 5) {
  6380. netdev_err(tp->dev,
  6381. "%s fails to set CPU PC, is %08x should be %08x\n",
  6382. __func__, tr32(cpu_base + CPU_PC), info.fw_base);
  6383. return -ENODEV;
  6384. }
  6385. tw32(cpu_base + CPU_STATE, 0xffffffff);
  6386. tw32_f(cpu_base + CPU_MODE, 0x00000000);
  6387. return 0;
  6388. }
  6389. static int tg3_set_mac_addr(struct net_device *dev, void *p)
  6390. {
  6391. struct tg3 *tp = netdev_priv(dev);
  6392. struct sockaddr *addr = p;
  6393. int err = 0, skip_mac_1 = 0;
  6394. if (!is_valid_ether_addr(addr->sa_data))
  6395. return -EINVAL;
  6396. memcpy(dev->dev_addr, addr->sa_data, dev->addr_len);
  6397. if (!netif_running(dev))
  6398. return 0;
  6399. if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) {
  6400. u32 addr0_high, addr0_low, addr1_high, addr1_low;
  6401. addr0_high = tr32(MAC_ADDR_0_HIGH);
  6402. addr0_low = tr32(MAC_ADDR_0_LOW);
  6403. addr1_high = tr32(MAC_ADDR_1_HIGH);
  6404. addr1_low = tr32(MAC_ADDR_1_LOW);
  6405. /* Skip MAC addr 1 if ASF is using it. */
  6406. if ((addr0_high != addr1_high || addr0_low != addr1_low) &&
  6407. !(addr1_high == 0 && addr1_low == 0))
  6408. skip_mac_1 = 1;
  6409. }
  6410. spin_lock_bh(&tp->lock);
  6411. __tg3_set_mac_addr(tp, skip_mac_1);
  6412. spin_unlock_bh(&tp->lock);
  6413. return err;
  6414. }
  6415. /* tp->lock is held. */
  6416. static void tg3_set_bdinfo(struct tg3 *tp, u32 bdinfo_addr,
  6417. dma_addr_t mapping, u32 maxlen_flags,
  6418. u32 nic_addr)
  6419. {
  6420. tg3_write_mem(tp,
  6421. (bdinfo_addr + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH),
  6422. ((u64) mapping >> 32));
  6423. tg3_write_mem(tp,
  6424. (bdinfo_addr + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW),
  6425. ((u64) mapping & 0xffffffff));
  6426. tg3_write_mem(tp,
  6427. (bdinfo_addr + TG3_BDINFO_MAXLEN_FLAGS),
  6428. maxlen_flags);
  6429. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  6430. tg3_write_mem(tp,
  6431. (bdinfo_addr + TG3_BDINFO_NIC_ADDR),
  6432. nic_addr);
  6433. }
  6434. static void __tg3_set_rx_mode(struct net_device *);
  6435. static void __tg3_set_coalesce(struct tg3 *tp, struct ethtool_coalesce *ec)
  6436. {
  6437. int i;
  6438. if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS)) {
  6439. tw32(HOSTCC_TXCOL_TICKS, ec->tx_coalesce_usecs);
  6440. tw32(HOSTCC_TXMAX_FRAMES, ec->tx_max_coalesced_frames);
  6441. tw32(HOSTCC_TXCOAL_MAXF_INT, ec->tx_max_coalesced_frames_irq);
  6442. } else {
  6443. tw32(HOSTCC_TXCOL_TICKS, 0);
  6444. tw32(HOSTCC_TXMAX_FRAMES, 0);
  6445. tw32(HOSTCC_TXCOAL_MAXF_INT, 0);
  6446. }
  6447. if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_RSS)) {
  6448. tw32(HOSTCC_RXCOL_TICKS, ec->rx_coalesce_usecs);
  6449. tw32(HOSTCC_RXMAX_FRAMES, ec->rx_max_coalesced_frames);
  6450. tw32(HOSTCC_RXCOAL_MAXF_INT, ec->rx_max_coalesced_frames_irq);
  6451. } else {
  6452. tw32(HOSTCC_RXCOL_TICKS, 0);
  6453. tw32(HOSTCC_RXMAX_FRAMES, 0);
  6454. tw32(HOSTCC_RXCOAL_MAXF_INT, 0);
  6455. }
  6456. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  6457. u32 val = ec->stats_block_coalesce_usecs;
  6458. tw32(HOSTCC_RXCOAL_TICK_INT, ec->rx_coalesce_usecs_irq);
  6459. tw32(HOSTCC_TXCOAL_TICK_INT, ec->tx_coalesce_usecs_irq);
  6460. if (!netif_carrier_ok(tp->dev))
  6461. val = 0;
  6462. tw32(HOSTCC_STAT_COAL_TICKS, val);
  6463. }
  6464. for (i = 0; i < tp->irq_cnt - 1; i++) {
  6465. u32 reg;
  6466. reg = HOSTCC_RXCOL_TICKS_VEC1 + i * 0x18;
  6467. tw32(reg, ec->rx_coalesce_usecs);
  6468. reg = HOSTCC_RXMAX_FRAMES_VEC1 + i * 0x18;
  6469. tw32(reg, ec->rx_max_coalesced_frames);
  6470. reg = HOSTCC_RXCOAL_MAXF_INT_VEC1 + i * 0x18;
  6471. tw32(reg, ec->rx_max_coalesced_frames_irq);
  6472. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS) {
  6473. reg = HOSTCC_TXCOL_TICKS_VEC1 + i * 0x18;
  6474. tw32(reg, ec->tx_coalesce_usecs);
  6475. reg = HOSTCC_TXMAX_FRAMES_VEC1 + i * 0x18;
  6476. tw32(reg, ec->tx_max_coalesced_frames);
  6477. reg = HOSTCC_TXCOAL_MAXF_INT_VEC1 + i * 0x18;
  6478. tw32(reg, ec->tx_max_coalesced_frames_irq);
  6479. }
  6480. }
  6481. for (; i < tp->irq_max - 1; i++) {
  6482. tw32(HOSTCC_RXCOL_TICKS_VEC1 + i * 0x18, 0);
  6483. tw32(HOSTCC_RXMAX_FRAMES_VEC1 + i * 0x18, 0);
  6484. tw32(HOSTCC_RXCOAL_MAXF_INT_VEC1 + i * 0x18, 0);
  6485. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS) {
  6486. tw32(HOSTCC_TXCOL_TICKS_VEC1 + i * 0x18, 0);
  6487. tw32(HOSTCC_TXMAX_FRAMES_VEC1 + i * 0x18, 0);
  6488. tw32(HOSTCC_TXCOAL_MAXF_INT_VEC1 + i * 0x18, 0);
  6489. }
  6490. }
  6491. }
  6492. /* tp->lock is held. */
  6493. static void tg3_rings_reset(struct tg3 *tp)
  6494. {
  6495. int i;
  6496. u32 stblk, txrcb, rxrcb, limit;
  6497. struct tg3_napi *tnapi = &tp->napi[0];
  6498. /* Disable all transmit rings but the first. */
  6499. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  6500. limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE * 16;
  6501. else if (tp->tg3_flags3 & TG3_FLG3_5717_PLUS)
  6502. limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE * 4;
  6503. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  6504. limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE * 2;
  6505. else
  6506. limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE;
  6507. for (txrcb = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE;
  6508. txrcb < limit; txrcb += TG3_BDINFO_SIZE)
  6509. tg3_write_mem(tp, txrcb + TG3_BDINFO_MAXLEN_FLAGS,
  6510. BDINFO_FLAGS_DISABLED);
  6511. /* Disable all receive return rings but the first. */
  6512. if (tp->tg3_flags3 & TG3_FLG3_5717_PLUS)
  6513. limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 17;
  6514. else if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  6515. limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 16;
  6516. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  6517. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  6518. limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 4;
  6519. else
  6520. limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE;
  6521. for (rxrcb = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE;
  6522. rxrcb < limit; rxrcb += TG3_BDINFO_SIZE)
  6523. tg3_write_mem(tp, rxrcb + TG3_BDINFO_MAXLEN_FLAGS,
  6524. BDINFO_FLAGS_DISABLED);
  6525. /* Disable interrupts */
  6526. tw32_mailbox_f(tp->napi[0].int_mbox, 1);
  6527. /* Zero mailbox registers. */
  6528. if (tp->tg3_flags & TG3_FLAG_SUPPORT_MSIX) {
  6529. for (i = 1; i < tp->irq_max; i++) {
  6530. tp->napi[i].tx_prod = 0;
  6531. tp->napi[i].tx_cons = 0;
  6532. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS)
  6533. tw32_mailbox(tp->napi[i].prodmbox, 0);
  6534. tw32_rx_mbox(tp->napi[i].consmbox, 0);
  6535. tw32_mailbox_f(tp->napi[i].int_mbox, 1);
  6536. }
  6537. if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS))
  6538. tw32_mailbox(tp->napi[0].prodmbox, 0);
  6539. } else {
  6540. tp->napi[0].tx_prod = 0;
  6541. tp->napi[0].tx_cons = 0;
  6542. tw32_mailbox(tp->napi[0].prodmbox, 0);
  6543. tw32_rx_mbox(tp->napi[0].consmbox, 0);
  6544. }
  6545. /* Make sure the NIC-based send BD rings are disabled. */
  6546. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  6547. u32 mbox = MAILBOX_SNDNIC_PROD_IDX_0 + TG3_64BIT_REG_LOW;
  6548. for (i = 0; i < 16; i++)
  6549. tw32_tx_mbox(mbox + i * 8, 0);
  6550. }
  6551. txrcb = NIC_SRAM_SEND_RCB;
  6552. rxrcb = NIC_SRAM_RCV_RET_RCB;
  6553. /* Clear status block in ram. */
  6554. memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
  6555. /* Set status block DMA address */
  6556. tw32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH,
  6557. ((u64) tnapi->status_mapping >> 32));
  6558. tw32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW,
  6559. ((u64) tnapi->status_mapping & 0xffffffff));
  6560. if (tnapi->tx_ring) {
  6561. tg3_set_bdinfo(tp, txrcb, tnapi->tx_desc_mapping,
  6562. (TG3_TX_RING_SIZE <<
  6563. BDINFO_FLAGS_MAXLEN_SHIFT),
  6564. NIC_SRAM_TX_BUFFER_DESC);
  6565. txrcb += TG3_BDINFO_SIZE;
  6566. }
  6567. if (tnapi->rx_rcb) {
  6568. tg3_set_bdinfo(tp, rxrcb, tnapi->rx_rcb_mapping,
  6569. (tp->rx_ret_ring_mask + 1) <<
  6570. BDINFO_FLAGS_MAXLEN_SHIFT, 0);
  6571. rxrcb += TG3_BDINFO_SIZE;
  6572. }
  6573. stblk = HOSTCC_STATBLCK_RING1;
  6574. for (i = 1, tnapi++; i < tp->irq_cnt; i++, tnapi++) {
  6575. u64 mapping = (u64)tnapi->status_mapping;
  6576. tw32(stblk + TG3_64BIT_REG_HIGH, mapping >> 32);
  6577. tw32(stblk + TG3_64BIT_REG_LOW, mapping & 0xffffffff);
  6578. /* Clear status block in ram. */
  6579. memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
  6580. if (tnapi->tx_ring) {
  6581. tg3_set_bdinfo(tp, txrcb, tnapi->tx_desc_mapping,
  6582. (TG3_TX_RING_SIZE <<
  6583. BDINFO_FLAGS_MAXLEN_SHIFT),
  6584. NIC_SRAM_TX_BUFFER_DESC);
  6585. txrcb += TG3_BDINFO_SIZE;
  6586. }
  6587. tg3_set_bdinfo(tp, rxrcb, tnapi->rx_rcb_mapping,
  6588. ((tp->rx_ret_ring_mask + 1) <<
  6589. BDINFO_FLAGS_MAXLEN_SHIFT), 0);
  6590. stblk += 8;
  6591. rxrcb += TG3_BDINFO_SIZE;
  6592. }
  6593. }
  6594. /* tp->lock is held. */
  6595. static int tg3_reset_hw(struct tg3 *tp, int reset_phy)
  6596. {
  6597. u32 val, rdmac_mode;
  6598. int i, err, limit;
  6599. struct tg3_rx_prodring_set *tpr = &tp->napi[0].prodring;
  6600. tg3_disable_ints(tp);
  6601. tg3_stop_fw(tp);
  6602. tg3_write_sig_pre_reset(tp, RESET_KIND_INIT);
  6603. if (tp->tg3_flags & TG3_FLAG_INIT_COMPLETE)
  6604. tg3_abort_hw(tp, 1);
  6605. /* Enable MAC control of LPI */
  6606. if (tp->phy_flags & TG3_PHYFLG_EEE_CAP) {
  6607. tw32_f(TG3_CPMU_EEE_LNKIDL_CTRL,
  6608. TG3_CPMU_EEE_LNKIDL_PCIE_NL0 |
  6609. TG3_CPMU_EEE_LNKIDL_UART_IDL);
  6610. tw32_f(TG3_CPMU_EEE_CTRL,
  6611. TG3_CPMU_EEE_CTRL_EXIT_20_1_US);
  6612. val = TG3_CPMU_EEEMD_ERLY_L1_XIT_DET |
  6613. TG3_CPMU_EEEMD_LPI_IN_TX |
  6614. TG3_CPMU_EEEMD_LPI_IN_RX |
  6615. TG3_CPMU_EEEMD_EEE_ENABLE;
  6616. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5717)
  6617. val |= TG3_CPMU_EEEMD_SND_IDX_DET_EN;
  6618. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)
  6619. val |= TG3_CPMU_EEEMD_APE_TX_DET_EN;
  6620. tw32_f(TG3_CPMU_EEE_MODE, val);
  6621. tw32_f(TG3_CPMU_EEE_DBTMR1,
  6622. TG3_CPMU_DBTMR1_PCIEXIT_2047US |
  6623. TG3_CPMU_DBTMR1_LNKIDLE_2047US);
  6624. tw32_f(TG3_CPMU_EEE_DBTMR2,
  6625. TG3_CPMU_DBTMR2_APE_TX_2047US |
  6626. TG3_CPMU_DBTMR2_TXIDXEQ_2047US);
  6627. }
  6628. if (reset_phy)
  6629. tg3_phy_reset(tp);
  6630. err = tg3_chip_reset(tp);
  6631. if (err)
  6632. return err;
  6633. tg3_write_sig_legacy(tp, RESET_KIND_INIT);
  6634. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX) {
  6635. val = tr32(TG3_CPMU_CTRL);
  6636. val &= ~(CPMU_CTRL_LINK_AWARE_MODE | CPMU_CTRL_LINK_IDLE_MODE);
  6637. tw32(TG3_CPMU_CTRL, val);
  6638. val = tr32(TG3_CPMU_LSPD_10MB_CLK);
  6639. val &= ~CPMU_LSPD_10MB_MACCLK_MASK;
  6640. val |= CPMU_LSPD_10MB_MACCLK_6_25;
  6641. tw32(TG3_CPMU_LSPD_10MB_CLK, val);
  6642. val = tr32(TG3_CPMU_LNK_AWARE_PWRMD);
  6643. val &= ~CPMU_LNK_AWARE_MACCLK_MASK;
  6644. val |= CPMU_LNK_AWARE_MACCLK_6_25;
  6645. tw32(TG3_CPMU_LNK_AWARE_PWRMD, val);
  6646. val = tr32(TG3_CPMU_HST_ACC);
  6647. val &= ~CPMU_HST_ACC_MACCLK_MASK;
  6648. val |= CPMU_HST_ACC_MACCLK_6_25;
  6649. tw32(TG3_CPMU_HST_ACC, val);
  6650. }
  6651. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780) {
  6652. val = tr32(PCIE_PWR_MGMT_THRESH) & ~PCIE_PWR_MGMT_L1_THRESH_MSK;
  6653. val |= PCIE_PWR_MGMT_EXT_ASPM_TMR_EN |
  6654. PCIE_PWR_MGMT_L1_THRESH_4MS;
  6655. tw32(PCIE_PWR_MGMT_THRESH, val);
  6656. val = tr32(TG3_PCIE_EIDLE_DELAY) & ~TG3_PCIE_EIDLE_DELAY_MASK;
  6657. tw32(TG3_PCIE_EIDLE_DELAY, val | TG3_PCIE_EIDLE_DELAY_13_CLKS);
  6658. tw32(TG3_CORR_ERR_STAT, TG3_CORR_ERR_STAT_CLEAR);
  6659. val = tr32(TG3_PCIE_LNKCTL) & ~TG3_PCIE_LNKCTL_L1_PLL_PD_EN;
  6660. tw32(TG3_PCIE_LNKCTL, val | TG3_PCIE_LNKCTL_L1_PLL_PD_DIS);
  6661. }
  6662. if (tp->tg3_flags3 & TG3_FLG3_L1PLLPD_EN) {
  6663. u32 grc_mode = tr32(GRC_MODE);
  6664. /* Access the lower 1K of PL PCIE block registers. */
  6665. val = grc_mode & ~GRC_MODE_PCIE_PORT_MASK;
  6666. tw32(GRC_MODE, val | GRC_MODE_PCIE_PL_SEL);
  6667. val = tr32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_PL_LO_PHYCTL1);
  6668. tw32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_PL_LO_PHYCTL1,
  6669. val | TG3_PCIE_PL_LO_PHYCTL1_L1PLLPD_EN);
  6670. tw32(GRC_MODE, grc_mode);
  6671. }
  6672. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765) {
  6673. if (tp->pci_chip_rev_id == CHIPREV_ID_57765_A0) {
  6674. u32 grc_mode = tr32(GRC_MODE);
  6675. /* Access the lower 1K of PL PCIE block registers. */
  6676. val = grc_mode & ~GRC_MODE_PCIE_PORT_MASK;
  6677. tw32(GRC_MODE, val | GRC_MODE_PCIE_PL_SEL);
  6678. val = tr32(TG3_PCIE_TLDLPL_PORT +
  6679. TG3_PCIE_PL_LO_PHYCTL5);
  6680. tw32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_PL_LO_PHYCTL5,
  6681. val | TG3_PCIE_PL_LO_PHYCTL5_DIS_L2CLKREQ);
  6682. tw32(GRC_MODE, grc_mode);
  6683. }
  6684. val = tr32(TG3_CPMU_LSPD_10MB_CLK);
  6685. val &= ~CPMU_LSPD_10MB_MACCLK_MASK;
  6686. val |= CPMU_LSPD_10MB_MACCLK_6_25;
  6687. tw32(TG3_CPMU_LSPD_10MB_CLK, val);
  6688. }
  6689. /* This works around an issue with Athlon chipsets on
  6690. * B3 tigon3 silicon. This bit has no effect on any
  6691. * other revision. But do not set this on PCI Express
  6692. * chips and don't even touch the clocks if the CPMU is present.
  6693. */
  6694. if (!(tp->tg3_flags & TG3_FLAG_CPMU_PRESENT)) {
  6695. if (!(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS))
  6696. tp->pci_clock_ctrl |= CLOCK_CTRL_DELAY_PCI_GRANT;
  6697. tw32_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl);
  6698. }
  6699. if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0 &&
  6700. (tp->tg3_flags & TG3_FLAG_PCIX_MODE)) {
  6701. val = tr32(TG3PCI_PCISTATE);
  6702. val |= PCISTATE_RETRY_SAME_DMA;
  6703. tw32(TG3PCI_PCISTATE, val);
  6704. }
  6705. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) {
  6706. /* Allow reads and writes to the
  6707. * APE register and memory space.
  6708. */
  6709. val = tr32(TG3PCI_PCISTATE);
  6710. val |= PCISTATE_ALLOW_APE_CTLSPC_WR |
  6711. PCISTATE_ALLOW_APE_SHMEM_WR |
  6712. PCISTATE_ALLOW_APE_PSPACE_WR;
  6713. tw32(TG3PCI_PCISTATE, val);
  6714. }
  6715. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5704_BX) {
  6716. /* Enable some hw fixes. */
  6717. val = tr32(TG3PCI_MSI_DATA);
  6718. val |= (1 << 26) | (1 << 28) | (1 << 29);
  6719. tw32(TG3PCI_MSI_DATA, val);
  6720. }
  6721. /* Descriptor ring init may make accesses to the
  6722. * NIC SRAM area to setup the TX descriptors, so we
  6723. * can only do this after the hardware has been
  6724. * successfully reset.
  6725. */
  6726. err = tg3_init_rings(tp);
  6727. if (err)
  6728. return err;
  6729. if (tp->tg3_flags3 & TG3_FLG3_57765_PLUS) {
  6730. val = tr32(TG3PCI_DMA_RW_CTRL) &
  6731. ~DMA_RWCTRL_DIS_CACHE_ALIGNMENT;
  6732. if (tp->pci_chip_rev_id == CHIPREV_ID_57765_A0)
  6733. val &= ~DMA_RWCTRL_CRDRDR_RDMA_MRRS_MSK;
  6734. tw32(TG3PCI_DMA_RW_CTRL, val | tp->dma_rwctrl);
  6735. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5784 &&
  6736. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5761) {
  6737. /* This value is determined during the probe time DMA
  6738. * engine test, tg3_test_dma.
  6739. */
  6740. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  6741. }
  6742. tp->grc_mode &= ~(GRC_MODE_HOST_SENDBDS |
  6743. GRC_MODE_4X_NIC_SEND_RINGS |
  6744. GRC_MODE_NO_TX_PHDR_CSUM |
  6745. GRC_MODE_NO_RX_PHDR_CSUM);
  6746. tp->grc_mode |= GRC_MODE_HOST_SENDBDS;
  6747. /* Pseudo-header checksum is done by hardware logic and not
  6748. * the offload processers, so make the chip do the pseudo-
  6749. * header checksums on receive. For transmit it is more
  6750. * convenient to do the pseudo-header checksum in software
  6751. * as Linux does that on transmit for us in all cases.
  6752. */
  6753. tp->grc_mode |= GRC_MODE_NO_TX_PHDR_CSUM;
  6754. tw32(GRC_MODE,
  6755. tp->grc_mode |
  6756. (GRC_MODE_IRQ_ON_MAC_ATTN | GRC_MODE_HOST_STACKUP));
  6757. /* Setup the timer prescalar register. Clock is always 66Mhz. */
  6758. val = tr32(GRC_MISC_CFG);
  6759. val &= ~0xff;
  6760. val |= (65 << GRC_MISC_CFG_PRESCALAR_SHIFT);
  6761. tw32(GRC_MISC_CFG, val);
  6762. /* Initialize MBUF/DESC pool. */
  6763. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS) {
  6764. /* Do nothing. */
  6765. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5705) {
  6766. tw32(BUFMGR_MB_POOL_ADDR, NIC_SRAM_MBUF_POOL_BASE);
  6767. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
  6768. tw32(BUFMGR_MB_POOL_SIZE, NIC_SRAM_MBUF_POOL_SIZE64);
  6769. else
  6770. tw32(BUFMGR_MB_POOL_SIZE, NIC_SRAM_MBUF_POOL_SIZE96);
  6771. tw32(BUFMGR_DMA_DESC_POOL_ADDR, NIC_SRAM_DMA_DESC_POOL_BASE);
  6772. tw32(BUFMGR_DMA_DESC_POOL_SIZE, NIC_SRAM_DMA_DESC_POOL_SIZE);
  6773. } else if (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) {
  6774. int fw_len;
  6775. fw_len = tp->fw_len;
  6776. fw_len = (fw_len + (0x80 - 1)) & ~(0x80 - 1);
  6777. tw32(BUFMGR_MB_POOL_ADDR,
  6778. NIC_SRAM_MBUF_POOL_BASE5705 + fw_len);
  6779. tw32(BUFMGR_MB_POOL_SIZE,
  6780. NIC_SRAM_MBUF_POOL_SIZE5705 - fw_len - 0xa00);
  6781. }
  6782. if (tp->dev->mtu <= ETH_DATA_LEN) {
  6783. tw32(BUFMGR_MB_RDMA_LOW_WATER,
  6784. tp->bufmgr_config.mbuf_read_dma_low_water);
  6785. tw32(BUFMGR_MB_MACRX_LOW_WATER,
  6786. tp->bufmgr_config.mbuf_mac_rx_low_water);
  6787. tw32(BUFMGR_MB_HIGH_WATER,
  6788. tp->bufmgr_config.mbuf_high_water);
  6789. } else {
  6790. tw32(BUFMGR_MB_RDMA_LOW_WATER,
  6791. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo);
  6792. tw32(BUFMGR_MB_MACRX_LOW_WATER,
  6793. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo);
  6794. tw32(BUFMGR_MB_HIGH_WATER,
  6795. tp->bufmgr_config.mbuf_high_water_jumbo);
  6796. }
  6797. tw32(BUFMGR_DMA_LOW_WATER,
  6798. tp->bufmgr_config.dma_low_water);
  6799. tw32(BUFMGR_DMA_HIGH_WATER,
  6800. tp->bufmgr_config.dma_high_water);
  6801. val = BUFMGR_MODE_ENABLE | BUFMGR_MODE_ATTN_ENABLE;
  6802. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
  6803. val |= BUFMGR_MODE_NO_TX_UNDERRUN;
  6804. tw32(BUFMGR_MODE, val);
  6805. for (i = 0; i < 2000; i++) {
  6806. if (tr32(BUFMGR_MODE) & BUFMGR_MODE_ENABLE)
  6807. break;
  6808. udelay(10);
  6809. }
  6810. if (i >= 2000) {
  6811. netdev_err(tp->dev, "%s cannot enable BUFMGR\n", __func__);
  6812. return -ENODEV;
  6813. }
  6814. /* Setup replenish threshold. */
  6815. val = tp->rx_pending / 8;
  6816. if (val == 0)
  6817. val = 1;
  6818. else if (val > tp->rx_std_max_post)
  6819. val = tp->rx_std_max_post;
  6820. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  6821. if (tp->pci_chip_rev_id == CHIPREV_ID_5906_A1)
  6822. tw32(ISO_PKT_TX, (tr32(ISO_PKT_TX) & ~0x3) | 0x2);
  6823. if (val > (TG3_RX_INTERNAL_RING_SZ_5906 / 2))
  6824. val = TG3_RX_INTERNAL_RING_SZ_5906 / 2;
  6825. }
  6826. tw32(RCVBDI_STD_THRESH, val);
  6827. /* Initialize TG3_BDINFO's at:
  6828. * RCVDBDI_STD_BD: standard eth size rx ring
  6829. * RCVDBDI_JUMBO_BD: jumbo frame rx ring
  6830. * RCVDBDI_MINI_BD: small frame rx ring (??? does not work)
  6831. *
  6832. * like so:
  6833. * TG3_BDINFO_HOST_ADDR: high/low parts of DMA address of ring
  6834. * TG3_BDINFO_MAXLEN_FLAGS: (rx max buffer size << 16) |
  6835. * ring attribute flags
  6836. * TG3_BDINFO_NIC_ADDR: location of descriptors in nic SRAM
  6837. *
  6838. * Standard receive ring @ NIC_SRAM_RX_BUFFER_DESC, 512 entries.
  6839. * Jumbo receive ring @ NIC_SRAM_RX_JUMBO_BUFFER_DESC, 256 entries.
  6840. *
  6841. * The size of each ring is fixed in the firmware, but the location is
  6842. * configurable.
  6843. */
  6844. tw32(RCVDBDI_STD_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH,
  6845. ((u64) tpr->rx_std_mapping >> 32));
  6846. tw32(RCVDBDI_STD_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW,
  6847. ((u64) tpr->rx_std_mapping & 0xffffffff));
  6848. if (!(tp->tg3_flags3 & TG3_FLG3_5717_PLUS))
  6849. tw32(RCVDBDI_STD_BD + TG3_BDINFO_NIC_ADDR,
  6850. NIC_SRAM_RX_BUFFER_DESC);
  6851. /* Disable the mini ring */
  6852. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  6853. tw32(RCVDBDI_MINI_BD + TG3_BDINFO_MAXLEN_FLAGS,
  6854. BDINFO_FLAGS_DISABLED);
  6855. /* Program the jumbo buffer descriptor ring control
  6856. * blocks on those devices that have them.
  6857. */
  6858. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
  6859. ((tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) &&
  6860. !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS))) {
  6861. /* Setup replenish threshold. */
  6862. tw32(RCVBDI_JUMBO_THRESH, tp->rx_jumbo_pending / 8);
  6863. if (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE) {
  6864. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH,
  6865. ((u64) tpr->rx_jmb_mapping >> 32));
  6866. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW,
  6867. ((u64) tpr->rx_jmb_mapping & 0xffffffff));
  6868. val = TG3_RX_JMB_RING_SIZE(tp) <<
  6869. BDINFO_FLAGS_MAXLEN_SHIFT;
  6870. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_MAXLEN_FLAGS,
  6871. val | BDINFO_FLAGS_USE_EXT_RECV);
  6872. if (!(tp->tg3_flags3 & TG3_FLG3_USE_JUMBO_BDFLAG) ||
  6873. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  6874. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_NIC_ADDR,
  6875. NIC_SRAM_RX_JUMBO_BUFFER_DESC);
  6876. } else {
  6877. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_MAXLEN_FLAGS,
  6878. BDINFO_FLAGS_DISABLED);
  6879. }
  6880. if (tp->tg3_flags3 & TG3_FLG3_57765_PLUS) {
  6881. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  6882. val = TG3_RX_STD_MAX_SIZE_5700;
  6883. else
  6884. val = TG3_RX_STD_MAX_SIZE_5717;
  6885. val <<= BDINFO_FLAGS_MAXLEN_SHIFT;
  6886. val |= (TG3_RX_STD_DMA_SZ << 2);
  6887. } else
  6888. val = TG3_RX_STD_DMA_SZ << BDINFO_FLAGS_MAXLEN_SHIFT;
  6889. } else
  6890. val = TG3_RX_STD_MAX_SIZE_5700 << BDINFO_FLAGS_MAXLEN_SHIFT;
  6891. tw32(RCVDBDI_STD_BD + TG3_BDINFO_MAXLEN_FLAGS, val);
  6892. tpr->rx_std_prod_idx = tp->rx_pending;
  6893. tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG, tpr->rx_std_prod_idx);
  6894. tpr->rx_jmb_prod_idx = (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE) ?
  6895. tp->rx_jumbo_pending : 0;
  6896. tw32_rx_mbox(TG3_RX_JMB_PROD_IDX_REG, tpr->rx_jmb_prod_idx);
  6897. if (tp->tg3_flags3 & TG3_FLG3_57765_PLUS) {
  6898. tw32(STD_REPLENISH_LWM, 32);
  6899. tw32(JMB_REPLENISH_LWM, 16);
  6900. }
  6901. tg3_rings_reset(tp);
  6902. /* Initialize MAC address and backoff seed. */
  6903. __tg3_set_mac_addr(tp, 0);
  6904. /* MTU + ethernet header + FCS + optional VLAN tag */
  6905. tw32(MAC_RX_MTU_SIZE,
  6906. tp->dev->mtu + ETH_HLEN + ETH_FCS_LEN + VLAN_HLEN);
  6907. /* The slot time is changed by tg3_setup_phy if we
  6908. * run at gigabit with half duplex.
  6909. */
  6910. val = (2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  6911. (6 << TX_LENGTHS_IPG_SHIFT) |
  6912. (32 << TX_LENGTHS_SLOT_TIME_SHIFT);
  6913. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
  6914. val |= tr32(MAC_TX_LENGTHS) &
  6915. (TX_LENGTHS_JMB_FRM_LEN_MSK |
  6916. TX_LENGTHS_CNT_DWN_VAL_MSK);
  6917. tw32(MAC_TX_LENGTHS, val);
  6918. /* Receive rules. */
  6919. tw32(MAC_RCV_RULE_CFG, RCV_RULE_CFG_DEFAULT_CLASS);
  6920. tw32(RCVLPC_CONFIG, 0x0181);
  6921. /* Calculate RDMAC_MODE setting early, we need it to determine
  6922. * the RCVLPC_STATE_ENABLE mask.
  6923. */
  6924. rdmac_mode = (RDMAC_MODE_ENABLE | RDMAC_MODE_TGTABORT_ENAB |
  6925. RDMAC_MODE_MSTABORT_ENAB | RDMAC_MODE_PARITYERR_ENAB |
  6926. RDMAC_MODE_ADDROFLOW_ENAB | RDMAC_MODE_FIFOOFLOW_ENAB |
  6927. RDMAC_MODE_FIFOURUN_ENAB | RDMAC_MODE_FIFOOREAD_ENAB |
  6928. RDMAC_MODE_LNGREAD_ENAB);
  6929. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717)
  6930. rdmac_mode |= RDMAC_MODE_MULT_DMA_RD_DIS;
  6931. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  6932. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  6933. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
  6934. rdmac_mode |= RDMAC_MODE_BD_SBD_CRPT_ENAB |
  6935. RDMAC_MODE_MBUF_RBD_CRPT_ENAB |
  6936. RDMAC_MODE_MBUF_SBD_CRPT_ENAB;
  6937. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  6938. tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) {
  6939. if (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE &&
  6940. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  6941. rdmac_mode |= RDMAC_MODE_FIFO_SIZE_128;
  6942. } else if (!(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH) &&
  6943. !(tp->tg3_flags2 & TG3_FLG2_IS_5788)) {
  6944. rdmac_mode |= RDMAC_MODE_FIFO_LONG_BURST;
  6945. }
  6946. }
  6947. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS)
  6948. rdmac_mode |= RDMAC_MODE_FIFO_LONG_BURST;
  6949. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO)
  6950. rdmac_mode |= RDMAC_MODE_IPV4_LSO_EN;
  6951. if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO_3) ||
  6952. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  6953. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
  6954. rdmac_mode |= RDMAC_MODE_IPV6_LSO_EN;
  6955. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
  6956. rdmac_mode |= tr32(RDMAC_MODE) & RDMAC_MODE_H2BNC_VLAN_DET;
  6957. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  6958. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  6959. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  6960. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
  6961. (tp->tg3_flags3 & TG3_FLG3_57765_PLUS)) {
  6962. val = tr32(TG3_RDMA_RSRVCTRL_REG);
  6963. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
  6964. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
  6965. val &= ~(TG3_RDMA_RSRVCTRL_TXMRGN_MASK |
  6966. TG3_RDMA_RSRVCTRL_FIFO_LWM_MASK |
  6967. TG3_RDMA_RSRVCTRL_FIFO_HWM_MASK);
  6968. val |= TG3_RDMA_RSRVCTRL_TXMRGN_320B |
  6969. TG3_RDMA_RSRVCTRL_FIFO_LWM_1_5K |
  6970. TG3_RDMA_RSRVCTRL_FIFO_HWM_1_5K;
  6971. }
  6972. tw32(TG3_RDMA_RSRVCTRL_REG,
  6973. val | TG3_RDMA_RSRVCTRL_FIFO_OFLW_FIX);
  6974. }
  6975. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
  6976. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
  6977. val = tr32(TG3_LSO_RD_DMA_CRPTEN_CTRL);
  6978. tw32(TG3_LSO_RD_DMA_CRPTEN_CTRL, val |
  6979. TG3_LSO_RD_DMA_CRPTEN_CTRL_BLEN_BD_4K |
  6980. TG3_LSO_RD_DMA_CRPTEN_CTRL_BLEN_LSO_4K);
  6981. }
  6982. /* Receive/send statistics. */
  6983. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS) {
  6984. val = tr32(RCVLPC_STATS_ENABLE);
  6985. val &= ~RCVLPC_STATSENAB_DACK_FIX;
  6986. tw32(RCVLPC_STATS_ENABLE, val);
  6987. } else if ((rdmac_mode & RDMAC_MODE_FIFO_SIZE_128) &&
  6988. (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE)) {
  6989. val = tr32(RCVLPC_STATS_ENABLE);
  6990. val &= ~RCVLPC_STATSENAB_LNGBRST_RFIX;
  6991. tw32(RCVLPC_STATS_ENABLE, val);
  6992. } else {
  6993. tw32(RCVLPC_STATS_ENABLE, 0xffffff);
  6994. }
  6995. tw32(RCVLPC_STATSCTRL, RCVLPC_STATSCTRL_ENABLE);
  6996. tw32(SNDDATAI_STATSENAB, 0xffffff);
  6997. tw32(SNDDATAI_STATSCTRL,
  6998. (SNDDATAI_SCTRL_ENABLE |
  6999. SNDDATAI_SCTRL_FASTUPD));
  7000. /* Setup host coalescing engine. */
  7001. tw32(HOSTCC_MODE, 0);
  7002. for (i = 0; i < 2000; i++) {
  7003. if (!(tr32(HOSTCC_MODE) & HOSTCC_MODE_ENABLE))
  7004. break;
  7005. udelay(10);
  7006. }
  7007. __tg3_set_coalesce(tp, &tp->coal);
  7008. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  7009. /* Status/statistics block address. See tg3_timer,
  7010. * the tg3_periodic_fetch_stats call there, and
  7011. * tg3_get_stats to see how this works for 5705/5750 chips.
  7012. */
  7013. tw32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH,
  7014. ((u64) tp->stats_mapping >> 32));
  7015. tw32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW,
  7016. ((u64) tp->stats_mapping & 0xffffffff));
  7017. tw32(HOSTCC_STATS_BLK_NIC_ADDR, NIC_SRAM_STATS_BLK);
  7018. tw32(HOSTCC_STATUS_BLK_NIC_ADDR, NIC_SRAM_STATUS_BLK);
  7019. /* Clear statistics and status block memory areas */
  7020. for (i = NIC_SRAM_STATS_BLK;
  7021. i < NIC_SRAM_STATUS_BLK + TG3_HW_STATUS_SIZE;
  7022. i += sizeof(u32)) {
  7023. tg3_write_mem(tp, i, 0);
  7024. udelay(40);
  7025. }
  7026. }
  7027. tw32(HOSTCC_MODE, HOSTCC_MODE_ENABLE | tp->coalesce_mode);
  7028. tw32(RCVCC_MODE, RCVCC_MODE_ENABLE | RCVCC_MODE_ATTN_ENABLE);
  7029. tw32(RCVLPC_MODE, RCVLPC_MODE_ENABLE);
  7030. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  7031. tw32(RCVLSC_MODE, RCVLSC_MODE_ENABLE | RCVLSC_MODE_ATTN_ENABLE);
  7032. if (tp->phy_flags & TG3_PHYFLG_MII_SERDES) {
  7033. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  7034. /* reset to prevent losing 1st rx packet intermittently */
  7035. tw32_f(MAC_RX_MODE, RX_MODE_RESET);
  7036. udelay(10);
  7037. }
  7038. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)
  7039. tp->mac_mode = MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN;
  7040. else
  7041. tp->mac_mode = 0;
  7042. tp->mac_mode |= MAC_MODE_TXSTAT_ENABLE | MAC_MODE_RXSTAT_ENABLE |
  7043. MAC_MODE_TDE_ENABLE | MAC_MODE_RDE_ENABLE | MAC_MODE_FHDE_ENABLE;
  7044. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS) &&
  7045. !(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
  7046. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700)
  7047. tp->mac_mode |= MAC_MODE_LINK_POLARITY;
  7048. tw32_f(MAC_MODE, tp->mac_mode | MAC_MODE_RXSTAT_CLEAR | MAC_MODE_TXSTAT_CLEAR);
  7049. udelay(40);
  7050. /* tp->grc_local_ctrl is partially set up during tg3_get_invariants().
  7051. * If TG3_FLG2_IS_NIC is zero, we should read the
  7052. * register to preserve the GPIO settings for LOMs. The GPIOs,
  7053. * whether used as inputs or outputs, are set by boot code after
  7054. * reset.
  7055. */
  7056. if (!(tp->tg3_flags2 & TG3_FLG2_IS_NIC)) {
  7057. u32 gpio_mask;
  7058. gpio_mask = GRC_LCLCTRL_GPIO_OE0 | GRC_LCLCTRL_GPIO_OE1 |
  7059. GRC_LCLCTRL_GPIO_OE2 | GRC_LCLCTRL_GPIO_OUTPUT0 |
  7060. GRC_LCLCTRL_GPIO_OUTPUT1 | GRC_LCLCTRL_GPIO_OUTPUT2;
  7061. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
  7062. gpio_mask |= GRC_LCLCTRL_GPIO_OE3 |
  7063. GRC_LCLCTRL_GPIO_OUTPUT3;
  7064. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
  7065. gpio_mask |= GRC_LCLCTRL_GPIO_UART_SEL;
  7066. tp->grc_local_ctrl &= ~gpio_mask;
  7067. tp->grc_local_ctrl |= tr32(GRC_LOCAL_CTRL) & gpio_mask;
  7068. /* GPIO1 must be driven high for eeprom write protect */
  7069. if (tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT)
  7070. tp->grc_local_ctrl |= (GRC_LCLCTRL_GPIO_OE1 |
  7071. GRC_LCLCTRL_GPIO_OUTPUT1);
  7072. }
  7073. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
  7074. udelay(100);
  7075. if ((tp->tg3_flags2 & TG3_FLG2_USING_MSIX) &&
  7076. tp->irq_cnt > 1) {
  7077. val = tr32(MSGINT_MODE);
  7078. val |= MSGINT_MODE_MULTIVEC_EN | MSGINT_MODE_ENABLE;
  7079. tw32(MSGINT_MODE, val);
  7080. }
  7081. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  7082. tw32_f(DMAC_MODE, DMAC_MODE_ENABLE);
  7083. udelay(40);
  7084. }
  7085. val = (WDMAC_MODE_ENABLE | WDMAC_MODE_TGTABORT_ENAB |
  7086. WDMAC_MODE_MSTABORT_ENAB | WDMAC_MODE_PARITYERR_ENAB |
  7087. WDMAC_MODE_ADDROFLOW_ENAB | WDMAC_MODE_FIFOOFLOW_ENAB |
  7088. WDMAC_MODE_FIFOURUN_ENAB | WDMAC_MODE_FIFOOREAD_ENAB |
  7089. WDMAC_MODE_LNGREAD_ENAB);
  7090. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  7091. tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) {
  7092. if ((tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) &&
  7093. (tp->pci_chip_rev_id == CHIPREV_ID_5705_A1 ||
  7094. tp->pci_chip_rev_id == CHIPREV_ID_5705_A2)) {
  7095. /* nothing */
  7096. } else if (!(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH) &&
  7097. !(tp->tg3_flags2 & TG3_FLG2_IS_5788)) {
  7098. val |= WDMAC_MODE_RX_ACCEL;
  7099. }
  7100. }
  7101. /* Enable host coalescing bug fix */
  7102. if (tp->tg3_flags3 & TG3_FLG3_5755_PLUS)
  7103. val |= WDMAC_MODE_STATUS_TAG_FIX;
  7104. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  7105. val |= WDMAC_MODE_BURST_ALL_DATA;
  7106. tw32_f(WDMAC_MODE, val);
  7107. udelay(40);
  7108. if (tp->tg3_flags & TG3_FLAG_PCIX_MODE) {
  7109. u16 pcix_cmd;
  7110. pci_read_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  7111. &pcix_cmd);
  7112. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703) {
  7113. pcix_cmd &= ~PCI_X_CMD_MAX_READ;
  7114. pcix_cmd |= PCI_X_CMD_READ_2K;
  7115. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  7116. pcix_cmd &= ~(PCI_X_CMD_MAX_SPLIT | PCI_X_CMD_MAX_READ);
  7117. pcix_cmd |= PCI_X_CMD_READ_2K;
  7118. }
  7119. pci_write_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  7120. pcix_cmd);
  7121. }
  7122. tw32_f(RDMAC_MODE, rdmac_mode);
  7123. udelay(40);
  7124. tw32(RCVDCC_MODE, RCVDCC_MODE_ENABLE | RCVDCC_MODE_ATTN_ENABLE);
  7125. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  7126. tw32(MBFREE_MODE, MBFREE_MODE_ENABLE);
  7127. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
  7128. tw32(SNDDATAC_MODE,
  7129. SNDDATAC_MODE_ENABLE | SNDDATAC_MODE_CDELAY);
  7130. else
  7131. tw32(SNDDATAC_MODE, SNDDATAC_MODE_ENABLE);
  7132. tw32(SNDBDC_MODE, SNDBDC_MODE_ENABLE | SNDBDC_MODE_ATTN_ENABLE);
  7133. tw32(RCVBDI_MODE, RCVBDI_MODE_ENABLE | RCVBDI_MODE_RCB_ATTN_ENAB);
  7134. val = RCVDBDI_MODE_ENABLE | RCVDBDI_MODE_INV_RING_SZ;
  7135. if (tp->tg3_flags3 & TG3_FLG3_LRG_PROD_RING_CAP)
  7136. val |= RCVDBDI_MODE_LRG_RING_SZ;
  7137. tw32(RCVDBDI_MODE, val);
  7138. tw32(SNDDATAI_MODE, SNDDATAI_MODE_ENABLE);
  7139. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO)
  7140. tw32(SNDDATAI_MODE, SNDDATAI_MODE_ENABLE | 0x8);
  7141. val = SNDBDI_MODE_ENABLE | SNDBDI_MODE_ATTN_ENABLE;
  7142. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS)
  7143. val |= SNDBDI_MODE_MULTI_TXQ_EN;
  7144. tw32(SNDBDI_MODE, val);
  7145. tw32(SNDBDS_MODE, SNDBDS_MODE_ENABLE | SNDBDS_MODE_ATTN_ENABLE);
  7146. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0) {
  7147. err = tg3_load_5701_a0_firmware_fix(tp);
  7148. if (err)
  7149. return err;
  7150. }
  7151. if (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) {
  7152. err = tg3_load_tso_firmware(tp);
  7153. if (err)
  7154. return err;
  7155. }
  7156. tp->tx_mode = TX_MODE_ENABLE;
  7157. if ((tp->tg3_flags3 & TG3_FLG3_5755_PLUS) ||
  7158. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  7159. tp->tx_mode |= TX_MODE_MBUF_LOCKUP_FIX;
  7160. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
  7161. val = TX_MODE_JMB_FRM_LEN | TX_MODE_CNT_DN_MODE;
  7162. tp->tx_mode &= ~val;
  7163. tp->tx_mode |= tr32(MAC_TX_MODE) & val;
  7164. }
  7165. tw32_f(MAC_TX_MODE, tp->tx_mode);
  7166. udelay(100);
  7167. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_RSS) {
  7168. u32 reg = MAC_RSS_INDIR_TBL_0;
  7169. u8 *ent = (u8 *)&val;
  7170. /* Setup the indirection table */
  7171. for (i = 0; i < TG3_RSS_INDIR_TBL_SIZE; i++) {
  7172. int idx = i % sizeof(val);
  7173. ent[idx] = i % (tp->irq_cnt - 1);
  7174. if (idx == sizeof(val) - 1) {
  7175. tw32(reg, val);
  7176. reg += 4;
  7177. }
  7178. }
  7179. /* Setup the "secret" hash key. */
  7180. tw32(MAC_RSS_HASH_KEY_0, 0x5f865437);
  7181. tw32(MAC_RSS_HASH_KEY_1, 0xe4ac62cc);
  7182. tw32(MAC_RSS_HASH_KEY_2, 0x50103a45);
  7183. tw32(MAC_RSS_HASH_KEY_3, 0x36621985);
  7184. tw32(MAC_RSS_HASH_KEY_4, 0xbf14c0e8);
  7185. tw32(MAC_RSS_HASH_KEY_5, 0x1bc27a1e);
  7186. tw32(MAC_RSS_HASH_KEY_6, 0x84f4b556);
  7187. tw32(MAC_RSS_HASH_KEY_7, 0x094ea6fe);
  7188. tw32(MAC_RSS_HASH_KEY_8, 0x7dda01e7);
  7189. tw32(MAC_RSS_HASH_KEY_9, 0xc04d7481);
  7190. }
  7191. tp->rx_mode = RX_MODE_ENABLE;
  7192. if (tp->tg3_flags3 & TG3_FLG3_5755_PLUS)
  7193. tp->rx_mode |= RX_MODE_IPV6_CSUM_ENABLE;
  7194. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_RSS)
  7195. tp->rx_mode |= RX_MODE_RSS_ENABLE |
  7196. RX_MODE_RSS_ITBL_HASH_BITS_7 |
  7197. RX_MODE_RSS_IPV6_HASH_EN |
  7198. RX_MODE_RSS_TCP_IPV6_HASH_EN |
  7199. RX_MODE_RSS_IPV4_HASH_EN |
  7200. RX_MODE_RSS_TCP_IPV4_HASH_EN;
  7201. tw32_f(MAC_RX_MODE, tp->rx_mode);
  7202. udelay(10);
  7203. tw32(MAC_LED_CTRL, tp->led_ctrl);
  7204. tw32(MAC_MI_STAT, MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
  7205. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
  7206. tw32_f(MAC_RX_MODE, RX_MODE_RESET);
  7207. udelay(10);
  7208. }
  7209. tw32_f(MAC_RX_MODE, tp->rx_mode);
  7210. udelay(10);
  7211. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
  7212. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) &&
  7213. !(tp->phy_flags & TG3_PHYFLG_SERDES_PREEMPHASIS)) {
  7214. /* Set drive transmission level to 1.2V */
  7215. /* only if the signal pre-emphasis bit is not set */
  7216. val = tr32(MAC_SERDES_CFG);
  7217. val &= 0xfffff000;
  7218. val |= 0x880;
  7219. tw32(MAC_SERDES_CFG, val);
  7220. }
  7221. if (tp->pci_chip_rev_id == CHIPREV_ID_5703_A1)
  7222. tw32(MAC_SERDES_CFG, 0x616000);
  7223. }
  7224. /* Prevent chip from dropping frames when flow control
  7225. * is enabled.
  7226. */
  7227. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  7228. val = 1;
  7229. else
  7230. val = 2;
  7231. tw32_f(MAC_LOW_WMARK_MAX_RX_FRAME, val);
  7232. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 &&
  7233. (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)) {
  7234. /* Use hardware link auto-negotiation */
  7235. tp->tg3_flags2 |= TG3_FLG2_HW_AUTONEG;
  7236. }
  7237. if ((tp->phy_flags & TG3_PHYFLG_MII_SERDES) &&
  7238. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714)) {
  7239. u32 tmp;
  7240. tmp = tr32(SERDES_RX_CTRL);
  7241. tw32(SERDES_RX_CTRL, tmp | SERDES_RX_SIG_DETECT);
  7242. tp->grc_local_ctrl &= ~GRC_LCLCTRL_USE_EXT_SIG_DETECT;
  7243. tp->grc_local_ctrl |= GRC_LCLCTRL_USE_SIG_DETECT;
  7244. tw32(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
  7245. }
  7246. if (!(tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB)) {
  7247. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER) {
  7248. tp->phy_flags &= ~TG3_PHYFLG_IS_LOW_POWER;
  7249. tp->link_config.speed = tp->link_config.orig_speed;
  7250. tp->link_config.duplex = tp->link_config.orig_duplex;
  7251. tp->link_config.autoneg = tp->link_config.orig_autoneg;
  7252. }
  7253. err = tg3_setup_phy(tp, 0);
  7254. if (err)
  7255. return err;
  7256. if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
  7257. !(tp->phy_flags & TG3_PHYFLG_IS_FET)) {
  7258. u32 tmp;
  7259. /* Clear CRC stats. */
  7260. if (!tg3_readphy(tp, MII_TG3_TEST1, &tmp)) {
  7261. tg3_writephy(tp, MII_TG3_TEST1,
  7262. tmp | MII_TG3_TEST1_CRC_EN);
  7263. tg3_readphy(tp, MII_TG3_RXR_COUNTERS, &tmp);
  7264. }
  7265. }
  7266. }
  7267. __tg3_set_rx_mode(tp->dev);
  7268. /* Initialize receive rules. */
  7269. tw32(MAC_RCV_RULE_0, 0xc2000000 & RCV_RULE_DISABLE_MASK);
  7270. tw32(MAC_RCV_VALUE_0, 0xffffffff & RCV_RULE_DISABLE_MASK);
  7271. tw32(MAC_RCV_RULE_1, 0x86000004 & RCV_RULE_DISABLE_MASK);
  7272. tw32(MAC_RCV_VALUE_1, 0xffffffff & RCV_RULE_DISABLE_MASK);
  7273. if ((tp->tg3_flags2 & TG3_FLG2_5705_PLUS) &&
  7274. !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
  7275. limit = 8;
  7276. else
  7277. limit = 16;
  7278. if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF)
  7279. limit -= 4;
  7280. switch (limit) {
  7281. case 16:
  7282. tw32(MAC_RCV_RULE_15, 0); tw32(MAC_RCV_VALUE_15, 0);
  7283. case 15:
  7284. tw32(MAC_RCV_RULE_14, 0); tw32(MAC_RCV_VALUE_14, 0);
  7285. case 14:
  7286. tw32(MAC_RCV_RULE_13, 0); tw32(MAC_RCV_VALUE_13, 0);
  7287. case 13:
  7288. tw32(MAC_RCV_RULE_12, 0); tw32(MAC_RCV_VALUE_12, 0);
  7289. case 12:
  7290. tw32(MAC_RCV_RULE_11, 0); tw32(MAC_RCV_VALUE_11, 0);
  7291. case 11:
  7292. tw32(MAC_RCV_RULE_10, 0); tw32(MAC_RCV_VALUE_10, 0);
  7293. case 10:
  7294. tw32(MAC_RCV_RULE_9, 0); tw32(MAC_RCV_VALUE_9, 0);
  7295. case 9:
  7296. tw32(MAC_RCV_RULE_8, 0); tw32(MAC_RCV_VALUE_8, 0);
  7297. case 8:
  7298. tw32(MAC_RCV_RULE_7, 0); tw32(MAC_RCV_VALUE_7, 0);
  7299. case 7:
  7300. tw32(MAC_RCV_RULE_6, 0); tw32(MAC_RCV_VALUE_6, 0);
  7301. case 6:
  7302. tw32(MAC_RCV_RULE_5, 0); tw32(MAC_RCV_VALUE_5, 0);
  7303. case 5:
  7304. tw32(MAC_RCV_RULE_4, 0); tw32(MAC_RCV_VALUE_4, 0);
  7305. case 4:
  7306. /* tw32(MAC_RCV_RULE_3, 0); tw32(MAC_RCV_VALUE_3, 0); */
  7307. case 3:
  7308. /* tw32(MAC_RCV_RULE_2, 0); tw32(MAC_RCV_VALUE_2, 0); */
  7309. case 2:
  7310. case 1:
  7311. default:
  7312. break;
  7313. }
  7314. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)
  7315. /* Write our heartbeat update interval to APE. */
  7316. tg3_ape_write32(tp, TG3_APE_HOST_HEARTBEAT_INT_MS,
  7317. APE_HOST_HEARTBEAT_INT_DISABLE);
  7318. tg3_write_sig_post_reset(tp, RESET_KIND_INIT);
  7319. return 0;
  7320. }
  7321. /* Called at device open time to get the chip ready for
  7322. * packet processing. Invoked with tp->lock held.
  7323. */
  7324. static int tg3_init_hw(struct tg3 *tp, int reset_phy)
  7325. {
  7326. tg3_switch_clocks(tp);
  7327. tw32(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  7328. return tg3_reset_hw(tp, reset_phy);
  7329. }
  7330. #define TG3_STAT_ADD32(PSTAT, REG) \
  7331. do { u32 __val = tr32(REG); \
  7332. (PSTAT)->low += __val; \
  7333. if ((PSTAT)->low < __val) \
  7334. (PSTAT)->high += 1; \
  7335. } while (0)
  7336. static void tg3_periodic_fetch_stats(struct tg3 *tp)
  7337. {
  7338. struct tg3_hw_stats *sp = tp->hw_stats;
  7339. if (!netif_carrier_ok(tp->dev))
  7340. return;
  7341. TG3_STAT_ADD32(&sp->tx_octets, MAC_TX_STATS_OCTETS);
  7342. TG3_STAT_ADD32(&sp->tx_collisions, MAC_TX_STATS_COLLISIONS);
  7343. TG3_STAT_ADD32(&sp->tx_xon_sent, MAC_TX_STATS_XON_SENT);
  7344. TG3_STAT_ADD32(&sp->tx_xoff_sent, MAC_TX_STATS_XOFF_SENT);
  7345. TG3_STAT_ADD32(&sp->tx_mac_errors, MAC_TX_STATS_MAC_ERRORS);
  7346. TG3_STAT_ADD32(&sp->tx_single_collisions, MAC_TX_STATS_SINGLE_COLLISIONS);
  7347. TG3_STAT_ADD32(&sp->tx_mult_collisions, MAC_TX_STATS_MULT_COLLISIONS);
  7348. TG3_STAT_ADD32(&sp->tx_deferred, MAC_TX_STATS_DEFERRED);
  7349. TG3_STAT_ADD32(&sp->tx_excessive_collisions, MAC_TX_STATS_EXCESSIVE_COL);
  7350. TG3_STAT_ADD32(&sp->tx_late_collisions, MAC_TX_STATS_LATE_COL);
  7351. TG3_STAT_ADD32(&sp->tx_ucast_packets, MAC_TX_STATS_UCAST);
  7352. TG3_STAT_ADD32(&sp->tx_mcast_packets, MAC_TX_STATS_MCAST);
  7353. TG3_STAT_ADD32(&sp->tx_bcast_packets, MAC_TX_STATS_BCAST);
  7354. TG3_STAT_ADD32(&sp->rx_octets, MAC_RX_STATS_OCTETS);
  7355. TG3_STAT_ADD32(&sp->rx_fragments, MAC_RX_STATS_FRAGMENTS);
  7356. TG3_STAT_ADD32(&sp->rx_ucast_packets, MAC_RX_STATS_UCAST);
  7357. TG3_STAT_ADD32(&sp->rx_mcast_packets, MAC_RX_STATS_MCAST);
  7358. TG3_STAT_ADD32(&sp->rx_bcast_packets, MAC_RX_STATS_BCAST);
  7359. TG3_STAT_ADD32(&sp->rx_fcs_errors, MAC_RX_STATS_FCS_ERRORS);
  7360. TG3_STAT_ADD32(&sp->rx_align_errors, MAC_RX_STATS_ALIGN_ERRORS);
  7361. TG3_STAT_ADD32(&sp->rx_xon_pause_rcvd, MAC_RX_STATS_XON_PAUSE_RECVD);
  7362. TG3_STAT_ADD32(&sp->rx_xoff_pause_rcvd, MAC_RX_STATS_XOFF_PAUSE_RECVD);
  7363. TG3_STAT_ADD32(&sp->rx_mac_ctrl_rcvd, MAC_RX_STATS_MAC_CTRL_RECVD);
  7364. TG3_STAT_ADD32(&sp->rx_xoff_entered, MAC_RX_STATS_XOFF_ENTERED);
  7365. TG3_STAT_ADD32(&sp->rx_frame_too_long_errors, MAC_RX_STATS_FRAME_TOO_LONG);
  7366. TG3_STAT_ADD32(&sp->rx_jabbers, MAC_RX_STATS_JABBERS);
  7367. TG3_STAT_ADD32(&sp->rx_undersize_packets, MAC_RX_STATS_UNDERSIZE);
  7368. TG3_STAT_ADD32(&sp->rxbds_empty, RCVLPC_NO_RCV_BD_CNT);
  7369. TG3_STAT_ADD32(&sp->rx_discards, RCVLPC_IN_DISCARDS_CNT);
  7370. TG3_STAT_ADD32(&sp->rx_errors, RCVLPC_IN_ERRORS_CNT);
  7371. }
  7372. static void tg3_timer(unsigned long __opaque)
  7373. {
  7374. struct tg3 *tp = (struct tg3 *) __opaque;
  7375. if (tp->irq_sync)
  7376. goto restart_timer;
  7377. spin_lock(&tp->lock);
  7378. if (!(tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)) {
  7379. /* All of this garbage is because when using non-tagged
  7380. * IRQ status the mailbox/status_block protocol the chip
  7381. * uses with the cpu is race prone.
  7382. */
  7383. if (tp->napi[0].hw_status->status & SD_STATUS_UPDATED) {
  7384. tw32(GRC_LOCAL_CTRL,
  7385. tp->grc_local_ctrl | GRC_LCLCTRL_SETINT);
  7386. } else {
  7387. tw32(HOSTCC_MODE, tp->coalesce_mode |
  7388. HOSTCC_MODE_ENABLE | HOSTCC_MODE_NOW);
  7389. }
  7390. if (!(tr32(WDMAC_MODE) & WDMAC_MODE_ENABLE)) {
  7391. tp->tg3_flags2 |= TG3_FLG2_RESTART_TIMER;
  7392. spin_unlock(&tp->lock);
  7393. schedule_work(&tp->reset_task);
  7394. return;
  7395. }
  7396. }
  7397. /* This part only runs once per second. */
  7398. if (!--tp->timer_counter) {
  7399. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)
  7400. tg3_periodic_fetch_stats(tp);
  7401. if (tp->setlpicnt && !--tp->setlpicnt) {
  7402. u32 val = tr32(TG3_CPMU_EEE_MODE);
  7403. tw32(TG3_CPMU_EEE_MODE,
  7404. val | TG3_CPMU_EEEMD_LPI_ENABLE);
  7405. }
  7406. if (tp->tg3_flags & TG3_FLAG_USE_LINKCHG_REG) {
  7407. u32 mac_stat;
  7408. int phy_event;
  7409. mac_stat = tr32(MAC_STATUS);
  7410. phy_event = 0;
  7411. if (tp->phy_flags & TG3_PHYFLG_USE_MI_INTERRUPT) {
  7412. if (mac_stat & MAC_STATUS_MI_INTERRUPT)
  7413. phy_event = 1;
  7414. } else if (mac_stat & MAC_STATUS_LNKSTATE_CHANGED)
  7415. phy_event = 1;
  7416. if (phy_event)
  7417. tg3_setup_phy(tp, 0);
  7418. } else if (tp->tg3_flags & TG3_FLAG_POLL_SERDES) {
  7419. u32 mac_stat = tr32(MAC_STATUS);
  7420. int need_setup = 0;
  7421. if (netif_carrier_ok(tp->dev) &&
  7422. (mac_stat & MAC_STATUS_LNKSTATE_CHANGED)) {
  7423. need_setup = 1;
  7424. }
  7425. if (!netif_carrier_ok(tp->dev) &&
  7426. (mac_stat & (MAC_STATUS_PCS_SYNCED |
  7427. MAC_STATUS_SIGNAL_DET))) {
  7428. need_setup = 1;
  7429. }
  7430. if (need_setup) {
  7431. if (!tp->serdes_counter) {
  7432. tw32_f(MAC_MODE,
  7433. (tp->mac_mode &
  7434. ~MAC_MODE_PORT_MODE_MASK));
  7435. udelay(40);
  7436. tw32_f(MAC_MODE, tp->mac_mode);
  7437. udelay(40);
  7438. }
  7439. tg3_setup_phy(tp, 0);
  7440. }
  7441. } else if ((tp->phy_flags & TG3_PHYFLG_MII_SERDES) &&
  7442. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
  7443. tg3_serdes_parallel_detect(tp);
  7444. }
  7445. tp->timer_counter = tp->timer_multiplier;
  7446. }
  7447. /* Heartbeat is only sent once every 2 seconds.
  7448. *
  7449. * The heartbeat is to tell the ASF firmware that the host
  7450. * driver is still alive. In the event that the OS crashes,
  7451. * ASF needs to reset the hardware to free up the FIFO space
  7452. * that may be filled with rx packets destined for the host.
  7453. * If the FIFO is full, ASF will no longer function properly.
  7454. *
  7455. * Unintended resets have been reported on real time kernels
  7456. * where the timer doesn't run on time. Netpoll will also have
  7457. * same problem.
  7458. *
  7459. * The new FWCMD_NICDRV_ALIVE3 command tells the ASF firmware
  7460. * to check the ring condition when the heartbeat is expiring
  7461. * before doing the reset. This will prevent most unintended
  7462. * resets.
  7463. */
  7464. if (!--tp->asf_counter) {
  7465. if ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) &&
  7466. !(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)) {
  7467. tg3_wait_for_event_ack(tp);
  7468. tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX,
  7469. FWCMD_NICDRV_ALIVE3);
  7470. tg3_write_mem(tp, NIC_SRAM_FW_CMD_LEN_MBOX, 4);
  7471. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX,
  7472. TG3_FW_UPDATE_TIMEOUT_SEC);
  7473. tg3_generate_fw_event(tp);
  7474. }
  7475. tp->asf_counter = tp->asf_multiplier;
  7476. }
  7477. spin_unlock(&tp->lock);
  7478. restart_timer:
  7479. tp->timer.expires = jiffies + tp->timer_offset;
  7480. add_timer(&tp->timer);
  7481. }
  7482. static int tg3_request_irq(struct tg3 *tp, int irq_num)
  7483. {
  7484. irq_handler_t fn;
  7485. unsigned long flags;
  7486. char *name;
  7487. struct tg3_napi *tnapi = &tp->napi[irq_num];
  7488. if (tp->irq_cnt == 1)
  7489. name = tp->dev->name;
  7490. else {
  7491. name = &tnapi->irq_lbl[0];
  7492. snprintf(name, IFNAMSIZ, "%s-%d", tp->dev->name, irq_num);
  7493. name[IFNAMSIZ-1] = 0;
  7494. }
  7495. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI_OR_MSIX) {
  7496. fn = tg3_msi;
  7497. if (tp->tg3_flags2 & TG3_FLG2_1SHOT_MSI)
  7498. fn = tg3_msi_1shot;
  7499. flags = 0;
  7500. } else {
  7501. fn = tg3_interrupt;
  7502. if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)
  7503. fn = tg3_interrupt_tagged;
  7504. flags = IRQF_SHARED;
  7505. }
  7506. return request_irq(tnapi->irq_vec, fn, flags, name, tnapi);
  7507. }
  7508. static int tg3_test_interrupt(struct tg3 *tp)
  7509. {
  7510. struct tg3_napi *tnapi = &tp->napi[0];
  7511. struct net_device *dev = tp->dev;
  7512. int err, i, intr_ok = 0;
  7513. u32 val;
  7514. if (!netif_running(dev))
  7515. return -ENODEV;
  7516. tg3_disable_ints(tp);
  7517. free_irq(tnapi->irq_vec, tnapi);
  7518. /*
  7519. * Turn off MSI one shot mode. Otherwise this test has no
  7520. * observable way to know whether the interrupt was delivered.
  7521. */
  7522. if ((tp->tg3_flags3 & TG3_FLG3_57765_PLUS) &&
  7523. (tp->tg3_flags2 & TG3_FLG2_USING_MSI)) {
  7524. val = tr32(MSGINT_MODE) | MSGINT_MODE_ONE_SHOT_DISABLE;
  7525. tw32(MSGINT_MODE, val);
  7526. }
  7527. err = request_irq(tnapi->irq_vec, tg3_test_isr,
  7528. IRQF_SHARED | IRQF_SAMPLE_RANDOM, dev->name, tnapi);
  7529. if (err)
  7530. return err;
  7531. tnapi->hw_status->status &= ~SD_STATUS_UPDATED;
  7532. tg3_enable_ints(tp);
  7533. tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
  7534. tnapi->coal_now);
  7535. for (i = 0; i < 5; i++) {
  7536. u32 int_mbox, misc_host_ctrl;
  7537. int_mbox = tr32_mailbox(tnapi->int_mbox);
  7538. misc_host_ctrl = tr32(TG3PCI_MISC_HOST_CTRL);
  7539. if ((int_mbox != 0) ||
  7540. (misc_host_ctrl & MISC_HOST_CTRL_MASK_PCI_INT)) {
  7541. intr_ok = 1;
  7542. break;
  7543. }
  7544. msleep(10);
  7545. }
  7546. tg3_disable_ints(tp);
  7547. free_irq(tnapi->irq_vec, tnapi);
  7548. err = tg3_request_irq(tp, 0);
  7549. if (err)
  7550. return err;
  7551. if (intr_ok) {
  7552. /* Reenable MSI one shot mode. */
  7553. if ((tp->tg3_flags3 & TG3_FLG3_57765_PLUS) &&
  7554. (tp->tg3_flags2 & TG3_FLG2_USING_MSI)) {
  7555. val = tr32(MSGINT_MODE) & ~MSGINT_MODE_ONE_SHOT_DISABLE;
  7556. tw32(MSGINT_MODE, val);
  7557. }
  7558. return 0;
  7559. }
  7560. return -EIO;
  7561. }
  7562. /* Returns 0 if MSI test succeeds or MSI test fails and INTx mode is
  7563. * successfully restored
  7564. */
  7565. static int tg3_test_msi(struct tg3 *tp)
  7566. {
  7567. int err;
  7568. u16 pci_cmd;
  7569. if (!(tp->tg3_flags2 & TG3_FLG2_USING_MSI))
  7570. return 0;
  7571. /* Turn off SERR reporting in case MSI terminates with Master
  7572. * Abort.
  7573. */
  7574. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  7575. pci_write_config_word(tp->pdev, PCI_COMMAND,
  7576. pci_cmd & ~PCI_COMMAND_SERR);
  7577. err = tg3_test_interrupt(tp);
  7578. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  7579. if (!err)
  7580. return 0;
  7581. /* other failures */
  7582. if (err != -EIO)
  7583. return err;
  7584. /* MSI test failed, go back to INTx mode */
  7585. netdev_warn(tp->dev, "No interrupt was generated using MSI. Switching "
  7586. "to INTx mode. Please report this failure to the PCI "
  7587. "maintainer and include system chipset information\n");
  7588. free_irq(tp->napi[0].irq_vec, &tp->napi[0]);
  7589. pci_disable_msi(tp->pdev);
  7590. tp->tg3_flags2 &= ~TG3_FLG2_USING_MSI;
  7591. tp->napi[0].irq_vec = tp->pdev->irq;
  7592. err = tg3_request_irq(tp, 0);
  7593. if (err)
  7594. return err;
  7595. /* Need to reset the chip because the MSI cycle may have terminated
  7596. * with Master Abort.
  7597. */
  7598. tg3_full_lock(tp, 1);
  7599. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  7600. err = tg3_init_hw(tp, 1);
  7601. tg3_full_unlock(tp);
  7602. if (err)
  7603. free_irq(tp->napi[0].irq_vec, &tp->napi[0]);
  7604. return err;
  7605. }
  7606. static int tg3_request_firmware(struct tg3 *tp)
  7607. {
  7608. const __be32 *fw_data;
  7609. if (request_firmware(&tp->fw, tp->fw_needed, &tp->pdev->dev)) {
  7610. netdev_err(tp->dev, "Failed to load firmware \"%s\"\n",
  7611. tp->fw_needed);
  7612. return -ENOENT;
  7613. }
  7614. fw_data = (void *)tp->fw->data;
  7615. /* Firmware blob starts with version numbers, followed by
  7616. * start address and _full_ length including BSS sections
  7617. * (which must be longer than the actual data, of course
  7618. */
  7619. tp->fw_len = be32_to_cpu(fw_data[2]); /* includes bss */
  7620. if (tp->fw_len < (tp->fw->size - 12)) {
  7621. netdev_err(tp->dev, "bogus length %d in \"%s\"\n",
  7622. tp->fw_len, tp->fw_needed);
  7623. release_firmware(tp->fw);
  7624. tp->fw = NULL;
  7625. return -EINVAL;
  7626. }
  7627. /* We no longer need firmware; we have it. */
  7628. tp->fw_needed = NULL;
  7629. return 0;
  7630. }
  7631. static bool tg3_enable_msix(struct tg3 *tp)
  7632. {
  7633. int i, rc, cpus = num_online_cpus();
  7634. struct msix_entry msix_ent[tp->irq_max];
  7635. if (cpus == 1)
  7636. /* Just fallback to the simpler MSI mode. */
  7637. return false;
  7638. /*
  7639. * We want as many rx rings enabled as there are cpus.
  7640. * The first MSIX vector only deals with link interrupts, etc,
  7641. * so we add one to the number of vectors we are requesting.
  7642. */
  7643. tp->irq_cnt = min_t(unsigned, cpus + 1, tp->irq_max);
  7644. for (i = 0; i < tp->irq_max; i++) {
  7645. msix_ent[i].entry = i;
  7646. msix_ent[i].vector = 0;
  7647. }
  7648. rc = pci_enable_msix(tp->pdev, msix_ent, tp->irq_cnt);
  7649. if (rc < 0) {
  7650. return false;
  7651. } else if (rc != 0) {
  7652. if (pci_enable_msix(tp->pdev, msix_ent, rc))
  7653. return false;
  7654. netdev_notice(tp->dev, "Requested %d MSI-X vectors, received %d\n",
  7655. tp->irq_cnt, rc);
  7656. tp->irq_cnt = rc;
  7657. }
  7658. for (i = 0; i < tp->irq_max; i++)
  7659. tp->napi[i].irq_vec = msix_ent[i].vector;
  7660. netif_set_real_num_tx_queues(tp->dev, 1);
  7661. rc = tp->irq_cnt > 1 ? tp->irq_cnt - 1 : 1;
  7662. if (netif_set_real_num_rx_queues(tp->dev, rc)) {
  7663. pci_disable_msix(tp->pdev);
  7664. return false;
  7665. }
  7666. if (tp->irq_cnt > 1) {
  7667. tp->tg3_flags3 |= TG3_FLG3_ENABLE_RSS;
  7668. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
  7669. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
  7670. tp->tg3_flags3 |= TG3_FLG3_ENABLE_TSS;
  7671. netif_set_real_num_tx_queues(tp->dev, tp->irq_cnt - 1);
  7672. }
  7673. }
  7674. return true;
  7675. }
  7676. static void tg3_ints_init(struct tg3 *tp)
  7677. {
  7678. if ((tp->tg3_flags & TG3_FLAG_SUPPORT_MSI_OR_MSIX) &&
  7679. !(tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)) {
  7680. /* All MSI supporting chips should support tagged
  7681. * status. Assert that this is the case.
  7682. */
  7683. netdev_warn(tp->dev,
  7684. "MSI without TAGGED_STATUS? Not using MSI\n");
  7685. goto defcfg;
  7686. }
  7687. if ((tp->tg3_flags & TG3_FLAG_SUPPORT_MSIX) && tg3_enable_msix(tp))
  7688. tp->tg3_flags2 |= TG3_FLG2_USING_MSIX;
  7689. else if ((tp->tg3_flags & TG3_FLAG_SUPPORT_MSI) &&
  7690. pci_enable_msi(tp->pdev) == 0)
  7691. tp->tg3_flags2 |= TG3_FLG2_USING_MSI;
  7692. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI_OR_MSIX) {
  7693. u32 msi_mode = tr32(MSGINT_MODE);
  7694. if ((tp->tg3_flags2 & TG3_FLG2_USING_MSIX) &&
  7695. tp->irq_cnt > 1)
  7696. msi_mode |= MSGINT_MODE_MULTIVEC_EN;
  7697. tw32(MSGINT_MODE, msi_mode | MSGINT_MODE_ENABLE);
  7698. }
  7699. defcfg:
  7700. if (!(tp->tg3_flags2 & TG3_FLG2_USING_MSIX)) {
  7701. tp->irq_cnt = 1;
  7702. tp->napi[0].irq_vec = tp->pdev->irq;
  7703. netif_set_real_num_tx_queues(tp->dev, 1);
  7704. netif_set_real_num_rx_queues(tp->dev, 1);
  7705. }
  7706. }
  7707. static void tg3_ints_fini(struct tg3 *tp)
  7708. {
  7709. if (tp->tg3_flags2 & TG3_FLG2_USING_MSIX)
  7710. pci_disable_msix(tp->pdev);
  7711. else if (tp->tg3_flags2 & TG3_FLG2_USING_MSI)
  7712. pci_disable_msi(tp->pdev);
  7713. tp->tg3_flags2 &= ~TG3_FLG2_USING_MSI_OR_MSIX;
  7714. tp->tg3_flags3 &= ~(TG3_FLG3_ENABLE_RSS | TG3_FLG3_ENABLE_TSS);
  7715. }
  7716. static int tg3_open(struct net_device *dev)
  7717. {
  7718. struct tg3 *tp = netdev_priv(dev);
  7719. int i, err;
  7720. if (tp->fw_needed) {
  7721. err = tg3_request_firmware(tp);
  7722. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0) {
  7723. if (err)
  7724. return err;
  7725. } else if (err) {
  7726. netdev_warn(tp->dev, "TSO capability disabled\n");
  7727. tp->tg3_flags2 &= ~TG3_FLG2_TSO_CAPABLE;
  7728. } else if (!(tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE)) {
  7729. netdev_notice(tp->dev, "TSO capability restored\n");
  7730. tp->tg3_flags2 |= TG3_FLG2_TSO_CAPABLE;
  7731. }
  7732. }
  7733. netif_carrier_off(tp->dev);
  7734. err = tg3_power_up(tp);
  7735. if (err)
  7736. return err;
  7737. tg3_full_lock(tp, 0);
  7738. tg3_disable_ints(tp);
  7739. tp->tg3_flags &= ~TG3_FLAG_INIT_COMPLETE;
  7740. tg3_full_unlock(tp);
  7741. /*
  7742. * Setup interrupts first so we know how
  7743. * many NAPI resources to allocate
  7744. */
  7745. tg3_ints_init(tp);
  7746. /* The placement of this call is tied
  7747. * to the setup and use of Host TX descriptors.
  7748. */
  7749. err = tg3_alloc_consistent(tp);
  7750. if (err)
  7751. goto err_out1;
  7752. tg3_napi_init(tp);
  7753. tg3_napi_enable(tp);
  7754. for (i = 0; i < tp->irq_cnt; i++) {
  7755. struct tg3_napi *tnapi = &tp->napi[i];
  7756. err = tg3_request_irq(tp, i);
  7757. if (err) {
  7758. for (i--; i >= 0; i--)
  7759. free_irq(tnapi->irq_vec, tnapi);
  7760. break;
  7761. }
  7762. }
  7763. if (err)
  7764. goto err_out2;
  7765. tg3_full_lock(tp, 0);
  7766. err = tg3_init_hw(tp, 1);
  7767. if (err) {
  7768. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  7769. tg3_free_rings(tp);
  7770. } else {
  7771. if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)
  7772. tp->timer_offset = HZ;
  7773. else
  7774. tp->timer_offset = HZ / 10;
  7775. BUG_ON(tp->timer_offset > HZ);
  7776. tp->timer_counter = tp->timer_multiplier =
  7777. (HZ / tp->timer_offset);
  7778. tp->asf_counter = tp->asf_multiplier =
  7779. ((HZ / tp->timer_offset) * 2);
  7780. init_timer(&tp->timer);
  7781. tp->timer.expires = jiffies + tp->timer_offset;
  7782. tp->timer.data = (unsigned long) tp;
  7783. tp->timer.function = tg3_timer;
  7784. }
  7785. tg3_full_unlock(tp);
  7786. if (err)
  7787. goto err_out3;
  7788. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
  7789. err = tg3_test_msi(tp);
  7790. if (err) {
  7791. tg3_full_lock(tp, 0);
  7792. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  7793. tg3_free_rings(tp);
  7794. tg3_full_unlock(tp);
  7795. goto err_out2;
  7796. }
  7797. if (!(tp->tg3_flags3 & TG3_FLG3_57765_PLUS) &&
  7798. (tp->tg3_flags2 & TG3_FLG2_USING_MSI)) {
  7799. u32 val = tr32(PCIE_TRANSACTION_CFG);
  7800. tw32(PCIE_TRANSACTION_CFG,
  7801. val | PCIE_TRANS_CFG_1SHOT_MSI);
  7802. }
  7803. }
  7804. tg3_phy_start(tp);
  7805. tg3_full_lock(tp, 0);
  7806. add_timer(&tp->timer);
  7807. tp->tg3_flags |= TG3_FLAG_INIT_COMPLETE;
  7808. tg3_enable_ints(tp);
  7809. tg3_full_unlock(tp);
  7810. netif_tx_start_all_queues(dev);
  7811. return 0;
  7812. err_out3:
  7813. for (i = tp->irq_cnt - 1; i >= 0; i--) {
  7814. struct tg3_napi *tnapi = &tp->napi[i];
  7815. free_irq(tnapi->irq_vec, tnapi);
  7816. }
  7817. err_out2:
  7818. tg3_napi_disable(tp);
  7819. tg3_napi_fini(tp);
  7820. tg3_free_consistent(tp);
  7821. err_out1:
  7822. tg3_ints_fini(tp);
  7823. return err;
  7824. }
  7825. static struct rtnl_link_stats64 *tg3_get_stats64(struct net_device *,
  7826. struct rtnl_link_stats64 *);
  7827. static struct tg3_ethtool_stats *tg3_get_estats(struct tg3 *);
  7828. static int tg3_close(struct net_device *dev)
  7829. {
  7830. int i;
  7831. struct tg3 *tp = netdev_priv(dev);
  7832. tg3_napi_disable(tp);
  7833. cancel_work_sync(&tp->reset_task);
  7834. netif_tx_stop_all_queues(dev);
  7835. del_timer_sync(&tp->timer);
  7836. tg3_phy_stop(tp);
  7837. tg3_full_lock(tp, 1);
  7838. tg3_disable_ints(tp);
  7839. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  7840. tg3_free_rings(tp);
  7841. tp->tg3_flags &= ~TG3_FLAG_INIT_COMPLETE;
  7842. tg3_full_unlock(tp);
  7843. for (i = tp->irq_cnt - 1; i >= 0; i--) {
  7844. struct tg3_napi *tnapi = &tp->napi[i];
  7845. free_irq(tnapi->irq_vec, tnapi);
  7846. }
  7847. tg3_ints_fini(tp);
  7848. tg3_get_stats64(tp->dev, &tp->net_stats_prev);
  7849. memcpy(&tp->estats_prev, tg3_get_estats(tp),
  7850. sizeof(tp->estats_prev));
  7851. tg3_napi_fini(tp);
  7852. tg3_free_consistent(tp);
  7853. tg3_power_down(tp);
  7854. netif_carrier_off(tp->dev);
  7855. return 0;
  7856. }
  7857. static inline u64 get_stat64(tg3_stat64_t *val)
  7858. {
  7859. return ((u64)val->high << 32) | ((u64)val->low);
  7860. }
  7861. static u64 calc_crc_errors(struct tg3 *tp)
  7862. {
  7863. struct tg3_hw_stats *hw_stats = tp->hw_stats;
  7864. if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
  7865. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  7866. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)) {
  7867. u32 val;
  7868. spin_lock_bh(&tp->lock);
  7869. if (!tg3_readphy(tp, MII_TG3_TEST1, &val)) {
  7870. tg3_writephy(tp, MII_TG3_TEST1,
  7871. val | MII_TG3_TEST1_CRC_EN);
  7872. tg3_readphy(tp, MII_TG3_RXR_COUNTERS, &val);
  7873. } else
  7874. val = 0;
  7875. spin_unlock_bh(&tp->lock);
  7876. tp->phy_crc_errors += val;
  7877. return tp->phy_crc_errors;
  7878. }
  7879. return get_stat64(&hw_stats->rx_fcs_errors);
  7880. }
  7881. #define ESTAT_ADD(member) \
  7882. estats->member = old_estats->member + \
  7883. get_stat64(&hw_stats->member)
  7884. static struct tg3_ethtool_stats *tg3_get_estats(struct tg3 *tp)
  7885. {
  7886. struct tg3_ethtool_stats *estats = &tp->estats;
  7887. struct tg3_ethtool_stats *old_estats = &tp->estats_prev;
  7888. struct tg3_hw_stats *hw_stats = tp->hw_stats;
  7889. if (!hw_stats)
  7890. return old_estats;
  7891. ESTAT_ADD(rx_octets);
  7892. ESTAT_ADD(rx_fragments);
  7893. ESTAT_ADD(rx_ucast_packets);
  7894. ESTAT_ADD(rx_mcast_packets);
  7895. ESTAT_ADD(rx_bcast_packets);
  7896. ESTAT_ADD(rx_fcs_errors);
  7897. ESTAT_ADD(rx_align_errors);
  7898. ESTAT_ADD(rx_xon_pause_rcvd);
  7899. ESTAT_ADD(rx_xoff_pause_rcvd);
  7900. ESTAT_ADD(rx_mac_ctrl_rcvd);
  7901. ESTAT_ADD(rx_xoff_entered);
  7902. ESTAT_ADD(rx_frame_too_long_errors);
  7903. ESTAT_ADD(rx_jabbers);
  7904. ESTAT_ADD(rx_undersize_packets);
  7905. ESTAT_ADD(rx_in_length_errors);
  7906. ESTAT_ADD(rx_out_length_errors);
  7907. ESTAT_ADD(rx_64_or_less_octet_packets);
  7908. ESTAT_ADD(rx_65_to_127_octet_packets);
  7909. ESTAT_ADD(rx_128_to_255_octet_packets);
  7910. ESTAT_ADD(rx_256_to_511_octet_packets);
  7911. ESTAT_ADD(rx_512_to_1023_octet_packets);
  7912. ESTAT_ADD(rx_1024_to_1522_octet_packets);
  7913. ESTAT_ADD(rx_1523_to_2047_octet_packets);
  7914. ESTAT_ADD(rx_2048_to_4095_octet_packets);
  7915. ESTAT_ADD(rx_4096_to_8191_octet_packets);
  7916. ESTAT_ADD(rx_8192_to_9022_octet_packets);
  7917. ESTAT_ADD(tx_octets);
  7918. ESTAT_ADD(tx_collisions);
  7919. ESTAT_ADD(tx_xon_sent);
  7920. ESTAT_ADD(tx_xoff_sent);
  7921. ESTAT_ADD(tx_flow_control);
  7922. ESTAT_ADD(tx_mac_errors);
  7923. ESTAT_ADD(tx_single_collisions);
  7924. ESTAT_ADD(tx_mult_collisions);
  7925. ESTAT_ADD(tx_deferred);
  7926. ESTAT_ADD(tx_excessive_collisions);
  7927. ESTAT_ADD(tx_late_collisions);
  7928. ESTAT_ADD(tx_collide_2times);
  7929. ESTAT_ADD(tx_collide_3times);
  7930. ESTAT_ADD(tx_collide_4times);
  7931. ESTAT_ADD(tx_collide_5times);
  7932. ESTAT_ADD(tx_collide_6times);
  7933. ESTAT_ADD(tx_collide_7times);
  7934. ESTAT_ADD(tx_collide_8times);
  7935. ESTAT_ADD(tx_collide_9times);
  7936. ESTAT_ADD(tx_collide_10times);
  7937. ESTAT_ADD(tx_collide_11times);
  7938. ESTAT_ADD(tx_collide_12times);
  7939. ESTAT_ADD(tx_collide_13times);
  7940. ESTAT_ADD(tx_collide_14times);
  7941. ESTAT_ADD(tx_collide_15times);
  7942. ESTAT_ADD(tx_ucast_packets);
  7943. ESTAT_ADD(tx_mcast_packets);
  7944. ESTAT_ADD(tx_bcast_packets);
  7945. ESTAT_ADD(tx_carrier_sense_errors);
  7946. ESTAT_ADD(tx_discards);
  7947. ESTAT_ADD(tx_errors);
  7948. ESTAT_ADD(dma_writeq_full);
  7949. ESTAT_ADD(dma_write_prioq_full);
  7950. ESTAT_ADD(rxbds_empty);
  7951. ESTAT_ADD(rx_discards);
  7952. ESTAT_ADD(rx_errors);
  7953. ESTAT_ADD(rx_threshold_hit);
  7954. ESTAT_ADD(dma_readq_full);
  7955. ESTAT_ADD(dma_read_prioq_full);
  7956. ESTAT_ADD(tx_comp_queue_full);
  7957. ESTAT_ADD(ring_set_send_prod_index);
  7958. ESTAT_ADD(ring_status_update);
  7959. ESTAT_ADD(nic_irqs);
  7960. ESTAT_ADD(nic_avoided_irqs);
  7961. ESTAT_ADD(nic_tx_threshold_hit);
  7962. return estats;
  7963. }
  7964. static struct rtnl_link_stats64 *tg3_get_stats64(struct net_device *dev,
  7965. struct rtnl_link_stats64 *stats)
  7966. {
  7967. struct tg3 *tp = netdev_priv(dev);
  7968. struct rtnl_link_stats64 *old_stats = &tp->net_stats_prev;
  7969. struct tg3_hw_stats *hw_stats = tp->hw_stats;
  7970. if (!hw_stats)
  7971. return old_stats;
  7972. stats->rx_packets = old_stats->rx_packets +
  7973. get_stat64(&hw_stats->rx_ucast_packets) +
  7974. get_stat64(&hw_stats->rx_mcast_packets) +
  7975. get_stat64(&hw_stats->rx_bcast_packets);
  7976. stats->tx_packets = old_stats->tx_packets +
  7977. get_stat64(&hw_stats->tx_ucast_packets) +
  7978. get_stat64(&hw_stats->tx_mcast_packets) +
  7979. get_stat64(&hw_stats->tx_bcast_packets);
  7980. stats->rx_bytes = old_stats->rx_bytes +
  7981. get_stat64(&hw_stats->rx_octets);
  7982. stats->tx_bytes = old_stats->tx_bytes +
  7983. get_stat64(&hw_stats->tx_octets);
  7984. stats->rx_errors = old_stats->rx_errors +
  7985. get_stat64(&hw_stats->rx_errors);
  7986. stats->tx_errors = old_stats->tx_errors +
  7987. get_stat64(&hw_stats->tx_errors) +
  7988. get_stat64(&hw_stats->tx_mac_errors) +
  7989. get_stat64(&hw_stats->tx_carrier_sense_errors) +
  7990. get_stat64(&hw_stats->tx_discards);
  7991. stats->multicast = old_stats->multicast +
  7992. get_stat64(&hw_stats->rx_mcast_packets);
  7993. stats->collisions = old_stats->collisions +
  7994. get_stat64(&hw_stats->tx_collisions);
  7995. stats->rx_length_errors = old_stats->rx_length_errors +
  7996. get_stat64(&hw_stats->rx_frame_too_long_errors) +
  7997. get_stat64(&hw_stats->rx_undersize_packets);
  7998. stats->rx_over_errors = old_stats->rx_over_errors +
  7999. get_stat64(&hw_stats->rxbds_empty);
  8000. stats->rx_frame_errors = old_stats->rx_frame_errors +
  8001. get_stat64(&hw_stats->rx_align_errors);
  8002. stats->tx_aborted_errors = old_stats->tx_aborted_errors +
  8003. get_stat64(&hw_stats->tx_discards);
  8004. stats->tx_carrier_errors = old_stats->tx_carrier_errors +
  8005. get_stat64(&hw_stats->tx_carrier_sense_errors);
  8006. stats->rx_crc_errors = old_stats->rx_crc_errors +
  8007. calc_crc_errors(tp);
  8008. stats->rx_missed_errors = old_stats->rx_missed_errors +
  8009. get_stat64(&hw_stats->rx_discards);
  8010. stats->rx_dropped = tp->rx_dropped;
  8011. return stats;
  8012. }
  8013. static inline u32 calc_crc(unsigned char *buf, int len)
  8014. {
  8015. u32 reg;
  8016. u32 tmp;
  8017. int j, k;
  8018. reg = 0xffffffff;
  8019. for (j = 0; j < len; j++) {
  8020. reg ^= buf[j];
  8021. for (k = 0; k < 8; k++) {
  8022. tmp = reg & 0x01;
  8023. reg >>= 1;
  8024. if (tmp)
  8025. reg ^= 0xedb88320;
  8026. }
  8027. }
  8028. return ~reg;
  8029. }
  8030. static void tg3_set_multi(struct tg3 *tp, unsigned int accept_all)
  8031. {
  8032. /* accept or reject all multicast frames */
  8033. tw32(MAC_HASH_REG_0, accept_all ? 0xffffffff : 0);
  8034. tw32(MAC_HASH_REG_1, accept_all ? 0xffffffff : 0);
  8035. tw32(MAC_HASH_REG_2, accept_all ? 0xffffffff : 0);
  8036. tw32(MAC_HASH_REG_3, accept_all ? 0xffffffff : 0);
  8037. }
  8038. static void __tg3_set_rx_mode(struct net_device *dev)
  8039. {
  8040. struct tg3 *tp = netdev_priv(dev);
  8041. u32 rx_mode;
  8042. rx_mode = tp->rx_mode & ~(RX_MODE_PROMISC |
  8043. RX_MODE_KEEP_VLAN_TAG);
  8044. #if !defined(CONFIG_VLAN_8021Q) && !defined(CONFIG_VLAN_8021Q_MODULE)
  8045. /* When ASF is in use, we always keep the RX_MODE_KEEP_VLAN_TAG
  8046. * flag clear.
  8047. */
  8048. if (!(tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
  8049. rx_mode |= RX_MODE_KEEP_VLAN_TAG;
  8050. #endif
  8051. if (dev->flags & IFF_PROMISC) {
  8052. /* Promiscuous mode. */
  8053. rx_mode |= RX_MODE_PROMISC;
  8054. } else if (dev->flags & IFF_ALLMULTI) {
  8055. /* Accept all multicast. */
  8056. tg3_set_multi(tp, 1);
  8057. } else if (netdev_mc_empty(dev)) {
  8058. /* Reject all multicast. */
  8059. tg3_set_multi(tp, 0);
  8060. } else {
  8061. /* Accept one or more multicast(s). */
  8062. struct netdev_hw_addr *ha;
  8063. u32 mc_filter[4] = { 0, };
  8064. u32 regidx;
  8065. u32 bit;
  8066. u32 crc;
  8067. netdev_for_each_mc_addr(ha, dev) {
  8068. crc = calc_crc(ha->addr, ETH_ALEN);
  8069. bit = ~crc & 0x7f;
  8070. regidx = (bit & 0x60) >> 5;
  8071. bit &= 0x1f;
  8072. mc_filter[regidx] |= (1 << bit);
  8073. }
  8074. tw32(MAC_HASH_REG_0, mc_filter[0]);
  8075. tw32(MAC_HASH_REG_1, mc_filter[1]);
  8076. tw32(MAC_HASH_REG_2, mc_filter[2]);
  8077. tw32(MAC_HASH_REG_3, mc_filter[3]);
  8078. }
  8079. if (rx_mode != tp->rx_mode) {
  8080. tp->rx_mode = rx_mode;
  8081. tw32_f(MAC_RX_MODE, rx_mode);
  8082. udelay(10);
  8083. }
  8084. }
  8085. static void tg3_set_rx_mode(struct net_device *dev)
  8086. {
  8087. struct tg3 *tp = netdev_priv(dev);
  8088. if (!netif_running(dev))
  8089. return;
  8090. tg3_full_lock(tp, 0);
  8091. __tg3_set_rx_mode(dev);
  8092. tg3_full_unlock(tp);
  8093. }
  8094. static int tg3_get_regs_len(struct net_device *dev)
  8095. {
  8096. return TG3_REG_BLK_SIZE;
  8097. }
  8098. static void tg3_get_regs(struct net_device *dev,
  8099. struct ethtool_regs *regs, void *_p)
  8100. {
  8101. struct tg3 *tp = netdev_priv(dev);
  8102. regs->version = 0;
  8103. memset(_p, 0, TG3_REG_BLK_SIZE);
  8104. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
  8105. return;
  8106. tg3_full_lock(tp, 0);
  8107. tg3_dump_legacy_regs(tp, (u32 *)_p);
  8108. tg3_full_unlock(tp);
  8109. }
  8110. static int tg3_get_eeprom_len(struct net_device *dev)
  8111. {
  8112. struct tg3 *tp = netdev_priv(dev);
  8113. return tp->nvram_size;
  8114. }
  8115. static int tg3_get_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom, u8 *data)
  8116. {
  8117. struct tg3 *tp = netdev_priv(dev);
  8118. int ret;
  8119. u8 *pd;
  8120. u32 i, offset, len, b_offset, b_count;
  8121. __be32 val;
  8122. if (tp->tg3_flags3 & TG3_FLG3_NO_NVRAM)
  8123. return -EINVAL;
  8124. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
  8125. return -EAGAIN;
  8126. offset = eeprom->offset;
  8127. len = eeprom->len;
  8128. eeprom->len = 0;
  8129. eeprom->magic = TG3_EEPROM_MAGIC;
  8130. if (offset & 3) {
  8131. /* adjustments to start on required 4 byte boundary */
  8132. b_offset = offset & 3;
  8133. b_count = 4 - b_offset;
  8134. if (b_count > len) {
  8135. /* i.e. offset=1 len=2 */
  8136. b_count = len;
  8137. }
  8138. ret = tg3_nvram_read_be32(tp, offset-b_offset, &val);
  8139. if (ret)
  8140. return ret;
  8141. memcpy(data, ((char *)&val) + b_offset, b_count);
  8142. len -= b_count;
  8143. offset += b_count;
  8144. eeprom->len += b_count;
  8145. }
  8146. /* read bytes up to the last 4 byte boundary */
  8147. pd = &data[eeprom->len];
  8148. for (i = 0; i < (len - (len & 3)); i += 4) {
  8149. ret = tg3_nvram_read_be32(tp, offset + i, &val);
  8150. if (ret) {
  8151. eeprom->len += i;
  8152. return ret;
  8153. }
  8154. memcpy(pd + i, &val, 4);
  8155. }
  8156. eeprom->len += i;
  8157. if (len & 3) {
  8158. /* read last bytes not ending on 4 byte boundary */
  8159. pd = &data[eeprom->len];
  8160. b_count = len & 3;
  8161. b_offset = offset + len - b_count;
  8162. ret = tg3_nvram_read_be32(tp, b_offset, &val);
  8163. if (ret)
  8164. return ret;
  8165. memcpy(pd, &val, b_count);
  8166. eeprom->len += b_count;
  8167. }
  8168. return 0;
  8169. }
  8170. static int tg3_nvram_write_block(struct tg3 *tp, u32 offset, u32 len, u8 *buf);
  8171. static int tg3_set_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom, u8 *data)
  8172. {
  8173. struct tg3 *tp = netdev_priv(dev);
  8174. int ret;
  8175. u32 offset, len, b_offset, odd_len;
  8176. u8 *buf;
  8177. __be32 start, end;
  8178. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
  8179. return -EAGAIN;
  8180. if ((tp->tg3_flags3 & TG3_FLG3_NO_NVRAM) ||
  8181. eeprom->magic != TG3_EEPROM_MAGIC)
  8182. return -EINVAL;
  8183. offset = eeprom->offset;
  8184. len = eeprom->len;
  8185. if ((b_offset = (offset & 3))) {
  8186. /* adjustments to start on required 4 byte boundary */
  8187. ret = tg3_nvram_read_be32(tp, offset-b_offset, &start);
  8188. if (ret)
  8189. return ret;
  8190. len += b_offset;
  8191. offset &= ~3;
  8192. if (len < 4)
  8193. len = 4;
  8194. }
  8195. odd_len = 0;
  8196. if (len & 3) {
  8197. /* adjustments to end on required 4 byte boundary */
  8198. odd_len = 1;
  8199. len = (len + 3) & ~3;
  8200. ret = tg3_nvram_read_be32(tp, offset+len-4, &end);
  8201. if (ret)
  8202. return ret;
  8203. }
  8204. buf = data;
  8205. if (b_offset || odd_len) {
  8206. buf = kmalloc(len, GFP_KERNEL);
  8207. if (!buf)
  8208. return -ENOMEM;
  8209. if (b_offset)
  8210. memcpy(buf, &start, 4);
  8211. if (odd_len)
  8212. memcpy(buf+len-4, &end, 4);
  8213. memcpy(buf + b_offset, data, eeprom->len);
  8214. }
  8215. ret = tg3_nvram_write_block(tp, offset, len, buf);
  8216. if (buf != data)
  8217. kfree(buf);
  8218. return ret;
  8219. }
  8220. static int tg3_get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  8221. {
  8222. struct tg3 *tp = netdev_priv(dev);
  8223. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  8224. struct phy_device *phydev;
  8225. if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
  8226. return -EAGAIN;
  8227. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  8228. return phy_ethtool_gset(phydev, cmd);
  8229. }
  8230. cmd->supported = (SUPPORTED_Autoneg);
  8231. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY))
  8232. cmd->supported |= (SUPPORTED_1000baseT_Half |
  8233. SUPPORTED_1000baseT_Full);
  8234. if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES)) {
  8235. cmd->supported |= (SUPPORTED_100baseT_Half |
  8236. SUPPORTED_100baseT_Full |
  8237. SUPPORTED_10baseT_Half |
  8238. SUPPORTED_10baseT_Full |
  8239. SUPPORTED_TP);
  8240. cmd->port = PORT_TP;
  8241. } else {
  8242. cmd->supported |= SUPPORTED_FIBRE;
  8243. cmd->port = PORT_FIBRE;
  8244. }
  8245. cmd->advertising = tp->link_config.advertising;
  8246. if (netif_running(dev)) {
  8247. cmd->speed = tp->link_config.active_speed;
  8248. cmd->duplex = tp->link_config.active_duplex;
  8249. } else {
  8250. cmd->speed = SPEED_INVALID;
  8251. cmd->duplex = DUPLEX_INVALID;
  8252. }
  8253. cmd->phy_address = tp->phy_addr;
  8254. cmd->transceiver = XCVR_INTERNAL;
  8255. cmd->autoneg = tp->link_config.autoneg;
  8256. cmd->maxtxpkt = 0;
  8257. cmd->maxrxpkt = 0;
  8258. return 0;
  8259. }
  8260. static int tg3_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  8261. {
  8262. struct tg3 *tp = netdev_priv(dev);
  8263. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  8264. struct phy_device *phydev;
  8265. if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
  8266. return -EAGAIN;
  8267. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  8268. return phy_ethtool_sset(phydev, cmd);
  8269. }
  8270. if (cmd->autoneg != AUTONEG_ENABLE &&
  8271. cmd->autoneg != AUTONEG_DISABLE)
  8272. return -EINVAL;
  8273. if (cmd->autoneg == AUTONEG_DISABLE &&
  8274. cmd->duplex != DUPLEX_FULL &&
  8275. cmd->duplex != DUPLEX_HALF)
  8276. return -EINVAL;
  8277. if (cmd->autoneg == AUTONEG_ENABLE) {
  8278. u32 mask = ADVERTISED_Autoneg |
  8279. ADVERTISED_Pause |
  8280. ADVERTISED_Asym_Pause;
  8281. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY))
  8282. mask |= ADVERTISED_1000baseT_Half |
  8283. ADVERTISED_1000baseT_Full;
  8284. if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
  8285. mask |= ADVERTISED_100baseT_Half |
  8286. ADVERTISED_100baseT_Full |
  8287. ADVERTISED_10baseT_Half |
  8288. ADVERTISED_10baseT_Full |
  8289. ADVERTISED_TP;
  8290. else
  8291. mask |= ADVERTISED_FIBRE;
  8292. if (cmd->advertising & ~mask)
  8293. return -EINVAL;
  8294. mask &= (ADVERTISED_1000baseT_Half |
  8295. ADVERTISED_1000baseT_Full |
  8296. ADVERTISED_100baseT_Half |
  8297. ADVERTISED_100baseT_Full |
  8298. ADVERTISED_10baseT_Half |
  8299. ADVERTISED_10baseT_Full);
  8300. cmd->advertising &= mask;
  8301. } else {
  8302. if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES) {
  8303. if (cmd->speed != SPEED_1000)
  8304. return -EINVAL;
  8305. if (cmd->duplex != DUPLEX_FULL)
  8306. return -EINVAL;
  8307. } else {
  8308. if (cmd->speed != SPEED_100 &&
  8309. cmd->speed != SPEED_10)
  8310. return -EINVAL;
  8311. }
  8312. }
  8313. tg3_full_lock(tp, 0);
  8314. tp->link_config.autoneg = cmd->autoneg;
  8315. if (cmd->autoneg == AUTONEG_ENABLE) {
  8316. tp->link_config.advertising = (cmd->advertising |
  8317. ADVERTISED_Autoneg);
  8318. tp->link_config.speed = SPEED_INVALID;
  8319. tp->link_config.duplex = DUPLEX_INVALID;
  8320. } else {
  8321. tp->link_config.advertising = 0;
  8322. tp->link_config.speed = cmd->speed;
  8323. tp->link_config.duplex = cmd->duplex;
  8324. }
  8325. tp->link_config.orig_speed = tp->link_config.speed;
  8326. tp->link_config.orig_duplex = tp->link_config.duplex;
  8327. tp->link_config.orig_autoneg = tp->link_config.autoneg;
  8328. if (netif_running(dev))
  8329. tg3_setup_phy(tp, 1);
  8330. tg3_full_unlock(tp);
  8331. return 0;
  8332. }
  8333. static void tg3_get_drvinfo(struct net_device *dev, struct ethtool_drvinfo *info)
  8334. {
  8335. struct tg3 *tp = netdev_priv(dev);
  8336. strcpy(info->driver, DRV_MODULE_NAME);
  8337. strcpy(info->version, DRV_MODULE_VERSION);
  8338. strcpy(info->fw_version, tp->fw_ver);
  8339. strcpy(info->bus_info, pci_name(tp->pdev));
  8340. }
  8341. static void tg3_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  8342. {
  8343. struct tg3 *tp = netdev_priv(dev);
  8344. if ((tp->tg3_flags & TG3_FLAG_WOL_CAP) &&
  8345. device_can_wakeup(&tp->pdev->dev))
  8346. wol->supported = WAKE_MAGIC;
  8347. else
  8348. wol->supported = 0;
  8349. wol->wolopts = 0;
  8350. if ((tp->tg3_flags & TG3_FLAG_WOL_ENABLE) &&
  8351. device_can_wakeup(&tp->pdev->dev))
  8352. wol->wolopts = WAKE_MAGIC;
  8353. memset(&wol->sopass, 0, sizeof(wol->sopass));
  8354. }
  8355. static int tg3_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  8356. {
  8357. struct tg3 *tp = netdev_priv(dev);
  8358. struct device *dp = &tp->pdev->dev;
  8359. if (wol->wolopts & ~WAKE_MAGIC)
  8360. return -EINVAL;
  8361. if ((wol->wolopts & WAKE_MAGIC) &&
  8362. !((tp->tg3_flags & TG3_FLAG_WOL_CAP) && device_can_wakeup(dp)))
  8363. return -EINVAL;
  8364. device_set_wakeup_enable(dp, wol->wolopts & WAKE_MAGIC);
  8365. spin_lock_bh(&tp->lock);
  8366. if (device_may_wakeup(dp))
  8367. tp->tg3_flags |= TG3_FLAG_WOL_ENABLE;
  8368. else
  8369. tp->tg3_flags &= ~TG3_FLAG_WOL_ENABLE;
  8370. spin_unlock_bh(&tp->lock);
  8371. return 0;
  8372. }
  8373. static u32 tg3_get_msglevel(struct net_device *dev)
  8374. {
  8375. struct tg3 *tp = netdev_priv(dev);
  8376. return tp->msg_enable;
  8377. }
  8378. static void tg3_set_msglevel(struct net_device *dev, u32 value)
  8379. {
  8380. struct tg3 *tp = netdev_priv(dev);
  8381. tp->msg_enable = value;
  8382. }
  8383. static int tg3_nway_reset(struct net_device *dev)
  8384. {
  8385. struct tg3 *tp = netdev_priv(dev);
  8386. int r;
  8387. if (!netif_running(dev))
  8388. return -EAGAIN;
  8389. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
  8390. return -EINVAL;
  8391. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  8392. if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
  8393. return -EAGAIN;
  8394. r = phy_start_aneg(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
  8395. } else {
  8396. u32 bmcr;
  8397. spin_lock_bh(&tp->lock);
  8398. r = -EINVAL;
  8399. tg3_readphy(tp, MII_BMCR, &bmcr);
  8400. if (!tg3_readphy(tp, MII_BMCR, &bmcr) &&
  8401. ((bmcr & BMCR_ANENABLE) ||
  8402. (tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT))) {
  8403. tg3_writephy(tp, MII_BMCR, bmcr | BMCR_ANRESTART |
  8404. BMCR_ANENABLE);
  8405. r = 0;
  8406. }
  8407. spin_unlock_bh(&tp->lock);
  8408. }
  8409. return r;
  8410. }
  8411. static void tg3_get_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
  8412. {
  8413. struct tg3 *tp = netdev_priv(dev);
  8414. ering->rx_max_pending = tp->rx_std_ring_mask;
  8415. ering->rx_mini_max_pending = 0;
  8416. if (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE)
  8417. ering->rx_jumbo_max_pending = tp->rx_jmb_ring_mask;
  8418. else
  8419. ering->rx_jumbo_max_pending = 0;
  8420. ering->tx_max_pending = TG3_TX_RING_SIZE - 1;
  8421. ering->rx_pending = tp->rx_pending;
  8422. ering->rx_mini_pending = 0;
  8423. if (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE)
  8424. ering->rx_jumbo_pending = tp->rx_jumbo_pending;
  8425. else
  8426. ering->rx_jumbo_pending = 0;
  8427. ering->tx_pending = tp->napi[0].tx_pending;
  8428. }
  8429. static int tg3_set_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
  8430. {
  8431. struct tg3 *tp = netdev_priv(dev);
  8432. int i, irq_sync = 0, err = 0;
  8433. if ((ering->rx_pending > tp->rx_std_ring_mask) ||
  8434. (ering->rx_jumbo_pending > tp->rx_jmb_ring_mask) ||
  8435. (ering->tx_pending > TG3_TX_RING_SIZE - 1) ||
  8436. (ering->tx_pending <= MAX_SKB_FRAGS) ||
  8437. ((tp->tg3_flags2 & TG3_FLG2_TSO_BUG) &&
  8438. (ering->tx_pending <= (MAX_SKB_FRAGS * 3))))
  8439. return -EINVAL;
  8440. if (netif_running(dev)) {
  8441. tg3_phy_stop(tp);
  8442. tg3_netif_stop(tp);
  8443. irq_sync = 1;
  8444. }
  8445. tg3_full_lock(tp, irq_sync);
  8446. tp->rx_pending = ering->rx_pending;
  8447. if ((tp->tg3_flags2 & TG3_FLG2_MAX_RXPEND_64) &&
  8448. tp->rx_pending > 63)
  8449. tp->rx_pending = 63;
  8450. tp->rx_jumbo_pending = ering->rx_jumbo_pending;
  8451. for (i = 0; i < tp->irq_max; i++)
  8452. tp->napi[i].tx_pending = ering->tx_pending;
  8453. if (netif_running(dev)) {
  8454. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  8455. err = tg3_restart_hw(tp, 1);
  8456. if (!err)
  8457. tg3_netif_start(tp);
  8458. }
  8459. tg3_full_unlock(tp);
  8460. if (irq_sync && !err)
  8461. tg3_phy_start(tp);
  8462. return err;
  8463. }
  8464. static void tg3_get_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
  8465. {
  8466. struct tg3 *tp = netdev_priv(dev);
  8467. epause->autoneg = (tp->tg3_flags & TG3_FLAG_PAUSE_AUTONEG) != 0;
  8468. if (tp->link_config.active_flowctrl & FLOW_CTRL_RX)
  8469. epause->rx_pause = 1;
  8470. else
  8471. epause->rx_pause = 0;
  8472. if (tp->link_config.active_flowctrl & FLOW_CTRL_TX)
  8473. epause->tx_pause = 1;
  8474. else
  8475. epause->tx_pause = 0;
  8476. }
  8477. static int tg3_set_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
  8478. {
  8479. struct tg3 *tp = netdev_priv(dev);
  8480. int err = 0;
  8481. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  8482. u32 newadv;
  8483. struct phy_device *phydev;
  8484. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  8485. if (!(phydev->supported & SUPPORTED_Pause) ||
  8486. (!(phydev->supported & SUPPORTED_Asym_Pause) &&
  8487. (epause->rx_pause != epause->tx_pause)))
  8488. return -EINVAL;
  8489. tp->link_config.flowctrl = 0;
  8490. if (epause->rx_pause) {
  8491. tp->link_config.flowctrl |= FLOW_CTRL_RX;
  8492. if (epause->tx_pause) {
  8493. tp->link_config.flowctrl |= FLOW_CTRL_TX;
  8494. newadv = ADVERTISED_Pause;
  8495. } else
  8496. newadv = ADVERTISED_Pause |
  8497. ADVERTISED_Asym_Pause;
  8498. } else if (epause->tx_pause) {
  8499. tp->link_config.flowctrl |= FLOW_CTRL_TX;
  8500. newadv = ADVERTISED_Asym_Pause;
  8501. } else
  8502. newadv = 0;
  8503. if (epause->autoneg)
  8504. tp->tg3_flags |= TG3_FLAG_PAUSE_AUTONEG;
  8505. else
  8506. tp->tg3_flags &= ~TG3_FLAG_PAUSE_AUTONEG;
  8507. if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) {
  8508. u32 oldadv = phydev->advertising &
  8509. (ADVERTISED_Pause | ADVERTISED_Asym_Pause);
  8510. if (oldadv != newadv) {
  8511. phydev->advertising &=
  8512. ~(ADVERTISED_Pause |
  8513. ADVERTISED_Asym_Pause);
  8514. phydev->advertising |= newadv;
  8515. if (phydev->autoneg) {
  8516. /*
  8517. * Always renegotiate the link to
  8518. * inform our link partner of our
  8519. * flow control settings, even if the
  8520. * flow control is forced. Let
  8521. * tg3_adjust_link() do the final
  8522. * flow control setup.
  8523. */
  8524. return phy_start_aneg(phydev);
  8525. }
  8526. }
  8527. if (!epause->autoneg)
  8528. tg3_setup_flow_control(tp, 0, 0);
  8529. } else {
  8530. tp->link_config.orig_advertising &=
  8531. ~(ADVERTISED_Pause |
  8532. ADVERTISED_Asym_Pause);
  8533. tp->link_config.orig_advertising |= newadv;
  8534. }
  8535. } else {
  8536. int irq_sync = 0;
  8537. if (netif_running(dev)) {
  8538. tg3_netif_stop(tp);
  8539. irq_sync = 1;
  8540. }
  8541. tg3_full_lock(tp, irq_sync);
  8542. if (epause->autoneg)
  8543. tp->tg3_flags |= TG3_FLAG_PAUSE_AUTONEG;
  8544. else
  8545. tp->tg3_flags &= ~TG3_FLAG_PAUSE_AUTONEG;
  8546. if (epause->rx_pause)
  8547. tp->link_config.flowctrl |= FLOW_CTRL_RX;
  8548. else
  8549. tp->link_config.flowctrl &= ~FLOW_CTRL_RX;
  8550. if (epause->tx_pause)
  8551. tp->link_config.flowctrl |= FLOW_CTRL_TX;
  8552. else
  8553. tp->link_config.flowctrl &= ~FLOW_CTRL_TX;
  8554. if (netif_running(dev)) {
  8555. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  8556. err = tg3_restart_hw(tp, 1);
  8557. if (!err)
  8558. tg3_netif_start(tp);
  8559. }
  8560. tg3_full_unlock(tp);
  8561. }
  8562. return err;
  8563. }
  8564. static int tg3_get_sset_count(struct net_device *dev, int sset)
  8565. {
  8566. switch (sset) {
  8567. case ETH_SS_TEST:
  8568. return TG3_NUM_TEST;
  8569. case ETH_SS_STATS:
  8570. return TG3_NUM_STATS;
  8571. default:
  8572. return -EOPNOTSUPP;
  8573. }
  8574. }
  8575. static void tg3_get_strings(struct net_device *dev, u32 stringset, u8 *buf)
  8576. {
  8577. switch (stringset) {
  8578. case ETH_SS_STATS:
  8579. memcpy(buf, &ethtool_stats_keys, sizeof(ethtool_stats_keys));
  8580. break;
  8581. case ETH_SS_TEST:
  8582. memcpy(buf, &ethtool_test_keys, sizeof(ethtool_test_keys));
  8583. break;
  8584. default:
  8585. WARN_ON(1); /* we need a WARN() */
  8586. break;
  8587. }
  8588. }
  8589. static int tg3_set_phys_id(struct net_device *dev,
  8590. enum ethtool_phys_id_state state)
  8591. {
  8592. struct tg3 *tp = netdev_priv(dev);
  8593. if (!netif_running(tp->dev))
  8594. return -EAGAIN;
  8595. switch (state) {
  8596. case ETHTOOL_ID_ACTIVE:
  8597. return 1; /* cycle on/off once per second */
  8598. case ETHTOOL_ID_ON:
  8599. tw32(MAC_LED_CTRL, LED_CTRL_LNKLED_OVERRIDE |
  8600. LED_CTRL_1000MBPS_ON |
  8601. LED_CTRL_100MBPS_ON |
  8602. LED_CTRL_10MBPS_ON |
  8603. LED_CTRL_TRAFFIC_OVERRIDE |
  8604. LED_CTRL_TRAFFIC_BLINK |
  8605. LED_CTRL_TRAFFIC_LED);
  8606. break;
  8607. case ETHTOOL_ID_OFF:
  8608. tw32(MAC_LED_CTRL, LED_CTRL_LNKLED_OVERRIDE |
  8609. LED_CTRL_TRAFFIC_OVERRIDE);
  8610. break;
  8611. case ETHTOOL_ID_INACTIVE:
  8612. tw32(MAC_LED_CTRL, tp->led_ctrl);
  8613. break;
  8614. }
  8615. return 0;
  8616. }
  8617. static void tg3_get_ethtool_stats(struct net_device *dev,
  8618. struct ethtool_stats *estats, u64 *tmp_stats)
  8619. {
  8620. struct tg3 *tp = netdev_priv(dev);
  8621. memcpy(tmp_stats, tg3_get_estats(tp), sizeof(tp->estats));
  8622. }
  8623. static __be32 * tg3_vpd_readblock(struct tg3 *tp)
  8624. {
  8625. int i;
  8626. __be32 *buf;
  8627. u32 offset = 0, len = 0;
  8628. u32 magic, val;
  8629. if ((tp->tg3_flags3 & TG3_FLG3_NO_NVRAM) ||
  8630. tg3_nvram_read(tp, 0, &magic))
  8631. return NULL;
  8632. if (magic == TG3_EEPROM_MAGIC) {
  8633. for (offset = TG3_NVM_DIR_START;
  8634. offset < TG3_NVM_DIR_END;
  8635. offset += TG3_NVM_DIRENT_SIZE) {
  8636. if (tg3_nvram_read(tp, offset, &val))
  8637. return NULL;
  8638. if ((val >> TG3_NVM_DIRTYPE_SHIFT) ==
  8639. TG3_NVM_DIRTYPE_EXTVPD)
  8640. break;
  8641. }
  8642. if (offset != TG3_NVM_DIR_END) {
  8643. len = (val & TG3_NVM_DIRTYPE_LENMSK) * 4;
  8644. if (tg3_nvram_read(tp, offset + 4, &offset))
  8645. return NULL;
  8646. offset = tg3_nvram_logical_addr(tp, offset);
  8647. }
  8648. }
  8649. if (!offset || !len) {
  8650. offset = TG3_NVM_VPD_OFF;
  8651. len = TG3_NVM_VPD_LEN;
  8652. }
  8653. buf = kmalloc(len, GFP_KERNEL);
  8654. if (buf == NULL)
  8655. return NULL;
  8656. if (magic == TG3_EEPROM_MAGIC) {
  8657. for (i = 0; i < len; i += 4) {
  8658. /* The data is in little-endian format in NVRAM.
  8659. * Use the big-endian read routines to preserve
  8660. * the byte order as it exists in NVRAM.
  8661. */
  8662. if (tg3_nvram_read_be32(tp, offset + i, &buf[i/4]))
  8663. goto error;
  8664. }
  8665. } else {
  8666. u8 *ptr;
  8667. ssize_t cnt;
  8668. unsigned int pos = 0;
  8669. ptr = (u8 *)&buf[0];
  8670. for (i = 0; pos < len && i < 3; i++, pos += cnt, ptr += cnt) {
  8671. cnt = pci_read_vpd(tp->pdev, pos,
  8672. len - pos, ptr);
  8673. if (cnt == -ETIMEDOUT || cnt == -EINTR)
  8674. cnt = 0;
  8675. else if (cnt < 0)
  8676. goto error;
  8677. }
  8678. if (pos != len)
  8679. goto error;
  8680. }
  8681. return buf;
  8682. error:
  8683. kfree(buf);
  8684. return NULL;
  8685. }
  8686. #define NVRAM_TEST_SIZE 0x100
  8687. #define NVRAM_SELFBOOT_FORMAT1_0_SIZE 0x14
  8688. #define NVRAM_SELFBOOT_FORMAT1_2_SIZE 0x18
  8689. #define NVRAM_SELFBOOT_FORMAT1_3_SIZE 0x1c
  8690. #define NVRAM_SELFBOOT_HW_SIZE 0x20
  8691. #define NVRAM_SELFBOOT_DATA_SIZE 0x1c
  8692. static int tg3_test_nvram(struct tg3 *tp)
  8693. {
  8694. u32 csum, magic;
  8695. __be32 *buf;
  8696. int i, j, k, err = 0, size;
  8697. if (tp->tg3_flags3 & TG3_FLG3_NO_NVRAM)
  8698. return 0;
  8699. if (tg3_nvram_read(tp, 0, &magic) != 0)
  8700. return -EIO;
  8701. if (magic == TG3_EEPROM_MAGIC)
  8702. size = NVRAM_TEST_SIZE;
  8703. else if ((magic & TG3_EEPROM_MAGIC_FW_MSK) == TG3_EEPROM_MAGIC_FW) {
  8704. if ((magic & TG3_EEPROM_SB_FORMAT_MASK) ==
  8705. TG3_EEPROM_SB_FORMAT_1) {
  8706. switch (magic & TG3_EEPROM_SB_REVISION_MASK) {
  8707. case TG3_EEPROM_SB_REVISION_0:
  8708. size = NVRAM_SELFBOOT_FORMAT1_0_SIZE;
  8709. break;
  8710. case TG3_EEPROM_SB_REVISION_2:
  8711. size = NVRAM_SELFBOOT_FORMAT1_2_SIZE;
  8712. break;
  8713. case TG3_EEPROM_SB_REVISION_3:
  8714. size = NVRAM_SELFBOOT_FORMAT1_3_SIZE;
  8715. break;
  8716. default:
  8717. return 0;
  8718. }
  8719. } else
  8720. return 0;
  8721. } else if ((magic & TG3_EEPROM_MAGIC_HW_MSK) == TG3_EEPROM_MAGIC_HW)
  8722. size = NVRAM_SELFBOOT_HW_SIZE;
  8723. else
  8724. return -EIO;
  8725. buf = kmalloc(size, GFP_KERNEL);
  8726. if (buf == NULL)
  8727. return -ENOMEM;
  8728. err = -EIO;
  8729. for (i = 0, j = 0; i < size; i += 4, j++) {
  8730. err = tg3_nvram_read_be32(tp, i, &buf[j]);
  8731. if (err)
  8732. break;
  8733. }
  8734. if (i < size)
  8735. goto out;
  8736. /* Selfboot format */
  8737. magic = be32_to_cpu(buf[0]);
  8738. if ((magic & TG3_EEPROM_MAGIC_FW_MSK) ==
  8739. TG3_EEPROM_MAGIC_FW) {
  8740. u8 *buf8 = (u8 *) buf, csum8 = 0;
  8741. if ((magic & TG3_EEPROM_SB_REVISION_MASK) ==
  8742. TG3_EEPROM_SB_REVISION_2) {
  8743. /* For rev 2, the csum doesn't include the MBA. */
  8744. for (i = 0; i < TG3_EEPROM_SB_F1R2_MBA_OFF; i++)
  8745. csum8 += buf8[i];
  8746. for (i = TG3_EEPROM_SB_F1R2_MBA_OFF + 4; i < size; i++)
  8747. csum8 += buf8[i];
  8748. } else {
  8749. for (i = 0; i < size; i++)
  8750. csum8 += buf8[i];
  8751. }
  8752. if (csum8 == 0) {
  8753. err = 0;
  8754. goto out;
  8755. }
  8756. err = -EIO;
  8757. goto out;
  8758. }
  8759. if ((magic & TG3_EEPROM_MAGIC_HW_MSK) ==
  8760. TG3_EEPROM_MAGIC_HW) {
  8761. u8 data[NVRAM_SELFBOOT_DATA_SIZE];
  8762. u8 parity[NVRAM_SELFBOOT_DATA_SIZE];
  8763. u8 *buf8 = (u8 *) buf;
  8764. /* Separate the parity bits and the data bytes. */
  8765. for (i = 0, j = 0, k = 0; i < NVRAM_SELFBOOT_HW_SIZE; i++) {
  8766. if ((i == 0) || (i == 8)) {
  8767. int l;
  8768. u8 msk;
  8769. for (l = 0, msk = 0x80; l < 7; l++, msk >>= 1)
  8770. parity[k++] = buf8[i] & msk;
  8771. i++;
  8772. } else if (i == 16) {
  8773. int l;
  8774. u8 msk;
  8775. for (l = 0, msk = 0x20; l < 6; l++, msk >>= 1)
  8776. parity[k++] = buf8[i] & msk;
  8777. i++;
  8778. for (l = 0, msk = 0x80; l < 8; l++, msk >>= 1)
  8779. parity[k++] = buf8[i] & msk;
  8780. i++;
  8781. }
  8782. data[j++] = buf8[i];
  8783. }
  8784. err = -EIO;
  8785. for (i = 0; i < NVRAM_SELFBOOT_DATA_SIZE; i++) {
  8786. u8 hw8 = hweight8(data[i]);
  8787. if ((hw8 & 0x1) && parity[i])
  8788. goto out;
  8789. else if (!(hw8 & 0x1) && !parity[i])
  8790. goto out;
  8791. }
  8792. err = 0;
  8793. goto out;
  8794. }
  8795. err = -EIO;
  8796. /* Bootstrap checksum at offset 0x10 */
  8797. csum = calc_crc((unsigned char *) buf, 0x10);
  8798. if (csum != le32_to_cpu(buf[0x10/4]))
  8799. goto out;
  8800. /* Manufacturing block starts at offset 0x74, checksum at 0xfc */
  8801. csum = calc_crc((unsigned char *) &buf[0x74/4], 0x88);
  8802. if (csum != le32_to_cpu(buf[0xfc/4]))
  8803. goto out;
  8804. kfree(buf);
  8805. buf = tg3_vpd_readblock(tp);
  8806. if (!buf)
  8807. return -ENOMEM;
  8808. i = pci_vpd_find_tag((u8 *)buf, 0, TG3_NVM_VPD_LEN,
  8809. PCI_VPD_LRDT_RO_DATA);
  8810. if (i > 0) {
  8811. j = pci_vpd_lrdt_size(&((u8 *)buf)[i]);
  8812. if (j < 0)
  8813. goto out;
  8814. if (i + PCI_VPD_LRDT_TAG_SIZE + j > TG3_NVM_VPD_LEN)
  8815. goto out;
  8816. i += PCI_VPD_LRDT_TAG_SIZE;
  8817. j = pci_vpd_find_info_keyword((u8 *)buf, i, j,
  8818. PCI_VPD_RO_KEYWORD_CHKSUM);
  8819. if (j > 0) {
  8820. u8 csum8 = 0;
  8821. j += PCI_VPD_INFO_FLD_HDR_SIZE;
  8822. for (i = 0; i <= j; i++)
  8823. csum8 += ((u8 *)buf)[i];
  8824. if (csum8)
  8825. goto out;
  8826. }
  8827. }
  8828. err = 0;
  8829. out:
  8830. kfree(buf);
  8831. return err;
  8832. }
  8833. #define TG3_SERDES_TIMEOUT_SEC 2
  8834. #define TG3_COPPER_TIMEOUT_SEC 6
  8835. static int tg3_test_link(struct tg3 *tp)
  8836. {
  8837. int i, max;
  8838. if (!netif_running(tp->dev))
  8839. return -ENODEV;
  8840. if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES)
  8841. max = TG3_SERDES_TIMEOUT_SEC;
  8842. else
  8843. max = TG3_COPPER_TIMEOUT_SEC;
  8844. for (i = 0; i < max; i++) {
  8845. if (netif_carrier_ok(tp->dev))
  8846. return 0;
  8847. if (msleep_interruptible(1000))
  8848. break;
  8849. }
  8850. return -EIO;
  8851. }
  8852. /* Only test the commonly used registers */
  8853. static int tg3_test_registers(struct tg3 *tp)
  8854. {
  8855. int i, is_5705, is_5750;
  8856. u32 offset, read_mask, write_mask, val, save_val, read_val;
  8857. static struct {
  8858. u16 offset;
  8859. u16 flags;
  8860. #define TG3_FL_5705 0x1
  8861. #define TG3_FL_NOT_5705 0x2
  8862. #define TG3_FL_NOT_5788 0x4
  8863. #define TG3_FL_NOT_5750 0x8
  8864. u32 read_mask;
  8865. u32 write_mask;
  8866. } reg_tbl[] = {
  8867. /* MAC Control Registers */
  8868. { MAC_MODE, TG3_FL_NOT_5705,
  8869. 0x00000000, 0x00ef6f8c },
  8870. { MAC_MODE, TG3_FL_5705,
  8871. 0x00000000, 0x01ef6b8c },
  8872. { MAC_STATUS, TG3_FL_NOT_5705,
  8873. 0x03800107, 0x00000000 },
  8874. { MAC_STATUS, TG3_FL_5705,
  8875. 0x03800100, 0x00000000 },
  8876. { MAC_ADDR_0_HIGH, 0x0000,
  8877. 0x00000000, 0x0000ffff },
  8878. { MAC_ADDR_0_LOW, 0x0000,
  8879. 0x00000000, 0xffffffff },
  8880. { MAC_RX_MTU_SIZE, 0x0000,
  8881. 0x00000000, 0x0000ffff },
  8882. { MAC_TX_MODE, 0x0000,
  8883. 0x00000000, 0x00000070 },
  8884. { MAC_TX_LENGTHS, 0x0000,
  8885. 0x00000000, 0x00003fff },
  8886. { MAC_RX_MODE, TG3_FL_NOT_5705,
  8887. 0x00000000, 0x000007fc },
  8888. { MAC_RX_MODE, TG3_FL_5705,
  8889. 0x00000000, 0x000007dc },
  8890. { MAC_HASH_REG_0, 0x0000,
  8891. 0x00000000, 0xffffffff },
  8892. { MAC_HASH_REG_1, 0x0000,
  8893. 0x00000000, 0xffffffff },
  8894. { MAC_HASH_REG_2, 0x0000,
  8895. 0x00000000, 0xffffffff },
  8896. { MAC_HASH_REG_3, 0x0000,
  8897. 0x00000000, 0xffffffff },
  8898. /* Receive Data and Receive BD Initiator Control Registers. */
  8899. { RCVDBDI_JUMBO_BD+0, TG3_FL_NOT_5705,
  8900. 0x00000000, 0xffffffff },
  8901. { RCVDBDI_JUMBO_BD+4, TG3_FL_NOT_5705,
  8902. 0x00000000, 0xffffffff },
  8903. { RCVDBDI_JUMBO_BD+8, TG3_FL_NOT_5705,
  8904. 0x00000000, 0x00000003 },
  8905. { RCVDBDI_JUMBO_BD+0xc, TG3_FL_NOT_5705,
  8906. 0x00000000, 0xffffffff },
  8907. { RCVDBDI_STD_BD+0, 0x0000,
  8908. 0x00000000, 0xffffffff },
  8909. { RCVDBDI_STD_BD+4, 0x0000,
  8910. 0x00000000, 0xffffffff },
  8911. { RCVDBDI_STD_BD+8, 0x0000,
  8912. 0x00000000, 0xffff0002 },
  8913. { RCVDBDI_STD_BD+0xc, 0x0000,
  8914. 0x00000000, 0xffffffff },
  8915. /* Receive BD Initiator Control Registers. */
  8916. { RCVBDI_STD_THRESH, TG3_FL_NOT_5705,
  8917. 0x00000000, 0xffffffff },
  8918. { RCVBDI_STD_THRESH, TG3_FL_5705,
  8919. 0x00000000, 0x000003ff },
  8920. { RCVBDI_JUMBO_THRESH, TG3_FL_NOT_5705,
  8921. 0x00000000, 0xffffffff },
  8922. /* Host Coalescing Control Registers. */
  8923. { HOSTCC_MODE, TG3_FL_NOT_5705,
  8924. 0x00000000, 0x00000004 },
  8925. { HOSTCC_MODE, TG3_FL_5705,
  8926. 0x00000000, 0x000000f6 },
  8927. { HOSTCC_RXCOL_TICKS, TG3_FL_NOT_5705,
  8928. 0x00000000, 0xffffffff },
  8929. { HOSTCC_RXCOL_TICKS, TG3_FL_5705,
  8930. 0x00000000, 0x000003ff },
  8931. { HOSTCC_TXCOL_TICKS, TG3_FL_NOT_5705,
  8932. 0x00000000, 0xffffffff },
  8933. { HOSTCC_TXCOL_TICKS, TG3_FL_5705,
  8934. 0x00000000, 0x000003ff },
  8935. { HOSTCC_RXMAX_FRAMES, TG3_FL_NOT_5705,
  8936. 0x00000000, 0xffffffff },
  8937. { HOSTCC_RXMAX_FRAMES, TG3_FL_5705 | TG3_FL_NOT_5788,
  8938. 0x00000000, 0x000000ff },
  8939. { HOSTCC_TXMAX_FRAMES, TG3_FL_NOT_5705,
  8940. 0x00000000, 0xffffffff },
  8941. { HOSTCC_TXMAX_FRAMES, TG3_FL_5705 | TG3_FL_NOT_5788,
  8942. 0x00000000, 0x000000ff },
  8943. { HOSTCC_RXCOAL_TICK_INT, TG3_FL_NOT_5705,
  8944. 0x00000000, 0xffffffff },
  8945. { HOSTCC_TXCOAL_TICK_INT, TG3_FL_NOT_5705,
  8946. 0x00000000, 0xffffffff },
  8947. { HOSTCC_RXCOAL_MAXF_INT, TG3_FL_NOT_5705,
  8948. 0x00000000, 0xffffffff },
  8949. { HOSTCC_RXCOAL_MAXF_INT, TG3_FL_5705 | TG3_FL_NOT_5788,
  8950. 0x00000000, 0x000000ff },
  8951. { HOSTCC_TXCOAL_MAXF_INT, TG3_FL_NOT_5705,
  8952. 0x00000000, 0xffffffff },
  8953. { HOSTCC_TXCOAL_MAXF_INT, TG3_FL_5705 | TG3_FL_NOT_5788,
  8954. 0x00000000, 0x000000ff },
  8955. { HOSTCC_STAT_COAL_TICKS, TG3_FL_NOT_5705,
  8956. 0x00000000, 0xffffffff },
  8957. { HOSTCC_STATS_BLK_HOST_ADDR, TG3_FL_NOT_5705,
  8958. 0x00000000, 0xffffffff },
  8959. { HOSTCC_STATS_BLK_HOST_ADDR+4, TG3_FL_NOT_5705,
  8960. 0x00000000, 0xffffffff },
  8961. { HOSTCC_STATUS_BLK_HOST_ADDR, 0x0000,
  8962. 0x00000000, 0xffffffff },
  8963. { HOSTCC_STATUS_BLK_HOST_ADDR+4, 0x0000,
  8964. 0x00000000, 0xffffffff },
  8965. { HOSTCC_STATS_BLK_NIC_ADDR, 0x0000,
  8966. 0xffffffff, 0x00000000 },
  8967. { HOSTCC_STATUS_BLK_NIC_ADDR, 0x0000,
  8968. 0xffffffff, 0x00000000 },
  8969. /* Buffer Manager Control Registers. */
  8970. { BUFMGR_MB_POOL_ADDR, TG3_FL_NOT_5750,
  8971. 0x00000000, 0x007fff80 },
  8972. { BUFMGR_MB_POOL_SIZE, TG3_FL_NOT_5750,
  8973. 0x00000000, 0x007fffff },
  8974. { BUFMGR_MB_RDMA_LOW_WATER, 0x0000,
  8975. 0x00000000, 0x0000003f },
  8976. { BUFMGR_MB_MACRX_LOW_WATER, 0x0000,
  8977. 0x00000000, 0x000001ff },
  8978. { BUFMGR_MB_HIGH_WATER, 0x0000,
  8979. 0x00000000, 0x000001ff },
  8980. { BUFMGR_DMA_DESC_POOL_ADDR, TG3_FL_NOT_5705,
  8981. 0xffffffff, 0x00000000 },
  8982. { BUFMGR_DMA_DESC_POOL_SIZE, TG3_FL_NOT_5705,
  8983. 0xffffffff, 0x00000000 },
  8984. /* Mailbox Registers */
  8985. { GRCMBOX_RCVSTD_PROD_IDX+4, 0x0000,
  8986. 0x00000000, 0x000001ff },
  8987. { GRCMBOX_RCVJUMBO_PROD_IDX+4, TG3_FL_NOT_5705,
  8988. 0x00000000, 0x000001ff },
  8989. { GRCMBOX_RCVRET_CON_IDX_0+4, 0x0000,
  8990. 0x00000000, 0x000007ff },
  8991. { GRCMBOX_SNDHOST_PROD_IDX_0+4, 0x0000,
  8992. 0x00000000, 0x000001ff },
  8993. { 0xffff, 0x0000, 0x00000000, 0x00000000 },
  8994. };
  8995. is_5705 = is_5750 = 0;
  8996. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  8997. is_5705 = 1;
  8998. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS)
  8999. is_5750 = 1;
  9000. }
  9001. for (i = 0; reg_tbl[i].offset != 0xffff; i++) {
  9002. if (is_5705 && (reg_tbl[i].flags & TG3_FL_NOT_5705))
  9003. continue;
  9004. if (!is_5705 && (reg_tbl[i].flags & TG3_FL_5705))
  9005. continue;
  9006. if ((tp->tg3_flags2 & TG3_FLG2_IS_5788) &&
  9007. (reg_tbl[i].flags & TG3_FL_NOT_5788))
  9008. continue;
  9009. if (is_5750 && (reg_tbl[i].flags & TG3_FL_NOT_5750))
  9010. continue;
  9011. offset = (u32) reg_tbl[i].offset;
  9012. read_mask = reg_tbl[i].read_mask;
  9013. write_mask = reg_tbl[i].write_mask;
  9014. /* Save the original register content */
  9015. save_val = tr32(offset);
  9016. /* Determine the read-only value. */
  9017. read_val = save_val & read_mask;
  9018. /* Write zero to the register, then make sure the read-only bits
  9019. * are not changed and the read/write bits are all zeros.
  9020. */
  9021. tw32(offset, 0);
  9022. val = tr32(offset);
  9023. /* Test the read-only and read/write bits. */
  9024. if (((val & read_mask) != read_val) || (val & write_mask))
  9025. goto out;
  9026. /* Write ones to all the bits defined by RdMask and WrMask, then
  9027. * make sure the read-only bits are not changed and the
  9028. * read/write bits are all ones.
  9029. */
  9030. tw32(offset, read_mask | write_mask);
  9031. val = tr32(offset);
  9032. /* Test the read-only bits. */
  9033. if ((val & read_mask) != read_val)
  9034. goto out;
  9035. /* Test the read/write bits. */
  9036. if ((val & write_mask) != write_mask)
  9037. goto out;
  9038. tw32(offset, save_val);
  9039. }
  9040. return 0;
  9041. out:
  9042. if (netif_msg_hw(tp))
  9043. netdev_err(tp->dev,
  9044. "Register test failed at offset %x\n", offset);
  9045. tw32(offset, save_val);
  9046. return -EIO;
  9047. }
  9048. static int tg3_do_mem_test(struct tg3 *tp, u32 offset, u32 len)
  9049. {
  9050. static const u32 test_pattern[] = { 0x00000000, 0xffffffff, 0xaa55a55a };
  9051. int i;
  9052. u32 j;
  9053. for (i = 0; i < ARRAY_SIZE(test_pattern); i++) {
  9054. for (j = 0; j < len; j += 4) {
  9055. u32 val;
  9056. tg3_write_mem(tp, offset + j, test_pattern[i]);
  9057. tg3_read_mem(tp, offset + j, &val);
  9058. if (val != test_pattern[i])
  9059. return -EIO;
  9060. }
  9061. }
  9062. return 0;
  9063. }
  9064. static int tg3_test_memory(struct tg3 *tp)
  9065. {
  9066. static struct mem_entry {
  9067. u32 offset;
  9068. u32 len;
  9069. } mem_tbl_570x[] = {
  9070. { 0x00000000, 0x00b50},
  9071. { 0x00002000, 0x1c000},
  9072. { 0xffffffff, 0x00000}
  9073. }, mem_tbl_5705[] = {
  9074. { 0x00000100, 0x0000c},
  9075. { 0x00000200, 0x00008},
  9076. { 0x00004000, 0x00800},
  9077. { 0x00006000, 0x01000},
  9078. { 0x00008000, 0x02000},
  9079. { 0x00010000, 0x0e000},
  9080. { 0xffffffff, 0x00000}
  9081. }, mem_tbl_5755[] = {
  9082. { 0x00000200, 0x00008},
  9083. { 0x00004000, 0x00800},
  9084. { 0x00006000, 0x00800},
  9085. { 0x00008000, 0x02000},
  9086. { 0x00010000, 0x0c000},
  9087. { 0xffffffff, 0x00000}
  9088. }, mem_tbl_5906[] = {
  9089. { 0x00000200, 0x00008},
  9090. { 0x00004000, 0x00400},
  9091. { 0x00006000, 0x00400},
  9092. { 0x00008000, 0x01000},
  9093. { 0x00010000, 0x01000},
  9094. { 0xffffffff, 0x00000}
  9095. }, mem_tbl_5717[] = {
  9096. { 0x00000200, 0x00008},
  9097. { 0x00010000, 0x0a000},
  9098. { 0x00020000, 0x13c00},
  9099. { 0xffffffff, 0x00000}
  9100. }, mem_tbl_57765[] = {
  9101. { 0x00000200, 0x00008},
  9102. { 0x00004000, 0x00800},
  9103. { 0x00006000, 0x09800},
  9104. { 0x00010000, 0x0a000},
  9105. { 0xffffffff, 0x00000}
  9106. };
  9107. struct mem_entry *mem_tbl;
  9108. int err = 0;
  9109. int i;
  9110. if (tp->tg3_flags3 & TG3_FLG3_5717_PLUS)
  9111. mem_tbl = mem_tbl_5717;
  9112. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  9113. mem_tbl = mem_tbl_57765;
  9114. else if (tp->tg3_flags3 & TG3_FLG3_5755_PLUS)
  9115. mem_tbl = mem_tbl_5755;
  9116. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  9117. mem_tbl = mem_tbl_5906;
  9118. else if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)
  9119. mem_tbl = mem_tbl_5705;
  9120. else
  9121. mem_tbl = mem_tbl_570x;
  9122. for (i = 0; mem_tbl[i].offset != 0xffffffff; i++) {
  9123. err = tg3_do_mem_test(tp, mem_tbl[i].offset, mem_tbl[i].len);
  9124. if (err)
  9125. break;
  9126. }
  9127. return err;
  9128. }
  9129. #define TG3_MAC_LOOPBACK 0
  9130. #define TG3_PHY_LOOPBACK 1
  9131. static int tg3_run_loopback(struct tg3 *tp, u32 pktsz, int loopback_mode)
  9132. {
  9133. u32 mac_mode, rx_start_idx, rx_idx, tx_idx, opaque_key;
  9134. u32 desc_idx, coal_now;
  9135. struct sk_buff *skb, *rx_skb;
  9136. u8 *tx_data;
  9137. dma_addr_t map;
  9138. int num_pkts, tx_len, rx_len, i, err;
  9139. struct tg3_rx_buffer_desc *desc;
  9140. struct tg3_napi *tnapi, *rnapi;
  9141. struct tg3_rx_prodring_set *tpr = &tp->napi[0].prodring;
  9142. tnapi = &tp->napi[0];
  9143. rnapi = &tp->napi[0];
  9144. if (tp->irq_cnt > 1) {
  9145. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_RSS)
  9146. rnapi = &tp->napi[1];
  9147. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS)
  9148. tnapi = &tp->napi[1];
  9149. }
  9150. coal_now = tnapi->coal_now | rnapi->coal_now;
  9151. if (loopback_mode == TG3_MAC_LOOPBACK) {
  9152. /* HW errata - mac loopback fails in some cases on 5780.
  9153. * Normal traffic and PHY loopback are not affected by
  9154. * errata. Also, the MAC loopback test is deprecated for
  9155. * all newer ASIC revisions.
  9156. */
  9157. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780 ||
  9158. (tp->tg3_flags & TG3_FLAG_CPMU_PRESENT))
  9159. return 0;
  9160. mac_mode = tp->mac_mode &
  9161. ~(MAC_MODE_PORT_MODE_MASK | MAC_MODE_HALF_DUPLEX);
  9162. mac_mode |= MAC_MODE_PORT_INT_LPBACK;
  9163. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  9164. mac_mode |= MAC_MODE_LINK_POLARITY;
  9165. if (tp->phy_flags & TG3_PHYFLG_10_100_ONLY)
  9166. mac_mode |= MAC_MODE_PORT_MODE_MII;
  9167. else
  9168. mac_mode |= MAC_MODE_PORT_MODE_GMII;
  9169. tw32(MAC_MODE, mac_mode);
  9170. } else if (loopback_mode == TG3_PHY_LOOPBACK) {
  9171. u32 val;
  9172. if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
  9173. tg3_phy_fet_toggle_apd(tp, false);
  9174. val = BMCR_LOOPBACK | BMCR_FULLDPLX | BMCR_SPEED100;
  9175. } else
  9176. val = BMCR_LOOPBACK | BMCR_FULLDPLX | BMCR_SPEED1000;
  9177. tg3_phy_toggle_automdix(tp, 0);
  9178. tg3_writephy(tp, MII_BMCR, val);
  9179. udelay(40);
  9180. mac_mode = tp->mac_mode &
  9181. ~(MAC_MODE_PORT_MODE_MASK | MAC_MODE_HALF_DUPLEX);
  9182. if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
  9183. tg3_writephy(tp, MII_TG3_FET_PTEST,
  9184. MII_TG3_FET_PTEST_FRC_TX_LINK |
  9185. MII_TG3_FET_PTEST_FRC_TX_LOCK);
  9186. /* The write needs to be flushed for the AC131 */
  9187. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  9188. tg3_readphy(tp, MII_TG3_FET_PTEST, &val);
  9189. mac_mode |= MAC_MODE_PORT_MODE_MII;
  9190. } else
  9191. mac_mode |= MAC_MODE_PORT_MODE_GMII;
  9192. /* reset to prevent losing 1st rx packet intermittently */
  9193. if (tp->phy_flags & TG3_PHYFLG_MII_SERDES) {
  9194. tw32_f(MAC_RX_MODE, RX_MODE_RESET);
  9195. udelay(10);
  9196. tw32_f(MAC_RX_MODE, tp->rx_mode);
  9197. }
  9198. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) {
  9199. u32 masked_phy_id = tp->phy_id & TG3_PHY_ID_MASK;
  9200. if (masked_phy_id == TG3_PHY_ID_BCM5401)
  9201. mac_mode &= ~MAC_MODE_LINK_POLARITY;
  9202. else if (masked_phy_id == TG3_PHY_ID_BCM5411)
  9203. mac_mode |= MAC_MODE_LINK_POLARITY;
  9204. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  9205. MII_TG3_EXT_CTRL_LNK3_LED_MODE);
  9206. }
  9207. tw32(MAC_MODE, mac_mode);
  9208. /* Wait for link */
  9209. for (i = 0; i < 100; i++) {
  9210. if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
  9211. break;
  9212. mdelay(1);
  9213. }
  9214. } else {
  9215. return -EINVAL;
  9216. }
  9217. err = -EIO;
  9218. tx_len = pktsz;
  9219. skb = netdev_alloc_skb(tp->dev, tx_len);
  9220. if (!skb)
  9221. return -ENOMEM;
  9222. tx_data = skb_put(skb, tx_len);
  9223. memcpy(tx_data, tp->dev->dev_addr, 6);
  9224. memset(tx_data + 6, 0x0, 8);
  9225. tw32(MAC_RX_MTU_SIZE, tx_len + ETH_FCS_LEN);
  9226. for (i = 14; i < tx_len; i++)
  9227. tx_data[i] = (u8) (i & 0xff);
  9228. map = pci_map_single(tp->pdev, skb->data, tx_len, PCI_DMA_TODEVICE);
  9229. if (pci_dma_mapping_error(tp->pdev, map)) {
  9230. dev_kfree_skb(skb);
  9231. return -EIO;
  9232. }
  9233. tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
  9234. rnapi->coal_now);
  9235. udelay(10);
  9236. rx_start_idx = rnapi->hw_status->idx[0].rx_producer;
  9237. num_pkts = 0;
  9238. tg3_set_txd(tnapi, tnapi->tx_prod, map, tx_len, 0, 1);
  9239. tnapi->tx_prod++;
  9240. num_pkts++;
  9241. tw32_tx_mbox(tnapi->prodmbox, tnapi->tx_prod);
  9242. tr32_mailbox(tnapi->prodmbox);
  9243. udelay(10);
  9244. /* 350 usec to allow enough time on some 10/100 Mbps devices. */
  9245. for (i = 0; i < 35; i++) {
  9246. tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
  9247. coal_now);
  9248. udelay(10);
  9249. tx_idx = tnapi->hw_status->idx[0].tx_consumer;
  9250. rx_idx = rnapi->hw_status->idx[0].rx_producer;
  9251. if ((tx_idx == tnapi->tx_prod) &&
  9252. (rx_idx == (rx_start_idx + num_pkts)))
  9253. break;
  9254. }
  9255. pci_unmap_single(tp->pdev, map, tx_len, PCI_DMA_TODEVICE);
  9256. dev_kfree_skb(skb);
  9257. if (tx_idx != tnapi->tx_prod)
  9258. goto out;
  9259. if (rx_idx != rx_start_idx + num_pkts)
  9260. goto out;
  9261. desc = &rnapi->rx_rcb[rx_start_idx];
  9262. desc_idx = desc->opaque & RXD_OPAQUE_INDEX_MASK;
  9263. opaque_key = desc->opaque & RXD_OPAQUE_RING_MASK;
  9264. if ((desc->err_vlan & RXD_ERR_MASK) != 0 &&
  9265. (desc->err_vlan != RXD_ERR_ODD_NIBBLE_RCVD_MII))
  9266. goto out;
  9267. rx_len = ((desc->idx_len & RXD_LEN_MASK) >> RXD_LEN_SHIFT) - 4;
  9268. if (rx_len != tx_len)
  9269. goto out;
  9270. if (pktsz <= TG3_RX_STD_DMA_SZ - ETH_FCS_LEN) {
  9271. if (opaque_key != RXD_OPAQUE_RING_STD)
  9272. goto out;
  9273. rx_skb = tpr->rx_std_buffers[desc_idx].skb;
  9274. map = dma_unmap_addr(&tpr->rx_std_buffers[desc_idx], mapping);
  9275. } else {
  9276. if (opaque_key != RXD_OPAQUE_RING_JUMBO)
  9277. goto out;
  9278. rx_skb = tpr->rx_jmb_buffers[desc_idx].skb;
  9279. map = dma_unmap_addr(&tpr->rx_jmb_buffers[desc_idx], mapping);
  9280. }
  9281. pci_dma_sync_single_for_cpu(tp->pdev, map, rx_len, PCI_DMA_FROMDEVICE);
  9282. for (i = 14; i < tx_len; i++) {
  9283. if (*(rx_skb->data + i) != (u8) (i & 0xff))
  9284. goto out;
  9285. }
  9286. err = 0;
  9287. /* tg3_free_rings will unmap and free the rx_skb */
  9288. out:
  9289. return err;
  9290. }
  9291. #define TG3_MAC_LOOPBACK_FAILED 1
  9292. #define TG3_PHY_LOOPBACK_FAILED 2
  9293. #define TG3_LOOPBACK_FAILED (TG3_MAC_LOOPBACK_FAILED | \
  9294. TG3_PHY_LOOPBACK_FAILED)
  9295. static int tg3_test_loopback(struct tg3 *tp)
  9296. {
  9297. int err = 0;
  9298. u32 eee_cap, cpmuctrl = 0;
  9299. if (!netif_running(tp->dev))
  9300. return TG3_LOOPBACK_FAILED;
  9301. eee_cap = tp->phy_flags & TG3_PHYFLG_EEE_CAP;
  9302. tp->phy_flags &= ~TG3_PHYFLG_EEE_CAP;
  9303. err = tg3_reset_hw(tp, 1);
  9304. if (err) {
  9305. err = TG3_LOOPBACK_FAILED;
  9306. goto done;
  9307. }
  9308. /* Turn off gphy autopowerdown. */
  9309. if (tp->phy_flags & TG3_PHYFLG_ENABLE_APD)
  9310. tg3_phy_toggle_apd(tp, false);
  9311. if (tp->tg3_flags & TG3_FLAG_CPMU_PRESENT) {
  9312. int i;
  9313. u32 status;
  9314. tw32(TG3_CPMU_MUTEX_REQ, CPMU_MUTEX_REQ_DRIVER);
  9315. /* Wait for up to 40 microseconds to acquire lock. */
  9316. for (i = 0; i < 4; i++) {
  9317. status = tr32(TG3_CPMU_MUTEX_GNT);
  9318. if (status == CPMU_MUTEX_GNT_DRIVER)
  9319. break;
  9320. udelay(10);
  9321. }
  9322. if (status != CPMU_MUTEX_GNT_DRIVER) {
  9323. err = TG3_LOOPBACK_FAILED;
  9324. goto done;
  9325. }
  9326. /* Turn off link-based power management. */
  9327. cpmuctrl = tr32(TG3_CPMU_CTRL);
  9328. tw32(TG3_CPMU_CTRL,
  9329. cpmuctrl & ~(CPMU_CTRL_LINK_SPEED_MODE |
  9330. CPMU_CTRL_LINK_AWARE_MODE));
  9331. }
  9332. if (tg3_run_loopback(tp, ETH_FRAME_LEN, TG3_MAC_LOOPBACK))
  9333. err |= TG3_MAC_LOOPBACK_FAILED;
  9334. if ((tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE) &&
  9335. tg3_run_loopback(tp, 9000 + ETH_HLEN, TG3_MAC_LOOPBACK))
  9336. err |= (TG3_MAC_LOOPBACK_FAILED << 2);
  9337. if (tp->tg3_flags & TG3_FLAG_CPMU_PRESENT) {
  9338. tw32(TG3_CPMU_CTRL, cpmuctrl);
  9339. /* Release the mutex */
  9340. tw32(TG3_CPMU_MUTEX_GNT, CPMU_MUTEX_GNT_DRIVER);
  9341. }
  9342. if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
  9343. !(tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB)) {
  9344. if (tg3_run_loopback(tp, ETH_FRAME_LEN, TG3_PHY_LOOPBACK))
  9345. err |= TG3_PHY_LOOPBACK_FAILED;
  9346. if ((tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE) &&
  9347. tg3_run_loopback(tp, 9000 + ETH_HLEN, TG3_PHY_LOOPBACK))
  9348. err |= (TG3_PHY_LOOPBACK_FAILED << 2);
  9349. }
  9350. /* Re-enable gphy autopowerdown. */
  9351. if (tp->phy_flags & TG3_PHYFLG_ENABLE_APD)
  9352. tg3_phy_toggle_apd(tp, true);
  9353. done:
  9354. tp->phy_flags |= eee_cap;
  9355. return err;
  9356. }
  9357. static void tg3_self_test(struct net_device *dev, struct ethtool_test *etest,
  9358. u64 *data)
  9359. {
  9360. struct tg3 *tp = netdev_priv(dev);
  9361. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
  9362. tg3_power_up(tp);
  9363. memset(data, 0, sizeof(u64) * TG3_NUM_TEST);
  9364. if (tg3_test_nvram(tp) != 0) {
  9365. etest->flags |= ETH_TEST_FL_FAILED;
  9366. data[0] = 1;
  9367. }
  9368. if (tg3_test_link(tp) != 0) {
  9369. etest->flags |= ETH_TEST_FL_FAILED;
  9370. data[1] = 1;
  9371. }
  9372. if (etest->flags & ETH_TEST_FL_OFFLINE) {
  9373. int err, err2 = 0, irq_sync = 0;
  9374. if (netif_running(dev)) {
  9375. tg3_phy_stop(tp);
  9376. tg3_netif_stop(tp);
  9377. irq_sync = 1;
  9378. }
  9379. tg3_full_lock(tp, irq_sync);
  9380. tg3_halt(tp, RESET_KIND_SUSPEND, 1);
  9381. err = tg3_nvram_lock(tp);
  9382. tg3_halt_cpu(tp, RX_CPU_BASE);
  9383. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  9384. tg3_halt_cpu(tp, TX_CPU_BASE);
  9385. if (!err)
  9386. tg3_nvram_unlock(tp);
  9387. if (tp->phy_flags & TG3_PHYFLG_MII_SERDES)
  9388. tg3_phy_reset(tp);
  9389. if (tg3_test_registers(tp) != 0) {
  9390. etest->flags |= ETH_TEST_FL_FAILED;
  9391. data[2] = 1;
  9392. }
  9393. if (tg3_test_memory(tp) != 0) {
  9394. etest->flags |= ETH_TEST_FL_FAILED;
  9395. data[3] = 1;
  9396. }
  9397. if ((data[4] = tg3_test_loopback(tp)) != 0)
  9398. etest->flags |= ETH_TEST_FL_FAILED;
  9399. tg3_full_unlock(tp);
  9400. if (tg3_test_interrupt(tp) != 0) {
  9401. etest->flags |= ETH_TEST_FL_FAILED;
  9402. data[5] = 1;
  9403. }
  9404. tg3_full_lock(tp, 0);
  9405. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  9406. if (netif_running(dev)) {
  9407. tp->tg3_flags |= TG3_FLAG_INIT_COMPLETE;
  9408. err2 = tg3_restart_hw(tp, 1);
  9409. if (!err2)
  9410. tg3_netif_start(tp);
  9411. }
  9412. tg3_full_unlock(tp);
  9413. if (irq_sync && !err2)
  9414. tg3_phy_start(tp);
  9415. }
  9416. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
  9417. tg3_power_down(tp);
  9418. }
  9419. static int tg3_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
  9420. {
  9421. struct mii_ioctl_data *data = if_mii(ifr);
  9422. struct tg3 *tp = netdev_priv(dev);
  9423. int err;
  9424. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  9425. struct phy_device *phydev;
  9426. if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
  9427. return -EAGAIN;
  9428. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  9429. return phy_mii_ioctl(phydev, ifr, cmd);
  9430. }
  9431. switch (cmd) {
  9432. case SIOCGMIIPHY:
  9433. data->phy_id = tp->phy_addr;
  9434. /* fallthru */
  9435. case SIOCGMIIREG: {
  9436. u32 mii_regval;
  9437. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
  9438. break; /* We have no PHY */
  9439. if ((tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER) ||
  9440. ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) &&
  9441. !netif_running(dev)))
  9442. return -EAGAIN;
  9443. spin_lock_bh(&tp->lock);
  9444. err = tg3_readphy(tp, data->reg_num & 0x1f, &mii_regval);
  9445. spin_unlock_bh(&tp->lock);
  9446. data->val_out = mii_regval;
  9447. return err;
  9448. }
  9449. case SIOCSMIIREG:
  9450. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
  9451. break; /* We have no PHY */
  9452. if ((tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER) ||
  9453. ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) &&
  9454. !netif_running(dev)))
  9455. return -EAGAIN;
  9456. spin_lock_bh(&tp->lock);
  9457. err = tg3_writephy(tp, data->reg_num & 0x1f, data->val_in);
  9458. spin_unlock_bh(&tp->lock);
  9459. return err;
  9460. default:
  9461. /* do nothing */
  9462. break;
  9463. }
  9464. return -EOPNOTSUPP;
  9465. }
  9466. static int tg3_get_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
  9467. {
  9468. struct tg3 *tp = netdev_priv(dev);
  9469. memcpy(ec, &tp->coal, sizeof(*ec));
  9470. return 0;
  9471. }
  9472. static int tg3_set_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
  9473. {
  9474. struct tg3 *tp = netdev_priv(dev);
  9475. u32 max_rxcoal_tick_int = 0, max_txcoal_tick_int = 0;
  9476. u32 max_stat_coal_ticks = 0, min_stat_coal_ticks = 0;
  9477. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  9478. max_rxcoal_tick_int = MAX_RXCOAL_TICK_INT;
  9479. max_txcoal_tick_int = MAX_TXCOAL_TICK_INT;
  9480. max_stat_coal_ticks = MAX_STAT_COAL_TICKS;
  9481. min_stat_coal_ticks = MIN_STAT_COAL_TICKS;
  9482. }
  9483. if ((ec->rx_coalesce_usecs > MAX_RXCOL_TICKS) ||
  9484. (ec->tx_coalesce_usecs > MAX_TXCOL_TICKS) ||
  9485. (ec->rx_max_coalesced_frames > MAX_RXMAX_FRAMES) ||
  9486. (ec->tx_max_coalesced_frames > MAX_TXMAX_FRAMES) ||
  9487. (ec->rx_coalesce_usecs_irq > max_rxcoal_tick_int) ||
  9488. (ec->tx_coalesce_usecs_irq > max_txcoal_tick_int) ||
  9489. (ec->rx_max_coalesced_frames_irq > MAX_RXCOAL_MAXF_INT) ||
  9490. (ec->tx_max_coalesced_frames_irq > MAX_TXCOAL_MAXF_INT) ||
  9491. (ec->stats_block_coalesce_usecs > max_stat_coal_ticks) ||
  9492. (ec->stats_block_coalesce_usecs < min_stat_coal_ticks))
  9493. return -EINVAL;
  9494. /* No rx interrupts will be generated if both are zero */
  9495. if ((ec->rx_coalesce_usecs == 0) &&
  9496. (ec->rx_max_coalesced_frames == 0))
  9497. return -EINVAL;
  9498. /* No tx interrupts will be generated if both are zero */
  9499. if ((ec->tx_coalesce_usecs == 0) &&
  9500. (ec->tx_max_coalesced_frames == 0))
  9501. return -EINVAL;
  9502. /* Only copy relevant parameters, ignore all others. */
  9503. tp->coal.rx_coalesce_usecs = ec->rx_coalesce_usecs;
  9504. tp->coal.tx_coalesce_usecs = ec->tx_coalesce_usecs;
  9505. tp->coal.rx_max_coalesced_frames = ec->rx_max_coalesced_frames;
  9506. tp->coal.tx_max_coalesced_frames = ec->tx_max_coalesced_frames;
  9507. tp->coal.rx_coalesce_usecs_irq = ec->rx_coalesce_usecs_irq;
  9508. tp->coal.tx_coalesce_usecs_irq = ec->tx_coalesce_usecs_irq;
  9509. tp->coal.rx_max_coalesced_frames_irq = ec->rx_max_coalesced_frames_irq;
  9510. tp->coal.tx_max_coalesced_frames_irq = ec->tx_max_coalesced_frames_irq;
  9511. tp->coal.stats_block_coalesce_usecs = ec->stats_block_coalesce_usecs;
  9512. if (netif_running(dev)) {
  9513. tg3_full_lock(tp, 0);
  9514. __tg3_set_coalesce(tp, &tp->coal);
  9515. tg3_full_unlock(tp);
  9516. }
  9517. return 0;
  9518. }
  9519. static const struct ethtool_ops tg3_ethtool_ops = {
  9520. .get_settings = tg3_get_settings,
  9521. .set_settings = tg3_set_settings,
  9522. .get_drvinfo = tg3_get_drvinfo,
  9523. .get_regs_len = tg3_get_regs_len,
  9524. .get_regs = tg3_get_regs,
  9525. .get_wol = tg3_get_wol,
  9526. .set_wol = tg3_set_wol,
  9527. .get_msglevel = tg3_get_msglevel,
  9528. .set_msglevel = tg3_set_msglevel,
  9529. .nway_reset = tg3_nway_reset,
  9530. .get_link = ethtool_op_get_link,
  9531. .get_eeprom_len = tg3_get_eeprom_len,
  9532. .get_eeprom = tg3_get_eeprom,
  9533. .set_eeprom = tg3_set_eeprom,
  9534. .get_ringparam = tg3_get_ringparam,
  9535. .set_ringparam = tg3_set_ringparam,
  9536. .get_pauseparam = tg3_get_pauseparam,
  9537. .set_pauseparam = tg3_set_pauseparam,
  9538. .self_test = tg3_self_test,
  9539. .get_strings = tg3_get_strings,
  9540. .set_phys_id = tg3_set_phys_id,
  9541. .get_ethtool_stats = tg3_get_ethtool_stats,
  9542. .get_coalesce = tg3_get_coalesce,
  9543. .set_coalesce = tg3_set_coalesce,
  9544. .get_sset_count = tg3_get_sset_count,
  9545. };
  9546. static void __devinit tg3_get_eeprom_size(struct tg3 *tp)
  9547. {
  9548. u32 cursize, val, magic;
  9549. tp->nvram_size = EEPROM_CHIP_SIZE;
  9550. if (tg3_nvram_read(tp, 0, &magic) != 0)
  9551. return;
  9552. if ((magic != TG3_EEPROM_MAGIC) &&
  9553. ((magic & TG3_EEPROM_MAGIC_FW_MSK) != TG3_EEPROM_MAGIC_FW) &&
  9554. ((magic & TG3_EEPROM_MAGIC_HW_MSK) != TG3_EEPROM_MAGIC_HW))
  9555. return;
  9556. /*
  9557. * Size the chip by reading offsets at increasing powers of two.
  9558. * When we encounter our validation signature, we know the addressing
  9559. * has wrapped around, and thus have our chip size.
  9560. */
  9561. cursize = 0x10;
  9562. while (cursize < tp->nvram_size) {
  9563. if (tg3_nvram_read(tp, cursize, &val) != 0)
  9564. return;
  9565. if (val == magic)
  9566. break;
  9567. cursize <<= 1;
  9568. }
  9569. tp->nvram_size = cursize;
  9570. }
  9571. static void __devinit tg3_get_nvram_size(struct tg3 *tp)
  9572. {
  9573. u32 val;
  9574. if ((tp->tg3_flags3 & TG3_FLG3_NO_NVRAM) ||
  9575. tg3_nvram_read(tp, 0, &val) != 0)
  9576. return;
  9577. /* Selfboot format */
  9578. if (val != TG3_EEPROM_MAGIC) {
  9579. tg3_get_eeprom_size(tp);
  9580. return;
  9581. }
  9582. if (tg3_nvram_read(tp, 0xf0, &val) == 0) {
  9583. if (val != 0) {
  9584. /* This is confusing. We want to operate on the
  9585. * 16-bit value at offset 0xf2. The tg3_nvram_read()
  9586. * call will read from NVRAM and byteswap the data
  9587. * according to the byteswapping settings for all
  9588. * other register accesses. This ensures the data we
  9589. * want will always reside in the lower 16-bits.
  9590. * However, the data in NVRAM is in LE format, which
  9591. * means the data from the NVRAM read will always be
  9592. * opposite the endianness of the CPU. The 16-bit
  9593. * byteswap then brings the data to CPU endianness.
  9594. */
  9595. tp->nvram_size = swab16((u16)(val & 0x0000ffff)) * 1024;
  9596. return;
  9597. }
  9598. }
  9599. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  9600. }
  9601. static void __devinit tg3_get_nvram_info(struct tg3 *tp)
  9602. {
  9603. u32 nvcfg1;
  9604. nvcfg1 = tr32(NVRAM_CFG1);
  9605. if (nvcfg1 & NVRAM_CFG1_FLASHIF_ENAB) {
  9606. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9607. } else {
  9608. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  9609. tw32(NVRAM_CFG1, nvcfg1);
  9610. }
  9611. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750) ||
  9612. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
  9613. switch (nvcfg1 & NVRAM_CFG1_VENDOR_MASK) {
  9614. case FLASH_VENDOR_ATMEL_FLASH_BUFFERED:
  9615. tp->nvram_jedecnum = JEDEC_ATMEL;
  9616. tp->nvram_pagesize = ATMEL_AT45DB0X1B_PAGE_SIZE;
  9617. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9618. break;
  9619. case FLASH_VENDOR_ATMEL_FLASH_UNBUFFERED:
  9620. tp->nvram_jedecnum = JEDEC_ATMEL;
  9621. tp->nvram_pagesize = ATMEL_AT25F512_PAGE_SIZE;
  9622. break;
  9623. case FLASH_VENDOR_ATMEL_EEPROM:
  9624. tp->nvram_jedecnum = JEDEC_ATMEL;
  9625. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  9626. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9627. break;
  9628. case FLASH_VENDOR_ST:
  9629. tp->nvram_jedecnum = JEDEC_ST;
  9630. tp->nvram_pagesize = ST_M45PEX0_PAGE_SIZE;
  9631. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9632. break;
  9633. case FLASH_VENDOR_SAIFUN:
  9634. tp->nvram_jedecnum = JEDEC_SAIFUN;
  9635. tp->nvram_pagesize = SAIFUN_SA25F0XX_PAGE_SIZE;
  9636. break;
  9637. case FLASH_VENDOR_SST_SMALL:
  9638. case FLASH_VENDOR_SST_LARGE:
  9639. tp->nvram_jedecnum = JEDEC_SST;
  9640. tp->nvram_pagesize = SST_25VF0X0_PAGE_SIZE;
  9641. break;
  9642. }
  9643. } else {
  9644. tp->nvram_jedecnum = JEDEC_ATMEL;
  9645. tp->nvram_pagesize = ATMEL_AT45DB0X1B_PAGE_SIZE;
  9646. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9647. }
  9648. }
  9649. static void __devinit tg3_nvram_get_pagesize(struct tg3 *tp, u32 nvmcfg1)
  9650. {
  9651. switch (nvmcfg1 & NVRAM_CFG1_5752PAGE_SIZE_MASK) {
  9652. case FLASH_5752PAGE_SIZE_256:
  9653. tp->nvram_pagesize = 256;
  9654. break;
  9655. case FLASH_5752PAGE_SIZE_512:
  9656. tp->nvram_pagesize = 512;
  9657. break;
  9658. case FLASH_5752PAGE_SIZE_1K:
  9659. tp->nvram_pagesize = 1024;
  9660. break;
  9661. case FLASH_5752PAGE_SIZE_2K:
  9662. tp->nvram_pagesize = 2048;
  9663. break;
  9664. case FLASH_5752PAGE_SIZE_4K:
  9665. tp->nvram_pagesize = 4096;
  9666. break;
  9667. case FLASH_5752PAGE_SIZE_264:
  9668. tp->nvram_pagesize = 264;
  9669. break;
  9670. case FLASH_5752PAGE_SIZE_528:
  9671. tp->nvram_pagesize = 528;
  9672. break;
  9673. }
  9674. }
  9675. static void __devinit tg3_get_5752_nvram_info(struct tg3 *tp)
  9676. {
  9677. u32 nvcfg1;
  9678. nvcfg1 = tr32(NVRAM_CFG1);
  9679. /* NVRAM protection for TPM */
  9680. if (nvcfg1 & (1 << 27))
  9681. tp->tg3_flags3 |= TG3_FLG3_PROTECTED_NVRAM;
  9682. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  9683. case FLASH_5752VENDOR_ATMEL_EEPROM_64KHZ:
  9684. case FLASH_5752VENDOR_ATMEL_EEPROM_376KHZ:
  9685. tp->nvram_jedecnum = JEDEC_ATMEL;
  9686. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9687. break;
  9688. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  9689. tp->nvram_jedecnum = JEDEC_ATMEL;
  9690. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9691. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9692. break;
  9693. case FLASH_5752VENDOR_ST_M45PE10:
  9694. case FLASH_5752VENDOR_ST_M45PE20:
  9695. case FLASH_5752VENDOR_ST_M45PE40:
  9696. tp->nvram_jedecnum = JEDEC_ST;
  9697. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9698. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9699. break;
  9700. }
  9701. if (tp->tg3_flags2 & TG3_FLG2_FLASH) {
  9702. tg3_nvram_get_pagesize(tp, nvcfg1);
  9703. } else {
  9704. /* For eeprom, set pagesize to maximum eeprom size */
  9705. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  9706. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  9707. tw32(NVRAM_CFG1, nvcfg1);
  9708. }
  9709. }
  9710. static void __devinit tg3_get_5755_nvram_info(struct tg3 *tp)
  9711. {
  9712. u32 nvcfg1, protect = 0;
  9713. nvcfg1 = tr32(NVRAM_CFG1);
  9714. /* NVRAM protection for TPM */
  9715. if (nvcfg1 & (1 << 27)) {
  9716. tp->tg3_flags3 |= TG3_FLG3_PROTECTED_NVRAM;
  9717. protect = 1;
  9718. }
  9719. nvcfg1 &= NVRAM_CFG1_5752VENDOR_MASK;
  9720. switch (nvcfg1) {
  9721. case FLASH_5755VENDOR_ATMEL_FLASH_1:
  9722. case FLASH_5755VENDOR_ATMEL_FLASH_2:
  9723. case FLASH_5755VENDOR_ATMEL_FLASH_3:
  9724. case FLASH_5755VENDOR_ATMEL_FLASH_5:
  9725. tp->nvram_jedecnum = JEDEC_ATMEL;
  9726. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9727. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9728. tp->nvram_pagesize = 264;
  9729. if (nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_1 ||
  9730. nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_5)
  9731. tp->nvram_size = (protect ? 0x3e200 :
  9732. TG3_NVRAM_SIZE_512KB);
  9733. else if (nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_2)
  9734. tp->nvram_size = (protect ? 0x1f200 :
  9735. TG3_NVRAM_SIZE_256KB);
  9736. else
  9737. tp->nvram_size = (protect ? 0x1f200 :
  9738. TG3_NVRAM_SIZE_128KB);
  9739. break;
  9740. case FLASH_5752VENDOR_ST_M45PE10:
  9741. case FLASH_5752VENDOR_ST_M45PE20:
  9742. case FLASH_5752VENDOR_ST_M45PE40:
  9743. tp->nvram_jedecnum = JEDEC_ST;
  9744. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9745. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9746. tp->nvram_pagesize = 256;
  9747. if (nvcfg1 == FLASH_5752VENDOR_ST_M45PE10)
  9748. tp->nvram_size = (protect ?
  9749. TG3_NVRAM_SIZE_64KB :
  9750. TG3_NVRAM_SIZE_128KB);
  9751. else if (nvcfg1 == FLASH_5752VENDOR_ST_M45PE20)
  9752. tp->nvram_size = (protect ?
  9753. TG3_NVRAM_SIZE_64KB :
  9754. TG3_NVRAM_SIZE_256KB);
  9755. else
  9756. tp->nvram_size = (protect ?
  9757. TG3_NVRAM_SIZE_128KB :
  9758. TG3_NVRAM_SIZE_512KB);
  9759. break;
  9760. }
  9761. }
  9762. static void __devinit tg3_get_5787_nvram_info(struct tg3 *tp)
  9763. {
  9764. u32 nvcfg1;
  9765. nvcfg1 = tr32(NVRAM_CFG1);
  9766. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  9767. case FLASH_5787VENDOR_ATMEL_EEPROM_64KHZ:
  9768. case FLASH_5787VENDOR_ATMEL_EEPROM_376KHZ:
  9769. case FLASH_5787VENDOR_MICRO_EEPROM_64KHZ:
  9770. case FLASH_5787VENDOR_MICRO_EEPROM_376KHZ:
  9771. tp->nvram_jedecnum = JEDEC_ATMEL;
  9772. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9773. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  9774. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  9775. tw32(NVRAM_CFG1, nvcfg1);
  9776. break;
  9777. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  9778. case FLASH_5755VENDOR_ATMEL_FLASH_1:
  9779. case FLASH_5755VENDOR_ATMEL_FLASH_2:
  9780. case FLASH_5755VENDOR_ATMEL_FLASH_3:
  9781. tp->nvram_jedecnum = JEDEC_ATMEL;
  9782. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9783. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9784. tp->nvram_pagesize = 264;
  9785. break;
  9786. case FLASH_5752VENDOR_ST_M45PE10:
  9787. case FLASH_5752VENDOR_ST_M45PE20:
  9788. case FLASH_5752VENDOR_ST_M45PE40:
  9789. tp->nvram_jedecnum = JEDEC_ST;
  9790. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9791. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9792. tp->nvram_pagesize = 256;
  9793. break;
  9794. }
  9795. }
  9796. static void __devinit tg3_get_5761_nvram_info(struct tg3 *tp)
  9797. {
  9798. u32 nvcfg1, protect = 0;
  9799. nvcfg1 = tr32(NVRAM_CFG1);
  9800. /* NVRAM protection for TPM */
  9801. if (nvcfg1 & (1 << 27)) {
  9802. tp->tg3_flags3 |= TG3_FLG3_PROTECTED_NVRAM;
  9803. protect = 1;
  9804. }
  9805. nvcfg1 &= NVRAM_CFG1_5752VENDOR_MASK;
  9806. switch (nvcfg1) {
  9807. case FLASH_5761VENDOR_ATMEL_ADB021D:
  9808. case FLASH_5761VENDOR_ATMEL_ADB041D:
  9809. case FLASH_5761VENDOR_ATMEL_ADB081D:
  9810. case FLASH_5761VENDOR_ATMEL_ADB161D:
  9811. case FLASH_5761VENDOR_ATMEL_MDB021D:
  9812. case FLASH_5761VENDOR_ATMEL_MDB041D:
  9813. case FLASH_5761VENDOR_ATMEL_MDB081D:
  9814. case FLASH_5761VENDOR_ATMEL_MDB161D:
  9815. tp->nvram_jedecnum = JEDEC_ATMEL;
  9816. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9817. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9818. tp->tg3_flags3 |= TG3_FLG3_NO_NVRAM_ADDR_TRANS;
  9819. tp->nvram_pagesize = 256;
  9820. break;
  9821. case FLASH_5761VENDOR_ST_A_M45PE20:
  9822. case FLASH_5761VENDOR_ST_A_M45PE40:
  9823. case FLASH_5761VENDOR_ST_A_M45PE80:
  9824. case FLASH_5761VENDOR_ST_A_M45PE16:
  9825. case FLASH_5761VENDOR_ST_M_M45PE20:
  9826. case FLASH_5761VENDOR_ST_M_M45PE40:
  9827. case FLASH_5761VENDOR_ST_M_M45PE80:
  9828. case FLASH_5761VENDOR_ST_M_M45PE16:
  9829. tp->nvram_jedecnum = JEDEC_ST;
  9830. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9831. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9832. tp->nvram_pagesize = 256;
  9833. break;
  9834. }
  9835. if (protect) {
  9836. tp->nvram_size = tr32(NVRAM_ADDR_LOCKOUT);
  9837. } else {
  9838. switch (nvcfg1) {
  9839. case FLASH_5761VENDOR_ATMEL_ADB161D:
  9840. case FLASH_5761VENDOR_ATMEL_MDB161D:
  9841. case FLASH_5761VENDOR_ST_A_M45PE16:
  9842. case FLASH_5761VENDOR_ST_M_M45PE16:
  9843. tp->nvram_size = TG3_NVRAM_SIZE_2MB;
  9844. break;
  9845. case FLASH_5761VENDOR_ATMEL_ADB081D:
  9846. case FLASH_5761VENDOR_ATMEL_MDB081D:
  9847. case FLASH_5761VENDOR_ST_A_M45PE80:
  9848. case FLASH_5761VENDOR_ST_M_M45PE80:
  9849. tp->nvram_size = TG3_NVRAM_SIZE_1MB;
  9850. break;
  9851. case FLASH_5761VENDOR_ATMEL_ADB041D:
  9852. case FLASH_5761VENDOR_ATMEL_MDB041D:
  9853. case FLASH_5761VENDOR_ST_A_M45PE40:
  9854. case FLASH_5761VENDOR_ST_M_M45PE40:
  9855. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  9856. break;
  9857. case FLASH_5761VENDOR_ATMEL_ADB021D:
  9858. case FLASH_5761VENDOR_ATMEL_MDB021D:
  9859. case FLASH_5761VENDOR_ST_A_M45PE20:
  9860. case FLASH_5761VENDOR_ST_M_M45PE20:
  9861. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  9862. break;
  9863. }
  9864. }
  9865. }
  9866. static void __devinit tg3_get_5906_nvram_info(struct tg3 *tp)
  9867. {
  9868. tp->nvram_jedecnum = JEDEC_ATMEL;
  9869. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9870. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  9871. }
  9872. static void __devinit tg3_get_57780_nvram_info(struct tg3 *tp)
  9873. {
  9874. u32 nvcfg1;
  9875. nvcfg1 = tr32(NVRAM_CFG1);
  9876. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  9877. case FLASH_5787VENDOR_ATMEL_EEPROM_376KHZ:
  9878. case FLASH_5787VENDOR_MICRO_EEPROM_376KHZ:
  9879. tp->nvram_jedecnum = JEDEC_ATMEL;
  9880. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9881. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  9882. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  9883. tw32(NVRAM_CFG1, nvcfg1);
  9884. return;
  9885. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  9886. case FLASH_57780VENDOR_ATMEL_AT45DB011D:
  9887. case FLASH_57780VENDOR_ATMEL_AT45DB011B:
  9888. case FLASH_57780VENDOR_ATMEL_AT45DB021D:
  9889. case FLASH_57780VENDOR_ATMEL_AT45DB021B:
  9890. case FLASH_57780VENDOR_ATMEL_AT45DB041D:
  9891. case FLASH_57780VENDOR_ATMEL_AT45DB041B:
  9892. tp->nvram_jedecnum = JEDEC_ATMEL;
  9893. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9894. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9895. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  9896. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  9897. case FLASH_57780VENDOR_ATMEL_AT45DB011D:
  9898. case FLASH_57780VENDOR_ATMEL_AT45DB011B:
  9899. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  9900. break;
  9901. case FLASH_57780VENDOR_ATMEL_AT45DB021D:
  9902. case FLASH_57780VENDOR_ATMEL_AT45DB021B:
  9903. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  9904. break;
  9905. case FLASH_57780VENDOR_ATMEL_AT45DB041D:
  9906. case FLASH_57780VENDOR_ATMEL_AT45DB041B:
  9907. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  9908. break;
  9909. }
  9910. break;
  9911. case FLASH_5752VENDOR_ST_M45PE10:
  9912. case FLASH_5752VENDOR_ST_M45PE20:
  9913. case FLASH_5752VENDOR_ST_M45PE40:
  9914. tp->nvram_jedecnum = JEDEC_ST;
  9915. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9916. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9917. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  9918. case FLASH_5752VENDOR_ST_M45PE10:
  9919. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  9920. break;
  9921. case FLASH_5752VENDOR_ST_M45PE20:
  9922. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  9923. break;
  9924. case FLASH_5752VENDOR_ST_M45PE40:
  9925. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  9926. break;
  9927. }
  9928. break;
  9929. default:
  9930. tp->tg3_flags3 |= TG3_FLG3_NO_NVRAM;
  9931. return;
  9932. }
  9933. tg3_nvram_get_pagesize(tp, nvcfg1);
  9934. if (tp->nvram_pagesize != 264 && tp->nvram_pagesize != 528)
  9935. tp->tg3_flags3 |= TG3_FLG3_NO_NVRAM_ADDR_TRANS;
  9936. }
  9937. static void __devinit tg3_get_5717_nvram_info(struct tg3 *tp)
  9938. {
  9939. u32 nvcfg1;
  9940. nvcfg1 = tr32(NVRAM_CFG1);
  9941. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  9942. case FLASH_5717VENDOR_ATMEL_EEPROM:
  9943. case FLASH_5717VENDOR_MICRO_EEPROM:
  9944. tp->nvram_jedecnum = JEDEC_ATMEL;
  9945. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9946. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  9947. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  9948. tw32(NVRAM_CFG1, nvcfg1);
  9949. return;
  9950. case FLASH_5717VENDOR_ATMEL_MDB011D:
  9951. case FLASH_5717VENDOR_ATMEL_ADB011B:
  9952. case FLASH_5717VENDOR_ATMEL_ADB011D:
  9953. case FLASH_5717VENDOR_ATMEL_MDB021D:
  9954. case FLASH_5717VENDOR_ATMEL_ADB021B:
  9955. case FLASH_5717VENDOR_ATMEL_ADB021D:
  9956. case FLASH_5717VENDOR_ATMEL_45USPT:
  9957. tp->nvram_jedecnum = JEDEC_ATMEL;
  9958. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9959. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9960. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  9961. case FLASH_5717VENDOR_ATMEL_MDB021D:
  9962. /* Detect size with tg3_nvram_get_size() */
  9963. break;
  9964. case FLASH_5717VENDOR_ATMEL_ADB021B:
  9965. case FLASH_5717VENDOR_ATMEL_ADB021D:
  9966. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  9967. break;
  9968. default:
  9969. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  9970. break;
  9971. }
  9972. break;
  9973. case FLASH_5717VENDOR_ST_M_M25PE10:
  9974. case FLASH_5717VENDOR_ST_A_M25PE10:
  9975. case FLASH_5717VENDOR_ST_M_M45PE10:
  9976. case FLASH_5717VENDOR_ST_A_M45PE10:
  9977. case FLASH_5717VENDOR_ST_M_M25PE20:
  9978. case FLASH_5717VENDOR_ST_A_M25PE20:
  9979. case FLASH_5717VENDOR_ST_M_M45PE20:
  9980. case FLASH_5717VENDOR_ST_A_M45PE20:
  9981. case FLASH_5717VENDOR_ST_25USPT:
  9982. case FLASH_5717VENDOR_ST_45USPT:
  9983. tp->nvram_jedecnum = JEDEC_ST;
  9984. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9985. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9986. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  9987. case FLASH_5717VENDOR_ST_M_M25PE20:
  9988. case FLASH_5717VENDOR_ST_M_M45PE20:
  9989. /* Detect size with tg3_nvram_get_size() */
  9990. break;
  9991. case FLASH_5717VENDOR_ST_A_M25PE20:
  9992. case FLASH_5717VENDOR_ST_A_M45PE20:
  9993. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  9994. break;
  9995. default:
  9996. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  9997. break;
  9998. }
  9999. break;
  10000. default:
  10001. tp->tg3_flags3 |= TG3_FLG3_NO_NVRAM;
  10002. return;
  10003. }
  10004. tg3_nvram_get_pagesize(tp, nvcfg1);
  10005. if (tp->nvram_pagesize != 264 && tp->nvram_pagesize != 528)
  10006. tp->tg3_flags3 |= TG3_FLG3_NO_NVRAM_ADDR_TRANS;
  10007. }
  10008. static void __devinit tg3_get_5720_nvram_info(struct tg3 *tp)
  10009. {
  10010. u32 nvcfg1, nvmpinstrp;
  10011. nvcfg1 = tr32(NVRAM_CFG1);
  10012. nvmpinstrp = nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK;
  10013. switch (nvmpinstrp) {
  10014. case FLASH_5720_EEPROM_HD:
  10015. case FLASH_5720_EEPROM_LD:
  10016. tp->nvram_jedecnum = JEDEC_ATMEL;
  10017. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  10018. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  10019. tw32(NVRAM_CFG1, nvcfg1);
  10020. if (nvmpinstrp == FLASH_5720_EEPROM_HD)
  10021. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  10022. else
  10023. tp->nvram_pagesize = ATMEL_AT24C02_CHIP_SIZE;
  10024. return;
  10025. case FLASH_5720VENDOR_M_ATMEL_DB011D:
  10026. case FLASH_5720VENDOR_A_ATMEL_DB011B:
  10027. case FLASH_5720VENDOR_A_ATMEL_DB011D:
  10028. case FLASH_5720VENDOR_M_ATMEL_DB021D:
  10029. case FLASH_5720VENDOR_A_ATMEL_DB021B:
  10030. case FLASH_5720VENDOR_A_ATMEL_DB021D:
  10031. case FLASH_5720VENDOR_M_ATMEL_DB041D:
  10032. case FLASH_5720VENDOR_A_ATMEL_DB041B:
  10033. case FLASH_5720VENDOR_A_ATMEL_DB041D:
  10034. case FLASH_5720VENDOR_M_ATMEL_DB081D:
  10035. case FLASH_5720VENDOR_A_ATMEL_DB081D:
  10036. case FLASH_5720VENDOR_ATMEL_45USPT:
  10037. tp->nvram_jedecnum = JEDEC_ATMEL;
  10038. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  10039. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  10040. switch (nvmpinstrp) {
  10041. case FLASH_5720VENDOR_M_ATMEL_DB021D:
  10042. case FLASH_5720VENDOR_A_ATMEL_DB021B:
  10043. case FLASH_5720VENDOR_A_ATMEL_DB021D:
  10044. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  10045. break;
  10046. case FLASH_5720VENDOR_M_ATMEL_DB041D:
  10047. case FLASH_5720VENDOR_A_ATMEL_DB041B:
  10048. case FLASH_5720VENDOR_A_ATMEL_DB041D:
  10049. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  10050. break;
  10051. case FLASH_5720VENDOR_M_ATMEL_DB081D:
  10052. case FLASH_5720VENDOR_A_ATMEL_DB081D:
  10053. tp->nvram_size = TG3_NVRAM_SIZE_1MB;
  10054. break;
  10055. default:
  10056. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  10057. break;
  10058. }
  10059. break;
  10060. case FLASH_5720VENDOR_M_ST_M25PE10:
  10061. case FLASH_5720VENDOR_M_ST_M45PE10:
  10062. case FLASH_5720VENDOR_A_ST_M25PE10:
  10063. case FLASH_5720VENDOR_A_ST_M45PE10:
  10064. case FLASH_5720VENDOR_M_ST_M25PE20:
  10065. case FLASH_5720VENDOR_M_ST_M45PE20:
  10066. case FLASH_5720VENDOR_A_ST_M25PE20:
  10067. case FLASH_5720VENDOR_A_ST_M45PE20:
  10068. case FLASH_5720VENDOR_M_ST_M25PE40:
  10069. case FLASH_5720VENDOR_M_ST_M45PE40:
  10070. case FLASH_5720VENDOR_A_ST_M25PE40:
  10071. case FLASH_5720VENDOR_A_ST_M45PE40:
  10072. case FLASH_5720VENDOR_M_ST_M25PE80:
  10073. case FLASH_5720VENDOR_M_ST_M45PE80:
  10074. case FLASH_5720VENDOR_A_ST_M25PE80:
  10075. case FLASH_5720VENDOR_A_ST_M45PE80:
  10076. case FLASH_5720VENDOR_ST_25USPT:
  10077. case FLASH_5720VENDOR_ST_45USPT:
  10078. tp->nvram_jedecnum = JEDEC_ST;
  10079. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  10080. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  10081. switch (nvmpinstrp) {
  10082. case FLASH_5720VENDOR_M_ST_M25PE20:
  10083. case FLASH_5720VENDOR_M_ST_M45PE20:
  10084. case FLASH_5720VENDOR_A_ST_M25PE20:
  10085. case FLASH_5720VENDOR_A_ST_M45PE20:
  10086. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  10087. break;
  10088. case FLASH_5720VENDOR_M_ST_M25PE40:
  10089. case FLASH_5720VENDOR_M_ST_M45PE40:
  10090. case FLASH_5720VENDOR_A_ST_M25PE40:
  10091. case FLASH_5720VENDOR_A_ST_M45PE40:
  10092. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  10093. break;
  10094. case FLASH_5720VENDOR_M_ST_M25PE80:
  10095. case FLASH_5720VENDOR_M_ST_M45PE80:
  10096. case FLASH_5720VENDOR_A_ST_M25PE80:
  10097. case FLASH_5720VENDOR_A_ST_M45PE80:
  10098. tp->nvram_size = TG3_NVRAM_SIZE_1MB;
  10099. break;
  10100. default:
  10101. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  10102. break;
  10103. }
  10104. break;
  10105. default:
  10106. tp->tg3_flags3 |= TG3_FLG3_NO_NVRAM;
  10107. return;
  10108. }
  10109. tg3_nvram_get_pagesize(tp, nvcfg1);
  10110. if (tp->nvram_pagesize != 264 && tp->nvram_pagesize != 528)
  10111. tp->tg3_flags3 |= TG3_FLG3_NO_NVRAM_ADDR_TRANS;
  10112. }
  10113. /* Chips other than 5700/5701 use the NVRAM for fetching info. */
  10114. static void __devinit tg3_nvram_init(struct tg3 *tp)
  10115. {
  10116. tw32_f(GRC_EEPROM_ADDR,
  10117. (EEPROM_ADDR_FSM_RESET |
  10118. (EEPROM_DEFAULT_CLOCK_PERIOD <<
  10119. EEPROM_ADDR_CLKPERD_SHIFT)));
  10120. msleep(1);
  10121. /* Enable seeprom accesses. */
  10122. tw32_f(GRC_LOCAL_CTRL,
  10123. tr32(GRC_LOCAL_CTRL) | GRC_LCLCTRL_AUTO_SEEPROM);
  10124. udelay(100);
  10125. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  10126. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701) {
  10127. tp->tg3_flags |= TG3_FLAG_NVRAM;
  10128. if (tg3_nvram_lock(tp)) {
  10129. netdev_warn(tp->dev,
  10130. "Cannot get nvram lock, %s failed\n",
  10131. __func__);
  10132. return;
  10133. }
  10134. tg3_enable_nvram_access(tp);
  10135. tp->nvram_size = 0;
  10136. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
  10137. tg3_get_5752_nvram_info(tp);
  10138. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
  10139. tg3_get_5755_nvram_info(tp);
  10140. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
  10141. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  10142. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  10143. tg3_get_5787_nvram_info(tp);
  10144. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
  10145. tg3_get_5761_nvram_info(tp);
  10146. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  10147. tg3_get_5906_nvram_info(tp);
  10148. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
  10149. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  10150. tg3_get_57780_nvram_info(tp);
  10151. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  10152. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
  10153. tg3_get_5717_nvram_info(tp);
  10154. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
  10155. tg3_get_5720_nvram_info(tp);
  10156. else
  10157. tg3_get_nvram_info(tp);
  10158. if (tp->nvram_size == 0)
  10159. tg3_get_nvram_size(tp);
  10160. tg3_disable_nvram_access(tp);
  10161. tg3_nvram_unlock(tp);
  10162. } else {
  10163. tp->tg3_flags &= ~(TG3_FLAG_NVRAM | TG3_FLAG_NVRAM_BUFFERED);
  10164. tg3_get_eeprom_size(tp);
  10165. }
  10166. }
  10167. static int tg3_nvram_write_block_using_eeprom(struct tg3 *tp,
  10168. u32 offset, u32 len, u8 *buf)
  10169. {
  10170. int i, j, rc = 0;
  10171. u32 val;
  10172. for (i = 0; i < len; i += 4) {
  10173. u32 addr;
  10174. __be32 data;
  10175. addr = offset + i;
  10176. memcpy(&data, buf + i, 4);
  10177. /*
  10178. * The SEEPROM interface expects the data to always be opposite
  10179. * the native endian format. We accomplish this by reversing
  10180. * all the operations that would have been performed on the
  10181. * data from a call to tg3_nvram_read_be32().
  10182. */
  10183. tw32(GRC_EEPROM_DATA, swab32(be32_to_cpu(data)));
  10184. val = tr32(GRC_EEPROM_ADDR);
  10185. tw32(GRC_EEPROM_ADDR, val | EEPROM_ADDR_COMPLETE);
  10186. val &= ~(EEPROM_ADDR_ADDR_MASK | EEPROM_ADDR_DEVID_MASK |
  10187. EEPROM_ADDR_READ);
  10188. tw32(GRC_EEPROM_ADDR, val |
  10189. (0 << EEPROM_ADDR_DEVID_SHIFT) |
  10190. (addr & EEPROM_ADDR_ADDR_MASK) |
  10191. EEPROM_ADDR_START |
  10192. EEPROM_ADDR_WRITE);
  10193. for (j = 0; j < 1000; j++) {
  10194. val = tr32(GRC_EEPROM_ADDR);
  10195. if (val & EEPROM_ADDR_COMPLETE)
  10196. break;
  10197. msleep(1);
  10198. }
  10199. if (!(val & EEPROM_ADDR_COMPLETE)) {
  10200. rc = -EBUSY;
  10201. break;
  10202. }
  10203. }
  10204. return rc;
  10205. }
  10206. /* offset and length are dword aligned */
  10207. static int tg3_nvram_write_block_unbuffered(struct tg3 *tp, u32 offset, u32 len,
  10208. u8 *buf)
  10209. {
  10210. int ret = 0;
  10211. u32 pagesize = tp->nvram_pagesize;
  10212. u32 pagemask = pagesize - 1;
  10213. u32 nvram_cmd;
  10214. u8 *tmp;
  10215. tmp = kmalloc(pagesize, GFP_KERNEL);
  10216. if (tmp == NULL)
  10217. return -ENOMEM;
  10218. while (len) {
  10219. int j;
  10220. u32 phy_addr, page_off, size;
  10221. phy_addr = offset & ~pagemask;
  10222. for (j = 0; j < pagesize; j += 4) {
  10223. ret = tg3_nvram_read_be32(tp, phy_addr + j,
  10224. (__be32 *) (tmp + j));
  10225. if (ret)
  10226. break;
  10227. }
  10228. if (ret)
  10229. break;
  10230. page_off = offset & pagemask;
  10231. size = pagesize;
  10232. if (len < size)
  10233. size = len;
  10234. len -= size;
  10235. memcpy(tmp + page_off, buf, size);
  10236. offset = offset + (pagesize - page_off);
  10237. tg3_enable_nvram_access(tp);
  10238. /*
  10239. * Before we can erase the flash page, we need
  10240. * to issue a special "write enable" command.
  10241. */
  10242. nvram_cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
  10243. if (tg3_nvram_exec_cmd(tp, nvram_cmd))
  10244. break;
  10245. /* Erase the target page */
  10246. tw32(NVRAM_ADDR, phy_addr);
  10247. nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE | NVRAM_CMD_WR |
  10248. NVRAM_CMD_FIRST | NVRAM_CMD_LAST | NVRAM_CMD_ERASE;
  10249. if (tg3_nvram_exec_cmd(tp, nvram_cmd))
  10250. break;
  10251. /* Issue another write enable to start the write. */
  10252. nvram_cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
  10253. if (tg3_nvram_exec_cmd(tp, nvram_cmd))
  10254. break;
  10255. for (j = 0; j < pagesize; j += 4) {
  10256. __be32 data;
  10257. data = *((__be32 *) (tmp + j));
  10258. tw32(NVRAM_WRDATA, be32_to_cpu(data));
  10259. tw32(NVRAM_ADDR, phy_addr + j);
  10260. nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE |
  10261. NVRAM_CMD_WR;
  10262. if (j == 0)
  10263. nvram_cmd |= NVRAM_CMD_FIRST;
  10264. else if (j == (pagesize - 4))
  10265. nvram_cmd |= NVRAM_CMD_LAST;
  10266. if ((ret = tg3_nvram_exec_cmd(tp, nvram_cmd)))
  10267. break;
  10268. }
  10269. if (ret)
  10270. break;
  10271. }
  10272. nvram_cmd = NVRAM_CMD_WRDI | NVRAM_CMD_GO | NVRAM_CMD_DONE;
  10273. tg3_nvram_exec_cmd(tp, nvram_cmd);
  10274. kfree(tmp);
  10275. return ret;
  10276. }
  10277. /* offset and length are dword aligned */
  10278. static int tg3_nvram_write_block_buffered(struct tg3 *tp, u32 offset, u32 len,
  10279. u8 *buf)
  10280. {
  10281. int i, ret = 0;
  10282. for (i = 0; i < len; i += 4, offset += 4) {
  10283. u32 page_off, phy_addr, nvram_cmd;
  10284. __be32 data;
  10285. memcpy(&data, buf + i, 4);
  10286. tw32(NVRAM_WRDATA, be32_to_cpu(data));
  10287. page_off = offset % tp->nvram_pagesize;
  10288. phy_addr = tg3_nvram_phys_addr(tp, offset);
  10289. tw32(NVRAM_ADDR, phy_addr);
  10290. nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE | NVRAM_CMD_WR;
  10291. if (page_off == 0 || i == 0)
  10292. nvram_cmd |= NVRAM_CMD_FIRST;
  10293. if (page_off == (tp->nvram_pagesize - 4))
  10294. nvram_cmd |= NVRAM_CMD_LAST;
  10295. if (i == (len - 4))
  10296. nvram_cmd |= NVRAM_CMD_LAST;
  10297. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5752 &&
  10298. !(tp->tg3_flags3 & TG3_FLG3_5755_PLUS) &&
  10299. (tp->nvram_jedecnum == JEDEC_ST) &&
  10300. (nvram_cmd & NVRAM_CMD_FIRST)) {
  10301. if ((ret = tg3_nvram_exec_cmd(tp,
  10302. NVRAM_CMD_WREN | NVRAM_CMD_GO |
  10303. NVRAM_CMD_DONE)))
  10304. break;
  10305. }
  10306. if (!(tp->tg3_flags2 & TG3_FLG2_FLASH)) {
  10307. /* We always do complete word writes to eeprom. */
  10308. nvram_cmd |= (NVRAM_CMD_FIRST | NVRAM_CMD_LAST);
  10309. }
  10310. if ((ret = tg3_nvram_exec_cmd(tp, nvram_cmd)))
  10311. break;
  10312. }
  10313. return ret;
  10314. }
  10315. /* offset and length are dword aligned */
  10316. static int tg3_nvram_write_block(struct tg3 *tp, u32 offset, u32 len, u8 *buf)
  10317. {
  10318. int ret;
  10319. if (tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT) {
  10320. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl &
  10321. ~GRC_LCLCTRL_GPIO_OUTPUT1);
  10322. udelay(40);
  10323. }
  10324. if (!(tp->tg3_flags & TG3_FLAG_NVRAM)) {
  10325. ret = tg3_nvram_write_block_using_eeprom(tp, offset, len, buf);
  10326. } else {
  10327. u32 grc_mode;
  10328. ret = tg3_nvram_lock(tp);
  10329. if (ret)
  10330. return ret;
  10331. tg3_enable_nvram_access(tp);
  10332. if ((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
  10333. !(tp->tg3_flags3 & TG3_FLG3_PROTECTED_NVRAM))
  10334. tw32(NVRAM_WRITE1, 0x406);
  10335. grc_mode = tr32(GRC_MODE);
  10336. tw32(GRC_MODE, grc_mode | GRC_MODE_NVRAM_WR_ENABLE);
  10337. if ((tp->tg3_flags & TG3_FLAG_NVRAM_BUFFERED) ||
  10338. !(tp->tg3_flags2 & TG3_FLG2_FLASH)) {
  10339. ret = tg3_nvram_write_block_buffered(tp, offset, len,
  10340. buf);
  10341. } else {
  10342. ret = tg3_nvram_write_block_unbuffered(tp, offset, len,
  10343. buf);
  10344. }
  10345. grc_mode = tr32(GRC_MODE);
  10346. tw32(GRC_MODE, grc_mode & ~GRC_MODE_NVRAM_WR_ENABLE);
  10347. tg3_disable_nvram_access(tp);
  10348. tg3_nvram_unlock(tp);
  10349. }
  10350. if (tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT) {
  10351. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
  10352. udelay(40);
  10353. }
  10354. return ret;
  10355. }
  10356. struct subsys_tbl_ent {
  10357. u16 subsys_vendor, subsys_devid;
  10358. u32 phy_id;
  10359. };
  10360. static struct subsys_tbl_ent subsys_id_to_phy_id[] __devinitdata = {
  10361. /* Broadcom boards. */
  10362. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  10363. TG3PCI_SUBDEVICE_ID_BROADCOM_95700A6, TG3_PHY_ID_BCM5401 },
  10364. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  10365. TG3PCI_SUBDEVICE_ID_BROADCOM_95701A5, TG3_PHY_ID_BCM5701 },
  10366. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  10367. TG3PCI_SUBDEVICE_ID_BROADCOM_95700T6, TG3_PHY_ID_BCM8002 },
  10368. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  10369. TG3PCI_SUBDEVICE_ID_BROADCOM_95700A9, 0 },
  10370. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  10371. TG3PCI_SUBDEVICE_ID_BROADCOM_95701T1, TG3_PHY_ID_BCM5701 },
  10372. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  10373. TG3PCI_SUBDEVICE_ID_BROADCOM_95701T8, TG3_PHY_ID_BCM5701 },
  10374. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  10375. TG3PCI_SUBDEVICE_ID_BROADCOM_95701A7, 0 },
  10376. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  10377. TG3PCI_SUBDEVICE_ID_BROADCOM_95701A10, TG3_PHY_ID_BCM5701 },
  10378. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  10379. TG3PCI_SUBDEVICE_ID_BROADCOM_95701A12, TG3_PHY_ID_BCM5701 },
  10380. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  10381. TG3PCI_SUBDEVICE_ID_BROADCOM_95703AX1, TG3_PHY_ID_BCM5703 },
  10382. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  10383. TG3PCI_SUBDEVICE_ID_BROADCOM_95703AX2, TG3_PHY_ID_BCM5703 },
  10384. /* 3com boards. */
  10385. { TG3PCI_SUBVENDOR_ID_3COM,
  10386. TG3PCI_SUBDEVICE_ID_3COM_3C996T, TG3_PHY_ID_BCM5401 },
  10387. { TG3PCI_SUBVENDOR_ID_3COM,
  10388. TG3PCI_SUBDEVICE_ID_3COM_3C996BT, TG3_PHY_ID_BCM5701 },
  10389. { TG3PCI_SUBVENDOR_ID_3COM,
  10390. TG3PCI_SUBDEVICE_ID_3COM_3C996SX, 0 },
  10391. { TG3PCI_SUBVENDOR_ID_3COM,
  10392. TG3PCI_SUBDEVICE_ID_3COM_3C1000T, TG3_PHY_ID_BCM5701 },
  10393. { TG3PCI_SUBVENDOR_ID_3COM,
  10394. TG3PCI_SUBDEVICE_ID_3COM_3C940BR01, TG3_PHY_ID_BCM5701 },
  10395. /* DELL boards. */
  10396. { TG3PCI_SUBVENDOR_ID_DELL,
  10397. TG3PCI_SUBDEVICE_ID_DELL_VIPER, TG3_PHY_ID_BCM5401 },
  10398. { TG3PCI_SUBVENDOR_ID_DELL,
  10399. TG3PCI_SUBDEVICE_ID_DELL_JAGUAR, TG3_PHY_ID_BCM5401 },
  10400. { TG3PCI_SUBVENDOR_ID_DELL,
  10401. TG3PCI_SUBDEVICE_ID_DELL_MERLOT, TG3_PHY_ID_BCM5411 },
  10402. { TG3PCI_SUBVENDOR_ID_DELL,
  10403. TG3PCI_SUBDEVICE_ID_DELL_SLIM_MERLOT, TG3_PHY_ID_BCM5411 },
  10404. /* Compaq boards. */
  10405. { TG3PCI_SUBVENDOR_ID_COMPAQ,
  10406. TG3PCI_SUBDEVICE_ID_COMPAQ_BANSHEE, TG3_PHY_ID_BCM5701 },
  10407. { TG3PCI_SUBVENDOR_ID_COMPAQ,
  10408. TG3PCI_SUBDEVICE_ID_COMPAQ_BANSHEE_2, TG3_PHY_ID_BCM5701 },
  10409. { TG3PCI_SUBVENDOR_ID_COMPAQ,
  10410. TG3PCI_SUBDEVICE_ID_COMPAQ_CHANGELING, 0 },
  10411. { TG3PCI_SUBVENDOR_ID_COMPAQ,
  10412. TG3PCI_SUBDEVICE_ID_COMPAQ_NC7780, TG3_PHY_ID_BCM5701 },
  10413. { TG3PCI_SUBVENDOR_ID_COMPAQ,
  10414. TG3PCI_SUBDEVICE_ID_COMPAQ_NC7780_2, TG3_PHY_ID_BCM5701 },
  10415. /* IBM boards. */
  10416. { TG3PCI_SUBVENDOR_ID_IBM,
  10417. TG3PCI_SUBDEVICE_ID_IBM_5703SAX2, 0 }
  10418. };
  10419. static struct subsys_tbl_ent * __devinit tg3_lookup_by_subsys(struct tg3 *tp)
  10420. {
  10421. int i;
  10422. for (i = 0; i < ARRAY_SIZE(subsys_id_to_phy_id); i++) {
  10423. if ((subsys_id_to_phy_id[i].subsys_vendor ==
  10424. tp->pdev->subsystem_vendor) &&
  10425. (subsys_id_to_phy_id[i].subsys_devid ==
  10426. tp->pdev->subsystem_device))
  10427. return &subsys_id_to_phy_id[i];
  10428. }
  10429. return NULL;
  10430. }
  10431. static void __devinit tg3_get_eeprom_hw_cfg(struct tg3 *tp)
  10432. {
  10433. u32 val;
  10434. u16 pmcsr;
  10435. /* On some early chips the SRAM cannot be accessed in D3hot state,
  10436. * so need make sure we're in D0.
  10437. */
  10438. pci_read_config_word(tp->pdev, tp->pm_cap + PCI_PM_CTRL, &pmcsr);
  10439. pmcsr &= ~PCI_PM_CTRL_STATE_MASK;
  10440. pci_write_config_word(tp->pdev, tp->pm_cap + PCI_PM_CTRL, pmcsr);
  10441. msleep(1);
  10442. /* Make sure register accesses (indirect or otherwise)
  10443. * will function correctly.
  10444. */
  10445. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  10446. tp->misc_host_ctrl);
  10447. /* The memory arbiter has to be enabled in order for SRAM accesses
  10448. * to succeed. Normally on powerup the tg3 chip firmware will make
  10449. * sure it is enabled, but other entities such as system netboot
  10450. * code might disable it.
  10451. */
  10452. val = tr32(MEMARB_MODE);
  10453. tw32(MEMARB_MODE, val | MEMARB_MODE_ENABLE);
  10454. tp->phy_id = TG3_PHY_ID_INVALID;
  10455. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  10456. /* Assume an onboard device and WOL capable by default. */
  10457. tp->tg3_flags |= TG3_FLAG_EEPROM_WRITE_PROT | TG3_FLAG_WOL_CAP;
  10458. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  10459. if (!(tr32(PCIE_TRANSACTION_CFG) & PCIE_TRANS_CFG_LOM)) {
  10460. tp->tg3_flags &= ~TG3_FLAG_EEPROM_WRITE_PROT;
  10461. tp->tg3_flags2 |= TG3_FLG2_IS_NIC;
  10462. }
  10463. val = tr32(VCPU_CFGSHDW);
  10464. if (val & VCPU_CFGSHDW_ASPM_DBNC)
  10465. tp->tg3_flags |= TG3_FLAG_ASPM_WORKAROUND;
  10466. if ((val & VCPU_CFGSHDW_WOL_ENABLE) &&
  10467. (val & VCPU_CFGSHDW_WOL_MAGPKT))
  10468. tp->tg3_flags |= TG3_FLAG_WOL_ENABLE;
  10469. goto done;
  10470. }
  10471. tg3_read_mem(tp, NIC_SRAM_DATA_SIG, &val);
  10472. if (val == NIC_SRAM_DATA_SIG_MAGIC) {
  10473. u32 nic_cfg, led_cfg;
  10474. u32 nic_phy_id, ver, cfg2 = 0, cfg4 = 0, eeprom_phy_id;
  10475. int eeprom_phy_serdes = 0;
  10476. tg3_read_mem(tp, NIC_SRAM_DATA_CFG, &nic_cfg);
  10477. tp->nic_sram_data_cfg = nic_cfg;
  10478. tg3_read_mem(tp, NIC_SRAM_DATA_VER, &ver);
  10479. ver >>= NIC_SRAM_DATA_VER_SHIFT;
  10480. if ((GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700) &&
  10481. (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701) &&
  10482. (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5703) &&
  10483. (ver > 0) && (ver < 0x100))
  10484. tg3_read_mem(tp, NIC_SRAM_DATA_CFG_2, &cfg2);
  10485. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  10486. tg3_read_mem(tp, NIC_SRAM_DATA_CFG_4, &cfg4);
  10487. if ((nic_cfg & NIC_SRAM_DATA_CFG_PHY_TYPE_MASK) ==
  10488. NIC_SRAM_DATA_CFG_PHY_TYPE_FIBER)
  10489. eeprom_phy_serdes = 1;
  10490. tg3_read_mem(tp, NIC_SRAM_DATA_PHY_ID, &nic_phy_id);
  10491. if (nic_phy_id != 0) {
  10492. u32 id1 = nic_phy_id & NIC_SRAM_DATA_PHY_ID1_MASK;
  10493. u32 id2 = nic_phy_id & NIC_SRAM_DATA_PHY_ID2_MASK;
  10494. eeprom_phy_id = (id1 >> 16) << 10;
  10495. eeprom_phy_id |= (id2 & 0xfc00) << 16;
  10496. eeprom_phy_id |= (id2 & 0x03ff) << 0;
  10497. } else
  10498. eeprom_phy_id = 0;
  10499. tp->phy_id = eeprom_phy_id;
  10500. if (eeprom_phy_serdes) {
  10501. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  10502. tp->phy_flags |= TG3_PHYFLG_PHY_SERDES;
  10503. else
  10504. tp->phy_flags |= TG3_PHYFLG_MII_SERDES;
  10505. }
  10506. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS)
  10507. led_cfg = cfg2 & (NIC_SRAM_DATA_CFG_LED_MODE_MASK |
  10508. SHASTA_EXT_LED_MODE_MASK);
  10509. else
  10510. led_cfg = nic_cfg & NIC_SRAM_DATA_CFG_LED_MODE_MASK;
  10511. switch (led_cfg) {
  10512. default:
  10513. case NIC_SRAM_DATA_CFG_LED_MODE_PHY_1:
  10514. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  10515. break;
  10516. case NIC_SRAM_DATA_CFG_LED_MODE_PHY_2:
  10517. tp->led_ctrl = LED_CTRL_MODE_PHY_2;
  10518. break;
  10519. case NIC_SRAM_DATA_CFG_LED_MODE_MAC:
  10520. tp->led_ctrl = LED_CTRL_MODE_MAC;
  10521. /* Default to PHY_1_MODE if 0 (MAC_MODE) is
  10522. * read on some older 5700/5701 bootcode.
  10523. */
  10524. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  10525. ASIC_REV_5700 ||
  10526. GET_ASIC_REV(tp->pci_chip_rev_id) ==
  10527. ASIC_REV_5701)
  10528. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  10529. break;
  10530. case SHASTA_EXT_LED_SHARED:
  10531. tp->led_ctrl = LED_CTRL_MODE_SHARED;
  10532. if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0 &&
  10533. tp->pci_chip_rev_id != CHIPREV_ID_5750_A1)
  10534. tp->led_ctrl |= (LED_CTRL_MODE_PHY_1 |
  10535. LED_CTRL_MODE_PHY_2);
  10536. break;
  10537. case SHASTA_EXT_LED_MAC:
  10538. tp->led_ctrl = LED_CTRL_MODE_SHASTA_MAC;
  10539. break;
  10540. case SHASTA_EXT_LED_COMBO:
  10541. tp->led_ctrl = LED_CTRL_MODE_COMBO;
  10542. if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0)
  10543. tp->led_ctrl |= (LED_CTRL_MODE_PHY_1 |
  10544. LED_CTRL_MODE_PHY_2);
  10545. break;
  10546. }
  10547. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  10548. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) &&
  10549. tp->pdev->subsystem_vendor == PCI_VENDOR_ID_DELL)
  10550. tp->led_ctrl = LED_CTRL_MODE_PHY_2;
  10551. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX)
  10552. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  10553. if (nic_cfg & NIC_SRAM_DATA_CFG_EEPROM_WP) {
  10554. tp->tg3_flags |= TG3_FLAG_EEPROM_WRITE_PROT;
  10555. if ((tp->pdev->subsystem_vendor ==
  10556. PCI_VENDOR_ID_ARIMA) &&
  10557. (tp->pdev->subsystem_device == 0x205a ||
  10558. tp->pdev->subsystem_device == 0x2063))
  10559. tp->tg3_flags &= ~TG3_FLAG_EEPROM_WRITE_PROT;
  10560. } else {
  10561. tp->tg3_flags &= ~TG3_FLAG_EEPROM_WRITE_PROT;
  10562. tp->tg3_flags2 |= TG3_FLG2_IS_NIC;
  10563. }
  10564. if (nic_cfg & NIC_SRAM_DATA_CFG_ASF_ENABLE) {
  10565. tp->tg3_flags |= TG3_FLAG_ENABLE_ASF;
  10566. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS)
  10567. tp->tg3_flags2 |= TG3_FLG2_ASF_NEW_HANDSHAKE;
  10568. }
  10569. if ((nic_cfg & NIC_SRAM_DATA_CFG_APE_ENABLE) &&
  10570. (tp->tg3_flags2 & TG3_FLG2_5750_PLUS))
  10571. tp->tg3_flags3 |= TG3_FLG3_ENABLE_APE;
  10572. if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES &&
  10573. !(nic_cfg & NIC_SRAM_DATA_CFG_FIBER_WOL))
  10574. tp->tg3_flags &= ~TG3_FLAG_WOL_CAP;
  10575. if ((tp->tg3_flags & TG3_FLAG_WOL_CAP) &&
  10576. (nic_cfg & NIC_SRAM_DATA_CFG_WOL_ENABLE))
  10577. tp->tg3_flags |= TG3_FLAG_WOL_ENABLE;
  10578. if (cfg2 & (1 << 17))
  10579. tp->phy_flags |= TG3_PHYFLG_CAPACITIVE_COUPLING;
  10580. /* serdes signal pre-emphasis in register 0x590 set by */
  10581. /* bootcode if bit 18 is set */
  10582. if (cfg2 & (1 << 18))
  10583. tp->phy_flags |= TG3_PHYFLG_SERDES_PREEMPHASIS;
  10584. if (((tp->tg3_flags3 & TG3_FLG3_57765_PLUS) ||
  10585. ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
  10586. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX))) &&
  10587. (cfg2 & NIC_SRAM_DATA_CFG_2_APD_EN))
  10588. tp->phy_flags |= TG3_PHYFLG_ENABLE_APD;
  10589. if ((tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) &&
  10590. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785 &&
  10591. !(tp->tg3_flags3 & TG3_FLG3_57765_PLUS)) {
  10592. u32 cfg3;
  10593. tg3_read_mem(tp, NIC_SRAM_DATA_CFG_3, &cfg3);
  10594. if (cfg3 & NIC_SRAM_ASPM_DEBOUNCE)
  10595. tp->tg3_flags |= TG3_FLAG_ASPM_WORKAROUND;
  10596. }
  10597. if (cfg4 & NIC_SRAM_RGMII_INBAND_DISABLE)
  10598. tp->tg3_flags3 |= TG3_FLG3_RGMII_INBAND_DISABLE;
  10599. if (cfg4 & NIC_SRAM_RGMII_EXT_IBND_RX_EN)
  10600. tp->tg3_flags3 |= TG3_FLG3_RGMII_EXT_IBND_RX_EN;
  10601. if (cfg4 & NIC_SRAM_RGMII_EXT_IBND_TX_EN)
  10602. tp->tg3_flags3 |= TG3_FLG3_RGMII_EXT_IBND_TX_EN;
  10603. }
  10604. done:
  10605. if (tp->tg3_flags & TG3_FLAG_WOL_CAP)
  10606. device_set_wakeup_enable(&tp->pdev->dev,
  10607. tp->tg3_flags & TG3_FLAG_WOL_ENABLE);
  10608. else
  10609. device_set_wakeup_capable(&tp->pdev->dev, false);
  10610. }
  10611. static int __devinit tg3_issue_otp_command(struct tg3 *tp, u32 cmd)
  10612. {
  10613. int i;
  10614. u32 val;
  10615. tw32(OTP_CTRL, cmd | OTP_CTRL_OTP_CMD_START);
  10616. tw32(OTP_CTRL, cmd);
  10617. /* Wait for up to 1 ms for command to execute. */
  10618. for (i = 0; i < 100; i++) {
  10619. val = tr32(OTP_STATUS);
  10620. if (val & OTP_STATUS_CMD_DONE)
  10621. break;
  10622. udelay(10);
  10623. }
  10624. return (val & OTP_STATUS_CMD_DONE) ? 0 : -EBUSY;
  10625. }
  10626. /* Read the gphy configuration from the OTP region of the chip. The gphy
  10627. * configuration is a 32-bit value that straddles the alignment boundary.
  10628. * We do two 32-bit reads and then shift and merge the results.
  10629. */
  10630. static u32 __devinit tg3_read_otp_phycfg(struct tg3 *tp)
  10631. {
  10632. u32 bhalf_otp, thalf_otp;
  10633. tw32(OTP_MODE, OTP_MODE_OTP_THRU_GRC);
  10634. if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_INIT))
  10635. return 0;
  10636. tw32(OTP_ADDRESS, OTP_ADDRESS_MAGIC1);
  10637. if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_READ))
  10638. return 0;
  10639. thalf_otp = tr32(OTP_READ_DATA);
  10640. tw32(OTP_ADDRESS, OTP_ADDRESS_MAGIC2);
  10641. if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_READ))
  10642. return 0;
  10643. bhalf_otp = tr32(OTP_READ_DATA);
  10644. return ((thalf_otp & 0x0000ffff) << 16) | (bhalf_otp >> 16);
  10645. }
  10646. static void __devinit tg3_phy_init_link_config(struct tg3 *tp)
  10647. {
  10648. u32 adv = ADVERTISED_Autoneg |
  10649. ADVERTISED_Pause;
  10650. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY))
  10651. adv |= ADVERTISED_1000baseT_Half |
  10652. ADVERTISED_1000baseT_Full;
  10653. if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
  10654. adv |= ADVERTISED_100baseT_Half |
  10655. ADVERTISED_100baseT_Full |
  10656. ADVERTISED_10baseT_Half |
  10657. ADVERTISED_10baseT_Full |
  10658. ADVERTISED_TP;
  10659. else
  10660. adv |= ADVERTISED_FIBRE;
  10661. tp->link_config.advertising = adv;
  10662. tp->link_config.speed = SPEED_INVALID;
  10663. tp->link_config.duplex = DUPLEX_INVALID;
  10664. tp->link_config.autoneg = AUTONEG_ENABLE;
  10665. tp->link_config.active_speed = SPEED_INVALID;
  10666. tp->link_config.active_duplex = DUPLEX_INVALID;
  10667. tp->link_config.orig_speed = SPEED_INVALID;
  10668. tp->link_config.orig_duplex = DUPLEX_INVALID;
  10669. tp->link_config.orig_autoneg = AUTONEG_INVALID;
  10670. }
  10671. static int __devinit tg3_phy_probe(struct tg3 *tp)
  10672. {
  10673. u32 hw_phy_id_1, hw_phy_id_2;
  10674. u32 hw_phy_id, hw_phy_id_masked;
  10675. int err;
  10676. /* flow control autonegotiation is default behavior */
  10677. tp->tg3_flags |= TG3_FLAG_PAUSE_AUTONEG;
  10678. tp->link_config.flowctrl = FLOW_CTRL_TX | FLOW_CTRL_RX;
  10679. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB)
  10680. return tg3_phy_init(tp);
  10681. /* Reading the PHY ID register can conflict with ASF
  10682. * firmware access to the PHY hardware.
  10683. */
  10684. err = 0;
  10685. if ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) ||
  10686. (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)) {
  10687. hw_phy_id = hw_phy_id_masked = TG3_PHY_ID_INVALID;
  10688. } else {
  10689. /* Now read the physical PHY_ID from the chip and verify
  10690. * that it is sane. If it doesn't look good, we fall back
  10691. * to either the hard-coded table based PHY_ID and failing
  10692. * that the value found in the eeprom area.
  10693. */
  10694. err |= tg3_readphy(tp, MII_PHYSID1, &hw_phy_id_1);
  10695. err |= tg3_readphy(tp, MII_PHYSID2, &hw_phy_id_2);
  10696. hw_phy_id = (hw_phy_id_1 & 0xffff) << 10;
  10697. hw_phy_id |= (hw_phy_id_2 & 0xfc00) << 16;
  10698. hw_phy_id |= (hw_phy_id_2 & 0x03ff) << 0;
  10699. hw_phy_id_masked = hw_phy_id & TG3_PHY_ID_MASK;
  10700. }
  10701. if (!err && TG3_KNOWN_PHY_ID(hw_phy_id_masked)) {
  10702. tp->phy_id = hw_phy_id;
  10703. if (hw_phy_id_masked == TG3_PHY_ID_BCM8002)
  10704. tp->phy_flags |= TG3_PHYFLG_PHY_SERDES;
  10705. else
  10706. tp->phy_flags &= ~TG3_PHYFLG_PHY_SERDES;
  10707. } else {
  10708. if (tp->phy_id != TG3_PHY_ID_INVALID) {
  10709. /* Do nothing, phy ID already set up in
  10710. * tg3_get_eeprom_hw_cfg().
  10711. */
  10712. } else {
  10713. struct subsys_tbl_ent *p;
  10714. /* No eeprom signature? Try the hardcoded
  10715. * subsys device table.
  10716. */
  10717. p = tg3_lookup_by_subsys(tp);
  10718. if (!p)
  10719. return -ENODEV;
  10720. tp->phy_id = p->phy_id;
  10721. if (!tp->phy_id ||
  10722. tp->phy_id == TG3_PHY_ID_BCM8002)
  10723. tp->phy_flags |= TG3_PHYFLG_PHY_SERDES;
  10724. }
  10725. }
  10726. if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES) &&
  10727. ((tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718 &&
  10728. tp->pci_chip_rev_id != CHIPREV_ID_5717_A0) ||
  10729. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765 &&
  10730. tp->pci_chip_rev_id != CHIPREV_ID_57765_A0)))
  10731. tp->phy_flags |= TG3_PHYFLG_EEE_CAP;
  10732. tg3_phy_init_link_config(tp);
  10733. if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES) &&
  10734. !(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) &&
  10735. !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF)) {
  10736. u32 bmsr, adv_reg, tg3_ctrl, mask;
  10737. tg3_readphy(tp, MII_BMSR, &bmsr);
  10738. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  10739. (bmsr & BMSR_LSTATUS))
  10740. goto skip_phy_reset;
  10741. err = tg3_phy_reset(tp);
  10742. if (err)
  10743. return err;
  10744. adv_reg = (ADVERTISE_10HALF | ADVERTISE_10FULL |
  10745. ADVERTISE_100HALF | ADVERTISE_100FULL |
  10746. ADVERTISE_CSMA | ADVERTISE_PAUSE_CAP);
  10747. tg3_ctrl = 0;
  10748. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY)) {
  10749. tg3_ctrl = (MII_TG3_CTRL_ADV_1000_HALF |
  10750. MII_TG3_CTRL_ADV_1000_FULL);
  10751. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  10752. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0)
  10753. tg3_ctrl |= (MII_TG3_CTRL_AS_MASTER |
  10754. MII_TG3_CTRL_ENABLE_AS_MASTER);
  10755. }
  10756. mask = (ADVERTISED_10baseT_Half | ADVERTISED_10baseT_Full |
  10757. ADVERTISED_100baseT_Half | ADVERTISED_100baseT_Full |
  10758. ADVERTISED_1000baseT_Half | ADVERTISED_1000baseT_Full);
  10759. if (!tg3_copper_is_advertising_all(tp, mask)) {
  10760. tg3_writephy(tp, MII_ADVERTISE, adv_reg);
  10761. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY))
  10762. tg3_writephy(tp, MII_TG3_CTRL, tg3_ctrl);
  10763. tg3_writephy(tp, MII_BMCR,
  10764. BMCR_ANENABLE | BMCR_ANRESTART);
  10765. }
  10766. tg3_phy_set_wirespeed(tp);
  10767. tg3_writephy(tp, MII_ADVERTISE, adv_reg);
  10768. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY))
  10769. tg3_writephy(tp, MII_TG3_CTRL, tg3_ctrl);
  10770. }
  10771. skip_phy_reset:
  10772. if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
  10773. err = tg3_init_5401phy_dsp(tp);
  10774. if (err)
  10775. return err;
  10776. err = tg3_init_5401phy_dsp(tp);
  10777. }
  10778. return err;
  10779. }
  10780. static void __devinit tg3_read_vpd(struct tg3 *tp)
  10781. {
  10782. u8 *vpd_data;
  10783. unsigned int block_end, rosize, len;
  10784. int j, i = 0;
  10785. vpd_data = (u8 *)tg3_vpd_readblock(tp);
  10786. if (!vpd_data)
  10787. goto out_no_vpd;
  10788. i = pci_vpd_find_tag(vpd_data, 0, TG3_NVM_VPD_LEN,
  10789. PCI_VPD_LRDT_RO_DATA);
  10790. if (i < 0)
  10791. goto out_not_found;
  10792. rosize = pci_vpd_lrdt_size(&vpd_data[i]);
  10793. block_end = i + PCI_VPD_LRDT_TAG_SIZE + rosize;
  10794. i += PCI_VPD_LRDT_TAG_SIZE;
  10795. if (block_end > TG3_NVM_VPD_LEN)
  10796. goto out_not_found;
  10797. j = pci_vpd_find_info_keyword(vpd_data, i, rosize,
  10798. PCI_VPD_RO_KEYWORD_MFR_ID);
  10799. if (j > 0) {
  10800. len = pci_vpd_info_field_size(&vpd_data[j]);
  10801. j += PCI_VPD_INFO_FLD_HDR_SIZE;
  10802. if (j + len > block_end || len != 4 ||
  10803. memcmp(&vpd_data[j], "1028", 4))
  10804. goto partno;
  10805. j = pci_vpd_find_info_keyword(vpd_data, i, rosize,
  10806. PCI_VPD_RO_KEYWORD_VENDOR0);
  10807. if (j < 0)
  10808. goto partno;
  10809. len = pci_vpd_info_field_size(&vpd_data[j]);
  10810. j += PCI_VPD_INFO_FLD_HDR_SIZE;
  10811. if (j + len > block_end)
  10812. goto partno;
  10813. memcpy(tp->fw_ver, &vpd_data[j], len);
  10814. strncat(tp->fw_ver, " bc ", TG3_NVM_VPD_LEN - len - 1);
  10815. }
  10816. partno:
  10817. i = pci_vpd_find_info_keyword(vpd_data, i, rosize,
  10818. PCI_VPD_RO_KEYWORD_PARTNO);
  10819. if (i < 0)
  10820. goto out_not_found;
  10821. len = pci_vpd_info_field_size(&vpd_data[i]);
  10822. i += PCI_VPD_INFO_FLD_HDR_SIZE;
  10823. if (len > TG3_BPN_SIZE ||
  10824. (len + i) > TG3_NVM_VPD_LEN)
  10825. goto out_not_found;
  10826. memcpy(tp->board_part_number, &vpd_data[i], len);
  10827. out_not_found:
  10828. kfree(vpd_data);
  10829. if (tp->board_part_number[0])
  10830. return;
  10831. out_no_vpd:
  10832. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717) {
  10833. if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717)
  10834. strcpy(tp->board_part_number, "BCM5717");
  10835. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718)
  10836. strcpy(tp->board_part_number, "BCM5718");
  10837. else
  10838. goto nomatch;
  10839. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780) {
  10840. if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57780)
  10841. strcpy(tp->board_part_number, "BCM57780");
  10842. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57760)
  10843. strcpy(tp->board_part_number, "BCM57760");
  10844. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57790)
  10845. strcpy(tp->board_part_number, "BCM57790");
  10846. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57788)
  10847. strcpy(tp->board_part_number, "BCM57788");
  10848. else
  10849. goto nomatch;
  10850. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765) {
  10851. if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57761)
  10852. strcpy(tp->board_part_number, "BCM57761");
  10853. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57765)
  10854. strcpy(tp->board_part_number, "BCM57765");
  10855. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57781)
  10856. strcpy(tp->board_part_number, "BCM57781");
  10857. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57785)
  10858. strcpy(tp->board_part_number, "BCM57785");
  10859. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57791)
  10860. strcpy(tp->board_part_number, "BCM57791");
  10861. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57795)
  10862. strcpy(tp->board_part_number, "BCM57795");
  10863. else
  10864. goto nomatch;
  10865. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  10866. strcpy(tp->board_part_number, "BCM95906");
  10867. } else {
  10868. nomatch:
  10869. strcpy(tp->board_part_number, "none");
  10870. }
  10871. }
  10872. static int __devinit tg3_fw_img_is_valid(struct tg3 *tp, u32 offset)
  10873. {
  10874. u32 val;
  10875. if (tg3_nvram_read(tp, offset, &val) ||
  10876. (val & 0xfc000000) != 0x0c000000 ||
  10877. tg3_nvram_read(tp, offset + 4, &val) ||
  10878. val != 0)
  10879. return 0;
  10880. return 1;
  10881. }
  10882. static void __devinit tg3_read_bc_ver(struct tg3 *tp)
  10883. {
  10884. u32 val, offset, start, ver_offset;
  10885. int i, dst_off;
  10886. bool newver = false;
  10887. if (tg3_nvram_read(tp, 0xc, &offset) ||
  10888. tg3_nvram_read(tp, 0x4, &start))
  10889. return;
  10890. offset = tg3_nvram_logical_addr(tp, offset);
  10891. if (tg3_nvram_read(tp, offset, &val))
  10892. return;
  10893. if ((val & 0xfc000000) == 0x0c000000) {
  10894. if (tg3_nvram_read(tp, offset + 4, &val))
  10895. return;
  10896. if (val == 0)
  10897. newver = true;
  10898. }
  10899. dst_off = strlen(tp->fw_ver);
  10900. if (newver) {
  10901. if (TG3_VER_SIZE - dst_off < 16 ||
  10902. tg3_nvram_read(tp, offset + 8, &ver_offset))
  10903. return;
  10904. offset = offset + ver_offset - start;
  10905. for (i = 0; i < 16; i += 4) {
  10906. __be32 v;
  10907. if (tg3_nvram_read_be32(tp, offset + i, &v))
  10908. return;
  10909. memcpy(tp->fw_ver + dst_off + i, &v, sizeof(v));
  10910. }
  10911. } else {
  10912. u32 major, minor;
  10913. if (tg3_nvram_read(tp, TG3_NVM_PTREV_BCVER, &ver_offset))
  10914. return;
  10915. major = (ver_offset & TG3_NVM_BCVER_MAJMSK) >>
  10916. TG3_NVM_BCVER_MAJSFT;
  10917. minor = ver_offset & TG3_NVM_BCVER_MINMSK;
  10918. snprintf(&tp->fw_ver[dst_off], TG3_VER_SIZE - dst_off,
  10919. "v%d.%02d", major, minor);
  10920. }
  10921. }
  10922. static void __devinit tg3_read_hwsb_ver(struct tg3 *tp)
  10923. {
  10924. u32 val, major, minor;
  10925. /* Use native endian representation */
  10926. if (tg3_nvram_read(tp, TG3_NVM_HWSB_CFG1, &val))
  10927. return;
  10928. major = (val & TG3_NVM_HWSB_CFG1_MAJMSK) >>
  10929. TG3_NVM_HWSB_CFG1_MAJSFT;
  10930. minor = (val & TG3_NVM_HWSB_CFG1_MINMSK) >>
  10931. TG3_NVM_HWSB_CFG1_MINSFT;
  10932. snprintf(&tp->fw_ver[0], 32, "sb v%d.%02d", major, minor);
  10933. }
  10934. static void __devinit tg3_read_sb_ver(struct tg3 *tp, u32 val)
  10935. {
  10936. u32 offset, major, minor, build;
  10937. strncat(tp->fw_ver, "sb", TG3_VER_SIZE - strlen(tp->fw_ver) - 1);
  10938. if ((val & TG3_EEPROM_SB_FORMAT_MASK) != TG3_EEPROM_SB_FORMAT_1)
  10939. return;
  10940. switch (val & TG3_EEPROM_SB_REVISION_MASK) {
  10941. case TG3_EEPROM_SB_REVISION_0:
  10942. offset = TG3_EEPROM_SB_F1R0_EDH_OFF;
  10943. break;
  10944. case TG3_EEPROM_SB_REVISION_2:
  10945. offset = TG3_EEPROM_SB_F1R2_EDH_OFF;
  10946. break;
  10947. case TG3_EEPROM_SB_REVISION_3:
  10948. offset = TG3_EEPROM_SB_F1R3_EDH_OFF;
  10949. break;
  10950. case TG3_EEPROM_SB_REVISION_4:
  10951. offset = TG3_EEPROM_SB_F1R4_EDH_OFF;
  10952. break;
  10953. case TG3_EEPROM_SB_REVISION_5:
  10954. offset = TG3_EEPROM_SB_F1R5_EDH_OFF;
  10955. break;
  10956. case TG3_EEPROM_SB_REVISION_6:
  10957. offset = TG3_EEPROM_SB_F1R6_EDH_OFF;
  10958. break;
  10959. default:
  10960. return;
  10961. }
  10962. if (tg3_nvram_read(tp, offset, &val))
  10963. return;
  10964. build = (val & TG3_EEPROM_SB_EDH_BLD_MASK) >>
  10965. TG3_EEPROM_SB_EDH_BLD_SHFT;
  10966. major = (val & TG3_EEPROM_SB_EDH_MAJ_MASK) >>
  10967. TG3_EEPROM_SB_EDH_MAJ_SHFT;
  10968. minor = val & TG3_EEPROM_SB_EDH_MIN_MASK;
  10969. if (minor > 99 || build > 26)
  10970. return;
  10971. offset = strlen(tp->fw_ver);
  10972. snprintf(&tp->fw_ver[offset], TG3_VER_SIZE - offset,
  10973. " v%d.%02d", major, minor);
  10974. if (build > 0) {
  10975. offset = strlen(tp->fw_ver);
  10976. if (offset < TG3_VER_SIZE - 1)
  10977. tp->fw_ver[offset] = 'a' + build - 1;
  10978. }
  10979. }
  10980. static void __devinit tg3_read_mgmtfw_ver(struct tg3 *tp)
  10981. {
  10982. u32 val, offset, start;
  10983. int i, vlen;
  10984. for (offset = TG3_NVM_DIR_START;
  10985. offset < TG3_NVM_DIR_END;
  10986. offset += TG3_NVM_DIRENT_SIZE) {
  10987. if (tg3_nvram_read(tp, offset, &val))
  10988. return;
  10989. if ((val >> TG3_NVM_DIRTYPE_SHIFT) == TG3_NVM_DIRTYPE_ASFINI)
  10990. break;
  10991. }
  10992. if (offset == TG3_NVM_DIR_END)
  10993. return;
  10994. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  10995. start = 0x08000000;
  10996. else if (tg3_nvram_read(tp, offset - 4, &start))
  10997. return;
  10998. if (tg3_nvram_read(tp, offset + 4, &offset) ||
  10999. !tg3_fw_img_is_valid(tp, offset) ||
  11000. tg3_nvram_read(tp, offset + 8, &val))
  11001. return;
  11002. offset += val - start;
  11003. vlen = strlen(tp->fw_ver);
  11004. tp->fw_ver[vlen++] = ',';
  11005. tp->fw_ver[vlen++] = ' ';
  11006. for (i = 0; i < 4; i++) {
  11007. __be32 v;
  11008. if (tg3_nvram_read_be32(tp, offset, &v))
  11009. return;
  11010. offset += sizeof(v);
  11011. if (vlen > TG3_VER_SIZE - sizeof(v)) {
  11012. memcpy(&tp->fw_ver[vlen], &v, TG3_VER_SIZE - vlen);
  11013. break;
  11014. }
  11015. memcpy(&tp->fw_ver[vlen], &v, sizeof(v));
  11016. vlen += sizeof(v);
  11017. }
  11018. }
  11019. static void __devinit tg3_read_dash_ver(struct tg3 *tp)
  11020. {
  11021. int vlen;
  11022. u32 apedata;
  11023. char *fwtype;
  11024. if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) ||
  11025. !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
  11026. return;
  11027. apedata = tg3_ape_read32(tp, TG3_APE_SEG_SIG);
  11028. if (apedata != APE_SEG_SIG_MAGIC)
  11029. return;
  11030. apedata = tg3_ape_read32(tp, TG3_APE_FW_STATUS);
  11031. if (!(apedata & APE_FW_STATUS_READY))
  11032. return;
  11033. apedata = tg3_ape_read32(tp, TG3_APE_FW_VERSION);
  11034. if (tg3_ape_read32(tp, TG3_APE_FW_FEATURES) & TG3_APE_FW_FEATURE_NCSI) {
  11035. tp->tg3_flags3 |= TG3_FLG3_APE_HAS_NCSI;
  11036. fwtype = "NCSI";
  11037. } else {
  11038. fwtype = "DASH";
  11039. }
  11040. vlen = strlen(tp->fw_ver);
  11041. snprintf(&tp->fw_ver[vlen], TG3_VER_SIZE - vlen, " %s v%d.%d.%d.%d",
  11042. fwtype,
  11043. (apedata & APE_FW_VERSION_MAJMSK) >> APE_FW_VERSION_MAJSFT,
  11044. (apedata & APE_FW_VERSION_MINMSK) >> APE_FW_VERSION_MINSFT,
  11045. (apedata & APE_FW_VERSION_REVMSK) >> APE_FW_VERSION_REVSFT,
  11046. (apedata & APE_FW_VERSION_BLDMSK));
  11047. }
  11048. static void __devinit tg3_read_fw_ver(struct tg3 *tp)
  11049. {
  11050. u32 val;
  11051. bool vpd_vers = false;
  11052. if (tp->fw_ver[0] != 0)
  11053. vpd_vers = true;
  11054. if (tp->tg3_flags3 & TG3_FLG3_NO_NVRAM) {
  11055. strcat(tp->fw_ver, "sb");
  11056. return;
  11057. }
  11058. if (tg3_nvram_read(tp, 0, &val))
  11059. return;
  11060. if (val == TG3_EEPROM_MAGIC)
  11061. tg3_read_bc_ver(tp);
  11062. else if ((val & TG3_EEPROM_MAGIC_FW_MSK) == TG3_EEPROM_MAGIC_FW)
  11063. tg3_read_sb_ver(tp, val);
  11064. else if ((val & TG3_EEPROM_MAGIC_HW_MSK) == TG3_EEPROM_MAGIC_HW)
  11065. tg3_read_hwsb_ver(tp);
  11066. else
  11067. return;
  11068. if (!(tp->tg3_flags & TG3_FLAG_ENABLE_ASF) ||
  11069. (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) || vpd_vers)
  11070. goto done;
  11071. tg3_read_mgmtfw_ver(tp);
  11072. done:
  11073. tp->fw_ver[TG3_VER_SIZE - 1] = 0;
  11074. }
  11075. static struct pci_dev * __devinit tg3_find_peer(struct tg3 *);
  11076. static inline u32 tg3_rx_ret_ring_size(struct tg3 *tp)
  11077. {
  11078. if (tp->tg3_flags3 & TG3_FLG3_LRG_PROD_RING_CAP)
  11079. return TG3_RX_RET_MAX_SIZE_5717;
  11080. else if ((tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) &&
  11081. !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
  11082. return TG3_RX_RET_MAX_SIZE_5700;
  11083. else
  11084. return TG3_RX_RET_MAX_SIZE_5705;
  11085. }
  11086. static DEFINE_PCI_DEVICE_TABLE(tg3_write_reorder_chipsets) = {
  11087. { PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_FE_GATE_700C) },
  11088. { PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8131_BRIDGE) },
  11089. { PCI_DEVICE(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8385_0) },
  11090. { },
  11091. };
  11092. static int __devinit tg3_get_invariants(struct tg3 *tp)
  11093. {
  11094. u32 misc_ctrl_reg;
  11095. u32 pci_state_reg, grc_misc_cfg;
  11096. u32 val;
  11097. u16 pci_cmd;
  11098. int err;
  11099. /* Force memory write invalidate off. If we leave it on,
  11100. * then on 5700_BX chips we have to enable a workaround.
  11101. * The workaround is to set the TG3PCI_DMA_RW_CTRL boundary
  11102. * to match the cacheline size. The Broadcom driver have this
  11103. * workaround but turns MWI off all the times so never uses
  11104. * it. This seems to suggest that the workaround is insufficient.
  11105. */
  11106. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  11107. pci_cmd &= ~PCI_COMMAND_INVALIDATE;
  11108. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  11109. /* It is absolutely critical that TG3PCI_MISC_HOST_CTRL
  11110. * has the register indirect write enable bit set before
  11111. * we try to access any of the MMIO registers. It is also
  11112. * critical that the PCI-X hw workaround situation is decided
  11113. * before that as well.
  11114. */
  11115. pci_read_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  11116. &misc_ctrl_reg);
  11117. tp->pci_chip_rev_id = (misc_ctrl_reg >>
  11118. MISC_HOST_CTRL_CHIPREV_SHIFT);
  11119. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_USE_PROD_ID_REG) {
  11120. u32 prod_id_asic_rev;
  11121. if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717 ||
  11122. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718 ||
  11123. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5719 ||
  11124. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5720)
  11125. pci_read_config_dword(tp->pdev,
  11126. TG3PCI_GEN2_PRODID_ASICREV,
  11127. &prod_id_asic_rev);
  11128. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57781 ||
  11129. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57785 ||
  11130. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57761 ||
  11131. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57765 ||
  11132. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57791 ||
  11133. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57795)
  11134. pci_read_config_dword(tp->pdev,
  11135. TG3PCI_GEN15_PRODID_ASICREV,
  11136. &prod_id_asic_rev);
  11137. else
  11138. pci_read_config_dword(tp->pdev, TG3PCI_PRODID_ASICREV,
  11139. &prod_id_asic_rev);
  11140. tp->pci_chip_rev_id = prod_id_asic_rev;
  11141. }
  11142. /* Wrong chip ID in 5752 A0. This code can be removed later
  11143. * as A0 is not in production.
  11144. */
  11145. if (tp->pci_chip_rev_id == CHIPREV_ID_5752_A0_HW)
  11146. tp->pci_chip_rev_id = CHIPREV_ID_5752_A0;
  11147. /* If we have 5702/03 A1 or A2 on certain ICH chipsets,
  11148. * we need to disable memory and use config. cycles
  11149. * only to access all registers. The 5702/03 chips
  11150. * can mistakenly decode the special cycles from the
  11151. * ICH chipsets as memory write cycles, causing corruption
  11152. * of register and memory space. Only certain ICH bridges
  11153. * will drive special cycles with non-zero data during the
  11154. * address phase which can fall within the 5703's address
  11155. * range. This is not an ICH bug as the PCI spec allows
  11156. * non-zero address during special cycles. However, only
  11157. * these ICH bridges are known to drive non-zero addresses
  11158. * during special cycles.
  11159. *
  11160. * Since special cycles do not cross PCI bridges, we only
  11161. * enable this workaround if the 5703 is on the secondary
  11162. * bus of these ICH bridges.
  11163. */
  11164. if ((tp->pci_chip_rev_id == CHIPREV_ID_5703_A1) ||
  11165. (tp->pci_chip_rev_id == CHIPREV_ID_5703_A2)) {
  11166. static struct tg3_dev_id {
  11167. u32 vendor;
  11168. u32 device;
  11169. u32 rev;
  11170. } ich_chipsets[] = {
  11171. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AA_8,
  11172. PCI_ANY_ID },
  11173. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AB_8,
  11174. PCI_ANY_ID },
  11175. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_11,
  11176. 0xa },
  11177. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_6,
  11178. PCI_ANY_ID },
  11179. { },
  11180. };
  11181. struct tg3_dev_id *pci_id = &ich_chipsets[0];
  11182. struct pci_dev *bridge = NULL;
  11183. while (pci_id->vendor != 0) {
  11184. bridge = pci_get_device(pci_id->vendor, pci_id->device,
  11185. bridge);
  11186. if (!bridge) {
  11187. pci_id++;
  11188. continue;
  11189. }
  11190. if (pci_id->rev != PCI_ANY_ID) {
  11191. if (bridge->revision > pci_id->rev)
  11192. continue;
  11193. }
  11194. if (bridge->subordinate &&
  11195. (bridge->subordinate->number ==
  11196. tp->pdev->bus->number)) {
  11197. tp->tg3_flags2 |= TG3_FLG2_ICH_WORKAROUND;
  11198. pci_dev_put(bridge);
  11199. break;
  11200. }
  11201. }
  11202. }
  11203. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)) {
  11204. static struct tg3_dev_id {
  11205. u32 vendor;
  11206. u32 device;
  11207. } bridge_chipsets[] = {
  11208. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_0 },
  11209. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_1 },
  11210. { },
  11211. };
  11212. struct tg3_dev_id *pci_id = &bridge_chipsets[0];
  11213. struct pci_dev *bridge = NULL;
  11214. while (pci_id->vendor != 0) {
  11215. bridge = pci_get_device(pci_id->vendor,
  11216. pci_id->device,
  11217. bridge);
  11218. if (!bridge) {
  11219. pci_id++;
  11220. continue;
  11221. }
  11222. if (bridge->subordinate &&
  11223. (bridge->subordinate->number <=
  11224. tp->pdev->bus->number) &&
  11225. (bridge->subordinate->subordinate >=
  11226. tp->pdev->bus->number)) {
  11227. tp->tg3_flags3 |= TG3_FLG3_5701_DMA_BUG;
  11228. pci_dev_put(bridge);
  11229. break;
  11230. }
  11231. }
  11232. }
  11233. /* The EPB bridge inside 5714, 5715, and 5780 cannot support
  11234. * DMA addresses > 40-bit. This bridge may have other additional
  11235. * 57xx devices behind it in some 4-port NIC designs for example.
  11236. * Any tg3 device found behind the bridge will also need the 40-bit
  11237. * DMA workaround.
  11238. */
  11239. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780 ||
  11240. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
  11241. tp->tg3_flags2 |= TG3_FLG2_5780_CLASS;
  11242. tp->tg3_flags |= TG3_FLAG_40BIT_DMA_BUG;
  11243. tp->msi_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_MSI);
  11244. } else {
  11245. struct pci_dev *bridge = NULL;
  11246. do {
  11247. bridge = pci_get_device(PCI_VENDOR_ID_SERVERWORKS,
  11248. PCI_DEVICE_ID_SERVERWORKS_EPB,
  11249. bridge);
  11250. if (bridge && bridge->subordinate &&
  11251. (bridge->subordinate->number <=
  11252. tp->pdev->bus->number) &&
  11253. (bridge->subordinate->subordinate >=
  11254. tp->pdev->bus->number)) {
  11255. tp->tg3_flags |= TG3_FLAG_40BIT_DMA_BUG;
  11256. pci_dev_put(bridge);
  11257. break;
  11258. }
  11259. } while (bridge);
  11260. }
  11261. /* Initialize misc host control in PCI block. */
  11262. tp->misc_host_ctrl |= (misc_ctrl_reg &
  11263. MISC_HOST_CTRL_CHIPREV);
  11264. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  11265. tp->misc_host_ctrl);
  11266. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  11267. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714 ||
  11268. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  11269. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
  11270. tp->pdev_peer = tg3_find_peer(tp);
  11271. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  11272. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
  11273. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
  11274. tp->tg3_flags3 |= TG3_FLG3_5717_PLUS;
  11275. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765 ||
  11276. (tp->tg3_flags3 & TG3_FLG3_5717_PLUS))
  11277. tp->tg3_flags3 |= TG3_FLG3_57765_PLUS;
  11278. /* Intentionally exclude ASIC_REV_5906 */
  11279. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  11280. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
  11281. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  11282. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  11283. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  11284. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
  11285. (tp->tg3_flags3 & TG3_FLG3_57765_PLUS))
  11286. tp->tg3_flags3 |= TG3_FLG3_5755_PLUS;
  11287. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
  11288. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
  11289. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906 ||
  11290. (tp->tg3_flags3 & TG3_FLG3_5755_PLUS) ||
  11291. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
  11292. tp->tg3_flags2 |= TG3_FLG2_5750_PLUS;
  11293. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) ||
  11294. (tp->tg3_flags2 & TG3_FLG2_5750_PLUS))
  11295. tp->tg3_flags2 |= TG3_FLG2_5705_PLUS;
  11296. /* 5700 B0 chips do not support checksumming correctly due
  11297. * to hardware bugs.
  11298. */
  11299. if (tp->pci_chip_rev_id != CHIPREV_ID_5700_B0) {
  11300. u32 features = NETIF_F_SG | NETIF_F_IP_CSUM | NETIF_F_RXCSUM;
  11301. if (tp->tg3_flags3 & TG3_FLG3_5755_PLUS)
  11302. features |= NETIF_F_IPV6_CSUM;
  11303. tp->dev->features |= features;
  11304. tp->dev->hw_features |= features;
  11305. tp->dev->vlan_features |= features;
  11306. }
  11307. /* Determine TSO capabilities */
  11308. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
  11309. ; /* Do nothing. HW bug. */
  11310. else if (tp->tg3_flags3 & TG3_FLG3_57765_PLUS)
  11311. tp->tg3_flags2 |= TG3_FLG2_HW_TSO_3;
  11312. else if ((tp->tg3_flags3 & TG3_FLG3_5755_PLUS) ||
  11313. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  11314. tp->tg3_flags2 |= TG3_FLG2_HW_TSO_2;
  11315. else if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS) {
  11316. tp->tg3_flags2 |= TG3_FLG2_HW_TSO_1 | TG3_FLG2_TSO_BUG;
  11317. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 &&
  11318. tp->pci_chip_rev_id >= CHIPREV_ID_5750_C2)
  11319. tp->tg3_flags2 &= ~TG3_FLG2_TSO_BUG;
  11320. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  11321. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701 &&
  11322. tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) {
  11323. tp->tg3_flags2 |= TG3_FLG2_TSO_BUG;
  11324. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705)
  11325. tp->fw_needed = FIRMWARE_TG3TSO5;
  11326. else
  11327. tp->fw_needed = FIRMWARE_TG3TSO;
  11328. }
  11329. tp->irq_max = 1;
  11330. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS) {
  11331. tp->tg3_flags |= TG3_FLAG_SUPPORT_MSI;
  11332. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_AX ||
  11333. GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_BX ||
  11334. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714 &&
  11335. tp->pci_chip_rev_id <= CHIPREV_ID_5714_A2 &&
  11336. tp->pdev_peer == tp->pdev))
  11337. tp->tg3_flags &= ~TG3_FLAG_SUPPORT_MSI;
  11338. if ((tp->tg3_flags3 & TG3_FLG3_5755_PLUS) ||
  11339. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  11340. tp->tg3_flags2 |= TG3_FLG2_1SHOT_MSI;
  11341. }
  11342. if (tp->tg3_flags3 & TG3_FLG3_57765_PLUS) {
  11343. tp->tg3_flags |= TG3_FLAG_SUPPORT_MSIX;
  11344. tp->irq_max = TG3_IRQ_MAX_VECS;
  11345. }
  11346. }
  11347. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  11348. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
  11349. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  11350. tp->tg3_flags3 |= TG3_FLG3_SHORT_DMA_BUG;
  11351. else if (!(tp->tg3_flags3 & TG3_FLG3_5755_PLUS)) {
  11352. tp->tg3_flags3 |= TG3_FLG3_4G_DMA_BNDRY_BUG;
  11353. tp->tg3_flags3 |= TG3_FLG3_40BIT_DMA_LIMIT_BUG;
  11354. }
  11355. if (tp->tg3_flags3 & TG3_FLG3_5717_PLUS)
  11356. tp->tg3_flags3 |= TG3_FLG3_LRG_PROD_RING_CAP;
  11357. if ((tp->tg3_flags3 & TG3_FLG3_57765_PLUS) &&
  11358. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5719)
  11359. tp->tg3_flags3 |= TG3_FLG3_USE_JUMBO_BDFLAG;
  11360. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS) ||
  11361. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS) ||
  11362. (tp->tg3_flags3 & TG3_FLG3_USE_JUMBO_BDFLAG))
  11363. tp->tg3_flags |= TG3_FLAG_JUMBO_CAPABLE;
  11364. pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE,
  11365. &pci_state_reg);
  11366. tp->pcie_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_EXP);
  11367. if (tp->pcie_cap != 0) {
  11368. u16 lnkctl;
  11369. tp->tg3_flags2 |= TG3_FLG2_PCI_EXPRESS;
  11370. tp->pcie_readrq = 4096;
  11371. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
  11372. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
  11373. tp->pcie_readrq = 2048;
  11374. pcie_set_readrq(tp->pdev, tp->pcie_readrq);
  11375. pci_read_config_word(tp->pdev,
  11376. tp->pcie_cap + PCI_EXP_LNKCTL,
  11377. &lnkctl);
  11378. if (lnkctl & PCI_EXP_LNKCTL_CLKREQ_EN) {
  11379. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  11380. tp->tg3_flags2 &= ~TG3_FLG2_HW_TSO_2;
  11381. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  11382. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  11383. tp->pci_chip_rev_id == CHIPREV_ID_57780_A0 ||
  11384. tp->pci_chip_rev_id == CHIPREV_ID_57780_A1)
  11385. tp->tg3_flags3 |= TG3_FLG3_CLKREQ_BUG;
  11386. } else if (tp->pci_chip_rev_id == CHIPREV_ID_5717_A0) {
  11387. tp->tg3_flags3 |= TG3_FLG3_L1PLLPD_EN;
  11388. }
  11389. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785) {
  11390. tp->tg3_flags2 |= TG3_FLG2_PCI_EXPRESS;
  11391. } else if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS) ||
  11392. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
  11393. tp->pcix_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_PCIX);
  11394. if (!tp->pcix_cap) {
  11395. dev_err(&tp->pdev->dev,
  11396. "Cannot find PCI-X capability, aborting\n");
  11397. return -EIO;
  11398. }
  11399. if (!(pci_state_reg & PCISTATE_CONV_PCI_MODE))
  11400. tp->tg3_flags |= TG3_FLAG_PCIX_MODE;
  11401. }
  11402. /* If we have an AMD 762 or VIA K8T800 chipset, write
  11403. * reordering to the mailbox registers done by the host
  11404. * controller can cause major troubles. We read back from
  11405. * every mailbox register write to force the writes to be
  11406. * posted to the chip in order.
  11407. */
  11408. if (pci_dev_present(tg3_write_reorder_chipsets) &&
  11409. !(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS))
  11410. tp->tg3_flags |= TG3_FLAG_MBOX_WRITE_REORDER;
  11411. pci_read_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE,
  11412. &tp->pci_cacheline_sz);
  11413. pci_read_config_byte(tp->pdev, PCI_LATENCY_TIMER,
  11414. &tp->pci_lat_timer);
  11415. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 &&
  11416. tp->pci_lat_timer < 64) {
  11417. tp->pci_lat_timer = 64;
  11418. pci_write_config_byte(tp->pdev, PCI_LATENCY_TIMER,
  11419. tp->pci_lat_timer);
  11420. }
  11421. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5700_BX) {
  11422. /* 5700 BX chips need to have their TX producer index
  11423. * mailboxes written twice to workaround a bug.
  11424. */
  11425. tp->tg3_flags |= TG3_FLAG_TXD_MBOX_HWBUG;
  11426. /* If we are in PCI-X mode, enable register write workaround.
  11427. *
  11428. * The workaround is to use indirect register accesses
  11429. * for all chip writes not to mailbox registers.
  11430. */
  11431. if (tp->tg3_flags & TG3_FLAG_PCIX_MODE) {
  11432. u32 pm_reg;
  11433. tp->tg3_flags |= TG3_FLAG_PCIX_TARGET_HWBUG;
  11434. /* The chip can have it's power management PCI config
  11435. * space registers clobbered due to this bug.
  11436. * So explicitly force the chip into D0 here.
  11437. */
  11438. pci_read_config_dword(tp->pdev,
  11439. tp->pm_cap + PCI_PM_CTRL,
  11440. &pm_reg);
  11441. pm_reg &= ~PCI_PM_CTRL_STATE_MASK;
  11442. pm_reg |= PCI_PM_CTRL_PME_ENABLE | 0 /* D0 */;
  11443. pci_write_config_dword(tp->pdev,
  11444. tp->pm_cap + PCI_PM_CTRL,
  11445. pm_reg);
  11446. /* Also, force SERR#/PERR# in PCI command. */
  11447. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  11448. pci_cmd |= PCI_COMMAND_PARITY | PCI_COMMAND_SERR;
  11449. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  11450. }
  11451. }
  11452. if ((pci_state_reg & PCISTATE_BUS_SPEED_HIGH) != 0)
  11453. tp->tg3_flags |= TG3_FLAG_PCI_HIGH_SPEED;
  11454. if ((pci_state_reg & PCISTATE_BUS_32BIT) != 0)
  11455. tp->tg3_flags |= TG3_FLAG_PCI_32BIT;
  11456. /* Chip-specific fixup from Broadcom driver */
  11457. if ((tp->pci_chip_rev_id == CHIPREV_ID_5704_A0) &&
  11458. (!(pci_state_reg & PCISTATE_RETRY_SAME_DMA))) {
  11459. pci_state_reg |= PCISTATE_RETRY_SAME_DMA;
  11460. pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE, pci_state_reg);
  11461. }
  11462. /* Default fast path register access methods */
  11463. tp->read32 = tg3_read32;
  11464. tp->write32 = tg3_write32;
  11465. tp->read32_mbox = tg3_read32;
  11466. tp->write32_mbox = tg3_write32;
  11467. tp->write32_tx_mbox = tg3_write32;
  11468. tp->write32_rx_mbox = tg3_write32;
  11469. /* Various workaround register access methods */
  11470. if (tp->tg3_flags & TG3_FLAG_PCIX_TARGET_HWBUG)
  11471. tp->write32 = tg3_write_indirect_reg32;
  11472. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 ||
  11473. ((tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) &&
  11474. tp->pci_chip_rev_id == CHIPREV_ID_5750_A0)) {
  11475. /*
  11476. * Back to back register writes can cause problems on these
  11477. * chips, the workaround is to read back all reg writes
  11478. * except those to mailbox regs.
  11479. *
  11480. * See tg3_write_indirect_reg32().
  11481. */
  11482. tp->write32 = tg3_write_flush_reg32;
  11483. }
  11484. if ((tp->tg3_flags & TG3_FLAG_TXD_MBOX_HWBUG) ||
  11485. (tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER)) {
  11486. tp->write32_tx_mbox = tg3_write32_tx_mbox;
  11487. if (tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER)
  11488. tp->write32_rx_mbox = tg3_write_flush_reg32;
  11489. }
  11490. if (tp->tg3_flags2 & TG3_FLG2_ICH_WORKAROUND) {
  11491. tp->read32 = tg3_read_indirect_reg32;
  11492. tp->write32 = tg3_write_indirect_reg32;
  11493. tp->read32_mbox = tg3_read_indirect_mbox;
  11494. tp->write32_mbox = tg3_write_indirect_mbox;
  11495. tp->write32_tx_mbox = tg3_write_indirect_mbox;
  11496. tp->write32_rx_mbox = tg3_write_indirect_mbox;
  11497. iounmap(tp->regs);
  11498. tp->regs = NULL;
  11499. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  11500. pci_cmd &= ~PCI_COMMAND_MEMORY;
  11501. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  11502. }
  11503. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  11504. tp->read32_mbox = tg3_read32_mbox_5906;
  11505. tp->write32_mbox = tg3_write32_mbox_5906;
  11506. tp->write32_tx_mbox = tg3_write32_mbox_5906;
  11507. tp->write32_rx_mbox = tg3_write32_mbox_5906;
  11508. }
  11509. if (tp->write32 == tg3_write_indirect_reg32 ||
  11510. ((tp->tg3_flags & TG3_FLAG_PCIX_MODE) &&
  11511. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  11512. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)))
  11513. tp->tg3_flags |= TG3_FLAG_SRAM_USE_CONFIG;
  11514. /* Get eeprom hw config before calling tg3_set_power_state().
  11515. * In particular, the TG3_FLG2_IS_NIC flag must be
  11516. * determined before calling tg3_set_power_state() so that
  11517. * we know whether or not to switch out of Vaux power.
  11518. * When the flag is set, it means that GPIO1 is used for eeprom
  11519. * write protect and also implies that it is a LOM where GPIOs
  11520. * are not used to switch power.
  11521. */
  11522. tg3_get_eeprom_hw_cfg(tp);
  11523. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) {
  11524. /* Allow reads and writes to the
  11525. * APE register and memory space.
  11526. */
  11527. pci_state_reg |= PCISTATE_ALLOW_APE_CTLSPC_WR |
  11528. PCISTATE_ALLOW_APE_SHMEM_WR |
  11529. PCISTATE_ALLOW_APE_PSPACE_WR;
  11530. pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE,
  11531. pci_state_reg);
  11532. }
  11533. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  11534. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  11535. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  11536. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
  11537. (tp->tg3_flags3 & TG3_FLG3_57765_PLUS))
  11538. tp->tg3_flags |= TG3_FLAG_CPMU_PRESENT;
  11539. /* Set up tp->grc_local_ctrl before calling tg_power_up().
  11540. * GPIO1 driven high will bring 5700's external PHY out of reset.
  11541. * It is also used as eeprom write protect on LOMs.
  11542. */
  11543. tp->grc_local_ctrl = GRC_LCLCTRL_INT_ON_ATTN | GRC_LCLCTRL_AUTO_SEEPROM;
  11544. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) ||
  11545. (tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT))
  11546. tp->grc_local_ctrl |= (GRC_LCLCTRL_GPIO_OE1 |
  11547. GRC_LCLCTRL_GPIO_OUTPUT1);
  11548. /* Unused GPIO3 must be driven as output on 5752 because there
  11549. * are no pull-up resistors on unused GPIO pins.
  11550. */
  11551. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
  11552. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE3;
  11553. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  11554. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
  11555. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  11556. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_UART_SEL;
  11557. if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761 ||
  11558. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761S) {
  11559. /* Turn off the debug UART. */
  11560. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_UART_SEL;
  11561. if (tp->tg3_flags2 & TG3_FLG2_IS_NIC)
  11562. /* Keep VMain power. */
  11563. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE0 |
  11564. GRC_LCLCTRL_GPIO_OUTPUT0;
  11565. }
  11566. /* Force the chip into D0. */
  11567. err = tg3_power_up(tp);
  11568. if (err) {
  11569. dev_err(&tp->pdev->dev, "Transition to D0 failed\n");
  11570. return err;
  11571. }
  11572. /* Derive initial jumbo mode from MTU assigned in
  11573. * ether_setup() via the alloc_etherdev() call
  11574. */
  11575. if (tp->dev->mtu > ETH_DATA_LEN &&
  11576. !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
  11577. tp->tg3_flags |= TG3_FLAG_JUMBO_RING_ENABLE;
  11578. /* Determine WakeOnLan speed to use. */
  11579. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  11580. tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  11581. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0 ||
  11582. tp->pci_chip_rev_id == CHIPREV_ID_5701_B2) {
  11583. tp->tg3_flags &= ~(TG3_FLAG_WOL_SPEED_100MB);
  11584. } else {
  11585. tp->tg3_flags |= TG3_FLAG_WOL_SPEED_100MB;
  11586. }
  11587. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  11588. tp->phy_flags |= TG3_PHYFLG_IS_FET;
  11589. /* A few boards don't want Ethernet@WireSpeed phy feature */
  11590. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) ||
  11591. ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) &&
  11592. (tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) &&
  11593. (tp->pci_chip_rev_id != CHIPREV_ID_5705_A1)) ||
  11594. (tp->phy_flags & TG3_PHYFLG_IS_FET) ||
  11595. (tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
  11596. tp->phy_flags |= TG3_PHYFLG_NO_ETH_WIRE_SPEED;
  11597. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5703_AX ||
  11598. GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5704_AX)
  11599. tp->phy_flags |= TG3_PHYFLG_ADC_BUG;
  11600. if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0)
  11601. tp->phy_flags |= TG3_PHYFLG_5704_A0_BUG;
  11602. if ((tp->tg3_flags2 & TG3_FLG2_5705_PLUS) &&
  11603. !(tp->phy_flags & TG3_PHYFLG_IS_FET) &&
  11604. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785 &&
  11605. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_57780 &&
  11606. !(tp->tg3_flags3 & TG3_FLG3_57765_PLUS)) {
  11607. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  11608. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
  11609. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  11610. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761) {
  11611. if (tp->pdev->device != PCI_DEVICE_ID_TIGON3_5756 &&
  11612. tp->pdev->device != PCI_DEVICE_ID_TIGON3_5722)
  11613. tp->phy_flags |= TG3_PHYFLG_JITTER_BUG;
  11614. if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5755M)
  11615. tp->phy_flags |= TG3_PHYFLG_ADJUST_TRIM;
  11616. } else
  11617. tp->phy_flags |= TG3_PHYFLG_BER_BUG;
  11618. }
  11619. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
  11620. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) {
  11621. tp->phy_otp = tg3_read_otp_phycfg(tp);
  11622. if (tp->phy_otp == 0)
  11623. tp->phy_otp = TG3_OTP_DEFAULT;
  11624. }
  11625. if (tp->tg3_flags & TG3_FLAG_CPMU_PRESENT)
  11626. tp->mi_mode = MAC_MI_MODE_500KHZ_CONST;
  11627. else
  11628. tp->mi_mode = MAC_MI_MODE_BASE;
  11629. tp->coalesce_mode = 0;
  11630. if (GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5700_AX &&
  11631. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5700_BX)
  11632. tp->coalesce_mode |= HOSTCC_MODE_32BYTE;
  11633. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  11634. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
  11635. tp->tg3_flags3 |= TG3_FLG3_USE_PHYLIB;
  11636. err = tg3_mdio_init(tp);
  11637. if (err)
  11638. return err;
  11639. /* Initialize data/descriptor byte/word swapping. */
  11640. val = tr32(GRC_MODE);
  11641. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
  11642. val &= (GRC_MODE_BYTE_SWAP_B2HRX_DATA |
  11643. GRC_MODE_WORD_SWAP_B2HRX_DATA |
  11644. GRC_MODE_B2HRX_ENABLE |
  11645. GRC_MODE_HTX2B_ENABLE |
  11646. GRC_MODE_HOST_STACKUP);
  11647. else
  11648. val &= GRC_MODE_HOST_STACKUP;
  11649. tw32(GRC_MODE, val | tp->grc_mode);
  11650. tg3_switch_clocks(tp);
  11651. /* Clear this out for sanity. */
  11652. tw32(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  11653. pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE,
  11654. &pci_state_reg);
  11655. if ((pci_state_reg & PCISTATE_CONV_PCI_MODE) == 0 &&
  11656. (tp->tg3_flags & TG3_FLAG_PCIX_TARGET_HWBUG) == 0) {
  11657. u32 chiprevid = GET_CHIP_REV_ID(tp->misc_host_ctrl);
  11658. if (chiprevid == CHIPREV_ID_5701_A0 ||
  11659. chiprevid == CHIPREV_ID_5701_B0 ||
  11660. chiprevid == CHIPREV_ID_5701_B2 ||
  11661. chiprevid == CHIPREV_ID_5701_B5) {
  11662. void __iomem *sram_base;
  11663. /* Write some dummy words into the SRAM status block
  11664. * area, see if it reads back correctly. If the return
  11665. * value is bad, force enable the PCIX workaround.
  11666. */
  11667. sram_base = tp->regs + NIC_SRAM_WIN_BASE + NIC_SRAM_STATS_BLK;
  11668. writel(0x00000000, sram_base);
  11669. writel(0x00000000, sram_base + 4);
  11670. writel(0xffffffff, sram_base + 4);
  11671. if (readl(sram_base) != 0x00000000)
  11672. tp->tg3_flags |= TG3_FLAG_PCIX_TARGET_HWBUG;
  11673. }
  11674. }
  11675. udelay(50);
  11676. tg3_nvram_init(tp);
  11677. grc_misc_cfg = tr32(GRC_MISC_CFG);
  11678. grc_misc_cfg &= GRC_MISC_CFG_BOARD_ID_MASK;
  11679. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  11680. (grc_misc_cfg == GRC_MISC_CFG_BOARD_ID_5788 ||
  11681. grc_misc_cfg == GRC_MISC_CFG_BOARD_ID_5788M))
  11682. tp->tg3_flags2 |= TG3_FLG2_IS_5788;
  11683. if (!(tp->tg3_flags2 & TG3_FLG2_IS_5788) &&
  11684. (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700))
  11685. tp->tg3_flags |= TG3_FLAG_TAGGED_STATUS;
  11686. if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS) {
  11687. tp->coalesce_mode |= (HOSTCC_MODE_CLRTICK_RXBD |
  11688. HOSTCC_MODE_CLRTICK_TXBD);
  11689. tp->misc_host_ctrl |= MISC_HOST_CTRL_TAGGED_STATUS;
  11690. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  11691. tp->misc_host_ctrl);
  11692. }
  11693. /* Preserve the APE MAC_MODE bits */
  11694. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)
  11695. tp->mac_mode = MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN;
  11696. else
  11697. tp->mac_mode = TG3_DEF_MAC_MODE;
  11698. /* these are limited to 10/100 only */
  11699. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 &&
  11700. (grc_misc_cfg == 0x8000 || grc_misc_cfg == 0x4000)) ||
  11701. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  11702. tp->pdev->vendor == PCI_VENDOR_ID_BROADCOM &&
  11703. (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5901 ||
  11704. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5901_2 ||
  11705. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5705F)) ||
  11706. (tp->pdev->vendor == PCI_VENDOR_ID_BROADCOM &&
  11707. (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5751F ||
  11708. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5753F ||
  11709. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5787F)) ||
  11710. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57790 ||
  11711. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57791 ||
  11712. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57795 ||
  11713. (tp->phy_flags & TG3_PHYFLG_IS_FET))
  11714. tp->phy_flags |= TG3_PHYFLG_10_100_ONLY;
  11715. err = tg3_phy_probe(tp);
  11716. if (err) {
  11717. dev_err(&tp->pdev->dev, "phy probe failed, err %d\n", err);
  11718. /* ... but do not return immediately ... */
  11719. tg3_mdio_fini(tp);
  11720. }
  11721. tg3_read_vpd(tp);
  11722. tg3_read_fw_ver(tp);
  11723. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
  11724. tp->phy_flags &= ~TG3_PHYFLG_USE_MI_INTERRUPT;
  11725. } else {
  11726. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700)
  11727. tp->phy_flags |= TG3_PHYFLG_USE_MI_INTERRUPT;
  11728. else
  11729. tp->phy_flags &= ~TG3_PHYFLG_USE_MI_INTERRUPT;
  11730. }
  11731. /* 5700 {AX,BX} chips have a broken status block link
  11732. * change bit implementation, so we must use the
  11733. * status register in those cases.
  11734. */
  11735. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700)
  11736. tp->tg3_flags |= TG3_FLAG_USE_LINKCHG_REG;
  11737. else
  11738. tp->tg3_flags &= ~TG3_FLAG_USE_LINKCHG_REG;
  11739. /* The led_ctrl is set during tg3_phy_probe, here we might
  11740. * have to force the link status polling mechanism based
  11741. * upon subsystem IDs.
  11742. */
  11743. if (tp->pdev->subsystem_vendor == PCI_VENDOR_ID_DELL &&
  11744. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 &&
  11745. !(tp->phy_flags & TG3_PHYFLG_PHY_SERDES)) {
  11746. tp->phy_flags |= TG3_PHYFLG_USE_MI_INTERRUPT;
  11747. tp->tg3_flags |= TG3_FLAG_USE_LINKCHG_REG;
  11748. }
  11749. /* For all SERDES we poll the MAC status register. */
  11750. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
  11751. tp->tg3_flags |= TG3_FLAG_POLL_SERDES;
  11752. else
  11753. tp->tg3_flags &= ~TG3_FLAG_POLL_SERDES;
  11754. tp->rx_offset = NET_IP_ALIGN;
  11755. tp->rx_copy_thresh = TG3_RX_COPY_THRESHOLD;
  11756. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 &&
  11757. (tp->tg3_flags & TG3_FLAG_PCIX_MODE) != 0) {
  11758. tp->rx_offset = 0;
  11759. #ifndef CONFIG_HAVE_EFFICIENT_UNALIGNED_ACCESS
  11760. tp->rx_copy_thresh = ~(u16)0;
  11761. #endif
  11762. }
  11763. tp->rx_std_ring_mask = TG3_RX_STD_RING_SIZE(tp) - 1;
  11764. tp->rx_jmb_ring_mask = TG3_RX_JMB_RING_SIZE(tp) - 1;
  11765. tp->rx_ret_ring_mask = tg3_rx_ret_ring_size(tp) - 1;
  11766. tp->rx_std_max_post = tp->rx_std_ring_mask + 1;
  11767. /* Increment the rx prod index on the rx std ring by at most
  11768. * 8 for these chips to workaround hw errata.
  11769. */
  11770. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
  11771. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
  11772. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
  11773. tp->rx_std_max_post = 8;
  11774. if (tp->tg3_flags & TG3_FLAG_ASPM_WORKAROUND)
  11775. tp->pwrmgmt_thresh = tr32(PCIE_PWR_MGMT_THRESH) &
  11776. PCIE_PWR_MGMT_L1_THRESH_MSK;
  11777. return err;
  11778. }
  11779. #ifdef CONFIG_SPARC
  11780. static int __devinit tg3_get_macaddr_sparc(struct tg3 *tp)
  11781. {
  11782. struct net_device *dev = tp->dev;
  11783. struct pci_dev *pdev = tp->pdev;
  11784. struct device_node *dp = pci_device_to_OF_node(pdev);
  11785. const unsigned char *addr;
  11786. int len;
  11787. addr = of_get_property(dp, "local-mac-address", &len);
  11788. if (addr && len == 6) {
  11789. memcpy(dev->dev_addr, addr, 6);
  11790. memcpy(dev->perm_addr, dev->dev_addr, 6);
  11791. return 0;
  11792. }
  11793. return -ENODEV;
  11794. }
  11795. static int __devinit tg3_get_default_macaddr_sparc(struct tg3 *tp)
  11796. {
  11797. struct net_device *dev = tp->dev;
  11798. memcpy(dev->dev_addr, idprom->id_ethaddr, 6);
  11799. memcpy(dev->perm_addr, idprom->id_ethaddr, 6);
  11800. return 0;
  11801. }
  11802. #endif
  11803. static int __devinit tg3_get_device_address(struct tg3 *tp)
  11804. {
  11805. struct net_device *dev = tp->dev;
  11806. u32 hi, lo, mac_offset;
  11807. int addr_ok = 0;
  11808. #ifdef CONFIG_SPARC
  11809. if (!tg3_get_macaddr_sparc(tp))
  11810. return 0;
  11811. #endif
  11812. mac_offset = 0x7c;
  11813. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) ||
  11814. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
  11815. if (tr32(TG3PCI_DUAL_MAC_CTRL) & DUAL_MAC_CTRL_ID)
  11816. mac_offset = 0xcc;
  11817. if (tg3_nvram_lock(tp))
  11818. tw32_f(NVRAM_CMD, NVRAM_CMD_RESET);
  11819. else
  11820. tg3_nvram_unlock(tp);
  11821. } else if (tp->tg3_flags3 & TG3_FLG3_5717_PLUS) {
  11822. if (PCI_FUNC(tp->pdev->devfn) & 1)
  11823. mac_offset = 0xcc;
  11824. if (PCI_FUNC(tp->pdev->devfn) > 1)
  11825. mac_offset += 0x18c;
  11826. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  11827. mac_offset = 0x10;
  11828. /* First try to get it from MAC address mailbox. */
  11829. tg3_read_mem(tp, NIC_SRAM_MAC_ADDR_HIGH_MBOX, &hi);
  11830. if ((hi >> 16) == 0x484b) {
  11831. dev->dev_addr[0] = (hi >> 8) & 0xff;
  11832. dev->dev_addr[1] = (hi >> 0) & 0xff;
  11833. tg3_read_mem(tp, NIC_SRAM_MAC_ADDR_LOW_MBOX, &lo);
  11834. dev->dev_addr[2] = (lo >> 24) & 0xff;
  11835. dev->dev_addr[3] = (lo >> 16) & 0xff;
  11836. dev->dev_addr[4] = (lo >> 8) & 0xff;
  11837. dev->dev_addr[5] = (lo >> 0) & 0xff;
  11838. /* Some old bootcode may report a 0 MAC address in SRAM */
  11839. addr_ok = is_valid_ether_addr(&dev->dev_addr[0]);
  11840. }
  11841. if (!addr_ok) {
  11842. /* Next, try NVRAM. */
  11843. if (!(tp->tg3_flags3 & TG3_FLG3_NO_NVRAM) &&
  11844. !tg3_nvram_read_be32(tp, mac_offset + 0, &hi) &&
  11845. !tg3_nvram_read_be32(tp, mac_offset + 4, &lo)) {
  11846. memcpy(&dev->dev_addr[0], ((char *)&hi) + 2, 2);
  11847. memcpy(&dev->dev_addr[2], (char *)&lo, sizeof(lo));
  11848. }
  11849. /* Finally just fetch it out of the MAC control regs. */
  11850. else {
  11851. hi = tr32(MAC_ADDR_0_HIGH);
  11852. lo = tr32(MAC_ADDR_0_LOW);
  11853. dev->dev_addr[5] = lo & 0xff;
  11854. dev->dev_addr[4] = (lo >> 8) & 0xff;
  11855. dev->dev_addr[3] = (lo >> 16) & 0xff;
  11856. dev->dev_addr[2] = (lo >> 24) & 0xff;
  11857. dev->dev_addr[1] = hi & 0xff;
  11858. dev->dev_addr[0] = (hi >> 8) & 0xff;
  11859. }
  11860. }
  11861. if (!is_valid_ether_addr(&dev->dev_addr[0])) {
  11862. #ifdef CONFIG_SPARC
  11863. if (!tg3_get_default_macaddr_sparc(tp))
  11864. return 0;
  11865. #endif
  11866. return -EINVAL;
  11867. }
  11868. memcpy(dev->perm_addr, dev->dev_addr, dev->addr_len);
  11869. return 0;
  11870. }
  11871. #define BOUNDARY_SINGLE_CACHELINE 1
  11872. #define BOUNDARY_MULTI_CACHELINE 2
  11873. static u32 __devinit tg3_calc_dma_bndry(struct tg3 *tp, u32 val)
  11874. {
  11875. int cacheline_size;
  11876. u8 byte;
  11877. int goal;
  11878. pci_read_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE, &byte);
  11879. if (byte == 0)
  11880. cacheline_size = 1024;
  11881. else
  11882. cacheline_size = (int) byte * 4;
  11883. /* On 5703 and later chips, the boundary bits have no
  11884. * effect.
  11885. */
  11886. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  11887. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701 &&
  11888. !(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS))
  11889. goto out;
  11890. #if defined(CONFIG_PPC64) || defined(CONFIG_IA64) || defined(CONFIG_PARISC)
  11891. goal = BOUNDARY_MULTI_CACHELINE;
  11892. #else
  11893. #if defined(CONFIG_SPARC64) || defined(CONFIG_ALPHA)
  11894. goal = BOUNDARY_SINGLE_CACHELINE;
  11895. #else
  11896. goal = 0;
  11897. #endif
  11898. #endif
  11899. if (tp->tg3_flags3 & TG3_FLG3_57765_PLUS) {
  11900. val = goal ? 0 : DMA_RWCTRL_DIS_CACHE_ALIGNMENT;
  11901. goto out;
  11902. }
  11903. if (!goal)
  11904. goto out;
  11905. /* PCI controllers on most RISC systems tend to disconnect
  11906. * when a device tries to burst across a cache-line boundary.
  11907. * Therefore, letting tg3 do so just wastes PCI bandwidth.
  11908. *
  11909. * Unfortunately, for PCI-E there are only limited
  11910. * write-side controls for this, and thus for reads
  11911. * we will still get the disconnects. We'll also waste
  11912. * these PCI cycles for both read and write for chips
  11913. * other than 5700 and 5701 which do not implement the
  11914. * boundary bits.
  11915. */
  11916. if ((tp->tg3_flags & TG3_FLAG_PCIX_MODE) &&
  11917. !(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS)) {
  11918. switch (cacheline_size) {
  11919. case 16:
  11920. case 32:
  11921. case 64:
  11922. case 128:
  11923. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  11924. val |= (DMA_RWCTRL_READ_BNDRY_128_PCIX |
  11925. DMA_RWCTRL_WRITE_BNDRY_128_PCIX);
  11926. } else {
  11927. val |= (DMA_RWCTRL_READ_BNDRY_384_PCIX |
  11928. DMA_RWCTRL_WRITE_BNDRY_384_PCIX);
  11929. }
  11930. break;
  11931. case 256:
  11932. val |= (DMA_RWCTRL_READ_BNDRY_256_PCIX |
  11933. DMA_RWCTRL_WRITE_BNDRY_256_PCIX);
  11934. break;
  11935. default:
  11936. val |= (DMA_RWCTRL_READ_BNDRY_384_PCIX |
  11937. DMA_RWCTRL_WRITE_BNDRY_384_PCIX);
  11938. break;
  11939. }
  11940. } else if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
  11941. switch (cacheline_size) {
  11942. case 16:
  11943. case 32:
  11944. case 64:
  11945. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  11946. val &= ~DMA_RWCTRL_WRITE_BNDRY_DISAB_PCIE;
  11947. val |= DMA_RWCTRL_WRITE_BNDRY_64_PCIE;
  11948. break;
  11949. }
  11950. /* fallthrough */
  11951. case 128:
  11952. default:
  11953. val &= ~DMA_RWCTRL_WRITE_BNDRY_DISAB_PCIE;
  11954. val |= DMA_RWCTRL_WRITE_BNDRY_128_PCIE;
  11955. break;
  11956. }
  11957. } else {
  11958. switch (cacheline_size) {
  11959. case 16:
  11960. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  11961. val |= (DMA_RWCTRL_READ_BNDRY_16 |
  11962. DMA_RWCTRL_WRITE_BNDRY_16);
  11963. break;
  11964. }
  11965. /* fallthrough */
  11966. case 32:
  11967. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  11968. val |= (DMA_RWCTRL_READ_BNDRY_32 |
  11969. DMA_RWCTRL_WRITE_BNDRY_32);
  11970. break;
  11971. }
  11972. /* fallthrough */
  11973. case 64:
  11974. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  11975. val |= (DMA_RWCTRL_READ_BNDRY_64 |
  11976. DMA_RWCTRL_WRITE_BNDRY_64);
  11977. break;
  11978. }
  11979. /* fallthrough */
  11980. case 128:
  11981. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  11982. val |= (DMA_RWCTRL_READ_BNDRY_128 |
  11983. DMA_RWCTRL_WRITE_BNDRY_128);
  11984. break;
  11985. }
  11986. /* fallthrough */
  11987. case 256:
  11988. val |= (DMA_RWCTRL_READ_BNDRY_256 |
  11989. DMA_RWCTRL_WRITE_BNDRY_256);
  11990. break;
  11991. case 512:
  11992. val |= (DMA_RWCTRL_READ_BNDRY_512 |
  11993. DMA_RWCTRL_WRITE_BNDRY_512);
  11994. break;
  11995. case 1024:
  11996. default:
  11997. val |= (DMA_RWCTRL_READ_BNDRY_1024 |
  11998. DMA_RWCTRL_WRITE_BNDRY_1024);
  11999. break;
  12000. }
  12001. }
  12002. out:
  12003. return val;
  12004. }
  12005. static int __devinit tg3_do_test_dma(struct tg3 *tp, u32 *buf, dma_addr_t buf_dma, int size, int to_device)
  12006. {
  12007. struct tg3_internal_buffer_desc test_desc;
  12008. u32 sram_dma_descs;
  12009. int i, ret;
  12010. sram_dma_descs = NIC_SRAM_DMA_DESC_POOL_BASE;
  12011. tw32(FTQ_RCVBD_COMP_FIFO_ENQDEQ, 0);
  12012. tw32(FTQ_RCVDATA_COMP_FIFO_ENQDEQ, 0);
  12013. tw32(RDMAC_STATUS, 0);
  12014. tw32(WDMAC_STATUS, 0);
  12015. tw32(BUFMGR_MODE, 0);
  12016. tw32(FTQ_RESET, 0);
  12017. test_desc.addr_hi = ((u64) buf_dma) >> 32;
  12018. test_desc.addr_lo = buf_dma & 0xffffffff;
  12019. test_desc.nic_mbuf = 0x00002100;
  12020. test_desc.len = size;
  12021. /*
  12022. * HP ZX1 was seeing test failures for 5701 cards running at 33Mhz
  12023. * the *second* time the tg3 driver was getting loaded after an
  12024. * initial scan.
  12025. *
  12026. * Broadcom tells me:
  12027. * ...the DMA engine is connected to the GRC block and a DMA
  12028. * reset may affect the GRC block in some unpredictable way...
  12029. * The behavior of resets to individual blocks has not been tested.
  12030. *
  12031. * Broadcom noted the GRC reset will also reset all sub-components.
  12032. */
  12033. if (to_device) {
  12034. test_desc.cqid_sqid = (13 << 8) | 2;
  12035. tw32_f(RDMAC_MODE, RDMAC_MODE_ENABLE);
  12036. udelay(40);
  12037. } else {
  12038. test_desc.cqid_sqid = (16 << 8) | 7;
  12039. tw32_f(WDMAC_MODE, WDMAC_MODE_ENABLE);
  12040. udelay(40);
  12041. }
  12042. test_desc.flags = 0x00000005;
  12043. for (i = 0; i < (sizeof(test_desc) / sizeof(u32)); i++) {
  12044. u32 val;
  12045. val = *(((u32 *)&test_desc) + i);
  12046. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR,
  12047. sram_dma_descs + (i * sizeof(u32)));
  12048. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
  12049. }
  12050. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
  12051. if (to_device)
  12052. tw32(FTQ_DMA_HIGH_READ_FIFO_ENQDEQ, sram_dma_descs);
  12053. else
  12054. tw32(FTQ_DMA_HIGH_WRITE_FIFO_ENQDEQ, sram_dma_descs);
  12055. ret = -ENODEV;
  12056. for (i = 0; i < 40; i++) {
  12057. u32 val;
  12058. if (to_device)
  12059. val = tr32(FTQ_RCVBD_COMP_FIFO_ENQDEQ);
  12060. else
  12061. val = tr32(FTQ_RCVDATA_COMP_FIFO_ENQDEQ);
  12062. if ((val & 0xffff) == sram_dma_descs) {
  12063. ret = 0;
  12064. break;
  12065. }
  12066. udelay(100);
  12067. }
  12068. return ret;
  12069. }
  12070. #define TEST_BUFFER_SIZE 0x2000
  12071. static DEFINE_PCI_DEVICE_TABLE(tg3_dma_wait_state_chipsets) = {
  12072. { PCI_DEVICE(PCI_VENDOR_ID_APPLE, PCI_DEVICE_ID_APPLE_UNI_N_PCI15) },
  12073. { },
  12074. };
  12075. static int __devinit tg3_test_dma(struct tg3 *tp)
  12076. {
  12077. dma_addr_t buf_dma;
  12078. u32 *buf, saved_dma_rwctrl;
  12079. int ret = 0;
  12080. buf = dma_alloc_coherent(&tp->pdev->dev, TEST_BUFFER_SIZE,
  12081. &buf_dma, GFP_KERNEL);
  12082. if (!buf) {
  12083. ret = -ENOMEM;
  12084. goto out_nofree;
  12085. }
  12086. tp->dma_rwctrl = ((0x7 << DMA_RWCTRL_PCI_WRITE_CMD_SHIFT) |
  12087. (0x6 << DMA_RWCTRL_PCI_READ_CMD_SHIFT));
  12088. tp->dma_rwctrl = tg3_calc_dma_bndry(tp, tp->dma_rwctrl);
  12089. if (tp->tg3_flags3 & TG3_FLG3_57765_PLUS)
  12090. goto out;
  12091. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
  12092. /* DMA read watermark not used on PCIE */
  12093. tp->dma_rwctrl |= 0x00180000;
  12094. } else if (!(tp->tg3_flags & TG3_FLAG_PCIX_MODE)) {
  12095. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 ||
  12096. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750)
  12097. tp->dma_rwctrl |= 0x003f0000;
  12098. else
  12099. tp->dma_rwctrl |= 0x003f000f;
  12100. } else {
  12101. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  12102. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  12103. u32 ccval = (tr32(TG3PCI_CLOCK_CTRL) & 0x1f);
  12104. u32 read_water = 0x7;
  12105. /* If the 5704 is behind the EPB bridge, we can
  12106. * do the less restrictive ONE_DMA workaround for
  12107. * better performance.
  12108. */
  12109. if ((tp->tg3_flags & TG3_FLAG_40BIT_DMA_BUG) &&
  12110. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
  12111. tp->dma_rwctrl |= 0x8000;
  12112. else if (ccval == 0x6 || ccval == 0x7)
  12113. tp->dma_rwctrl |= DMA_RWCTRL_ONE_DMA;
  12114. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703)
  12115. read_water = 4;
  12116. /* Set bit 23 to enable PCIX hw bug fix */
  12117. tp->dma_rwctrl |=
  12118. (read_water << DMA_RWCTRL_READ_WATER_SHIFT) |
  12119. (0x3 << DMA_RWCTRL_WRITE_WATER_SHIFT) |
  12120. (1 << 23);
  12121. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780) {
  12122. /* 5780 always in PCIX mode */
  12123. tp->dma_rwctrl |= 0x00144000;
  12124. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
  12125. /* 5714 always in PCIX mode */
  12126. tp->dma_rwctrl |= 0x00148000;
  12127. } else {
  12128. tp->dma_rwctrl |= 0x001b000f;
  12129. }
  12130. }
  12131. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  12132. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
  12133. tp->dma_rwctrl &= 0xfffffff0;
  12134. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  12135. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  12136. /* Remove this if it causes problems for some boards. */
  12137. tp->dma_rwctrl |= DMA_RWCTRL_USE_MEM_READ_MULT;
  12138. /* On 5700/5701 chips, we need to set this bit.
  12139. * Otherwise the chip will issue cacheline transactions
  12140. * to streamable DMA memory with not all the byte
  12141. * enables turned on. This is an error on several
  12142. * RISC PCI controllers, in particular sparc64.
  12143. *
  12144. * On 5703/5704 chips, this bit has been reassigned
  12145. * a different meaning. In particular, it is used
  12146. * on those chips to enable a PCI-X workaround.
  12147. */
  12148. tp->dma_rwctrl |= DMA_RWCTRL_ASSERT_ALL_BE;
  12149. }
  12150. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  12151. #if 0
  12152. /* Unneeded, already done by tg3_get_invariants. */
  12153. tg3_switch_clocks(tp);
  12154. #endif
  12155. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  12156. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701)
  12157. goto out;
  12158. /* It is best to perform DMA test with maximum write burst size
  12159. * to expose the 5700/5701 write DMA bug.
  12160. */
  12161. saved_dma_rwctrl = tp->dma_rwctrl;
  12162. tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
  12163. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  12164. while (1) {
  12165. u32 *p = buf, i;
  12166. for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++)
  12167. p[i] = i;
  12168. /* Send the buffer to the chip. */
  12169. ret = tg3_do_test_dma(tp, buf, buf_dma, TEST_BUFFER_SIZE, 1);
  12170. if (ret) {
  12171. dev_err(&tp->pdev->dev,
  12172. "%s: Buffer write failed. err = %d\n",
  12173. __func__, ret);
  12174. break;
  12175. }
  12176. #if 0
  12177. /* validate data reached card RAM correctly. */
  12178. for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++) {
  12179. u32 val;
  12180. tg3_read_mem(tp, 0x2100 + (i*4), &val);
  12181. if (le32_to_cpu(val) != p[i]) {
  12182. dev_err(&tp->pdev->dev,
  12183. "%s: Buffer corrupted on device! "
  12184. "(%d != %d)\n", __func__, val, i);
  12185. /* ret = -ENODEV here? */
  12186. }
  12187. p[i] = 0;
  12188. }
  12189. #endif
  12190. /* Now read it back. */
  12191. ret = tg3_do_test_dma(tp, buf, buf_dma, TEST_BUFFER_SIZE, 0);
  12192. if (ret) {
  12193. dev_err(&tp->pdev->dev, "%s: Buffer read failed. "
  12194. "err = %d\n", __func__, ret);
  12195. break;
  12196. }
  12197. /* Verify it. */
  12198. for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++) {
  12199. if (p[i] == i)
  12200. continue;
  12201. if ((tp->dma_rwctrl & DMA_RWCTRL_WRITE_BNDRY_MASK) !=
  12202. DMA_RWCTRL_WRITE_BNDRY_16) {
  12203. tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
  12204. tp->dma_rwctrl |= DMA_RWCTRL_WRITE_BNDRY_16;
  12205. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  12206. break;
  12207. } else {
  12208. dev_err(&tp->pdev->dev,
  12209. "%s: Buffer corrupted on read back! "
  12210. "(%d != %d)\n", __func__, p[i], i);
  12211. ret = -ENODEV;
  12212. goto out;
  12213. }
  12214. }
  12215. if (i == (TEST_BUFFER_SIZE / sizeof(u32))) {
  12216. /* Success. */
  12217. ret = 0;
  12218. break;
  12219. }
  12220. }
  12221. if ((tp->dma_rwctrl & DMA_RWCTRL_WRITE_BNDRY_MASK) !=
  12222. DMA_RWCTRL_WRITE_BNDRY_16) {
  12223. /* DMA test passed without adjusting DMA boundary,
  12224. * now look for chipsets that are known to expose the
  12225. * DMA bug without failing the test.
  12226. */
  12227. if (pci_dev_present(tg3_dma_wait_state_chipsets)) {
  12228. tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
  12229. tp->dma_rwctrl |= DMA_RWCTRL_WRITE_BNDRY_16;
  12230. } else {
  12231. /* Safe to use the calculated DMA boundary. */
  12232. tp->dma_rwctrl = saved_dma_rwctrl;
  12233. }
  12234. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  12235. }
  12236. out:
  12237. dma_free_coherent(&tp->pdev->dev, TEST_BUFFER_SIZE, buf, buf_dma);
  12238. out_nofree:
  12239. return ret;
  12240. }
  12241. static void __devinit tg3_init_bufmgr_config(struct tg3 *tp)
  12242. {
  12243. if (tp->tg3_flags3 & TG3_FLG3_57765_PLUS) {
  12244. tp->bufmgr_config.mbuf_read_dma_low_water =
  12245. DEFAULT_MB_RDMA_LOW_WATER_5705;
  12246. tp->bufmgr_config.mbuf_mac_rx_low_water =
  12247. DEFAULT_MB_MACRX_LOW_WATER_57765;
  12248. tp->bufmgr_config.mbuf_high_water =
  12249. DEFAULT_MB_HIGH_WATER_57765;
  12250. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
  12251. DEFAULT_MB_RDMA_LOW_WATER_5705;
  12252. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
  12253. DEFAULT_MB_MACRX_LOW_WATER_JUMBO_57765;
  12254. tp->bufmgr_config.mbuf_high_water_jumbo =
  12255. DEFAULT_MB_HIGH_WATER_JUMBO_57765;
  12256. } else if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  12257. tp->bufmgr_config.mbuf_read_dma_low_water =
  12258. DEFAULT_MB_RDMA_LOW_WATER_5705;
  12259. tp->bufmgr_config.mbuf_mac_rx_low_water =
  12260. DEFAULT_MB_MACRX_LOW_WATER_5705;
  12261. tp->bufmgr_config.mbuf_high_water =
  12262. DEFAULT_MB_HIGH_WATER_5705;
  12263. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  12264. tp->bufmgr_config.mbuf_mac_rx_low_water =
  12265. DEFAULT_MB_MACRX_LOW_WATER_5906;
  12266. tp->bufmgr_config.mbuf_high_water =
  12267. DEFAULT_MB_HIGH_WATER_5906;
  12268. }
  12269. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
  12270. DEFAULT_MB_RDMA_LOW_WATER_JUMBO_5780;
  12271. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
  12272. DEFAULT_MB_MACRX_LOW_WATER_JUMBO_5780;
  12273. tp->bufmgr_config.mbuf_high_water_jumbo =
  12274. DEFAULT_MB_HIGH_WATER_JUMBO_5780;
  12275. } else {
  12276. tp->bufmgr_config.mbuf_read_dma_low_water =
  12277. DEFAULT_MB_RDMA_LOW_WATER;
  12278. tp->bufmgr_config.mbuf_mac_rx_low_water =
  12279. DEFAULT_MB_MACRX_LOW_WATER;
  12280. tp->bufmgr_config.mbuf_high_water =
  12281. DEFAULT_MB_HIGH_WATER;
  12282. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
  12283. DEFAULT_MB_RDMA_LOW_WATER_JUMBO;
  12284. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
  12285. DEFAULT_MB_MACRX_LOW_WATER_JUMBO;
  12286. tp->bufmgr_config.mbuf_high_water_jumbo =
  12287. DEFAULT_MB_HIGH_WATER_JUMBO;
  12288. }
  12289. tp->bufmgr_config.dma_low_water = DEFAULT_DMA_LOW_WATER;
  12290. tp->bufmgr_config.dma_high_water = DEFAULT_DMA_HIGH_WATER;
  12291. }
  12292. static char * __devinit tg3_phy_string(struct tg3 *tp)
  12293. {
  12294. switch (tp->phy_id & TG3_PHY_ID_MASK) {
  12295. case TG3_PHY_ID_BCM5400: return "5400";
  12296. case TG3_PHY_ID_BCM5401: return "5401";
  12297. case TG3_PHY_ID_BCM5411: return "5411";
  12298. case TG3_PHY_ID_BCM5701: return "5701";
  12299. case TG3_PHY_ID_BCM5703: return "5703";
  12300. case TG3_PHY_ID_BCM5704: return "5704";
  12301. case TG3_PHY_ID_BCM5705: return "5705";
  12302. case TG3_PHY_ID_BCM5750: return "5750";
  12303. case TG3_PHY_ID_BCM5752: return "5752";
  12304. case TG3_PHY_ID_BCM5714: return "5714";
  12305. case TG3_PHY_ID_BCM5780: return "5780";
  12306. case TG3_PHY_ID_BCM5755: return "5755";
  12307. case TG3_PHY_ID_BCM5787: return "5787";
  12308. case TG3_PHY_ID_BCM5784: return "5784";
  12309. case TG3_PHY_ID_BCM5756: return "5722/5756";
  12310. case TG3_PHY_ID_BCM5906: return "5906";
  12311. case TG3_PHY_ID_BCM5761: return "5761";
  12312. case TG3_PHY_ID_BCM5718C: return "5718C";
  12313. case TG3_PHY_ID_BCM5718S: return "5718S";
  12314. case TG3_PHY_ID_BCM57765: return "57765";
  12315. case TG3_PHY_ID_BCM5719C: return "5719C";
  12316. case TG3_PHY_ID_BCM5720C: return "5720C";
  12317. case TG3_PHY_ID_BCM8002: return "8002/serdes";
  12318. case 0: return "serdes";
  12319. default: return "unknown";
  12320. }
  12321. }
  12322. static char * __devinit tg3_bus_string(struct tg3 *tp, char *str)
  12323. {
  12324. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
  12325. strcpy(str, "PCI Express");
  12326. return str;
  12327. } else if (tp->tg3_flags & TG3_FLAG_PCIX_MODE) {
  12328. u32 clock_ctrl = tr32(TG3PCI_CLOCK_CTRL) & 0x1f;
  12329. strcpy(str, "PCIX:");
  12330. if ((clock_ctrl == 7) ||
  12331. ((tr32(GRC_MISC_CFG) & GRC_MISC_CFG_BOARD_ID_MASK) ==
  12332. GRC_MISC_CFG_BOARD_ID_5704CIOBE))
  12333. strcat(str, "133MHz");
  12334. else if (clock_ctrl == 0)
  12335. strcat(str, "33MHz");
  12336. else if (clock_ctrl == 2)
  12337. strcat(str, "50MHz");
  12338. else if (clock_ctrl == 4)
  12339. strcat(str, "66MHz");
  12340. else if (clock_ctrl == 6)
  12341. strcat(str, "100MHz");
  12342. } else {
  12343. strcpy(str, "PCI:");
  12344. if (tp->tg3_flags & TG3_FLAG_PCI_HIGH_SPEED)
  12345. strcat(str, "66MHz");
  12346. else
  12347. strcat(str, "33MHz");
  12348. }
  12349. if (tp->tg3_flags & TG3_FLAG_PCI_32BIT)
  12350. strcat(str, ":32-bit");
  12351. else
  12352. strcat(str, ":64-bit");
  12353. return str;
  12354. }
  12355. static struct pci_dev * __devinit tg3_find_peer(struct tg3 *tp)
  12356. {
  12357. struct pci_dev *peer;
  12358. unsigned int func, devnr = tp->pdev->devfn & ~7;
  12359. for (func = 0; func < 8; func++) {
  12360. peer = pci_get_slot(tp->pdev->bus, devnr | func);
  12361. if (peer && peer != tp->pdev)
  12362. break;
  12363. pci_dev_put(peer);
  12364. }
  12365. /* 5704 can be configured in single-port mode, set peer to
  12366. * tp->pdev in that case.
  12367. */
  12368. if (!peer) {
  12369. peer = tp->pdev;
  12370. return peer;
  12371. }
  12372. /*
  12373. * We don't need to keep the refcount elevated; there's no way
  12374. * to remove one half of this device without removing the other
  12375. */
  12376. pci_dev_put(peer);
  12377. return peer;
  12378. }
  12379. static void __devinit tg3_init_coal(struct tg3 *tp)
  12380. {
  12381. struct ethtool_coalesce *ec = &tp->coal;
  12382. memset(ec, 0, sizeof(*ec));
  12383. ec->cmd = ETHTOOL_GCOALESCE;
  12384. ec->rx_coalesce_usecs = LOW_RXCOL_TICKS;
  12385. ec->tx_coalesce_usecs = LOW_TXCOL_TICKS;
  12386. ec->rx_max_coalesced_frames = LOW_RXMAX_FRAMES;
  12387. ec->tx_max_coalesced_frames = LOW_TXMAX_FRAMES;
  12388. ec->rx_coalesce_usecs_irq = DEFAULT_RXCOAL_TICK_INT;
  12389. ec->tx_coalesce_usecs_irq = DEFAULT_TXCOAL_TICK_INT;
  12390. ec->rx_max_coalesced_frames_irq = DEFAULT_RXCOAL_MAXF_INT;
  12391. ec->tx_max_coalesced_frames_irq = DEFAULT_TXCOAL_MAXF_INT;
  12392. ec->stats_block_coalesce_usecs = DEFAULT_STAT_COAL_TICKS;
  12393. if (tp->coalesce_mode & (HOSTCC_MODE_CLRTICK_RXBD |
  12394. HOSTCC_MODE_CLRTICK_TXBD)) {
  12395. ec->rx_coalesce_usecs = LOW_RXCOL_TICKS_CLRTCKS;
  12396. ec->rx_coalesce_usecs_irq = DEFAULT_RXCOAL_TICK_INT_CLRTCKS;
  12397. ec->tx_coalesce_usecs = LOW_TXCOL_TICKS_CLRTCKS;
  12398. ec->tx_coalesce_usecs_irq = DEFAULT_TXCOAL_TICK_INT_CLRTCKS;
  12399. }
  12400. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  12401. ec->rx_coalesce_usecs_irq = 0;
  12402. ec->tx_coalesce_usecs_irq = 0;
  12403. ec->stats_block_coalesce_usecs = 0;
  12404. }
  12405. }
  12406. static const struct net_device_ops tg3_netdev_ops = {
  12407. .ndo_open = tg3_open,
  12408. .ndo_stop = tg3_close,
  12409. .ndo_start_xmit = tg3_start_xmit,
  12410. .ndo_get_stats64 = tg3_get_stats64,
  12411. .ndo_validate_addr = eth_validate_addr,
  12412. .ndo_set_multicast_list = tg3_set_rx_mode,
  12413. .ndo_set_mac_address = tg3_set_mac_addr,
  12414. .ndo_do_ioctl = tg3_ioctl,
  12415. .ndo_tx_timeout = tg3_tx_timeout,
  12416. .ndo_change_mtu = tg3_change_mtu,
  12417. .ndo_fix_features = tg3_fix_features,
  12418. #ifdef CONFIG_NET_POLL_CONTROLLER
  12419. .ndo_poll_controller = tg3_poll_controller,
  12420. #endif
  12421. };
  12422. static const struct net_device_ops tg3_netdev_ops_dma_bug = {
  12423. .ndo_open = tg3_open,
  12424. .ndo_stop = tg3_close,
  12425. .ndo_start_xmit = tg3_start_xmit_dma_bug,
  12426. .ndo_get_stats64 = tg3_get_stats64,
  12427. .ndo_validate_addr = eth_validate_addr,
  12428. .ndo_set_multicast_list = tg3_set_rx_mode,
  12429. .ndo_set_mac_address = tg3_set_mac_addr,
  12430. .ndo_do_ioctl = tg3_ioctl,
  12431. .ndo_tx_timeout = tg3_tx_timeout,
  12432. .ndo_change_mtu = tg3_change_mtu,
  12433. #ifdef CONFIG_NET_POLL_CONTROLLER
  12434. .ndo_poll_controller = tg3_poll_controller,
  12435. #endif
  12436. };
  12437. static int __devinit tg3_init_one(struct pci_dev *pdev,
  12438. const struct pci_device_id *ent)
  12439. {
  12440. struct net_device *dev;
  12441. struct tg3 *tp;
  12442. int i, err, pm_cap;
  12443. u32 sndmbx, rcvmbx, intmbx;
  12444. char str[40];
  12445. u64 dma_mask, persist_dma_mask;
  12446. u32 hw_features = 0;
  12447. printk_once(KERN_INFO "%s\n", version);
  12448. err = pci_enable_device(pdev);
  12449. if (err) {
  12450. dev_err(&pdev->dev, "Cannot enable PCI device, aborting\n");
  12451. return err;
  12452. }
  12453. err = pci_request_regions(pdev, DRV_MODULE_NAME);
  12454. if (err) {
  12455. dev_err(&pdev->dev, "Cannot obtain PCI resources, aborting\n");
  12456. goto err_out_disable_pdev;
  12457. }
  12458. pci_set_master(pdev);
  12459. /* Find power-management capability. */
  12460. pm_cap = pci_find_capability(pdev, PCI_CAP_ID_PM);
  12461. if (pm_cap == 0) {
  12462. dev_err(&pdev->dev,
  12463. "Cannot find Power Management capability, aborting\n");
  12464. err = -EIO;
  12465. goto err_out_free_res;
  12466. }
  12467. dev = alloc_etherdev_mq(sizeof(*tp), TG3_IRQ_MAX_VECS);
  12468. if (!dev) {
  12469. dev_err(&pdev->dev, "Etherdev alloc failed, aborting\n");
  12470. err = -ENOMEM;
  12471. goto err_out_free_res;
  12472. }
  12473. SET_NETDEV_DEV(dev, &pdev->dev);
  12474. dev->features |= NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX;
  12475. tp = netdev_priv(dev);
  12476. tp->pdev = pdev;
  12477. tp->dev = dev;
  12478. tp->pm_cap = pm_cap;
  12479. tp->rx_mode = TG3_DEF_RX_MODE;
  12480. tp->tx_mode = TG3_DEF_TX_MODE;
  12481. if (tg3_debug > 0)
  12482. tp->msg_enable = tg3_debug;
  12483. else
  12484. tp->msg_enable = TG3_DEF_MSG_ENABLE;
  12485. /* The word/byte swap controls here control register access byte
  12486. * swapping. DMA data byte swapping is controlled in the GRC_MODE
  12487. * setting below.
  12488. */
  12489. tp->misc_host_ctrl =
  12490. MISC_HOST_CTRL_MASK_PCI_INT |
  12491. MISC_HOST_CTRL_WORD_SWAP |
  12492. MISC_HOST_CTRL_INDIR_ACCESS |
  12493. MISC_HOST_CTRL_PCISTATE_RW;
  12494. /* The NONFRM (non-frame) byte/word swap controls take effect
  12495. * on descriptor entries, anything which isn't packet data.
  12496. *
  12497. * The StrongARM chips on the board (one for tx, one for rx)
  12498. * are running in big-endian mode.
  12499. */
  12500. tp->grc_mode = (GRC_MODE_WSWAP_DATA | GRC_MODE_BSWAP_DATA |
  12501. GRC_MODE_WSWAP_NONFRM_DATA);
  12502. #ifdef __BIG_ENDIAN
  12503. tp->grc_mode |= GRC_MODE_BSWAP_NONFRM_DATA;
  12504. #endif
  12505. spin_lock_init(&tp->lock);
  12506. spin_lock_init(&tp->indirect_lock);
  12507. INIT_WORK(&tp->reset_task, tg3_reset_task);
  12508. tp->regs = pci_ioremap_bar(pdev, BAR_0);
  12509. if (!tp->regs) {
  12510. dev_err(&pdev->dev, "Cannot map device registers, aborting\n");
  12511. err = -ENOMEM;
  12512. goto err_out_free_dev;
  12513. }
  12514. tp->rx_pending = TG3_DEF_RX_RING_PENDING;
  12515. tp->rx_jumbo_pending = TG3_DEF_RX_JUMBO_RING_PENDING;
  12516. dev->ethtool_ops = &tg3_ethtool_ops;
  12517. dev->watchdog_timeo = TG3_TX_TIMEOUT;
  12518. dev->irq = pdev->irq;
  12519. err = tg3_get_invariants(tp);
  12520. if (err) {
  12521. dev_err(&pdev->dev,
  12522. "Problem fetching invariants of chip, aborting\n");
  12523. goto err_out_iounmap;
  12524. }
  12525. if ((tp->tg3_flags3 & TG3_FLG3_5755_PLUS) &&
  12526. !(tp->tg3_flags3 & TG3_FLG3_5717_PLUS))
  12527. dev->netdev_ops = &tg3_netdev_ops;
  12528. else
  12529. dev->netdev_ops = &tg3_netdev_ops_dma_bug;
  12530. /* The EPB bridge inside 5714, 5715, and 5780 and any
  12531. * device behind the EPB cannot support DMA addresses > 40-bit.
  12532. * On 64-bit systems with IOMMU, use 40-bit dma_mask.
  12533. * On 64-bit systems without IOMMU, use 64-bit dma_mask and
  12534. * do DMA address check in tg3_start_xmit().
  12535. */
  12536. if (tp->tg3_flags2 & TG3_FLG2_IS_5788)
  12537. persist_dma_mask = dma_mask = DMA_BIT_MASK(32);
  12538. else if (tp->tg3_flags & TG3_FLAG_40BIT_DMA_BUG) {
  12539. persist_dma_mask = dma_mask = DMA_BIT_MASK(40);
  12540. #ifdef CONFIG_HIGHMEM
  12541. dma_mask = DMA_BIT_MASK(64);
  12542. #endif
  12543. } else
  12544. persist_dma_mask = dma_mask = DMA_BIT_MASK(64);
  12545. /* Configure DMA attributes. */
  12546. if (dma_mask > DMA_BIT_MASK(32)) {
  12547. err = pci_set_dma_mask(pdev, dma_mask);
  12548. if (!err) {
  12549. dev->features |= NETIF_F_HIGHDMA;
  12550. err = pci_set_consistent_dma_mask(pdev,
  12551. persist_dma_mask);
  12552. if (err < 0) {
  12553. dev_err(&pdev->dev, "Unable to obtain 64 bit "
  12554. "DMA for consistent allocations\n");
  12555. goto err_out_iounmap;
  12556. }
  12557. }
  12558. }
  12559. if (err || dma_mask == DMA_BIT_MASK(32)) {
  12560. err = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
  12561. if (err) {
  12562. dev_err(&pdev->dev,
  12563. "No usable DMA configuration, aborting\n");
  12564. goto err_out_iounmap;
  12565. }
  12566. }
  12567. tg3_init_bufmgr_config(tp);
  12568. /* Selectively allow TSO based on operating conditions */
  12569. if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO) ||
  12570. (tp->fw_needed && !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF)))
  12571. tp->tg3_flags2 |= TG3_FLG2_TSO_CAPABLE;
  12572. else {
  12573. tp->tg3_flags2 &= ~(TG3_FLG2_TSO_CAPABLE | TG3_FLG2_TSO_BUG);
  12574. tp->fw_needed = NULL;
  12575. }
  12576. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0)
  12577. tp->fw_needed = FIRMWARE_TG3;
  12578. /* TSO is on by default on chips that support hardware TSO.
  12579. * Firmware TSO on older chips gives lower performance, so it
  12580. * is off by default, but can be enabled using ethtool.
  12581. */
  12582. if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO) &&
  12583. (dev->features & NETIF_F_IP_CSUM))
  12584. hw_features |= NETIF_F_TSO;
  12585. if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO_2) ||
  12586. (tp->tg3_flags2 & TG3_FLG2_HW_TSO_3)) {
  12587. if (dev->features & NETIF_F_IPV6_CSUM)
  12588. hw_features |= NETIF_F_TSO6;
  12589. if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO_3) ||
  12590. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  12591. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
  12592. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) ||
  12593. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  12594. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
  12595. hw_features |= NETIF_F_TSO_ECN;
  12596. }
  12597. dev->hw_features |= hw_features;
  12598. dev->features |= hw_features;
  12599. dev->vlan_features |= hw_features;
  12600. if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A1 &&
  12601. !(tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) &&
  12602. !(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH)) {
  12603. tp->tg3_flags2 |= TG3_FLG2_MAX_RXPEND_64;
  12604. tp->rx_pending = 63;
  12605. }
  12606. err = tg3_get_device_address(tp);
  12607. if (err) {
  12608. dev_err(&pdev->dev,
  12609. "Could not obtain valid ethernet address, aborting\n");
  12610. goto err_out_iounmap;
  12611. }
  12612. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) {
  12613. tp->aperegs = pci_ioremap_bar(pdev, BAR_2);
  12614. if (!tp->aperegs) {
  12615. dev_err(&pdev->dev,
  12616. "Cannot map APE registers, aborting\n");
  12617. err = -ENOMEM;
  12618. goto err_out_iounmap;
  12619. }
  12620. tg3_ape_lock_init(tp);
  12621. if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF)
  12622. tg3_read_dash_ver(tp);
  12623. }
  12624. /*
  12625. * Reset chip in case UNDI or EFI driver did not shutdown
  12626. * DMA self test will enable WDMAC and we'll see (spurious)
  12627. * pending DMA on the PCI bus at that point.
  12628. */
  12629. if ((tr32(HOSTCC_MODE) & HOSTCC_MODE_ENABLE) ||
  12630. (tr32(WDMAC_MODE) & WDMAC_MODE_ENABLE)) {
  12631. tw32(MEMARB_MODE, MEMARB_MODE_ENABLE);
  12632. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  12633. }
  12634. err = tg3_test_dma(tp);
  12635. if (err) {
  12636. dev_err(&pdev->dev, "DMA engine test failed, aborting\n");
  12637. goto err_out_apeunmap;
  12638. }
  12639. intmbx = MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW;
  12640. rcvmbx = MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW;
  12641. sndmbx = MAILBOX_SNDHOST_PROD_IDX_0 + TG3_64BIT_REG_LOW;
  12642. for (i = 0; i < tp->irq_max; i++) {
  12643. struct tg3_napi *tnapi = &tp->napi[i];
  12644. tnapi->tp = tp;
  12645. tnapi->tx_pending = TG3_DEF_TX_RING_PENDING;
  12646. tnapi->int_mbox = intmbx;
  12647. if (i < 4)
  12648. intmbx += 0x8;
  12649. else
  12650. intmbx += 0x4;
  12651. tnapi->consmbox = rcvmbx;
  12652. tnapi->prodmbox = sndmbx;
  12653. if (i)
  12654. tnapi->coal_now = HOSTCC_MODE_COAL_VEC1_NOW << (i - 1);
  12655. else
  12656. tnapi->coal_now = HOSTCC_MODE_NOW;
  12657. if (!(tp->tg3_flags & TG3_FLAG_SUPPORT_MSIX))
  12658. break;
  12659. /*
  12660. * If we support MSIX, we'll be using RSS. If we're using
  12661. * RSS, the first vector only handles link interrupts and the
  12662. * remaining vectors handle rx and tx interrupts. Reuse the
  12663. * mailbox values for the next iteration. The values we setup
  12664. * above are still useful for the single vectored mode.
  12665. */
  12666. if (!i)
  12667. continue;
  12668. rcvmbx += 0x8;
  12669. if (sndmbx & 0x4)
  12670. sndmbx -= 0x4;
  12671. else
  12672. sndmbx += 0xc;
  12673. }
  12674. tg3_init_coal(tp);
  12675. pci_set_drvdata(pdev, dev);
  12676. err = register_netdev(dev);
  12677. if (err) {
  12678. dev_err(&pdev->dev, "Cannot register net device, aborting\n");
  12679. goto err_out_apeunmap;
  12680. }
  12681. netdev_info(dev, "Tigon3 [partno(%s) rev %04x] (%s) MAC address %pM\n",
  12682. tp->board_part_number,
  12683. tp->pci_chip_rev_id,
  12684. tg3_bus_string(tp, str),
  12685. dev->dev_addr);
  12686. if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) {
  12687. struct phy_device *phydev;
  12688. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  12689. netdev_info(dev,
  12690. "attached PHY driver [%s] (mii_bus:phy_addr=%s)\n",
  12691. phydev->drv->name, dev_name(&phydev->dev));
  12692. } else {
  12693. char *ethtype;
  12694. if (tp->phy_flags & TG3_PHYFLG_10_100_ONLY)
  12695. ethtype = "10/100Base-TX";
  12696. else if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES)
  12697. ethtype = "1000Base-SX";
  12698. else
  12699. ethtype = "10/100/1000Base-T";
  12700. netdev_info(dev, "attached PHY is %s (%s Ethernet) "
  12701. "(WireSpeed[%d])\n", tg3_phy_string(tp), ethtype,
  12702. (tp->phy_flags & TG3_PHYFLG_NO_ETH_WIRE_SPEED) == 0);
  12703. }
  12704. netdev_info(dev, "RXcsums[%d] LinkChgREG[%d] MIirq[%d] ASF[%d] TSOcap[%d]\n",
  12705. (dev->features & NETIF_F_RXCSUM) != 0,
  12706. (tp->tg3_flags & TG3_FLAG_USE_LINKCHG_REG) != 0,
  12707. (tp->phy_flags & TG3_PHYFLG_USE_MI_INTERRUPT) != 0,
  12708. (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) != 0,
  12709. (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) != 0);
  12710. netdev_info(dev, "dma_rwctrl[%08x] dma_mask[%d-bit]\n",
  12711. tp->dma_rwctrl,
  12712. pdev->dma_mask == DMA_BIT_MASK(32) ? 32 :
  12713. ((u64)pdev->dma_mask) == DMA_BIT_MASK(40) ? 40 : 64);
  12714. return 0;
  12715. err_out_apeunmap:
  12716. if (tp->aperegs) {
  12717. iounmap(tp->aperegs);
  12718. tp->aperegs = NULL;
  12719. }
  12720. err_out_iounmap:
  12721. if (tp->regs) {
  12722. iounmap(tp->regs);
  12723. tp->regs = NULL;
  12724. }
  12725. err_out_free_dev:
  12726. free_netdev(dev);
  12727. err_out_free_res:
  12728. pci_release_regions(pdev);
  12729. err_out_disable_pdev:
  12730. pci_disable_device(pdev);
  12731. pci_set_drvdata(pdev, NULL);
  12732. return err;
  12733. }
  12734. static void __devexit tg3_remove_one(struct pci_dev *pdev)
  12735. {
  12736. struct net_device *dev = pci_get_drvdata(pdev);
  12737. if (dev) {
  12738. struct tg3 *tp = netdev_priv(dev);
  12739. if (tp->fw)
  12740. release_firmware(tp->fw);
  12741. cancel_work_sync(&tp->reset_task);
  12742. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  12743. tg3_phy_fini(tp);
  12744. tg3_mdio_fini(tp);
  12745. }
  12746. unregister_netdev(dev);
  12747. if (tp->aperegs) {
  12748. iounmap(tp->aperegs);
  12749. tp->aperegs = NULL;
  12750. }
  12751. if (tp->regs) {
  12752. iounmap(tp->regs);
  12753. tp->regs = NULL;
  12754. }
  12755. free_netdev(dev);
  12756. pci_release_regions(pdev);
  12757. pci_disable_device(pdev);
  12758. pci_set_drvdata(pdev, NULL);
  12759. }
  12760. }
  12761. #ifdef CONFIG_PM_SLEEP
  12762. static int tg3_suspend(struct device *device)
  12763. {
  12764. struct pci_dev *pdev = to_pci_dev(device);
  12765. struct net_device *dev = pci_get_drvdata(pdev);
  12766. struct tg3 *tp = netdev_priv(dev);
  12767. int err;
  12768. if (!netif_running(dev))
  12769. return 0;
  12770. flush_work_sync(&tp->reset_task);
  12771. tg3_phy_stop(tp);
  12772. tg3_netif_stop(tp);
  12773. del_timer_sync(&tp->timer);
  12774. tg3_full_lock(tp, 1);
  12775. tg3_disable_ints(tp);
  12776. tg3_full_unlock(tp);
  12777. netif_device_detach(dev);
  12778. tg3_full_lock(tp, 0);
  12779. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  12780. tp->tg3_flags &= ~TG3_FLAG_INIT_COMPLETE;
  12781. tg3_full_unlock(tp);
  12782. err = tg3_power_down_prepare(tp);
  12783. if (err) {
  12784. int err2;
  12785. tg3_full_lock(tp, 0);
  12786. tp->tg3_flags |= TG3_FLAG_INIT_COMPLETE;
  12787. err2 = tg3_restart_hw(tp, 1);
  12788. if (err2)
  12789. goto out;
  12790. tp->timer.expires = jiffies + tp->timer_offset;
  12791. add_timer(&tp->timer);
  12792. netif_device_attach(dev);
  12793. tg3_netif_start(tp);
  12794. out:
  12795. tg3_full_unlock(tp);
  12796. if (!err2)
  12797. tg3_phy_start(tp);
  12798. }
  12799. return err;
  12800. }
  12801. static int tg3_resume(struct device *device)
  12802. {
  12803. struct pci_dev *pdev = to_pci_dev(device);
  12804. struct net_device *dev = pci_get_drvdata(pdev);
  12805. struct tg3 *tp = netdev_priv(dev);
  12806. int err;
  12807. if (!netif_running(dev))
  12808. return 0;
  12809. netif_device_attach(dev);
  12810. tg3_full_lock(tp, 0);
  12811. tp->tg3_flags |= TG3_FLAG_INIT_COMPLETE;
  12812. err = tg3_restart_hw(tp, 1);
  12813. if (err)
  12814. goto out;
  12815. tp->timer.expires = jiffies + tp->timer_offset;
  12816. add_timer(&tp->timer);
  12817. tg3_netif_start(tp);
  12818. out:
  12819. tg3_full_unlock(tp);
  12820. if (!err)
  12821. tg3_phy_start(tp);
  12822. return err;
  12823. }
  12824. static SIMPLE_DEV_PM_OPS(tg3_pm_ops, tg3_suspend, tg3_resume);
  12825. #define TG3_PM_OPS (&tg3_pm_ops)
  12826. #else
  12827. #define TG3_PM_OPS NULL
  12828. #endif /* CONFIG_PM_SLEEP */
  12829. static struct pci_driver tg3_driver = {
  12830. .name = DRV_MODULE_NAME,
  12831. .id_table = tg3_pci_tbl,
  12832. .probe = tg3_init_one,
  12833. .remove = __devexit_p(tg3_remove_one),
  12834. .driver.pm = TG3_PM_OPS,
  12835. };
  12836. static int __init tg3_init(void)
  12837. {
  12838. return pci_register_driver(&tg3_driver);
  12839. }
  12840. static void __exit tg3_cleanup(void)
  12841. {
  12842. pci_unregister_driver(&tg3_driver);
  12843. }
  12844. module_init(tg3_init);
  12845. module_exit(tg3_cleanup);