wm8994.c 113 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084
  1. /*
  2. * wm8994.c -- WM8994 ALSA SoC Audio driver
  3. *
  4. * Copyright 2009 Wolfson Microelectronics plc
  5. *
  6. * Author: Mark Brown <broonie@opensource.wolfsonmicro.com>
  7. *
  8. *
  9. * This program is free software; you can redistribute it and/or modify
  10. * it under the terms of the GNU General Public License version 2 as
  11. * published by the Free Software Foundation.
  12. */
  13. #include <linux/module.h>
  14. #include <linux/moduleparam.h>
  15. #include <linux/init.h>
  16. #include <linux/delay.h>
  17. #include <linux/pm.h>
  18. #include <linux/i2c.h>
  19. #include <linux/platform_device.h>
  20. #include <linux/pm_runtime.h>
  21. #include <linux/regulator/consumer.h>
  22. #include <linux/slab.h>
  23. #include <sound/core.h>
  24. #include <sound/jack.h>
  25. #include <sound/pcm.h>
  26. #include <sound/pcm_params.h>
  27. #include <sound/soc.h>
  28. #include <sound/initval.h>
  29. #include <sound/tlv.h>
  30. #include <trace/events/asoc.h>
  31. #include <linux/mfd/wm8994/core.h>
  32. #include <linux/mfd/wm8994/registers.h>
  33. #include <linux/mfd/wm8994/pdata.h>
  34. #include <linux/mfd/wm8994/gpio.h>
  35. #include "wm8994.h"
  36. #include "wm_hubs.h"
  37. #define WM1811_JACKDET_MODE_NONE 0x0000
  38. #define WM1811_JACKDET_MODE_JACK 0x0100
  39. #define WM1811_JACKDET_MODE_MIC 0x0080
  40. #define WM1811_JACKDET_MODE_AUDIO 0x0180
  41. #define WM8994_NUM_DRC 3
  42. #define WM8994_NUM_EQ 3
  43. static int wm8994_drc_base[] = {
  44. WM8994_AIF1_DRC1_1,
  45. WM8994_AIF1_DRC2_1,
  46. WM8994_AIF2_DRC_1,
  47. };
  48. static int wm8994_retune_mobile_base[] = {
  49. WM8994_AIF1_DAC1_EQ_GAINS_1,
  50. WM8994_AIF1_DAC2_EQ_GAINS_1,
  51. WM8994_AIF2_EQ_GAINS_1,
  52. };
  53. static void wm8958_default_micdet(u16 status, void *data);
  54. static const struct wm8958_micd_rate micdet_rates[] = {
  55. { 32768, true, 1, 4 },
  56. { 32768, false, 1, 1 },
  57. { 44100 * 256, true, 7, 10 },
  58. { 44100 * 256, false, 7, 10 },
  59. };
  60. static const struct wm8958_micd_rate jackdet_rates[] = {
  61. { 32768, true, 0, 1 },
  62. { 32768, false, 0, 1 },
  63. { 44100 * 256, true, 10, 10 },
  64. { 44100 * 256, false, 7, 8 },
  65. };
  66. static void wm8958_micd_set_rate(struct snd_soc_codec *codec)
  67. {
  68. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  69. int best, i, sysclk, val;
  70. bool idle;
  71. const struct wm8958_micd_rate *rates;
  72. int num_rates;
  73. if (!(wm8994->pdata && wm8994->pdata->micd_rates) &&
  74. wm8994->jack_cb != wm8958_default_micdet)
  75. return;
  76. idle = !wm8994->jack_mic;
  77. sysclk = snd_soc_read(codec, WM8994_CLOCKING_1);
  78. if (sysclk & WM8994_SYSCLK_SRC)
  79. sysclk = wm8994->aifclk[1];
  80. else
  81. sysclk = wm8994->aifclk[0];
  82. if (wm8994->pdata && wm8994->pdata->micd_rates) {
  83. rates = wm8994->pdata->micd_rates;
  84. num_rates = wm8994->pdata->num_micd_rates;
  85. } else if (wm8994->jackdet) {
  86. rates = jackdet_rates;
  87. num_rates = ARRAY_SIZE(jackdet_rates);
  88. } else {
  89. rates = micdet_rates;
  90. num_rates = ARRAY_SIZE(micdet_rates);
  91. }
  92. best = 0;
  93. for (i = 0; i < num_rates; i++) {
  94. if (rates[i].idle != idle)
  95. continue;
  96. if (abs(rates[i].sysclk - sysclk) <
  97. abs(rates[best].sysclk - sysclk))
  98. best = i;
  99. else if (rates[best].idle != idle)
  100. best = i;
  101. }
  102. val = rates[best].start << WM8958_MICD_BIAS_STARTTIME_SHIFT
  103. | rates[best].rate << WM8958_MICD_RATE_SHIFT;
  104. snd_soc_update_bits(codec, WM8958_MIC_DETECT_1,
  105. WM8958_MICD_BIAS_STARTTIME_MASK |
  106. WM8958_MICD_RATE_MASK, val);
  107. }
  108. static int configure_aif_clock(struct snd_soc_codec *codec, int aif)
  109. {
  110. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  111. int rate;
  112. int reg1 = 0;
  113. int offset;
  114. if (aif)
  115. offset = 4;
  116. else
  117. offset = 0;
  118. switch (wm8994->sysclk[aif]) {
  119. case WM8994_SYSCLK_MCLK1:
  120. rate = wm8994->mclk[0];
  121. break;
  122. case WM8994_SYSCLK_MCLK2:
  123. reg1 |= 0x8;
  124. rate = wm8994->mclk[1];
  125. break;
  126. case WM8994_SYSCLK_FLL1:
  127. reg1 |= 0x10;
  128. rate = wm8994->fll[0].out;
  129. break;
  130. case WM8994_SYSCLK_FLL2:
  131. reg1 |= 0x18;
  132. rate = wm8994->fll[1].out;
  133. break;
  134. default:
  135. return -EINVAL;
  136. }
  137. if (rate >= 13500000) {
  138. rate /= 2;
  139. reg1 |= WM8994_AIF1CLK_DIV;
  140. dev_dbg(codec->dev, "Dividing AIF%d clock to %dHz\n",
  141. aif + 1, rate);
  142. }
  143. wm8994->aifclk[aif] = rate;
  144. snd_soc_update_bits(codec, WM8994_AIF1_CLOCKING_1 + offset,
  145. WM8994_AIF1CLK_SRC_MASK | WM8994_AIF1CLK_DIV,
  146. reg1);
  147. return 0;
  148. }
  149. static int configure_clock(struct snd_soc_codec *codec)
  150. {
  151. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  152. int change, new;
  153. /* Bring up the AIF clocks first */
  154. configure_aif_clock(codec, 0);
  155. configure_aif_clock(codec, 1);
  156. /* Then switch CLK_SYS over to the higher of them; a change
  157. * can only happen as a result of a clocking change which can
  158. * only be made outside of DAPM so we can safely redo the
  159. * clocking.
  160. */
  161. /* If they're equal it doesn't matter which is used */
  162. if (wm8994->aifclk[0] == wm8994->aifclk[1]) {
  163. wm8958_micd_set_rate(codec);
  164. return 0;
  165. }
  166. if (wm8994->aifclk[0] < wm8994->aifclk[1])
  167. new = WM8994_SYSCLK_SRC;
  168. else
  169. new = 0;
  170. change = snd_soc_update_bits(codec, WM8994_CLOCKING_1,
  171. WM8994_SYSCLK_SRC, new);
  172. if (change)
  173. snd_soc_dapm_sync(&codec->dapm);
  174. wm8958_micd_set_rate(codec);
  175. return 0;
  176. }
  177. static int check_clk_sys(struct snd_soc_dapm_widget *source,
  178. struct snd_soc_dapm_widget *sink)
  179. {
  180. int reg = snd_soc_read(source->codec, WM8994_CLOCKING_1);
  181. const char *clk;
  182. /* Check what we're currently using for CLK_SYS */
  183. if (reg & WM8994_SYSCLK_SRC)
  184. clk = "AIF2CLK";
  185. else
  186. clk = "AIF1CLK";
  187. return strcmp(source->name, clk) == 0;
  188. }
  189. static const char *sidetone_hpf_text[] = {
  190. "2.7kHz", "1.35kHz", "675Hz", "370Hz", "180Hz", "90Hz", "45Hz"
  191. };
  192. static const struct soc_enum sidetone_hpf =
  193. SOC_ENUM_SINGLE(WM8994_SIDETONE, 7, 7, sidetone_hpf_text);
  194. static const char *adc_hpf_text[] = {
  195. "HiFi", "Voice 1", "Voice 2", "Voice 3"
  196. };
  197. static const struct soc_enum aif1adc1_hpf =
  198. SOC_ENUM_SINGLE(WM8994_AIF1_ADC1_FILTERS, 13, 4, adc_hpf_text);
  199. static const struct soc_enum aif1adc2_hpf =
  200. SOC_ENUM_SINGLE(WM8994_AIF1_ADC2_FILTERS, 13, 4, adc_hpf_text);
  201. static const struct soc_enum aif2adc_hpf =
  202. SOC_ENUM_SINGLE(WM8994_AIF2_ADC_FILTERS, 13, 4, adc_hpf_text);
  203. static const DECLARE_TLV_DB_SCALE(aif_tlv, 0, 600, 0);
  204. static const DECLARE_TLV_DB_SCALE(digital_tlv, -7200, 75, 1);
  205. static const DECLARE_TLV_DB_SCALE(st_tlv, -3600, 300, 0);
  206. static const DECLARE_TLV_DB_SCALE(wm8994_3d_tlv, -1600, 183, 0);
  207. static const DECLARE_TLV_DB_SCALE(eq_tlv, -1200, 100, 0);
  208. static const DECLARE_TLV_DB_SCALE(ng_tlv, -10200, 600, 0);
  209. static const DECLARE_TLV_DB_SCALE(mixin_boost_tlv, 0, 900, 0);
  210. #define WM8994_DRC_SWITCH(xname, reg, shift) \
  211. { .iface = SNDRV_CTL_ELEM_IFACE_MIXER, .name = xname, \
  212. .info = snd_soc_info_volsw, .get = snd_soc_get_volsw,\
  213. .put = wm8994_put_drc_sw, \
  214. .private_value = SOC_SINGLE_VALUE(reg, shift, 1, 0) }
  215. static int wm8994_put_drc_sw(struct snd_kcontrol *kcontrol,
  216. struct snd_ctl_elem_value *ucontrol)
  217. {
  218. struct soc_mixer_control *mc =
  219. (struct soc_mixer_control *)kcontrol->private_value;
  220. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  221. int mask, ret;
  222. /* Can't enable both ADC and DAC paths simultaneously */
  223. if (mc->shift == WM8994_AIF1DAC1_DRC_ENA_SHIFT)
  224. mask = WM8994_AIF1ADC1L_DRC_ENA_MASK |
  225. WM8994_AIF1ADC1R_DRC_ENA_MASK;
  226. else
  227. mask = WM8994_AIF1DAC1_DRC_ENA_MASK;
  228. ret = snd_soc_read(codec, mc->reg);
  229. if (ret < 0)
  230. return ret;
  231. if (ret & mask)
  232. return -EINVAL;
  233. return snd_soc_put_volsw(kcontrol, ucontrol);
  234. }
  235. static void wm8994_set_drc(struct snd_soc_codec *codec, int drc)
  236. {
  237. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  238. struct wm8994_pdata *pdata = wm8994->pdata;
  239. int base = wm8994_drc_base[drc];
  240. int cfg = wm8994->drc_cfg[drc];
  241. int save, i;
  242. /* Save any enables; the configuration should clear them. */
  243. save = snd_soc_read(codec, base);
  244. save &= WM8994_AIF1DAC1_DRC_ENA | WM8994_AIF1ADC1L_DRC_ENA |
  245. WM8994_AIF1ADC1R_DRC_ENA;
  246. for (i = 0; i < WM8994_DRC_REGS; i++)
  247. snd_soc_update_bits(codec, base + i, 0xffff,
  248. pdata->drc_cfgs[cfg].regs[i]);
  249. snd_soc_update_bits(codec, base, WM8994_AIF1DAC1_DRC_ENA |
  250. WM8994_AIF1ADC1L_DRC_ENA |
  251. WM8994_AIF1ADC1R_DRC_ENA, save);
  252. }
  253. /* Icky as hell but saves code duplication */
  254. static int wm8994_get_drc(const char *name)
  255. {
  256. if (strcmp(name, "AIF1DRC1 Mode") == 0)
  257. return 0;
  258. if (strcmp(name, "AIF1DRC2 Mode") == 0)
  259. return 1;
  260. if (strcmp(name, "AIF2DRC Mode") == 0)
  261. return 2;
  262. return -EINVAL;
  263. }
  264. static int wm8994_put_drc_enum(struct snd_kcontrol *kcontrol,
  265. struct snd_ctl_elem_value *ucontrol)
  266. {
  267. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  268. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  269. struct wm8994_pdata *pdata = wm8994->pdata;
  270. int drc = wm8994_get_drc(kcontrol->id.name);
  271. int value = ucontrol->value.integer.value[0];
  272. if (drc < 0)
  273. return drc;
  274. if (value >= pdata->num_drc_cfgs)
  275. return -EINVAL;
  276. wm8994->drc_cfg[drc] = value;
  277. wm8994_set_drc(codec, drc);
  278. return 0;
  279. }
  280. static int wm8994_get_drc_enum(struct snd_kcontrol *kcontrol,
  281. struct snd_ctl_elem_value *ucontrol)
  282. {
  283. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  284. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  285. int drc = wm8994_get_drc(kcontrol->id.name);
  286. ucontrol->value.enumerated.item[0] = wm8994->drc_cfg[drc];
  287. return 0;
  288. }
  289. static void wm8994_set_retune_mobile(struct snd_soc_codec *codec, int block)
  290. {
  291. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  292. struct wm8994_pdata *pdata = wm8994->pdata;
  293. int base = wm8994_retune_mobile_base[block];
  294. int iface, best, best_val, save, i, cfg;
  295. if (!pdata || !wm8994->num_retune_mobile_texts)
  296. return;
  297. switch (block) {
  298. case 0:
  299. case 1:
  300. iface = 0;
  301. break;
  302. case 2:
  303. iface = 1;
  304. break;
  305. default:
  306. return;
  307. }
  308. /* Find the version of the currently selected configuration
  309. * with the nearest sample rate. */
  310. cfg = wm8994->retune_mobile_cfg[block];
  311. best = 0;
  312. best_val = INT_MAX;
  313. for (i = 0; i < pdata->num_retune_mobile_cfgs; i++) {
  314. if (strcmp(pdata->retune_mobile_cfgs[i].name,
  315. wm8994->retune_mobile_texts[cfg]) == 0 &&
  316. abs(pdata->retune_mobile_cfgs[i].rate
  317. - wm8994->dac_rates[iface]) < best_val) {
  318. best = i;
  319. best_val = abs(pdata->retune_mobile_cfgs[i].rate
  320. - wm8994->dac_rates[iface]);
  321. }
  322. }
  323. dev_dbg(codec->dev, "ReTune Mobile %d %s/%dHz for %dHz sample rate\n",
  324. block,
  325. pdata->retune_mobile_cfgs[best].name,
  326. pdata->retune_mobile_cfgs[best].rate,
  327. wm8994->dac_rates[iface]);
  328. /* The EQ will be disabled while reconfiguring it, remember the
  329. * current configuration.
  330. */
  331. save = snd_soc_read(codec, base);
  332. save &= WM8994_AIF1DAC1_EQ_ENA;
  333. for (i = 0; i < WM8994_EQ_REGS; i++)
  334. snd_soc_update_bits(codec, base + i, 0xffff,
  335. pdata->retune_mobile_cfgs[best].regs[i]);
  336. snd_soc_update_bits(codec, base, WM8994_AIF1DAC1_EQ_ENA, save);
  337. }
  338. /* Icky as hell but saves code duplication */
  339. static int wm8994_get_retune_mobile_block(const char *name)
  340. {
  341. if (strcmp(name, "AIF1.1 EQ Mode") == 0)
  342. return 0;
  343. if (strcmp(name, "AIF1.2 EQ Mode") == 0)
  344. return 1;
  345. if (strcmp(name, "AIF2 EQ Mode") == 0)
  346. return 2;
  347. return -EINVAL;
  348. }
  349. static int wm8994_put_retune_mobile_enum(struct snd_kcontrol *kcontrol,
  350. struct snd_ctl_elem_value *ucontrol)
  351. {
  352. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  353. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  354. struct wm8994_pdata *pdata = wm8994->pdata;
  355. int block = wm8994_get_retune_mobile_block(kcontrol->id.name);
  356. int value = ucontrol->value.integer.value[0];
  357. if (block < 0)
  358. return block;
  359. if (value >= pdata->num_retune_mobile_cfgs)
  360. return -EINVAL;
  361. wm8994->retune_mobile_cfg[block] = value;
  362. wm8994_set_retune_mobile(codec, block);
  363. return 0;
  364. }
  365. static int wm8994_get_retune_mobile_enum(struct snd_kcontrol *kcontrol,
  366. struct snd_ctl_elem_value *ucontrol)
  367. {
  368. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  369. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  370. int block = wm8994_get_retune_mobile_block(kcontrol->id.name);
  371. ucontrol->value.enumerated.item[0] = wm8994->retune_mobile_cfg[block];
  372. return 0;
  373. }
  374. static const char *aif_chan_src_text[] = {
  375. "Left", "Right"
  376. };
  377. static const struct soc_enum aif1adcl_src =
  378. SOC_ENUM_SINGLE(WM8994_AIF1_CONTROL_1, 15, 2, aif_chan_src_text);
  379. static const struct soc_enum aif1adcr_src =
  380. SOC_ENUM_SINGLE(WM8994_AIF1_CONTROL_1, 14, 2, aif_chan_src_text);
  381. static const struct soc_enum aif2adcl_src =
  382. SOC_ENUM_SINGLE(WM8994_AIF2_CONTROL_1, 15, 2, aif_chan_src_text);
  383. static const struct soc_enum aif2adcr_src =
  384. SOC_ENUM_SINGLE(WM8994_AIF2_CONTROL_1, 14, 2, aif_chan_src_text);
  385. static const struct soc_enum aif1dacl_src =
  386. SOC_ENUM_SINGLE(WM8994_AIF1_CONTROL_2, 15, 2, aif_chan_src_text);
  387. static const struct soc_enum aif1dacr_src =
  388. SOC_ENUM_SINGLE(WM8994_AIF1_CONTROL_2, 14, 2, aif_chan_src_text);
  389. static const struct soc_enum aif2dacl_src =
  390. SOC_ENUM_SINGLE(WM8994_AIF2_CONTROL_2, 15, 2, aif_chan_src_text);
  391. static const struct soc_enum aif2dacr_src =
  392. SOC_ENUM_SINGLE(WM8994_AIF2_CONTROL_2, 14, 2, aif_chan_src_text);
  393. static const char *osr_text[] = {
  394. "Low Power", "High Performance",
  395. };
  396. static const struct soc_enum dac_osr =
  397. SOC_ENUM_SINGLE(WM8994_OVERSAMPLING, 0, 2, osr_text);
  398. static const struct soc_enum adc_osr =
  399. SOC_ENUM_SINGLE(WM8994_OVERSAMPLING, 1, 2, osr_text);
  400. static const struct snd_kcontrol_new wm8994_snd_controls[] = {
  401. SOC_DOUBLE_R_TLV("AIF1ADC1 Volume", WM8994_AIF1_ADC1_LEFT_VOLUME,
  402. WM8994_AIF1_ADC1_RIGHT_VOLUME,
  403. 1, 119, 0, digital_tlv),
  404. SOC_DOUBLE_R_TLV("AIF1ADC2 Volume", WM8994_AIF1_ADC2_LEFT_VOLUME,
  405. WM8994_AIF1_ADC2_RIGHT_VOLUME,
  406. 1, 119, 0, digital_tlv),
  407. SOC_DOUBLE_R_TLV("AIF2ADC Volume", WM8994_AIF2_ADC_LEFT_VOLUME,
  408. WM8994_AIF2_ADC_RIGHT_VOLUME,
  409. 1, 119, 0, digital_tlv),
  410. SOC_ENUM("AIF1ADCL Source", aif1adcl_src),
  411. SOC_ENUM("AIF1ADCR Source", aif1adcr_src),
  412. SOC_ENUM("AIF2ADCL Source", aif2adcl_src),
  413. SOC_ENUM("AIF2ADCR Source", aif2adcr_src),
  414. SOC_ENUM("AIF1DACL Source", aif1dacl_src),
  415. SOC_ENUM("AIF1DACR Source", aif1dacr_src),
  416. SOC_ENUM("AIF2DACL Source", aif2dacl_src),
  417. SOC_ENUM("AIF2DACR Source", aif2dacr_src),
  418. SOC_DOUBLE_R_TLV("AIF1DAC1 Volume", WM8994_AIF1_DAC1_LEFT_VOLUME,
  419. WM8994_AIF1_DAC1_RIGHT_VOLUME, 1, 96, 0, digital_tlv),
  420. SOC_DOUBLE_R_TLV("AIF1DAC2 Volume", WM8994_AIF1_DAC2_LEFT_VOLUME,
  421. WM8994_AIF1_DAC2_RIGHT_VOLUME, 1, 96, 0, digital_tlv),
  422. SOC_DOUBLE_R_TLV("AIF2DAC Volume", WM8994_AIF2_DAC_LEFT_VOLUME,
  423. WM8994_AIF2_DAC_RIGHT_VOLUME, 1, 96, 0, digital_tlv),
  424. SOC_SINGLE_TLV("AIF1 Boost Volume", WM8994_AIF1_CONTROL_2, 10, 3, 0, aif_tlv),
  425. SOC_SINGLE_TLV("AIF2 Boost Volume", WM8994_AIF2_CONTROL_2, 10, 3, 0, aif_tlv),
  426. SOC_SINGLE("AIF1DAC1 EQ Switch", WM8994_AIF1_DAC1_EQ_GAINS_1, 0, 1, 0),
  427. SOC_SINGLE("AIF1DAC2 EQ Switch", WM8994_AIF1_DAC2_EQ_GAINS_1, 0, 1, 0),
  428. SOC_SINGLE("AIF2 EQ Switch", WM8994_AIF2_EQ_GAINS_1, 0, 1, 0),
  429. WM8994_DRC_SWITCH("AIF1DAC1 DRC Switch", WM8994_AIF1_DRC1_1, 2),
  430. WM8994_DRC_SWITCH("AIF1ADC1L DRC Switch", WM8994_AIF1_DRC1_1, 1),
  431. WM8994_DRC_SWITCH("AIF1ADC1R DRC Switch", WM8994_AIF1_DRC1_1, 0),
  432. WM8994_DRC_SWITCH("AIF1DAC2 DRC Switch", WM8994_AIF1_DRC2_1, 2),
  433. WM8994_DRC_SWITCH("AIF1ADC2L DRC Switch", WM8994_AIF1_DRC2_1, 1),
  434. WM8994_DRC_SWITCH("AIF1ADC2R DRC Switch", WM8994_AIF1_DRC2_1, 0),
  435. WM8994_DRC_SWITCH("AIF2DAC DRC Switch", WM8994_AIF2_DRC_1, 2),
  436. WM8994_DRC_SWITCH("AIF2ADCL DRC Switch", WM8994_AIF2_DRC_1, 1),
  437. WM8994_DRC_SWITCH("AIF2ADCR DRC Switch", WM8994_AIF2_DRC_1, 0),
  438. SOC_SINGLE_TLV("DAC1 Right Sidetone Volume", WM8994_DAC1_MIXER_VOLUMES,
  439. 5, 12, 0, st_tlv),
  440. SOC_SINGLE_TLV("DAC1 Left Sidetone Volume", WM8994_DAC1_MIXER_VOLUMES,
  441. 0, 12, 0, st_tlv),
  442. SOC_SINGLE_TLV("DAC2 Right Sidetone Volume", WM8994_DAC2_MIXER_VOLUMES,
  443. 5, 12, 0, st_tlv),
  444. SOC_SINGLE_TLV("DAC2 Left Sidetone Volume", WM8994_DAC2_MIXER_VOLUMES,
  445. 0, 12, 0, st_tlv),
  446. SOC_ENUM("Sidetone HPF Mux", sidetone_hpf),
  447. SOC_SINGLE("Sidetone HPF Switch", WM8994_SIDETONE, 6, 1, 0),
  448. SOC_ENUM("AIF1ADC1 HPF Mode", aif1adc1_hpf),
  449. SOC_DOUBLE("AIF1ADC1 HPF Switch", WM8994_AIF1_ADC1_FILTERS, 12, 11, 1, 0),
  450. SOC_ENUM("AIF1ADC2 HPF Mode", aif1adc2_hpf),
  451. SOC_DOUBLE("AIF1ADC2 HPF Switch", WM8994_AIF1_ADC2_FILTERS, 12, 11, 1, 0),
  452. SOC_ENUM("AIF2ADC HPF Mode", aif2adc_hpf),
  453. SOC_DOUBLE("AIF2ADC HPF Switch", WM8994_AIF2_ADC_FILTERS, 12, 11, 1, 0),
  454. SOC_ENUM("ADC OSR", adc_osr),
  455. SOC_ENUM("DAC OSR", dac_osr),
  456. SOC_DOUBLE_R_TLV("DAC1 Volume", WM8994_DAC1_LEFT_VOLUME,
  457. WM8994_DAC1_RIGHT_VOLUME, 1, 96, 0, digital_tlv),
  458. SOC_DOUBLE_R("DAC1 Switch", WM8994_DAC1_LEFT_VOLUME,
  459. WM8994_DAC1_RIGHT_VOLUME, 9, 1, 1),
  460. SOC_DOUBLE_R_TLV("DAC2 Volume", WM8994_DAC2_LEFT_VOLUME,
  461. WM8994_DAC2_RIGHT_VOLUME, 1, 96, 0, digital_tlv),
  462. SOC_DOUBLE_R("DAC2 Switch", WM8994_DAC2_LEFT_VOLUME,
  463. WM8994_DAC2_RIGHT_VOLUME, 9, 1, 1),
  464. SOC_SINGLE_TLV("SPKL DAC2 Volume", WM8994_SPKMIXL_ATTENUATION,
  465. 6, 1, 1, wm_hubs_spkmix_tlv),
  466. SOC_SINGLE_TLV("SPKL DAC1 Volume", WM8994_SPKMIXL_ATTENUATION,
  467. 2, 1, 1, wm_hubs_spkmix_tlv),
  468. SOC_SINGLE_TLV("SPKR DAC2 Volume", WM8994_SPKMIXR_ATTENUATION,
  469. 6, 1, 1, wm_hubs_spkmix_tlv),
  470. SOC_SINGLE_TLV("SPKR DAC1 Volume", WM8994_SPKMIXR_ATTENUATION,
  471. 2, 1, 1, wm_hubs_spkmix_tlv),
  472. SOC_SINGLE_TLV("AIF1DAC1 3D Stereo Volume", WM8994_AIF1_DAC1_FILTERS_2,
  473. 10, 15, 0, wm8994_3d_tlv),
  474. SOC_SINGLE("AIF1DAC1 3D Stereo Switch", WM8994_AIF1_DAC1_FILTERS_2,
  475. 8, 1, 0),
  476. SOC_SINGLE_TLV("AIF1DAC2 3D Stereo Volume", WM8994_AIF1_DAC2_FILTERS_2,
  477. 10, 15, 0, wm8994_3d_tlv),
  478. SOC_SINGLE("AIF1DAC2 3D Stereo Switch", WM8994_AIF1_DAC2_FILTERS_2,
  479. 8, 1, 0),
  480. SOC_SINGLE_TLV("AIF2DAC 3D Stereo Volume", WM8994_AIF2_DAC_FILTERS_2,
  481. 10, 15, 0, wm8994_3d_tlv),
  482. SOC_SINGLE("AIF2DAC 3D Stereo Switch", WM8994_AIF2_DAC_FILTERS_2,
  483. 8, 1, 0),
  484. };
  485. static const struct snd_kcontrol_new wm8994_eq_controls[] = {
  486. SOC_SINGLE_TLV("AIF1DAC1 EQ1 Volume", WM8994_AIF1_DAC1_EQ_GAINS_1, 11, 31, 0,
  487. eq_tlv),
  488. SOC_SINGLE_TLV("AIF1DAC1 EQ2 Volume", WM8994_AIF1_DAC1_EQ_GAINS_1, 6, 31, 0,
  489. eq_tlv),
  490. SOC_SINGLE_TLV("AIF1DAC1 EQ3 Volume", WM8994_AIF1_DAC1_EQ_GAINS_1, 1, 31, 0,
  491. eq_tlv),
  492. SOC_SINGLE_TLV("AIF1DAC1 EQ4 Volume", WM8994_AIF1_DAC1_EQ_GAINS_2, 11, 31, 0,
  493. eq_tlv),
  494. SOC_SINGLE_TLV("AIF1DAC1 EQ5 Volume", WM8994_AIF1_DAC1_EQ_GAINS_2, 6, 31, 0,
  495. eq_tlv),
  496. SOC_SINGLE_TLV("AIF1DAC2 EQ1 Volume", WM8994_AIF1_DAC2_EQ_GAINS_1, 11, 31, 0,
  497. eq_tlv),
  498. SOC_SINGLE_TLV("AIF1DAC2 EQ2 Volume", WM8994_AIF1_DAC2_EQ_GAINS_1, 6, 31, 0,
  499. eq_tlv),
  500. SOC_SINGLE_TLV("AIF1DAC2 EQ3 Volume", WM8994_AIF1_DAC2_EQ_GAINS_1, 1, 31, 0,
  501. eq_tlv),
  502. SOC_SINGLE_TLV("AIF1DAC2 EQ4 Volume", WM8994_AIF1_DAC2_EQ_GAINS_2, 11, 31, 0,
  503. eq_tlv),
  504. SOC_SINGLE_TLV("AIF1DAC2 EQ5 Volume", WM8994_AIF1_DAC2_EQ_GAINS_2, 6, 31, 0,
  505. eq_tlv),
  506. SOC_SINGLE_TLV("AIF2 EQ1 Volume", WM8994_AIF2_EQ_GAINS_1, 11, 31, 0,
  507. eq_tlv),
  508. SOC_SINGLE_TLV("AIF2 EQ2 Volume", WM8994_AIF2_EQ_GAINS_1, 6, 31, 0,
  509. eq_tlv),
  510. SOC_SINGLE_TLV("AIF2 EQ3 Volume", WM8994_AIF2_EQ_GAINS_1, 1, 31, 0,
  511. eq_tlv),
  512. SOC_SINGLE_TLV("AIF2 EQ4 Volume", WM8994_AIF2_EQ_GAINS_2, 11, 31, 0,
  513. eq_tlv),
  514. SOC_SINGLE_TLV("AIF2 EQ5 Volume", WM8994_AIF2_EQ_GAINS_2, 6, 31, 0,
  515. eq_tlv),
  516. };
  517. static const char *wm8958_ng_text[] = {
  518. "30ms", "125ms", "250ms", "500ms",
  519. };
  520. static const struct soc_enum wm8958_aif1dac1_ng_hold =
  521. SOC_ENUM_SINGLE(WM8958_AIF1_DAC1_NOISE_GATE,
  522. WM8958_AIF1DAC1_NG_THR_SHIFT, 4, wm8958_ng_text);
  523. static const struct soc_enum wm8958_aif1dac2_ng_hold =
  524. SOC_ENUM_SINGLE(WM8958_AIF1_DAC2_NOISE_GATE,
  525. WM8958_AIF1DAC2_NG_THR_SHIFT, 4, wm8958_ng_text);
  526. static const struct soc_enum wm8958_aif2dac_ng_hold =
  527. SOC_ENUM_SINGLE(WM8958_AIF2_DAC_NOISE_GATE,
  528. WM8958_AIF2DAC_NG_THR_SHIFT, 4, wm8958_ng_text);
  529. static const struct snd_kcontrol_new wm8958_snd_controls[] = {
  530. SOC_SINGLE_TLV("AIF3 Boost Volume", WM8958_AIF3_CONTROL_2, 10, 3, 0, aif_tlv),
  531. SOC_SINGLE("AIF1DAC1 Noise Gate Switch", WM8958_AIF1_DAC1_NOISE_GATE,
  532. WM8958_AIF1DAC1_NG_ENA_SHIFT, 1, 0),
  533. SOC_ENUM("AIF1DAC1 Noise Gate Hold Time", wm8958_aif1dac1_ng_hold),
  534. SOC_SINGLE_TLV("AIF1DAC1 Noise Gate Threshold Volume",
  535. WM8958_AIF1_DAC1_NOISE_GATE, WM8958_AIF1DAC1_NG_THR_SHIFT,
  536. 7, 1, ng_tlv),
  537. SOC_SINGLE("AIF1DAC2 Noise Gate Switch", WM8958_AIF1_DAC2_NOISE_GATE,
  538. WM8958_AIF1DAC2_NG_ENA_SHIFT, 1, 0),
  539. SOC_ENUM("AIF1DAC2 Noise Gate Hold Time", wm8958_aif1dac2_ng_hold),
  540. SOC_SINGLE_TLV("AIF1DAC2 Noise Gate Threshold Volume",
  541. WM8958_AIF1_DAC2_NOISE_GATE, WM8958_AIF1DAC2_NG_THR_SHIFT,
  542. 7, 1, ng_tlv),
  543. SOC_SINGLE("AIF2DAC Noise Gate Switch", WM8958_AIF2_DAC_NOISE_GATE,
  544. WM8958_AIF2DAC_NG_ENA_SHIFT, 1, 0),
  545. SOC_ENUM("AIF2DAC Noise Gate Hold Time", wm8958_aif2dac_ng_hold),
  546. SOC_SINGLE_TLV("AIF2DAC Noise Gate Threshold Volume",
  547. WM8958_AIF2_DAC_NOISE_GATE, WM8958_AIF2DAC_NG_THR_SHIFT,
  548. 7, 1, ng_tlv),
  549. };
  550. static const struct snd_kcontrol_new wm1811_snd_controls[] = {
  551. SOC_SINGLE_TLV("MIXINL IN1LP Boost Volume", WM8994_INPUT_MIXER_1, 7, 1, 0,
  552. mixin_boost_tlv),
  553. SOC_SINGLE_TLV("MIXINL IN1RP Boost Volume", WM8994_INPUT_MIXER_1, 8, 1, 0,
  554. mixin_boost_tlv),
  555. };
  556. /* We run all mode setting through a function to enforce audio mode */
  557. static void wm1811_jackdet_set_mode(struct snd_soc_codec *codec, u16 mode)
  558. {
  559. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  560. if (!wm8994->jackdet || !wm8994->jack_cb)
  561. return;
  562. if (!wm8994->jackdet || !wm8994->jack_cb)
  563. return;
  564. if (wm8994->active_refcount)
  565. mode = WM1811_JACKDET_MODE_AUDIO;
  566. if (mode == wm8994->jackdet_mode)
  567. return;
  568. wm8994->jackdet_mode = mode;
  569. /* Always use audio mode to detect while the system is active */
  570. if (mode != WM1811_JACKDET_MODE_NONE)
  571. mode = WM1811_JACKDET_MODE_AUDIO;
  572. snd_soc_update_bits(codec, WM8994_ANTIPOP_2,
  573. WM1811_JACKDET_MODE_MASK, mode);
  574. }
  575. static void active_reference(struct snd_soc_codec *codec)
  576. {
  577. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  578. mutex_lock(&wm8994->accdet_lock);
  579. wm8994->active_refcount++;
  580. dev_dbg(codec->dev, "Active refcount incremented, now %d\n",
  581. wm8994->active_refcount);
  582. /* If we're using jack detection go into audio mode */
  583. wm1811_jackdet_set_mode(codec, WM1811_JACKDET_MODE_AUDIO);
  584. mutex_unlock(&wm8994->accdet_lock);
  585. }
  586. static void active_dereference(struct snd_soc_codec *codec)
  587. {
  588. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  589. u16 mode;
  590. mutex_lock(&wm8994->accdet_lock);
  591. wm8994->active_refcount--;
  592. dev_dbg(codec->dev, "Active refcount decremented, now %d\n",
  593. wm8994->active_refcount);
  594. if (wm8994->active_refcount == 0) {
  595. /* Go into appropriate detection only mode */
  596. if (wm8994->jack_mic || wm8994->mic_detecting)
  597. mode = WM1811_JACKDET_MODE_MIC;
  598. else
  599. mode = WM1811_JACKDET_MODE_JACK;
  600. wm1811_jackdet_set_mode(codec, mode);
  601. }
  602. mutex_unlock(&wm8994->accdet_lock);
  603. }
  604. static int clk_sys_event(struct snd_soc_dapm_widget *w,
  605. struct snd_kcontrol *kcontrol, int event)
  606. {
  607. struct snd_soc_codec *codec = w->codec;
  608. switch (event) {
  609. case SND_SOC_DAPM_PRE_PMU:
  610. return configure_clock(codec);
  611. case SND_SOC_DAPM_POST_PMD:
  612. configure_clock(codec);
  613. break;
  614. }
  615. return 0;
  616. }
  617. static void vmid_reference(struct snd_soc_codec *codec)
  618. {
  619. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  620. pm_runtime_get_sync(codec->dev);
  621. wm8994->vmid_refcount++;
  622. dev_dbg(codec->dev, "Referencing VMID, refcount is now %d\n",
  623. wm8994->vmid_refcount);
  624. if (wm8994->vmid_refcount == 1) {
  625. snd_soc_update_bits(codec, WM8994_ANTIPOP_1,
  626. WM8994_LINEOUT1_DISCH |
  627. WM8994_LINEOUT2_DISCH, 0);
  628. wm_hubs_vmid_ena(codec);
  629. switch (wm8994->vmid_mode) {
  630. default:
  631. WARN_ON(0 == "Invalid VMID mode");
  632. case WM8994_VMID_NORMAL:
  633. /* Startup bias, VMID ramp & buffer */
  634. snd_soc_update_bits(codec, WM8994_ANTIPOP_2,
  635. WM8994_BIAS_SRC |
  636. WM8994_VMID_DISCH |
  637. WM8994_STARTUP_BIAS_ENA |
  638. WM8994_VMID_BUF_ENA |
  639. WM8994_VMID_RAMP_MASK,
  640. WM8994_BIAS_SRC |
  641. WM8994_STARTUP_BIAS_ENA |
  642. WM8994_VMID_BUF_ENA |
  643. (0x3 << WM8994_VMID_RAMP_SHIFT));
  644. /* Main bias enable, VMID=2x40k */
  645. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_1,
  646. WM8994_BIAS_ENA |
  647. WM8994_VMID_SEL_MASK,
  648. WM8994_BIAS_ENA | 0x2);
  649. msleep(50);
  650. snd_soc_update_bits(codec, WM8994_ANTIPOP_2,
  651. WM8994_VMID_RAMP_MASK |
  652. WM8994_BIAS_SRC,
  653. 0);
  654. break;
  655. case WM8994_VMID_FORCE:
  656. /* Startup bias, slow VMID ramp & buffer */
  657. snd_soc_update_bits(codec, WM8994_ANTIPOP_2,
  658. WM8994_BIAS_SRC |
  659. WM8994_VMID_DISCH |
  660. WM8994_STARTUP_BIAS_ENA |
  661. WM8994_VMID_BUF_ENA |
  662. WM8994_VMID_RAMP_MASK,
  663. WM8994_BIAS_SRC |
  664. WM8994_STARTUP_BIAS_ENA |
  665. WM8994_VMID_BUF_ENA |
  666. (0x2 << WM8994_VMID_RAMP_SHIFT));
  667. /* Main bias enable, VMID=2x40k */
  668. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_1,
  669. WM8994_BIAS_ENA |
  670. WM8994_VMID_SEL_MASK,
  671. WM8994_BIAS_ENA | 0x2);
  672. msleep(400);
  673. snd_soc_update_bits(codec, WM8994_ANTIPOP_2,
  674. WM8994_VMID_RAMP_MASK |
  675. WM8994_BIAS_SRC,
  676. 0);
  677. break;
  678. }
  679. }
  680. }
  681. static void vmid_dereference(struct snd_soc_codec *codec)
  682. {
  683. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  684. wm8994->vmid_refcount--;
  685. dev_dbg(codec->dev, "Dereferencing VMID, refcount is now %d\n",
  686. wm8994->vmid_refcount);
  687. if (wm8994->vmid_refcount == 0) {
  688. if (wm8994->hubs.lineout1_se)
  689. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_3,
  690. WM8994_LINEOUT1N_ENA |
  691. WM8994_LINEOUT1P_ENA,
  692. WM8994_LINEOUT1N_ENA |
  693. WM8994_LINEOUT1P_ENA);
  694. if (wm8994->hubs.lineout2_se)
  695. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_3,
  696. WM8994_LINEOUT2N_ENA |
  697. WM8994_LINEOUT2P_ENA,
  698. WM8994_LINEOUT2N_ENA |
  699. WM8994_LINEOUT2P_ENA);
  700. /* Start discharging VMID */
  701. snd_soc_update_bits(codec, WM8994_ANTIPOP_2,
  702. WM8994_BIAS_SRC |
  703. WM8994_VMID_DISCH,
  704. WM8994_BIAS_SRC |
  705. WM8994_VMID_DISCH);
  706. switch (wm8994->vmid_mode) {
  707. case WM8994_VMID_FORCE:
  708. msleep(350);
  709. break;
  710. default:
  711. break;
  712. }
  713. snd_soc_update_bits(codec, WM8994_ADDITIONAL_CONTROL,
  714. WM8994_VROI, WM8994_VROI);
  715. /* Active discharge */
  716. snd_soc_update_bits(codec, WM8994_ANTIPOP_1,
  717. WM8994_LINEOUT1_DISCH |
  718. WM8994_LINEOUT2_DISCH,
  719. WM8994_LINEOUT1_DISCH |
  720. WM8994_LINEOUT2_DISCH);
  721. msleep(150);
  722. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_3,
  723. WM8994_LINEOUT1N_ENA |
  724. WM8994_LINEOUT1P_ENA |
  725. WM8994_LINEOUT2N_ENA |
  726. WM8994_LINEOUT2P_ENA, 0);
  727. snd_soc_update_bits(codec, WM8994_ADDITIONAL_CONTROL,
  728. WM8994_VROI, 0);
  729. /* Switch off startup biases */
  730. snd_soc_update_bits(codec, WM8994_ANTIPOP_2,
  731. WM8994_BIAS_SRC |
  732. WM8994_STARTUP_BIAS_ENA |
  733. WM8994_VMID_BUF_ENA |
  734. WM8994_VMID_RAMP_MASK, 0);
  735. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_1,
  736. WM8994_BIAS_ENA | WM8994_VMID_SEL_MASK, 0);
  737. snd_soc_update_bits(codec, WM8994_ANTIPOP_2,
  738. WM8994_VMID_RAMP_MASK, 0);
  739. }
  740. pm_runtime_put(codec->dev);
  741. }
  742. static int vmid_event(struct snd_soc_dapm_widget *w,
  743. struct snd_kcontrol *kcontrol, int event)
  744. {
  745. struct snd_soc_codec *codec = w->codec;
  746. switch (event) {
  747. case SND_SOC_DAPM_PRE_PMU:
  748. vmid_reference(codec);
  749. break;
  750. case SND_SOC_DAPM_POST_PMD:
  751. vmid_dereference(codec);
  752. break;
  753. }
  754. return 0;
  755. }
  756. static void wm8994_update_class_w(struct snd_soc_codec *codec)
  757. {
  758. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  759. int enable = 1;
  760. int source = 0; /* GCC flow analysis can't track enable */
  761. int reg, reg_r;
  762. /* Only support direct DAC->headphone paths */
  763. reg = snd_soc_read(codec, WM8994_OUTPUT_MIXER_1);
  764. if (!(reg & WM8994_DAC1L_TO_HPOUT1L)) {
  765. dev_vdbg(codec->dev, "HPL connected to output mixer\n");
  766. enable = 0;
  767. }
  768. reg = snd_soc_read(codec, WM8994_OUTPUT_MIXER_2);
  769. if (!(reg & WM8994_DAC1R_TO_HPOUT1R)) {
  770. dev_vdbg(codec->dev, "HPR connected to output mixer\n");
  771. enable = 0;
  772. }
  773. /* We also need the same setting for L/R and only one path */
  774. reg = snd_soc_read(codec, WM8994_DAC1_LEFT_MIXER_ROUTING);
  775. switch (reg) {
  776. case WM8994_AIF2DACL_TO_DAC1L:
  777. dev_vdbg(codec->dev, "Class W source AIF2DAC\n");
  778. source = 2 << WM8994_CP_DYN_SRC_SEL_SHIFT;
  779. break;
  780. case WM8994_AIF1DAC2L_TO_DAC1L:
  781. dev_vdbg(codec->dev, "Class W source AIF1DAC2\n");
  782. source = 1 << WM8994_CP_DYN_SRC_SEL_SHIFT;
  783. break;
  784. case WM8994_AIF1DAC1L_TO_DAC1L:
  785. dev_vdbg(codec->dev, "Class W source AIF1DAC1\n");
  786. source = 0 << WM8994_CP_DYN_SRC_SEL_SHIFT;
  787. break;
  788. default:
  789. dev_vdbg(codec->dev, "DAC mixer setting: %x\n", reg);
  790. enable = 0;
  791. break;
  792. }
  793. reg_r = snd_soc_read(codec, WM8994_DAC1_RIGHT_MIXER_ROUTING);
  794. if (reg_r != reg) {
  795. dev_vdbg(codec->dev, "Left and right DAC mixers different\n");
  796. enable = 0;
  797. }
  798. if (enable) {
  799. dev_dbg(codec->dev, "Class W enabled\n");
  800. snd_soc_update_bits(codec, WM8994_CLASS_W_1,
  801. WM8994_CP_DYN_PWR |
  802. WM8994_CP_DYN_SRC_SEL_MASK,
  803. source | WM8994_CP_DYN_PWR);
  804. wm8994->hubs.class_w = true;
  805. } else {
  806. dev_dbg(codec->dev, "Class W disabled\n");
  807. snd_soc_update_bits(codec, WM8994_CLASS_W_1,
  808. WM8994_CP_DYN_PWR, 0);
  809. wm8994->hubs.class_w = false;
  810. }
  811. }
  812. static int late_enable_ev(struct snd_soc_dapm_widget *w,
  813. struct snd_kcontrol *kcontrol, int event)
  814. {
  815. struct snd_soc_codec *codec = w->codec;
  816. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  817. switch (event) {
  818. case SND_SOC_DAPM_PRE_PMU:
  819. if (wm8994->aif1clk_enable) {
  820. snd_soc_update_bits(codec, WM8994_AIF1_CLOCKING_1,
  821. WM8994_AIF1CLK_ENA_MASK,
  822. WM8994_AIF1CLK_ENA);
  823. wm8994->aif1clk_enable = 0;
  824. }
  825. if (wm8994->aif2clk_enable) {
  826. snd_soc_update_bits(codec, WM8994_AIF2_CLOCKING_1,
  827. WM8994_AIF2CLK_ENA_MASK,
  828. WM8994_AIF2CLK_ENA);
  829. wm8994->aif2clk_enable = 0;
  830. }
  831. break;
  832. }
  833. /* We may also have postponed startup of DSP, handle that. */
  834. wm8958_aif_ev(w, kcontrol, event);
  835. return 0;
  836. }
  837. static int late_disable_ev(struct snd_soc_dapm_widget *w,
  838. struct snd_kcontrol *kcontrol, int event)
  839. {
  840. struct snd_soc_codec *codec = w->codec;
  841. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  842. switch (event) {
  843. case SND_SOC_DAPM_POST_PMD:
  844. if (wm8994->aif1clk_disable) {
  845. snd_soc_update_bits(codec, WM8994_AIF1_CLOCKING_1,
  846. WM8994_AIF1CLK_ENA_MASK, 0);
  847. wm8994->aif1clk_disable = 0;
  848. }
  849. if (wm8994->aif2clk_disable) {
  850. snd_soc_update_bits(codec, WM8994_AIF2_CLOCKING_1,
  851. WM8994_AIF2CLK_ENA_MASK, 0);
  852. wm8994->aif2clk_disable = 0;
  853. }
  854. break;
  855. }
  856. return 0;
  857. }
  858. static int aif1clk_ev(struct snd_soc_dapm_widget *w,
  859. struct snd_kcontrol *kcontrol, int event)
  860. {
  861. struct snd_soc_codec *codec = w->codec;
  862. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  863. switch (event) {
  864. case SND_SOC_DAPM_PRE_PMU:
  865. wm8994->aif1clk_enable = 1;
  866. break;
  867. case SND_SOC_DAPM_POST_PMD:
  868. wm8994->aif1clk_disable = 1;
  869. break;
  870. }
  871. return 0;
  872. }
  873. static int aif2clk_ev(struct snd_soc_dapm_widget *w,
  874. struct snd_kcontrol *kcontrol, int event)
  875. {
  876. struct snd_soc_codec *codec = w->codec;
  877. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  878. switch (event) {
  879. case SND_SOC_DAPM_PRE_PMU:
  880. wm8994->aif2clk_enable = 1;
  881. break;
  882. case SND_SOC_DAPM_POST_PMD:
  883. wm8994->aif2clk_disable = 1;
  884. break;
  885. }
  886. return 0;
  887. }
  888. static int adc_mux_ev(struct snd_soc_dapm_widget *w,
  889. struct snd_kcontrol *kcontrol, int event)
  890. {
  891. late_enable_ev(w, kcontrol, event);
  892. return 0;
  893. }
  894. static int micbias_ev(struct snd_soc_dapm_widget *w,
  895. struct snd_kcontrol *kcontrol, int event)
  896. {
  897. late_enable_ev(w, kcontrol, event);
  898. return 0;
  899. }
  900. static int dac_ev(struct snd_soc_dapm_widget *w,
  901. struct snd_kcontrol *kcontrol, int event)
  902. {
  903. struct snd_soc_codec *codec = w->codec;
  904. unsigned int mask = 1 << w->shift;
  905. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_5,
  906. mask, mask);
  907. return 0;
  908. }
  909. static const char *hp_mux_text[] = {
  910. "Mixer",
  911. "DAC",
  912. };
  913. #define WM8994_HP_ENUM(xname, xenum) \
  914. { .iface = SNDRV_CTL_ELEM_IFACE_MIXER, .name = xname, \
  915. .info = snd_soc_info_enum_double, \
  916. .get = snd_soc_dapm_get_enum_double, \
  917. .put = wm8994_put_hp_enum, \
  918. .private_value = (unsigned long)&xenum }
  919. static int wm8994_put_hp_enum(struct snd_kcontrol *kcontrol,
  920. struct snd_ctl_elem_value *ucontrol)
  921. {
  922. struct snd_soc_dapm_widget_list *wlist = snd_kcontrol_chip(kcontrol);
  923. struct snd_soc_dapm_widget *w = wlist->widgets[0];
  924. struct snd_soc_codec *codec = w->codec;
  925. int ret;
  926. ret = snd_soc_dapm_put_enum_double(kcontrol, ucontrol);
  927. wm8994_update_class_w(codec);
  928. return ret;
  929. }
  930. static const struct soc_enum hpl_enum =
  931. SOC_ENUM_SINGLE(WM8994_OUTPUT_MIXER_1, 8, 2, hp_mux_text);
  932. static const struct snd_kcontrol_new hpl_mux =
  933. WM8994_HP_ENUM("Left Headphone Mux", hpl_enum);
  934. static const struct soc_enum hpr_enum =
  935. SOC_ENUM_SINGLE(WM8994_OUTPUT_MIXER_2, 8, 2, hp_mux_text);
  936. static const struct snd_kcontrol_new hpr_mux =
  937. WM8994_HP_ENUM("Right Headphone Mux", hpr_enum);
  938. static const char *adc_mux_text[] = {
  939. "ADC",
  940. "DMIC",
  941. };
  942. static const struct soc_enum adc_enum =
  943. SOC_ENUM_SINGLE(0, 0, 2, adc_mux_text);
  944. static const struct snd_kcontrol_new adcl_mux =
  945. SOC_DAPM_ENUM_VIRT("ADCL Mux", adc_enum);
  946. static const struct snd_kcontrol_new adcr_mux =
  947. SOC_DAPM_ENUM_VIRT("ADCR Mux", adc_enum);
  948. static const struct snd_kcontrol_new left_speaker_mixer[] = {
  949. SOC_DAPM_SINGLE("DAC2 Switch", WM8994_SPEAKER_MIXER, 9, 1, 0),
  950. SOC_DAPM_SINGLE("Input Switch", WM8994_SPEAKER_MIXER, 7, 1, 0),
  951. SOC_DAPM_SINGLE("IN1LP Switch", WM8994_SPEAKER_MIXER, 5, 1, 0),
  952. SOC_DAPM_SINGLE("Output Switch", WM8994_SPEAKER_MIXER, 3, 1, 0),
  953. SOC_DAPM_SINGLE("DAC1 Switch", WM8994_SPEAKER_MIXER, 1, 1, 0),
  954. };
  955. static const struct snd_kcontrol_new right_speaker_mixer[] = {
  956. SOC_DAPM_SINGLE("DAC2 Switch", WM8994_SPEAKER_MIXER, 8, 1, 0),
  957. SOC_DAPM_SINGLE("Input Switch", WM8994_SPEAKER_MIXER, 6, 1, 0),
  958. SOC_DAPM_SINGLE("IN1RP Switch", WM8994_SPEAKER_MIXER, 4, 1, 0),
  959. SOC_DAPM_SINGLE("Output Switch", WM8994_SPEAKER_MIXER, 2, 1, 0),
  960. SOC_DAPM_SINGLE("DAC1 Switch", WM8994_SPEAKER_MIXER, 0, 1, 0),
  961. };
  962. /* Debugging; dump chip status after DAPM transitions */
  963. static int post_ev(struct snd_soc_dapm_widget *w,
  964. struct snd_kcontrol *kcontrol, int event)
  965. {
  966. struct snd_soc_codec *codec = w->codec;
  967. dev_dbg(codec->dev, "SRC status: %x\n",
  968. snd_soc_read(codec,
  969. WM8994_RATE_STATUS));
  970. return 0;
  971. }
  972. static const struct snd_kcontrol_new aif1adc1l_mix[] = {
  973. SOC_DAPM_SINGLE("ADC/DMIC Switch", WM8994_AIF1_ADC1_LEFT_MIXER_ROUTING,
  974. 1, 1, 0),
  975. SOC_DAPM_SINGLE("AIF2 Switch", WM8994_AIF1_ADC1_LEFT_MIXER_ROUTING,
  976. 0, 1, 0),
  977. };
  978. static const struct snd_kcontrol_new aif1adc1r_mix[] = {
  979. SOC_DAPM_SINGLE("ADC/DMIC Switch", WM8994_AIF1_ADC1_RIGHT_MIXER_ROUTING,
  980. 1, 1, 0),
  981. SOC_DAPM_SINGLE("AIF2 Switch", WM8994_AIF1_ADC1_RIGHT_MIXER_ROUTING,
  982. 0, 1, 0),
  983. };
  984. static const struct snd_kcontrol_new aif1adc2l_mix[] = {
  985. SOC_DAPM_SINGLE("DMIC Switch", WM8994_AIF1_ADC2_LEFT_MIXER_ROUTING,
  986. 1, 1, 0),
  987. SOC_DAPM_SINGLE("AIF2 Switch", WM8994_AIF1_ADC2_LEFT_MIXER_ROUTING,
  988. 0, 1, 0),
  989. };
  990. static const struct snd_kcontrol_new aif1adc2r_mix[] = {
  991. SOC_DAPM_SINGLE("DMIC Switch", WM8994_AIF1_ADC2_RIGHT_MIXER_ROUTING,
  992. 1, 1, 0),
  993. SOC_DAPM_SINGLE("AIF2 Switch", WM8994_AIF1_ADC2_RIGHT_MIXER_ROUTING,
  994. 0, 1, 0),
  995. };
  996. static const struct snd_kcontrol_new aif2dac2l_mix[] = {
  997. SOC_DAPM_SINGLE("Right Sidetone Switch", WM8994_DAC2_LEFT_MIXER_ROUTING,
  998. 5, 1, 0),
  999. SOC_DAPM_SINGLE("Left Sidetone Switch", WM8994_DAC2_LEFT_MIXER_ROUTING,
  1000. 4, 1, 0),
  1001. SOC_DAPM_SINGLE("AIF2 Switch", WM8994_DAC2_LEFT_MIXER_ROUTING,
  1002. 2, 1, 0),
  1003. SOC_DAPM_SINGLE("AIF1.2 Switch", WM8994_DAC2_LEFT_MIXER_ROUTING,
  1004. 1, 1, 0),
  1005. SOC_DAPM_SINGLE("AIF1.1 Switch", WM8994_DAC2_LEFT_MIXER_ROUTING,
  1006. 0, 1, 0),
  1007. };
  1008. static const struct snd_kcontrol_new aif2dac2r_mix[] = {
  1009. SOC_DAPM_SINGLE("Right Sidetone Switch", WM8994_DAC2_RIGHT_MIXER_ROUTING,
  1010. 5, 1, 0),
  1011. SOC_DAPM_SINGLE("Left Sidetone Switch", WM8994_DAC2_RIGHT_MIXER_ROUTING,
  1012. 4, 1, 0),
  1013. SOC_DAPM_SINGLE("AIF2 Switch", WM8994_DAC2_RIGHT_MIXER_ROUTING,
  1014. 2, 1, 0),
  1015. SOC_DAPM_SINGLE("AIF1.2 Switch", WM8994_DAC2_RIGHT_MIXER_ROUTING,
  1016. 1, 1, 0),
  1017. SOC_DAPM_SINGLE("AIF1.1 Switch", WM8994_DAC2_RIGHT_MIXER_ROUTING,
  1018. 0, 1, 0),
  1019. };
  1020. #define WM8994_CLASS_W_SWITCH(xname, reg, shift, max, invert) \
  1021. { .iface = SNDRV_CTL_ELEM_IFACE_MIXER, .name = xname, \
  1022. .info = snd_soc_info_volsw, \
  1023. .get = snd_soc_dapm_get_volsw, .put = wm8994_put_class_w, \
  1024. .private_value = SOC_SINGLE_VALUE(reg, shift, max, invert) }
  1025. static int wm8994_put_class_w(struct snd_kcontrol *kcontrol,
  1026. struct snd_ctl_elem_value *ucontrol)
  1027. {
  1028. struct snd_soc_dapm_widget_list *wlist = snd_kcontrol_chip(kcontrol);
  1029. struct snd_soc_dapm_widget *w = wlist->widgets[0];
  1030. struct snd_soc_codec *codec = w->codec;
  1031. int ret;
  1032. ret = snd_soc_dapm_put_volsw(kcontrol, ucontrol);
  1033. wm8994_update_class_w(codec);
  1034. return ret;
  1035. }
  1036. static const struct snd_kcontrol_new dac1l_mix[] = {
  1037. WM8994_CLASS_W_SWITCH("Right Sidetone Switch", WM8994_DAC1_LEFT_MIXER_ROUTING,
  1038. 5, 1, 0),
  1039. WM8994_CLASS_W_SWITCH("Left Sidetone Switch", WM8994_DAC1_LEFT_MIXER_ROUTING,
  1040. 4, 1, 0),
  1041. WM8994_CLASS_W_SWITCH("AIF2 Switch", WM8994_DAC1_LEFT_MIXER_ROUTING,
  1042. 2, 1, 0),
  1043. WM8994_CLASS_W_SWITCH("AIF1.2 Switch", WM8994_DAC1_LEFT_MIXER_ROUTING,
  1044. 1, 1, 0),
  1045. WM8994_CLASS_W_SWITCH("AIF1.1 Switch", WM8994_DAC1_LEFT_MIXER_ROUTING,
  1046. 0, 1, 0),
  1047. };
  1048. static const struct snd_kcontrol_new dac1r_mix[] = {
  1049. WM8994_CLASS_W_SWITCH("Right Sidetone Switch", WM8994_DAC1_RIGHT_MIXER_ROUTING,
  1050. 5, 1, 0),
  1051. WM8994_CLASS_W_SWITCH("Left Sidetone Switch", WM8994_DAC1_RIGHT_MIXER_ROUTING,
  1052. 4, 1, 0),
  1053. WM8994_CLASS_W_SWITCH("AIF2 Switch", WM8994_DAC1_RIGHT_MIXER_ROUTING,
  1054. 2, 1, 0),
  1055. WM8994_CLASS_W_SWITCH("AIF1.2 Switch", WM8994_DAC1_RIGHT_MIXER_ROUTING,
  1056. 1, 1, 0),
  1057. WM8994_CLASS_W_SWITCH("AIF1.1 Switch", WM8994_DAC1_RIGHT_MIXER_ROUTING,
  1058. 0, 1, 0),
  1059. };
  1060. static const char *sidetone_text[] = {
  1061. "ADC/DMIC1", "DMIC2",
  1062. };
  1063. static const struct soc_enum sidetone1_enum =
  1064. SOC_ENUM_SINGLE(WM8994_SIDETONE, 0, 2, sidetone_text);
  1065. static const struct snd_kcontrol_new sidetone1_mux =
  1066. SOC_DAPM_ENUM("Left Sidetone Mux", sidetone1_enum);
  1067. static const struct soc_enum sidetone2_enum =
  1068. SOC_ENUM_SINGLE(WM8994_SIDETONE, 1, 2, sidetone_text);
  1069. static const struct snd_kcontrol_new sidetone2_mux =
  1070. SOC_DAPM_ENUM("Right Sidetone Mux", sidetone2_enum);
  1071. static const char *aif1dac_text[] = {
  1072. "AIF1DACDAT", "AIF3DACDAT",
  1073. };
  1074. static const struct soc_enum aif1dac_enum =
  1075. SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 0, 2, aif1dac_text);
  1076. static const struct snd_kcontrol_new aif1dac_mux =
  1077. SOC_DAPM_ENUM("AIF1DAC Mux", aif1dac_enum);
  1078. static const char *aif2dac_text[] = {
  1079. "AIF2DACDAT", "AIF3DACDAT",
  1080. };
  1081. static const struct soc_enum aif2dac_enum =
  1082. SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 1, 2, aif2dac_text);
  1083. static const struct snd_kcontrol_new aif2dac_mux =
  1084. SOC_DAPM_ENUM("AIF2DAC Mux", aif2dac_enum);
  1085. static const char *aif2adc_text[] = {
  1086. "AIF2ADCDAT", "AIF3DACDAT",
  1087. };
  1088. static const struct soc_enum aif2adc_enum =
  1089. SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 2, 2, aif2adc_text);
  1090. static const struct snd_kcontrol_new aif2adc_mux =
  1091. SOC_DAPM_ENUM("AIF2ADC Mux", aif2adc_enum);
  1092. static const char *aif3adc_text[] = {
  1093. "AIF1ADCDAT", "AIF2ADCDAT", "AIF2DACDAT", "Mono PCM",
  1094. };
  1095. static const struct soc_enum wm8994_aif3adc_enum =
  1096. SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 3, 3, aif3adc_text);
  1097. static const struct snd_kcontrol_new wm8994_aif3adc_mux =
  1098. SOC_DAPM_ENUM("AIF3ADC Mux", wm8994_aif3adc_enum);
  1099. static const struct soc_enum wm8958_aif3adc_enum =
  1100. SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 3, 4, aif3adc_text);
  1101. static const struct snd_kcontrol_new wm8958_aif3adc_mux =
  1102. SOC_DAPM_ENUM("AIF3ADC Mux", wm8958_aif3adc_enum);
  1103. static const char *mono_pcm_out_text[] = {
  1104. "None", "AIF2ADCL", "AIF2ADCR",
  1105. };
  1106. static const struct soc_enum mono_pcm_out_enum =
  1107. SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 9, 3, mono_pcm_out_text);
  1108. static const struct snd_kcontrol_new mono_pcm_out_mux =
  1109. SOC_DAPM_ENUM("Mono PCM Out Mux", mono_pcm_out_enum);
  1110. static const char *aif2dac_src_text[] = {
  1111. "AIF2", "AIF3",
  1112. };
  1113. /* Note that these two control shouldn't be simultaneously switched to AIF3 */
  1114. static const struct soc_enum aif2dacl_src_enum =
  1115. SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 7, 2, aif2dac_src_text);
  1116. static const struct snd_kcontrol_new aif2dacl_src_mux =
  1117. SOC_DAPM_ENUM("AIF2DACL Mux", aif2dacl_src_enum);
  1118. static const struct soc_enum aif2dacr_src_enum =
  1119. SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 8, 2, aif2dac_src_text);
  1120. static const struct snd_kcontrol_new aif2dacr_src_mux =
  1121. SOC_DAPM_ENUM("AIF2DACR Mux", aif2dacr_src_enum);
  1122. static const struct snd_soc_dapm_widget wm8994_lateclk_revd_widgets[] = {
  1123. SND_SOC_DAPM_SUPPLY("AIF1CLK", SND_SOC_NOPM, 0, 0, aif1clk_ev,
  1124. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  1125. SND_SOC_DAPM_SUPPLY("AIF2CLK", SND_SOC_NOPM, 0, 0, aif2clk_ev,
  1126. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  1127. SND_SOC_DAPM_PGA_E("Late DAC1L Enable PGA", SND_SOC_NOPM, 0, 0, NULL, 0,
  1128. late_enable_ev, SND_SOC_DAPM_PRE_PMU),
  1129. SND_SOC_DAPM_PGA_E("Late DAC1R Enable PGA", SND_SOC_NOPM, 0, 0, NULL, 0,
  1130. late_enable_ev, SND_SOC_DAPM_PRE_PMU),
  1131. SND_SOC_DAPM_PGA_E("Late DAC2L Enable PGA", SND_SOC_NOPM, 0, 0, NULL, 0,
  1132. late_enable_ev, SND_SOC_DAPM_PRE_PMU),
  1133. SND_SOC_DAPM_PGA_E("Late DAC2R Enable PGA", SND_SOC_NOPM, 0, 0, NULL, 0,
  1134. late_enable_ev, SND_SOC_DAPM_PRE_PMU),
  1135. SND_SOC_DAPM_PGA_E("Direct Voice", SND_SOC_NOPM, 0, 0, NULL, 0,
  1136. late_enable_ev, SND_SOC_DAPM_PRE_PMU),
  1137. SND_SOC_DAPM_MIXER_E("SPKL", WM8994_POWER_MANAGEMENT_3, 8, 0,
  1138. left_speaker_mixer, ARRAY_SIZE(left_speaker_mixer),
  1139. late_enable_ev, SND_SOC_DAPM_PRE_PMU),
  1140. SND_SOC_DAPM_MIXER_E("SPKR", WM8994_POWER_MANAGEMENT_3, 9, 0,
  1141. right_speaker_mixer, ARRAY_SIZE(right_speaker_mixer),
  1142. late_enable_ev, SND_SOC_DAPM_PRE_PMU),
  1143. SND_SOC_DAPM_MUX_E("Left Headphone Mux", SND_SOC_NOPM, 0, 0, &hpl_mux,
  1144. late_enable_ev, SND_SOC_DAPM_PRE_PMU),
  1145. SND_SOC_DAPM_MUX_E("Right Headphone Mux", SND_SOC_NOPM, 0, 0, &hpr_mux,
  1146. late_enable_ev, SND_SOC_DAPM_PRE_PMU),
  1147. SND_SOC_DAPM_POST("Late Disable PGA", late_disable_ev)
  1148. };
  1149. static const struct snd_soc_dapm_widget wm8994_lateclk_widgets[] = {
  1150. SND_SOC_DAPM_SUPPLY("AIF1CLK", WM8994_AIF1_CLOCKING_1, 0, 0, NULL, 0),
  1151. SND_SOC_DAPM_SUPPLY("AIF2CLK", WM8994_AIF2_CLOCKING_1, 0, 0, NULL, 0),
  1152. SND_SOC_DAPM_PGA("Direct Voice", SND_SOC_NOPM, 0, 0, NULL, 0),
  1153. SND_SOC_DAPM_MIXER("SPKL", WM8994_POWER_MANAGEMENT_3, 8, 0,
  1154. left_speaker_mixer, ARRAY_SIZE(left_speaker_mixer)),
  1155. SND_SOC_DAPM_MIXER("SPKR", WM8994_POWER_MANAGEMENT_3, 9, 0,
  1156. right_speaker_mixer, ARRAY_SIZE(right_speaker_mixer)),
  1157. SND_SOC_DAPM_MUX("Left Headphone Mux", SND_SOC_NOPM, 0, 0, &hpl_mux),
  1158. SND_SOC_DAPM_MUX("Right Headphone Mux", SND_SOC_NOPM, 0, 0, &hpr_mux),
  1159. };
  1160. static const struct snd_soc_dapm_widget wm8994_dac_revd_widgets[] = {
  1161. SND_SOC_DAPM_DAC_E("DAC2L", NULL, SND_SOC_NOPM, 3, 0,
  1162. dac_ev, SND_SOC_DAPM_PRE_PMU),
  1163. SND_SOC_DAPM_DAC_E("DAC2R", NULL, SND_SOC_NOPM, 2, 0,
  1164. dac_ev, SND_SOC_DAPM_PRE_PMU),
  1165. SND_SOC_DAPM_DAC_E("DAC1L", NULL, SND_SOC_NOPM, 1, 0,
  1166. dac_ev, SND_SOC_DAPM_PRE_PMU),
  1167. SND_SOC_DAPM_DAC_E("DAC1R", NULL, SND_SOC_NOPM, 0, 0,
  1168. dac_ev, SND_SOC_DAPM_PRE_PMU),
  1169. };
  1170. static const struct snd_soc_dapm_widget wm8994_dac_widgets[] = {
  1171. SND_SOC_DAPM_DAC("DAC2L", NULL, WM8994_POWER_MANAGEMENT_5, 3, 0),
  1172. SND_SOC_DAPM_DAC("DAC2R", NULL, WM8994_POWER_MANAGEMENT_5, 2, 0),
  1173. SND_SOC_DAPM_DAC("DAC1L", NULL, WM8994_POWER_MANAGEMENT_5, 1, 0),
  1174. SND_SOC_DAPM_DAC("DAC1R", NULL, WM8994_POWER_MANAGEMENT_5, 0, 0),
  1175. };
  1176. static const struct snd_soc_dapm_widget wm8994_adc_revd_widgets[] = {
  1177. SND_SOC_DAPM_VIRT_MUX_E("ADCL Mux", WM8994_POWER_MANAGEMENT_4, 1, 0, &adcl_mux,
  1178. adc_mux_ev, SND_SOC_DAPM_PRE_PMU),
  1179. SND_SOC_DAPM_VIRT_MUX_E("ADCR Mux", WM8994_POWER_MANAGEMENT_4, 0, 0, &adcr_mux,
  1180. adc_mux_ev, SND_SOC_DAPM_PRE_PMU),
  1181. };
  1182. static const struct snd_soc_dapm_widget wm8994_adc_widgets[] = {
  1183. SND_SOC_DAPM_VIRT_MUX("ADCL Mux", WM8994_POWER_MANAGEMENT_4, 1, 0, &adcl_mux),
  1184. SND_SOC_DAPM_VIRT_MUX("ADCR Mux", WM8994_POWER_MANAGEMENT_4, 0, 0, &adcr_mux),
  1185. };
  1186. static const struct snd_soc_dapm_widget wm8994_dapm_widgets[] = {
  1187. SND_SOC_DAPM_INPUT("DMIC1DAT"),
  1188. SND_SOC_DAPM_INPUT("DMIC2DAT"),
  1189. SND_SOC_DAPM_INPUT("Clock"),
  1190. SND_SOC_DAPM_SUPPLY_S("MICBIAS Supply", 1, SND_SOC_NOPM, 0, 0, micbias_ev,
  1191. SND_SOC_DAPM_PRE_PMU),
  1192. SND_SOC_DAPM_SUPPLY("VMID", SND_SOC_NOPM, 0, 0, vmid_event,
  1193. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  1194. SND_SOC_DAPM_SUPPLY("CLK_SYS", SND_SOC_NOPM, 0, 0, clk_sys_event,
  1195. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_PRE_PMD),
  1196. SND_SOC_DAPM_SUPPLY("DSP1CLK", WM8994_CLOCKING_1, 3, 0, NULL, 0),
  1197. SND_SOC_DAPM_SUPPLY("DSP2CLK", WM8994_CLOCKING_1, 2, 0, NULL, 0),
  1198. SND_SOC_DAPM_SUPPLY("DSPINTCLK", WM8994_CLOCKING_1, 1, 0, NULL, 0),
  1199. SND_SOC_DAPM_AIF_OUT("AIF1ADC1L", NULL,
  1200. 0, WM8994_POWER_MANAGEMENT_4, 9, 0),
  1201. SND_SOC_DAPM_AIF_OUT("AIF1ADC1R", NULL,
  1202. 0, WM8994_POWER_MANAGEMENT_4, 8, 0),
  1203. SND_SOC_DAPM_AIF_IN_E("AIF1DAC1L", NULL, 0,
  1204. WM8994_POWER_MANAGEMENT_5, 9, 0, wm8958_aif_ev,
  1205. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
  1206. SND_SOC_DAPM_AIF_IN_E("AIF1DAC1R", NULL, 0,
  1207. WM8994_POWER_MANAGEMENT_5, 8, 0, wm8958_aif_ev,
  1208. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
  1209. SND_SOC_DAPM_AIF_OUT("AIF1ADC2L", NULL,
  1210. 0, WM8994_POWER_MANAGEMENT_4, 11, 0),
  1211. SND_SOC_DAPM_AIF_OUT("AIF1ADC2R", NULL,
  1212. 0, WM8994_POWER_MANAGEMENT_4, 10, 0),
  1213. SND_SOC_DAPM_AIF_IN_E("AIF1DAC2L", NULL, 0,
  1214. WM8994_POWER_MANAGEMENT_5, 11, 0, wm8958_aif_ev,
  1215. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
  1216. SND_SOC_DAPM_AIF_IN_E("AIF1DAC2R", NULL, 0,
  1217. WM8994_POWER_MANAGEMENT_5, 10, 0, wm8958_aif_ev,
  1218. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
  1219. SND_SOC_DAPM_MIXER("AIF1ADC1L Mixer", SND_SOC_NOPM, 0, 0,
  1220. aif1adc1l_mix, ARRAY_SIZE(aif1adc1l_mix)),
  1221. SND_SOC_DAPM_MIXER("AIF1ADC1R Mixer", SND_SOC_NOPM, 0, 0,
  1222. aif1adc1r_mix, ARRAY_SIZE(aif1adc1r_mix)),
  1223. SND_SOC_DAPM_MIXER("AIF1ADC2L Mixer", SND_SOC_NOPM, 0, 0,
  1224. aif1adc2l_mix, ARRAY_SIZE(aif1adc2l_mix)),
  1225. SND_SOC_DAPM_MIXER("AIF1ADC2R Mixer", SND_SOC_NOPM, 0, 0,
  1226. aif1adc2r_mix, ARRAY_SIZE(aif1adc2r_mix)),
  1227. SND_SOC_DAPM_MIXER("AIF2DAC2L Mixer", SND_SOC_NOPM, 0, 0,
  1228. aif2dac2l_mix, ARRAY_SIZE(aif2dac2l_mix)),
  1229. SND_SOC_DAPM_MIXER("AIF2DAC2R Mixer", SND_SOC_NOPM, 0, 0,
  1230. aif2dac2r_mix, ARRAY_SIZE(aif2dac2r_mix)),
  1231. SND_SOC_DAPM_MUX("Left Sidetone", SND_SOC_NOPM, 0, 0, &sidetone1_mux),
  1232. SND_SOC_DAPM_MUX("Right Sidetone", SND_SOC_NOPM, 0, 0, &sidetone2_mux),
  1233. SND_SOC_DAPM_MIXER("DAC1L Mixer", SND_SOC_NOPM, 0, 0,
  1234. dac1l_mix, ARRAY_SIZE(dac1l_mix)),
  1235. SND_SOC_DAPM_MIXER("DAC1R Mixer", SND_SOC_NOPM, 0, 0,
  1236. dac1r_mix, ARRAY_SIZE(dac1r_mix)),
  1237. SND_SOC_DAPM_AIF_OUT("AIF2ADCL", NULL, 0,
  1238. WM8994_POWER_MANAGEMENT_4, 13, 0),
  1239. SND_SOC_DAPM_AIF_OUT("AIF2ADCR", NULL, 0,
  1240. WM8994_POWER_MANAGEMENT_4, 12, 0),
  1241. SND_SOC_DAPM_AIF_IN_E("AIF2DACL", NULL, 0,
  1242. WM8994_POWER_MANAGEMENT_5, 13, 0, wm8958_aif_ev,
  1243. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_PRE_PMD),
  1244. SND_SOC_DAPM_AIF_IN_E("AIF2DACR", NULL, 0,
  1245. WM8994_POWER_MANAGEMENT_5, 12, 0, wm8958_aif_ev,
  1246. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_PRE_PMD),
  1247. SND_SOC_DAPM_AIF_IN("AIF1DACDAT", NULL, 0, SND_SOC_NOPM, 0, 0),
  1248. SND_SOC_DAPM_AIF_IN("AIF2DACDAT", NULL, 0, SND_SOC_NOPM, 0, 0),
  1249. SND_SOC_DAPM_AIF_OUT("AIF1ADCDAT", NULL, 0, SND_SOC_NOPM, 0, 0),
  1250. SND_SOC_DAPM_AIF_OUT("AIF2ADCDAT", NULL, 0, SND_SOC_NOPM, 0, 0),
  1251. SND_SOC_DAPM_MUX("AIF1DAC Mux", SND_SOC_NOPM, 0, 0, &aif1dac_mux),
  1252. SND_SOC_DAPM_MUX("AIF2DAC Mux", SND_SOC_NOPM, 0, 0, &aif2dac_mux),
  1253. SND_SOC_DAPM_MUX("AIF2ADC Mux", SND_SOC_NOPM, 0, 0, &aif2adc_mux),
  1254. SND_SOC_DAPM_AIF_IN("AIF3DACDAT", NULL, 0, SND_SOC_NOPM, 0, 0),
  1255. SND_SOC_DAPM_AIF_OUT("AIF3ADCDAT", NULL, 0, SND_SOC_NOPM, 0, 0),
  1256. SND_SOC_DAPM_SUPPLY("TOCLK", WM8994_CLOCKING_1, 4, 0, NULL, 0),
  1257. SND_SOC_DAPM_ADC("DMIC2L", NULL, WM8994_POWER_MANAGEMENT_4, 5, 0),
  1258. SND_SOC_DAPM_ADC("DMIC2R", NULL, WM8994_POWER_MANAGEMENT_4, 4, 0),
  1259. SND_SOC_DAPM_ADC("DMIC1L", NULL, WM8994_POWER_MANAGEMENT_4, 3, 0),
  1260. SND_SOC_DAPM_ADC("DMIC1R", NULL, WM8994_POWER_MANAGEMENT_4, 2, 0),
  1261. /* Power is done with the muxes since the ADC power also controls the
  1262. * downsampling chain, the chip will automatically manage the analogue
  1263. * specific portions.
  1264. */
  1265. SND_SOC_DAPM_ADC("ADCL", NULL, SND_SOC_NOPM, 1, 0),
  1266. SND_SOC_DAPM_ADC("ADCR", NULL, SND_SOC_NOPM, 0, 0),
  1267. SND_SOC_DAPM_POST("Debug log", post_ev),
  1268. };
  1269. static const struct snd_soc_dapm_widget wm8994_specific_dapm_widgets[] = {
  1270. SND_SOC_DAPM_MUX("AIF3ADC Mux", SND_SOC_NOPM, 0, 0, &wm8994_aif3adc_mux),
  1271. };
  1272. static const struct snd_soc_dapm_widget wm8958_dapm_widgets[] = {
  1273. SND_SOC_DAPM_SUPPLY("AIF3", WM8994_POWER_MANAGEMENT_6, 5, 1, NULL, 0),
  1274. SND_SOC_DAPM_MUX("Mono PCM Out Mux", SND_SOC_NOPM, 0, 0, &mono_pcm_out_mux),
  1275. SND_SOC_DAPM_MUX("AIF2DACL Mux", SND_SOC_NOPM, 0, 0, &aif2dacl_src_mux),
  1276. SND_SOC_DAPM_MUX("AIF2DACR Mux", SND_SOC_NOPM, 0, 0, &aif2dacr_src_mux),
  1277. SND_SOC_DAPM_MUX("AIF3ADC Mux", SND_SOC_NOPM, 0, 0, &wm8958_aif3adc_mux),
  1278. };
  1279. static const struct snd_soc_dapm_route intercon[] = {
  1280. { "CLK_SYS", NULL, "AIF1CLK", check_clk_sys },
  1281. { "CLK_SYS", NULL, "AIF2CLK", check_clk_sys },
  1282. { "DSP1CLK", NULL, "CLK_SYS" },
  1283. { "DSP2CLK", NULL, "CLK_SYS" },
  1284. { "DSPINTCLK", NULL, "CLK_SYS" },
  1285. { "AIF1ADC1L", NULL, "AIF1CLK" },
  1286. { "AIF1ADC1L", NULL, "DSP1CLK" },
  1287. { "AIF1ADC1R", NULL, "AIF1CLK" },
  1288. { "AIF1ADC1R", NULL, "DSP1CLK" },
  1289. { "AIF1ADC1R", NULL, "DSPINTCLK" },
  1290. { "AIF1DAC1L", NULL, "AIF1CLK" },
  1291. { "AIF1DAC1L", NULL, "DSP1CLK" },
  1292. { "AIF1DAC1R", NULL, "AIF1CLK" },
  1293. { "AIF1DAC1R", NULL, "DSP1CLK" },
  1294. { "AIF1DAC1R", NULL, "DSPINTCLK" },
  1295. { "AIF1ADC2L", NULL, "AIF1CLK" },
  1296. { "AIF1ADC2L", NULL, "DSP1CLK" },
  1297. { "AIF1ADC2R", NULL, "AIF1CLK" },
  1298. { "AIF1ADC2R", NULL, "DSP1CLK" },
  1299. { "AIF1ADC2R", NULL, "DSPINTCLK" },
  1300. { "AIF1DAC2L", NULL, "AIF1CLK" },
  1301. { "AIF1DAC2L", NULL, "DSP1CLK" },
  1302. { "AIF1DAC2R", NULL, "AIF1CLK" },
  1303. { "AIF1DAC2R", NULL, "DSP1CLK" },
  1304. { "AIF1DAC2R", NULL, "DSPINTCLK" },
  1305. { "AIF2ADCL", NULL, "AIF2CLK" },
  1306. { "AIF2ADCL", NULL, "DSP2CLK" },
  1307. { "AIF2ADCR", NULL, "AIF2CLK" },
  1308. { "AIF2ADCR", NULL, "DSP2CLK" },
  1309. { "AIF2ADCR", NULL, "DSPINTCLK" },
  1310. { "AIF2DACL", NULL, "AIF2CLK" },
  1311. { "AIF2DACL", NULL, "DSP2CLK" },
  1312. { "AIF2DACR", NULL, "AIF2CLK" },
  1313. { "AIF2DACR", NULL, "DSP2CLK" },
  1314. { "AIF2DACR", NULL, "DSPINTCLK" },
  1315. { "DMIC1L", NULL, "DMIC1DAT" },
  1316. { "DMIC1L", NULL, "CLK_SYS" },
  1317. { "DMIC1R", NULL, "DMIC1DAT" },
  1318. { "DMIC1R", NULL, "CLK_SYS" },
  1319. { "DMIC2L", NULL, "DMIC2DAT" },
  1320. { "DMIC2L", NULL, "CLK_SYS" },
  1321. { "DMIC2R", NULL, "DMIC2DAT" },
  1322. { "DMIC2R", NULL, "CLK_SYS" },
  1323. { "ADCL", NULL, "AIF1CLK" },
  1324. { "ADCL", NULL, "DSP1CLK" },
  1325. { "ADCL", NULL, "DSPINTCLK" },
  1326. { "ADCR", NULL, "AIF1CLK" },
  1327. { "ADCR", NULL, "DSP1CLK" },
  1328. { "ADCR", NULL, "DSPINTCLK" },
  1329. { "ADCL Mux", "ADC", "ADCL" },
  1330. { "ADCL Mux", "DMIC", "DMIC1L" },
  1331. { "ADCR Mux", "ADC", "ADCR" },
  1332. { "ADCR Mux", "DMIC", "DMIC1R" },
  1333. { "DAC1L", NULL, "AIF1CLK" },
  1334. { "DAC1L", NULL, "DSP1CLK" },
  1335. { "DAC1L", NULL, "DSPINTCLK" },
  1336. { "DAC1R", NULL, "AIF1CLK" },
  1337. { "DAC1R", NULL, "DSP1CLK" },
  1338. { "DAC1R", NULL, "DSPINTCLK" },
  1339. { "DAC2L", NULL, "AIF2CLK" },
  1340. { "DAC2L", NULL, "DSP2CLK" },
  1341. { "DAC2L", NULL, "DSPINTCLK" },
  1342. { "DAC2R", NULL, "AIF2DACR" },
  1343. { "DAC2R", NULL, "AIF2CLK" },
  1344. { "DAC2R", NULL, "DSP2CLK" },
  1345. { "DAC2R", NULL, "DSPINTCLK" },
  1346. { "TOCLK", NULL, "CLK_SYS" },
  1347. { "AIF1DACDAT", NULL, "AIF1 Playback" },
  1348. { "AIF2DACDAT", NULL, "AIF2 Playback" },
  1349. { "AIF3DACDAT", NULL, "AIF3 Playback" },
  1350. { "AIF1 Capture", NULL, "AIF1ADCDAT" },
  1351. { "AIF2 Capture", NULL, "AIF2ADCDAT" },
  1352. { "AIF3 Capture", NULL, "AIF3ADCDAT" },
  1353. /* AIF1 outputs */
  1354. { "AIF1ADC1L", NULL, "AIF1ADC1L Mixer" },
  1355. { "AIF1ADC1L Mixer", "ADC/DMIC Switch", "ADCL Mux" },
  1356. { "AIF1ADC1L Mixer", "AIF2 Switch", "AIF2DACL" },
  1357. { "AIF1ADC1R", NULL, "AIF1ADC1R Mixer" },
  1358. { "AIF1ADC1R Mixer", "ADC/DMIC Switch", "ADCR Mux" },
  1359. { "AIF1ADC1R Mixer", "AIF2 Switch", "AIF2DACR" },
  1360. { "AIF1ADC2L", NULL, "AIF1ADC2L Mixer" },
  1361. { "AIF1ADC2L Mixer", "DMIC Switch", "DMIC2L" },
  1362. { "AIF1ADC2L Mixer", "AIF2 Switch", "AIF2DACL" },
  1363. { "AIF1ADC2R", NULL, "AIF1ADC2R Mixer" },
  1364. { "AIF1ADC2R Mixer", "DMIC Switch", "DMIC2R" },
  1365. { "AIF1ADC2R Mixer", "AIF2 Switch", "AIF2DACR" },
  1366. /* Pin level routing for AIF3 */
  1367. { "AIF1DAC1L", NULL, "AIF1DAC Mux" },
  1368. { "AIF1DAC1R", NULL, "AIF1DAC Mux" },
  1369. { "AIF1DAC2L", NULL, "AIF1DAC Mux" },
  1370. { "AIF1DAC2R", NULL, "AIF1DAC Mux" },
  1371. { "AIF1DAC Mux", "AIF1DACDAT", "AIF1DACDAT" },
  1372. { "AIF1DAC Mux", "AIF3DACDAT", "AIF3DACDAT" },
  1373. { "AIF2DAC Mux", "AIF2DACDAT", "AIF2DACDAT" },
  1374. { "AIF2DAC Mux", "AIF3DACDAT", "AIF3DACDAT" },
  1375. { "AIF2ADC Mux", "AIF2ADCDAT", "AIF2ADCL" },
  1376. { "AIF2ADC Mux", "AIF2ADCDAT", "AIF2ADCR" },
  1377. { "AIF2ADC Mux", "AIF3DACDAT", "AIF3ADCDAT" },
  1378. /* DAC1 inputs */
  1379. { "DAC1L Mixer", "AIF2 Switch", "AIF2DACL" },
  1380. { "DAC1L Mixer", "AIF1.2 Switch", "AIF1DAC2L" },
  1381. { "DAC1L Mixer", "AIF1.1 Switch", "AIF1DAC1L" },
  1382. { "DAC1L Mixer", "Left Sidetone Switch", "Left Sidetone" },
  1383. { "DAC1L Mixer", "Right Sidetone Switch", "Right Sidetone" },
  1384. { "DAC1R Mixer", "AIF2 Switch", "AIF2DACR" },
  1385. { "DAC1R Mixer", "AIF1.2 Switch", "AIF1DAC2R" },
  1386. { "DAC1R Mixer", "AIF1.1 Switch", "AIF1DAC1R" },
  1387. { "DAC1R Mixer", "Left Sidetone Switch", "Left Sidetone" },
  1388. { "DAC1R Mixer", "Right Sidetone Switch", "Right Sidetone" },
  1389. /* DAC2/AIF2 outputs */
  1390. { "AIF2ADCL", NULL, "AIF2DAC2L Mixer" },
  1391. { "AIF2DAC2L Mixer", "AIF2 Switch", "AIF2DACL" },
  1392. { "AIF2DAC2L Mixer", "AIF1.2 Switch", "AIF1DAC2L" },
  1393. { "AIF2DAC2L Mixer", "AIF1.1 Switch", "AIF1DAC1L" },
  1394. { "AIF2DAC2L Mixer", "Left Sidetone Switch", "Left Sidetone" },
  1395. { "AIF2DAC2L Mixer", "Right Sidetone Switch", "Right Sidetone" },
  1396. { "AIF2ADCR", NULL, "AIF2DAC2R Mixer" },
  1397. { "AIF2DAC2R Mixer", "AIF2 Switch", "AIF2DACR" },
  1398. { "AIF2DAC2R Mixer", "AIF1.2 Switch", "AIF1DAC2R" },
  1399. { "AIF2DAC2R Mixer", "AIF1.1 Switch", "AIF1DAC1R" },
  1400. { "AIF2DAC2R Mixer", "Left Sidetone Switch", "Left Sidetone" },
  1401. { "AIF2DAC2R Mixer", "Right Sidetone Switch", "Right Sidetone" },
  1402. { "AIF1ADCDAT", NULL, "AIF1ADC1L" },
  1403. { "AIF1ADCDAT", NULL, "AIF1ADC1R" },
  1404. { "AIF1ADCDAT", NULL, "AIF1ADC2L" },
  1405. { "AIF1ADCDAT", NULL, "AIF1ADC2R" },
  1406. { "AIF2ADCDAT", NULL, "AIF2ADC Mux" },
  1407. /* AIF3 output */
  1408. { "AIF3ADCDAT", "AIF1ADCDAT", "AIF1ADC1L" },
  1409. { "AIF3ADCDAT", "AIF1ADCDAT", "AIF1ADC1R" },
  1410. { "AIF3ADCDAT", "AIF1ADCDAT", "AIF1ADC2L" },
  1411. { "AIF3ADCDAT", "AIF1ADCDAT", "AIF1ADC2R" },
  1412. { "AIF3ADCDAT", "AIF2ADCDAT", "AIF2ADCL" },
  1413. { "AIF3ADCDAT", "AIF2ADCDAT", "AIF2ADCR" },
  1414. { "AIF3ADCDAT", "AIF2DACDAT", "AIF2DACL" },
  1415. { "AIF3ADCDAT", "AIF2DACDAT", "AIF2DACR" },
  1416. /* Sidetone */
  1417. { "Left Sidetone", "ADC/DMIC1", "ADCL Mux" },
  1418. { "Left Sidetone", "DMIC2", "DMIC2L" },
  1419. { "Right Sidetone", "ADC/DMIC1", "ADCR Mux" },
  1420. { "Right Sidetone", "DMIC2", "DMIC2R" },
  1421. /* Output stages */
  1422. { "Left Output Mixer", "DAC Switch", "DAC1L" },
  1423. { "Right Output Mixer", "DAC Switch", "DAC1R" },
  1424. { "SPKL", "DAC1 Switch", "DAC1L" },
  1425. { "SPKL", "DAC2 Switch", "DAC2L" },
  1426. { "SPKR", "DAC1 Switch", "DAC1R" },
  1427. { "SPKR", "DAC2 Switch", "DAC2R" },
  1428. { "Left Headphone Mux", "DAC", "DAC1L" },
  1429. { "Right Headphone Mux", "DAC", "DAC1R" },
  1430. };
  1431. static const struct snd_soc_dapm_route wm8994_lateclk_revd_intercon[] = {
  1432. { "DAC1L", NULL, "Late DAC1L Enable PGA" },
  1433. { "Late DAC1L Enable PGA", NULL, "DAC1L Mixer" },
  1434. { "DAC1R", NULL, "Late DAC1R Enable PGA" },
  1435. { "Late DAC1R Enable PGA", NULL, "DAC1R Mixer" },
  1436. { "DAC2L", NULL, "Late DAC2L Enable PGA" },
  1437. { "Late DAC2L Enable PGA", NULL, "AIF2DAC2L Mixer" },
  1438. { "DAC2R", NULL, "Late DAC2R Enable PGA" },
  1439. { "Late DAC2R Enable PGA", NULL, "AIF2DAC2R Mixer" }
  1440. };
  1441. static const struct snd_soc_dapm_route wm8994_lateclk_intercon[] = {
  1442. { "DAC1L", NULL, "DAC1L Mixer" },
  1443. { "DAC1R", NULL, "DAC1R Mixer" },
  1444. { "DAC2L", NULL, "AIF2DAC2L Mixer" },
  1445. { "DAC2R", NULL, "AIF2DAC2R Mixer" },
  1446. };
  1447. static const struct snd_soc_dapm_route wm8994_revd_intercon[] = {
  1448. { "AIF1DACDAT", NULL, "AIF2DACDAT" },
  1449. { "AIF2DACDAT", NULL, "AIF1DACDAT" },
  1450. { "AIF1ADCDAT", NULL, "AIF2ADCDAT" },
  1451. { "AIF2ADCDAT", NULL, "AIF1ADCDAT" },
  1452. { "MICBIAS1", NULL, "CLK_SYS" },
  1453. { "MICBIAS1", NULL, "MICBIAS Supply" },
  1454. { "MICBIAS2", NULL, "CLK_SYS" },
  1455. { "MICBIAS2", NULL, "MICBIAS Supply" },
  1456. };
  1457. static const struct snd_soc_dapm_route wm8994_intercon[] = {
  1458. { "AIF2DACL", NULL, "AIF2DAC Mux" },
  1459. { "AIF2DACR", NULL, "AIF2DAC Mux" },
  1460. { "MICBIAS1", NULL, "VMID" },
  1461. { "MICBIAS2", NULL, "VMID" },
  1462. };
  1463. static const struct snd_soc_dapm_route wm8958_intercon[] = {
  1464. { "AIF2DACL", NULL, "AIF2DACL Mux" },
  1465. { "AIF2DACR", NULL, "AIF2DACR Mux" },
  1466. { "AIF2DACL Mux", "AIF2", "AIF2DAC Mux" },
  1467. { "AIF2DACL Mux", "AIF3", "AIF3DACDAT" },
  1468. { "AIF2DACR Mux", "AIF2", "AIF2DAC Mux" },
  1469. { "AIF2DACR Mux", "AIF3", "AIF3DACDAT" },
  1470. { "AIF3DACDAT", NULL, "AIF3" },
  1471. { "AIF3ADCDAT", NULL, "AIF3" },
  1472. { "Mono PCM Out Mux", "AIF2ADCL", "AIF2ADCL" },
  1473. { "Mono PCM Out Mux", "AIF2ADCR", "AIF2ADCR" },
  1474. { "AIF3ADC Mux", "Mono PCM", "Mono PCM Out Mux" },
  1475. };
  1476. /* The size in bits of the FLL divide multiplied by 10
  1477. * to allow rounding later */
  1478. #define FIXED_FLL_SIZE ((1 << 16) * 10)
  1479. struct fll_div {
  1480. u16 outdiv;
  1481. u16 n;
  1482. u16 k;
  1483. u16 clk_ref_div;
  1484. u16 fll_fratio;
  1485. };
  1486. static int wm8994_get_fll_config(struct fll_div *fll,
  1487. int freq_in, int freq_out)
  1488. {
  1489. u64 Kpart;
  1490. unsigned int K, Ndiv, Nmod;
  1491. pr_debug("FLL input=%dHz, output=%dHz\n", freq_in, freq_out);
  1492. /* Scale the input frequency down to <= 13.5MHz */
  1493. fll->clk_ref_div = 0;
  1494. while (freq_in > 13500000) {
  1495. fll->clk_ref_div++;
  1496. freq_in /= 2;
  1497. if (fll->clk_ref_div > 3)
  1498. return -EINVAL;
  1499. }
  1500. pr_debug("CLK_REF_DIV=%d, Fref=%dHz\n", fll->clk_ref_div, freq_in);
  1501. /* Scale the output to give 90MHz<=Fvco<=100MHz */
  1502. fll->outdiv = 3;
  1503. while (freq_out * (fll->outdiv + 1) < 90000000) {
  1504. fll->outdiv++;
  1505. if (fll->outdiv > 63)
  1506. return -EINVAL;
  1507. }
  1508. freq_out *= fll->outdiv + 1;
  1509. pr_debug("OUTDIV=%d, Fvco=%dHz\n", fll->outdiv, freq_out);
  1510. if (freq_in > 1000000) {
  1511. fll->fll_fratio = 0;
  1512. } else if (freq_in > 256000) {
  1513. fll->fll_fratio = 1;
  1514. freq_in *= 2;
  1515. } else if (freq_in > 128000) {
  1516. fll->fll_fratio = 2;
  1517. freq_in *= 4;
  1518. } else if (freq_in > 64000) {
  1519. fll->fll_fratio = 3;
  1520. freq_in *= 8;
  1521. } else {
  1522. fll->fll_fratio = 4;
  1523. freq_in *= 16;
  1524. }
  1525. pr_debug("FLL_FRATIO=%d, Fref=%dHz\n", fll->fll_fratio, freq_in);
  1526. /* Now, calculate N.K */
  1527. Ndiv = freq_out / freq_in;
  1528. fll->n = Ndiv;
  1529. Nmod = freq_out % freq_in;
  1530. pr_debug("Nmod=%d\n", Nmod);
  1531. /* Calculate fractional part - scale up so we can round. */
  1532. Kpart = FIXED_FLL_SIZE * (long long)Nmod;
  1533. do_div(Kpart, freq_in);
  1534. K = Kpart & 0xFFFFFFFF;
  1535. if ((K % 10) >= 5)
  1536. K += 5;
  1537. /* Move down to proper range now rounding is done */
  1538. fll->k = K / 10;
  1539. pr_debug("N=%x K=%x\n", fll->n, fll->k);
  1540. return 0;
  1541. }
  1542. static int _wm8994_set_fll(struct snd_soc_codec *codec, int id, int src,
  1543. unsigned int freq_in, unsigned int freq_out)
  1544. {
  1545. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  1546. struct wm8994 *control = wm8994->wm8994;
  1547. int reg_offset, ret;
  1548. struct fll_div fll;
  1549. u16 reg, clk1, aif_reg, aif_src;
  1550. unsigned long timeout;
  1551. bool was_enabled;
  1552. switch (id) {
  1553. case WM8994_FLL1:
  1554. reg_offset = 0;
  1555. id = 0;
  1556. aif_src = 0x10;
  1557. break;
  1558. case WM8994_FLL2:
  1559. reg_offset = 0x20;
  1560. id = 1;
  1561. aif_src = 0x18;
  1562. break;
  1563. default:
  1564. return -EINVAL;
  1565. }
  1566. reg = snd_soc_read(codec, WM8994_FLL1_CONTROL_1 + reg_offset);
  1567. was_enabled = reg & WM8994_FLL1_ENA;
  1568. switch (src) {
  1569. case 0:
  1570. /* Allow no source specification when stopping */
  1571. if (freq_out)
  1572. return -EINVAL;
  1573. src = wm8994->fll[id].src;
  1574. break;
  1575. case WM8994_FLL_SRC_MCLK1:
  1576. case WM8994_FLL_SRC_MCLK2:
  1577. case WM8994_FLL_SRC_LRCLK:
  1578. case WM8994_FLL_SRC_BCLK:
  1579. break;
  1580. default:
  1581. return -EINVAL;
  1582. }
  1583. /* Are we changing anything? */
  1584. if (wm8994->fll[id].src == src &&
  1585. wm8994->fll[id].in == freq_in && wm8994->fll[id].out == freq_out)
  1586. return 0;
  1587. /* If we're stopping the FLL redo the old config - no
  1588. * registers will actually be written but we avoid GCC flow
  1589. * analysis bugs spewing warnings.
  1590. */
  1591. if (freq_out)
  1592. ret = wm8994_get_fll_config(&fll, freq_in, freq_out);
  1593. else
  1594. ret = wm8994_get_fll_config(&fll, wm8994->fll[id].in,
  1595. wm8994->fll[id].out);
  1596. if (ret < 0)
  1597. return ret;
  1598. /* Make sure that we're not providing SYSCLK right now */
  1599. clk1 = snd_soc_read(codec, WM8994_CLOCKING_1);
  1600. if (clk1 & WM8994_SYSCLK_SRC)
  1601. aif_reg = WM8994_AIF2_CLOCKING_1;
  1602. else
  1603. aif_reg = WM8994_AIF1_CLOCKING_1;
  1604. reg = snd_soc_read(codec, aif_reg);
  1605. if ((reg & WM8994_AIF1CLK_ENA) &&
  1606. (reg & WM8994_AIF1CLK_SRC_MASK) == aif_src) {
  1607. dev_err(codec->dev, "FLL%d is currently providing SYSCLK\n",
  1608. id + 1);
  1609. return -EBUSY;
  1610. }
  1611. /* We always need to disable the FLL while reconfiguring */
  1612. snd_soc_update_bits(codec, WM8994_FLL1_CONTROL_1 + reg_offset,
  1613. WM8994_FLL1_ENA, 0);
  1614. if (wm8994->fll_byp && src == WM8994_FLL_SRC_BCLK &&
  1615. freq_in == freq_out && freq_out) {
  1616. dev_dbg(codec->dev, "Bypassing FLL%d\n", id + 1);
  1617. snd_soc_update_bits(codec, WM8994_FLL1_CONTROL_5 + reg_offset,
  1618. WM8958_FLL1_BYP, WM8958_FLL1_BYP);
  1619. goto out;
  1620. }
  1621. reg = (fll.outdiv << WM8994_FLL1_OUTDIV_SHIFT) |
  1622. (fll.fll_fratio << WM8994_FLL1_FRATIO_SHIFT);
  1623. snd_soc_update_bits(codec, WM8994_FLL1_CONTROL_2 + reg_offset,
  1624. WM8994_FLL1_OUTDIV_MASK |
  1625. WM8994_FLL1_FRATIO_MASK, reg);
  1626. snd_soc_update_bits(codec, WM8994_FLL1_CONTROL_3 + reg_offset,
  1627. WM8994_FLL1_K_MASK, fll.k);
  1628. snd_soc_update_bits(codec, WM8994_FLL1_CONTROL_4 + reg_offset,
  1629. WM8994_FLL1_N_MASK,
  1630. fll.n << WM8994_FLL1_N_SHIFT);
  1631. snd_soc_update_bits(codec, WM8994_FLL1_CONTROL_5 + reg_offset,
  1632. WM8958_FLL1_BYP |
  1633. WM8994_FLL1_REFCLK_DIV_MASK |
  1634. WM8994_FLL1_REFCLK_SRC_MASK,
  1635. (fll.clk_ref_div << WM8994_FLL1_REFCLK_DIV_SHIFT) |
  1636. (src - 1));
  1637. /* Clear any pending completion from a previous failure */
  1638. try_wait_for_completion(&wm8994->fll_locked[id]);
  1639. /* Enable (with fractional mode if required) */
  1640. if (freq_out) {
  1641. /* Enable VMID if we need it */
  1642. if (!was_enabled) {
  1643. active_reference(codec);
  1644. switch (control->type) {
  1645. case WM8994:
  1646. vmid_reference(codec);
  1647. break;
  1648. case WM8958:
  1649. if (wm8994->revision < 1)
  1650. vmid_reference(codec);
  1651. break;
  1652. default:
  1653. break;
  1654. }
  1655. }
  1656. if (fll.k)
  1657. reg = WM8994_FLL1_ENA | WM8994_FLL1_FRAC;
  1658. else
  1659. reg = WM8994_FLL1_ENA;
  1660. snd_soc_update_bits(codec, WM8994_FLL1_CONTROL_1 + reg_offset,
  1661. WM8994_FLL1_ENA | WM8994_FLL1_FRAC,
  1662. reg);
  1663. if (wm8994->fll_locked_irq) {
  1664. timeout = wait_for_completion_timeout(&wm8994->fll_locked[id],
  1665. msecs_to_jiffies(10));
  1666. if (timeout == 0)
  1667. dev_warn(codec->dev,
  1668. "Timed out waiting for FLL lock\n");
  1669. } else {
  1670. msleep(5);
  1671. }
  1672. } else {
  1673. if (was_enabled) {
  1674. switch (control->type) {
  1675. case WM8994:
  1676. vmid_dereference(codec);
  1677. break;
  1678. case WM8958:
  1679. if (wm8994->revision < 1)
  1680. vmid_dereference(codec);
  1681. break;
  1682. default:
  1683. break;
  1684. }
  1685. active_dereference(codec);
  1686. }
  1687. }
  1688. out:
  1689. wm8994->fll[id].in = freq_in;
  1690. wm8994->fll[id].out = freq_out;
  1691. wm8994->fll[id].src = src;
  1692. configure_clock(codec);
  1693. return 0;
  1694. }
  1695. static irqreturn_t wm8994_fll_locked_irq(int irq, void *data)
  1696. {
  1697. struct completion *completion = data;
  1698. complete(completion);
  1699. return IRQ_HANDLED;
  1700. }
  1701. static int opclk_divs[] = { 10, 20, 30, 40, 55, 60, 80, 120, 160 };
  1702. static int wm8994_set_fll(struct snd_soc_dai *dai, int id, int src,
  1703. unsigned int freq_in, unsigned int freq_out)
  1704. {
  1705. return _wm8994_set_fll(dai->codec, id, src, freq_in, freq_out);
  1706. }
  1707. static int wm8994_set_dai_sysclk(struct snd_soc_dai *dai,
  1708. int clk_id, unsigned int freq, int dir)
  1709. {
  1710. struct snd_soc_codec *codec = dai->codec;
  1711. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  1712. int i;
  1713. switch (dai->id) {
  1714. case 1:
  1715. case 2:
  1716. break;
  1717. default:
  1718. /* AIF3 shares clocking with AIF1/2 */
  1719. return -EINVAL;
  1720. }
  1721. switch (clk_id) {
  1722. case WM8994_SYSCLK_MCLK1:
  1723. wm8994->sysclk[dai->id - 1] = WM8994_SYSCLK_MCLK1;
  1724. wm8994->mclk[0] = freq;
  1725. dev_dbg(dai->dev, "AIF%d using MCLK1 at %uHz\n",
  1726. dai->id, freq);
  1727. break;
  1728. case WM8994_SYSCLK_MCLK2:
  1729. /* TODO: Set GPIO AF */
  1730. wm8994->sysclk[dai->id - 1] = WM8994_SYSCLK_MCLK2;
  1731. wm8994->mclk[1] = freq;
  1732. dev_dbg(dai->dev, "AIF%d using MCLK2 at %uHz\n",
  1733. dai->id, freq);
  1734. break;
  1735. case WM8994_SYSCLK_FLL1:
  1736. wm8994->sysclk[dai->id - 1] = WM8994_SYSCLK_FLL1;
  1737. dev_dbg(dai->dev, "AIF%d using FLL1\n", dai->id);
  1738. break;
  1739. case WM8994_SYSCLK_FLL2:
  1740. wm8994->sysclk[dai->id - 1] = WM8994_SYSCLK_FLL2;
  1741. dev_dbg(dai->dev, "AIF%d using FLL2\n", dai->id);
  1742. break;
  1743. case WM8994_SYSCLK_OPCLK:
  1744. /* Special case - a division (times 10) is given and
  1745. * no effect on main clocking.
  1746. */
  1747. if (freq) {
  1748. for (i = 0; i < ARRAY_SIZE(opclk_divs); i++)
  1749. if (opclk_divs[i] == freq)
  1750. break;
  1751. if (i == ARRAY_SIZE(opclk_divs))
  1752. return -EINVAL;
  1753. snd_soc_update_bits(codec, WM8994_CLOCKING_2,
  1754. WM8994_OPCLK_DIV_MASK, i);
  1755. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_2,
  1756. WM8994_OPCLK_ENA, WM8994_OPCLK_ENA);
  1757. } else {
  1758. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_2,
  1759. WM8994_OPCLK_ENA, 0);
  1760. }
  1761. default:
  1762. return -EINVAL;
  1763. }
  1764. configure_clock(codec);
  1765. return 0;
  1766. }
  1767. static int wm8994_set_bias_level(struct snd_soc_codec *codec,
  1768. enum snd_soc_bias_level level)
  1769. {
  1770. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  1771. struct wm8994 *control = wm8994->wm8994;
  1772. wm_hubs_set_bias_level(codec, level);
  1773. switch (level) {
  1774. case SND_SOC_BIAS_ON:
  1775. break;
  1776. case SND_SOC_BIAS_PREPARE:
  1777. /* MICBIAS into regulating mode */
  1778. switch (control->type) {
  1779. case WM8958:
  1780. case WM1811:
  1781. snd_soc_update_bits(codec, WM8958_MICBIAS1,
  1782. WM8958_MICB1_MODE, 0);
  1783. snd_soc_update_bits(codec, WM8958_MICBIAS2,
  1784. WM8958_MICB2_MODE, 0);
  1785. break;
  1786. default:
  1787. break;
  1788. }
  1789. if (codec->dapm.bias_level == SND_SOC_BIAS_STANDBY)
  1790. active_reference(codec);
  1791. break;
  1792. case SND_SOC_BIAS_STANDBY:
  1793. if (codec->dapm.bias_level == SND_SOC_BIAS_OFF) {
  1794. switch (control->type) {
  1795. case WM8958:
  1796. if (wm8994->revision == 0) {
  1797. /* Optimise performance for rev A */
  1798. snd_soc_update_bits(codec,
  1799. WM8958_CHARGE_PUMP_2,
  1800. WM8958_CP_DISCH,
  1801. WM8958_CP_DISCH);
  1802. }
  1803. break;
  1804. default:
  1805. break;
  1806. }
  1807. /* Discharge LINEOUT1 & 2 */
  1808. snd_soc_update_bits(codec, WM8994_ANTIPOP_1,
  1809. WM8994_LINEOUT1_DISCH |
  1810. WM8994_LINEOUT2_DISCH,
  1811. WM8994_LINEOUT1_DISCH |
  1812. WM8994_LINEOUT2_DISCH);
  1813. }
  1814. if (codec->dapm.bias_level == SND_SOC_BIAS_PREPARE)
  1815. active_dereference(codec);
  1816. /* MICBIAS into bypass mode on newer devices */
  1817. switch (control->type) {
  1818. case WM8958:
  1819. case WM1811:
  1820. snd_soc_update_bits(codec, WM8958_MICBIAS1,
  1821. WM8958_MICB1_MODE,
  1822. WM8958_MICB1_MODE);
  1823. snd_soc_update_bits(codec, WM8958_MICBIAS2,
  1824. WM8958_MICB2_MODE,
  1825. WM8958_MICB2_MODE);
  1826. break;
  1827. default:
  1828. break;
  1829. }
  1830. break;
  1831. case SND_SOC_BIAS_OFF:
  1832. if (codec->dapm.bias_level == SND_SOC_BIAS_STANDBY)
  1833. wm8994->cur_fw = NULL;
  1834. break;
  1835. }
  1836. codec->dapm.bias_level = level;
  1837. return 0;
  1838. }
  1839. int wm8994_vmid_mode(struct snd_soc_codec *codec, enum wm8994_vmid_mode mode)
  1840. {
  1841. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  1842. switch (mode) {
  1843. case WM8994_VMID_NORMAL:
  1844. if (wm8994->hubs.lineout1_se) {
  1845. snd_soc_dapm_disable_pin(&codec->dapm,
  1846. "LINEOUT1N Driver");
  1847. snd_soc_dapm_disable_pin(&codec->dapm,
  1848. "LINEOUT1P Driver");
  1849. }
  1850. if (wm8994->hubs.lineout2_se) {
  1851. snd_soc_dapm_disable_pin(&codec->dapm,
  1852. "LINEOUT2N Driver");
  1853. snd_soc_dapm_disable_pin(&codec->dapm,
  1854. "LINEOUT2P Driver");
  1855. }
  1856. /* Do the sync with the old mode to allow it to clean up */
  1857. snd_soc_dapm_sync(&codec->dapm);
  1858. wm8994->vmid_mode = mode;
  1859. break;
  1860. case WM8994_VMID_FORCE:
  1861. if (wm8994->hubs.lineout1_se) {
  1862. snd_soc_dapm_force_enable_pin(&codec->dapm,
  1863. "LINEOUT1N Driver");
  1864. snd_soc_dapm_force_enable_pin(&codec->dapm,
  1865. "LINEOUT1P Driver");
  1866. }
  1867. if (wm8994->hubs.lineout2_se) {
  1868. snd_soc_dapm_force_enable_pin(&codec->dapm,
  1869. "LINEOUT2N Driver");
  1870. snd_soc_dapm_force_enable_pin(&codec->dapm,
  1871. "LINEOUT2P Driver");
  1872. }
  1873. wm8994->vmid_mode = mode;
  1874. snd_soc_dapm_sync(&codec->dapm);
  1875. break;
  1876. default:
  1877. return -EINVAL;
  1878. }
  1879. return 0;
  1880. }
  1881. static int wm8994_set_dai_fmt(struct snd_soc_dai *dai, unsigned int fmt)
  1882. {
  1883. struct snd_soc_codec *codec = dai->codec;
  1884. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  1885. struct wm8994 *control = wm8994->wm8994;
  1886. int ms_reg;
  1887. int aif1_reg;
  1888. int ms = 0;
  1889. int aif1 = 0;
  1890. switch (dai->id) {
  1891. case 1:
  1892. ms_reg = WM8994_AIF1_MASTER_SLAVE;
  1893. aif1_reg = WM8994_AIF1_CONTROL_1;
  1894. break;
  1895. case 2:
  1896. ms_reg = WM8994_AIF2_MASTER_SLAVE;
  1897. aif1_reg = WM8994_AIF2_CONTROL_1;
  1898. break;
  1899. default:
  1900. return -EINVAL;
  1901. }
  1902. switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
  1903. case SND_SOC_DAIFMT_CBS_CFS:
  1904. break;
  1905. case SND_SOC_DAIFMT_CBM_CFM:
  1906. ms = WM8994_AIF1_MSTR;
  1907. break;
  1908. default:
  1909. return -EINVAL;
  1910. }
  1911. switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
  1912. case SND_SOC_DAIFMT_DSP_B:
  1913. aif1 |= WM8994_AIF1_LRCLK_INV;
  1914. case SND_SOC_DAIFMT_DSP_A:
  1915. aif1 |= 0x18;
  1916. break;
  1917. case SND_SOC_DAIFMT_I2S:
  1918. aif1 |= 0x10;
  1919. break;
  1920. case SND_SOC_DAIFMT_RIGHT_J:
  1921. break;
  1922. case SND_SOC_DAIFMT_LEFT_J:
  1923. aif1 |= 0x8;
  1924. break;
  1925. default:
  1926. return -EINVAL;
  1927. }
  1928. switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
  1929. case SND_SOC_DAIFMT_DSP_A:
  1930. case SND_SOC_DAIFMT_DSP_B:
  1931. /* frame inversion not valid for DSP modes */
  1932. switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
  1933. case SND_SOC_DAIFMT_NB_NF:
  1934. break;
  1935. case SND_SOC_DAIFMT_IB_NF:
  1936. aif1 |= WM8994_AIF1_BCLK_INV;
  1937. break;
  1938. default:
  1939. return -EINVAL;
  1940. }
  1941. break;
  1942. case SND_SOC_DAIFMT_I2S:
  1943. case SND_SOC_DAIFMT_RIGHT_J:
  1944. case SND_SOC_DAIFMT_LEFT_J:
  1945. switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
  1946. case SND_SOC_DAIFMT_NB_NF:
  1947. break;
  1948. case SND_SOC_DAIFMT_IB_IF:
  1949. aif1 |= WM8994_AIF1_BCLK_INV | WM8994_AIF1_LRCLK_INV;
  1950. break;
  1951. case SND_SOC_DAIFMT_IB_NF:
  1952. aif1 |= WM8994_AIF1_BCLK_INV;
  1953. break;
  1954. case SND_SOC_DAIFMT_NB_IF:
  1955. aif1 |= WM8994_AIF1_LRCLK_INV;
  1956. break;
  1957. default:
  1958. return -EINVAL;
  1959. }
  1960. break;
  1961. default:
  1962. return -EINVAL;
  1963. }
  1964. /* The AIF2 format configuration needs to be mirrored to AIF3
  1965. * on WM8958 if it's in use so just do it all the time. */
  1966. switch (control->type) {
  1967. case WM1811:
  1968. case WM8958:
  1969. if (dai->id == 2)
  1970. snd_soc_update_bits(codec, WM8958_AIF3_CONTROL_1,
  1971. WM8994_AIF1_LRCLK_INV |
  1972. WM8958_AIF3_FMT_MASK, aif1);
  1973. break;
  1974. default:
  1975. break;
  1976. }
  1977. snd_soc_update_bits(codec, aif1_reg,
  1978. WM8994_AIF1_BCLK_INV | WM8994_AIF1_LRCLK_INV |
  1979. WM8994_AIF1_FMT_MASK,
  1980. aif1);
  1981. snd_soc_update_bits(codec, ms_reg, WM8994_AIF1_MSTR,
  1982. ms);
  1983. return 0;
  1984. }
  1985. static struct {
  1986. int val, rate;
  1987. } srs[] = {
  1988. { 0, 8000 },
  1989. { 1, 11025 },
  1990. { 2, 12000 },
  1991. { 3, 16000 },
  1992. { 4, 22050 },
  1993. { 5, 24000 },
  1994. { 6, 32000 },
  1995. { 7, 44100 },
  1996. { 8, 48000 },
  1997. { 9, 88200 },
  1998. { 10, 96000 },
  1999. };
  2000. static int fs_ratios[] = {
  2001. 64, 128, 192, 256, 348, 512, 768, 1024, 1408, 1536
  2002. };
  2003. static int bclk_divs[] = {
  2004. 10, 15, 20, 30, 40, 50, 60, 80, 110, 120, 160, 220, 240, 320, 440, 480,
  2005. 640, 880, 960, 1280, 1760, 1920
  2006. };
  2007. static int wm8994_hw_params(struct snd_pcm_substream *substream,
  2008. struct snd_pcm_hw_params *params,
  2009. struct snd_soc_dai *dai)
  2010. {
  2011. struct snd_soc_codec *codec = dai->codec;
  2012. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  2013. int aif1_reg;
  2014. int aif2_reg;
  2015. int bclk_reg;
  2016. int lrclk_reg;
  2017. int rate_reg;
  2018. int aif1 = 0;
  2019. int aif2 = 0;
  2020. int bclk = 0;
  2021. int lrclk = 0;
  2022. int rate_val = 0;
  2023. int id = dai->id - 1;
  2024. int i, cur_val, best_val, bclk_rate, best;
  2025. switch (dai->id) {
  2026. case 1:
  2027. aif1_reg = WM8994_AIF1_CONTROL_1;
  2028. aif2_reg = WM8994_AIF1_CONTROL_2;
  2029. bclk_reg = WM8994_AIF1_BCLK;
  2030. rate_reg = WM8994_AIF1_RATE;
  2031. if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK ||
  2032. wm8994->lrclk_shared[0]) {
  2033. lrclk_reg = WM8994_AIF1DAC_LRCLK;
  2034. } else {
  2035. lrclk_reg = WM8994_AIF1ADC_LRCLK;
  2036. dev_dbg(codec->dev, "AIF1 using split LRCLK\n");
  2037. }
  2038. break;
  2039. case 2:
  2040. aif1_reg = WM8994_AIF2_CONTROL_1;
  2041. aif2_reg = WM8994_AIF2_CONTROL_2;
  2042. bclk_reg = WM8994_AIF2_BCLK;
  2043. rate_reg = WM8994_AIF2_RATE;
  2044. if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK ||
  2045. wm8994->lrclk_shared[1]) {
  2046. lrclk_reg = WM8994_AIF2DAC_LRCLK;
  2047. } else {
  2048. lrclk_reg = WM8994_AIF2ADC_LRCLK;
  2049. dev_dbg(codec->dev, "AIF2 using split LRCLK\n");
  2050. }
  2051. break;
  2052. default:
  2053. return -EINVAL;
  2054. }
  2055. bclk_rate = params_rate(params) * 2;
  2056. switch (params_format(params)) {
  2057. case SNDRV_PCM_FORMAT_S16_LE:
  2058. bclk_rate *= 16;
  2059. break;
  2060. case SNDRV_PCM_FORMAT_S20_3LE:
  2061. bclk_rate *= 20;
  2062. aif1 |= 0x20;
  2063. break;
  2064. case SNDRV_PCM_FORMAT_S24_LE:
  2065. bclk_rate *= 24;
  2066. aif1 |= 0x40;
  2067. break;
  2068. case SNDRV_PCM_FORMAT_S32_LE:
  2069. bclk_rate *= 32;
  2070. aif1 |= 0x60;
  2071. break;
  2072. default:
  2073. return -EINVAL;
  2074. }
  2075. /* Try to find an appropriate sample rate; look for an exact match. */
  2076. for (i = 0; i < ARRAY_SIZE(srs); i++)
  2077. if (srs[i].rate == params_rate(params))
  2078. break;
  2079. if (i == ARRAY_SIZE(srs))
  2080. return -EINVAL;
  2081. rate_val |= srs[i].val << WM8994_AIF1_SR_SHIFT;
  2082. dev_dbg(dai->dev, "Sample rate is %dHz\n", srs[i].rate);
  2083. dev_dbg(dai->dev, "AIF%dCLK is %dHz, target BCLK %dHz\n",
  2084. dai->id, wm8994->aifclk[id], bclk_rate);
  2085. if (params_channels(params) == 1 &&
  2086. (snd_soc_read(codec, aif1_reg) & 0x18) == 0x18)
  2087. aif2 |= WM8994_AIF1_MONO;
  2088. if (wm8994->aifclk[id] == 0) {
  2089. dev_err(dai->dev, "AIF%dCLK not configured\n", dai->id);
  2090. return -EINVAL;
  2091. }
  2092. /* AIFCLK/fs ratio; look for a close match in either direction */
  2093. best = 0;
  2094. best_val = abs((fs_ratios[0] * params_rate(params))
  2095. - wm8994->aifclk[id]);
  2096. for (i = 1; i < ARRAY_SIZE(fs_ratios); i++) {
  2097. cur_val = abs((fs_ratios[i] * params_rate(params))
  2098. - wm8994->aifclk[id]);
  2099. if (cur_val >= best_val)
  2100. continue;
  2101. best = i;
  2102. best_val = cur_val;
  2103. }
  2104. dev_dbg(dai->dev, "Selected AIF%dCLK/fs = %d\n",
  2105. dai->id, fs_ratios[best]);
  2106. rate_val |= best;
  2107. /* We may not get quite the right frequency if using
  2108. * approximate clocks so look for the closest match that is
  2109. * higher than the target (we need to ensure that there enough
  2110. * BCLKs to clock out the samples).
  2111. */
  2112. best = 0;
  2113. for (i = 0; i < ARRAY_SIZE(bclk_divs); i++) {
  2114. cur_val = (wm8994->aifclk[id] * 10 / bclk_divs[i]) - bclk_rate;
  2115. if (cur_val < 0) /* BCLK table is sorted */
  2116. break;
  2117. best = i;
  2118. }
  2119. bclk_rate = wm8994->aifclk[id] * 10 / bclk_divs[best];
  2120. dev_dbg(dai->dev, "Using BCLK_DIV %d for actual BCLK %dHz\n",
  2121. bclk_divs[best], bclk_rate);
  2122. bclk |= best << WM8994_AIF1_BCLK_DIV_SHIFT;
  2123. lrclk = bclk_rate / params_rate(params);
  2124. if (!lrclk) {
  2125. dev_err(dai->dev, "Unable to generate LRCLK from %dHz BCLK\n",
  2126. bclk_rate);
  2127. return -EINVAL;
  2128. }
  2129. dev_dbg(dai->dev, "Using LRCLK rate %d for actual LRCLK %dHz\n",
  2130. lrclk, bclk_rate / lrclk);
  2131. snd_soc_update_bits(codec, aif1_reg, WM8994_AIF1_WL_MASK, aif1);
  2132. snd_soc_update_bits(codec, aif2_reg, WM8994_AIF1_MONO, aif2);
  2133. snd_soc_update_bits(codec, bclk_reg, WM8994_AIF1_BCLK_DIV_MASK, bclk);
  2134. snd_soc_update_bits(codec, lrclk_reg, WM8994_AIF1DAC_RATE_MASK,
  2135. lrclk);
  2136. snd_soc_update_bits(codec, rate_reg, WM8994_AIF1_SR_MASK |
  2137. WM8994_AIF1CLK_RATE_MASK, rate_val);
  2138. if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK) {
  2139. switch (dai->id) {
  2140. case 1:
  2141. wm8994->dac_rates[0] = params_rate(params);
  2142. wm8994_set_retune_mobile(codec, 0);
  2143. wm8994_set_retune_mobile(codec, 1);
  2144. break;
  2145. case 2:
  2146. wm8994->dac_rates[1] = params_rate(params);
  2147. wm8994_set_retune_mobile(codec, 2);
  2148. break;
  2149. }
  2150. }
  2151. return 0;
  2152. }
  2153. static int wm8994_aif3_hw_params(struct snd_pcm_substream *substream,
  2154. struct snd_pcm_hw_params *params,
  2155. struct snd_soc_dai *dai)
  2156. {
  2157. struct snd_soc_codec *codec = dai->codec;
  2158. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  2159. struct wm8994 *control = wm8994->wm8994;
  2160. int aif1_reg;
  2161. int aif1 = 0;
  2162. switch (dai->id) {
  2163. case 3:
  2164. switch (control->type) {
  2165. case WM1811:
  2166. case WM8958:
  2167. aif1_reg = WM8958_AIF3_CONTROL_1;
  2168. break;
  2169. default:
  2170. return 0;
  2171. }
  2172. default:
  2173. return 0;
  2174. }
  2175. switch (params_format(params)) {
  2176. case SNDRV_PCM_FORMAT_S16_LE:
  2177. break;
  2178. case SNDRV_PCM_FORMAT_S20_3LE:
  2179. aif1 |= 0x20;
  2180. break;
  2181. case SNDRV_PCM_FORMAT_S24_LE:
  2182. aif1 |= 0x40;
  2183. break;
  2184. case SNDRV_PCM_FORMAT_S32_LE:
  2185. aif1 |= 0x60;
  2186. break;
  2187. default:
  2188. return -EINVAL;
  2189. }
  2190. return snd_soc_update_bits(codec, aif1_reg, WM8994_AIF1_WL_MASK, aif1);
  2191. }
  2192. static int wm8994_aif_mute(struct snd_soc_dai *codec_dai, int mute)
  2193. {
  2194. struct snd_soc_codec *codec = codec_dai->codec;
  2195. int mute_reg;
  2196. int reg;
  2197. switch (codec_dai->id) {
  2198. case 1:
  2199. mute_reg = WM8994_AIF1_DAC1_FILTERS_1;
  2200. break;
  2201. case 2:
  2202. mute_reg = WM8994_AIF2_DAC_FILTERS_1;
  2203. break;
  2204. default:
  2205. return -EINVAL;
  2206. }
  2207. if (mute)
  2208. reg = WM8994_AIF1DAC1_MUTE;
  2209. else
  2210. reg = 0;
  2211. snd_soc_update_bits(codec, mute_reg, WM8994_AIF1DAC1_MUTE, reg);
  2212. return 0;
  2213. }
  2214. static int wm8994_set_tristate(struct snd_soc_dai *codec_dai, int tristate)
  2215. {
  2216. struct snd_soc_codec *codec = codec_dai->codec;
  2217. int reg, val, mask;
  2218. switch (codec_dai->id) {
  2219. case 1:
  2220. reg = WM8994_AIF1_MASTER_SLAVE;
  2221. mask = WM8994_AIF1_TRI;
  2222. break;
  2223. case 2:
  2224. reg = WM8994_AIF2_MASTER_SLAVE;
  2225. mask = WM8994_AIF2_TRI;
  2226. break;
  2227. default:
  2228. return -EINVAL;
  2229. }
  2230. if (tristate)
  2231. val = mask;
  2232. else
  2233. val = 0;
  2234. return snd_soc_update_bits(codec, reg, mask, val);
  2235. }
  2236. static int wm8994_aif2_probe(struct snd_soc_dai *dai)
  2237. {
  2238. struct snd_soc_codec *codec = dai->codec;
  2239. /* Disable the pulls on the AIF if we're using it to save power. */
  2240. snd_soc_update_bits(codec, WM8994_GPIO_3,
  2241. WM8994_GPN_PU | WM8994_GPN_PD, 0);
  2242. snd_soc_update_bits(codec, WM8994_GPIO_4,
  2243. WM8994_GPN_PU | WM8994_GPN_PD, 0);
  2244. snd_soc_update_bits(codec, WM8994_GPIO_5,
  2245. WM8994_GPN_PU | WM8994_GPN_PD, 0);
  2246. return 0;
  2247. }
  2248. #define WM8994_RATES SNDRV_PCM_RATE_8000_96000
  2249. #define WM8994_FORMATS (SNDRV_PCM_FMTBIT_S16_LE | SNDRV_PCM_FMTBIT_S20_3LE |\
  2250. SNDRV_PCM_FMTBIT_S24_LE | SNDRV_PCM_FMTBIT_S32_LE)
  2251. static const struct snd_soc_dai_ops wm8994_aif1_dai_ops = {
  2252. .set_sysclk = wm8994_set_dai_sysclk,
  2253. .set_fmt = wm8994_set_dai_fmt,
  2254. .hw_params = wm8994_hw_params,
  2255. .digital_mute = wm8994_aif_mute,
  2256. .set_pll = wm8994_set_fll,
  2257. .set_tristate = wm8994_set_tristate,
  2258. };
  2259. static const struct snd_soc_dai_ops wm8994_aif2_dai_ops = {
  2260. .set_sysclk = wm8994_set_dai_sysclk,
  2261. .set_fmt = wm8994_set_dai_fmt,
  2262. .hw_params = wm8994_hw_params,
  2263. .digital_mute = wm8994_aif_mute,
  2264. .set_pll = wm8994_set_fll,
  2265. .set_tristate = wm8994_set_tristate,
  2266. };
  2267. static const struct snd_soc_dai_ops wm8994_aif3_dai_ops = {
  2268. .hw_params = wm8994_aif3_hw_params,
  2269. };
  2270. static struct snd_soc_dai_driver wm8994_dai[] = {
  2271. {
  2272. .name = "wm8994-aif1",
  2273. .id = 1,
  2274. .playback = {
  2275. .stream_name = "AIF1 Playback",
  2276. .channels_min = 1,
  2277. .channels_max = 2,
  2278. .rates = WM8994_RATES,
  2279. .formats = WM8994_FORMATS,
  2280. .sig_bits = 24,
  2281. },
  2282. .capture = {
  2283. .stream_name = "AIF1 Capture",
  2284. .channels_min = 1,
  2285. .channels_max = 2,
  2286. .rates = WM8994_RATES,
  2287. .formats = WM8994_FORMATS,
  2288. .sig_bits = 24,
  2289. },
  2290. .ops = &wm8994_aif1_dai_ops,
  2291. },
  2292. {
  2293. .name = "wm8994-aif2",
  2294. .id = 2,
  2295. .playback = {
  2296. .stream_name = "AIF2 Playback",
  2297. .channels_min = 1,
  2298. .channels_max = 2,
  2299. .rates = WM8994_RATES,
  2300. .formats = WM8994_FORMATS,
  2301. .sig_bits = 24,
  2302. },
  2303. .capture = {
  2304. .stream_name = "AIF2 Capture",
  2305. .channels_min = 1,
  2306. .channels_max = 2,
  2307. .rates = WM8994_RATES,
  2308. .formats = WM8994_FORMATS,
  2309. .sig_bits = 24,
  2310. },
  2311. .probe = wm8994_aif2_probe,
  2312. .ops = &wm8994_aif2_dai_ops,
  2313. },
  2314. {
  2315. .name = "wm8994-aif3",
  2316. .id = 3,
  2317. .playback = {
  2318. .stream_name = "AIF3 Playback",
  2319. .channels_min = 1,
  2320. .channels_max = 2,
  2321. .rates = WM8994_RATES,
  2322. .formats = WM8994_FORMATS,
  2323. .sig_bits = 24,
  2324. },
  2325. .capture = {
  2326. .stream_name = "AIF3 Capture",
  2327. .channels_min = 1,
  2328. .channels_max = 2,
  2329. .rates = WM8994_RATES,
  2330. .formats = WM8994_FORMATS,
  2331. .sig_bits = 24,
  2332. },
  2333. .ops = &wm8994_aif3_dai_ops,
  2334. }
  2335. };
  2336. #ifdef CONFIG_PM
  2337. static int wm8994_codec_suspend(struct snd_soc_codec *codec)
  2338. {
  2339. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  2340. struct wm8994 *control = wm8994->wm8994;
  2341. int i, ret;
  2342. switch (control->type) {
  2343. case WM8994:
  2344. snd_soc_update_bits(codec, WM8994_MICBIAS, WM8994_MICD_ENA, 0);
  2345. break;
  2346. case WM1811:
  2347. snd_soc_update_bits(codec, WM8994_ANTIPOP_2,
  2348. WM1811_JACKDET_MODE_MASK, 0);
  2349. /* Fall through */
  2350. case WM8958:
  2351. snd_soc_update_bits(codec, WM8958_MIC_DETECT_1,
  2352. WM8958_MICD_ENA, 0);
  2353. break;
  2354. }
  2355. for (i = 0; i < ARRAY_SIZE(wm8994->fll); i++) {
  2356. memcpy(&wm8994->fll_suspend[i], &wm8994->fll[i],
  2357. sizeof(struct wm8994_fll_config));
  2358. ret = _wm8994_set_fll(codec, i + 1, 0, 0, 0);
  2359. if (ret < 0)
  2360. dev_warn(codec->dev, "Failed to stop FLL%d: %d\n",
  2361. i + 1, ret);
  2362. }
  2363. wm8994_set_bias_level(codec, SND_SOC_BIAS_OFF);
  2364. return 0;
  2365. }
  2366. static int wm8994_codec_resume(struct snd_soc_codec *codec)
  2367. {
  2368. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  2369. struct wm8994 *control = wm8994->wm8994;
  2370. int i, ret;
  2371. unsigned int val, mask;
  2372. if (wm8994->revision < 4) {
  2373. /* force a HW read */
  2374. ret = regmap_read(control->regmap,
  2375. WM8994_POWER_MANAGEMENT_5, &val);
  2376. /* modify the cache only */
  2377. codec->cache_only = 1;
  2378. mask = WM8994_DAC1R_ENA | WM8994_DAC1L_ENA |
  2379. WM8994_DAC2R_ENA | WM8994_DAC2L_ENA;
  2380. val &= mask;
  2381. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_5,
  2382. mask, val);
  2383. codec->cache_only = 0;
  2384. }
  2385. for (i = 0; i < ARRAY_SIZE(wm8994->fll); i++) {
  2386. if (!wm8994->fll_suspend[i].out)
  2387. continue;
  2388. ret = _wm8994_set_fll(codec, i + 1,
  2389. wm8994->fll_suspend[i].src,
  2390. wm8994->fll_suspend[i].in,
  2391. wm8994->fll_suspend[i].out);
  2392. if (ret < 0)
  2393. dev_warn(codec->dev, "Failed to restore FLL%d: %d\n",
  2394. i + 1, ret);
  2395. }
  2396. switch (control->type) {
  2397. case WM8994:
  2398. if (wm8994->micdet[0].jack || wm8994->micdet[1].jack)
  2399. snd_soc_update_bits(codec, WM8994_MICBIAS,
  2400. WM8994_MICD_ENA, WM8994_MICD_ENA);
  2401. break;
  2402. case WM1811:
  2403. if (wm8994->jackdet && wm8994->jack_cb) {
  2404. /* Restart from idle */
  2405. snd_soc_update_bits(codec, WM8994_ANTIPOP_2,
  2406. WM1811_JACKDET_MODE_MASK,
  2407. WM1811_JACKDET_MODE_JACK);
  2408. break;
  2409. }
  2410. break;
  2411. case WM8958:
  2412. if (wm8994->jack_cb)
  2413. snd_soc_update_bits(codec, WM8958_MIC_DETECT_1,
  2414. WM8958_MICD_ENA, WM8958_MICD_ENA);
  2415. break;
  2416. }
  2417. return 0;
  2418. }
  2419. #else
  2420. #define wm8994_codec_suspend NULL
  2421. #define wm8994_codec_resume NULL
  2422. #endif
  2423. static void wm8994_handle_retune_mobile_pdata(struct wm8994_priv *wm8994)
  2424. {
  2425. struct snd_soc_codec *codec = wm8994->codec;
  2426. struct wm8994_pdata *pdata = wm8994->pdata;
  2427. struct snd_kcontrol_new controls[] = {
  2428. SOC_ENUM_EXT("AIF1.1 EQ Mode",
  2429. wm8994->retune_mobile_enum,
  2430. wm8994_get_retune_mobile_enum,
  2431. wm8994_put_retune_mobile_enum),
  2432. SOC_ENUM_EXT("AIF1.2 EQ Mode",
  2433. wm8994->retune_mobile_enum,
  2434. wm8994_get_retune_mobile_enum,
  2435. wm8994_put_retune_mobile_enum),
  2436. SOC_ENUM_EXT("AIF2 EQ Mode",
  2437. wm8994->retune_mobile_enum,
  2438. wm8994_get_retune_mobile_enum,
  2439. wm8994_put_retune_mobile_enum),
  2440. };
  2441. int ret, i, j;
  2442. const char **t;
  2443. /* We need an array of texts for the enum API but the number
  2444. * of texts is likely to be less than the number of
  2445. * configurations due to the sample rate dependency of the
  2446. * configurations. */
  2447. wm8994->num_retune_mobile_texts = 0;
  2448. wm8994->retune_mobile_texts = NULL;
  2449. for (i = 0; i < pdata->num_retune_mobile_cfgs; i++) {
  2450. for (j = 0; j < wm8994->num_retune_mobile_texts; j++) {
  2451. if (strcmp(pdata->retune_mobile_cfgs[i].name,
  2452. wm8994->retune_mobile_texts[j]) == 0)
  2453. break;
  2454. }
  2455. if (j != wm8994->num_retune_mobile_texts)
  2456. continue;
  2457. /* Expand the array... */
  2458. t = krealloc(wm8994->retune_mobile_texts,
  2459. sizeof(char *) *
  2460. (wm8994->num_retune_mobile_texts + 1),
  2461. GFP_KERNEL);
  2462. if (t == NULL)
  2463. continue;
  2464. /* ...store the new entry... */
  2465. t[wm8994->num_retune_mobile_texts] =
  2466. pdata->retune_mobile_cfgs[i].name;
  2467. /* ...and remember the new version. */
  2468. wm8994->num_retune_mobile_texts++;
  2469. wm8994->retune_mobile_texts = t;
  2470. }
  2471. dev_dbg(codec->dev, "Allocated %d unique ReTune Mobile names\n",
  2472. wm8994->num_retune_mobile_texts);
  2473. wm8994->retune_mobile_enum.max = wm8994->num_retune_mobile_texts;
  2474. wm8994->retune_mobile_enum.texts = wm8994->retune_mobile_texts;
  2475. ret = snd_soc_add_codec_controls(wm8994->codec, controls,
  2476. ARRAY_SIZE(controls));
  2477. if (ret != 0)
  2478. dev_err(wm8994->codec->dev,
  2479. "Failed to add ReTune Mobile controls: %d\n", ret);
  2480. }
  2481. static void wm8994_handle_pdata(struct wm8994_priv *wm8994)
  2482. {
  2483. struct snd_soc_codec *codec = wm8994->codec;
  2484. struct wm8994_pdata *pdata = wm8994->pdata;
  2485. int ret, i;
  2486. if (!pdata)
  2487. return;
  2488. wm_hubs_handle_analogue_pdata(codec, pdata->lineout1_diff,
  2489. pdata->lineout2_diff,
  2490. pdata->lineout1fb,
  2491. pdata->lineout2fb,
  2492. pdata->jd_scthr,
  2493. pdata->jd_thr,
  2494. pdata->micbias1_lvl,
  2495. pdata->micbias2_lvl);
  2496. dev_dbg(codec->dev, "%d DRC configurations\n", pdata->num_drc_cfgs);
  2497. if (pdata->num_drc_cfgs) {
  2498. struct snd_kcontrol_new controls[] = {
  2499. SOC_ENUM_EXT("AIF1DRC1 Mode", wm8994->drc_enum,
  2500. wm8994_get_drc_enum, wm8994_put_drc_enum),
  2501. SOC_ENUM_EXT("AIF1DRC2 Mode", wm8994->drc_enum,
  2502. wm8994_get_drc_enum, wm8994_put_drc_enum),
  2503. SOC_ENUM_EXT("AIF2DRC Mode", wm8994->drc_enum,
  2504. wm8994_get_drc_enum, wm8994_put_drc_enum),
  2505. };
  2506. /* We need an array of texts for the enum API */
  2507. wm8994->drc_texts = devm_kzalloc(wm8994->codec->dev,
  2508. sizeof(char *) * pdata->num_drc_cfgs, GFP_KERNEL);
  2509. if (!wm8994->drc_texts) {
  2510. dev_err(wm8994->codec->dev,
  2511. "Failed to allocate %d DRC config texts\n",
  2512. pdata->num_drc_cfgs);
  2513. return;
  2514. }
  2515. for (i = 0; i < pdata->num_drc_cfgs; i++)
  2516. wm8994->drc_texts[i] = pdata->drc_cfgs[i].name;
  2517. wm8994->drc_enum.max = pdata->num_drc_cfgs;
  2518. wm8994->drc_enum.texts = wm8994->drc_texts;
  2519. ret = snd_soc_add_codec_controls(wm8994->codec, controls,
  2520. ARRAY_SIZE(controls));
  2521. if (ret != 0)
  2522. dev_err(wm8994->codec->dev,
  2523. "Failed to add DRC mode controls: %d\n", ret);
  2524. for (i = 0; i < WM8994_NUM_DRC; i++)
  2525. wm8994_set_drc(codec, i);
  2526. }
  2527. dev_dbg(codec->dev, "%d ReTune Mobile configurations\n",
  2528. pdata->num_retune_mobile_cfgs);
  2529. if (pdata->num_retune_mobile_cfgs)
  2530. wm8994_handle_retune_mobile_pdata(wm8994);
  2531. else
  2532. snd_soc_add_codec_controls(wm8994->codec, wm8994_eq_controls,
  2533. ARRAY_SIZE(wm8994_eq_controls));
  2534. for (i = 0; i < ARRAY_SIZE(pdata->micbias); i++) {
  2535. if (pdata->micbias[i]) {
  2536. snd_soc_write(codec, WM8958_MICBIAS1 + i,
  2537. pdata->micbias[i] & 0xffff);
  2538. }
  2539. }
  2540. }
  2541. /**
  2542. * wm8994_mic_detect - Enable microphone detection via the WM8994 IRQ
  2543. *
  2544. * @codec: WM8994 codec
  2545. * @jack: jack to report detection events on
  2546. * @micbias: microphone bias to detect on
  2547. *
  2548. * Enable microphone detection via IRQ on the WM8994. If GPIOs are
  2549. * being used to bring out signals to the processor then only platform
  2550. * data configuration is needed for WM8994 and processor GPIOs should
  2551. * be configured using snd_soc_jack_add_gpios() instead.
  2552. *
  2553. * Configuration of detection levels is available via the micbias1_lvl
  2554. * and micbias2_lvl platform data members.
  2555. */
  2556. int wm8994_mic_detect(struct snd_soc_codec *codec, struct snd_soc_jack *jack,
  2557. int micbias)
  2558. {
  2559. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  2560. struct wm8994_micdet *micdet;
  2561. struct wm8994 *control = wm8994->wm8994;
  2562. int reg, ret;
  2563. if (control->type != WM8994) {
  2564. dev_warn(codec->dev, "Not a WM8994\n");
  2565. return -EINVAL;
  2566. }
  2567. switch (micbias) {
  2568. case 1:
  2569. micdet = &wm8994->micdet[0];
  2570. if (jack)
  2571. ret = snd_soc_dapm_force_enable_pin(&codec->dapm,
  2572. "MICBIAS1");
  2573. else
  2574. ret = snd_soc_dapm_disable_pin(&codec->dapm,
  2575. "MICBIAS1");
  2576. break;
  2577. case 2:
  2578. micdet = &wm8994->micdet[1];
  2579. if (jack)
  2580. ret = snd_soc_dapm_force_enable_pin(&codec->dapm,
  2581. "MICBIAS1");
  2582. else
  2583. ret = snd_soc_dapm_disable_pin(&codec->dapm,
  2584. "MICBIAS1");
  2585. break;
  2586. default:
  2587. dev_warn(codec->dev, "Invalid MICBIAS %d\n", micbias);
  2588. return -EINVAL;
  2589. }
  2590. if (ret != 0)
  2591. dev_warn(codec->dev, "Failed to configure MICBIAS%d: %d\n",
  2592. micbias, ret);
  2593. dev_dbg(codec->dev, "Configuring microphone detection on %d %p\n",
  2594. micbias, jack);
  2595. /* Store the configuration */
  2596. micdet->jack = jack;
  2597. micdet->detecting = true;
  2598. /* If either of the jacks is set up then enable detection */
  2599. if (wm8994->micdet[0].jack || wm8994->micdet[1].jack)
  2600. reg = WM8994_MICD_ENA;
  2601. else
  2602. reg = 0;
  2603. snd_soc_update_bits(codec, WM8994_MICBIAS, WM8994_MICD_ENA, reg);
  2604. snd_soc_dapm_sync(&codec->dapm);
  2605. return 0;
  2606. }
  2607. EXPORT_SYMBOL_GPL(wm8994_mic_detect);
  2608. static irqreturn_t wm8994_mic_irq(int irq, void *data)
  2609. {
  2610. struct wm8994_priv *priv = data;
  2611. struct snd_soc_codec *codec = priv->codec;
  2612. int reg;
  2613. int report;
  2614. #ifndef CONFIG_SND_SOC_WM8994_MODULE
  2615. trace_snd_soc_jack_irq(dev_name(codec->dev));
  2616. #endif
  2617. reg = snd_soc_read(codec, WM8994_INTERRUPT_RAW_STATUS_2);
  2618. if (reg < 0) {
  2619. dev_err(codec->dev, "Failed to read microphone status: %d\n",
  2620. reg);
  2621. return IRQ_HANDLED;
  2622. }
  2623. dev_dbg(codec->dev, "Microphone status: %x\n", reg);
  2624. report = 0;
  2625. if (reg & WM8994_MIC1_DET_STS) {
  2626. if (priv->micdet[0].detecting)
  2627. report = SND_JACK_HEADSET;
  2628. }
  2629. if (reg & WM8994_MIC1_SHRT_STS) {
  2630. if (priv->micdet[0].detecting)
  2631. report = SND_JACK_HEADPHONE;
  2632. else
  2633. report |= SND_JACK_BTN_0;
  2634. }
  2635. if (report)
  2636. priv->micdet[0].detecting = false;
  2637. else
  2638. priv->micdet[0].detecting = true;
  2639. snd_soc_jack_report(priv->micdet[0].jack, report,
  2640. SND_JACK_HEADSET | SND_JACK_BTN_0);
  2641. report = 0;
  2642. if (reg & WM8994_MIC2_DET_STS) {
  2643. if (priv->micdet[1].detecting)
  2644. report = SND_JACK_HEADSET;
  2645. }
  2646. if (reg & WM8994_MIC2_SHRT_STS) {
  2647. if (priv->micdet[1].detecting)
  2648. report = SND_JACK_HEADPHONE;
  2649. else
  2650. report |= SND_JACK_BTN_0;
  2651. }
  2652. if (report)
  2653. priv->micdet[1].detecting = false;
  2654. else
  2655. priv->micdet[1].detecting = true;
  2656. snd_soc_jack_report(priv->micdet[1].jack, report,
  2657. SND_JACK_HEADSET | SND_JACK_BTN_0);
  2658. return IRQ_HANDLED;
  2659. }
  2660. /* Default microphone detection handler for WM8958 - the user can
  2661. * override this if they wish.
  2662. */
  2663. static void wm8958_default_micdet(u16 status, void *data)
  2664. {
  2665. struct snd_soc_codec *codec = data;
  2666. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  2667. int report;
  2668. dev_dbg(codec->dev, "MICDET %x\n", status);
  2669. /* Either nothing present or just starting detection */
  2670. if (!(status & WM8958_MICD_STS)) {
  2671. if (!wm8994->jackdet) {
  2672. /* If nothing present then clear our statuses */
  2673. dev_dbg(codec->dev, "Detected open circuit\n");
  2674. wm8994->jack_mic = false;
  2675. wm8994->mic_detecting = true;
  2676. wm8958_micd_set_rate(codec);
  2677. snd_soc_jack_report(wm8994->micdet[0].jack, 0,
  2678. wm8994->btn_mask |
  2679. SND_JACK_HEADSET);
  2680. }
  2681. return;
  2682. }
  2683. /* If the measurement is showing a high impedence we've got a
  2684. * microphone.
  2685. */
  2686. if (wm8994->mic_detecting && (status & 0x600)) {
  2687. dev_dbg(codec->dev, "Detected microphone\n");
  2688. wm8994->mic_detecting = false;
  2689. wm8994->jack_mic = true;
  2690. wm8958_micd_set_rate(codec);
  2691. snd_soc_jack_report(wm8994->micdet[0].jack, SND_JACK_HEADSET,
  2692. SND_JACK_HEADSET);
  2693. }
  2694. if (wm8994->mic_detecting && status & 0xfc) {
  2695. dev_dbg(codec->dev, "Detected headphone\n");
  2696. wm8994->mic_detecting = false;
  2697. wm8958_micd_set_rate(codec);
  2698. /* If we have jackdet that will detect removal */
  2699. if (wm8994->jackdet) {
  2700. mutex_lock(&wm8994->accdet_lock);
  2701. snd_soc_update_bits(codec, WM8958_MIC_DETECT_1,
  2702. WM8958_MICD_ENA, 0);
  2703. wm1811_jackdet_set_mode(codec,
  2704. WM1811_JACKDET_MODE_JACK);
  2705. mutex_unlock(&wm8994->accdet_lock);
  2706. if (wm8994->pdata->jd_ext_cap)
  2707. snd_soc_dapm_disable_pin(&codec->dapm,
  2708. "MICBIAS2");
  2709. }
  2710. snd_soc_jack_report(wm8994->micdet[0].jack, SND_JACK_HEADPHONE,
  2711. SND_JACK_HEADSET);
  2712. }
  2713. /* Report short circuit as a button */
  2714. if (wm8994->jack_mic) {
  2715. report = 0;
  2716. if (status & 0x4)
  2717. report |= SND_JACK_BTN_0;
  2718. if (status & 0x8)
  2719. report |= SND_JACK_BTN_1;
  2720. if (status & 0x10)
  2721. report |= SND_JACK_BTN_2;
  2722. if (status & 0x20)
  2723. report |= SND_JACK_BTN_3;
  2724. if (status & 0x40)
  2725. report |= SND_JACK_BTN_4;
  2726. if (status & 0x80)
  2727. report |= SND_JACK_BTN_5;
  2728. snd_soc_jack_report(wm8994->micdet[0].jack, report,
  2729. wm8994->btn_mask);
  2730. }
  2731. }
  2732. static irqreturn_t wm1811_jackdet_irq(int irq, void *data)
  2733. {
  2734. struct wm8994_priv *wm8994 = data;
  2735. struct snd_soc_codec *codec = wm8994->codec;
  2736. int reg;
  2737. bool present;
  2738. mutex_lock(&wm8994->accdet_lock);
  2739. reg = snd_soc_read(codec, WM1811_JACKDET_CTRL);
  2740. if (reg < 0) {
  2741. dev_err(codec->dev, "Failed to read jack status: %d\n", reg);
  2742. mutex_unlock(&wm8994->accdet_lock);
  2743. return IRQ_NONE;
  2744. }
  2745. dev_dbg(codec->dev, "JACKDET %x\n", reg);
  2746. present = reg & WM1811_JACKDET_LVL;
  2747. if (present) {
  2748. dev_dbg(codec->dev, "Jack detected\n");
  2749. wm8958_micd_set_rate(codec);
  2750. snd_soc_update_bits(codec, WM8958_MICBIAS2,
  2751. WM8958_MICB2_DISCH, 0);
  2752. /* Disable debounce while inserted */
  2753. snd_soc_update_bits(codec, WM1811_JACKDET_CTRL,
  2754. WM1811_JACKDET_DB, 0);
  2755. /*
  2756. * Start off measument of microphone impedence to find
  2757. * out what's actually there.
  2758. */
  2759. wm8994->mic_detecting = true;
  2760. wm1811_jackdet_set_mode(codec, WM1811_JACKDET_MODE_MIC);
  2761. snd_soc_update_bits(codec, WM8958_MIC_DETECT_1,
  2762. WM8958_MICD_ENA, WM8958_MICD_ENA);
  2763. } else {
  2764. dev_dbg(codec->dev, "Jack not detected\n");
  2765. snd_soc_update_bits(codec, WM8958_MICBIAS2,
  2766. WM8958_MICB2_DISCH, WM8958_MICB2_DISCH);
  2767. /* Enable debounce while removed */
  2768. snd_soc_update_bits(codec, WM1811_JACKDET_CTRL,
  2769. WM1811_JACKDET_DB, WM1811_JACKDET_DB);
  2770. wm8994->mic_detecting = false;
  2771. wm8994->jack_mic = false;
  2772. snd_soc_update_bits(codec, WM8958_MIC_DETECT_1,
  2773. WM8958_MICD_ENA, 0);
  2774. wm1811_jackdet_set_mode(codec, WM1811_JACKDET_MODE_JACK);
  2775. }
  2776. mutex_unlock(&wm8994->accdet_lock);
  2777. /* If required for an external cap force MICBIAS on */
  2778. if (wm8994->pdata->jd_ext_cap) {
  2779. if (present)
  2780. snd_soc_dapm_force_enable_pin(&codec->dapm,
  2781. "MICBIAS2");
  2782. else
  2783. snd_soc_dapm_disable_pin(&codec->dapm, "MICBIAS2");
  2784. }
  2785. if (present)
  2786. snd_soc_jack_report(wm8994->micdet[0].jack,
  2787. SND_JACK_MECHANICAL, SND_JACK_MECHANICAL);
  2788. else
  2789. snd_soc_jack_report(wm8994->micdet[0].jack, 0,
  2790. SND_JACK_MECHANICAL | SND_JACK_HEADSET |
  2791. wm8994->btn_mask);
  2792. return IRQ_HANDLED;
  2793. }
  2794. /**
  2795. * wm8958_mic_detect - Enable microphone detection via the WM8958 IRQ
  2796. *
  2797. * @codec: WM8958 codec
  2798. * @jack: jack to report detection events on
  2799. *
  2800. * Enable microphone detection functionality for the WM8958. By
  2801. * default simple detection which supports the detection of up to 6
  2802. * buttons plus video and microphone functionality is supported.
  2803. *
  2804. * The WM8958 has an advanced jack detection facility which is able to
  2805. * support complex accessory detection, especially when used in
  2806. * conjunction with external circuitry. In order to provide maximum
  2807. * flexiblity a callback is provided which allows a completely custom
  2808. * detection algorithm.
  2809. */
  2810. int wm8958_mic_detect(struct snd_soc_codec *codec, struct snd_soc_jack *jack,
  2811. wm8958_micdet_cb cb, void *cb_data)
  2812. {
  2813. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  2814. struct wm8994 *control = wm8994->wm8994;
  2815. u16 micd_lvl_sel;
  2816. switch (control->type) {
  2817. case WM1811:
  2818. case WM8958:
  2819. break;
  2820. default:
  2821. return -EINVAL;
  2822. }
  2823. if (jack) {
  2824. if (!cb) {
  2825. dev_dbg(codec->dev, "Using default micdet callback\n");
  2826. cb = wm8958_default_micdet;
  2827. cb_data = codec;
  2828. }
  2829. snd_soc_dapm_force_enable_pin(&codec->dapm, "CLK_SYS");
  2830. snd_soc_dapm_sync(&codec->dapm);
  2831. wm8994->micdet[0].jack = jack;
  2832. wm8994->jack_cb = cb;
  2833. wm8994->jack_cb_data = cb_data;
  2834. wm8994->mic_detecting = true;
  2835. wm8994->jack_mic = false;
  2836. wm8958_micd_set_rate(codec);
  2837. /* Detect microphones and short circuits by default */
  2838. if (wm8994->pdata->micd_lvl_sel)
  2839. micd_lvl_sel = wm8994->pdata->micd_lvl_sel;
  2840. else
  2841. micd_lvl_sel = 0x41;
  2842. wm8994->btn_mask = SND_JACK_BTN_0 | SND_JACK_BTN_1 |
  2843. SND_JACK_BTN_2 | SND_JACK_BTN_3 |
  2844. SND_JACK_BTN_4 | SND_JACK_BTN_5;
  2845. snd_soc_update_bits(codec, WM8958_MIC_DETECT_2,
  2846. WM8958_MICD_LVL_SEL_MASK, micd_lvl_sel);
  2847. WARN_ON(codec->dapm.bias_level > SND_SOC_BIAS_STANDBY);
  2848. /*
  2849. * If we can use jack detection start off with that,
  2850. * otherwise jump straight to microphone detection.
  2851. */
  2852. if (wm8994->jackdet) {
  2853. snd_soc_update_bits(codec, WM8958_MICBIAS2,
  2854. WM8958_MICB2_DISCH,
  2855. WM8958_MICB2_DISCH);
  2856. snd_soc_update_bits(codec, WM8994_LDO_1,
  2857. WM8994_LDO1_DISCH, 0);
  2858. wm1811_jackdet_set_mode(codec,
  2859. WM1811_JACKDET_MODE_JACK);
  2860. } else {
  2861. snd_soc_update_bits(codec, WM8958_MIC_DETECT_1,
  2862. WM8958_MICD_ENA, WM8958_MICD_ENA);
  2863. }
  2864. } else {
  2865. snd_soc_update_bits(codec, WM8958_MIC_DETECT_1,
  2866. WM8958_MICD_ENA, 0);
  2867. wm1811_jackdet_set_mode(codec, WM1811_JACKDET_MODE_NONE);
  2868. snd_soc_dapm_disable_pin(&codec->dapm, "CLK_SYS");
  2869. snd_soc_dapm_sync(&codec->dapm);
  2870. }
  2871. return 0;
  2872. }
  2873. EXPORT_SYMBOL_GPL(wm8958_mic_detect);
  2874. static irqreturn_t wm8958_mic_irq(int irq, void *data)
  2875. {
  2876. struct wm8994_priv *wm8994 = data;
  2877. struct snd_soc_codec *codec = wm8994->codec;
  2878. int reg, count;
  2879. /*
  2880. * Jack detection may have detected a removal simulataneously
  2881. * with an update of the MICDET status; if so it will have
  2882. * stopped detection and we can ignore this interrupt.
  2883. */
  2884. if (!(snd_soc_read(codec, WM8958_MIC_DETECT_1) & WM8958_MICD_ENA))
  2885. return IRQ_HANDLED;
  2886. /* We may occasionally read a detection without an impedence
  2887. * range being provided - if that happens loop again.
  2888. */
  2889. count = 10;
  2890. do {
  2891. reg = snd_soc_read(codec, WM8958_MIC_DETECT_3);
  2892. if (reg < 0) {
  2893. dev_err(codec->dev,
  2894. "Failed to read mic detect status: %d\n",
  2895. reg);
  2896. return IRQ_NONE;
  2897. }
  2898. if (!(reg & WM8958_MICD_VALID)) {
  2899. dev_dbg(codec->dev, "Mic detect data not valid\n");
  2900. goto out;
  2901. }
  2902. if (!(reg & WM8958_MICD_STS) || (reg & WM8958_MICD_LVL_MASK))
  2903. break;
  2904. msleep(1);
  2905. } while (count--);
  2906. if (count == 0)
  2907. dev_warn(codec->dev, "No impedence range reported for jack\n");
  2908. #ifndef CONFIG_SND_SOC_WM8994_MODULE
  2909. trace_snd_soc_jack_irq(dev_name(codec->dev));
  2910. #endif
  2911. if (wm8994->jack_cb)
  2912. wm8994->jack_cb(reg, wm8994->jack_cb_data);
  2913. else
  2914. dev_warn(codec->dev, "Accessory detection with no callback\n");
  2915. out:
  2916. return IRQ_HANDLED;
  2917. }
  2918. static irqreturn_t wm8994_fifo_error(int irq, void *data)
  2919. {
  2920. struct snd_soc_codec *codec = data;
  2921. dev_err(codec->dev, "FIFO error\n");
  2922. return IRQ_HANDLED;
  2923. }
  2924. static irqreturn_t wm8994_temp_warn(int irq, void *data)
  2925. {
  2926. struct snd_soc_codec *codec = data;
  2927. dev_err(codec->dev, "Thermal warning\n");
  2928. return IRQ_HANDLED;
  2929. }
  2930. static irqreturn_t wm8994_temp_shut(int irq, void *data)
  2931. {
  2932. struct snd_soc_codec *codec = data;
  2933. dev_crit(codec->dev, "Thermal shutdown\n");
  2934. return IRQ_HANDLED;
  2935. }
  2936. static int wm8994_codec_probe(struct snd_soc_codec *codec)
  2937. {
  2938. struct wm8994 *control = dev_get_drvdata(codec->dev->parent);
  2939. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  2940. struct snd_soc_dapm_context *dapm = &codec->dapm;
  2941. unsigned int reg;
  2942. int ret, i;
  2943. wm8994->codec = codec;
  2944. codec->control_data = control->regmap;
  2945. snd_soc_codec_set_cache_io(codec, 16, 16, SND_SOC_REGMAP);
  2946. wm8994->codec = codec;
  2947. mutex_init(&wm8994->accdet_lock);
  2948. for (i = 0; i < ARRAY_SIZE(wm8994->fll_locked); i++)
  2949. init_completion(&wm8994->fll_locked[i]);
  2950. if (wm8994->pdata && wm8994->pdata->micdet_irq)
  2951. wm8994->micdet_irq = wm8994->pdata->micdet_irq;
  2952. else if (wm8994->pdata && wm8994->pdata->irq_base)
  2953. wm8994->micdet_irq = wm8994->pdata->irq_base +
  2954. WM8994_IRQ_MIC1_DET;
  2955. pm_runtime_enable(codec->dev);
  2956. pm_runtime_idle(codec->dev);
  2957. /* By default use idle_bias_off, will override for WM8994 */
  2958. codec->dapm.idle_bias_off = 1;
  2959. /* Set revision-specific configuration */
  2960. wm8994->revision = snd_soc_read(codec, WM8994_CHIP_REVISION);
  2961. switch (control->type) {
  2962. case WM8994:
  2963. /* Single ended line outputs should have VMID on. */
  2964. if (!wm8994->pdata->lineout1_diff ||
  2965. !wm8994->pdata->lineout2_diff)
  2966. codec->dapm.idle_bias_off = 0;
  2967. switch (wm8994->revision) {
  2968. case 2:
  2969. case 3:
  2970. wm8994->hubs.dcs_codes_l = -5;
  2971. wm8994->hubs.dcs_codes_r = -5;
  2972. wm8994->hubs.hp_startup_mode = 1;
  2973. wm8994->hubs.dcs_readback_mode = 1;
  2974. wm8994->hubs.series_startup = 1;
  2975. break;
  2976. default:
  2977. wm8994->hubs.dcs_readback_mode = 2;
  2978. break;
  2979. }
  2980. break;
  2981. case WM8958:
  2982. wm8994->hubs.dcs_readback_mode = 1;
  2983. wm8994->hubs.hp_startup_mode = 1;
  2984. switch (wm8994->revision) {
  2985. case 0:
  2986. break;
  2987. default:
  2988. wm8994->fll_byp = true;
  2989. break;
  2990. }
  2991. break;
  2992. case WM1811:
  2993. wm8994->hubs.dcs_readback_mode = 2;
  2994. wm8994->hubs.no_series_update = 1;
  2995. wm8994->hubs.hp_startup_mode = 1;
  2996. wm8994->hubs.no_cache_class_w = true;
  2997. wm8994->fll_byp = true;
  2998. switch (wm8994->revision) {
  2999. case 0:
  3000. case 1:
  3001. case 2:
  3002. case 3:
  3003. wm8994->hubs.dcs_codes_l = -9;
  3004. wm8994->hubs.dcs_codes_r = -7;
  3005. break;
  3006. default:
  3007. break;
  3008. }
  3009. snd_soc_update_bits(codec, WM8994_ANALOGUE_HP_1,
  3010. WM1811_HPOUT1_ATTN, WM1811_HPOUT1_ATTN);
  3011. break;
  3012. default:
  3013. break;
  3014. }
  3015. wm8994_request_irq(wm8994->wm8994, WM8994_IRQ_FIFOS_ERR,
  3016. wm8994_fifo_error, "FIFO error", codec);
  3017. wm8994_request_irq(wm8994->wm8994, WM8994_IRQ_TEMP_WARN,
  3018. wm8994_temp_warn, "Thermal warning", codec);
  3019. wm8994_request_irq(wm8994->wm8994, WM8994_IRQ_TEMP_SHUT,
  3020. wm8994_temp_shut, "Thermal shutdown", codec);
  3021. ret = wm8994_request_irq(wm8994->wm8994, WM8994_IRQ_DCS_DONE,
  3022. wm_hubs_dcs_done, "DC servo done",
  3023. &wm8994->hubs);
  3024. if (ret == 0)
  3025. wm8994->hubs.dcs_done_irq = true;
  3026. switch (control->type) {
  3027. case WM8994:
  3028. if (wm8994->micdet_irq) {
  3029. ret = request_threaded_irq(wm8994->micdet_irq, NULL,
  3030. wm8994_mic_irq,
  3031. IRQF_TRIGGER_RISING,
  3032. "Mic1 detect",
  3033. wm8994);
  3034. if (ret != 0)
  3035. dev_warn(codec->dev,
  3036. "Failed to request Mic1 detect IRQ: %d\n",
  3037. ret);
  3038. }
  3039. ret = wm8994_request_irq(wm8994->wm8994,
  3040. WM8994_IRQ_MIC1_SHRT,
  3041. wm8994_mic_irq, "Mic 1 short",
  3042. wm8994);
  3043. if (ret != 0)
  3044. dev_warn(codec->dev,
  3045. "Failed to request Mic1 short IRQ: %d\n",
  3046. ret);
  3047. ret = wm8994_request_irq(wm8994->wm8994,
  3048. WM8994_IRQ_MIC2_DET,
  3049. wm8994_mic_irq, "Mic 2 detect",
  3050. wm8994);
  3051. if (ret != 0)
  3052. dev_warn(codec->dev,
  3053. "Failed to request Mic2 detect IRQ: %d\n",
  3054. ret);
  3055. ret = wm8994_request_irq(wm8994->wm8994,
  3056. WM8994_IRQ_MIC2_SHRT,
  3057. wm8994_mic_irq, "Mic 2 short",
  3058. wm8994);
  3059. if (ret != 0)
  3060. dev_warn(codec->dev,
  3061. "Failed to request Mic2 short IRQ: %d\n",
  3062. ret);
  3063. break;
  3064. case WM8958:
  3065. case WM1811:
  3066. if (wm8994->micdet_irq) {
  3067. ret = request_threaded_irq(wm8994->micdet_irq, NULL,
  3068. wm8958_mic_irq,
  3069. IRQF_TRIGGER_RISING,
  3070. "Mic detect",
  3071. wm8994);
  3072. if (ret != 0)
  3073. dev_warn(codec->dev,
  3074. "Failed to request Mic detect IRQ: %d\n",
  3075. ret);
  3076. }
  3077. }
  3078. switch (control->type) {
  3079. case WM1811:
  3080. if (wm8994->revision > 1) {
  3081. ret = wm8994_request_irq(wm8994->wm8994,
  3082. WM8994_IRQ_GPIO(6),
  3083. wm1811_jackdet_irq, "JACKDET",
  3084. wm8994);
  3085. if (ret == 0)
  3086. wm8994->jackdet = true;
  3087. }
  3088. break;
  3089. default:
  3090. break;
  3091. }
  3092. wm8994->fll_locked_irq = true;
  3093. for (i = 0; i < ARRAY_SIZE(wm8994->fll_locked); i++) {
  3094. ret = wm8994_request_irq(wm8994->wm8994,
  3095. WM8994_IRQ_FLL1_LOCK + i,
  3096. wm8994_fll_locked_irq, "FLL lock",
  3097. &wm8994->fll_locked[i]);
  3098. if (ret != 0)
  3099. wm8994->fll_locked_irq = false;
  3100. }
  3101. /* Make sure we can read from the GPIOs if they're inputs */
  3102. pm_runtime_get_sync(codec->dev);
  3103. /* Remember if AIFnLRCLK is configured as a GPIO. This should be
  3104. * configured on init - if a system wants to do this dynamically
  3105. * at runtime we can deal with that then.
  3106. */
  3107. ret = regmap_read(control->regmap, WM8994_GPIO_1, &reg);
  3108. if (ret < 0) {
  3109. dev_err(codec->dev, "Failed to read GPIO1 state: %d\n", ret);
  3110. goto err_irq;
  3111. }
  3112. if ((reg & WM8994_GPN_FN_MASK) != WM8994_GP_FN_PIN_SPECIFIC) {
  3113. wm8994->lrclk_shared[0] = 1;
  3114. wm8994_dai[0].symmetric_rates = 1;
  3115. } else {
  3116. wm8994->lrclk_shared[0] = 0;
  3117. }
  3118. ret = regmap_read(control->regmap, WM8994_GPIO_6, &reg);
  3119. if (ret < 0) {
  3120. dev_err(codec->dev, "Failed to read GPIO6 state: %d\n", ret);
  3121. goto err_irq;
  3122. }
  3123. if ((reg & WM8994_GPN_FN_MASK) != WM8994_GP_FN_PIN_SPECIFIC) {
  3124. wm8994->lrclk_shared[1] = 1;
  3125. wm8994_dai[1].symmetric_rates = 1;
  3126. } else {
  3127. wm8994->lrclk_shared[1] = 0;
  3128. }
  3129. pm_runtime_put(codec->dev);
  3130. /* Latch volume updates (right only; we always do left then right). */
  3131. snd_soc_update_bits(codec, WM8994_AIF1_DAC1_LEFT_VOLUME,
  3132. WM8994_AIF1DAC1_VU, WM8994_AIF1DAC1_VU);
  3133. snd_soc_update_bits(codec, WM8994_AIF1_DAC1_RIGHT_VOLUME,
  3134. WM8994_AIF1DAC1_VU, WM8994_AIF1DAC1_VU);
  3135. snd_soc_update_bits(codec, WM8994_AIF1_DAC2_LEFT_VOLUME,
  3136. WM8994_AIF1DAC2_VU, WM8994_AIF1DAC2_VU);
  3137. snd_soc_update_bits(codec, WM8994_AIF1_DAC2_RIGHT_VOLUME,
  3138. WM8994_AIF1DAC2_VU, WM8994_AIF1DAC2_VU);
  3139. snd_soc_update_bits(codec, WM8994_AIF2_DAC_LEFT_VOLUME,
  3140. WM8994_AIF2DAC_VU, WM8994_AIF2DAC_VU);
  3141. snd_soc_update_bits(codec, WM8994_AIF2_DAC_RIGHT_VOLUME,
  3142. WM8994_AIF2DAC_VU, WM8994_AIF2DAC_VU);
  3143. snd_soc_update_bits(codec, WM8994_AIF1_ADC1_LEFT_VOLUME,
  3144. WM8994_AIF1ADC1_VU, WM8994_AIF1ADC1_VU);
  3145. snd_soc_update_bits(codec, WM8994_AIF1_ADC1_RIGHT_VOLUME,
  3146. WM8994_AIF1ADC1_VU, WM8994_AIF1ADC1_VU);
  3147. snd_soc_update_bits(codec, WM8994_AIF1_ADC2_LEFT_VOLUME,
  3148. WM8994_AIF1ADC2_VU, WM8994_AIF1ADC2_VU);
  3149. snd_soc_update_bits(codec, WM8994_AIF1_ADC2_RIGHT_VOLUME,
  3150. WM8994_AIF1ADC2_VU, WM8994_AIF1ADC2_VU);
  3151. snd_soc_update_bits(codec, WM8994_AIF2_ADC_LEFT_VOLUME,
  3152. WM8994_AIF2ADC_VU, WM8994_AIF1ADC2_VU);
  3153. snd_soc_update_bits(codec, WM8994_AIF2_ADC_RIGHT_VOLUME,
  3154. WM8994_AIF2ADC_VU, WM8994_AIF1ADC2_VU);
  3155. snd_soc_update_bits(codec, WM8994_DAC1_LEFT_VOLUME,
  3156. WM8994_DAC1_VU, WM8994_DAC1_VU);
  3157. snd_soc_update_bits(codec, WM8994_DAC1_RIGHT_VOLUME,
  3158. WM8994_DAC1_VU, WM8994_DAC1_VU);
  3159. snd_soc_update_bits(codec, WM8994_DAC2_LEFT_VOLUME,
  3160. WM8994_DAC2_VU, WM8994_DAC2_VU);
  3161. snd_soc_update_bits(codec, WM8994_DAC2_RIGHT_VOLUME,
  3162. WM8994_DAC2_VU, WM8994_DAC2_VU);
  3163. /* Set the low bit of the 3D stereo depth so TLV matches */
  3164. snd_soc_update_bits(codec, WM8994_AIF1_DAC1_FILTERS_2,
  3165. 1 << WM8994_AIF1DAC1_3D_GAIN_SHIFT,
  3166. 1 << WM8994_AIF1DAC1_3D_GAIN_SHIFT);
  3167. snd_soc_update_bits(codec, WM8994_AIF1_DAC2_FILTERS_2,
  3168. 1 << WM8994_AIF1DAC2_3D_GAIN_SHIFT,
  3169. 1 << WM8994_AIF1DAC2_3D_GAIN_SHIFT);
  3170. snd_soc_update_bits(codec, WM8994_AIF2_DAC_FILTERS_2,
  3171. 1 << WM8994_AIF2DAC_3D_GAIN_SHIFT,
  3172. 1 << WM8994_AIF2DAC_3D_GAIN_SHIFT);
  3173. /* Unconditionally enable AIF1 ADC TDM mode on chips which can
  3174. * use this; it only affects behaviour on idle TDM clock
  3175. * cycles. */
  3176. switch (control->type) {
  3177. case WM8994:
  3178. case WM8958:
  3179. snd_soc_update_bits(codec, WM8994_AIF1_CONTROL_1,
  3180. WM8994_AIF1ADC_TDM, WM8994_AIF1ADC_TDM);
  3181. break;
  3182. default:
  3183. break;
  3184. }
  3185. /* Put MICBIAS into bypass mode by default on newer devices */
  3186. switch (control->type) {
  3187. case WM8958:
  3188. case WM1811:
  3189. snd_soc_update_bits(codec, WM8958_MICBIAS1,
  3190. WM8958_MICB1_MODE, WM8958_MICB1_MODE);
  3191. snd_soc_update_bits(codec, WM8958_MICBIAS2,
  3192. WM8958_MICB2_MODE, WM8958_MICB2_MODE);
  3193. break;
  3194. default:
  3195. break;
  3196. }
  3197. wm8994_update_class_w(codec);
  3198. wm8994_handle_pdata(wm8994);
  3199. wm_hubs_add_analogue_controls(codec);
  3200. snd_soc_add_codec_controls(codec, wm8994_snd_controls,
  3201. ARRAY_SIZE(wm8994_snd_controls));
  3202. snd_soc_dapm_new_controls(dapm, wm8994_dapm_widgets,
  3203. ARRAY_SIZE(wm8994_dapm_widgets));
  3204. switch (control->type) {
  3205. case WM8994:
  3206. snd_soc_dapm_new_controls(dapm, wm8994_specific_dapm_widgets,
  3207. ARRAY_SIZE(wm8994_specific_dapm_widgets));
  3208. if (wm8994->revision < 4) {
  3209. snd_soc_dapm_new_controls(dapm, wm8994_lateclk_revd_widgets,
  3210. ARRAY_SIZE(wm8994_lateclk_revd_widgets));
  3211. snd_soc_dapm_new_controls(dapm, wm8994_adc_revd_widgets,
  3212. ARRAY_SIZE(wm8994_adc_revd_widgets));
  3213. snd_soc_dapm_new_controls(dapm, wm8994_dac_revd_widgets,
  3214. ARRAY_SIZE(wm8994_dac_revd_widgets));
  3215. } else {
  3216. snd_soc_dapm_new_controls(dapm, wm8994_lateclk_widgets,
  3217. ARRAY_SIZE(wm8994_lateclk_widgets));
  3218. snd_soc_dapm_new_controls(dapm, wm8994_adc_widgets,
  3219. ARRAY_SIZE(wm8994_adc_widgets));
  3220. snd_soc_dapm_new_controls(dapm, wm8994_dac_widgets,
  3221. ARRAY_SIZE(wm8994_dac_widgets));
  3222. }
  3223. break;
  3224. case WM8958:
  3225. snd_soc_add_codec_controls(codec, wm8958_snd_controls,
  3226. ARRAY_SIZE(wm8958_snd_controls));
  3227. snd_soc_dapm_new_controls(dapm, wm8958_dapm_widgets,
  3228. ARRAY_SIZE(wm8958_dapm_widgets));
  3229. if (wm8994->revision < 1) {
  3230. snd_soc_dapm_new_controls(dapm, wm8994_lateclk_revd_widgets,
  3231. ARRAY_SIZE(wm8994_lateclk_revd_widgets));
  3232. snd_soc_dapm_new_controls(dapm, wm8994_adc_revd_widgets,
  3233. ARRAY_SIZE(wm8994_adc_revd_widgets));
  3234. snd_soc_dapm_new_controls(dapm, wm8994_dac_revd_widgets,
  3235. ARRAY_SIZE(wm8994_dac_revd_widgets));
  3236. } else {
  3237. snd_soc_dapm_new_controls(dapm, wm8994_lateclk_widgets,
  3238. ARRAY_SIZE(wm8994_lateclk_widgets));
  3239. snd_soc_dapm_new_controls(dapm, wm8994_adc_widgets,
  3240. ARRAY_SIZE(wm8994_adc_widgets));
  3241. snd_soc_dapm_new_controls(dapm, wm8994_dac_widgets,
  3242. ARRAY_SIZE(wm8994_dac_widgets));
  3243. }
  3244. break;
  3245. case WM1811:
  3246. snd_soc_add_codec_controls(codec, wm8958_snd_controls,
  3247. ARRAY_SIZE(wm8958_snd_controls));
  3248. snd_soc_dapm_new_controls(dapm, wm8958_dapm_widgets,
  3249. ARRAY_SIZE(wm8958_dapm_widgets));
  3250. snd_soc_dapm_new_controls(dapm, wm8994_lateclk_widgets,
  3251. ARRAY_SIZE(wm8994_lateclk_widgets));
  3252. snd_soc_dapm_new_controls(dapm, wm8994_adc_widgets,
  3253. ARRAY_SIZE(wm8994_adc_widgets));
  3254. snd_soc_dapm_new_controls(dapm, wm8994_dac_widgets,
  3255. ARRAY_SIZE(wm8994_dac_widgets));
  3256. break;
  3257. }
  3258. wm_hubs_add_analogue_routes(codec, 0, 0);
  3259. snd_soc_dapm_add_routes(dapm, intercon, ARRAY_SIZE(intercon));
  3260. switch (control->type) {
  3261. case WM8994:
  3262. snd_soc_dapm_add_routes(dapm, wm8994_intercon,
  3263. ARRAY_SIZE(wm8994_intercon));
  3264. if (wm8994->revision < 4) {
  3265. snd_soc_dapm_add_routes(dapm, wm8994_revd_intercon,
  3266. ARRAY_SIZE(wm8994_revd_intercon));
  3267. snd_soc_dapm_add_routes(dapm, wm8994_lateclk_revd_intercon,
  3268. ARRAY_SIZE(wm8994_lateclk_revd_intercon));
  3269. } else {
  3270. snd_soc_dapm_add_routes(dapm, wm8994_lateclk_intercon,
  3271. ARRAY_SIZE(wm8994_lateclk_intercon));
  3272. }
  3273. break;
  3274. case WM8958:
  3275. if (wm8994->revision < 1) {
  3276. snd_soc_dapm_add_routes(dapm, wm8994_revd_intercon,
  3277. ARRAY_SIZE(wm8994_revd_intercon));
  3278. snd_soc_dapm_add_routes(dapm, wm8994_lateclk_revd_intercon,
  3279. ARRAY_SIZE(wm8994_lateclk_revd_intercon));
  3280. } else {
  3281. snd_soc_dapm_add_routes(dapm, wm8994_lateclk_intercon,
  3282. ARRAY_SIZE(wm8994_lateclk_intercon));
  3283. snd_soc_dapm_add_routes(dapm, wm8958_intercon,
  3284. ARRAY_SIZE(wm8958_intercon));
  3285. }
  3286. wm8958_dsp2_init(codec);
  3287. break;
  3288. case WM1811:
  3289. snd_soc_dapm_add_routes(dapm, wm8994_lateclk_intercon,
  3290. ARRAY_SIZE(wm8994_lateclk_intercon));
  3291. snd_soc_dapm_add_routes(dapm, wm8958_intercon,
  3292. ARRAY_SIZE(wm8958_intercon));
  3293. break;
  3294. }
  3295. return 0;
  3296. err_irq:
  3297. if (wm8994->jackdet)
  3298. wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_GPIO(6), wm8994);
  3299. wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_MIC2_SHRT, wm8994);
  3300. wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_MIC2_DET, wm8994);
  3301. wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_MIC1_SHRT, wm8994);
  3302. if (wm8994->micdet_irq)
  3303. free_irq(wm8994->micdet_irq, wm8994);
  3304. for (i = 0; i < ARRAY_SIZE(wm8994->fll_locked); i++)
  3305. wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_FLL1_LOCK + i,
  3306. &wm8994->fll_locked[i]);
  3307. wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_DCS_DONE,
  3308. &wm8994->hubs);
  3309. wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_FIFOS_ERR, codec);
  3310. wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_TEMP_SHUT, codec);
  3311. wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_TEMP_WARN, codec);
  3312. return ret;
  3313. }
  3314. static int wm8994_codec_remove(struct snd_soc_codec *codec)
  3315. {
  3316. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  3317. struct wm8994 *control = wm8994->wm8994;
  3318. int i;
  3319. wm8994_set_bias_level(codec, SND_SOC_BIAS_OFF);
  3320. pm_runtime_disable(codec->dev);
  3321. for (i = 0; i < ARRAY_SIZE(wm8994->fll_locked); i++)
  3322. wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_FLL1_LOCK + i,
  3323. &wm8994->fll_locked[i]);
  3324. wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_DCS_DONE,
  3325. &wm8994->hubs);
  3326. wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_FIFOS_ERR, codec);
  3327. wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_TEMP_SHUT, codec);
  3328. wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_TEMP_WARN, codec);
  3329. if (wm8994->jackdet)
  3330. wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_GPIO(6), wm8994);
  3331. switch (control->type) {
  3332. case WM8994:
  3333. if (wm8994->micdet_irq)
  3334. free_irq(wm8994->micdet_irq, wm8994);
  3335. wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_MIC2_DET,
  3336. wm8994);
  3337. wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_MIC1_SHRT,
  3338. wm8994);
  3339. wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_MIC1_DET,
  3340. wm8994);
  3341. break;
  3342. case WM1811:
  3343. case WM8958:
  3344. if (wm8994->micdet_irq)
  3345. free_irq(wm8994->micdet_irq, wm8994);
  3346. break;
  3347. }
  3348. release_firmware(wm8994->mbc);
  3349. release_firmware(wm8994->mbc_vss);
  3350. release_firmware(wm8994->enh_eq);
  3351. kfree(wm8994->retune_mobile_texts);
  3352. return 0;
  3353. }
  3354. static struct snd_soc_codec_driver soc_codec_dev_wm8994 = {
  3355. .probe = wm8994_codec_probe,
  3356. .remove = wm8994_codec_remove,
  3357. .suspend = wm8994_codec_suspend,
  3358. .resume = wm8994_codec_resume,
  3359. .set_bias_level = wm8994_set_bias_level,
  3360. };
  3361. static int __devinit wm8994_probe(struct platform_device *pdev)
  3362. {
  3363. struct wm8994_priv *wm8994;
  3364. wm8994 = devm_kzalloc(&pdev->dev, sizeof(struct wm8994_priv),
  3365. GFP_KERNEL);
  3366. if (wm8994 == NULL)
  3367. return -ENOMEM;
  3368. platform_set_drvdata(pdev, wm8994);
  3369. wm8994->wm8994 = dev_get_drvdata(pdev->dev.parent);
  3370. wm8994->pdata = dev_get_platdata(pdev->dev.parent);
  3371. return snd_soc_register_codec(&pdev->dev, &soc_codec_dev_wm8994,
  3372. wm8994_dai, ARRAY_SIZE(wm8994_dai));
  3373. }
  3374. static int __devexit wm8994_remove(struct platform_device *pdev)
  3375. {
  3376. snd_soc_unregister_codec(&pdev->dev);
  3377. return 0;
  3378. }
  3379. #ifdef CONFIG_PM_SLEEP
  3380. static int wm8994_suspend(struct device *dev)
  3381. {
  3382. struct wm8994_priv *wm8994 = dev_get_drvdata(dev);
  3383. /* Drop down to power saving mode when system is suspended */
  3384. if (wm8994->jackdet && !wm8994->active_refcount)
  3385. regmap_update_bits(wm8994->wm8994->regmap, WM8994_ANTIPOP_2,
  3386. WM1811_JACKDET_MODE_MASK,
  3387. wm8994->jackdet_mode);
  3388. return 0;
  3389. }
  3390. static int wm8994_resume(struct device *dev)
  3391. {
  3392. struct wm8994_priv *wm8994 = dev_get_drvdata(dev);
  3393. if (wm8994->jackdet && wm8994->jack_cb)
  3394. regmap_update_bits(wm8994->wm8994->regmap, WM8994_ANTIPOP_2,
  3395. WM1811_JACKDET_MODE_MASK,
  3396. WM1811_JACKDET_MODE_AUDIO);
  3397. return 0;
  3398. }
  3399. #endif
  3400. static const struct dev_pm_ops wm8994_pm_ops = {
  3401. SET_SYSTEM_SLEEP_PM_OPS(wm8994_suspend, wm8994_resume)
  3402. };
  3403. static struct platform_driver wm8994_codec_driver = {
  3404. .driver = {
  3405. .name = "wm8994-codec",
  3406. .owner = THIS_MODULE,
  3407. .pm = &wm8994_pm_ops,
  3408. },
  3409. .probe = wm8994_probe,
  3410. .remove = __devexit_p(wm8994_remove),
  3411. };
  3412. module_platform_driver(wm8994_codec_driver);
  3413. MODULE_DESCRIPTION("ASoC WM8994 driver");
  3414. MODULE_AUTHOR("Mark Brown <broonie@opensource.wolfsonmicro.com>");
  3415. MODULE_LICENSE("GPL");
  3416. MODULE_ALIAS("platform:wm8994-codec");