i915_drv.c 22 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832
  1. /* i915_drv.c -- i830,i845,i855,i865,i915 driver -*- linux-c -*-
  2. */
  3. /*
  4. *
  5. * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
  6. * All Rights Reserved.
  7. *
  8. * Permission is hereby granted, free of charge, to any person obtaining a
  9. * copy of this software and associated documentation files (the
  10. * "Software"), to deal in the Software without restriction, including
  11. * without limitation the rights to use, copy, modify, merge, publish,
  12. * distribute, sub license, and/or sell copies of the Software, and to
  13. * permit persons to whom the Software is furnished to do so, subject to
  14. * the following conditions:
  15. *
  16. * The above copyright notice and this permission notice (including the
  17. * next paragraph) shall be included in all copies or substantial portions
  18. * of the Software.
  19. *
  20. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
  21. * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  22. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
  23. * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
  24. * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
  25. * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
  26. * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
  27. *
  28. */
  29. #include <linux/device.h>
  30. #include "drmP.h"
  31. #include "drm.h"
  32. #include "i915_drm.h"
  33. #include "i915_drv.h"
  34. #include "intel_drv.h"
  35. #include <linux/console.h>
  36. #include "drm_crtc_helper.h"
  37. static int i915_modeset = -1;
  38. module_param_named(modeset, i915_modeset, int, 0400);
  39. unsigned int i915_fbpercrtc = 0;
  40. module_param_named(fbpercrtc, i915_fbpercrtc, int, 0400);
  41. int i915_panel_ignore_lid = 0;
  42. module_param_named(panel_ignore_lid, i915_panel_ignore_lid, int, 0600);
  43. unsigned int i915_powersave = 1;
  44. module_param_named(powersave, i915_powersave, int, 0600);
  45. unsigned int i915_semaphores = 1;
  46. module_param_named(semaphores, i915_semaphores, int, 0600);
  47. unsigned int i915_enable_rc6 = 0;
  48. module_param_named(i915_enable_rc6, i915_enable_rc6, int, 0600);
  49. unsigned int i915_lvds_downclock = 0;
  50. module_param_named(lvds_downclock, i915_lvds_downclock, int, 0400);
  51. unsigned int i915_panel_use_ssc = 1;
  52. module_param_named(lvds_use_ssc, i915_panel_use_ssc, int, 0600);
  53. int i915_vbt_sdvo_panel_type = -1;
  54. module_param_named(vbt_sdvo_panel_type, i915_vbt_sdvo_panel_type, int, 0600);
  55. static bool i915_try_reset = true;
  56. module_param_named(reset, i915_try_reset, bool, 0600);
  57. static struct drm_driver driver;
  58. extern int intel_agp_enabled;
  59. #define INTEL_VGA_DEVICE(id, info) { \
  60. .class = PCI_CLASS_DISPLAY_VGA << 8, \
  61. .class_mask = 0xff0000, \
  62. .vendor = 0x8086, \
  63. .device = id, \
  64. .subvendor = PCI_ANY_ID, \
  65. .subdevice = PCI_ANY_ID, \
  66. .driver_data = (unsigned long) info }
  67. static const struct intel_device_info intel_i830_info = {
  68. .gen = 2, .is_mobile = 1, .cursor_needs_physical = 1,
  69. .has_overlay = 1, .overlay_needs_physical = 1,
  70. };
  71. static const struct intel_device_info intel_845g_info = {
  72. .gen = 2,
  73. .has_overlay = 1, .overlay_needs_physical = 1,
  74. };
  75. static const struct intel_device_info intel_i85x_info = {
  76. .gen = 2, .is_i85x = 1, .is_mobile = 1,
  77. .cursor_needs_physical = 1,
  78. .has_overlay = 1, .overlay_needs_physical = 1,
  79. };
  80. static const struct intel_device_info intel_i865g_info = {
  81. .gen = 2,
  82. .has_overlay = 1, .overlay_needs_physical = 1,
  83. };
  84. static const struct intel_device_info intel_i915g_info = {
  85. .gen = 3, .is_i915g = 1, .cursor_needs_physical = 1,
  86. .has_overlay = 1, .overlay_needs_physical = 1,
  87. };
  88. static const struct intel_device_info intel_i915gm_info = {
  89. .gen = 3, .is_mobile = 1,
  90. .cursor_needs_physical = 1,
  91. .has_overlay = 1, .overlay_needs_physical = 1,
  92. .supports_tv = 1,
  93. };
  94. static const struct intel_device_info intel_i945g_info = {
  95. .gen = 3, .has_hotplug = 1, .cursor_needs_physical = 1,
  96. .has_overlay = 1, .overlay_needs_physical = 1,
  97. };
  98. static const struct intel_device_info intel_i945gm_info = {
  99. .gen = 3, .is_i945gm = 1, .is_mobile = 1,
  100. .has_hotplug = 1, .cursor_needs_physical = 1,
  101. .has_overlay = 1, .overlay_needs_physical = 1,
  102. .supports_tv = 1,
  103. };
  104. static const struct intel_device_info intel_i965g_info = {
  105. .gen = 4, .is_broadwater = 1,
  106. .has_hotplug = 1,
  107. .has_overlay = 1,
  108. };
  109. static const struct intel_device_info intel_i965gm_info = {
  110. .gen = 4, .is_crestline = 1,
  111. .is_mobile = 1, .has_fbc = 1, .has_hotplug = 1,
  112. .has_overlay = 1,
  113. .supports_tv = 1,
  114. };
  115. static const struct intel_device_info intel_g33_info = {
  116. .gen = 3, .is_g33 = 1,
  117. .need_gfx_hws = 1, .has_hotplug = 1,
  118. .has_overlay = 1,
  119. };
  120. static const struct intel_device_info intel_g45_info = {
  121. .gen = 4, .is_g4x = 1, .need_gfx_hws = 1,
  122. .has_pipe_cxsr = 1, .has_hotplug = 1,
  123. .has_bsd_ring = 1,
  124. };
  125. static const struct intel_device_info intel_gm45_info = {
  126. .gen = 4, .is_g4x = 1,
  127. .is_mobile = 1, .need_gfx_hws = 1, .has_fbc = 1,
  128. .has_pipe_cxsr = 1, .has_hotplug = 1,
  129. .supports_tv = 1,
  130. .has_bsd_ring = 1,
  131. };
  132. static const struct intel_device_info intel_pineview_info = {
  133. .gen = 3, .is_g33 = 1, .is_pineview = 1, .is_mobile = 1,
  134. .need_gfx_hws = 1, .has_hotplug = 1,
  135. .has_overlay = 1,
  136. };
  137. static const struct intel_device_info intel_ironlake_d_info = {
  138. .gen = 5,
  139. .need_gfx_hws = 1, .has_pipe_cxsr = 1, .has_hotplug = 1,
  140. .has_bsd_ring = 1,
  141. };
  142. static const struct intel_device_info intel_ironlake_m_info = {
  143. .gen = 5, .is_mobile = 1,
  144. .need_gfx_hws = 1, .has_hotplug = 1,
  145. .has_fbc = 0, /* disabled due to buggy hardware */
  146. .has_bsd_ring = 1,
  147. };
  148. static const struct intel_device_info intel_sandybridge_d_info = {
  149. .gen = 6,
  150. .need_gfx_hws = 1, .has_hotplug = 1,
  151. .has_bsd_ring = 1,
  152. .has_blt_ring = 1,
  153. };
  154. static const struct intel_device_info intel_sandybridge_m_info = {
  155. .gen = 6, .is_mobile = 1,
  156. .need_gfx_hws = 1, .has_hotplug = 1,
  157. .has_fbc = 1,
  158. .has_bsd_ring = 1,
  159. .has_blt_ring = 1,
  160. };
  161. static const struct pci_device_id pciidlist[] = { /* aka */
  162. INTEL_VGA_DEVICE(0x3577, &intel_i830_info), /* I830_M */
  163. INTEL_VGA_DEVICE(0x2562, &intel_845g_info), /* 845_G */
  164. INTEL_VGA_DEVICE(0x3582, &intel_i85x_info), /* I855_GM */
  165. INTEL_VGA_DEVICE(0x358e, &intel_i85x_info),
  166. INTEL_VGA_DEVICE(0x2572, &intel_i865g_info), /* I865_G */
  167. INTEL_VGA_DEVICE(0x2582, &intel_i915g_info), /* I915_G */
  168. INTEL_VGA_DEVICE(0x258a, &intel_i915g_info), /* E7221_G */
  169. INTEL_VGA_DEVICE(0x2592, &intel_i915gm_info), /* I915_GM */
  170. INTEL_VGA_DEVICE(0x2772, &intel_i945g_info), /* I945_G */
  171. INTEL_VGA_DEVICE(0x27a2, &intel_i945gm_info), /* I945_GM */
  172. INTEL_VGA_DEVICE(0x27ae, &intel_i945gm_info), /* I945_GME */
  173. INTEL_VGA_DEVICE(0x2972, &intel_i965g_info), /* I946_GZ */
  174. INTEL_VGA_DEVICE(0x2982, &intel_i965g_info), /* G35_G */
  175. INTEL_VGA_DEVICE(0x2992, &intel_i965g_info), /* I965_Q */
  176. INTEL_VGA_DEVICE(0x29a2, &intel_i965g_info), /* I965_G */
  177. INTEL_VGA_DEVICE(0x29b2, &intel_g33_info), /* Q35_G */
  178. INTEL_VGA_DEVICE(0x29c2, &intel_g33_info), /* G33_G */
  179. INTEL_VGA_DEVICE(0x29d2, &intel_g33_info), /* Q33_G */
  180. INTEL_VGA_DEVICE(0x2a02, &intel_i965gm_info), /* I965_GM */
  181. INTEL_VGA_DEVICE(0x2a12, &intel_i965gm_info), /* I965_GME */
  182. INTEL_VGA_DEVICE(0x2a42, &intel_gm45_info), /* GM45_G */
  183. INTEL_VGA_DEVICE(0x2e02, &intel_g45_info), /* IGD_E_G */
  184. INTEL_VGA_DEVICE(0x2e12, &intel_g45_info), /* Q45_G */
  185. INTEL_VGA_DEVICE(0x2e22, &intel_g45_info), /* G45_G */
  186. INTEL_VGA_DEVICE(0x2e32, &intel_g45_info), /* G41_G */
  187. INTEL_VGA_DEVICE(0x2e42, &intel_g45_info), /* B43_G */
  188. INTEL_VGA_DEVICE(0x2e92, &intel_g45_info), /* B43_G.1 */
  189. INTEL_VGA_DEVICE(0xa001, &intel_pineview_info),
  190. INTEL_VGA_DEVICE(0xa011, &intel_pineview_info),
  191. INTEL_VGA_DEVICE(0x0042, &intel_ironlake_d_info),
  192. INTEL_VGA_DEVICE(0x0046, &intel_ironlake_m_info),
  193. INTEL_VGA_DEVICE(0x0102, &intel_sandybridge_d_info),
  194. INTEL_VGA_DEVICE(0x0112, &intel_sandybridge_d_info),
  195. INTEL_VGA_DEVICE(0x0122, &intel_sandybridge_d_info),
  196. INTEL_VGA_DEVICE(0x0106, &intel_sandybridge_m_info),
  197. INTEL_VGA_DEVICE(0x0116, &intel_sandybridge_m_info),
  198. INTEL_VGA_DEVICE(0x0126, &intel_sandybridge_m_info),
  199. INTEL_VGA_DEVICE(0x010A, &intel_sandybridge_d_info),
  200. {0, 0, 0}
  201. };
  202. #if defined(CONFIG_DRM_I915_KMS)
  203. MODULE_DEVICE_TABLE(pci, pciidlist);
  204. #endif
  205. #define INTEL_PCH_DEVICE_ID_MASK 0xff00
  206. #define INTEL_PCH_CPT_DEVICE_ID_TYPE 0x1c00
  207. void intel_detect_pch (struct drm_device *dev)
  208. {
  209. struct drm_i915_private *dev_priv = dev->dev_private;
  210. struct pci_dev *pch;
  211. /*
  212. * The reason to probe ISA bridge instead of Dev31:Fun0 is to
  213. * make graphics device passthrough work easy for VMM, that only
  214. * need to expose ISA bridge to let driver know the real hardware
  215. * underneath. This is a requirement from virtualization team.
  216. */
  217. pch = pci_get_class(PCI_CLASS_BRIDGE_ISA << 8, NULL);
  218. if (pch) {
  219. if (pch->vendor == PCI_VENDOR_ID_INTEL) {
  220. int id;
  221. id = pch->device & INTEL_PCH_DEVICE_ID_MASK;
  222. if (id == INTEL_PCH_CPT_DEVICE_ID_TYPE) {
  223. dev_priv->pch_type = PCH_CPT;
  224. DRM_DEBUG_KMS("Found CougarPoint PCH\n");
  225. }
  226. }
  227. pci_dev_put(pch);
  228. }
  229. }
  230. static void __gen6_gt_force_wake_get(struct drm_i915_private *dev_priv)
  231. {
  232. int count;
  233. count = 0;
  234. while (count++ < 50 && (I915_READ_NOTRACE(FORCEWAKE_ACK) & 1))
  235. udelay(10);
  236. I915_WRITE_NOTRACE(FORCEWAKE, 1);
  237. POSTING_READ(FORCEWAKE);
  238. count = 0;
  239. while (count++ < 50 && (I915_READ_NOTRACE(FORCEWAKE_ACK) & 1) == 0)
  240. udelay(10);
  241. }
  242. /*
  243. * Generally this is called implicitly by the register read function. However,
  244. * if some sequence requires the GT to not power down then this function should
  245. * be called at the beginning of the sequence followed by a call to
  246. * gen6_gt_force_wake_put() at the end of the sequence.
  247. */
  248. void gen6_gt_force_wake_get(struct drm_i915_private *dev_priv)
  249. {
  250. WARN_ON(!mutex_is_locked(&dev_priv->dev->struct_mutex));
  251. /* Forcewake is atomic in case we get in here without the lock */
  252. if (atomic_add_return(1, &dev_priv->forcewake_count) == 1)
  253. __gen6_gt_force_wake_get(dev_priv);
  254. }
  255. static void __gen6_gt_force_wake_put(struct drm_i915_private *dev_priv)
  256. {
  257. I915_WRITE_NOTRACE(FORCEWAKE, 0);
  258. POSTING_READ(FORCEWAKE);
  259. }
  260. /*
  261. * see gen6_gt_force_wake_get()
  262. */
  263. void gen6_gt_force_wake_put(struct drm_i915_private *dev_priv)
  264. {
  265. WARN_ON(!mutex_is_locked(&dev_priv->dev->struct_mutex));
  266. if (atomic_dec_and_test(&dev_priv->forcewake_count))
  267. __gen6_gt_force_wake_put(dev_priv);
  268. }
  269. void __gen6_gt_wait_for_fifo(struct drm_i915_private *dev_priv)
  270. {
  271. int loop = 500;
  272. u32 fifo = I915_READ_NOTRACE(GT_FIFO_FREE_ENTRIES);
  273. while (fifo < 20 && loop--) {
  274. udelay(10);
  275. fifo = I915_READ_NOTRACE(GT_FIFO_FREE_ENTRIES);
  276. }
  277. }
  278. static int i915_drm_freeze(struct drm_device *dev)
  279. {
  280. struct drm_i915_private *dev_priv = dev->dev_private;
  281. drm_kms_helper_poll_disable(dev);
  282. pci_save_state(dev->pdev);
  283. /* If KMS is active, we do the leavevt stuff here */
  284. if (drm_core_check_feature(dev, DRIVER_MODESET)) {
  285. int error = i915_gem_idle(dev);
  286. if (error) {
  287. dev_err(&dev->pdev->dev,
  288. "GEM idle failed, resume might fail\n");
  289. return error;
  290. }
  291. drm_irq_uninstall(dev);
  292. }
  293. i915_save_state(dev);
  294. intel_opregion_fini(dev);
  295. /* Modeset on resume, not lid events */
  296. dev_priv->modeset_on_lid = 0;
  297. return 0;
  298. }
  299. int i915_suspend(struct drm_device *dev, pm_message_t state)
  300. {
  301. int error;
  302. if (!dev || !dev->dev_private) {
  303. DRM_ERROR("dev: %p\n", dev);
  304. DRM_ERROR("DRM not initialized, aborting suspend.\n");
  305. return -ENODEV;
  306. }
  307. if (state.event == PM_EVENT_PRETHAW)
  308. return 0;
  309. if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
  310. return 0;
  311. error = i915_drm_freeze(dev);
  312. if (error)
  313. return error;
  314. if (state.event == PM_EVENT_SUSPEND) {
  315. /* Shut down the device */
  316. pci_disable_device(dev->pdev);
  317. pci_set_power_state(dev->pdev, PCI_D3hot);
  318. }
  319. return 0;
  320. }
  321. static int i915_drm_thaw(struct drm_device *dev)
  322. {
  323. struct drm_i915_private *dev_priv = dev->dev_private;
  324. int error = 0;
  325. if (drm_core_check_feature(dev, DRIVER_MODESET)) {
  326. mutex_lock(&dev->struct_mutex);
  327. i915_gem_restore_gtt_mappings(dev);
  328. mutex_unlock(&dev->struct_mutex);
  329. }
  330. i915_restore_state(dev);
  331. intel_opregion_setup(dev);
  332. /* KMS EnterVT equivalent */
  333. if (drm_core_check_feature(dev, DRIVER_MODESET)) {
  334. mutex_lock(&dev->struct_mutex);
  335. dev_priv->mm.suspended = 0;
  336. error = i915_gem_init_ringbuffer(dev);
  337. mutex_unlock(&dev->struct_mutex);
  338. drm_mode_config_reset(dev);
  339. drm_irq_install(dev);
  340. /* Resume the modeset for every activated CRTC */
  341. drm_helper_resume_force_mode(dev);
  342. if (IS_IRONLAKE_M(dev))
  343. ironlake_enable_rc6(dev);
  344. }
  345. intel_opregion_init(dev);
  346. dev_priv->modeset_on_lid = 0;
  347. return error;
  348. }
  349. int i915_resume(struct drm_device *dev)
  350. {
  351. int ret;
  352. if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
  353. return 0;
  354. if (pci_enable_device(dev->pdev))
  355. return -EIO;
  356. pci_set_master(dev->pdev);
  357. ret = i915_drm_thaw(dev);
  358. if (ret)
  359. return ret;
  360. drm_kms_helper_poll_enable(dev);
  361. return 0;
  362. }
  363. static int i8xx_do_reset(struct drm_device *dev, u8 flags)
  364. {
  365. struct drm_i915_private *dev_priv = dev->dev_private;
  366. if (IS_I85X(dev))
  367. return -ENODEV;
  368. I915_WRITE(D_STATE, I915_READ(D_STATE) | DSTATE_GFX_RESET_I830);
  369. POSTING_READ(D_STATE);
  370. if (IS_I830(dev) || IS_845G(dev)) {
  371. I915_WRITE(DEBUG_RESET_I830,
  372. DEBUG_RESET_DISPLAY |
  373. DEBUG_RESET_RENDER |
  374. DEBUG_RESET_FULL);
  375. POSTING_READ(DEBUG_RESET_I830);
  376. msleep(1);
  377. I915_WRITE(DEBUG_RESET_I830, 0);
  378. POSTING_READ(DEBUG_RESET_I830);
  379. }
  380. msleep(1);
  381. I915_WRITE(D_STATE, I915_READ(D_STATE) & ~DSTATE_GFX_RESET_I830);
  382. POSTING_READ(D_STATE);
  383. return 0;
  384. }
  385. static int i965_reset_complete(struct drm_device *dev)
  386. {
  387. u8 gdrst;
  388. pci_read_config_byte(dev->pdev, I965_GDRST, &gdrst);
  389. return gdrst & 0x1;
  390. }
  391. static int i965_do_reset(struct drm_device *dev, u8 flags)
  392. {
  393. u8 gdrst;
  394. /*
  395. * Set the domains we want to reset (GRDOM/bits 2 and 3) as
  396. * well as the reset bit (GR/bit 0). Setting the GR bit
  397. * triggers the reset; when done, the hardware will clear it.
  398. */
  399. pci_read_config_byte(dev->pdev, I965_GDRST, &gdrst);
  400. pci_write_config_byte(dev->pdev, I965_GDRST, gdrst | flags | 0x1);
  401. return wait_for(i965_reset_complete(dev), 500);
  402. }
  403. static int ironlake_do_reset(struct drm_device *dev, u8 flags)
  404. {
  405. struct drm_i915_private *dev_priv = dev->dev_private;
  406. u32 gdrst = I915_READ(MCHBAR_MIRROR_BASE + ILK_GDSR);
  407. I915_WRITE(MCHBAR_MIRROR_BASE + ILK_GDSR, gdrst | flags | 0x1);
  408. return wait_for(I915_READ(MCHBAR_MIRROR_BASE + ILK_GDSR) & 0x1, 500);
  409. }
  410. static int gen6_do_reset(struct drm_device *dev, u8 flags)
  411. {
  412. struct drm_i915_private *dev_priv = dev->dev_private;
  413. I915_WRITE(GEN6_GDRST, GEN6_GRDOM_FULL);
  414. return wait_for((I915_READ(GEN6_GDRST) & GEN6_GRDOM_FULL) == 0, 500);
  415. }
  416. /**
  417. * i965_reset - reset chip after a hang
  418. * @dev: drm device to reset
  419. * @flags: reset domains
  420. *
  421. * Reset the chip. Useful if a hang is detected. Returns zero on successful
  422. * reset or otherwise an error code.
  423. *
  424. * Procedure is fairly simple:
  425. * - reset the chip using the reset reg
  426. * - re-init context state
  427. * - re-init hardware status page
  428. * - re-init ring buffer
  429. * - re-init interrupt state
  430. * - re-init display
  431. */
  432. int i915_reset(struct drm_device *dev, u8 flags)
  433. {
  434. drm_i915_private_t *dev_priv = dev->dev_private;
  435. /*
  436. * We really should only reset the display subsystem if we actually
  437. * need to
  438. */
  439. bool need_display = true;
  440. int ret;
  441. if (!i915_try_reset)
  442. return 0;
  443. if (!mutex_trylock(&dev->struct_mutex))
  444. return -EBUSY;
  445. i915_gem_reset(dev);
  446. ret = -ENODEV;
  447. if (get_seconds() - dev_priv->last_gpu_reset < 5) {
  448. DRM_ERROR("GPU hanging too fast, declaring wedged!\n");
  449. } else switch (INTEL_INFO(dev)->gen) {
  450. case 6:
  451. ret = gen6_do_reset(dev, flags);
  452. break;
  453. case 5:
  454. ret = ironlake_do_reset(dev, flags);
  455. break;
  456. case 4:
  457. ret = i965_do_reset(dev, flags);
  458. break;
  459. case 2:
  460. ret = i8xx_do_reset(dev, flags);
  461. break;
  462. }
  463. dev_priv->last_gpu_reset = get_seconds();
  464. if (ret) {
  465. DRM_ERROR("Failed to reset chip.\n");
  466. mutex_unlock(&dev->struct_mutex);
  467. return ret;
  468. }
  469. /* Ok, now get things going again... */
  470. /*
  471. * Everything depends on having the GTT running, so we need to start
  472. * there. Fortunately we don't need to do this unless we reset the
  473. * chip at a PCI level.
  474. *
  475. * Next we need to restore the context, but we don't use those
  476. * yet either...
  477. *
  478. * Ring buffer needs to be re-initialized in the KMS case, or if X
  479. * was running at the time of the reset (i.e. we weren't VT
  480. * switched away).
  481. */
  482. if (drm_core_check_feature(dev, DRIVER_MODESET) ||
  483. !dev_priv->mm.suspended) {
  484. dev_priv->mm.suspended = 0;
  485. dev_priv->ring[RCS].init(&dev_priv->ring[RCS]);
  486. if (HAS_BSD(dev))
  487. dev_priv->ring[VCS].init(&dev_priv->ring[VCS]);
  488. if (HAS_BLT(dev))
  489. dev_priv->ring[BCS].init(&dev_priv->ring[BCS]);
  490. mutex_unlock(&dev->struct_mutex);
  491. drm_irq_uninstall(dev);
  492. drm_mode_config_reset(dev);
  493. drm_irq_install(dev);
  494. mutex_lock(&dev->struct_mutex);
  495. }
  496. mutex_unlock(&dev->struct_mutex);
  497. /*
  498. * Perform a full modeset as on later generations, e.g. Ironlake, we may
  499. * need to retrain the display link and cannot just restore the register
  500. * values.
  501. */
  502. if (need_display) {
  503. mutex_lock(&dev->mode_config.mutex);
  504. drm_helper_resume_force_mode(dev);
  505. mutex_unlock(&dev->mode_config.mutex);
  506. }
  507. return 0;
  508. }
  509. static int __devinit
  510. i915_pci_probe(struct pci_dev *pdev, const struct pci_device_id *ent)
  511. {
  512. /* Only bind to function 0 of the device. Early generations
  513. * used function 1 as a placeholder for multi-head. This causes
  514. * us confusion instead, especially on the systems where both
  515. * functions have the same PCI-ID!
  516. */
  517. if (PCI_FUNC(pdev->devfn))
  518. return -ENODEV;
  519. return drm_get_pci_dev(pdev, ent, &driver);
  520. }
  521. static void
  522. i915_pci_remove(struct pci_dev *pdev)
  523. {
  524. struct drm_device *dev = pci_get_drvdata(pdev);
  525. drm_put_dev(dev);
  526. }
  527. static int i915_pm_suspend(struct device *dev)
  528. {
  529. struct pci_dev *pdev = to_pci_dev(dev);
  530. struct drm_device *drm_dev = pci_get_drvdata(pdev);
  531. int error;
  532. if (!drm_dev || !drm_dev->dev_private) {
  533. dev_err(dev, "DRM not initialized, aborting suspend.\n");
  534. return -ENODEV;
  535. }
  536. if (drm_dev->switch_power_state == DRM_SWITCH_POWER_OFF)
  537. return 0;
  538. error = i915_drm_freeze(drm_dev);
  539. if (error)
  540. return error;
  541. pci_disable_device(pdev);
  542. pci_set_power_state(pdev, PCI_D3hot);
  543. return 0;
  544. }
  545. static int i915_pm_resume(struct device *dev)
  546. {
  547. struct pci_dev *pdev = to_pci_dev(dev);
  548. struct drm_device *drm_dev = pci_get_drvdata(pdev);
  549. return i915_resume(drm_dev);
  550. }
  551. static int i915_pm_freeze(struct device *dev)
  552. {
  553. struct pci_dev *pdev = to_pci_dev(dev);
  554. struct drm_device *drm_dev = pci_get_drvdata(pdev);
  555. if (!drm_dev || !drm_dev->dev_private) {
  556. dev_err(dev, "DRM not initialized, aborting suspend.\n");
  557. return -ENODEV;
  558. }
  559. return i915_drm_freeze(drm_dev);
  560. }
  561. static int i915_pm_thaw(struct device *dev)
  562. {
  563. struct pci_dev *pdev = to_pci_dev(dev);
  564. struct drm_device *drm_dev = pci_get_drvdata(pdev);
  565. return i915_drm_thaw(drm_dev);
  566. }
  567. static int i915_pm_poweroff(struct device *dev)
  568. {
  569. struct pci_dev *pdev = to_pci_dev(dev);
  570. struct drm_device *drm_dev = pci_get_drvdata(pdev);
  571. return i915_drm_freeze(drm_dev);
  572. }
  573. static const struct dev_pm_ops i915_pm_ops = {
  574. .suspend = i915_pm_suspend,
  575. .resume = i915_pm_resume,
  576. .freeze = i915_pm_freeze,
  577. .thaw = i915_pm_thaw,
  578. .poweroff = i915_pm_poweroff,
  579. .restore = i915_pm_resume,
  580. };
  581. static struct vm_operations_struct i915_gem_vm_ops = {
  582. .fault = i915_gem_fault,
  583. .open = drm_gem_vm_open,
  584. .close = drm_gem_vm_close,
  585. };
  586. static struct drm_driver driver = {
  587. /* don't use mtrr's here, the Xserver or user space app should
  588. * deal with them for intel hardware.
  589. */
  590. .driver_features =
  591. DRIVER_USE_AGP | DRIVER_REQUIRE_AGP | /* DRIVER_USE_MTRR |*/
  592. DRIVER_HAVE_IRQ | DRIVER_IRQ_SHARED | DRIVER_GEM,
  593. .load = i915_driver_load,
  594. .unload = i915_driver_unload,
  595. .open = i915_driver_open,
  596. .lastclose = i915_driver_lastclose,
  597. .preclose = i915_driver_preclose,
  598. .postclose = i915_driver_postclose,
  599. /* Used in place of i915_pm_ops for non-DRIVER_MODESET */
  600. .suspend = i915_suspend,
  601. .resume = i915_resume,
  602. .device_is_agp = i915_driver_device_is_agp,
  603. .enable_vblank = i915_enable_vblank,
  604. .disable_vblank = i915_disable_vblank,
  605. .get_vblank_timestamp = i915_get_vblank_timestamp,
  606. .get_scanout_position = i915_get_crtc_scanoutpos,
  607. .irq_preinstall = i915_driver_irq_preinstall,
  608. .irq_postinstall = i915_driver_irq_postinstall,
  609. .irq_uninstall = i915_driver_irq_uninstall,
  610. .irq_handler = i915_driver_irq_handler,
  611. .reclaim_buffers = drm_core_reclaim_buffers,
  612. .master_create = i915_master_create,
  613. .master_destroy = i915_master_destroy,
  614. #if defined(CONFIG_DEBUG_FS)
  615. .debugfs_init = i915_debugfs_init,
  616. .debugfs_cleanup = i915_debugfs_cleanup,
  617. #endif
  618. .gem_init_object = i915_gem_init_object,
  619. .gem_free_object = i915_gem_free_object,
  620. .gem_vm_ops = &i915_gem_vm_ops,
  621. .dumb_create = i915_gem_dumb_create,
  622. .dumb_map_offset = i915_gem_mmap_gtt,
  623. .dumb_destroy = i915_gem_dumb_destroy,
  624. .ioctls = i915_ioctls,
  625. .fops = {
  626. .owner = THIS_MODULE,
  627. .open = drm_open,
  628. .release = drm_release,
  629. .unlocked_ioctl = drm_ioctl,
  630. .mmap = drm_gem_mmap,
  631. .poll = drm_poll,
  632. .fasync = drm_fasync,
  633. .read = drm_read,
  634. #ifdef CONFIG_COMPAT
  635. .compat_ioctl = i915_compat_ioctl,
  636. #endif
  637. .llseek = noop_llseek,
  638. },
  639. .name = DRIVER_NAME,
  640. .desc = DRIVER_DESC,
  641. .date = DRIVER_DATE,
  642. .major = DRIVER_MAJOR,
  643. .minor = DRIVER_MINOR,
  644. .patchlevel = DRIVER_PATCHLEVEL,
  645. };
  646. static struct pci_driver i915_pci_driver = {
  647. .name = DRIVER_NAME,
  648. .id_table = pciidlist,
  649. .probe = i915_pci_probe,
  650. .remove = i915_pci_remove,
  651. .driver.pm = &i915_pm_ops,
  652. };
  653. static int __init i915_init(void)
  654. {
  655. if (!intel_agp_enabled) {
  656. DRM_ERROR("drm/i915 can't work without intel_agp module!\n");
  657. return -ENODEV;
  658. }
  659. driver.num_ioctls = i915_max_ioctl;
  660. /*
  661. * If CONFIG_DRM_I915_KMS is set, default to KMS unless
  662. * explicitly disabled with the module pararmeter.
  663. *
  664. * Otherwise, just follow the parameter (defaulting to off).
  665. *
  666. * Allow optional vga_text_mode_force boot option to override
  667. * the default behavior.
  668. */
  669. #if defined(CONFIG_DRM_I915_KMS)
  670. if (i915_modeset != 0)
  671. driver.driver_features |= DRIVER_MODESET;
  672. #endif
  673. if (i915_modeset == 1)
  674. driver.driver_features |= DRIVER_MODESET;
  675. #ifdef CONFIG_VGA_CONSOLE
  676. if (vgacon_text_force() && i915_modeset == -1)
  677. driver.driver_features &= ~DRIVER_MODESET;
  678. #endif
  679. if (!(driver.driver_features & DRIVER_MODESET))
  680. driver.get_vblank_timestamp = NULL;
  681. return drm_pci_init(&driver, &i915_pci_driver);
  682. }
  683. static void __exit i915_exit(void)
  684. {
  685. drm_pci_exit(&driver, &i915_pci_driver);
  686. }
  687. module_init(i915_init);
  688. module_exit(i915_exit);
  689. MODULE_AUTHOR(DRIVER_AUTHOR);
  690. MODULE_DESCRIPTION(DRIVER_DESC);
  691. MODULE_LICENSE("GPL and additional rights");