proc-v7.S 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442
  1. /*
  2. * linux/arch/arm/mm/proc-v7.S
  3. *
  4. * Copyright (C) 2001 Deep Blue Solutions Ltd.
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License version 2 as
  8. * published by the Free Software Foundation.
  9. *
  10. * This is the "shell" of the ARMv7 processor support.
  11. */
  12. #include <linux/init.h>
  13. #include <linux/linkage.h>
  14. #include <asm/assembler.h>
  15. #include <asm/asm-offsets.h>
  16. #include <asm/hwcap.h>
  17. #include <asm/pgtable-hwdef.h>
  18. #include <asm/pgtable.h>
  19. #include "proc-macros.S"
  20. #define TTB_S (1 << 1)
  21. #define TTB_RGN_NC (0 << 3)
  22. #define TTB_RGN_OC_WBWA (1 << 3)
  23. #define TTB_RGN_OC_WT (2 << 3)
  24. #define TTB_RGN_OC_WB (3 << 3)
  25. #define TTB_NOS (1 << 5)
  26. #define TTB_IRGN_NC ((0 << 0) | (0 << 6))
  27. #define TTB_IRGN_WBWA ((0 << 0) | (1 << 6))
  28. #define TTB_IRGN_WT ((1 << 0) | (0 << 6))
  29. #define TTB_IRGN_WB ((1 << 0) | (1 << 6))
  30. /* PTWs cacheable, inner WB not shareable, outer WB not shareable */
  31. #define TTB_FLAGS_UP TTB_IRGN_WB|TTB_RGN_OC_WB
  32. #define PMD_FLAGS_UP PMD_SECT_WB
  33. /* PTWs cacheable, inner WBWA shareable, outer WBWA not shareable */
  34. #define TTB_FLAGS_SMP TTB_IRGN_WBWA|TTB_S|TTB_NOS|TTB_RGN_OC_WBWA
  35. #define PMD_FLAGS_SMP PMD_SECT_WBWA|PMD_SECT_S
  36. ENTRY(cpu_v7_proc_init)
  37. mov pc, lr
  38. ENDPROC(cpu_v7_proc_init)
  39. ENTRY(cpu_v7_proc_fin)
  40. mrc p15, 0, r0, c1, c0, 0 @ ctrl register
  41. bic r0, r0, #0x1000 @ ...i............
  42. bic r0, r0, #0x0006 @ .............ca.
  43. mcr p15, 0, r0, c1, c0, 0 @ disable caches
  44. mov pc, lr
  45. ENDPROC(cpu_v7_proc_fin)
  46. /*
  47. * cpu_v7_reset(loc)
  48. *
  49. * Perform a soft reset of the system. Put the CPU into the
  50. * same state as it would be if it had been reset, and branch
  51. * to what would be the reset vector.
  52. *
  53. * - loc - location to jump to for soft reset
  54. */
  55. .align 5
  56. ENTRY(cpu_v7_reset)
  57. mov pc, r0
  58. ENDPROC(cpu_v7_reset)
  59. /*
  60. * cpu_v7_do_idle()
  61. *
  62. * Idle the processor (eg, wait for interrupt).
  63. *
  64. * IRQs are already disabled.
  65. */
  66. ENTRY(cpu_v7_do_idle)
  67. dsb @ WFI may enter a low-power mode
  68. wfi
  69. mov pc, lr
  70. ENDPROC(cpu_v7_do_idle)
  71. ENTRY(cpu_v7_dcache_clean_area)
  72. #ifndef TLB_CAN_READ_FROM_L1_CACHE
  73. dcache_line_size r2, r3
  74. 1: mcr p15, 0, r0, c7, c10, 1 @ clean D entry
  75. add r0, r0, r2
  76. subs r1, r1, r2
  77. bhi 1b
  78. dsb
  79. #endif
  80. mov pc, lr
  81. ENDPROC(cpu_v7_dcache_clean_area)
  82. /*
  83. * cpu_v7_switch_mm(pgd_phys, tsk)
  84. *
  85. * Set the translation table base pointer to be pgd_phys
  86. *
  87. * - pgd_phys - physical address of new TTB
  88. *
  89. * It is assumed that:
  90. * - we are not using split page tables
  91. */
  92. ENTRY(cpu_v7_switch_mm)
  93. #ifdef CONFIG_MMU
  94. mov r2, #0
  95. ldr r1, [r1, #MM_CONTEXT_ID] @ get mm->context.id
  96. ALT_SMP(orr r0, r0, #TTB_FLAGS_SMP)
  97. ALT_UP(orr r0, r0, #TTB_FLAGS_UP)
  98. #ifdef CONFIG_ARM_ERRATA_430973
  99. mcr p15, 0, r2, c7, c5, 6 @ flush BTAC/BTB
  100. #endif
  101. #ifdef CONFIG_ARM_ERRATA_754322
  102. dsb
  103. #endif
  104. mcr p15, 0, r2, c13, c0, 1 @ set reserved context ID
  105. isb
  106. 1: mcr p15, 0, r0, c2, c0, 0 @ set TTB 0
  107. isb
  108. #ifdef CONFIG_ARM_ERRATA_754322
  109. dsb
  110. #endif
  111. mcr p15, 0, r1, c13, c0, 1 @ set context ID
  112. isb
  113. #endif
  114. mov pc, lr
  115. ENDPROC(cpu_v7_switch_mm)
  116. /*
  117. * cpu_v7_set_pte_ext(ptep, pte)
  118. *
  119. * Set a level 2 translation table entry.
  120. *
  121. * - ptep - pointer to level 2 translation table entry
  122. * (hardware version is stored at +2048 bytes)
  123. * - pte - PTE value to store
  124. * - ext - value for extended PTE bits
  125. */
  126. ENTRY(cpu_v7_set_pte_ext)
  127. #ifdef CONFIG_MMU
  128. str r1, [r0] @ linux version
  129. bic r3, r1, #0x000003f0
  130. bic r3, r3, #PTE_TYPE_MASK
  131. orr r3, r3, r2
  132. orr r3, r3, #PTE_EXT_AP0 | 2
  133. tst r1, #1 << 4
  134. orrne r3, r3, #PTE_EXT_TEX(1)
  135. eor r1, r1, #L_PTE_DIRTY
  136. tst r1, #L_PTE_RDONLY | L_PTE_DIRTY
  137. orrne r3, r3, #PTE_EXT_APX
  138. tst r1, #L_PTE_USER
  139. orrne r3, r3, #PTE_EXT_AP1
  140. #ifdef CONFIG_CPU_USE_DOMAINS
  141. @ allow kernel read/write access to read-only user pages
  142. tstne r3, #PTE_EXT_APX
  143. bicne r3, r3, #PTE_EXT_APX | PTE_EXT_AP0
  144. #endif
  145. tst r1, #L_PTE_XN
  146. orrne r3, r3, #PTE_EXT_XN
  147. tst r1, #L_PTE_YOUNG
  148. tstne r1, #L_PTE_PRESENT
  149. moveq r3, #0
  150. ARM( str r3, [r0, #2048]! )
  151. THUMB( add r0, r0, #2048 )
  152. THUMB( str r3, [r0] )
  153. mcr p15, 0, r0, c7, c10, 1 @ flush_pte
  154. #endif
  155. mov pc, lr
  156. ENDPROC(cpu_v7_set_pte_ext)
  157. cpu_v7_name:
  158. .ascii "ARMv7 Processor"
  159. .align
  160. __CPUINIT
  161. /*
  162. * __v7_setup
  163. *
  164. * Initialise TLB, Caches, and MMU state ready to switch the MMU
  165. * on. Return in r0 the new CP15 C1 control register setting.
  166. *
  167. * We automatically detect if we have a Harvard cache, and use the
  168. * Harvard cache control instructions insead of the unified cache
  169. * control instructions.
  170. *
  171. * This should be able to cover all ARMv7 cores.
  172. *
  173. * It is assumed that:
  174. * - cache type register is implemented
  175. */
  176. __v7_ca9mp_setup:
  177. #ifdef CONFIG_SMP
  178. ALT_SMP(mrc p15, 0, r0, c1, c0, 1)
  179. ALT_UP(mov r0, #(1 << 6)) @ fake it for UP
  180. tst r0, #(1 << 6) @ SMP/nAMP mode enabled?
  181. orreq r0, r0, #(1 << 6) | (1 << 0) @ Enable SMP/nAMP mode and
  182. mcreq p15, 0, r0, c1, c0, 1 @ TLB ops broadcasting
  183. #endif
  184. __v7_setup:
  185. adr r12, __v7_setup_stack @ the local stack
  186. stmia r12, {r0-r5, r7, r9, r11, lr}
  187. bl v7_flush_dcache_all
  188. ldmia r12, {r0-r5, r7, r9, r11, lr}
  189. mrc p15, 0, r0, c0, c0, 0 @ read main ID register
  190. and r10, r0, #0xff000000 @ ARM?
  191. teq r10, #0x41000000
  192. bne 3f
  193. and r5, r0, #0x00f00000 @ variant
  194. and r6, r0, #0x0000000f @ revision
  195. orr r6, r6, r5, lsr #20-4 @ combine variant and revision
  196. ubfx r0, r0, #4, #12 @ primary part number
  197. /* Cortex-A8 Errata */
  198. ldr r10, =0x00000c08 @ Cortex-A8 primary part number
  199. teq r0, r10
  200. bne 2f
  201. #ifdef CONFIG_ARM_ERRATA_430973
  202. teq r5, #0x00100000 @ only present in r1p*
  203. mrceq p15, 0, r10, c1, c0, 1 @ read aux control register
  204. orreq r10, r10, #(1 << 6) @ set IBE to 1
  205. mcreq p15, 0, r10, c1, c0, 1 @ write aux control register
  206. #endif
  207. #ifdef CONFIG_ARM_ERRATA_458693
  208. teq r6, #0x20 @ only present in r2p0
  209. mrceq p15, 0, r10, c1, c0, 1 @ read aux control register
  210. orreq r10, r10, #(1 << 5) @ set L1NEON to 1
  211. orreq r10, r10, #(1 << 9) @ set PLDNOP to 1
  212. mcreq p15, 0, r10, c1, c0, 1 @ write aux control register
  213. #endif
  214. #ifdef CONFIG_ARM_ERRATA_460075
  215. teq r6, #0x20 @ only present in r2p0
  216. mrceq p15, 1, r10, c9, c0, 2 @ read L2 cache aux ctrl register
  217. tsteq r10, #1 << 22
  218. orreq r10, r10, #(1 << 22) @ set the Write Allocate disable bit
  219. mcreq p15, 1, r10, c9, c0, 2 @ write the L2 cache aux ctrl register
  220. #endif
  221. b 3f
  222. /* Cortex-A9 Errata */
  223. 2: ldr r10, =0x00000c09 @ Cortex-A9 primary part number
  224. teq r0, r10
  225. bne 3f
  226. #ifdef CONFIG_ARM_ERRATA_742230
  227. cmp r6, #0x22 @ only present up to r2p2
  228. mrcle p15, 0, r10, c15, c0, 1 @ read diagnostic register
  229. orrle r10, r10, #1 << 4 @ set bit #4
  230. mcrle p15, 0, r10, c15, c0, 1 @ write diagnostic register
  231. #endif
  232. #ifdef CONFIG_ARM_ERRATA_742231
  233. teq r6, #0x20 @ present in r2p0
  234. teqne r6, #0x21 @ present in r2p1
  235. teqne r6, #0x22 @ present in r2p2
  236. mrceq p15, 0, r10, c15, c0, 1 @ read diagnostic register
  237. orreq r10, r10, #1 << 12 @ set bit #12
  238. orreq r10, r10, #1 << 22 @ set bit #22
  239. mcreq p15, 0, r10, c15, c0, 1 @ write diagnostic register
  240. #endif
  241. #ifdef CONFIG_ARM_ERRATA_743622
  242. teq r6, #0x20 @ present in r2p0
  243. teqne r6, #0x21 @ present in r2p1
  244. teqne r6, #0x22 @ present in r2p2
  245. mrceq p15, 0, r10, c15, c0, 1 @ read diagnostic register
  246. orreq r10, r10, #1 << 6 @ set bit #6
  247. mcreq p15, 0, r10, c15, c0, 1 @ write diagnostic register
  248. #endif
  249. #ifdef CONFIG_ARM_ERRATA_751472
  250. cmp r6, #0x30 @ present prior to r3p0
  251. mrclt p15, 0, r10, c15, c0, 1 @ read diagnostic register
  252. orrlt r10, r10, #1 << 11 @ set bit #11
  253. mcrlt p15, 0, r10, c15, c0, 1 @ write diagnostic register
  254. #endif
  255. 3: mov r10, #0
  256. #ifdef HARVARD_CACHE
  257. mcr p15, 0, r10, c7, c5, 0 @ I+BTB cache invalidate
  258. #endif
  259. dsb
  260. #ifdef CONFIG_MMU
  261. mcr p15, 0, r10, c8, c7, 0 @ invalidate I + D TLBs
  262. mcr p15, 0, r10, c2, c0, 2 @ TTB control register
  263. ALT_SMP(orr r4, r4, #TTB_FLAGS_SMP)
  264. ALT_UP(orr r4, r4, #TTB_FLAGS_UP)
  265. mcr p15, 0, r4, c2, c0, 1 @ load TTB1
  266. /*
  267. * Memory region attributes with SCTLR.TRE=1
  268. *
  269. * n = TEX[0],C,B
  270. * TR = PRRR[2n+1:2n] - memory type
  271. * IR = NMRR[2n+1:2n] - inner cacheable property
  272. * OR = NMRR[2n+17:2n+16] - outer cacheable property
  273. *
  274. * n TR IR OR
  275. * UNCACHED 000 00
  276. * BUFFERABLE 001 10 00 00
  277. * WRITETHROUGH 010 10 10 10
  278. * WRITEBACK 011 10 11 11
  279. * reserved 110
  280. * WRITEALLOC 111 10 01 01
  281. * DEV_SHARED 100 01
  282. * DEV_NONSHARED 100 01
  283. * DEV_WC 001 10
  284. * DEV_CACHED 011 10
  285. *
  286. * Other attributes:
  287. *
  288. * DS0 = PRRR[16] = 0 - device shareable property
  289. * DS1 = PRRR[17] = 1 - device shareable property
  290. * NS0 = PRRR[18] = 0 - normal shareable property
  291. * NS1 = PRRR[19] = 1 - normal shareable property
  292. * NOS = PRRR[24+n] = 1 - not outer shareable
  293. */
  294. ldr r5, =0xff0a81a8 @ PRRR
  295. ldr r6, =0x40e040e0 @ NMRR
  296. mcr p15, 0, r5, c10, c2, 0 @ write PRRR
  297. mcr p15, 0, r6, c10, c2, 1 @ write NMRR
  298. #endif
  299. adr r5, v7_crval
  300. ldmia r5, {r5, r6}
  301. #ifdef CONFIG_CPU_ENDIAN_BE8
  302. orr r6, r6, #1 << 25 @ big-endian page tables
  303. #endif
  304. #ifdef CONFIG_SWP_EMULATE
  305. orr r5, r5, #(1 << 10) @ set SW bit in "clear"
  306. bic r6, r6, #(1 << 10) @ clear it in "mmuset"
  307. #endif
  308. mrc p15, 0, r0, c1, c0, 0 @ read control register
  309. bic r0, r0, r5 @ clear bits them
  310. orr r0, r0, r6 @ set them
  311. THUMB( orr r0, r0, #1 << 30 ) @ Thumb exceptions
  312. mov pc, lr @ return to head.S:__ret
  313. ENDPROC(__v7_setup)
  314. /* AT
  315. * TFR EV X F I D LR S
  316. * .EEE ..EE PUI. .T.T 4RVI ZWRS BLDP WCAM
  317. * rxxx rrxx xxx0 0101 xxxx xxxx x111 xxxx < forced
  318. * 1 0 110 0011 1100 .111 1101 < we want
  319. */
  320. .type v7_crval, #object
  321. v7_crval:
  322. crval clear=0x0120c302, mmuset=0x10c03c7d, ucset=0x00c01c7c
  323. __v7_setup_stack:
  324. .space 4 * 11 @ 11 registers
  325. __INITDATA
  326. .type v7_processor_functions, #object
  327. ENTRY(v7_processor_functions)
  328. .word v7_early_abort
  329. .word v7_pabort
  330. .word cpu_v7_proc_init
  331. .word cpu_v7_proc_fin
  332. .word cpu_v7_reset
  333. .word cpu_v7_do_idle
  334. .word cpu_v7_dcache_clean_area
  335. .word cpu_v7_switch_mm
  336. .word cpu_v7_set_pte_ext
  337. .size v7_processor_functions, . - v7_processor_functions
  338. .section ".rodata"
  339. .type cpu_arch_name, #object
  340. cpu_arch_name:
  341. .asciz "armv7"
  342. .size cpu_arch_name, . - cpu_arch_name
  343. .type cpu_elf_name, #object
  344. cpu_elf_name:
  345. .asciz "v7"
  346. .size cpu_elf_name, . - cpu_elf_name
  347. .align
  348. .section ".proc.info.init", #alloc, #execinstr
  349. .type __v7_ca9mp_proc_info, #object
  350. __v7_ca9mp_proc_info:
  351. .long 0x410fc090 @ Required ID value
  352. .long 0xff0ffff0 @ Mask for ID
  353. ALT_SMP(.long \
  354. PMD_TYPE_SECT | \
  355. PMD_SECT_AP_WRITE | \
  356. PMD_SECT_AP_READ | \
  357. PMD_FLAGS_SMP)
  358. ALT_UP(.long \
  359. PMD_TYPE_SECT | \
  360. PMD_SECT_AP_WRITE | \
  361. PMD_SECT_AP_READ | \
  362. PMD_FLAGS_UP)
  363. .long PMD_TYPE_SECT | \
  364. PMD_SECT_XN | \
  365. PMD_SECT_AP_WRITE | \
  366. PMD_SECT_AP_READ
  367. W(b) __v7_ca9mp_setup
  368. .long cpu_arch_name
  369. .long cpu_elf_name
  370. .long HWCAP_SWP|HWCAP_HALF|HWCAP_THUMB|HWCAP_FAST_MULT|HWCAP_EDSP|HWCAP_TLS
  371. .long cpu_v7_name
  372. .long v7_processor_functions
  373. .long v7wbi_tlb_fns
  374. .long v6_user_fns
  375. .long v7_cache_fns
  376. .size __v7_ca9mp_proc_info, . - __v7_ca9mp_proc_info
  377. /*
  378. * Match any ARMv7 processor core.
  379. */
  380. .type __v7_proc_info, #object
  381. __v7_proc_info:
  382. .long 0x000f0000 @ Required ID value
  383. .long 0x000f0000 @ Mask for ID
  384. ALT_SMP(.long \
  385. PMD_TYPE_SECT | \
  386. PMD_SECT_AP_WRITE | \
  387. PMD_SECT_AP_READ | \
  388. PMD_FLAGS_SMP)
  389. ALT_UP(.long \
  390. PMD_TYPE_SECT | \
  391. PMD_SECT_AP_WRITE | \
  392. PMD_SECT_AP_READ | \
  393. PMD_FLAGS_UP)
  394. .long PMD_TYPE_SECT | \
  395. PMD_SECT_XN | \
  396. PMD_SECT_AP_WRITE | \
  397. PMD_SECT_AP_READ
  398. W(b) __v7_setup
  399. .long cpu_arch_name
  400. .long cpu_elf_name
  401. .long HWCAP_SWP|HWCAP_HALF|HWCAP_THUMB|HWCAP_FAST_MULT|HWCAP_EDSP|HWCAP_TLS
  402. .long cpu_v7_name
  403. .long v7_processor_functions
  404. .long v7wbi_tlb_fns
  405. .long v6_user_fns
  406. .long v7_cache_fns
  407. .size __v7_proc_info, . - __v7_proc_info