wm8350-regulator.c 36 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479
  1. /*
  2. * wm8350.c -- Voltage and current regulation for the Wolfson WM8350 PMIC
  3. *
  4. * Copyright 2007, 2008 Wolfson Microelectronics PLC.
  5. *
  6. * Author: Liam Girdwood
  7. * linux@wolfsonmicro.com
  8. *
  9. * This program is free software; you can redistribute it and/or modify it
  10. * under the terms of the GNU General Public License as published by the
  11. * Free Software Foundation; either version 2 of the License, or (at your
  12. * option) any later version.
  13. */
  14. #include <linux/module.h>
  15. #include <linux/moduleparam.h>
  16. #include <linux/init.h>
  17. #include <linux/bitops.h>
  18. #include <linux/err.h>
  19. #include <linux/i2c.h>
  20. #include <linux/mfd/wm8350/core.h>
  21. #include <linux/mfd/wm8350/pmic.h>
  22. #include <linux/platform_device.h>
  23. #include <linux/regulator/driver.h>
  24. #include <linux/regulator/machine.h>
  25. /* Maximum value possible for VSEL */
  26. #define WM8350_DCDC_MAX_VSEL 0x66
  27. /* Microamps */
  28. static const int isink_cur[] = {
  29. 4,
  30. 5,
  31. 6,
  32. 7,
  33. 8,
  34. 10,
  35. 11,
  36. 14,
  37. 16,
  38. 19,
  39. 23,
  40. 27,
  41. 32,
  42. 39,
  43. 46,
  44. 54,
  45. 65,
  46. 77,
  47. 92,
  48. 109,
  49. 130,
  50. 154,
  51. 183,
  52. 218,
  53. 259,
  54. 308,
  55. 367,
  56. 436,
  57. 518,
  58. 616,
  59. 733,
  60. 872,
  61. 1037,
  62. 1233,
  63. 1466,
  64. 1744,
  65. 2073,
  66. 2466,
  67. 2933,
  68. 3487,
  69. 4147,
  70. 4932,
  71. 5865,
  72. 6975,
  73. 8294,
  74. 9864,
  75. 11730,
  76. 13949,
  77. 16589,
  78. 19728,
  79. 23460,
  80. 27899,
  81. 33178,
  82. 39455,
  83. 46920,
  84. 55798,
  85. 66355,
  86. 78910,
  87. 93840,
  88. 111596,
  89. 132710,
  90. 157820,
  91. 187681,
  92. 223191
  93. };
  94. static int get_isink_val(int min_uA, int max_uA, u16 *setting)
  95. {
  96. int i;
  97. for (i = 0; i < ARRAY_SIZE(isink_cur); i++) {
  98. if (min_uA <= isink_cur[i] && max_uA >= isink_cur[i]) {
  99. *setting = i;
  100. return 0;
  101. }
  102. }
  103. return -EINVAL;
  104. }
  105. static inline int wm8350_ldo_val_to_mvolts(unsigned int val)
  106. {
  107. if (val < 16)
  108. return (val * 50) + 900;
  109. else
  110. return ((val - 16) * 100) + 1800;
  111. }
  112. static inline unsigned int wm8350_ldo_mvolts_to_val(int mV)
  113. {
  114. if (mV < 1800)
  115. return (mV - 900) / 50;
  116. else
  117. return ((mV - 1800) / 100) + 16;
  118. }
  119. static inline int wm8350_dcdc_val_to_mvolts(unsigned int val)
  120. {
  121. return (val * 25) + 850;
  122. }
  123. static inline unsigned int wm8350_dcdc_mvolts_to_val(int mV)
  124. {
  125. return (mV - 850) / 25;
  126. }
  127. static int wm8350_isink_set_current(struct regulator_dev *rdev, int min_uA,
  128. int max_uA)
  129. {
  130. struct wm8350 *wm8350 = rdev_get_drvdata(rdev);
  131. int isink = rdev_get_id(rdev);
  132. u16 val, setting;
  133. int ret;
  134. ret = get_isink_val(min_uA, max_uA, &setting);
  135. if (ret != 0)
  136. return ret;
  137. switch (isink) {
  138. case WM8350_ISINK_A:
  139. val = wm8350_reg_read(wm8350, WM8350_CURRENT_SINK_DRIVER_A) &
  140. ~WM8350_CS1_ISEL_MASK;
  141. wm8350_reg_write(wm8350, WM8350_CURRENT_SINK_DRIVER_A,
  142. val | setting);
  143. break;
  144. case WM8350_ISINK_B:
  145. val = wm8350_reg_read(wm8350, WM8350_CURRENT_SINK_DRIVER_B) &
  146. ~WM8350_CS1_ISEL_MASK;
  147. wm8350_reg_write(wm8350, WM8350_CURRENT_SINK_DRIVER_B,
  148. val | setting);
  149. break;
  150. default:
  151. return -EINVAL;
  152. }
  153. return 0;
  154. }
  155. static int wm8350_isink_get_current(struct regulator_dev *rdev)
  156. {
  157. struct wm8350 *wm8350 = rdev_get_drvdata(rdev);
  158. int isink = rdev_get_id(rdev);
  159. u16 val;
  160. switch (isink) {
  161. case WM8350_ISINK_A:
  162. val = wm8350_reg_read(wm8350, WM8350_CURRENT_SINK_DRIVER_A) &
  163. WM8350_CS1_ISEL_MASK;
  164. break;
  165. case WM8350_ISINK_B:
  166. val = wm8350_reg_read(wm8350, WM8350_CURRENT_SINK_DRIVER_B) &
  167. WM8350_CS1_ISEL_MASK;
  168. break;
  169. default:
  170. return 0;
  171. }
  172. return isink_cur[val];
  173. }
  174. /* turn on ISINK followed by DCDC */
  175. static int wm8350_isink_enable(struct regulator_dev *rdev)
  176. {
  177. struct wm8350 *wm8350 = rdev_get_drvdata(rdev);
  178. int isink = rdev_get_id(rdev);
  179. switch (isink) {
  180. case WM8350_ISINK_A:
  181. switch (wm8350->pmic.isink_A_dcdc) {
  182. case WM8350_DCDC_2:
  183. case WM8350_DCDC_5:
  184. wm8350_set_bits(wm8350, WM8350_POWER_MGMT_7,
  185. WM8350_CS1_ENA);
  186. wm8350_set_bits(wm8350, WM8350_CSA_FLASH_CONTROL,
  187. WM8350_CS1_DRIVE);
  188. wm8350_set_bits(wm8350, WM8350_DCDC_LDO_REQUESTED,
  189. 1 << (wm8350->pmic.isink_A_dcdc -
  190. WM8350_DCDC_1));
  191. break;
  192. default:
  193. return -EINVAL;
  194. }
  195. break;
  196. case WM8350_ISINK_B:
  197. switch (wm8350->pmic.isink_B_dcdc) {
  198. case WM8350_DCDC_2:
  199. case WM8350_DCDC_5:
  200. wm8350_set_bits(wm8350, WM8350_POWER_MGMT_7,
  201. WM8350_CS2_ENA);
  202. wm8350_set_bits(wm8350, WM8350_CSB_FLASH_CONTROL,
  203. WM8350_CS2_DRIVE);
  204. wm8350_set_bits(wm8350, WM8350_DCDC_LDO_REQUESTED,
  205. 1 << (wm8350->pmic.isink_B_dcdc -
  206. WM8350_DCDC_1));
  207. break;
  208. default:
  209. return -EINVAL;
  210. }
  211. break;
  212. default:
  213. return -EINVAL;
  214. }
  215. return 0;
  216. }
  217. static int wm8350_isink_disable(struct regulator_dev *rdev)
  218. {
  219. struct wm8350 *wm8350 = rdev_get_drvdata(rdev);
  220. int isink = rdev_get_id(rdev);
  221. switch (isink) {
  222. case WM8350_ISINK_A:
  223. switch (wm8350->pmic.isink_A_dcdc) {
  224. case WM8350_DCDC_2:
  225. case WM8350_DCDC_5:
  226. wm8350_clear_bits(wm8350, WM8350_DCDC_LDO_REQUESTED,
  227. 1 << (wm8350->pmic.isink_A_dcdc -
  228. WM8350_DCDC_1));
  229. wm8350_clear_bits(wm8350, WM8350_POWER_MGMT_7,
  230. WM8350_CS1_ENA);
  231. break;
  232. default:
  233. return -EINVAL;
  234. }
  235. break;
  236. case WM8350_ISINK_B:
  237. switch (wm8350->pmic.isink_B_dcdc) {
  238. case WM8350_DCDC_2:
  239. case WM8350_DCDC_5:
  240. wm8350_clear_bits(wm8350, WM8350_DCDC_LDO_REQUESTED,
  241. 1 << (wm8350->pmic.isink_B_dcdc -
  242. WM8350_DCDC_1));
  243. wm8350_clear_bits(wm8350, WM8350_POWER_MGMT_7,
  244. WM8350_CS2_ENA);
  245. break;
  246. default:
  247. return -EINVAL;
  248. }
  249. break;
  250. default:
  251. return -EINVAL;
  252. }
  253. return 0;
  254. }
  255. static int wm8350_isink_is_enabled(struct regulator_dev *rdev)
  256. {
  257. struct wm8350 *wm8350 = rdev_get_drvdata(rdev);
  258. int isink = rdev_get_id(rdev);
  259. switch (isink) {
  260. case WM8350_ISINK_A:
  261. return wm8350_reg_read(wm8350, WM8350_CURRENT_SINK_DRIVER_A) &
  262. 0x8000;
  263. case WM8350_ISINK_B:
  264. return wm8350_reg_read(wm8350, WM8350_CURRENT_SINK_DRIVER_B) &
  265. 0x8000;
  266. }
  267. return -EINVAL;
  268. }
  269. static int wm8350_isink_enable_time(struct regulator_dev *rdev)
  270. {
  271. struct wm8350 *wm8350 = rdev_get_drvdata(rdev);
  272. int isink = rdev_get_id(rdev);
  273. int reg;
  274. switch (isink) {
  275. case WM8350_ISINK_A:
  276. reg = wm8350_reg_read(wm8350, WM8350_CSA_FLASH_CONTROL);
  277. break;
  278. case WM8350_ISINK_B:
  279. reg = wm8350_reg_read(wm8350, WM8350_CSB_FLASH_CONTROL);
  280. break;
  281. default:
  282. return -EINVAL;
  283. }
  284. if (reg & WM8350_CS1_FLASH_MODE) {
  285. switch (reg & WM8350_CS1_ON_RAMP_MASK) {
  286. case 0:
  287. return 0;
  288. case 1:
  289. return 1950;
  290. case 2:
  291. return 3910;
  292. case 3:
  293. return 7800;
  294. }
  295. } else {
  296. switch (reg & WM8350_CS1_ON_RAMP_MASK) {
  297. case 0:
  298. return 0;
  299. case 1:
  300. return 250000;
  301. case 2:
  302. return 500000;
  303. case 3:
  304. return 1000000;
  305. }
  306. }
  307. return -EINVAL;
  308. }
  309. int wm8350_isink_set_flash(struct wm8350 *wm8350, int isink, u16 mode,
  310. u16 trigger, u16 duration, u16 on_ramp, u16 off_ramp,
  311. u16 drive)
  312. {
  313. switch (isink) {
  314. case WM8350_ISINK_A:
  315. wm8350_reg_write(wm8350, WM8350_CSA_FLASH_CONTROL,
  316. (mode ? WM8350_CS1_FLASH_MODE : 0) |
  317. (trigger ? WM8350_CS1_TRIGSRC : 0) |
  318. duration | on_ramp | off_ramp | drive);
  319. break;
  320. case WM8350_ISINK_B:
  321. wm8350_reg_write(wm8350, WM8350_CSB_FLASH_CONTROL,
  322. (mode ? WM8350_CS2_FLASH_MODE : 0) |
  323. (trigger ? WM8350_CS2_TRIGSRC : 0) |
  324. duration | on_ramp | off_ramp | drive);
  325. break;
  326. default:
  327. return -EINVAL;
  328. }
  329. return 0;
  330. }
  331. EXPORT_SYMBOL_GPL(wm8350_isink_set_flash);
  332. static int wm8350_dcdc_set_suspend_voltage(struct regulator_dev *rdev, int uV)
  333. {
  334. struct wm8350 *wm8350 = rdev_get_drvdata(rdev);
  335. int volt_reg, mV = uV / 1000, dcdc = rdev_get_id(rdev);
  336. u16 val;
  337. dev_dbg(wm8350->dev, "%s %d mV %d\n", __func__, dcdc, mV);
  338. if (mV && (mV < 850 || mV > 4025)) {
  339. dev_err(wm8350->dev,
  340. "DCDC%d suspend voltage %d mV out of range\n",
  341. dcdc, mV);
  342. return -EINVAL;
  343. }
  344. if (mV == 0)
  345. mV = 850;
  346. switch (dcdc) {
  347. case WM8350_DCDC_1:
  348. volt_reg = WM8350_DCDC1_LOW_POWER;
  349. break;
  350. case WM8350_DCDC_3:
  351. volt_reg = WM8350_DCDC3_LOW_POWER;
  352. break;
  353. case WM8350_DCDC_4:
  354. volt_reg = WM8350_DCDC4_LOW_POWER;
  355. break;
  356. case WM8350_DCDC_6:
  357. volt_reg = WM8350_DCDC6_LOW_POWER;
  358. break;
  359. case WM8350_DCDC_2:
  360. case WM8350_DCDC_5:
  361. default:
  362. return -EINVAL;
  363. }
  364. /* all DCDCs have same mV bits */
  365. val = wm8350_reg_read(wm8350, volt_reg) & ~WM8350_DC1_VSEL_MASK;
  366. wm8350_reg_write(wm8350, volt_reg,
  367. val | wm8350_dcdc_mvolts_to_val(mV));
  368. return 0;
  369. }
  370. static int wm8350_dcdc_set_suspend_enable(struct regulator_dev *rdev)
  371. {
  372. struct wm8350 *wm8350 = rdev_get_drvdata(rdev);
  373. int dcdc = rdev_get_id(rdev);
  374. u16 val;
  375. switch (dcdc) {
  376. case WM8350_DCDC_1:
  377. val = wm8350_reg_read(wm8350, WM8350_DCDC1_LOW_POWER)
  378. & ~WM8350_DCDC_HIB_MODE_MASK;
  379. wm8350_reg_write(wm8350, WM8350_DCDC1_LOW_POWER,
  380. val | wm8350->pmic.dcdc1_hib_mode);
  381. break;
  382. case WM8350_DCDC_3:
  383. val = wm8350_reg_read(wm8350, WM8350_DCDC3_LOW_POWER)
  384. & ~WM8350_DCDC_HIB_MODE_MASK;
  385. wm8350_reg_write(wm8350, WM8350_DCDC3_LOW_POWER,
  386. val | wm8350->pmic.dcdc3_hib_mode);
  387. break;
  388. case WM8350_DCDC_4:
  389. val = wm8350_reg_read(wm8350, WM8350_DCDC4_LOW_POWER)
  390. & ~WM8350_DCDC_HIB_MODE_MASK;
  391. wm8350_reg_write(wm8350, WM8350_DCDC4_LOW_POWER,
  392. val | wm8350->pmic.dcdc4_hib_mode);
  393. break;
  394. case WM8350_DCDC_6:
  395. val = wm8350_reg_read(wm8350, WM8350_DCDC6_LOW_POWER)
  396. & ~WM8350_DCDC_HIB_MODE_MASK;
  397. wm8350_reg_write(wm8350, WM8350_DCDC6_LOW_POWER,
  398. val | wm8350->pmic.dcdc6_hib_mode);
  399. break;
  400. case WM8350_DCDC_2:
  401. case WM8350_DCDC_5:
  402. default:
  403. return -EINVAL;
  404. }
  405. return 0;
  406. }
  407. static int wm8350_dcdc_set_suspend_disable(struct regulator_dev *rdev)
  408. {
  409. struct wm8350 *wm8350 = rdev_get_drvdata(rdev);
  410. int dcdc = rdev_get_id(rdev);
  411. u16 val;
  412. switch (dcdc) {
  413. case WM8350_DCDC_1:
  414. val = wm8350_reg_read(wm8350, WM8350_DCDC1_LOW_POWER);
  415. wm8350->pmic.dcdc1_hib_mode = val & WM8350_DCDC_HIB_MODE_MASK;
  416. wm8350_reg_write(wm8350, WM8350_DCDC1_LOW_POWER,
  417. val | WM8350_DCDC_HIB_MODE_DIS);
  418. break;
  419. case WM8350_DCDC_3:
  420. val = wm8350_reg_read(wm8350, WM8350_DCDC3_LOW_POWER);
  421. wm8350->pmic.dcdc3_hib_mode = val & WM8350_DCDC_HIB_MODE_MASK;
  422. wm8350_reg_write(wm8350, WM8350_DCDC3_LOW_POWER,
  423. val | WM8350_DCDC_HIB_MODE_DIS);
  424. break;
  425. case WM8350_DCDC_4:
  426. val = wm8350_reg_read(wm8350, WM8350_DCDC4_LOW_POWER);
  427. wm8350->pmic.dcdc4_hib_mode = val & WM8350_DCDC_HIB_MODE_MASK;
  428. wm8350_reg_write(wm8350, WM8350_DCDC4_LOW_POWER,
  429. val | WM8350_DCDC_HIB_MODE_DIS);
  430. break;
  431. case WM8350_DCDC_6:
  432. val = wm8350_reg_read(wm8350, WM8350_DCDC6_LOW_POWER);
  433. wm8350->pmic.dcdc6_hib_mode = val & WM8350_DCDC_HIB_MODE_MASK;
  434. wm8350_reg_write(wm8350, WM8350_DCDC6_LOW_POWER,
  435. val | WM8350_DCDC_HIB_MODE_DIS);
  436. break;
  437. case WM8350_DCDC_2:
  438. case WM8350_DCDC_5:
  439. default:
  440. return -EINVAL;
  441. }
  442. return 0;
  443. }
  444. static int wm8350_dcdc25_set_suspend_enable(struct regulator_dev *rdev)
  445. {
  446. struct wm8350 *wm8350 = rdev_get_drvdata(rdev);
  447. int dcdc = rdev_get_id(rdev);
  448. u16 val;
  449. switch (dcdc) {
  450. case WM8350_DCDC_2:
  451. val = wm8350_reg_read(wm8350, WM8350_DCDC2_CONTROL)
  452. & ~WM8350_DC2_HIB_MODE_MASK;
  453. wm8350_reg_write(wm8350, WM8350_DCDC2_CONTROL, val |
  454. (WM8350_DC2_HIB_MODE_ACTIVE << WM8350_DC2_HIB_MODE_SHIFT));
  455. break;
  456. case WM8350_DCDC_5:
  457. val = wm8350_reg_read(wm8350, WM8350_DCDC5_CONTROL)
  458. & ~WM8350_DC5_HIB_MODE_MASK;
  459. wm8350_reg_write(wm8350, WM8350_DCDC5_CONTROL, val |
  460. (WM8350_DC5_HIB_MODE_ACTIVE << WM8350_DC5_HIB_MODE_SHIFT));
  461. break;
  462. default:
  463. return -EINVAL;
  464. }
  465. return 0;
  466. }
  467. static int wm8350_dcdc25_set_suspend_disable(struct regulator_dev *rdev)
  468. {
  469. struct wm8350 *wm8350 = rdev_get_drvdata(rdev);
  470. int dcdc = rdev_get_id(rdev);
  471. u16 val;
  472. switch (dcdc) {
  473. case WM8350_DCDC_2:
  474. val = wm8350_reg_read(wm8350, WM8350_DCDC2_CONTROL)
  475. & ~WM8350_DC2_HIB_MODE_MASK;
  476. wm8350_reg_write(wm8350, WM8350_DCDC2_CONTROL, val |
  477. (WM8350_DC2_HIB_MODE_DISABLE << WM8350_DC2_HIB_MODE_SHIFT));
  478. break;
  479. case WM8350_DCDC_5:
  480. val = wm8350_reg_read(wm8350, WM8350_DCDC5_CONTROL)
  481. & ~WM8350_DC5_HIB_MODE_MASK;
  482. wm8350_reg_write(wm8350, WM8350_DCDC5_CONTROL, val |
  483. (WM8350_DC5_HIB_MODE_DISABLE << WM8350_DC5_HIB_MODE_SHIFT));
  484. break;
  485. default:
  486. return -EINVAL;
  487. }
  488. return 0;
  489. }
  490. static int wm8350_dcdc_set_suspend_mode(struct regulator_dev *rdev,
  491. unsigned int mode)
  492. {
  493. struct wm8350 *wm8350 = rdev_get_drvdata(rdev);
  494. int dcdc = rdev_get_id(rdev);
  495. u16 *hib_mode;
  496. switch (dcdc) {
  497. case WM8350_DCDC_1:
  498. hib_mode = &wm8350->pmic.dcdc1_hib_mode;
  499. break;
  500. case WM8350_DCDC_3:
  501. hib_mode = &wm8350->pmic.dcdc3_hib_mode;
  502. break;
  503. case WM8350_DCDC_4:
  504. hib_mode = &wm8350->pmic.dcdc4_hib_mode;
  505. break;
  506. case WM8350_DCDC_6:
  507. hib_mode = &wm8350->pmic.dcdc6_hib_mode;
  508. break;
  509. case WM8350_DCDC_2:
  510. case WM8350_DCDC_5:
  511. default:
  512. return -EINVAL;
  513. }
  514. switch (mode) {
  515. case REGULATOR_MODE_NORMAL:
  516. *hib_mode = WM8350_DCDC_HIB_MODE_IMAGE;
  517. break;
  518. case REGULATOR_MODE_IDLE:
  519. *hib_mode = WM8350_DCDC_HIB_MODE_STANDBY;
  520. break;
  521. case REGULATOR_MODE_STANDBY:
  522. *hib_mode = WM8350_DCDC_HIB_MODE_LDO_IM;
  523. break;
  524. default:
  525. return -EINVAL;
  526. }
  527. return 0;
  528. }
  529. static int wm8350_ldo_set_suspend_voltage(struct regulator_dev *rdev, int uV)
  530. {
  531. struct wm8350 *wm8350 = rdev_get_drvdata(rdev);
  532. int volt_reg, mV = uV / 1000, ldo = rdev_get_id(rdev);
  533. u16 val;
  534. dev_dbg(wm8350->dev, "%s %d mV %d\n", __func__, ldo, mV);
  535. if (mV < 900 || mV > 3300) {
  536. dev_err(wm8350->dev, "LDO%d voltage %d mV out of range\n",
  537. ldo, mV);
  538. return -EINVAL;
  539. }
  540. switch (ldo) {
  541. case WM8350_LDO_1:
  542. volt_reg = WM8350_LDO1_LOW_POWER;
  543. break;
  544. case WM8350_LDO_2:
  545. volt_reg = WM8350_LDO2_LOW_POWER;
  546. break;
  547. case WM8350_LDO_3:
  548. volt_reg = WM8350_LDO3_LOW_POWER;
  549. break;
  550. case WM8350_LDO_4:
  551. volt_reg = WM8350_LDO4_LOW_POWER;
  552. break;
  553. default:
  554. return -EINVAL;
  555. }
  556. /* all LDOs have same mV bits */
  557. val = wm8350_reg_read(wm8350, volt_reg) & ~WM8350_LDO1_VSEL_MASK;
  558. wm8350_reg_write(wm8350, volt_reg,
  559. val | wm8350_ldo_mvolts_to_val(mV));
  560. return 0;
  561. }
  562. static int wm8350_ldo_set_suspend_enable(struct regulator_dev *rdev)
  563. {
  564. struct wm8350 *wm8350 = rdev_get_drvdata(rdev);
  565. int volt_reg, ldo = rdev_get_id(rdev);
  566. u16 val;
  567. switch (ldo) {
  568. case WM8350_LDO_1:
  569. volt_reg = WM8350_LDO1_LOW_POWER;
  570. break;
  571. case WM8350_LDO_2:
  572. volt_reg = WM8350_LDO2_LOW_POWER;
  573. break;
  574. case WM8350_LDO_3:
  575. volt_reg = WM8350_LDO3_LOW_POWER;
  576. break;
  577. case WM8350_LDO_4:
  578. volt_reg = WM8350_LDO4_LOW_POWER;
  579. break;
  580. default:
  581. return -EINVAL;
  582. }
  583. /* all LDOs have same mV bits */
  584. val = wm8350_reg_read(wm8350, volt_reg) & ~WM8350_LDO1_HIB_MODE_MASK;
  585. wm8350_reg_write(wm8350, volt_reg, val);
  586. return 0;
  587. }
  588. static int wm8350_ldo_set_suspend_disable(struct regulator_dev *rdev)
  589. {
  590. struct wm8350 *wm8350 = rdev_get_drvdata(rdev);
  591. int volt_reg, ldo = rdev_get_id(rdev);
  592. u16 val;
  593. switch (ldo) {
  594. case WM8350_LDO_1:
  595. volt_reg = WM8350_LDO1_LOW_POWER;
  596. break;
  597. case WM8350_LDO_2:
  598. volt_reg = WM8350_LDO2_LOW_POWER;
  599. break;
  600. case WM8350_LDO_3:
  601. volt_reg = WM8350_LDO3_LOW_POWER;
  602. break;
  603. case WM8350_LDO_4:
  604. volt_reg = WM8350_LDO4_LOW_POWER;
  605. break;
  606. default:
  607. return -EINVAL;
  608. }
  609. /* all LDOs have same mV bits */
  610. val = wm8350_reg_read(wm8350, volt_reg) & ~WM8350_LDO1_HIB_MODE_MASK;
  611. wm8350_reg_write(wm8350, volt_reg, val | WM8350_LDO1_HIB_MODE_DIS);
  612. return 0;
  613. }
  614. static int wm8350_ldo_set_voltage(struct regulator_dev *rdev, int min_uV,
  615. int max_uV, unsigned *selector)
  616. {
  617. struct wm8350 *wm8350 = rdev_get_drvdata(rdev);
  618. int volt_reg, ldo = rdev_get_id(rdev), mV, min_mV = min_uV / 1000,
  619. max_mV = max_uV / 1000;
  620. u16 val;
  621. if (min_mV < 900 || min_mV > 3300)
  622. return -EINVAL;
  623. if (max_mV < 900 || max_mV > 3300)
  624. return -EINVAL;
  625. if (min_mV < 1800) {
  626. /* step size is 50mV < 1800mV */
  627. mV = (min_mV - 851) / 50;
  628. if (wm8350_ldo_val_to_mvolts(mV) > max_mV)
  629. return -EINVAL;
  630. BUG_ON(wm8350_ldo_val_to_mvolts(mV) < min_mV);
  631. } else {
  632. /* step size is 100mV > 1800mV */
  633. mV = ((min_mV - 1701) / 100) + 16;
  634. if (wm8350_ldo_val_to_mvolts(mV) > max_mV)
  635. return -EINVAL;
  636. BUG_ON(wm8350_ldo_val_to_mvolts(mV) < min_mV);
  637. }
  638. switch (ldo) {
  639. case WM8350_LDO_1:
  640. volt_reg = WM8350_LDO1_CONTROL;
  641. break;
  642. case WM8350_LDO_2:
  643. volt_reg = WM8350_LDO2_CONTROL;
  644. break;
  645. case WM8350_LDO_3:
  646. volt_reg = WM8350_LDO3_CONTROL;
  647. break;
  648. case WM8350_LDO_4:
  649. volt_reg = WM8350_LDO4_CONTROL;
  650. break;
  651. default:
  652. return -EINVAL;
  653. }
  654. *selector = mV;
  655. /* all LDOs have same mV bits */
  656. val = wm8350_reg_read(wm8350, volt_reg) & ~WM8350_LDO1_VSEL_MASK;
  657. wm8350_reg_write(wm8350, volt_reg, val | mV);
  658. return 0;
  659. }
  660. static int wm8350_ldo_list_voltage(struct regulator_dev *rdev,
  661. unsigned selector)
  662. {
  663. if (selector > WM8350_LDO1_VSEL_MASK)
  664. return -EINVAL;
  665. return wm8350_ldo_val_to_mvolts(selector) * 1000;
  666. }
  667. int wm8350_dcdc_set_slot(struct wm8350 *wm8350, int dcdc, u16 start,
  668. u16 stop, u16 fault)
  669. {
  670. int slot_reg;
  671. u16 val;
  672. dev_dbg(wm8350->dev, "%s %d start %d stop %d\n",
  673. __func__, dcdc, start, stop);
  674. /* slot valid ? */
  675. if (start > 15 || stop > 15)
  676. return -EINVAL;
  677. switch (dcdc) {
  678. case WM8350_DCDC_1:
  679. slot_reg = WM8350_DCDC1_TIMEOUTS;
  680. break;
  681. case WM8350_DCDC_2:
  682. slot_reg = WM8350_DCDC2_TIMEOUTS;
  683. break;
  684. case WM8350_DCDC_3:
  685. slot_reg = WM8350_DCDC3_TIMEOUTS;
  686. break;
  687. case WM8350_DCDC_4:
  688. slot_reg = WM8350_DCDC4_TIMEOUTS;
  689. break;
  690. case WM8350_DCDC_5:
  691. slot_reg = WM8350_DCDC5_TIMEOUTS;
  692. break;
  693. case WM8350_DCDC_6:
  694. slot_reg = WM8350_DCDC6_TIMEOUTS;
  695. break;
  696. default:
  697. return -EINVAL;
  698. }
  699. val = wm8350_reg_read(wm8350, slot_reg) &
  700. ~(WM8350_DC1_ENSLOT_MASK | WM8350_DC1_SDSLOT_MASK |
  701. WM8350_DC1_ERRACT_MASK);
  702. wm8350_reg_write(wm8350, slot_reg,
  703. val | (start << WM8350_DC1_ENSLOT_SHIFT) |
  704. (stop << WM8350_DC1_SDSLOT_SHIFT) |
  705. (fault << WM8350_DC1_ERRACT_SHIFT));
  706. return 0;
  707. }
  708. EXPORT_SYMBOL_GPL(wm8350_dcdc_set_slot);
  709. int wm8350_ldo_set_slot(struct wm8350 *wm8350, int ldo, u16 start, u16 stop)
  710. {
  711. int slot_reg;
  712. u16 val;
  713. dev_dbg(wm8350->dev, "%s %d start %d stop %d\n",
  714. __func__, ldo, start, stop);
  715. /* slot valid ? */
  716. if (start > 15 || stop > 15)
  717. return -EINVAL;
  718. switch (ldo) {
  719. case WM8350_LDO_1:
  720. slot_reg = WM8350_LDO1_TIMEOUTS;
  721. break;
  722. case WM8350_LDO_2:
  723. slot_reg = WM8350_LDO2_TIMEOUTS;
  724. break;
  725. case WM8350_LDO_3:
  726. slot_reg = WM8350_LDO3_TIMEOUTS;
  727. break;
  728. case WM8350_LDO_4:
  729. slot_reg = WM8350_LDO4_TIMEOUTS;
  730. break;
  731. default:
  732. return -EINVAL;
  733. }
  734. val = wm8350_reg_read(wm8350, slot_reg) & ~WM8350_LDO1_SDSLOT_MASK;
  735. wm8350_reg_write(wm8350, slot_reg, val | ((start << 10) | (stop << 6)));
  736. return 0;
  737. }
  738. EXPORT_SYMBOL_GPL(wm8350_ldo_set_slot);
  739. int wm8350_dcdc25_set_mode(struct wm8350 *wm8350, int dcdc, u16 mode,
  740. u16 ilim, u16 ramp, u16 feedback)
  741. {
  742. u16 val;
  743. dev_dbg(wm8350->dev, "%s %d mode: %s %s\n", __func__, dcdc,
  744. mode ? "normal" : "boost", ilim ? "low" : "normal");
  745. switch (dcdc) {
  746. case WM8350_DCDC_2:
  747. val = wm8350_reg_read(wm8350, WM8350_DCDC2_CONTROL)
  748. & ~(WM8350_DC2_MODE_MASK | WM8350_DC2_ILIM_MASK |
  749. WM8350_DC2_RMP_MASK | WM8350_DC2_FBSRC_MASK);
  750. wm8350_reg_write(wm8350, WM8350_DCDC2_CONTROL, val |
  751. (mode << WM8350_DC2_MODE_SHIFT) |
  752. (ilim << WM8350_DC2_ILIM_SHIFT) |
  753. (ramp << WM8350_DC2_RMP_SHIFT) |
  754. (feedback << WM8350_DC2_FBSRC_SHIFT));
  755. break;
  756. case WM8350_DCDC_5:
  757. val = wm8350_reg_read(wm8350, WM8350_DCDC5_CONTROL)
  758. & ~(WM8350_DC5_MODE_MASK | WM8350_DC5_ILIM_MASK |
  759. WM8350_DC5_RMP_MASK | WM8350_DC5_FBSRC_MASK);
  760. wm8350_reg_write(wm8350, WM8350_DCDC5_CONTROL, val |
  761. (mode << WM8350_DC5_MODE_SHIFT) |
  762. (ilim << WM8350_DC5_ILIM_SHIFT) |
  763. (ramp << WM8350_DC5_RMP_SHIFT) |
  764. (feedback << WM8350_DC5_FBSRC_SHIFT));
  765. break;
  766. default:
  767. return -EINVAL;
  768. }
  769. return 0;
  770. }
  771. EXPORT_SYMBOL_GPL(wm8350_dcdc25_set_mode);
  772. static int force_continuous_enable(struct wm8350 *wm8350, int dcdc, int enable)
  773. {
  774. int reg = 0, ret;
  775. switch (dcdc) {
  776. case WM8350_DCDC_1:
  777. reg = WM8350_DCDC1_FORCE_PWM;
  778. break;
  779. case WM8350_DCDC_3:
  780. reg = WM8350_DCDC3_FORCE_PWM;
  781. break;
  782. case WM8350_DCDC_4:
  783. reg = WM8350_DCDC4_FORCE_PWM;
  784. break;
  785. case WM8350_DCDC_6:
  786. reg = WM8350_DCDC6_FORCE_PWM;
  787. break;
  788. default:
  789. return -EINVAL;
  790. }
  791. if (enable)
  792. ret = wm8350_set_bits(wm8350, reg,
  793. WM8350_DCDC1_FORCE_PWM_ENA);
  794. else
  795. ret = wm8350_clear_bits(wm8350, reg,
  796. WM8350_DCDC1_FORCE_PWM_ENA);
  797. return ret;
  798. }
  799. static int wm8350_dcdc_set_mode(struct regulator_dev *rdev, unsigned int mode)
  800. {
  801. struct wm8350 *wm8350 = rdev_get_drvdata(rdev);
  802. int dcdc = rdev_get_id(rdev);
  803. u16 val;
  804. if (dcdc < WM8350_DCDC_1 || dcdc > WM8350_DCDC_6)
  805. return -EINVAL;
  806. if (dcdc == WM8350_DCDC_2 || dcdc == WM8350_DCDC_5)
  807. return -EINVAL;
  808. val = 1 << (dcdc - WM8350_DCDC_1);
  809. switch (mode) {
  810. case REGULATOR_MODE_FAST:
  811. /* force continuous mode */
  812. wm8350_set_bits(wm8350, WM8350_DCDC_ACTIVE_OPTIONS, val);
  813. wm8350_clear_bits(wm8350, WM8350_DCDC_SLEEP_OPTIONS, val);
  814. force_continuous_enable(wm8350, dcdc, 1);
  815. break;
  816. case REGULATOR_MODE_NORMAL:
  817. /* active / pulse skipping */
  818. wm8350_set_bits(wm8350, WM8350_DCDC_ACTIVE_OPTIONS, val);
  819. wm8350_clear_bits(wm8350, WM8350_DCDC_SLEEP_OPTIONS, val);
  820. force_continuous_enable(wm8350, dcdc, 0);
  821. break;
  822. case REGULATOR_MODE_IDLE:
  823. /* standby mode */
  824. force_continuous_enable(wm8350, dcdc, 0);
  825. wm8350_clear_bits(wm8350, WM8350_DCDC_SLEEP_OPTIONS, val);
  826. wm8350_clear_bits(wm8350, WM8350_DCDC_ACTIVE_OPTIONS, val);
  827. break;
  828. case REGULATOR_MODE_STANDBY:
  829. /* LDO mode */
  830. force_continuous_enable(wm8350, dcdc, 0);
  831. wm8350_set_bits(wm8350, WM8350_DCDC_SLEEP_OPTIONS, val);
  832. break;
  833. }
  834. return 0;
  835. }
  836. static unsigned int wm8350_dcdc_get_mode(struct regulator_dev *rdev)
  837. {
  838. struct wm8350 *wm8350 = rdev_get_drvdata(rdev);
  839. int dcdc = rdev_get_id(rdev);
  840. u16 mask, sleep, active, force;
  841. int mode = REGULATOR_MODE_NORMAL;
  842. int reg;
  843. switch (dcdc) {
  844. case WM8350_DCDC_1:
  845. reg = WM8350_DCDC1_FORCE_PWM;
  846. break;
  847. case WM8350_DCDC_3:
  848. reg = WM8350_DCDC3_FORCE_PWM;
  849. break;
  850. case WM8350_DCDC_4:
  851. reg = WM8350_DCDC4_FORCE_PWM;
  852. break;
  853. case WM8350_DCDC_6:
  854. reg = WM8350_DCDC6_FORCE_PWM;
  855. break;
  856. default:
  857. return -EINVAL;
  858. }
  859. mask = 1 << (dcdc - WM8350_DCDC_1);
  860. active = wm8350_reg_read(wm8350, WM8350_DCDC_ACTIVE_OPTIONS) & mask;
  861. force = wm8350_reg_read(wm8350, reg) & WM8350_DCDC1_FORCE_PWM_ENA;
  862. sleep = wm8350_reg_read(wm8350, WM8350_DCDC_SLEEP_OPTIONS) & mask;
  863. dev_dbg(wm8350->dev, "mask %x active %x sleep %x force %x",
  864. mask, active, sleep, force);
  865. if (active && !sleep) {
  866. if (force)
  867. mode = REGULATOR_MODE_FAST;
  868. else
  869. mode = REGULATOR_MODE_NORMAL;
  870. } else if (!active && !sleep)
  871. mode = REGULATOR_MODE_IDLE;
  872. else if (sleep)
  873. mode = REGULATOR_MODE_STANDBY;
  874. return mode;
  875. }
  876. static unsigned int wm8350_ldo_get_mode(struct regulator_dev *rdev)
  877. {
  878. return REGULATOR_MODE_NORMAL;
  879. }
  880. struct wm8350_dcdc_efficiency {
  881. int uA_load_min;
  882. int uA_load_max;
  883. unsigned int mode;
  884. };
  885. static const struct wm8350_dcdc_efficiency dcdc1_6_efficiency[] = {
  886. {0, 10000, REGULATOR_MODE_STANDBY}, /* 0 - 10mA - LDO */
  887. {10000, 100000, REGULATOR_MODE_IDLE}, /* 10mA - 100mA - Standby */
  888. {100000, 1000000, REGULATOR_MODE_NORMAL}, /* > 100mA - Active */
  889. {-1, -1, REGULATOR_MODE_NORMAL},
  890. };
  891. static const struct wm8350_dcdc_efficiency dcdc3_4_efficiency[] = {
  892. {0, 10000, REGULATOR_MODE_STANDBY}, /* 0 - 10mA - LDO */
  893. {10000, 100000, REGULATOR_MODE_IDLE}, /* 10mA - 100mA - Standby */
  894. {100000, 800000, REGULATOR_MODE_NORMAL}, /* > 100mA - Active */
  895. {-1, -1, REGULATOR_MODE_NORMAL},
  896. };
  897. static unsigned int get_mode(int uA, const struct wm8350_dcdc_efficiency *eff)
  898. {
  899. int i = 0;
  900. while (eff[i].uA_load_min != -1) {
  901. if (uA >= eff[i].uA_load_min && uA <= eff[i].uA_load_max)
  902. return eff[i].mode;
  903. }
  904. return REGULATOR_MODE_NORMAL;
  905. }
  906. /* Query the regulator for it's most efficient mode @ uV,uA
  907. * WM8350 regulator efficiency is pretty similar over
  908. * different input and output uV.
  909. */
  910. static unsigned int wm8350_dcdc_get_optimum_mode(struct regulator_dev *rdev,
  911. int input_uV, int output_uV,
  912. int output_uA)
  913. {
  914. int dcdc = rdev_get_id(rdev), mode;
  915. switch (dcdc) {
  916. case WM8350_DCDC_1:
  917. case WM8350_DCDC_6:
  918. mode = get_mode(output_uA, dcdc1_6_efficiency);
  919. break;
  920. case WM8350_DCDC_3:
  921. case WM8350_DCDC_4:
  922. mode = get_mode(output_uA, dcdc3_4_efficiency);
  923. break;
  924. default:
  925. mode = REGULATOR_MODE_NORMAL;
  926. break;
  927. }
  928. return mode;
  929. }
  930. static struct regulator_ops wm8350_dcdc_ops = {
  931. .set_voltage_sel = regulator_set_voltage_sel_regmap,
  932. .get_voltage_sel = regulator_get_voltage_sel_regmap,
  933. .list_voltage = regulator_list_voltage_linear,
  934. .map_voltage = regulator_map_voltage_linear,
  935. .enable = regulator_enable_regmap,
  936. .disable = regulator_disable_regmap,
  937. .is_enabled = regulator_is_enabled_regmap,
  938. .get_mode = wm8350_dcdc_get_mode,
  939. .set_mode = wm8350_dcdc_set_mode,
  940. .get_optimum_mode = wm8350_dcdc_get_optimum_mode,
  941. .set_suspend_voltage = wm8350_dcdc_set_suspend_voltage,
  942. .set_suspend_enable = wm8350_dcdc_set_suspend_enable,
  943. .set_suspend_disable = wm8350_dcdc_set_suspend_disable,
  944. .set_suspend_mode = wm8350_dcdc_set_suspend_mode,
  945. };
  946. static struct regulator_ops wm8350_dcdc2_5_ops = {
  947. .enable = regulator_enable_regmap,
  948. .disable = regulator_disable_regmap,
  949. .is_enabled = regulator_is_enabled_regmap,
  950. .set_suspend_enable = wm8350_dcdc25_set_suspend_enable,
  951. .set_suspend_disable = wm8350_dcdc25_set_suspend_disable,
  952. };
  953. static struct regulator_ops wm8350_ldo_ops = {
  954. .set_voltage = wm8350_ldo_set_voltage,
  955. .get_voltage_sel = regulator_get_voltage_sel_regmap,
  956. .list_voltage = wm8350_ldo_list_voltage,
  957. .enable = regulator_enable_regmap,
  958. .disable = regulator_disable_regmap,
  959. .is_enabled = regulator_is_enabled_regmap,
  960. .get_mode = wm8350_ldo_get_mode,
  961. .set_suspend_voltage = wm8350_ldo_set_suspend_voltage,
  962. .set_suspend_enable = wm8350_ldo_set_suspend_enable,
  963. .set_suspend_disable = wm8350_ldo_set_suspend_disable,
  964. };
  965. static struct regulator_ops wm8350_isink_ops = {
  966. .set_current_limit = wm8350_isink_set_current,
  967. .get_current_limit = wm8350_isink_get_current,
  968. .enable = wm8350_isink_enable,
  969. .disable = wm8350_isink_disable,
  970. .is_enabled = wm8350_isink_is_enabled,
  971. .enable_time = wm8350_isink_enable_time,
  972. };
  973. static const struct regulator_desc wm8350_reg[NUM_WM8350_REGULATORS] = {
  974. {
  975. .name = "DCDC1",
  976. .id = WM8350_DCDC_1,
  977. .ops = &wm8350_dcdc_ops,
  978. .irq = WM8350_IRQ_UV_DC1,
  979. .type = REGULATOR_VOLTAGE,
  980. .n_voltages = WM8350_DCDC_MAX_VSEL + 1,
  981. .min_uV = 850000,
  982. .uV_step = 25000,
  983. .vsel_reg = WM8350_DCDC1_CONTROL,
  984. .vsel_mask = WM8350_DC1_VSEL_MASK,
  985. .enable_reg = WM8350_DCDC_LDO_REQUESTED,
  986. .enable_mask = WM8350_DC1_ENA,
  987. .owner = THIS_MODULE,
  988. },
  989. {
  990. .name = "DCDC2",
  991. .id = WM8350_DCDC_2,
  992. .ops = &wm8350_dcdc2_5_ops,
  993. .irq = WM8350_IRQ_UV_DC2,
  994. .type = REGULATOR_VOLTAGE,
  995. .enable_reg = WM8350_DCDC_LDO_REQUESTED,
  996. .enable_mask = WM8350_DC2_ENA,
  997. .owner = THIS_MODULE,
  998. },
  999. {
  1000. .name = "DCDC3",
  1001. .id = WM8350_DCDC_3,
  1002. .ops = &wm8350_dcdc_ops,
  1003. .irq = WM8350_IRQ_UV_DC3,
  1004. .type = REGULATOR_VOLTAGE,
  1005. .n_voltages = WM8350_DCDC_MAX_VSEL + 1,
  1006. .min_uV = 850000,
  1007. .uV_step = 25000,
  1008. .vsel_reg = WM8350_DCDC3_CONTROL,
  1009. .vsel_mask = WM8350_DC3_VSEL_MASK,
  1010. .enable_reg = WM8350_DCDC_LDO_REQUESTED,
  1011. .enable_mask = WM8350_DC3_ENA,
  1012. .owner = THIS_MODULE,
  1013. },
  1014. {
  1015. .name = "DCDC4",
  1016. .id = WM8350_DCDC_4,
  1017. .ops = &wm8350_dcdc_ops,
  1018. .irq = WM8350_IRQ_UV_DC4,
  1019. .type = REGULATOR_VOLTAGE,
  1020. .n_voltages = WM8350_DCDC_MAX_VSEL + 1,
  1021. .vsel_reg = WM8350_DCDC4_CONTROL,
  1022. .vsel_mask = WM8350_DC4_VSEL_MASK,
  1023. .enable_reg = WM8350_DCDC_LDO_REQUESTED,
  1024. .enable_mask = WM8350_DC4_ENA,
  1025. .owner = THIS_MODULE,
  1026. },
  1027. {
  1028. .name = "DCDC5",
  1029. .id = WM8350_DCDC_5,
  1030. .ops = &wm8350_dcdc2_5_ops,
  1031. .irq = WM8350_IRQ_UV_DC5,
  1032. .type = REGULATOR_VOLTAGE,
  1033. .enable_reg = WM8350_DCDC_LDO_REQUESTED,
  1034. .enable_mask = WM8350_DC5_ENA,
  1035. .owner = THIS_MODULE,
  1036. },
  1037. {
  1038. .name = "DCDC6",
  1039. .id = WM8350_DCDC_6,
  1040. .ops = &wm8350_dcdc_ops,
  1041. .irq = WM8350_IRQ_UV_DC6,
  1042. .type = REGULATOR_VOLTAGE,
  1043. .n_voltages = WM8350_DCDC_MAX_VSEL + 1,
  1044. .min_uV = 850000,
  1045. .uV_step = 25000,
  1046. .vsel_reg = WM8350_DCDC6_CONTROL,
  1047. .vsel_mask = WM8350_DC6_VSEL_MASK,
  1048. .enable_reg = WM8350_DCDC_LDO_REQUESTED,
  1049. .enable_mask = WM8350_DC6_ENA,
  1050. .owner = THIS_MODULE,
  1051. },
  1052. {
  1053. .name = "LDO1",
  1054. .id = WM8350_LDO_1,
  1055. .ops = &wm8350_ldo_ops,
  1056. .irq = WM8350_IRQ_UV_LDO1,
  1057. .type = REGULATOR_VOLTAGE,
  1058. .n_voltages = WM8350_LDO1_VSEL_MASK + 1,
  1059. .vsel_reg = WM8350_LDO1_CONTROL,
  1060. .vsel_mask = WM8350_LDO1_VSEL_MASK,
  1061. .enable_reg = WM8350_DCDC_LDO_REQUESTED,
  1062. .enable_mask = WM8350_LDO1_ENA,
  1063. .owner = THIS_MODULE,
  1064. },
  1065. {
  1066. .name = "LDO2",
  1067. .id = WM8350_LDO_2,
  1068. .ops = &wm8350_ldo_ops,
  1069. .irq = WM8350_IRQ_UV_LDO2,
  1070. .type = REGULATOR_VOLTAGE,
  1071. .n_voltages = WM8350_LDO2_VSEL_MASK + 1,
  1072. .vsel_reg = WM8350_LDO2_CONTROL,
  1073. .vsel_mask = WM8350_LDO2_VSEL_MASK,
  1074. .enable_reg = WM8350_DCDC_LDO_REQUESTED,
  1075. .enable_mask = WM8350_LDO2_ENA,
  1076. .owner = THIS_MODULE,
  1077. },
  1078. {
  1079. .name = "LDO3",
  1080. .id = WM8350_LDO_3,
  1081. .ops = &wm8350_ldo_ops,
  1082. .irq = WM8350_IRQ_UV_LDO3,
  1083. .type = REGULATOR_VOLTAGE,
  1084. .n_voltages = WM8350_LDO3_VSEL_MASK + 1,
  1085. .vsel_reg = WM8350_LDO3_CONTROL,
  1086. .vsel_mask = WM8350_LDO3_VSEL_MASK,
  1087. .enable_reg = WM8350_DCDC_LDO_REQUESTED,
  1088. .enable_mask = WM8350_LDO3_ENA,
  1089. .owner = THIS_MODULE,
  1090. },
  1091. {
  1092. .name = "LDO4",
  1093. .id = WM8350_LDO_4,
  1094. .ops = &wm8350_ldo_ops,
  1095. .irq = WM8350_IRQ_UV_LDO4,
  1096. .type = REGULATOR_VOLTAGE,
  1097. .n_voltages = WM8350_LDO4_VSEL_MASK + 1,
  1098. .vsel_reg = WM8350_LDO4_CONTROL,
  1099. .vsel_mask = WM8350_LDO4_VSEL_MASK,
  1100. .enable_reg = WM8350_DCDC_LDO_REQUESTED,
  1101. .enable_mask = WM8350_LDO4_ENA,
  1102. .owner = THIS_MODULE,
  1103. },
  1104. {
  1105. .name = "ISINKA",
  1106. .id = WM8350_ISINK_A,
  1107. .ops = &wm8350_isink_ops,
  1108. .irq = WM8350_IRQ_CS1,
  1109. .type = REGULATOR_CURRENT,
  1110. .owner = THIS_MODULE,
  1111. },
  1112. {
  1113. .name = "ISINKB",
  1114. .id = WM8350_ISINK_B,
  1115. .ops = &wm8350_isink_ops,
  1116. .irq = WM8350_IRQ_CS2,
  1117. .type = REGULATOR_CURRENT,
  1118. .owner = THIS_MODULE,
  1119. },
  1120. };
  1121. static irqreturn_t pmic_uv_handler(int irq, void *data)
  1122. {
  1123. struct regulator_dev *rdev = (struct regulator_dev *)data;
  1124. struct wm8350 *wm8350 = rdev_get_drvdata(rdev);
  1125. mutex_lock(&rdev->mutex);
  1126. if (irq == WM8350_IRQ_CS1 || irq == WM8350_IRQ_CS2)
  1127. regulator_notifier_call_chain(rdev,
  1128. REGULATOR_EVENT_REGULATION_OUT,
  1129. wm8350);
  1130. else
  1131. regulator_notifier_call_chain(rdev,
  1132. REGULATOR_EVENT_UNDER_VOLTAGE,
  1133. wm8350);
  1134. mutex_unlock(&rdev->mutex);
  1135. return IRQ_HANDLED;
  1136. }
  1137. static int wm8350_regulator_probe(struct platform_device *pdev)
  1138. {
  1139. struct wm8350 *wm8350 = dev_get_drvdata(&pdev->dev);
  1140. struct regulator_config config = { };
  1141. struct regulator_dev *rdev;
  1142. int ret;
  1143. u16 val;
  1144. if (pdev->id < WM8350_DCDC_1 || pdev->id > WM8350_ISINK_B)
  1145. return -ENODEV;
  1146. /* do any regulatior specific init */
  1147. switch (pdev->id) {
  1148. case WM8350_DCDC_1:
  1149. val = wm8350_reg_read(wm8350, WM8350_DCDC1_LOW_POWER);
  1150. wm8350->pmic.dcdc1_hib_mode = val & WM8350_DCDC_HIB_MODE_MASK;
  1151. break;
  1152. case WM8350_DCDC_3:
  1153. val = wm8350_reg_read(wm8350, WM8350_DCDC3_LOW_POWER);
  1154. wm8350->pmic.dcdc3_hib_mode = val & WM8350_DCDC_HIB_MODE_MASK;
  1155. break;
  1156. case WM8350_DCDC_4:
  1157. val = wm8350_reg_read(wm8350, WM8350_DCDC4_LOW_POWER);
  1158. wm8350->pmic.dcdc4_hib_mode = val & WM8350_DCDC_HIB_MODE_MASK;
  1159. break;
  1160. case WM8350_DCDC_6:
  1161. val = wm8350_reg_read(wm8350, WM8350_DCDC6_LOW_POWER);
  1162. wm8350->pmic.dcdc6_hib_mode = val & WM8350_DCDC_HIB_MODE_MASK;
  1163. break;
  1164. }
  1165. config.dev = &pdev->dev;
  1166. config.init_data = pdev->dev.platform_data;
  1167. config.driver_data = dev_get_drvdata(&pdev->dev);
  1168. config.regmap = wm8350->regmap;
  1169. /* register regulator */
  1170. rdev = regulator_register(&wm8350_reg[pdev->id], &config);
  1171. if (IS_ERR(rdev)) {
  1172. dev_err(&pdev->dev, "failed to register %s\n",
  1173. wm8350_reg[pdev->id].name);
  1174. return PTR_ERR(rdev);
  1175. }
  1176. /* register regulator IRQ */
  1177. ret = wm8350_register_irq(wm8350, wm8350_reg[pdev->id].irq,
  1178. pmic_uv_handler, 0, "UV", rdev);
  1179. if (ret < 0) {
  1180. regulator_unregister(rdev);
  1181. dev_err(&pdev->dev, "failed to register regulator %s IRQ\n",
  1182. wm8350_reg[pdev->id].name);
  1183. return ret;
  1184. }
  1185. return 0;
  1186. }
  1187. static int wm8350_regulator_remove(struct platform_device *pdev)
  1188. {
  1189. struct regulator_dev *rdev = platform_get_drvdata(pdev);
  1190. struct wm8350 *wm8350 = rdev_get_drvdata(rdev);
  1191. wm8350_free_irq(wm8350, wm8350_reg[pdev->id].irq, rdev);
  1192. regulator_unregister(rdev);
  1193. return 0;
  1194. }
  1195. int wm8350_register_regulator(struct wm8350 *wm8350, int reg,
  1196. struct regulator_init_data *initdata)
  1197. {
  1198. struct platform_device *pdev;
  1199. int ret;
  1200. if (reg < 0 || reg >= NUM_WM8350_REGULATORS)
  1201. return -EINVAL;
  1202. if (wm8350->pmic.pdev[reg])
  1203. return -EBUSY;
  1204. if (reg >= WM8350_DCDC_1 && reg <= WM8350_DCDC_6 &&
  1205. reg > wm8350->pmic.max_dcdc)
  1206. return -ENODEV;
  1207. if (reg >= WM8350_ISINK_A && reg <= WM8350_ISINK_B &&
  1208. reg > wm8350->pmic.max_isink)
  1209. return -ENODEV;
  1210. pdev = platform_device_alloc("wm8350-regulator", reg);
  1211. if (!pdev)
  1212. return -ENOMEM;
  1213. wm8350->pmic.pdev[reg] = pdev;
  1214. initdata->driver_data = wm8350;
  1215. pdev->dev.platform_data = initdata;
  1216. pdev->dev.parent = wm8350->dev;
  1217. platform_set_drvdata(pdev, wm8350);
  1218. ret = platform_device_add(pdev);
  1219. if (ret != 0) {
  1220. dev_err(wm8350->dev, "Failed to register regulator %d: %d\n",
  1221. reg, ret);
  1222. platform_device_put(pdev);
  1223. wm8350->pmic.pdev[reg] = NULL;
  1224. }
  1225. return ret;
  1226. }
  1227. EXPORT_SYMBOL_GPL(wm8350_register_regulator);
  1228. /**
  1229. * wm8350_register_led - Register a WM8350 LED output
  1230. *
  1231. * @param wm8350 The WM8350 device to configure.
  1232. * @param lednum LED device index to create.
  1233. * @param dcdc The DCDC to use for the LED.
  1234. * @param isink The ISINK to use for the LED.
  1235. * @param pdata Configuration for the LED.
  1236. *
  1237. * The WM8350 supports the use of an ISINK together with a DCDC to
  1238. * provide a power-efficient LED driver. This function registers the
  1239. * regulators and instantiates the platform device for a LED. The
  1240. * operating modes for the LED regulators must be configured using
  1241. * wm8350_isink_set_flash(), wm8350_dcdc25_set_mode() and
  1242. * wm8350_dcdc_set_slot() prior to calling this function.
  1243. */
  1244. int wm8350_register_led(struct wm8350 *wm8350, int lednum, int dcdc, int isink,
  1245. struct wm8350_led_platform_data *pdata)
  1246. {
  1247. struct wm8350_led *led;
  1248. struct platform_device *pdev;
  1249. int ret;
  1250. if (lednum >= ARRAY_SIZE(wm8350->pmic.led) || lednum < 0) {
  1251. dev_err(wm8350->dev, "Invalid LED index %d\n", lednum);
  1252. return -ENODEV;
  1253. }
  1254. led = &wm8350->pmic.led[lednum];
  1255. if (led->pdev) {
  1256. dev_err(wm8350->dev, "LED %d already allocated\n", lednum);
  1257. return -EINVAL;
  1258. }
  1259. pdev = platform_device_alloc("wm8350-led", lednum);
  1260. if (pdev == NULL) {
  1261. dev_err(wm8350->dev, "Failed to allocate LED %d\n", lednum);
  1262. return -ENOMEM;
  1263. }
  1264. led->isink_consumer.dev_name = dev_name(&pdev->dev);
  1265. led->isink_consumer.supply = "led_isink";
  1266. led->isink_init.num_consumer_supplies = 1;
  1267. led->isink_init.consumer_supplies = &led->isink_consumer;
  1268. led->isink_init.constraints.min_uA = 0;
  1269. led->isink_init.constraints.max_uA = pdata->max_uA;
  1270. led->isink_init.constraints.valid_ops_mask
  1271. = REGULATOR_CHANGE_CURRENT | REGULATOR_CHANGE_STATUS;
  1272. led->isink_init.constraints.valid_modes_mask = REGULATOR_MODE_NORMAL;
  1273. ret = wm8350_register_regulator(wm8350, isink, &led->isink_init);
  1274. if (ret != 0) {
  1275. platform_device_put(pdev);
  1276. return ret;
  1277. }
  1278. led->dcdc_consumer.dev_name = dev_name(&pdev->dev);
  1279. led->dcdc_consumer.supply = "led_vcc";
  1280. led->dcdc_init.num_consumer_supplies = 1;
  1281. led->dcdc_init.consumer_supplies = &led->dcdc_consumer;
  1282. led->dcdc_init.constraints.valid_modes_mask = REGULATOR_MODE_NORMAL;
  1283. led->dcdc_init.constraints.valid_ops_mask = REGULATOR_CHANGE_STATUS;
  1284. ret = wm8350_register_regulator(wm8350, dcdc, &led->dcdc_init);
  1285. if (ret != 0) {
  1286. platform_device_put(pdev);
  1287. return ret;
  1288. }
  1289. switch (isink) {
  1290. case WM8350_ISINK_A:
  1291. wm8350->pmic.isink_A_dcdc = dcdc;
  1292. break;
  1293. case WM8350_ISINK_B:
  1294. wm8350->pmic.isink_B_dcdc = dcdc;
  1295. break;
  1296. }
  1297. pdev->dev.platform_data = pdata;
  1298. pdev->dev.parent = wm8350->dev;
  1299. ret = platform_device_add(pdev);
  1300. if (ret != 0) {
  1301. dev_err(wm8350->dev, "Failed to register LED %d: %d\n",
  1302. lednum, ret);
  1303. platform_device_put(pdev);
  1304. return ret;
  1305. }
  1306. led->pdev = pdev;
  1307. return 0;
  1308. }
  1309. EXPORT_SYMBOL_GPL(wm8350_register_led);
  1310. static struct platform_driver wm8350_regulator_driver = {
  1311. .probe = wm8350_regulator_probe,
  1312. .remove = wm8350_regulator_remove,
  1313. .driver = {
  1314. .name = "wm8350-regulator",
  1315. },
  1316. };
  1317. static int __init wm8350_regulator_init(void)
  1318. {
  1319. return platform_driver_register(&wm8350_regulator_driver);
  1320. }
  1321. subsys_initcall(wm8350_regulator_init);
  1322. static void __exit wm8350_regulator_exit(void)
  1323. {
  1324. platform_driver_unregister(&wm8350_regulator_driver);
  1325. }
  1326. module_exit(wm8350_regulator_exit);
  1327. /* Module information */
  1328. MODULE_AUTHOR("Liam Girdwood");
  1329. MODULE_DESCRIPTION("WM8350 voltage and current regulator driver");
  1330. MODULE_LICENSE("GPL");
  1331. MODULE_ALIAS("platform:wm8350-regulator");