rt2800lib.c 232 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131413241334134413541364137413841394140414141424143414441454146414741484149415041514152415341544155415641574158415941604161416241634164416541664167416841694170417141724173417441754176417741784179418041814182418341844185418641874188418941904191419241934194419541964197419841994200420142024203420442054206420742084209421042114212421342144215421642174218421942204221422242234224422542264227422842294230423142324233423442354236423742384239424042414242424342444245424642474248424942504251425242534254425542564257425842594260426142624263426442654266426742684269427042714272427342744275427642774278427942804281428242834284428542864287428842894290429142924293429442954296429742984299430043014302430343044305430643074308430943104311431243134314431543164317431843194320432143224323432443254326432743284329433043314332433343344335433643374338433943404341434243434344434543464347434843494350435143524353435443554356435743584359436043614362436343644365436643674368436943704371437243734374437543764377437843794380438143824383438443854386438743884389439043914392439343944395439643974398439944004401440244034404440544064407440844094410441144124413441444154416441744184419442044214422442344244425442644274428442944304431443244334434443544364437443844394440444144424443444444454446444744484449445044514452445344544455445644574458445944604461446244634464446544664467446844694470447144724473447444754476447744784479448044814482448344844485448644874488448944904491449244934494449544964497449844994500450145024503450445054506450745084509451045114512451345144515451645174518451945204521452245234524452545264527452845294530453145324533453445354536453745384539454045414542454345444545454645474548454945504551455245534554455545564557455845594560456145624563456445654566456745684569457045714572457345744575457645774578457945804581458245834584458545864587458845894590459145924593459445954596459745984599460046014602460346044605460646074608460946104611461246134614461546164617461846194620462146224623462446254626462746284629463046314632463346344635463646374638463946404641464246434644464546464647464846494650465146524653465446554656465746584659466046614662466346644665466646674668466946704671467246734674467546764677467846794680468146824683468446854686468746884689469046914692469346944695469646974698469947004701470247034704470547064707470847094710471147124713471447154716471747184719472047214722472347244725472647274728472947304731473247334734473547364737473847394740474147424743474447454746474747484749475047514752475347544755475647574758475947604761476247634764476547664767476847694770477147724773477447754776477747784779478047814782478347844785478647874788478947904791479247934794479547964797479847994800480148024803480448054806480748084809481048114812481348144815481648174818481948204821482248234824482548264827482848294830483148324833483448354836483748384839484048414842484348444845484648474848484948504851485248534854485548564857485848594860486148624863486448654866486748684869487048714872487348744875487648774878487948804881488248834884488548864887488848894890489148924893489448954896489748984899490049014902490349044905490649074908490949104911491249134914491549164917491849194920492149224923492449254926492749284929493049314932493349344935493649374938493949404941494249434944494549464947494849494950495149524953495449554956495749584959496049614962496349644965496649674968496949704971497249734974497549764977497849794980498149824983498449854986498749884989499049914992499349944995499649974998499950005001500250035004500550065007500850095010501150125013501450155016501750185019502050215022502350245025502650275028502950305031503250335034503550365037503850395040504150425043504450455046504750485049505050515052505350545055505650575058505950605061506250635064506550665067506850695070507150725073507450755076507750785079508050815082508350845085508650875088508950905091509250935094509550965097509850995100510151025103510451055106510751085109511051115112511351145115511651175118511951205121512251235124512551265127512851295130513151325133513451355136513751385139514051415142514351445145514651475148514951505151515251535154515551565157515851595160516151625163516451655166516751685169517051715172517351745175517651775178517951805181518251835184518551865187518851895190519151925193519451955196519751985199520052015202520352045205520652075208520952105211521252135214521552165217521852195220522152225223522452255226522752285229523052315232523352345235523652375238523952405241524252435244524552465247524852495250525152525253525452555256525752585259526052615262526352645265526652675268526952705271527252735274527552765277527852795280528152825283528452855286528752885289529052915292529352945295529652975298529953005301530253035304530553065307530853095310531153125313531453155316531753185319532053215322532353245325532653275328532953305331533253335334533553365337533853395340534153425343534453455346534753485349535053515352535353545355535653575358535953605361536253635364536553665367536853695370537153725373537453755376537753785379538053815382538353845385538653875388538953905391539253935394539553965397539853995400540154025403540454055406540754085409541054115412541354145415541654175418541954205421542254235424542554265427542854295430543154325433543454355436543754385439544054415442544354445445544654475448544954505451545254535454545554565457545854595460546154625463546454655466546754685469547054715472547354745475547654775478547954805481548254835484548554865487548854895490549154925493549454955496549754985499550055015502550355045505550655075508550955105511551255135514551555165517551855195520552155225523552455255526552755285529553055315532553355345535553655375538553955405541554255435544554555465547554855495550555155525553555455555556555755585559556055615562556355645565556655675568556955705571557255735574557555765577557855795580558155825583558455855586558755885589559055915592559355945595559655975598559956005601560256035604560556065607560856095610561156125613561456155616561756185619562056215622562356245625562656275628562956305631563256335634563556365637563856395640564156425643564456455646564756485649565056515652565356545655565656575658565956605661566256635664566556665667566856695670567156725673567456755676567756785679568056815682568356845685568656875688568956905691569256935694569556965697569856995700570157025703570457055706570757085709571057115712571357145715571657175718571957205721572257235724572557265727572857295730573157325733573457355736573757385739574057415742574357445745574657475748574957505751575257535754575557565757575857595760576157625763576457655766576757685769577057715772577357745775577657775778577957805781578257835784578557865787578857895790579157925793579457955796579757985799580058015802580358045805580658075808580958105811581258135814581558165817581858195820582158225823582458255826582758285829583058315832583358345835583658375838583958405841584258435844584558465847584858495850585158525853585458555856585758585859586058615862586358645865586658675868586958705871587258735874587558765877587858795880588158825883588458855886588758885889589058915892589358945895589658975898589959005901590259035904590559065907590859095910591159125913591459155916591759185919592059215922592359245925592659275928592959305931593259335934593559365937593859395940594159425943594459455946594759485949595059515952595359545955595659575958595959605961596259635964596559665967596859695970597159725973597459755976597759785979598059815982598359845985598659875988598959905991599259935994599559965997599859996000600160026003600460056006600760086009601060116012601360146015601660176018601960206021602260236024602560266027602860296030603160326033603460356036603760386039604060416042604360446045604660476048604960506051605260536054605560566057605860596060606160626063606460656066606760686069607060716072607360746075607660776078607960806081608260836084608560866087608860896090609160926093609460956096609760986099610061016102610361046105610661076108610961106111611261136114611561166117611861196120612161226123612461256126612761286129613061316132613361346135613661376138613961406141614261436144614561466147614861496150615161526153615461556156615761586159616061616162616361646165616661676168616961706171617261736174617561766177617861796180618161826183618461856186618761886189619061916192619361946195619661976198619962006201620262036204620562066207620862096210621162126213621462156216621762186219622062216222622362246225622662276228622962306231623262336234623562366237623862396240624162426243624462456246624762486249625062516252625362546255625662576258625962606261626262636264626562666267626862696270627162726273627462756276627762786279628062816282628362846285628662876288628962906291629262936294629562966297629862996300630163026303630463056306630763086309631063116312631363146315631663176318631963206321632263236324632563266327632863296330633163326333633463356336633763386339634063416342634363446345634663476348634963506351635263536354635563566357635863596360636163626363636463656366636763686369637063716372637363746375637663776378637963806381638263836384638563866387638863896390639163926393639463956396639763986399640064016402640364046405640664076408640964106411641264136414641564166417641864196420642164226423642464256426642764286429643064316432643364346435643664376438643964406441644264436444644564466447644864496450645164526453645464556456645764586459646064616462646364646465646664676468646964706471647264736474647564766477647864796480648164826483648464856486648764886489649064916492649364946495649664976498649965006501650265036504650565066507650865096510651165126513651465156516651765186519652065216522652365246525652665276528652965306531653265336534653565366537653865396540654165426543654465456546654765486549655065516552655365546555655665576558655965606561656265636564656565666567656865696570657165726573657465756576657765786579658065816582658365846585658665876588658965906591659265936594659565966597659865996600660166026603660466056606660766086609661066116612661366146615661666176618661966206621662266236624662566266627662866296630663166326633663466356636663766386639664066416642664366446645664666476648664966506651665266536654665566566657665866596660666166626663666466656666666766686669667066716672667366746675667666776678667966806681668266836684668566866687668866896690669166926693669466956696669766986699670067016702670367046705670667076708670967106711671267136714671567166717671867196720672167226723672467256726672767286729673067316732673367346735673667376738673967406741674267436744674567466747674867496750675167526753675467556756675767586759676067616762676367646765676667676768676967706771677267736774677567766777677867796780678167826783678467856786678767886789679067916792679367946795679667976798679968006801680268036804680568066807680868096810681168126813681468156816681768186819682068216822682368246825682668276828682968306831683268336834683568366837683868396840684168426843684468456846684768486849685068516852685368546855685668576858685968606861686268636864686568666867686868696870687168726873687468756876687768786879688068816882688368846885688668876888688968906891689268936894689568966897689868996900690169026903690469056906690769086909691069116912691369146915691669176918691969206921692269236924692569266927692869296930693169326933693469356936693769386939694069416942694369446945694669476948694969506951695269536954695569566957695869596960696169626963696469656966696769686969697069716972697369746975697669776978697969806981698269836984698569866987698869896990699169926993699469956996699769986999700070017002700370047005700670077008700970107011701270137014701570167017701870197020702170227023702470257026702770287029703070317032703370347035703670377038703970407041704270437044704570467047704870497050705170527053705470557056705770587059706070617062706370647065706670677068706970707071707270737074707570767077707870797080708170827083708470857086708770887089709070917092709370947095709670977098709971007101710271037104710571067107710871097110711171127113711471157116711771187119712071217122712371247125712671277128712971307131713271337134713571367137713871397140714171427143714471457146714771487149715071517152715371547155715671577158715971607161716271637164716571667167716871697170717171727173717471757176717771787179718071817182718371847185718671877188718971907191719271937194719571967197719871997200720172027203720472057206720772087209721072117212721372147215721672177218721972207221722272237224722572267227722872297230723172327233723472357236723772387239724072417242724372447245724672477248724972507251725272537254725572567257725872597260726172627263726472657266726772687269727072717272727372747275727672777278727972807281728272837284728572867287728872897290729172927293729472957296729772987299730073017302730373047305730673077308730973107311731273137314731573167317731873197320732173227323732473257326732773287329733073317332733373347335733673377338733973407341734273437344734573467347734873497350735173527353735473557356735773587359736073617362736373647365736673677368736973707371737273737374737573767377737873797380738173827383738473857386738773887389739073917392739373947395739673977398739974007401740274037404740574067407740874097410741174127413741474157416741774187419742074217422742374247425742674277428742974307431743274337434743574367437743874397440744174427443
  1. /*
  2. Copyright (C) 2010 Willow Garage <http://www.willowgarage.com>
  3. Copyright (C) 2010 Ivo van Doorn <IvDoorn@gmail.com>
  4. Copyright (C) 2009 Bartlomiej Zolnierkiewicz <bzolnier@gmail.com>
  5. Copyright (C) 2009 Gertjan van Wingerde <gwingerde@gmail.com>
  6. Based on the original rt2800pci.c and rt2800usb.c.
  7. Copyright (C) 2009 Alban Browaeys <prahal@yahoo.com>
  8. Copyright (C) 2009 Felix Fietkau <nbd@openwrt.org>
  9. Copyright (C) 2009 Luis Correia <luis.f.correia@gmail.com>
  10. Copyright (C) 2009 Mattias Nissler <mattias.nissler@gmx.de>
  11. Copyright (C) 2009 Mark Asselstine <asselsm@gmail.com>
  12. Copyright (C) 2009 Xose Vazquez Perez <xose.vazquez@gmail.com>
  13. <http://rt2x00.serialmonkey.com>
  14. This program is free software; you can redistribute it and/or modify
  15. it under the terms of the GNU General Public License as published by
  16. the Free Software Foundation; either version 2 of the License, or
  17. (at your option) any later version.
  18. This program is distributed in the hope that it will be useful,
  19. but WITHOUT ANY WARRANTY; without even the implied warranty of
  20. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  21. GNU General Public License for more details.
  22. You should have received a copy of the GNU General Public License
  23. along with this program; if not, write to the
  24. Free Software Foundation, Inc.,
  25. 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
  26. */
  27. /*
  28. Module: rt2800lib
  29. Abstract: rt2800 generic device routines.
  30. */
  31. #include <linux/crc-ccitt.h>
  32. #include <linux/kernel.h>
  33. #include <linux/module.h>
  34. #include <linux/slab.h>
  35. #include "rt2x00.h"
  36. #include "rt2800lib.h"
  37. #include "rt2800.h"
  38. /*
  39. * Register access.
  40. * All access to the CSR registers will go through the methods
  41. * rt2800_register_read and rt2800_register_write.
  42. * BBP and RF register require indirect register access,
  43. * and use the CSR registers BBPCSR and RFCSR to achieve this.
  44. * These indirect registers work with busy bits,
  45. * and we will try maximal REGISTER_BUSY_COUNT times to access
  46. * the register while taking a REGISTER_BUSY_DELAY us delay
  47. * between each attampt. When the busy bit is still set at that time,
  48. * the access attempt is considered to have failed,
  49. * and we will print an error.
  50. * The _lock versions must be used if you already hold the csr_mutex
  51. */
  52. #define WAIT_FOR_BBP(__dev, __reg) \
  53. rt2800_regbusy_read((__dev), BBP_CSR_CFG, BBP_CSR_CFG_BUSY, (__reg))
  54. #define WAIT_FOR_RFCSR(__dev, __reg) \
  55. rt2800_regbusy_read((__dev), RF_CSR_CFG, RF_CSR_CFG_BUSY, (__reg))
  56. #define WAIT_FOR_RF(__dev, __reg) \
  57. rt2800_regbusy_read((__dev), RF_CSR_CFG0, RF_CSR_CFG0_BUSY, (__reg))
  58. #define WAIT_FOR_MCU(__dev, __reg) \
  59. rt2800_regbusy_read((__dev), H2M_MAILBOX_CSR, \
  60. H2M_MAILBOX_CSR_OWNER, (__reg))
  61. static inline bool rt2800_is_305x_soc(struct rt2x00_dev *rt2x00dev)
  62. {
  63. /* check for rt2872 on SoC */
  64. if (!rt2x00_is_soc(rt2x00dev) ||
  65. !rt2x00_rt(rt2x00dev, RT2872))
  66. return false;
  67. /* we know for sure that these rf chipsets are used on rt305x boards */
  68. if (rt2x00_rf(rt2x00dev, RF3020) ||
  69. rt2x00_rf(rt2x00dev, RF3021) ||
  70. rt2x00_rf(rt2x00dev, RF3022))
  71. return true;
  72. rt2x00_warn(rt2x00dev, "Unknown RF chipset on rt305x\n");
  73. return false;
  74. }
  75. static void rt2800_bbp_write(struct rt2x00_dev *rt2x00dev,
  76. const unsigned int word, const u8 value)
  77. {
  78. u32 reg;
  79. mutex_lock(&rt2x00dev->csr_mutex);
  80. /*
  81. * Wait until the BBP becomes available, afterwards we
  82. * can safely write the new data into the register.
  83. */
  84. if (WAIT_FOR_BBP(rt2x00dev, &reg)) {
  85. reg = 0;
  86. rt2x00_set_field32(&reg, BBP_CSR_CFG_VALUE, value);
  87. rt2x00_set_field32(&reg, BBP_CSR_CFG_REGNUM, word);
  88. rt2x00_set_field32(&reg, BBP_CSR_CFG_BUSY, 1);
  89. rt2x00_set_field32(&reg, BBP_CSR_CFG_READ_CONTROL, 0);
  90. rt2x00_set_field32(&reg, BBP_CSR_CFG_BBP_RW_MODE, 1);
  91. rt2800_register_write_lock(rt2x00dev, BBP_CSR_CFG, reg);
  92. }
  93. mutex_unlock(&rt2x00dev->csr_mutex);
  94. }
  95. static void rt2800_bbp_read(struct rt2x00_dev *rt2x00dev,
  96. const unsigned int word, u8 *value)
  97. {
  98. u32 reg;
  99. mutex_lock(&rt2x00dev->csr_mutex);
  100. /*
  101. * Wait until the BBP becomes available, afterwards we
  102. * can safely write the read request into the register.
  103. * After the data has been written, we wait until hardware
  104. * returns the correct value, if at any time the register
  105. * doesn't become available in time, reg will be 0xffffffff
  106. * which means we return 0xff to the caller.
  107. */
  108. if (WAIT_FOR_BBP(rt2x00dev, &reg)) {
  109. reg = 0;
  110. rt2x00_set_field32(&reg, BBP_CSR_CFG_REGNUM, word);
  111. rt2x00_set_field32(&reg, BBP_CSR_CFG_BUSY, 1);
  112. rt2x00_set_field32(&reg, BBP_CSR_CFG_READ_CONTROL, 1);
  113. rt2x00_set_field32(&reg, BBP_CSR_CFG_BBP_RW_MODE, 1);
  114. rt2800_register_write_lock(rt2x00dev, BBP_CSR_CFG, reg);
  115. WAIT_FOR_BBP(rt2x00dev, &reg);
  116. }
  117. *value = rt2x00_get_field32(reg, BBP_CSR_CFG_VALUE);
  118. mutex_unlock(&rt2x00dev->csr_mutex);
  119. }
  120. static void rt2800_rfcsr_write(struct rt2x00_dev *rt2x00dev,
  121. const unsigned int word, const u8 value)
  122. {
  123. u32 reg;
  124. mutex_lock(&rt2x00dev->csr_mutex);
  125. /*
  126. * Wait until the RFCSR becomes available, afterwards we
  127. * can safely write the new data into the register.
  128. */
  129. if (WAIT_FOR_RFCSR(rt2x00dev, &reg)) {
  130. reg = 0;
  131. rt2x00_set_field32(&reg, RF_CSR_CFG_DATA, value);
  132. rt2x00_set_field32(&reg, RF_CSR_CFG_REGNUM, word);
  133. rt2x00_set_field32(&reg, RF_CSR_CFG_WRITE, 1);
  134. rt2x00_set_field32(&reg, RF_CSR_CFG_BUSY, 1);
  135. rt2800_register_write_lock(rt2x00dev, RF_CSR_CFG, reg);
  136. }
  137. mutex_unlock(&rt2x00dev->csr_mutex);
  138. }
  139. static void rt2800_rfcsr_read(struct rt2x00_dev *rt2x00dev,
  140. const unsigned int word, u8 *value)
  141. {
  142. u32 reg;
  143. mutex_lock(&rt2x00dev->csr_mutex);
  144. /*
  145. * Wait until the RFCSR becomes available, afterwards we
  146. * can safely write the read request into the register.
  147. * After the data has been written, we wait until hardware
  148. * returns the correct value, if at any time the register
  149. * doesn't become available in time, reg will be 0xffffffff
  150. * which means we return 0xff to the caller.
  151. */
  152. if (WAIT_FOR_RFCSR(rt2x00dev, &reg)) {
  153. reg = 0;
  154. rt2x00_set_field32(&reg, RF_CSR_CFG_REGNUM, word);
  155. rt2x00_set_field32(&reg, RF_CSR_CFG_WRITE, 0);
  156. rt2x00_set_field32(&reg, RF_CSR_CFG_BUSY, 1);
  157. rt2800_register_write_lock(rt2x00dev, RF_CSR_CFG, reg);
  158. WAIT_FOR_RFCSR(rt2x00dev, &reg);
  159. }
  160. *value = rt2x00_get_field32(reg, RF_CSR_CFG_DATA);
  161. mutex_unlock(&rt2x00dev->csr_mutex);
  162. }
  163. static void rt2800_rf_write(struct rt2x00_dev *rt2x00dev,
  164. const unsigned int word, const u32 value)
  165. {
  166. u32 reg;
  167. mutex_lock(&rt2x00dev->csr_mutex);
  168. /*
  169. * Wait until the RF becomes available, afterwards we
  170. * can safely write the new data into the register.
  171. */
  172. if (WAIT_FOR_RF(rt2x00dev, &reg)) {
  173. reg = 0;
  174. rt2x00_set_field32(&reg, RF_CSR_CFG0_REG_VALUE_BW, value);
  175. rt2x00_set_field32(&reg, RF_CSR_CFG0_STANDBYMODE, 0);
  176. rt2x00_set_field32(&reg, RF_CSR_CFG0_SEL, 0);
  177. rt2x00_set_field32(&reg, RF_CSR_CFG0_BUSY, 1);
  178. rt2800_register_write_lock(rt2x00dev, RF_CSR_CFG0, reg);
  179. rt2x00_rf_write(rt2x00dev, word, value);
  180. }
  181. mutex_unlock(&rt2x00dev->csr_mutex);
  182. }
  183. static const unsigned int rt2800_eeprom_map[EEPROM_WORD_COUNT] = {
  184. [EEPROM_CHIP_ID] = 0x0000,
  185. [EEPROM_VERSION] = 0x0001,
  186. [EEPROM_MAC_ADDR_0] = 0x0002,
  187. [EEPROM_MAC_ADDR_1] = 0x0003,
  188. [EEPROM_MAC_ADDR_2] = 0x0004,
  189. [EEPROM_NIC_CONF0] = 0x001a,
  190. [EEPROM_NIC_CONF1] = 0x001b,
  191. [EEPROM_FREQ] = 0x001d,
  192. [EEPROM_LED_AG_CONF] = 0x001e,
  193. [EEPROM_LED_ACT_CONF] = 0x001f,
  194. [EEPROM_LED_POLARITY] = 0x0020,
  195. [EEPROM_NIC_CONF2] = 0x0021,
  196. [EEPROM_LNA] = 0x0022,
  197. [EEPROM_RSSI_BG] = 0x0023,
  198. [EEPROM_RSSI_BG2] = 0x0024,
  199. [EEPROM_TXMIXER_GAIN_BG] = 0x0024, /* overlaps with RSSI_BG2 */
  200. [EEPROM_RSSI_A] = 0x0025,
  201. [EEPROM_RSSI_A2] = 0x0026,
  202. [EEPROM_TXMIXER_GAIN_A] = 0x0026, /* overlaps with RSSI_A2 */
  203. [EEPROM_EIRP_MAX_TX_POWER] = 0x0027,
  204. [EEPROM_TXPOWER_DELTA] = 0x0028,
  205. [EEPROM_TXPOWER_BG1] = 0x0029,
  206. [EEPROM_TXPOWER_BG2] = 0x0030,
  207. [EEPROM_TSSI_BOUND_BG1] = 0x0037,
  208. [EEPROM_TSSI_BOUND_BG2] = 0x0038,
  209. [EEPROM_TSSI_BOUND_BG3] = 0x0039,
  210. [EEPROM_TSSI_BOUND_BG4] = 0x003a,
  211. [EEPROM_TSSI_BOUND_BG5] = 0x003b,
  212. [EEPROM_TXPOWER_A1] = 0x003c,
  213. [EEPROM_TXPOWER_A2] = 0x0053,
  214. [EEPROM_TSSI_BOUND_A1] = 0x006a,
  215. [EEPROM_TSSI_BOUND_A2] = 0x006b,
  216. [EEPROM_TSSI_BOUND_A3] = 0x006c,
  217. [EEPROM_TSSI_BOUND_A4] = 0x006d,
  218. [EEPROM_TSSI_BOUND_A5] = 0x006e,
  219. [EEPROM_TXPOWER_BYRATE] = 0x006f,
  220. [EEPROM_BBP_START] = 0x0078,
  221. };
  222. static const unsigned int rt2800_eeprom_map_ext[EEPROM_WORD_COUNT] = {
  223. [EEPROM_CHIP_ID] = 0x0000,
  224. [EEPROM_VERSION] = 0x0001,
  225. [EEPROM_MAC_ADDR_0] = 0x0002,
  226. [EEPROM_MAC_ADDR_1] = 0x0003,
  227. [EEPROM_MAC_ADDR_2] = 0x0004,
  228. [EEPROM_NIC_CONF0] = 0x001a,
  229. [EEPROM_NIC_CONF1] = 0x001b,
  230. [EEPROM_NIC_CONF2] = 0x001c,
  231. [EEPROM_EIRP_MAX_TX_POWER] = 0x0020,
  232. [EEPROM_FREQ] = 0x0022,
  233. [EEPROM_LED_AG_CONF] = 0x0023,
  234. [EEPROM_LED_ACT_CONF] = 0x0024,
  235. [EEPROM_LED_POLARITY] = 0x0025,
  236. [EEPROM_LNA] = 0x0026,
  237. [EEPROM_EXT_LNA2] = 0x0027,
  238. [EEPROM_RSSI_BG] = 0x0028,
  239. [EEPROM_TXPOWER_DELTA] = 0x0028, /* Overlaps with RSSI_BG */
  240. [EEPROM_RSSI_BG2] = 0x0029,
  241. [EEPROM_TXMIXER_GAIN_BG] = 0x0029, /* Overlaps with RSSI_BG2 */
  242. [EEPROM_RSSI_A] = 0x002a,
  243. [EEPROM_RSSI_A2] = 0x002b,
  244. [EEPROM_TXMIXER_GAIN_A] = 0x002b, /* Overlaps with RSSI_A2 */
  245. [EEPROM_TXPOWER_BG1] = 0x0030,
  246. [EEPROM_TXPOWER_BG2] = 0x0037,
  247. [EEPROM_EXT_TXPOWER_BG3] = 0x003e,
  248. [EEPROM_TSSI_BOUND_BG1] = 0x0045,
  249. [EEPROM_TSSI_BOUND_BG2] = 0x0046,
  250. [EEPROM_TSSI_BOUND_BG3] = 0x0047,
  251. [EEPROM_TSSI_BOUND_BG4] = 0x0048,
  252. [EEPROM_TSSI_BOUND_BG5] = 0x0049,
  253. [EEPROM_TXPOWER_A1] = 0x004b,
  254. [EEPROM_TXPOWER_A2] = 0x0065,
  255. [EEPROM_EXT_TXPOWER_A3] = 0x007f,
  256. [EEPROM_TSSI_BOUND_A1] = 0x009a,
  257. [EEPROM_TSSI_BOUND_A2] = 0x009b,
  258. [EEPROM_TSSI_BOUND_A3] = 0x009c,
  259. [EEPROM_TSSI_BOUND_A4] = 0x009d,
  260. [EEPROM_TSSI_BOUND_A5] = 0x009e,
  261. [EEPROM_TXPOWER_BYRATE] = 0x00a0,
  262. };
  263. static unsigned int rt2800_eeprom_word_index(struct rt2x00_dev *rt2x00dev,
  264. const enum rt2800_eeprom_word word)
  265. {
  266. const unsigned int *map;
  267. unsigned int index;
  268. if (WARN_ONCE(word >= EEPROM_WORD_COUNT,
  269. "%s: invalid EEPROM word %d\n",
  270. wiphy_name(rt2x00dev->hw->wiphy), word))
  271. return 0;
  272. if (rt2x00_rt(rt2x00dev, RT3593))
  273. map = rt2800_eeprom_map_ext;
  274. else
  275. map = rt2800_eeprom_map;
  276. index = map[word];
  277. /* Index 0 is valid only for EEPROM_CHIP_ID.
  278. * Otherwise it means that the offset of the
  279. * given word is not initialized in the map,
  280. * or that the field is not usable on the
  281. * actual chipset.
  282. */
  283. WARN_ONCE(word != EEPROM_CHIP_ID && index == 0,
  284. "%s: invalid access of EEPROM word %d\n",
  285. wiphy_name(rt2x00dev->hw->wiphy), word);
  286. return index;
  287. }
  288. static void *rt2800_eeprom_addr(struct rt2x00_dev *rt2x00dev,
  289. const enum rt2800_eeprom_word word)
  290. {
  291. unsigned int index;
  292. index = rt2800_eeprom_word_index(rt2x00dev, word);
  293. return rt2x00_eeprom_addr(rt2x00dev, index);
  294. }
  295. static void rt2800_eeprom_read(struct rt2x00_dev *rt2x00dev,
  296. const enum rt2800_eeprom_word word, u16 *data)
  297. {
  298. unsigned int index;
  299. index = rt2800_eeprom_word_index(rt2x00dev, word);
  300. rt2x00_eeprom_read(rt2x00dev, index, data);
  301. }
  302. static void rt2800_eeprom_write(struct rt2x00_dev *rt2x00dev,
  303. const enum rt2800_eeprom_word word, u16 data)
  304. {
  305. unsigned int index;
  306. index = rt2800_eeprom_word_index(rt2x00dev, word);
  307. rt2x00_eeprom_write(rt2x00dev, index, data);
  308. }
  309. static void rt2800_eeprom_read_from_array(struct rt2x00_dev *rt2x00dev,
  310. const enum rt2800_eeprom_word array,
  311. unsigned int offset,
  312. u16 *data)
  313. {
  314. unsigned int index;
  315. index = rt2800_eeprom_word_index(rt2x00dev, array);
  316. rt2x00_eeprom_read(rt2x00dev, index + offset, data);
  317. }
  318. static int rt2800_enable_wlan_rt3290(struct rt2x00_dev *rt2x00dev)
  319. {
  320. u32 reg;
  321. int i, count;
  322. rt2800_register_read(rt2x00dev, WLAN_FUN_CTRL, &reg);
  323. if (rt2x00_get_field32(reg, WLAN_EN))
  324. return 0;
  325. rt2x00_set_field32(&reg, WLAN_GPIO_OUT_OE_BIT_ALL, 0xff);
  326. rt2x00_set_field32(&reg, FRC_WL_ANT_SET, 1);
  327. rt2x00_set_field32(&reg, WLAN_CLK_EN, 0);
  328. rt2x00_set_field32(&reg, WLAN_EN, 1);
  329. rt2800_register_write(rt2x00dev, WLAN_FUN_CTRL, reg);
  330. udelay(REGISTER_BUSY_DELAY);
  331. count = 0;
  332. do {
  333. /*
  334. * Check PLL_LD & XTAL_RDY.
  335. */
  336. for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
  337. rt2800_register_read(rt2x00dev, CMB_CTRL, &reg);
  338. if (rt2x00_get_field32(reg, PLL_LD) &&
  339. rt2x00_get_field32(reg, XTAL_RDY))
  340. break;
  341. udelay(REGISTER_BUSY_DELAY);
  342. }
  343. if (i >= REGISTER_BUSY_COUNT) {
  344. if (count >= 10)
  345. return -EIO;
  346. rt2800_register_write(rt2x00dev, 0x58, 0x018);
  347. udelay(REGISTER_BUSY_DELAY);
  348. rt2800_register_write(rt2x00dev, 0x58, 0x418);
  349. udelay(REGISTER_BUSY_DELAY);
  350. rt2800_register_write(rt2x00dev, 0x58, 0x618);
  351. udelay(REGISTER_BUSY_DELAY);
  352. count++;
  353. } else {
  354. count = 0;
  355. }
  356. rt2800_register_read(rt2x00dev, WLAN_FUN_CTRL, &reg);
  357. rt2x00_set_field32(&reg, PCIE_APP0_CLK_REQ, 0);
  358. rt2x00_set_field32(&reg, WLAN_CLK_EN, 1);
  359. rt2x00_set_field32(&reg, WLAN_RESET, 1);
  360. rt2800_register_write(rt2x00dev, WLAN_FUN_CTRL, reg);
  361. udelay(10);
  362. rt2x00_set_field32(&reg, WLAN_RESET, 0);
  363. rt2800_register_write(rt2x00dev, WLAN_FUN_CTRL, reg);
  364. udelay(10);
  365. rt2800_register_write(rt2x00dev, INT_SOURCE_CSR, 0x7fffffff);
  366. } while (count != 0);
  367. return 0;
  368. }
  369. void rt2800_mcu_request(struct rt2x00_dev *rt2x00dev,
  370. const u8 command, const u8 token,
  371. const u8 arg0, const u8 arg1)
  372. {
  373. u32 reg;
  374. /*
  375. * SOC devices don't support MCU requests.
  376. */
  377. if (rt2x00_is_soc(rt2x00dev))
  378. return;
  379. mutex_lock(&rt2x00dev->csr_mutex);
  380. /*
  381. * Wait until the MCU becomes available, afterwards we
  382. * can safely write the new data into the register.
  383. */
  384. if (WAIT_FOR_MCU(rt2x00dev, &reg)) {
  385. rt2x00_set_field32(&reg, H2M_MAILBOX_CSR_OWNER, 1);
  386. rt2x00_set_field32(&reg, H2M_MAILBOX_CSR_CMD_TOKEN, token);
  387. rt2x00_set_field32(&reg, H2M_MAILBOX_CSR_ARG0, arg0);
  388. rt2x00_set_field32(&reg, H2M_MAILBOX_CSR_ARG1, arg1);
  389. rt2800_register_write_lock(rt2x00dev, H2M_MAILBOX_CSR, reg);
  390. reg = 0;
  391. rt2x00_set_field32(&reg, HOST_CMD_CSR_HOST_COMMAND, command);
  392. rt2800_register_write_lock(rt2x00dev, HOST_CMD_CSR, reg);
  393. }
  394. mutex_unlock(&rt2x00dev->csr_mutex);
  395. }
  396. EXPORT_SYMBOL_GPL(rt2800_mcu_request);
  397. int rt2800_wait_csr_ready(struct rt2x00_dev *rt2x00dev)
  398. {
  399. unsigned int i = 0;
  400. u32 reg;
  401. for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
  402. rt2800_register_read(rt2x00dev, MAC_CSR0, &reg);
  403. if (reg && reg != ~0)
  404. return 0;
  405. msleep(1);
  406. }
  407. rt2x00_err(rt2x00dev, "Unstable hardware\n");
  408. return -EBUSY;
  409. }
  410. EXPORT_SYMBOL_GPL(rt2800_wait_csr_ready);
  411. int rt2800_wait_wpdma_ready(struct rt2x00_dev *rt2x00dev)
  412. {
  413. unsigned int i;
  414. u32 reg;
  415. /*
  416. * Some devices are really slow to respond here. Wait a whole second
  417. * before timing out.
  418. */
  419. for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
  420. rt2800_register_read(rt2x00dev, WPDMA_GLO_CFG, &reg);
  421. if (!rt2x00_get_field32(reg, WPDMA_GLO_CFG_TX_DMA_BUSY) &&
  422. !rt2x00_get_field32(reg, WPDMA_GLO_CFG_RX_DMA_BUSY))
  423. return 0;
  424. msleep(10);
  425. }
  426. rt2x00_err(rt2x00dev, "WPDMA TX/RX busy [0x%08x]\n", reg);
  427. return -EACCES;
  428. }
  429. EXPORT_SYMBOL_GPL(rt2800_wait_wpdma_ready);
  430. void rt2800_disable_wpdma(struct rt2x00_dev *rt2x00dev)
  431. {
  432. u32 reg;
  433. rt2800_register_read(rt2x00dev, WPDMA_GLO_CFG, &reg);
  434. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_ENABLE_TX_DMA, 0);
  435. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_TX_DMA_BUSY, 0);
  436. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_ENABLE_RX_DMA, 0);
  437. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_RX_DMA_BUSY, 0);
  438. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_TX_WRITEBACK_DONE, 1);
  439. rt2800_register_write(rt2x00dev, WPDMA_GLO_CFG, reg);
  440. }
  441. EXPORT_SYMBOL_GPL(rt2800_disable_wpdma);
  442. static bool rt2800_check_firmware_crc(const u8 *data, const size_t len)
  443. {
  444. u16 fw_crc;
  445. u16 crc;
  446. /*
  447. * The last 2 bytes in the firmware array are the crc checksum itself,
  448. * this means that we should never pass those 2 bytes to the crc
  449. * algorithm.
  450. */
  451. fw_crc = (data[len - 2] << 8 | data[len - 1]);
  452. /*
  453. * Use the crc ccitt algorithm.
  454. * This will return the same value as the legacy driver which
  455. * used bit ordering reversion on the both the firmware bytes
  456. * before input input as well as on the final output.
  457. * Obviously using crc ccitt directly is much more efficient.
  458. */
  459. crc = crc_ccitt(~0, data, len - 2);
  460. /*
  461. * There is a small difference between the crc-itu-t + bitrev and
  462. * the crc-ccitt crc calculation. In the latter method the 2 bytes
  463. * will be swapped, use swab16 to convert the crc to the correct
  464. * value.
  465. */
  466. crc = swab16(crc);
  467. return fw_crc == crc;
  468. }
  469. int rt2800_check_firmware(struct rt2x00_dev *rt2x00dev,
  470. const u8 *data, const size_t len)
  471. {
  472. size_t offset = 0;
  473. size_t fw_len;
  474. bool multiple;
  475. /*
  476. * PCI(e) & SOC devices require firmware with a length
  477. * of 8kb. USB devices require firmware files with a length
  478. * of 4kb. Certain USB chipsets however require different firmware,
  479. * which Ralink only provides attached to the original firmware
  480. * file. Thus for USB devices, firmware files have a length
  481. * which is a multiple of 4kb. The firmware for rt3290 chip also
  482. * have a length which is a multiple of 4kb.
  483. */
  484. if (rt2x00_is_usb(rt2x00dev) || rt2x00_rt(rt2x00dev, RT3290))
  485. fw_len = 4096;
  486. else
  487. fw_len = 8192;
  488. multiple = true;
  489. /*
  490. * Validate the firmware length
  491. */
  492. if (len != fw_len && (!multiple || (len % fw_len) != 0))
  493. return FW_BAD_LENGTH;
  494. /*
  495. * Check if the chipset requires one of the upper parts
  496. * of the firmware.
  497. */
  498. if (rt2x00_is_usb(rt2x00dev) &&
  499. !rt2x00_rt(rt2x00dev, RT2860) &&
  500. !rt2x00_rt(rt2x00dev, RT2872) &&
  501. !rt2x00_rt(rt2x00dev, RT3070) &&
  502. ((len / fw_len) == 1))
  503. return FW_BAD_VERSION;
  504. /*
  505. * 8kb firmware files must be checked as if it were
  506. * 2 separate firmware files.
  507. */
  508. while (offset < len) {
  509. if (!rt2800_check_firmware_crc(data + offset, fw_len))
  510. return FW_BAD_CRC;
  511. offset += fw_len;
  512. }
  513. return FW_OK;
  514. }
  515. EXPORT_SYMBOL_GPL(rt2800_check_firmware);
  516. int rt2800_load_firmware(struct rt2x00_dev *rt2x00dev,
  517. const u8 *data, const size_t len)
  518. {
  519. unsigned int i;
  520. u32 reg;
  521. int retval;
  522. if (rt2x00_rt(rt2x00dev, RT3290)) {
  523. retval = rt2800_enable_wlan_rt3290(rt2x00dev);
  524. if (retval)
  525. return -EBUSY;
  526. }
  527. /*
  528. * If driver doesn't wake up firmware here,
  529. * rt2800_load_firmware will hang forever when interface is up again.
  530. */
  531. rt2800_register_write(rt2x00dev, AUTOWAKEUP_CFG, 0x00000000);
  532. /*
  533. * Wait for stable hardware.
  534. */
  535. if (rt2800_wait_csr_ready(rt2x00dev))
  536. return -EBUSY;
  537. if (rt2x00_is_pci(rt2x00dev)) {
  538. if (rt2x00_rt(rt2x00dev, RT3290) ||
  539. rt2x00_rt(rt2x00dev, RT3572) ||
  540. rt2x00_rt(rt2x00dev, RT5390) ||
  541. rt2x00_rt(rt2x00dev, RT5392)) {
  542. rt2800_register_read(rt2x00dev, AUX_CTRL, &reg);
  543. rt2x00_set_field32(&reg, AUX_CTRL_FORCE_PCIE_CLK, 1);
  544. rt2x00_set_field32(&reg, AUX_CTRL_WAKE_PCIE_EN, 1);
  545. rt2800_register_write(rt2x00dev, AUX_CTRL, reg);
  546. }
  547. rt2800_register_write(rt2x00dev, PWR_PIN_CFG, 0x00000002);
  548. }
  549. rt2800_disable_wpdma(rt2x00dev);
  550. /*
  551. * Write firmware to the device.
  552. */
  553. rt2800_drv_write_firmware(rt2x00dev, data, len);
  554. /*
  555. * Wait for device to stabilize.
  556. */
  557. for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
  558. rt2800_register_read(rt2x00dev, PBF_SYS_CTRL, &reg);
  559. if (rt2x00_get_field32(reg, PBF_SYS_CTRL_READY))
  560. break;
  561. msleep(1);
  562. }
  563. if (i == REGISTER_BUSY_COUNT) {
  564. rt2x00_err(rt2x00dev, "PBF system register not ready\n");
  565. return -EBUSY;
  566. }
  567. /*
  568. * Disable DMA, will be reenabled later when enabling
  569. * the radio.
  570. */
  571. rt2800_disable_wpdma(rt2x00dev);
  572. /*
  573. * Initialize firmware.
  574. */
  575. rt2800_register_write(rt2x00dev, H2M_BBP_AGENT, 0);
  576. rt2800_register_write(rt2x00dev, H2M_MAILBOX_CSR, 0);
  577. if (rt2x00_is_usb(rt2x00dev)) {
  578. rt2800_register_write(rt2x00dev, H2M_INT_SRC, 0);
  579. rt2800_mcu_request(rt2x00dev, MCU_BOOT_SIGNAL, 0, 0, 0);
  580. }
  581. msleep(1);
  582. return 0;
  583. }
  584. EXPORT_SYMBOL_GPL(rt2800_load_firmware);
  585. void rt2800_write_tx_data(struct queue_entry *entry,
  586. struct txentry_desc *txdesc)
  587. {
  588. __le32 *txwi = rt2800_drv_get_txwi(entry);
  589. u32 word;
  590. int i;
  591. /*
  592. * Initialize TX Info descriptor
  593. */
  594. rt2x00_desc_read(txwi, 0, &word);
  595. rt2x00_set_field32(&word, TXWI_W0_FRAG,
  596. test_bit(ENTRY_TXD_MORE_FRAG, &txdesc->flags));
  597. rt2x00_set_field32(&word, TXWI_W0_MIMO_PS,
  598. test_bit(ENTRY_TXD_HT_MIMO_PS, &txdesc->flags));
  599. rt2x00_set_field32(&word, TXWI_W0_CF_ACK, 0);
  600. rt2x00_set_field32(&word, TXWI_W0_TS,
  601. test_bit(ENTRY_TXD_REQ_TIMESTAMP, &txdesc->flags));
  602. rt2x00_set_field32(&word, TXWI_W0_AMPDU,
  603. test_bit(ENTRY_TXD_HT_AMPDU, &txdesc->flags));
  604. rt2x00_set_field32(&word, TXWI_W0_MPDU_DENSITY,
  605. txdesc->u.ht.mpdu_density);
  606. rt2x00_set_field32(&word, TXWI_W0_TX_OP, txdesc->u.ht.txop);
  607. rt2x00_set_field32(&word, TXWI_W0_MCS, txdesc->u.ht.mcs);
  608. rt2x00_set_field32(&word, TXWI_W0_BW,
  609. test_bit(ENTRY_TXD_HT_BW_40, &txdesc->flags));
  610. rt2x00_set_field32(&word, TXWI_W0_SHORT_GI,
  611. test_bit(ENTRY_TXD_HT_SHORT_GI, &txdesc->flags));
  612. rt2x00_set_field32(&word, TXWI_W0_STBC, txdesc->u.ht.stbc);
  613. rt2x00_set_field32(&word, TXWI_W0_PHYMODE, txdesc->rate_mode);
  614. rt2x00_desc_write(txwi, 0, word);
  615. rt2x00_desc_read(txwi, 1, &word);
  616. rt2x00_set_field32(&word, TXWI_W1_ACK,
  617. test_bit(ENTRY_TXD_ACK, &txdesc->flags));
  618. rt2x00_set_field32(&word, TXWI_W1_NSEQ,
  619. test_bit(ENTRY_TXD_GENERATE_SEQ, &txdesc->flags));
  620. rt2x00_set_field32(&word, TXWI_W1_BW_WIN_SIZE, txdesc->u.ht.ba_size);
  621. rt2x00_set_field32(&word, TXWI_W1_WIRELESS_CLI_ID,
  622. test_bit(ENTRY_TXD_ENCRYPT, &txdesc->flags) ?
  623. txdesc->key_idx : txdesc->u.ht.wcid);
  624. rt2x00_set_field32(&word, TXWI_W1_MPDU_TOTAL_BYTE_COUNT,
  625. txdesc->length);
  626. rt2x00_set_field32(&word, TXWI_W1_PACKETID_QUEUE, entry->queue->qid);
  627. rt2x00_set_field32(&word, TXWI_W1_PACKETID_ENTRY, (entry->entry_idx % 3) + 1);
  628. rt2x00_desc_write(txwi, 1, word);
  629. /*
  630. * Always write 0 to IV/EIV fields (word 2 and 3), hardware will insert
  631. * the IV from the IVEIV register when TXD_W3_WIV is set to 0.
  632. * When TXD_W3_WIV is set to 1 it will use the IV data
  633. * from the descriptor. The TXWI_W1_WIRELESS_CLI_ID indicates which
  634. * crypto entry in the registers should be used to encrypt the frame.
  635. *
  636. * Nulify all remaining words as well, we don't know how to program them.
  637. */
  638. for (i = 2; i < entry->queue->winfo_size / sizeof(__le32); i++)
  639. _rt2x00_desc_write(txwi, i, 0);
  640. }
  641. EXPORT_SYMBOL_GPL(rt2800_write_tx_data);
  642. static int rt2800_agc_to_rssi(struct rt2x00_dev *rt2x00dev, u32 rxwi_w2)
  643. {
  644. s8 rssi0 = rt2x00_get_field32(rxwi_w2, RXWI_W2_RSSI0);
  645. s8 rssi1 = rt2x00_get_field32(rxwi_w2, RXWI_W2_RSSI1);
  646. s8 rssi2 = rt2x00_get_field32(rxwi_w2, RXWI_W2_RSSI2);
  647. u16 eeprom;
  648. u8 offset0;
  649. u8 offset1;
  650. u8 offset2;
  651. if (rt2x00dev->curr_band == IEEE80211_BAND_2GHZ) {
  652. rt2800_eeprom_read(rt2x00dev, EEPROM_RSSI_BG, &eeprom);
  653. offset0 = rt2x00_get_field16(eeprom, EEPROM_RSSI_BG_OFFSET0);
  654. offset1 = rt2x00_get_field16(eeprom, EEPROM_RSSI_BG_OFFSET1);
  655. rt2800_eeprom_read(rt2x00dev, EEPROM_RSSI_BG2, &eeprom);
  656. offset2 = rt2x00_get_field16(eeprom, EEPROM_RSSI_BG2_OFFSET2);
  657. } else {
  658. rt2800_eeprom_read(rt2x00dev, EEPROM_RSSI_A, &eeprom);
  659. offset0 = rt2x00_get_field16(eeprom, EEPROM_RSSI_A_OFFSET0);
  660. offset1 = rt2x00_get_field16(eeprom, EEPROM_RSSI_A_OFFSET1);
  661. rt2800_eeprom_read(rt2x00dev, EEPROM_RSSI_A2, &eeprom);
  662. offset2 = rt2x00_get_field16(eeprom, EEPROM_RSSI_A2_OFFSET2);
  663. }
  664. /*
  665. * Convert the value from the descriptor into the RSSI value
  666. * If the value in the descriptor is 0, it is considered invalid
  667. * and the default (extremely low) rssi value is assumed
  668. */
  669. rssi0 = (rssi0) ? (-12 - offset0 - rt2x00dev->lna_gain - rssi0) : -128;
  670. rssi1 = (rssi1) ? (-12 - offset1 - rt2x00dev->lna_gain - rssi1) : -128;
  671. rssi2 = (rssi2) ? (-12 - offset2 - rt2x00dev->lna_gain - rssi2) : -128;
  672. /*
  673. * mac80211 only accepts a single RSSI value. Calculating the
  674. * average doesn't deliver a fair answer either since -60:-60 would
  675. * be considered equally good as -50:-70 while the second is the one
  676. * which gives less energy...
  677. */
  678. rssi0 = max(rssi0, rssi1);
  679. return (int)max(rssi0, rssi2);
  680. }
  681. void rt2800_process_rxwi(struct queue_entry *entry,
  682. struct rxdone_entry_desc *rxdesc)
  683. {
  684. __le32 *rxwi = (__le32 *) entry->skb->data;
  685. u32 word;
  686. rt2x00_desc_read(rxwi, 0, &word);
  687. rxdesc->cipher = rt2x00_get_field32(word, RXWI_W0_UDF);
  688. rxdesc->size = rt2x00_get_field32(word, RXWI_W0_MPDU_TOTAL_BYTE_COUNT);
  689. rt2x00_desc_read(rxwi, 1, &word);
  690. if (rt2x00_get_field32(word, RXWI_W1_SHORT_GI))
  691. rxdesc->flags |= RX_FLAG_SHORT_GI;
  692. if (rt2x00_get_field32(word, RXWI_W1_BW))
  693. rxdesc->flags |= RX_FLAG_40MHZ;
  694. /*
  695. * Detect RX rate, always use MCS as signal type.
  696. */
  697. rxdesc->dev_flags |= RXDONE_SIGNAL_MCS;
  698. rxdesc->signal = rt2x00_get_field32(word, RXWI_W1_MCS);
  699. rxdesc->rate_mode = rt2x00_get_field32(word, RXWI_W1_PHYMODE);
  700. /*
  701. * Mask of 0x8 bit to remove the short preamble flag.
  702. */
  703. if (rxdesc->rate_mode == RATE_MODE_CCK)
  704. rxdesc->signal &= ~0x8;
  705. rt2x00_desc_read(rxwi, 2, &word);
  706. /*
  707. * Convert descriptor AGC value to RSSI value.
  708. */
  709. rxdesc->rssi = rt2800_agc_to_rssi(entry->queue->rt2x00dev, word);
  710. /*
  711. * Remove RXWI descriptor from start of the buffer.
  712. */
  713. skb_pull(entry->skb, entry->queue->winfo_size);
  714. }
  715. EXPORT_SYMBOL_GPL(rt2800_process_rxwi);
  716. void rt2800_txdone_entry(struct queue_entry *entry, u32 status, __le32 *txwi)
  717. {
  718. struct rt2x00_dev *rt2x00dev = entry->queue->rt2x00dev;
  719. struct skb_frame_desc *skbdesc = get_skb_frame_desc(entry->skb);
  720. struct txdone_entry_desc txdesc;
  721. u32 word;
  722. u16 mcs, real_mcs;
  723. int aggr, ampdu;
  724. /*
  725. * Obtain the status about this packet.
  726. */
  727. txdesc.flags = 0;
  728. rt2x00_desc_read(txwi, 0, &word);
  729. mcs = rt2x00_get_field32(word, TXWI_W0_MCS);
  730. ampdu = rt2x00_get_field32(word, TXWI_W0_AMPDU);
  731. real_mcs = rt2x00_get_field32(status, TX_STA_FIFO_MCS);
  732. aggr = rt2x00_get_field32(status, TX_STA_FIFO_TX_AGGRE);
  733. /*
  734. * If a frame was meant to be sent as a single non-aggregated MPDU
  735. * but ended up in an aggregate the used tx rate doesn't correlate
  736. * with the one specified in the TXWI as the whole aggregate is sent
  737. * with the same rate.
  738. *
  739. * For example: two frames are sent to rt2x00, the first one sets
  740. * AMPDU=1 and requests MCS7 whereas the second frame sets AMDPU=0
  741. * and requests MCS15. If the hw aggregates both frames into one
  742. * AMDPU the tx status for both frames will contain MCS7 although
  743. * the frame was sent successfully.
  744. *
  745. * Hence, replace the requested rate with the real tx rate to not
  746. * confuse the rate control algortihm by providing clearly wrong
  747. * data.
  748. */
  749. if (unlikely(aggr == 1 && ampdu == 0 && real_mcs != mcs)) {
  750. skbdesc->tx_rate_idx = real_mcs;
  751. mcs = real_mcs;
  752. }
  753. if (aggr == 1 || ampdu == 1)
  754. __set_bit(TXDONE_AMPDU, &txdesc.flags);
  755. /*
  756. * Ralink has a retry mechanism using a global fallback
  757. * table. We setup this fallback table to try the immediate
  758. * lower rate for all rates. In the TX_STA_FIFO, the MCS field
  759. * always contains the MCS used for the last transmission, be
  760. * it successful or not.
  761. */
  762. if (rt2x00_get_field32(status, TX_STA_FIFO_TX_SUCCESS)) {
  763. /*
  764. * Transmission succeeded. The number of retries is
  765. * mcs - real_mcs
  766. */
  767. __set_bit(TXDONE_SUCCESS, &txdesc.flags);
  768. txdesc.retry = ((mcs > real_mcs) ? mcs - real_mcs : 0);
  769. } else {
  770. /*
  771. * Transmission failed. The number of retries is
  772. * always 7 in this case (for a total number of 8
  773. * frames sent).
  774. */
  775. __set_bit(TXDONE_FAILURE, &txdesc.flags);
  776. txdesc.retry = rt2x00dev->long_retry;
  777. }
  778. /*
  779. * the frame was retried at least once
  780. * -> hw used fallback rates
  781. */
  782. if (txdesc.retry)
  783. __set_bit(TXDONE_FALLBACK, &txdesc.flags);
  784. rt2x00lib_txdone(entry, &txdesc);
  785. }
  786. EXPORT_SYMBOL_GPL(rt2800_txdone_entry);
  787. void rt2800_write_beacon(struct queue_entry *entry, struct txentry_desc *txdesc)
  788. {
  789. struct rt2x00_dev *rt2x00dev = entry->queue->rt2x00dev;
  790. struct skb_frame_desc *skbdesc = get_skb_frame_desc(entry->skb);
  791. unsigned int beacon_base;
  792. unsigned int padding_len;
  793. u32 orig_reg, reg;
  794. const int txwi_desc_size = entry->queue->winfo_size;
  795. /*
  796. * Disable beaconing while we are reloading the beacon data,
  797. * otherwise we might be sending out invalid data.
  798. */
  799. rt2800_register_read(rt2x00dev, BCN_TIME_CFG, &reg);
  800. orig_reg = reg;
  801. rt2x00_set_field32(&reg, BCN_TIME_CFG_BEACON_GEN, 0);
  802. rt2800_register_write(rt2x00dev, BCN_TIME_CFG, reg);
  803. /*
  804. * Add space for the TXWI in front of the skb.
  805. */
  806. memset(skb_push(entry->skb, txwi_desc_size), 0, txwi_desc_size);
  807. /*
  808. * Register descriptor details in skb frame descriptor.
  809. */
  810. skbdesc->flags |= SKBDESC_DESC_IN_SKB;
  811. skbdesc->desc = entry->skb->data;
  812. skbdesc->desc_len = txwi_desc_size;
  813. /*
  814. * Add the TXWI for the beacon to the skb.
  815. */
  816. rt2800_write_tx_data(entry, txdesc);
  817. /*
  818. * Dump beacon to userspace through debugfs.
  819. */
  820. rt2x00debug_dump_frame(rt2x00dev, DUMP_FRAME_BEACON, entry->skb);
  821. /*
  822. * Write entire beacon with TXWI and padding to register.
  823. */
  824. padding_len = roundup(entry->skb->len, 4) - entry->skb->len;
  825. if (padding_len && skb_pad(entry->skb, padding_len)) {
  826. rt2x00_err(rt2x00dev, "Failure padding beacon, aborting\n");
  827. /* skb freed by skb_pad() on failure */
  828. entry->skb = NULL;
  829. rt2800_register_write(rt2x00dev, BCN_TIME_CFG, orig_reg);
  830. return;
  831. }
  832. beacon_base = HW_BEACON_OFFSET(entry->entry_idx);
  833. rt2800_register_multiwrite(rt2x00dev, beacon_base, entry->skb->data,
  834. entry->skb->len + padding_len);
  835. /*
  836. * Enable beaconing again.
  837. */
  838. rt2x00_set_field32(&reg, BCN_TIME_CFG_BEACON_GEN, 1);
  839. rt2800_register_write(rt2x00dev, BCN_TIME_CFG, reg);
  840. /*
  841. * Clean up beacon skb.
  842. */
  843. dev_kfree_skb_any(entry->skb);
  844. entry->skb = NULL;
  845. }
  846. EXPORT_SYMBOL_GPL(rt2800_write_beacon);
  847. static inline void rt2800_clear_beacon_register(struct rt2x00_dev *rt2x00dev,
  848. unsigned int beacon_base)
  849. {
  850. int i;
  851. const int txwi_desc_size = rt2x00dev->bcn->winfo_size;
  852. /*
  853. * For the Beacon base registers we only need to clear
  854. * the whole TXWI which (when set to 0) will invalidate
  855. * the entire beacon.
  856. */
  857. for (i = 0; i < txwi_desc_size; i += sizeof(__le32))
  858. rt2800_register_write(rt2x00dev, beacon_base + i, 0);
  859. }
  860. void rt2800_clear_beacon(struct queue_entry *entry)
  861. {
  862. struct rt2x00_dev *rt2x00dev = entry->queue->rt2x00dev;
  863. u32 reg;
  864. /*
  865. * Disable beaconing while we are reloading the beacon data,
  866. * otherwise we might be sending out invalid data.
  867. */
  868. rt2800_register_read(rt2x00dev, BCN_TIME_CFG, &reg);
  869. rt2x00_set_field32(&reg, BCN_TIME_CFG_BEACON_GEN, 0);
  870. rt2800_register_write(rt2x00dev, BCN_TIME_CFG, reg);
  871. /*
  872. * Clear beacon.
  873. */
  874. rt2800_clear_beacon_register(rt2x00dev,
  875. HW_BEACON_OFFSET(entry->entry_idx));
  876. /*
  877. * Enabled beaconing again.
  878. */
  879. rt2x00_set_field32(&reg, BCN_TIME_CFG_BEACON_GEN, 1);
  880. rt2800_register_write(rt2x00dev, BCN_TIME_CFG, reg);
  881. }
  882. EXPORT_SYMBOL_GPL(rt2800_clear_beacon);
  883. #ifdef CONFIG_RT2X00_LIB_DEBUGFS
  884. const struct rt2x00debug rt2800_rt2x00debug = {
  885. .owner = THIS_MODULE,
  886. .csr = {
  887. .read = rt2800_register_read,
  888. .write = rt2800_register_write,
  889. .flags = RT2X00DEBUGFS_OFFSET,
  890. .word_base = CSR_REG_BASE,
  891. .word_size = sizeof(u32),
  892. .word_count = CSR_REG_SIZE / sizeof(u32),
  893. },
  894. .eeprom = {
  895. /* NOTE: The local EEPROM access functions can't
  896. * be used here, use the generic versions instead.
  897. */
  898. .read = rt2x00_eeprom_read,
  899. .write = rt2x00_eeprom_write,
  900. .word_base = EEPROM_BASE,
  901. .word_size = sizeof(u16),
  902. .word_count = EEPROM_SIZE / sizeof(u16),
  903. },
  904. .bbp = {
  905. .read = rt2800_bbp_read,
  906. .write = rt2800_bbp_write,
  907. .word_base = BBP_BASE,
  908. .word_size = sizeof(u8),
  909. .word_count = BBP_SIZE / sizeof(u8),
  910. },
  911. .rf = {
  912. .read = rt2x00_rf_read,
  913. .write = rt2800_rf_write,
  914. .word_base = RF_BASE,
  915. .word_size = sizeof(u32),
  916. .word_count = RF_SIZE / sizeof(u32),
  917. },
  918. .rfcsr = {
  919. .read = rt2800_rfcsr_read,
  920. .write = rt2800_rfcsr_write,
  921. .word_base = RFCSR_BASE,
  922. .word_size = sizeof(u8),
  923. .word_count = RFCSR_SIZE / sizeof(u8),
  924. },
  925. };
  926. EXPORT_SYMBOL_GPL(rt2800_rt2x00debug);
  927. #endif /* CONFIG_RT2X00_LIB_DEBUGFS */
  928. int rt2800_rfkill_poll(struct rt2x00_dev *rt2x00dev)
  929. {
  930. u32 reg;
  931. if (rt2x00_rt(rt2x00dev, RT3290)) {
  932. rt2800_register_read(rt2x00dev, WLAN_FUN_CTRL, &reg);
  933. return rt2x00_get_field32(reg, WLAN_GPIO_IN_BIT0);
  934. } else {
  935. rt2800_register_read(rt2x00dev, GPIO_CTRL, &reg);
  936. return rt2x00_get_field32(reg, GPIO_CTRL_VAL2);
  937. }
  938. }
  939. EXPORT_SYMBOL_GPL(rt2800_rfkill_poll);
  940. #ifdef CONFIG_RT2X00_LIB_LEDS
  941. static void rt2800_brightness_set(struct led_classdev *led_cdev,
  942. enum led_brightness brightness)
  943. {
  944. struct rt2x00_led *led =
  945. container_of(led_cdev, struct rt2x00_led, led_dev);
  946. unsigned int enabled = brightness != LED_OFF;
  947. unsigned int bg_mode =
  948. (enabled && led->rt2x00dev->curr_band == IEEE80211_BAND_2GHZ);
  949. unsigned int polarity =
  950. rt2x00_get_field16(led->rt2x00dev->led_mcu_reg,
  951. EEPROM_FREQ_LED_POLARITY);
  952. unsigned int ledmode =
  953. rt2x00_get_field16(led->rt2x00dev->led_mcu_reg,
  954. EEPROM_FREQ_LED_MODE);
  955. u32 reg;
  956. /* Check for SoC (SOC devices don't support MCU requests) */
  957. if (rt2x00_is_soc(led->rt2x00dev)) {
  958. rt2800_register_read(led->rt2x00dev, LED_CFG, &reg);
  959. /* Set LED Polarity */
  960. rt2x00_set_field32(&reg, LED_CFG_LED_POLAR, polarity);
  961. /* Set LED Mode */
  962. if (led->type == LED_TYPE_RADIO) {
  963. rt2x00_set_field32(&reg, LED_CFG_G_LED_MODE,
  964. enabled ? 3 : 0);
  965. } else if (led->type == LED_TYPE_ASSOC) {
  966. rt2x00_set_field32(&reg, LED_CFG_Y_LED_MODE,
  967. enabled ? 3 : 0);
  968. } else if (led->type == LED_TYPE_QUALITY) {
  969. rt2x00_set_field32(&reg, LED_CFG_R_LED_MODE,
  970. enabled ? 3 : 0);
  971. }
  972. rt2800_register_write(led->rt2x00dev, LED_CFG, reg);
  973. } else {
  974. if (led->type == LED_TYPE_RADIO) {
  975. rt2800_mcu_request(led->rt2x00dev, MCU_LED, 0xff, ledmode,
  976. enabled ? 0x20 : 0);
  977. } else if (led->type == LED_TYPE_ASSOC) {
  978. rt2800_mcu_request(led->rt2x00dev, MCU_LED, 0xff, ledmode,
  979. enabled ? (bg_mode ? 0x60 : 0xa0) : 0x20);
  980. } else if (led->type == LED_TYPE_QUALITY) {
  981. /*
  982. * The brightness is divided into 6 levels (0 - 5),
  983. * The specs tell us the following levels:
  984. * 0, 1 ,3, 7, 15, 31
  985. * to determine the level in a simple way we can simply
  986. * work with bitshifting:
  987. * (1 << level) - 1
  988. */
  989. rt2800_mcu_request(led->rt2x00dev, MCU_LED_STRENGTH, 0xff,
  990. (1 << brightness / (LED_FULL / 6)) - 1,
  991. polarity);
  992. }
  993. }
  994. }
  995. static void rt2800_init_led(struct rt2x00_dev *rt2x00dev,
  996. struct rt2x00_led *led, enum led_type type)
  997. {
  998. led->rt2x00dev = rt2x00dev;
  999. led->type = type;
  1000. led->led_dev.brightness_set = rt2800_brightness_set;
  1001. led->flags = LED_INITIALIZED;
  1002. }
  1003. #endif /* CONFIG_RT2X00_LIB_LEDS */
  1004. /*
  1005. * Configuration handlers.
  1006. */
  1007. static void rt2800_config_wcid(struct rt2x00_dev *rt2x00dev,
  1008. const u8 *address,
  1009. int wcid)
  1010. {
  1011. struct mac_wcid_entry wcid_entry;
  1012. u32 offset;
  1013. offset = MAC_WCID_ENTRY(wcid);
  1014. memset(&wcid_entry, 0xff, sizeof(wcid_entry));
  1015. if (address)
  1016. memcpy(wcid_entry.mac, address, ETH_ALEN);
  1017. rt2800_register_multiwrite(rt2x00dev, offset,
  1018. &wcid_entry, sizeof(wcid_entry));
  1019. }
  1020. static void rt2800_delete_wcid_attr(struct rt2x00_dev *rt2x00dev, int wcid)
  1021. {
  1022. u32 offset;
  1023. offset = MAC_WCID_ATTR_ENTRY(wcid);
  1024. rt2800_register_write(rt2x00dev, offset, 0);
  1025. }
  1026. static void rt2800_config_wcid_attr_bssidx(struct rt2x00_dev *rt2x00dev,
  1027. int wcid, u32 bssidx)
  1028. {
  1029. u32 offset = MAC_WCID_ATTR_ENTRY(wcid);
  1030. u32 reg;
  1031. /*
  1032. * The BSS Idx numbers is split in a main value of 3 bits,
  1033. * and a extended field for adding one additional bit to the value.
  1034. */
  1035. rt2800_register_read(rt2x00dev, offset, &reg);
  1036. rt2x00_set_field32(&reg, MAC_WCID_ATTRIBUTE_BSS_IDX, (bssidx & 0x7));
  1037. rt2x00_set_field32(&reg, MAC_WCID_ATTRIBUTE_BSS_IDX_EXT,
  1038. (bssidx & 0x8) >> 3);
  1039. rt2800_register_write(rt2x00dev, offset, reg);
  1040. }
  1041. static void rt2800_config_wcid_attr_cipher(struct rt2x00_dev *rt2x00dev,
  1042. struct rt2x00lib_crypto *crypto,
  1043. struct ieee80211_key_conf *key)
  1044. {
  1045. struct mac_iveiv_entry iveiv_entry;
  1046. u32 offset;
  1047. u32 reg;
  1048. offset = MAC_WCID_ATTR_ENTRY(key->hw_key_idx);
  1049. if (crypto->cmd == SET_KEY) {
  1050. rt2800_register_read(rt2x00dev, offset, &reg);
  1051. rt2x00_set_field32(&reg, MAC_WCID_ATTRIBUTE_KEYTAB,
  1052. !!(key->flags & IEEE80211_KEY_FLAG_PAIRWISE));
  1053. /*
  1054. * Both the cipher as the BSS Idx numbers are split in a main
  1055. * value of 3 bits, and a extended field for adding one additional
  1056. * bit to the value.
  1057. */
  1058. rt2x00_set_field32(&reg, MAC_WCID_ATTRIBUTE_CIPHER,
  1059. (crypto->cipher & 0x7));
  1060. rt2x00_set_field32(&reg, MAC_WCID_ATTRIBUTE_CIPHER_EXT,
  1061. (crypto->cipher & 0x8) >> 3);
  1062. rt2x00_set_field32(&reg, MAC_WCID_ATTRIBUTE_RX_WIUDF, crypto->cipher);
  1063. rt2800_register_write(rt2x00dev, offset, reg);
  1064. } else {
  1065. /* Delete the cipher without touching the bssidx */
  1066. rt2800_register_read(rt2x00dev, offset, &reg);
  1067. rt2x00_set_field32(&reg, MAC_WCID_ATTRIBUTE_KEYTAB, 0);
  1068. rt2x00_set_field32(&reg, MAC_WCID_ATTRIBUTE_CIPHER, 0);
  1069. rt2x00_set_field32(&reg, MAC_WCID_ATTRIBUTE_CIPHER_EXT, 0);
  1070. rt2x00_set_field32(&reg, MAC_WCID_ATTRIBUTE_RX_WIUDF, 0);
  1071. rt2800_register_write(rt2x00dev, offset, reg);
  1072. }
  1073. offset = MAC_IVEIV_ENTRY(key->hw_key_idx);
  1074. memset(&iveiv_entry, 0, sizeof(iveiv_entry));
  1075. if ((crypto->cipher == CIPHER_TKIP) ||
  1076. (crypto->cipher == CIPHER_TKIP_NO_MIC) ||
  1077. (crypto->cipher == CIPHER_AES))
  1078. iveiv_entry.iv[3] |= 0x20;
  1079. iveiv_entry.iv[3] |= key->keyidx << 6;
  1080. rt2800_register_multiwrite(rt2x00dev, offset,
  1081. &iveiv_entry, sizeof(iveiv_entry));
  1082. }
  1083. int rt2800_config_shared_key(struct rt2x00_dev *rt2x00dev,
  1084. struct rt2x00lib_crypto *crypto,
  1085. struct ieee80211_key_conf *key)
  1086. {
  1087. struct hw_key_entry key_entry;
  1088. struct rt2x00_field32 field;
  1089. u32 offset;
  1090. u32 reg;
  1091. if (crypto->cmd == SET_KEY) {
  1092. key->hw_key_idx = (4 * crypto->bssidx) + key->keyidx;
  1093. memcpy(key_entry.key, crypto->key,
  1094. sizeof(key_entry.key));
  1095. memcpy(key_entry.tx_mic, crypto->tx_mic,
  1096. sizeof(key_entry.tx_mic));
  1097. memcpy(key_entry.rx_mic, crypto->rx_mic,
  1098. sizeof(key_entry.rx_mic));
  1099. offset = SHARED_KEY_ENTRY(key->hw_key_idx);
  1100. rt2800_register_multiwrite(rt2x00dev, offset,
  1101. &key_entry, sizeof(key_entry));
  1102. }
  1103. /*
  1104. * The cipher types are stored over multiple registers
  1105. * starting with SHARED_KEY_MODE_BASE each word will have
  1106. * 32 bits and contains the cipher types for 2 bssidx each.
  1107. * Using the correct defines correctly will cause overhead,
  1108. * so just calculate the correct offset.
  1109. */
  1110. field.bit_offset = 4 * (key->hw_key_idx % 8);
  1111. field.bit_mask = 0x7 << field.bit_offset;
  1112. offset = SHARED_KEY_MODE_ENTRY(key->hw_key_idx / 8);
  1113. rt2800_register_read(rt2x00dev, offset, &reg);
  1114. rt2x00_set_field32(&reg, field,
  1115. (crypto->cmd == SET_KEY) * crypto->cipher);
  1116. rt2800_register_write(rt2x00dev, offset, reg);
  1117. /*
  1118. * Update WCID information
  1119. */
  1120. rt2800_config_wcid(rt2x00dev, crypto->address, key->hw_key_idx);
  1121. rt2800_config_wcid_attr_bssidx(rt2x00dev, key->hw_key_idx,
  1122. crypto->bssidx);
  1123. rt2800_config_wcid_attr_cipher(rt2x00dev, crypto, key);
  1124. return 0;
  1125. }
  1126. EXPORT_SYMBOL_GPL(rt2800_config_shared_key);
  1127. static inline int rt2800_find_wcid(struct rt2x00_dev *rt2x00dev)
  1128. {
  1129. struct mac_wcid_entry wcid_entry;
  1130. int idx;
  1131. u32 offset;
  1132. /*
  1133. * Search for the first free WCID entry and return the corresponding
  1134. * index.
  1135. *
  1136. * Make sure the WCID starts _after_ the last possible shared key
  1137. * entry (>32).
  1138. *
  1139. * Since parts of the pairwise key table might be shared with
  1140. * the beacon frame buffers 6 & 7 we should only write into the
  1141. * first 222 entries.
  1142. */
  1143. for (idx = 33; idx <= 222; idx++) {
  1144. offset = MAC_WCID_ENTRY(idx);
  1145. rt2800_register_multiread(rt2x00dev, offset, &wcid_entry,
  1146. sizeof(wcid_entry));
  1147. if (is_broadcast_ether_addr(wcid_entry.mac))
  1148. return idx;
  1149. }
  1150. /*
  1151. * Use -1 to indicate that we don't have any more space in the WCID
  1152. * table.
  1153. */
  1154. return -1;
  1155. }
  1156. int rt2800_config_pairwise_key(struct rt2x00_dev *rt2x00dev,
  1157. struct rt2x00lib_crypto *crypto,
  1158. struct ieee80211_key_conf *key)
  1159. {
  1160. struct hw_key_entry key_entry;
  1161. u32 offset;
  1162. if (crypto->cmd == SET_KEY) {
  1163. /*
  1164. * Allow key configuration only for STAs that are
  1165. * known by the hw.
  1166. */
  1167. if (crypto->wcid < 0)
  1168. return -ENOSPC;
  1169. key->hw_key_idx = crypto->wcid;
  1170. memcpy(key_entry.key, crypto->key,
  1171. sizeof(key_entry.key));
  1172. memcpy(key_entry.tx_mic, crypto->tx_mic,
  1173. sizeof(key_entry.tx_mic));
  1174. memcpy(key_entry.rx_mic, crypto->rx_mic,
  1175. sizeof(key_entry.rx_mic));
  1176. offset = PAIRWISE_KEY_ENTRY(key->hw_key_idx);
  1177. rt2800_register_multiwrite(rt2x00dev, offset,
  1178. &key_entry, sizeof(key_entry));
  1179. }
  1180. /*
  1181. * Update WCID information
  1182. */
  1183. rt2800_config_wcid_attr_cipher(rt2x00dev, crypto, key);
  1184. return 0;
  1185. }
  1186. EXPORT_SYMBOL_GPL(rt2800_config_pairwise_key);
  1187. int rt2800_sta_add(struct rt2x00_dev *rt2x00dev, struct ieee80211_vif *vif,
  1188. struct ieee80211_sta *sta)
  1189. {
  1190. int wcid;
  1191. struct rt2x00_sta *sta_priv = sta_to_rt2x00_sta(sta);
  1192. /*
  1193. * Find next free WCID.
  1194. */
  1195. wcid = rt2800_find_wcid(rt2x00dev);
  1196. /*
  1197. * Store selected wcid even if it is invalid so that we can
  1198. * later decide if the STA is uploaded into the hw.
  1199. */
  1200. sta_priv->wcid = wcid;
  1201. /*
  1202. * No space left in the device, however, we can still communicate
  1203. * with the STA -> No error.
  1204. */
  1205. if (wcid < 0)
  1206. return 0;
  1207. /*
  1208. * Clean up WCID attributes and write STA address to the device.
  1209. */
  1210. rt2800_delete_wcid_attr(rt2x00dev, wcid);
  1211. rt2800_config_wcid(rt2x00dev, sta->addr, wcid);
  1212. rt2800_config_wcid_attr_bssidx(rt2x00dev, wcid,
  1213. rt2x00lib_get_bssidx(rt2x00dev, vif));
  1214. return 0;
  1215. }
  1216. EXPORT_SYMBOL_GPL(rt2800_sta_add);
  1217. int rt2800_sta_remove(struct rt2x00_dev *rt2x00dev, int wcid)
  1218. {
  1219. /*
  1220. * Remove WCID entry, no need to clean the attributes as they will
  1221. * get renewed when the WCID is reused.
  1222. */
  1223. rt2800_config_wcid(rt2x00dev, NULL, wcid);
  1224. return 0;
  1225. }
  1226. EXPORT_SYMBOL_GPL(rt2800_sta_remove);
  1227. void rt2800_config_filter(struct rt2x00_dev *rt2x00dev,
  1228. const unsigned int filter_flags)
  1229. {
  1230. u32 reg;
  1231. /*
  1232. * Start configuration steps.
  1233. * Note that the version error will always be dropped
  1234. * and broadcast frames will always be accepted since
  1235. * there is no filter for it at this time.
  1236. */
  1237. rt2800_register_read(rt2x00dev, RX_FILTER_CFG, &reg);
  1238. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_CRC_ERROR,
  1239. !(filter_flags & FIF_FCSFAIL));
  1240. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_PHY_ERROR,
  1241. !(filter_flags & FIF_PLCPFAIL));
  1242. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_NOT_TO_ME,
  1243. !(filter_flags & FIF_PROMISC_IN_BSS));
  1244. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_NOT_MY_BSSD, 0);
  1245. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_VER_ERROR, 1);
  1246. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_MULTICAST,
  1247. !(filter_flags & FIF_ALLMULTI));
  1248. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_BROADCAST, 0);
  1249. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_DUPLICATE, 1);
  1250. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_CF_END_ACK,
  1251. !(filter_flags & FIF_CONTROL));
  1252. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_CF_END,
  1253. !(filter_flags & FIF_CONTROL));
  1254. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_ACK,
  1255. !(filter_flags & FIF_CONTROL));
  1256. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_CTS,
  1257. !(filter_flags & FIF_CONTROL));
  1258. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_RTS,
  1259. !(filter_flags & FIF_CONTROL));
  1260. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_PSPOLL,
  1261. !(filter_flags & FIF_PSPOLL));
  1262. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_BA, 0);
  1263. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_BAR,
  1264. !(filter_flags & FIF_CONTROL));
  1265. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_CNTL,
  1266. !(filter_flags & FIF_CONTROL));
  1267. rt2800_register_write(rt2x00dev, RX_FILTER_CFG, reg);
  1268. }
  1269. EXPORT_SYMBOL_GPL(rt2800_config_filter);
  1270. void rt2800_config_intf(struct rt2x00_dev *rt2x00dev, struct rt2x00_intf *intf,
  1271. struct rt2x00intf_conf *conf, const unsigned int flags)
  1272. {
  1273. u32 reg;
  1274. bool update_bssid = false;
  1275. if (flags & CONFIG_UPDATE_TYPE) {
  1276. /*
  1277. * Enable synchronisation.
  1278. */
  1279. rt2800_register_read(rt2x00dev, BCN_TIME_CFG, &reg);
  1280. rt2x00_set_field32(&reg, BCN_TIME_CFG_TSF_SYNC, conf->sync);
  1281. rt2800_register_write(rt2x00dev, BCN_TIME_CFG, reg);
  1282. if (conf->sync == TSF_SYNC_AP_NONE) {
  1283. /*
  1284. * Tune beacon queue transmit parameters for AP mode
  1285. */
  1286. rt2800_register_read(rt2x00dev, TBTT_SYNC_CFG, &reg);
  1287. rt2x00_set_field32(&reg, TBTT_SYNC_CFG_BCN_CWMIN, 0);
  1288. rt2x00_set_field32(&reg, TBTT_SYNC_CFG_BCN_AIFSN, 1);
  1289. rt2x00_set_field32(&reg, TBTT_SYNC_CFG_BCN_EXP_WIN, 32);
  1290. rt2x00_set_field32(&reg, TBTT_SYNC_CFG_TBTT_ADJUST, 0);
  1291. rt2800_register_write(rt2x00dev, TBTT_SYNC_CFG, reg);
  1292. } else {
  1293. rt2800_register_read(rt2x00dev, TBTT_SYNC_CFG, &reg);
  1294. rt2x00_set_field32(&reg, TBTT_SYNC_CFG_BCN_CWMIN, 4);
  1295. rt2x00_set_field32(&reg, TBTT_SYNC_CFG_BCN_AIFSN, 2);
  1296. rt2x00_set_field32(&reg, TBTT_SYNC_CFG_BCN_EXP_WIN, 32);
  1297. rt2x00_set_field32(&reg, TBTT_SYNC_CFG_TBTT_ADJUST, 16);
  1298. rt2800_register_write(rt2x00dev, TBTT_SYNC_CFG, reg);
  1299. }
  1300. }
  1301. if (flags & CONFIG_UPDATE_MAC) {
  1302. if (flags & CONFIG_UPDATE_TYPE &&
  1303. conf->sync == TSF_SYNC_AP_NONE) {
  1304. /*
  1305. * The BSSID register has to be set to our own mac
  1306. * address in AP mode.
  1307. */
  1308. memcpy(conf->bssid, conf->mac, sizeof(conf->mac));
  1309. update_bssid = true;
  1310. }
  1311. if (!is_zero_ether_addr((const u8 *)conf->mac)) {
  1312. reg = le32_to_cpu(conf->mac[1]);
  1313. rt2x00_set_field32(&reg, MAC_ADDR_DW1_UNICAST_TO_ME_MASK, 0xff);
  1314. conf->mac[1] = cpu_to_le32(reg);
  1315. }
  1316. rt2800_register_multiwrite(rt2x00dev, MAC_ADDR_DW0,
  1317. conf->mac, sizeof(conf->mac));
  1318. }
  1319. if ((flags & CONFIG_UPDATE_BSSID) || update_bssid) {
  1320. if (!is_zero_ether_addr((const u8 *)conf->bssid)) {
  1321. reg = le32_to_cpu(conf->bssid[1]);
  1322. rt2x00_set_field32(&reg, MAC_BSSID_DW1_BSS_ID_MASK, 3);
  1323. rt2x00_set_field32(&reg, MAC_BSSID_DW1_BSS_BCN_NUM, 7);
  1324. conf->bssid[1] = cpu_to_le32(reg);
  1325. }
  1326. rt2800_register_multiwrite(rt2x00dev, MAC_BSSID_DW0,
  1327. conf->bssid, sizeof(conf->bssid));
  1328. }
  1329. }
  1330. EXPORT_SYMBOL_GPL(rt2800_config_intf);
  1331. static void rt2800_config_ht_opmode(struct rt2x00_dev *rt2x00dev,
  1332. struct rt2x00lib_erp *erp)
  1333. {
  1334. bool any_sta_nongf = !!(erp->ht_opmode &
  1335. IEEE80211_HT_OP_MODE_NON_GF_STA_PRSNT);
  1336. u8 protection = erp->ht_opmode & IEEE80211_HT_OP_MODE_PROTECTION;
  1337. u8 mm20_mode, mm40_mode, gf20_mode, gf40_mode;
  1338. u16 mm20_rate, mm40_rate, gf20_rate, gf40_rate;
  1339. u32 reg;
  1340. /* default protection rate for HT20: OFDM 24M */
  1341. mm20_rate = gf20_rate = 0x4004;
  1342. /* default protection rate for HT40: duplicate OFDM 24M */
  1343. mm40_rate = gf40_rate = 0x4084;
  1344. switch (protection) {
  1345. case IEEE80211_HT_OP_MODE_PROTECTION_NONE:
  1346. /*
  1347. * All STAs in this BSS are HT20/40 but there might be
  1348. * STAs not supporting greenfield mode.
  1349. * => Disable protection for HT transmissions.
  1350. */
  1351. mm20_mode = mm40_mode = gf20_mode = gf40_mode = 0;
  1352. break;
  1353. case IEEE80211_HT_OP_MODE_PROTECTION_20MHZ:
  1354. /*
  1355. * All STAs in this BSS are HT20 or HT20/40 but there
  1356. * might be STAs not supporting greenfield mode.
  1357. * => Protect all HT40 transmissions.
  1358. */
  1359. mm20_mode = gf20_mode = 0;
  1360. mm40_mode = gf40_mode = 2;
  1361. break;
  1362. case IEEE80211_HT_OP_MODE_PROTECTION_NONMEMBER:
  1363. /*
  1364. * Nonmember protection:
  1365. * According to 802.11n we _should_ protect all
  1366. * HT transmissions (but we don't have to).
  1367. *
  1368. * But if cts_protection is enabled we _shall_ protect
  1369. * all HT transmissions using a CCK rate.
  1370. *
  1371. * And if any station is non GF we _shall_ protect
  1372. * GF transmissions.
  1373. *
  1374. * We decide to protect everything
  1375. * -> fall through to mixed mode.
  1376. */
  1377. case IEEE80211_HT_OP_MODE_PROTECTION_NONHT_MIXED:
  1378. /*
  1379. * Legacy STAs are present
  1380. * => Protect all HT transmissions.
  1381. */
  1382. mm20_mode = mm40_mode = gf20_mode = gf40_mode = 2;
  1383. /*
  1384. * If erp protection is needed we have to protect HT
  1385. * transmissions with CCK 11M long preamble.
  1386. */
  1387. if (erp->cts_protection) {
  1388. /* don't duplicate RTS/CTS in CCK mode */
  1389. mm20_rate = mm40_rate = 0x0003;
  1390. gf20_rate = gf40_rate = 0x0003;
  1391. }
  1392. break;
  1393. }
  1394. /* check for STAs not supporting greenfield mode */
  1395. if (any_sta_nongf)
  1396. gf20_mode = gf40_mode = 2;
  1397. /* Update HT protection config */
  1398. rt2800_register_read(rt2x00dev, MM20_PROT_CFG, &reg);
  1399. rt2x00_set_field32(&reg, MM20_PROT_CFG_PROTECT_RATE, mm20_rate);
  1400. rt2x00_set_field32(&reg, MM20_PROT_CFG_PROTECT_CTRL, mm20_mode);
  1401. rt2800_register_write(rt2x00dev, MM20_PROT_CFG, reg);
  1402. rt2800_register_read(rt2x00dev, MM40_PROT_CFG, &reg);
  1403. rt2x00_set_field32(&reg, MM40_PROT_CFG_PROTECT_RATE, mm40_rate);
  1404. rt2x00_set_field32(&reg, MM40_PROT_CFG_PROTECT_CTRL, mm40_mode);
  1405. rt2800_register_write(rt2x00dev, MM40_PROT_CFG, reg);
  1406. rt2800_register_read(rt2x00dev, GF20_PROT_CFG, &reg);
  1407. rt2x00_set_field32(&reg, GF20_PROT_CFG_PROTECT_RATE, gf20_rate);
  1408. rt2x00_set_field32(&reg, GF20_PROT_CFG_PROTECT_CTRL, gf20_mode);
  1409. rt2800_register_write(rt2x00dev, GF20_PROT_CFG, reg);
  1410. rt2800_register_read(rt2x00dev, GF40_PROT_CFG, &reg);
  1411. rt2x00_set_field32(&reg, GF40_PROT_CFG_PROTECT_RATE, gf40_rate);
  1412. rt2x00_set_field32(&reg, GF40_PROT_CFG_PROTECT_CTRL, gf40_mode);
  1413. rt2800_register_write(rt2x00dev, GF40_PROT_CFG, reg);
  1414. }
  1415. void rt2800_config_erp(struct rt2x00_dev *rt2x00dev, struct rt2x00lib_erp *erp,
  1416. u32 changed)
  1417. {
  1418. u32 reg;
  1419. if (changed & BSS_CHANGED_ERP_PREAMBLE) {
  1420. rt2800_register_read(rt2x00dev, AUTO_RSP_CFG, &reg);
  1421. rt2x00_set_field32(&reg, AUTO_RSP_CFG_BAC_ACK_POLICY,
  1422. !!erp->short_preamble);
  1423. rt2x00_set_field32(&reg, AUTO_RSP_CFG_AR_PREAMBLE,
  1424. !!erp->short_preamble);
  1425. rt2800_register_write(rt2x00dev, AUTO_RSP_CFG, reg);
  1426. }
  1427. if (changed & BSS_CHANGED_ERP_CTS_PROT) {
  1428. rt2800_register_read(rt2x00dev, OFDM_PROT_CFG, &reg);
  1429. rt2x00_set_field32(&reg, OFDM_PROT_CFG_PROTECT_CTRL,
  1430. erp->cts_protection ? 2 : 0);
  1431. rt2800_register_write(rt2x00dev, OFDM_PROT_CFG, reg);
  1432. }
  1433. if (changed & BSS_CHANGED_BASIC_RATES) {
  1434. rt2800_register_write(rt2x00dev, LEGACY_BASIC_RATE,
  1435. erp->basic_rates);
  1436. rt2800_register_write(rt2x00dev, HT_BASIC_RATE, 0x00008003);
  1437. }
  1438. if (changed & BSS_CHANGED_ERP_SLOT) {
  1439. rt2800_register_read(rt2x00dev, BKOFF_SLOT_CFG, &reg);
  1440. rt2x00_set_field32(&reg, BKOFF_SLOT_CFG_SLOT_TIME,
  1441. erp->slot_time);
  1442. rt2800_register_write(rt2x00dev, BKOFF_SLOT_CFG, reg);
  1443. rt2800_register_read(rt2x00dev, XIFS_TIME_CFG, &reg);
  1444. rt2x00_set_field32(&reg, XIFS_TIME_CFG_EIFS, erp->eifs);
  1445. rt2800_register_write(rt2x00dev, XIFS_TIME_CFG, reg);
  1446. }
  1447. if (changed & BSS_CHANGED_BEACON_INT) {
  1448. rt2800_register_read(rt2x00dev, BCN_TIME_CFG, &reg);
  1449. rt2x00_set_field32(&reg, BCN_TIME_CFG_BEACON_INTERVAL,
  1450. erp->beacon_int * 16);
  1451. rt2800_register_write(rt2x00dev, BCN_TIME_CFG, reg);
  1452. }
  1453. if (changed & BSS_CHANGED_HT)
  1454. rt2800_config_ht_opmode(rt2x00dev, erp);
  1455. }
  1456. EXPORT_SYMBOL_GPL(rt2800_config_erp);
  1457. static void rt2800_config_3572bt_ant(struct rt2x00_dev *rt2x00dev)
  1458. {
  1459. u32 reg;
  1460. u16 eeprom;
  1461. u8 led_ctrl, led_g_mode, led_r_mode;
  1462. rt2800_register_read(rt2x00dev, GPIO_SWITCH, &reg);
  1463. if (rt2x00dev->curr_band == IEEE80211_BAND_5GHZ) {
  1464. rt2x00_set_field32(&reg, GPIO_SWITCH_0, 1);
  1465. rt2x00_set_field32(&reg, GPIO_SWITCH_1, 1);
  1466. } else {
  1467. rt2x00_set_field32(&reg, GPIO_SWITCH_0, 0);
  1468. rt2x00_set_field32(&reg, GPIO_SWITCH_1, 0);
  1469. }
  1470. rt2800_register_write(rt2x00dev, GPIO_SWITCH, reg);
  1471. rt2800_register_read(rt2x00dev, LED_CFG, &reg);
  1472. led_g_mode = rt2x00_get_field32(reg, LED_CFG_LED_POLAR) ? 3 : 0;
  1473. led_r_mode = rt2x00_get_field32(reg, LED_CFG_LED_POLAR) ? 0 : 3;
  1474. if (led_g_mode != rt2x00_get_field32(reg, LED_CFG_G_LED_MODE) ||
  1475. led_r_mode != rt2x00_get_field32(reg, LED_CFG_R_LED_MODE)) {
  1476. rt2800_eeprom_read(rt2x00dev, EEPROM_FREQ, &eeprom);
  1477. led_ctrl = rt2x00_get_field16(eeprom, EEPROM_FREQ_LED_MODE);
  1478. if (led_ctrl == 0 || led_ctrl > 0x40) {
  1479. rt2x00_set_field32(&reg, LED_CFG_G_LED_MODE, led_g_mode);
  1480. rt2x00_set_field32(&reg, LED_CFG_R_LED_MODE, led_r_mode);
  1481. rt2800_register_write(rt2x00dev, LED_CFG, reg);
  1482. } else {
  1483. rt2800_mcu_request(rt2x00dev, MCU_BAND_SELECT, 0xff,
  1484. (led_g_mode << 2) | led_r_mode, 1);
  1485. }
  1486. }
  1487. }
  1488. static void rt2800_set_ant_diversity(struct rt2x00_dev *rt2x00dev,
  1489. enum antenna ant)
  1490. {
  1491. u32 reg;
  1492. u8 eesk_pin = (ant == ANTENNA_A) ? 1 : 0;
  1493. u8 gpio_bit3 = (ant == ANTENNA_A) ? 0 : 1;
  1494. if (rt2x00_is_pci(rt2x00dev)) {
  1495. rt2800_register_read(rt2x00dev, E2PROM_CSR, &reg);
  1496. rt2x00_set_field32(&reg, E2PROM_CSR_DATA_CLOCK, eesk_pin);
  1497. rt2800_register_write(rt2x00dev, E2PROM_CSR, reg);
  1498. } else if (rt2x00_is_usb(rt2x00dev))
  1499. rt2800_mcu_request(rt2x00dev, MCU_ANT_SELECT, 0xff,
  1500. eesk_pin, 0);
  1501. rt2800_register_read(rt2x00dev, GPIO_CTRL, &reg);
  1502. rt2x00_set_field32(&reg, GPIO_CTRL_DIR3, 0);
  1503. rt2x00_set_field32(&reg, GPIO_CTRL_VAL3, gpio_bit3);
  1504. rt2800_register_write(rt2x00dev, GPIO_CTRL, reg);
  1505. }
  1506. void rt2800_config_ant(struct rt2x00_dev *rt2x00dev, struct antenna_setup *ant)
  1507. {
  1508. u8 r1;
  1509. u8 r3;
  1510. u16 eeprom;
  1511. rt2800_bbp_read(rt2x00dev, 1, &r1);
  1512. rt2800_bbp_read(rt2x00dev, 3, &r3);
  1513. if (rt2x00_rt(rt2x00dev, RT3572) &&
  1514. test_bit(CAPABILITY_BT_COEXIST, &rt2x00dev->cap_flags))
  1515. rt2800_config_3572bt_ant(rt2x00dev);
  1516. /*
  1517. * Configure the TX antenna.
  1518. */
  1519. switch (ant->tx_chain_num) {
  1520. case 1:
  1521. rt2x00_set_field8(&r1, BBP1_TX_ANTENNA, 0);
  1522. break;
  1523. case 2:
  1524. if (rt2x00_rt(rt2x00dev, RT3572) &&
  1525. test_bit(CAPABILITY_BT_COEXIST, &rt2x00dev->cap_flags))
  1526. rt2x00_set_field8(&r1, BBP1_TX_ANTENNA, 1);
  1527. else
  1528. rt2x00_set_field8(&r1, BBP1_TX_ANTENNA, 2);
  1529. break;
  1530. case 3:
  1531. rt2x00_set_field8(&r1, BBP1_TX_ANTENNA, 2);
  1532. break;
  1533. }
  1534. /*
  1535. * Configure the RX antenna.
  1536. */
  1537. switch (ant->rx_chain_num) {
  1538. case 1:
  1539. if (rt2x00_rt(rt2x00dev, RT3070) ||
  1540. rt2x00_rt(rt2x00dev, RT3090) ||
  1541. rt2x00_rt(rt2x00dev, RT3352) ||
  1542. rt2x00_rt(rt2x00dev, RT3390)) {
  1543. rt2800_eeprom_read(rt2x00dev,
  1544. EEPROM_NIC_CONF1, &eeprom);
  1545. if (rt2x00_get_field16(eeprom,
  1546. EEPROM_NIC_CONF1_ANT_DIVERSITY))
  1547. rt2800_set_ant_diversity(rt2x00dev,
  1548. rt2x00dev->default_ant.rx);
  1549. }
  1550. rt2x00_set_field8(&r3, BBP3_RX_ANTENNA, 0);
  1551. break;
  1552. case 2:
  1553. if (rt2x00_rt(rt2x00dev, RT3572) &&
  1554. test_bit(CAPABILITY_BT_COEXIST, &rt2x00dev->cap_flags)) {
  1555. rt2x00_set_field8(&r3, BBP3_RX_ADC, 1);
  1556. rt2x00_set_field8(&r3, BBP3_RX_ANTENNA,
  1557. rt2x00dev->curr_band == IEEE80211_BAND_5GHZ);
  1558. rt2800_set_ant_diversity(rt2x00dev, ANTENNA_B);
  1559. } else {
  1560. rt2x00_set_field8(&r3, BBP3_RX_ANTENNA, 1);
  1561. }
  1562. break;
  1563. case 3:
  1564. rt2x00_set_field8(&r3, BBP3_RX_ANTENNA, 2);
  1565. break;
  1566. }
  1567. rt2800_bbp_write(rt2x00dev, 3, r3);
  1568. rt2800_bbp_write(rt2x00dev, 1, r1);
  1569. if (rt2x00_rt(rt2x00dev, RT3593)) {
  1570. if (ant->rx_chain_num == 1)
  1571. rt2800_bbp_write(rt2x00dev, 86, 0x00);
  1572. else
  1573. rt2800_bbp_write(rt2x00dev, 86, 0x46);
  1574. }
  1575. }
  1576. EXPORT_SYMBOL_GPL(rt2800_config_ant);
  1577. static void rt2800_config_lna_gain(struct rt2x00_dev *rt2x00dev,
  1578. struct rt2x00lib_conf *libconf)
  1579. {
  1580. u16 eeprom;
  1581. short lna_gain;
  1582. if (libconf->rf.channel <= 14) {
  1583. rt2800_eeprom_read(rt2x00dev, EEPROM_LNA, &eeprom);
  1584. lna_gain = rt2x00_get_field16(eeprom, EEPROM_LNA_BG);
  1585. } else if (libconf->rf.channel <= 64) {
  1586. rt2800_eeprom_read(rt2x00dev, EEPROM_LNA, &eeprom);
  1587. lna_gain = rt2x00_get_field16(eeprom, EEPROM_LNA_A0);
  1588. } else if (libconf->rf.channel <= 128) {
  1589. rt2800_eeprom_read(rt2x00dev, EEPROM_RSSI_BG2, &eeprom);
  1590. lna_gain = rt2x00_get_field16(eeprom, EEPROM_RSSI_BG2_LNA_A1);
  1591. } else {
  1592. rt2800_eeprom_read(rt2x00dev, EEPROM_RSSI_A2, &eeprom);
  1593. lna_gain = rt2x00_get_field16(eeprom, EEPROM_RSSI_A2_LNA_A2);
  1594. }
  1595. rt2x00dev->lna_gain = lna_gain;
  1596. }
  1597. static void rt2800_config_channel_rf2xxx(struct rt2x00_dev *rt2x00dev,
  1598. struct ieee80211_conf *conf,
  1599. struct rf_channel *rf,
  1600. struct channel_info *info)
  1601. {
  1602. rt2x00_set_field32(&rf->rf4, RF4_FREQ_OFFSET, rt2x00dev->freq_offset);
  1603. if (rt2x00dev->default_ant.tx_chain_num == 1)
  1604. rt2x00_set_field32(&rf->rf2, RF2_ANTENNA_TX1, 1);
  1605. if (rt2x00dev->default_ant.rx_chain_num == 1) {
  1606. rt2x00_set_field32(&rf->rf2, RF2_ANTENNA_RX1, 1);
  1607. rt2x00_set_field32(&rf->rf2, RF2_ANTENNA_RX2, 1);
  1608. } else if (rt2x00dev->default_ant.rx_chain_num == 2)
  1609. rt2x00_set_field32(&rf->rf2, RF2_ANTENNA_RX2, 1);
  1610. if (rf->channel > 14) {
  1611. /*
  1612. * When TX power is below 0, we should increase it by 7 to
  1613. * make it a positive value (Minimum value is -7).
  1614. * However this means that values between 0 and 7 have
  1615. * double meaning, and we should set a 7DBm boost flag.
  1616. */
  1617. rt2x00_set_field32(&rf->rf3, RF3_TXPOWER_A_7DBM_BOOST,
  1618. (info->default_power1 >= 0));
  1619. if (info->default_power1 < 0)
  1620. info->default_power1 += 7;
  1621. rt2x00_set_field32(&rf->rf3, RF3_TXPOWER_A, info->default_power1);
  1622. rt2x00_set_field32(&rf->rf4, RF4_TXPOWER_A_7DBM_BOOST,
  1623. (info->default_power2 >= 0));
  1624. if (info->default_power2 < 0)
  1625. info->default_power2 += 7;
  1626. rt2x00_set_field32(&rf->rf4, RF4_TXPOWER_A, info->default_power2);
  1627. } else {
  1628. rt2x00_set_field32(&rf->rf3, RF3_TXPOWER_G, info->default_power1);
  1629. rt2x00_set_field32(&rf->rf4, RF4_TXPOWER_G, info->default_power2);
  1630. }
  1631. rt2x00_set_field32(&rf->rf4, RF4_HT40, conf_is_ht40(conf));
  1632. rt2800_rf_write(rt2x00dev, 1, rf->rf1);
  1633. rt2800_rf_write(rt2x00dev, 2, rf->rf2);
  1634. rt2800_rf_write(rt2x00dev, 3, rf->rf3 & ~0x00000004);
  1635. rt2800_rf_write(rt2x00dev, 4, rf->rf4);
  1636. udelay(200);
  1637. rt2800_rf_write(rt2x00dev, 1, rf->rf1);
  1638. rt2800_rf_write(rt2x00dev, 2, rf->rf2);
  1639. rt2800_rf_write(rt2x00dev, 3, rf->rf3 | 0x00000004);
  1640. rt2800_rf_write(rt2x00dev, 4, rf->rf4);
  1641. udelay(200);
  1642. rt2800_rf_write(rt2x00dev, 1, rf->rf1);
  1643. rt2800_rf_write(rt2x00dev, 2, rf->rf2);
  1644. rt2800_rf_write(rt2x00dev, 3, rf->rf3 & ~0x00000004);
  1645. rt2800_rf_write(rt2x00dev, 4, rf->rf4);
  1646. }
  1647. static void rt2800_config_channel_rf3xxx(struct rt2x00_dev *rt2x00dev,
  1648. struct ieee80211_conf *conf,
  1649. struct rf_channel *rf,
  1650. struct channel_info *info)
  1651. {
  1652. struct rt2800_drv_data *drv_data = rt2x00dev->drv_data;
  1653. u8 rfcsr, calib_tx, calib_rx;
  1654. rt2800_rfcsr_write(rt2x00dev, 2, rf->rf1);
  1655. rt2800_rfcsr_read(rt2x00dev, 3, &rfcsr);
  1656. rt2x00_set_field8(&rfcsr, RFCSR3_K, rf->rf3);
  1657. rt2800_rfcsr_write(rt2x00dev, 3, rfcsr);
  1658. rt2800_rfcsr_read(rt2x00dev, 6, &rfcsr);
  1659. rt2x00_set_field8(&rfcsr, RFCSR6_R1, rf->rf2);
  1660. rt2800_rfcsr_write(rt2x00dev, 6, rfcsr);
  1661. rt2800_rfcsr_read(rt2x00dev, 12, &rfcsr);
  1662. rt2x00_set_field8(&rfcsr, RFCSR12_TX_POWER, info->default_power1);
  1663. rt2800_rfcsr_write(rt2x00dev, 12, rfcsr);
  1664. rt2800_rfcsr_read(rt2x00dev, 13, &rfcsr);
  1665. rt2x00_set_field8(&rfcsr, RFCSR13_TX_POWER, info->default_power2);
  1666. rt2800_rfcsr_write(rt2x00dev, 13, rfcsr);
  1667. rt2800_rfcsr_read(rt2x00dev, 1, &rfcsr);
  1668. rt2x00_set_field8(&rfcsr, RFCSR1_RX0_PD, 0);
  1669. rt2x00_set_field8(&rfcsr, RFCSR1_RX1_PD,
  1670. rt2x00dev->default_ant.rx_chain_num <= 1);
  1671. rt2x00_set_field8(&rfcsr, RFCSR1_RX2_PD,
  1672. rt2x00dev->default_ant.rx_chain_num <= 2);
  1673. rt2x00_set_field8(&rfcsr, RFCSR1_TX0_PD, 0);
  1674. rt2x00_set_field8(&rfcsr, RFCSR1_TX1_PD,
  1675. rt2x00dev->default_ant.tx_chain_num <= 1);
  1676. rt2x00_set_field8(&rfcsr, RFCSR1_TX2_PD,
  1677. rt2x00dev->default_ant.tx_chain_num <= 2);
  1678. rt2800_rfcsr_write(rt2x00dev, 1, rfcsr);
  1679. rt2800_rfcsr_read(rt2x00dev, 30, &rfcsr);
  1680. rt2x00_set_field8(&rfcsr, RFCSR30_RF_CALIBRATION, 1);
  1681. rt2800_rfcsr_write(rt2x00dev, 30, rfcsr);
  1682. msleep(1);
  1683. rt2x00_set_field8(&rfcsr, RFCSR30_RF_CALIBRATION, 0);
  1684. rt2800_rfcsr_write(rt2x00dev, 30, rfcsr);
  1685. rt2800_rfcsr_read(rt2x00dev, 23, &rfcsr);
  1686. rt2x00_set_field8(&rfcsr, RFCSR23_FREQ_OFFSET, rt2x00dev->freq_offset);
  1687. rt2800_rfcsr_write(rt2x00dev, 23, rfcsr);
  1688. if (rt2x00_rt(rt2x00dev, RT3390)) {
  1689. calib_tx = conf_is_ht40(conf) ? 0x68 : 0x4f;
  1690. calib_rx = conf_is_ht40(conf) ? 0x6f : 0x4f;
  1691. } else {
  1692. if (conf_is_ht40(conf)) {
  1693. calib_tx = drv_data->calibration_bw40;
  1694. calib_rx = drv_data->calibration_bw40;
  1695. } else {
  1696. calib_tx = drv_data->calibration_bw20;
  1697. calib_rx = drv_data->calibration_bw20;
  1698. }
  1699. }
  1700. rt2800_rfcsr_read(rt2x00dev, 24, &rfcsr);
  1701. rt2x00_set_field8(&rfcsr, RFCSR24_TX_CALIB, calib_tx);
  1702. rt2800_rfcsr_write(rt2x00dev, 24, rfcsr);
  1703. rt2800_rfcsr_read(rt2x00dev, 31, &rfcsr);
  1704. rt2x00_set_field8(&rfcsr, RFCSR31_RX_CALIB, calib_rx);
  1705. rt2800_rfcsr_write(rt2x00dev, 31, rfcsr);
  1706. rt2800_rfcsr_read(rt2x00dev, 7, &rfcsr);
  1707. rt2x00_set_field8(&rfcsr, RFCSR7_RF_TUNING, 1);
  1708. rt2800_rfcsr_write(rt2x00dev, 7, rfcsr);
  1709. rt2800_rfcsr_read(rt2x00dev, 30, &rfcsr);
  1710. rt2x00_set_field8(&rfcsr, RFCSR30_RF_CALIBRATION, 1);
  1711. rt2800_rfcsr_write(rt2x00dev, 30, rfcsr);
  1712. msleep(1);
  1713. rt2x00_set_field8(&rfcsr, RFCSR30_RF_CALIBRATION, 0);
  1714. rt2800_rfcsr_write(rt2x00dev, 30, rfcsr);
  1715. }
  1716. static void rt2800_config_channel_rf3052(struct rt2x00_dev *rt2x00dev,
  1717. struct ieee80211_conf *conf,
  1718. struct rf_channel *rf,
  1719. struct channel_info *info)
  1720. {
  1721. struct rt2800_drv_data *drv_data = rt2x00dev->drv_data;
  1722. u8 rfcsr;
  1723. u32 reg;
  1724. if (rf->channel <= 14) {
  1725. rt2800_bbp_write(rt2x00dev, 25, drv_data->bbp25);
  1726. rt2800_bbp_write(rt2x00dev, 26, drv_data->bbp26);
  1727. } else {
  1728. rt2800_bbp_write(rt2x00dev, 25, 0x09);
  1729. rt2800_bbp_write(rt2x00dev, 26, 0xff);
  1730. }
  1731. rt2800_rfcsr_write(rt2x00dev, 2, rf->rf1);
  1732. rt2800_rfcsr_write(rt2x00dev, 3, rf->rf3);
  1733. rt2800_rfcsr_read(rt2x00dev, 6, &rfcsr);
  1734. rt2x00_set_field8(&rfcsr, RFCSR6_R1, rf->rf2);
  1735. if (rf->channel <= 14)
  1736. rt2x00_set_field8(&rfcsr, RFCSR6_TXDIV, 2);
  1737. else
  1738. rt2x00_set_field8(&rfcsr, RFCSR6_TXDIV, 1);
  1739. rt2800_rfcsr_write(rt2x00dev, 6, rfcsr);
  1740. rt2800_rfcsr_read(rt2x00dev, 5, &rfcsr);
  1741. if (rf->channel <= 14)
  1742. rt2x00_set_field8(&rfcsr, RFCSR5_R1, 1);
  1743. else
  1744. rt2x00_set_field8(&rfcsr, RFCSR5_R1, 2);
  1745. rt2800_rfcsr_write(rt2x00dev, 5, rfcsr);
  1746. rt2800_rfcsr_read(rt2x00dev, 12, &rfcsr);
  1747. if (rf->channel <= 14) {
  1748. rt2x00_set_field8(&rfcsr, RFCSR12_DR0, 3);
  1749. rt2x00_set_field8(&rfcsr, RFCSR12_TX_POWER,
  1750. info->default_power1);
  1751. } else {
  1752. rt2x00_set_field8(&rfcsr, RFCSR12_DR0, 7);
  1753. rt2x00_set_field8(&rfcsr, RFCSR12_TX_POWER,
  1754. (info->default_power1 & 0x3) |
  1755. ((info->default_power1 & 0xC) << 1));
  1756. }
  1757. rt2800_rfcsr_write(rt2x00dev, 12, rfcsr);
  1758. rt2800_rfcsr_read(rt2x00dev, 13, &rfcsr);
  1759. if (rf->channel <= 14) {
  1760. rt2x00_set_field8(&rfcsr, RFCSR13_DR0, 3);
  1761. rt2x00_set_field8(&rfcsr, RFCSR13_TX_POWER,
  1762. info->default_power2);
  1763. } else {
  1764. rt2x00_set_field8(&rfcsr, RFCSR13_DR0, 7);
  1765. rt2x00_set_field8(&rfcsr, RFCSR13_TX_POWER,
  1766. (info->default_power2 & 0x3) |
  1767. ((info->default_power2 & 0xC) << 1));
  1768. }
  1769. rt2800_rfcsr_write(rt2x00dev, 13, rfcsr);
  1770. rt2800_rfcsr_read(rt2x00dev, 1, &rfcsr);
  1771. rt2x00_set_field8(&rfcsr, RFCSR1_RX0_PD, 0);
  1772. rt2x00_set_field8(&rfcsr, RFCSR1_TX0_PD, 0);
  1773. rt2x00_set_field8(&rfcsr, RFCSR1_RX1_PD, 0);
  1774. rt2x00_set_field8(&rfcsr, RFCSR1_TX1_PD, 0);
  1775. rt2x00_set_field8(&rfcsr, RFCSR1_RX2_PD, 0);
  1776. rt2x00_set_field8(&rfcsr, RFCSR1_TX2_PD, 0);
  1777. if (test_bit(CAPABILITY_BT_COEXIST, &rt2x00dev->cap_flags)) {
  1778. if (rf->channel <= 14) {
  1779. rt2x00_set_field8(&rfcsr, RFCSR1_RX0_PD, 1);
  1780. rt2x00_set_field8(&rfcsr, RFCSR1_TX0_PD, 1);
  1781. }
  1782. rt2x00_set_field8(&rfcsr, RFCSR1_RX2_PD, 1);
  1783. rt2x00_set_field8(&rfcsr, RFCSR1_TX2_PD, 1);
  1784. } else {
  1785. switch (rt2x00dev->default_ant.tx_chain_num) {
  1786. case 1:
  1787. rt2x00_set_field8(&rfcsr, RFCSR1_TX1_PD, 1);
  1788. case 2:
  1789. rt2x00_set_field8(&rfcsr, RFCSR1_TX2_PD, 1);
  1790. break;
  1791. }
  1792. switch (rt2x00dev->default_ant.rx_chain_num) {
  1793. case 1:
  1794. rt2x00_set_field8(&rfcsr, RFCSR1_RX1_PD, 1);
  1795. case 2:
  1796. rt2x00_set_field8(&rfcsr, RFCSR1_RX2_PD, 1);
  1797. break;
  1798. }
  1799. }
  1800. rt2800_rfcsr_write(rt2x00dev, 1, rfcsr);
  1801. rt2800_rfcsr_read(rt2x00dev, 23, &rfcsr);
  1802. rt2x00_set_field8(&rfcsr, RFCSR23_FREQ_OFFSET, rt2x00dev->freq_offset);
  1803. rt2800_rfcsr_write(rt2x00dev, 23, rfcsr);
  1804. if (conf_is_ht40(conf)) {
  1805. rt2800_rfcsr_write(rt2x00dev, 24, drv_data->calibration_bw40);
  1806. rt2800_rfcsr_write(rt2x00dev, 31, drv_data->calibration_bw40);
  1807. } else {
  1808. rt2800_rfcsr_write(rt2x00dev, 24, drv_data->calibration_bw20);
  1809. rt2800_rfcsr_write(rt2x00dev, 31, drv_data->calibration_bw20);
  1810. }
  1811. if (rf->channel <= 14) {
  1812. rt2800_rfcsr_write(rt2x00dev, 7, 0xd8);
  1813. rt2800_rfcsr_write(rt2x00dev, 9, 0xc3);
  1814. rt2800_rfcsr_write(rt2x00dev, 10, 0xf1);
  1815. rt2800_rfcsr_write(rt2x00dev, 11, 0xb9);
  1816. rt2800_rfcsr_write(rt2x00dev, 15, 0x53);
  1817. rfcsr = 0x4c;
  1818. rt2x00_set_field8(&rfcsr, RFCSR16_TXMIXER_GAIN,
  1819. drv_data->txmixer_gain_24g);
  1820. rt2800_rfcsr_write(rt2x00dev, 16, rfcsr);
  1821. rt2800_rfcsr_write(rt2x00dev, 17, 0x23);
  1822. rt2800_rfcsr_write(rt2x00dev, 19, 0x93);
  1823. rt2800_rfcsr_write(rt2x00dev, 20, 0xb3);
  1824. rt2800_rfcsr_write(rt2x00dev, 25, 0x15);
  1825. rt2800_rfcsr_write(rt2x00dev, 26, 0x85);
  1826. rt2800_rfcsr_write(rt2x00dev, 27, 0x00);
  1827. rt2800_rfcsr_write(rt2x00dev, 29, 0x9b);
  1828. } else {
  1829. rt2800_rfcsr_read(rt2x00dev, 7, &rfcsr);
  1830. rt2x00_set_field8(&rfcsr, RFCSR7_BIT2, 1);
  1831. rt2x00_set_field8(&rfcsr, RFCSR7_BIT3, 0);
  1832. rt2x00_set_field8(&rfcsr, RFCSR7_BIT4, 1);
  1833. rt2x00_set_field8(&rfcsr, RFCSR7_BITS67, 0);
  1834. rt2800_rfcsr_write(rt2x00dev, 7, rfcsr);
  1835. rt2800_rfcsr_write(rt2x00dev, 9, 0xc0);
  1836. rt2800_rfcsr_write(rt2x00dev, 10, 0xf1);
  1837. rt2800_rfcsr_write(rt2x00dev, 11, 0x00);
  1838. rt2800_rfcsr_write(rt2x00dev, 15, 0x43);
  1839. rfcsr = 0x7a;
  1840. rt2x00_set_field8(&rfcsr, RFCSR16_TXMIXER_GAIN,
  1841. drv_data->txmixer_gain_5g);
  1842. rt2800_rfcsr_write(rt2x00dev, 16, rfcsr);
  1843. rt2800_rfcsr_write(rt2x00dev, 17, 0x23);
  1844. if (rf->channel <= 64) {
  1845. rt2800_rfcsr_write(rt2x00dev, 19, 0xb7);
  1846. rt2800_rfcsr_write(rt2x00dev, 20, 0xf6);
  1847. rt2800_rfcsr_write(rt2x00dev, 25, 0x3d);
  1848. } else if (rf->channel <= 128) {
  1849. rt2800_rfcsr_write(rt2x00dev, 19, 0x74);
  1850. rt2800_rfcsr_write(rt2x00dev, 20, 0xf4);
  1851. rt2800_rfcsr_write(rt2x00dev, 25, 0x01);
  1852. } else {
  1853. rt2800_rfcsr_write(rt2x00dev, 19, 0x72);
  1854. rt2800_rfcsr_write(rt2x00dev, 20, 0xf3);
  1855. rt2800_rfcsr_write(rt2x00dev, 25, 0x01);
  1856. }
  1857. rt2800_rfcsr_write(rt2x00dev, 26, 0x87);
  1858. rt2800_rfcsr_write(rt2x00dev, 27, 0x01);
  1859. rt2800_rfcsr_write(rt2x00dev, 29, 0x9f);
  1860. }
  1861. rt2800_register_read(rt2x00dev, GPIO_CTRL, &reg);
  1862. rt2x00_set_field32(&reg, GPIO_CTRL_DIR7, 0);
  1863. if (rf->channel <= 14)
  1864. rt2x00_set_field32(&reg, GPIO_CTRL_VAL7, 1);
  1865. else
  1866. rt2x00_set_field32(&reg, GPIO_CTRL_VAL7, 0);
  1867. rt2800_register_write(rt2x00dev, GPIO_CTRL, reg);
  1868. rt2800_rfcsr_read(rt2x00dev, 7, &rfcsr);
  1869. rt2x00_set_field8(&rfcsr, RFCSR7_RF_TUNING, 1);
  1870. rt2800_rfcsr_write(rt2x00dev, 7, rfcsr);
  1871. }
  1872. #define POWER_BOUND 0x27
  1873. #define POWER_BOUND_5G 0x2b
  1874. #define FREQ_OFFSET_BOUND 0x5f
  1875. static void rt2800_adjust_freq_offset(struct rt2x00_dev *rt2x00dev)
  1876. {
  1877. u8 rfcsr;
  1878. rt2800_rfcsr_read(rt2x00dev, 17, &rfcsr);
  1879. if (rt2x00dev->freq_offset > FREQ_OFFSET_BOUND)
  1880. rt2x00_set_field8(&rfcsr, RFCSR17_CODE, FREQ_OFFSET_BOUND);
  1881. else
  1882. rt2x00_set_field8(&rfcsr, RFCSR17_CODE, rt2x00dev->freq_offset);
  1883. rt2800_rfcsr_write(rt2x00dev, 17, rfcsr);
  1884. }
  1885. static void rt2800_config_channel_rf3290(struct rt2x00_dev *rt2x00dev,
  1886. struct ieee80211_conf *conf,
  1887. struct rf_channel *rf,
  1888. struct channel_info *info)
  1889. {
  1890. u8 rfcsr;
  1891. rt2800_rfcsr_write(rt2x00dev, 8, rf->rf1);
  1892. rt2800_rfcsr_write(rt2x00dev, 9, rf->rf3);
  1893. rt2800_rfcsr_read(rt2x00dev, 11, &rfcsr);
  1894. rt2x00_set_field8(&rfcsr, RFCSR11_R, rf->rf2);
  1895. rt2800_rfcsr_write(rt2x00dev, 11, rfcsr);
  1896. rt2800_rfcsr_read(rt2x00dev, 49, &rfcsr);
  1897. if (info->default_power1 > POWER_BOUND)
  1898. rt2x00_set_field8(&rfcsr, RFCSR49_TX, POWER_BOUND);
  1899. else
  1900. rt2x00_set_field8(&rfcsr, RFCSR49_TX, info->default_power1);
  1901. rt2800_rfcsr_write(rt2x00dev, 49, rfcsr);
  1902. rt2800_adjust_freq_offset(rt2x00dev);
  1903. if (rf->channel <= 14) {
  1904. if (rf->channel == 6)
  1905. rt2800_bbp_write(rt2x00dev, 68, 0x0c);
  1906. else
  1907. rt2800_bbp_write(rt2x00dev, 68, 0x0b);
  1908. if (rf->channel >= 1 && rf->channel <= 6)
  1909. rt2800_bbp_write(rt2x00dev, 59, 0x0f);
  1910. else if (rf->channel >= 7 && rf->channel <= 11)
  1911. rt2800_bbp_write(rt2x00dev, 59, 0x0e);
  1912. else if (rf->channel >= 12 && rf->channel <= 14)
  1913. rt2800_bbp_write(rt2x00dev, 59, 0x0d);
  1914. }
  1915. }
  1916. static void rt2800_config_channel_rf3322(struct rt2x00_dev *rt2x00dev,
  1917. struct ieee80211_conf *conf,
  1918. struct rf_channel *rf,
  1919. struct channel_info *info)
  1920. {
  1921. u8 rfcsr;
  1922. rt2800_rfcsr_write(rt2x00dev, 8, rf->rf1);
  1923. rt2800_rfcsr_write(rt2x00dev, 9, rf->rf3);
  1924. rt2800_rfcsr_write(rt2x00dev, 11, 0x42);
  1925. rt2800_rfcsr_write(rt2x00dev, 12, 0x1c);
  1926. rt2800_rfcsr_write(rt2x00dev, 13, 0x00);
  1927. if (info->default_power1 > POWER_BOUND)
  1928. rt2800_rfcsr_write(rt2x00dev, 47, POWER_BOUND);
  1929. else
  1930. rt2800_rfcsr_write(rt2x00dev, 47, info->default_power1);
  1931. if (info->default_power2 > POWER_BOUND)
  1932. rt2800_rfcsr_write(rt2x00dev, 48, POWER_BOUND);
  1933. else
  1934. rt2800_rfcsr_write(rt2x00dev, 48, info->default_power2);
  1935. rt2800_adjust_freq_offset(rt2x00dev);
  1936. rt2800_rfcsr_read(rt2x00dev, 1, &rfcsr);
  1937. rt2x00_set_field8(&rfcsr, RFCSR1_RX0_PD, 1);
  1938. rt2x00_set_field8(&rfcsr, RFCSR1_TX0_PD, 1);
  1939. if ( rt2x00dev->default_ant.tx_chain_num == 2 )
  1940. rt2x00_set_field8(&rfcsr, RFCSR1_TX1_PD, 1);
  1941. else
  1942. rt2x00_set_field8(&rfcsr, RFCSR1_TX1_PD, 0);
  1943. if ( rt2x00dev->default_ant.rx_chain_num == 2 )
  1944. rt2x00_set_field8(&rfcsr, RFCSR1_RX1_PD, 1);
  1945. else
  1946. rt2x00_set_field8(&rfcsr, RFCSR1_RX1_PD, 0);
  1947. rt2x00_set_field8(&rfcsr, RFCSR1_RX2_PD, 0);
  1948. rt2x00_set_field8(&rfcsr, RFCSR1_TX2_PD, 0);
  1949. rt2800_rfcsr_write(rt2x00dev, 1, rfcsr);
  1950. rt2800_rfcsr_write(rt2x00dev, 31, 80);
  1951. }
  1952. static void rt2800_config_channel_rf53xx(struct rt2x00_dev *rt2x00dev,
  1953. struct ieee80211_conf *conf,
  1954. struct rf_channel *rf,
  1955. struct channel_info *info)
  1956. {
  1957. u8 rfcsr;
  1958. rt2800_rfcsr_write(rt2x00dev, 8, rf->rf1);
  1959. rt2800_rfcsr_write(rt2x00dev, 9, rf->rf3);
  1960. rt2800_rfcsr_read(rt2x00dev, 11, &rfcsr);
  1961. rt2x00_set_field8(&rfcsr, RFCSR11_R, rf->rf2);
  1962. rt2800_rfcsr_write(rt2x00dev, 11, rfcsr);
  1963. rt2800_rfcsr_read(rt2x00dev, 49, &rfcsr);
  1964. if (info->default_power1 > POWER_BOUND)
  1965. rt2x00_set_field8(&rfcsr, RFCSR49_TX, POWER_BOUND);
  1966. else
  1967. rt2x00_set_field8(&rfcsr, RFCSR49_TX, info->default_power1);
  1968. rt2800_rfcsr_write(rt2x00dev, 49, rfcsr);
  1969. if (rt2x00_rt(rt2x00dev, RT5392)) {
  1970. rt2800_rfcsr_read(rt2x00dev, 50, &rfcsr);
  1971. if (info->default_power1 > POWER_BOUND)
  1972. rt2x00_set_field8(&rfcsr, RFCSR50_TX, POWER_BOUND);
  1973. else
  1974. rt2x00_set_field8(&rfcsr, RFCSR50_TX,
  1975. info->default_power2);
  1976. rt2800_rfcsr_write(rt2x00dev, 50, rfcsr);
  1977. }
  1978. rt2800_rfcsr_read(rt2x00dev, 1, &rfcsr);
  1979. if (rt2x00_rt(rt2x00dev, RT5392)) {
  1980. rt2x00_set_field8(&rfcsr, RFCSR1_RX1_PD, 1);
  1981. rt2x00_set_field8(&rfcsr, RFCSR1_TX1_PD, 1);
  1982. }
  1983. rt2x00_set_field8(&rfcsr, RFCSR1_RF_BLOCK_EN, 1);
  1984. rt2x00_set_field8(&rfcsr, RFCSR1_PLL_PD, 1);
  1985. rt2x00_set_field8(&rfcsr, RFCSR1_RX0_PD, 1);
  1986. rt2x00_set_field8(&rfcsr, RFCSR1_TX0_PD, 1);
  1987. rt2800_rfcsr_write(rt2x00dev, 1, rfcsr);
  1988. rt2800_adjust_freq_offset(rt2x00dev);
  1989. if (rf->channel <= 14) {
  1990. int idx = rf->channel-1;
  1991. if (test_bit(CAPABILITY_BT_COEXIST, &rt2x00dev->cap_flags)) {
  1992. if (rt2x00_rt_rev_gte(rt2x00dev, RT5390, REV_RT5390F)) {
  1993. /* r55/r59 value array of channel 1~14 */
  1994. static const char r55_bt_rev[] = {0x83, 0x83,
  1995. 0x83, 0x73, 0x73, 0x63, 0x53, 0x53,
  1996. 0x53, 0x43, 0x43, 0x43, 0x43, 0x43};
  1997. static const char r59_bt_rev[] = {0x0e, 0x0e,
  1998. 0x0e, 0x0e, 0x0e, 0x0b, 0x0a, 0x09,
  1999. 0x07, 0x07, 0x07, 0x07, 0x07, 0x07};
  2000. rt2800_rfcsr_write(rt2x00dev, 55,
  2001. r55_bt_rev[idx]);
  2002. rt2800_rfcsr_write(rt2x00dev, 59,
  2003. r59_bt_rev[idx]);
  2004. } else {
  2005. static const char r59_bt[] = {0x8b, 0x8b, 0x8b,
  2006. 0x8b, 0x8b, 0x8b, 0x8b, 0x8a, 0x89,
  2007. 0x88, 0x88, 0x86, 0x85, 0x84};
  2008. rt2800_rfcsr_write(rt2x00dev, 59, r59_bt[idx]);
  2009. }
  2010. } else {
  2011. if (rt2x00_rt_rev_gte(rt2x00dev, RT5390, REV_RT5390F)) {
  2012. static const char r55_nonbt_rev[] = {0x23, 0x23,
  2013. 0x23, 0x23, 0x13, 0x13, 0x03, 0x03,
  2014. 0x03, 0x03, 0x03, 0x03, 0x03, 0x03};
  2015. static const char r59_nonbt_rev[] = {0x07, 0x07,
  2016. 0x07, 0x07, 0x07, 0x07, 0x07, 0x07,
  2017. 0x07, 0x07, 0x06, 0x05, 0x04, 0x04};
  2018. rt2800_rfcsr_write(rt2x00dev, 55,
  2019. r55_nonbt_rev[idx]);
  2020. rt2800_rfcsr_write(rt2x00dev, 59,
  2021. r59_nonbt_rev[idx]);
  2022. } else if (rt2x00_rt(rt2x00dev, RT5390) ||
  2023. rt2x00_rt(rt2x00dev, RT5392)) {
  2024. static const char r59_non_bt[] = {0x8f, 0x8f,
  2025. 0x8f, 0x8f, 0x8f, 0x8f, 0x8f, 0x8d,
  2026. 0x8a, 0x88, 0x88, 0x87, 0x87, 0x86};
  2027. rt2800_rfcsr_write(rt2x00dev, 59,
  2028. r59_non_bt[idx]);
  2029. }
  2030. }
  2031. }
  2032. }
  2033. static void rt2800_config_channel_rf55xx(struct rt2x00_dev *rt2x00dev,
  2034. struct ieee80211_conf *conf,
  2035. struct rf_channel *rf,
  2036. struct channel_info *info)
  2037. {
  2038. u8 rfcsr, ep_reg;
  2039. u32 reg;
  2040. int power_bound;
  2041. /* TODO */
  2042. const bool is_11b = false;
  2043. const bool is_type_ep = false;
  2044. rt2800_register_read(rt2x00dev, LDO_CFG0, &reg);
  2045. rt2x00_set_field32(&reg, LDO_CFG0_LDO_CORE_VLEVEL,
  2046. (rf->channel > 14 || conf_is_ht40(conf)) ? 5 : 0);
  2047. rt2800_register_write(rt2x00dev, LDO_CFG0, reg);
  2048. /* Order of values on rf_channel entry: N, K, mod, R */
  2049. rt2800_rfcsr_write(rt2x00dev, 8, rf->rf1 & 0xff);
  2050. rt2800_rfcsr_read(rt2x00dev, 9, &rfcsr);
  2051. rt2x00_set_field8(&rfcsr, RFCSR9_K, rf->rf2 & 0xf);
  2052. rt2x00_set_field8(&rfcsr, RFCSR9_N, (rf->rf1 & 0x100) >> 8);
  2053. rt2x00_set_field8(&rfcsr, RFCSR9_MOD, ((rf->rf3 - 8) & 0x4) >> 2);
  2054. rt2800_rfcsr_write(rt2x00dev, 9, rfcsr);
  2055. rt2800_rfcsr_read(rt2x00dev, 11, &rfcsr);
  2056. rt2x00_set_field8(&rfcsr, RFCSR11_R, rf->rf4 - 1);
  2057. rt2x00_set_field8(&rfcsr, RFCSR11_MOD, (rf->rf3 - 8) & 0x3);
  2058. rt2800_rfcsr_write(rt2x00dev, 11, rfcsr);
  2059. if (rf->channel <= 14) {
  2060. rt2800_rfcsr_write(rt2x00dev, 10, 0x90);
  2061. /* FIXME: RF11 owerwrite ? */
  2062. rt2800_rfcsr_write(rt2x00dev, 11, 0x4A);
  2063. rt2800_rfcsr_write(rt2x00dev, 12, 0x52);
  2064. rt2800_rfcsr_write(rt2x00dev, 13, 0x42);
  2065. rt2800_rfcsr_write(rt2x00dev, 22, 0x40);
  2066. rt2800_rfcsr_write(rt2x00dev, 24, 0x4A);
  2067. rt2800_rfcsr_write(rt2x00dev, 25, 0x80);
  2068. rt2800_rfcsr_write(rt2x00dev, 27, 0x42);
  2069. rt2800_rfcsr_write(rt2x00dev, 36, 0x80);
  2070. rt2800_rfcsr_write(rt2x00dev, 37, 0x08);
  2071. rt2800_rfcsr_write(rt2x00dev, 38, 0x89);
  2072. rt2800_rfcsr_write(rt2x00dev, 39, 0x1B);
  2073. rt2800_rfcsr_write(rt2x00dev, 40, 0x0D);
  2074. rt2800_rfcsr_write(rt2x00dev, 41, 0x9B);
  2075. rt2800_rfcsr_write(rt2x00dev, 42, 0xD5);
  2076. rt2800_rfcsr_write(rt2x00dev, 43, 0x72);
  2077. rt2800_rfcsr_write(rt2x00dev, 44, 0x0E);
  2078. rt2800_rfcsr_write(rt2x00dev, 45, 0xA2);
  2079. rt2800_rfcsr_write(rt2x00dev, 46, 0x6B);
  2080. rt2800_rfcsr_write(rt2x00dev, 48, 0x10);
  2081. rt2800_rfcsr_write(rt2x00dev, 51, 0x3E);
  2082. rt2800_rfcsr_write(rt2x00dev, 52, 0x48);
  2083. rt2800_rfcsr_write(rt2x00dev, 54, 0x38);
  2084. rt2800_rfcsr_write(rt2x00dev, 56, 0xA1);
  2085. rt2800_rfcsr_write(rt2x00dev, 57, 0x00);
  2086. rt2800_rfcsr_write(rt2x00dev, 58, 0x39);
  2087. rt2800_rfcsr_write(rt2x00dev, 60, 0x45);
  2088. rt2800_rfcsr_write(rt2x00dev, 61, 0x91);
  2089. rt2800_rfcsr_write(rt2x00dev, 62, 0x39);
  2090. /* TODO RF27 <- tssi */
  2091. rfcsr = rf->channel <= 10 ? 0x07 : 0x06;
  2092. rt2800_rfcsr_write(rt2x00dev, 23, rfcsr);
  2093. rt2800_rfcsr_write(rt2x00dev, 59, rfcsr);
  2094. if (is_11b) {
  2095. /* CCK */
  2096. rt2800_rfcsr_write(rt2x00dev, 31, 0xF8);
  2097. rt2800_rfcsr_write(rt2x00dev, 32, 0xC0);
  2098. if (is_type_ep)
  2099. rt2800_rfcsr_write(rt2x00dev, 55, 0x06);
  2100. else
  2101. rt2800_rfcsr_write(rt2x00dev, 55, 0x47);
  2102. } else {
  2103. /* OFDM */
  2104. if (is_type_ep)
  2105. rt2800_rfcsr_write(rt2x00dev, 55, 0x03);
  2106. else
  2107. rt2800_rfcsr_write(rt2x00dev, 55, 0x43);
  2108. }
  2109. power_bound = POWER_BOUND;
  2110. ep_reg = 0x2;
  2111. } else {
  2112. rt2800_rfcsr_write(rt2x00dev, 10, 0x97);
  2113. /* FIMXE: RF11 overwrite */
  2114. rt2800_rfcsr_write(rt2x00dev, 11, 0x40);
  2115. rt2800_rfcsr_write(rt2x00dev, 25, 0xBF);
  2116. rt2800_rfcsr_write(rt2x00dev, 27, 0x42);
  2117. rt2800_rfcsr_write(rt2x00dev, 36, 0x00);
  2118. rt2800_rfcsr_write(rt2x00dev, 37, 0x04);
  2119. rt2800_rfcsr_write(rt2x00dev, 38, 0x85);
  2120. rt2800_rfcsr_write(rt2x00dev, 40, 0x42);
  2121. rt2800_rfcsr_write(rt2x00dev, 41, 0xBB);
  2122. rt2800_rfcsr_write(rt2x00dev, 42, 0xD7);
  2123. rt2800_rfcsr_write(rt2x00dev, 45, 0x41);
  2124. rt2800_rfcsr_write(rt2x00dev, 48, 0x00);
  2125. rt2800_rfcsr_write(rt2x00dev, 57, 0x77);
  2126. rt2800_rfcsr_write(rt2x00dev, 60, 0x05);
  2127. rt2800_rfcsr_write(rt2x00dev, 61, 0x01);
  2128. /* TODO RF27 <- tssi */
  2129. if (rf->channel >= 36 && rf->channel <= 64) {
  2130. rt2800_rfcsr_write(rt2x00dev, 12, 0x2E);
  2131. rt2800_rfcsr_write(rt2x00dev, 13, 0x22);
  2132. rt2800_rfcsr_write(rt2x00dev, 22, 0x60);
  2133. rt2800_rfcsr_write(rt2x00dev, 23, 0x7F);
  2134. if (rf->channel <= 50)
  2135. rt2800_rfcsr_write(rt2x00dev, 24, 0x09);
  2136. else if (rf->channel >= 52)
  2137. rt2800_rfcsr_write(rt2x00dev, 24, 0x07);
  2138. rt2800_rfcsr_write(rt2x00dev, 39, 0x1C);
  2139. rt2800_rfcsr_write(rt2x00dev, 43, 0x5B);
  2140. rt2800_rfcsr_write(rt2x00dev, 44, 0X40);
  2141. rt2800_rfcsr_write(rt2x00dev, 46, 0X00);
  2142. rt2800_rfcsr_write(rt2x00dev, 51, 0xFE);
  2143. rt2800_rfcsr_write(rt2x00dev, 52, 0x0C);
  2144. rt2800_rfcsr_write(rt2x00dev, 54, 0xF8);
  2145. if (rf->channel <= 50) {
  2146. rt2800_rfcsr_write(rt2x00dev, 55, 0x06),
  2147. rt2800_rfcsr_write(rt2x00dev, 56, 0xD3);
  2148. } else if (rf->channel >= 52) {
  2149. rt2800_rfcsr_write(rt2x00dev, 55, 0x04);
  2150. rt2800_rfcsr_write(rt2x00dev, 56, 0xBB);
  2151. }
  2152. rt2800_rfcsr_write(rt2x00dev, 58, 0x15);
  2153. rt2800_rfcsr_write(rt2x00dev, 59, 0x7F);
  2154. rt2800_rfcsr_write(rt2x00dev, 62, 0x15);
  2155. } else if (rf->channel >= 100 && rf->channel <= 165) {
  2156. rt2800_rfcsr_write(rt2x00dev, 12, 0x0E);
  2157. rt2800_rfcsr_write(rt2x00dev, 13, 0x42);
  2158. rt2800_rfcsr_write(rt2x00dev, 22, 0x40);
  2159. if (rf->channel <= 153) {
  2160. rt2800_rfcsr_write(rt2x00dev, 23, 0x3C);
  2161. rt2800_rfcsr_write(rt2x00dev, 24, 0x06);
  2162. } else if (rf->channel >= 155) {
  2163. rt2800_rfcsr_write(rt2x00dev, 23, 0x38);
  2164. rt2800_rfcsr_write(rt2x00dev, 24, 0x05);
  2165. }
  2166. if (rf->channel <= 138) {
  2167. rt2800_rfcsr_write(rt2x00dev, 39, 0x1A);
  2168. rt2800_rfcsr_write(rt2x00dev, 43, 0x3B);
  2169. rt2800_rfcsr_write(rt2x00dev, 44, 0x20);
  2170. rt2800_rfcsr_write(rt2x00dev, 46, 0x18);
  2171. } else if (rf->channel >= 140) {
  2172. rt2800_rfcsr_write(rt2x00dev, 39, 0x18);
  2173. rt2800_rfcsr_write(rt2x00dev, 43, 0x1B);
  2174. rt2800_rfcsr_write(rt2x00dev, 44, 0x10);
  2175. rt2800_rfcsr_write(rt2x00dev, 46, 0X08);
  2176. }
  2177. if (rf->channel <= 124)
  2178. rt2800_rfcsr_write(rt2x00dev, 51, 0xFC);
  2179. else if (rf->channel >= 126)
  2180. rt2800_rfcsr_write(rt2x00dev, 51, 0xEC);
  2181. if (rf->channel <= 138)
  2182. rt2800_rfcsr_write(rt2x00dev, 52, 0x06);
  2183. else if (rf->channel >= 140)
  2184. rt2800_rfcsr_write(rt2x00dev, 52, 0x06);
  2185. rt2800_rfcsr_write(rt2x00dev, 54, 0xEB);
  2186. if (rf->channel <= 138)
  2187. rt2800_rfcsr_write(rt2x00dev, 55, 0x01);
  2188. else if (rf->channel >= 140)
  2189. rt2800_rfcsr_write(rt2x00dev, 55, 0x00);
  2190. if (rf->channel <= 128)
  2191. rt2800_rfcsr_write(rt2x00dev, 56, 0xBB);
  2192. else if (rf->channel >= 130)
  2193. rt2800_rfcsr_write(rt2x00dev, 56, 0xAB);
  2194. if (rf->channel <= 116)
  2195. rt2800_rfcsr_write(rt2x00dev, 58, 0x1D);
  2196. else if (rf->channel >= 118)
  2197. rt2800_rfcsr_write(rt2x00dev, 58, 0x15);
  2198. if (rf->channel <= 138)
  2199. rt2800_rfcsr_write(rt2x00dev, 59, 0x3F);
  2200. else if (rf->channel >= 140)
  2201. rt2800_rfcsr_write(rt2x00dev, 59, 0x7C);
  2202. if (rf->channel <= 116)
  2203. rt2800_rfcsr_write(rt2x00dev, 62, 0x1D);
  2204. else if (rf->channel >= 118)
  2205. rt2800_rfcsr_write(rt2x00dev, 62, 0x15);
  2206. }
  2207. power_bound = POWER_BOUND_5G;
  2208. ep_reg = 0x3;
  2209. }
  2210. rt2800_rfcsr_read(rt2x00dev, 49, &rfcsr);
  2211. if (info->default_power1 > power_bound)
  2212. rt2x00_set_field8(&rfcsr, RFCSR49_TX, power_bound);
  2213. else
  2214. rt2x00_set_field8(&rfcsr, RFCSR49_TX, info->default_power1);
  2215. if (is_type_ep)
  2216. rt2x00_set_field8(&rfcsr, RFCSR49_EP, ep_reg);
  2217. rt2800_rfcsr_write(rt2x00dev, 49, rfcsr);
  2218. rt2800_rfcsr_read(rt2x00dev, 50, &rfcsr);
  2219. if (info->default_power2 > power_bound)
  2220. rt2x00_set_field8(&rfcsr, RFCSR50_TX, power_bound);
  2221. else
  2222. rt2x00_set_field8(&rfcsr, RFCSR50_TX, info->default_power2);
  2223. if (is_type_ep)
  2224. rt2x00_set_field8(&rfcsr, RFCSR50_EP, ep_reg);
  2225. rt2800_rfcsr_write(rt2x00dev, 50, rfcsr);
  2226. rt2800_rfcsr_read(rt2x00dev, 1, &rfcsr);
  2227. rt2x00_set_field8(&rfcsr, RFCSR1_RF_BLOCK_EN, 1);
  2228. rt2x00_set_field8(&rfcsr, RFCSR1_PLL_PD, 1);
  2229. rt2x00_set_field8(&rfcsr, RFCSR1_TX0_PD,
  2230. rt2x00dev->default_ant.tx_chain_num >= 1);
  2231. rt2x00_set_field8(&rfcsr, RFCSR1_TX1_PD,
  2232. rt2x00dev->default_ant.tx_chain_num == 2);
  2233. rt2x00_set_field8(&rfcsr, RFCSR1_TX2_PD, 0);
  2234. rt2x00_set_field8(&rfcsr, RFCSR1_RX0_PD,
  2235. rt2x00dev->default_ant.rx_chain_num >= 1);
  2236. rt2x00_set_field8(&rfcsr, RFCSR1_RX1_PD,
  2237. rt2x00dev->default_ant.rx_chain_num == 2);
  2238. rt2x00_set_field8(&rfcsr, RFCSR1_RX2_PD, 0);
  2239. rt2800_rfcsr_write(rt2x00dev, 1, rfcsr);
  2240. rt2800_rfcsr_write(rt2x00dev, 6, 0xe4);
  2241. if (conf_is_ht40(conf))
  2242. rt2800_rfcsr_write(rt2x00dev, 30, 0x16);
  2243. else
  2244. rt2800_rfcsr_write(rt2x00dev, 30, 0x10);
  2245. if (!is_11b) {
  2246. rt2800_rfcsr_write(rt2x00dev, 31, 0x80);
  2247. rt2800_rfcsr_write(rt2x00dev, 32, 0x80);
  2248. }
  2249. /* TODO proper frequency adjustment */
  2250. rt2800_adjust_freq_offset(rt2x00dev);
  2251. /* TODO merge with others */
  2252. rt2800_rfcsr_read(rt2x00dev, 3, &rfcsr);
  2253. rt2x00_set_field8(&rfcsr, RFCSR3_VCOCAL_EN, 1);
  2254. rt2800_rfcsr_write(rt2x00dev, 3, rfcsr);
  2255. /* BBP settings */
  2256. rt2800_bbp_write(rt2x00dev, 62, 0x37 - rt2x00dev->lna_gain);
  2257. rt2800_bbp_write(rt2x00dev, 63, 0x37 - rt2x00dev->lna_gain);
  2258. rt2800_bbp_write(rt2x00dev, 64, 0x37 - rt2x00dev->lna_gain);
  2259. rt2800_bbp_write(rt2x00dev, 79, (rf->channel <= 14) ? 0x1C : 0x18);
  2260. rt2800_bbp_write(rt2x00dev, 80, (rf->channel <= 14) ? 0x0E : 0x08);
  2261. rt2800_bbp_write(rt2x00dev, 81, (rf->channel <= 14) ? 0x3A : 0x38);
  2262. rt2800_bbp_write(rt2x00dev, 82, (rf->channel <= 14) ? 0x62 : 0x92);
  2263. /* GLRT band configuration */
  2264. rt2800_bbp_write(rt2x00dev, 195, 128);
  2265. rt2800_bbp_write(rt2x00dev, 196, (rf->channel <= 14) ? 0xE0 : 0xF0);
  2266. rt2800_bbp_write(rt2x00dev, 195, 129);
  2267. rt2800_bbp_write(rt2x00dev, 196, (rf->channel <= 14) ? 0x1F : 0x1E);
  2268. rt2800_bbp_write(rt2x00dev, 195, 130);
  2269. rt2800_bbp_write(rt2x00dev, 196, (rf->channel <= 14) ? 0x38 : 0x28);
  2270. rt2800_bbp_write(rt2x00dev, 195, 131);
  2271. rt2800_bbp_write(rt2x00dev, 196, (rf->channel <= 14) ? 0x32 : 0x20);
  2272. rt2800_bbp_write(rt2x00dev, 195, 133);
  2273. rt2800_bbp_write(rt2x00dev, 196, (rf->channel <= 14) ? 0x28 : 0x7F);
  2274. rt2800_bbp_write(rt2x00dev, 195, 124);
  2275. rt2800_bbp_write(rt2x00dev, 196, (rf->channel <= 14) ? 0x19 : 0x7F);
  2276. }
  2277. static void rt2800_bbp_write_with_rx_chain(struct rt2x00_dev *rt2x00dev,
  2278. const unsigned int word,
  2279. const u8 value)
  2280. {
  2281. u8 chain, reg;
  2282. for (chain = 0; chain < rt2x00dev->default_ant.rx_chain_num; chain++) {
  2283. rt2800_bbp_read(rt2x00dev, 27, &reg);
  2284. rt2x00_set_field8(&reg, BBP27_RX_CHAIN_SEL, chain);
  2285. rt2800_bbp_write(rt2x00dev, 27, reg);
  2286. rt2800_bbp_write(rt2x00dev, word, value);
  2287. }
  2288. }
  2289. static void rt2800_iq_calibrate(struct rt2x00_dev *rt2x00dev, int channel)
  2290. {
  2291. u8 cal;
  2292. /* TX0 IQ Gain */
  2293. rt2800_bbp_write(rt2x00dev, 158, 0x2c);
  2294. if (channel <= 14)
  2295. cal = rt2x00_eeprom_byte(rt2x00dev, EEPROM_IQ_GAIN_CAL_TX0_2G);
  2296. else if (channel >= 36 && channel <= 64)
  2297. cal = rt2x00_eeprom_byte(rt2x00dev,
  2298. EEPROM_IQ_GAIN_CAL_TX0_CH36_TO_CH64_5G);
  2299. else if (channel >= 100 && channel <= 138)
  2300. cal = rt2x00_eeprom_byte(rt2x00dev,
  2301. EEPROM_IQ_GAIN_CAL_TX0_CH100_TO_CH138_5G);
  2302. else if (channel >= 140 && channel <= 165)
  2303. cal = rt2x00_eeprom_byte(rt2x00dev,
  2304. EEPROM_IQ_GAIN_CAL_TX0_CH140_TO_CH165_5G);
  2305. else
  2306. cal = 0;
  2307. rt2800_bbp_write(rt2x00dev, 159, cal);
  2308. /* TX0 IQ Phase */
  2309. rt2800_bbp_write(rt2x00dev, 158, 0x2d);
  2310. if (channel <= 14)
  2311. cal = rt2x00_eeprom_byte(rt2x00dev, EEPROM_IQ_PHASE_CAL_TX0_2G);
  2312. else if (channel >= 36 && channel <= 64)
  2313. cal = rt2x00_eeprom_byte(rt2x00dev,
  2314. EEPROM_IQ_PHASE_CAL_TX0_CH36_TO_CH64_5G);
  2315. else if (channel >= 100 && channel <= 138)
  2316. cal = rt2x00_eeprom_byte(rt2x00dev,
  2317. EEPROM_IQ_PHASE_CAL_TX0_CH100_TO_CH138_5G);
  2318. else if (channel >= 140 && channel <= 165)
  2319. cal = rt2x00_eeprom_byte(rt2x00dev,
  2320. EEPROM_IQ_PHASE_CAL_TX0_CH140_TO_CH165_5G);
  2321. else
  2322. cal = 0;
  2323. rt2800_bbp_write(rt2x00dev, 159, cal);
  2324. /* TX1 IQ Gain */
  2325. rt2800_bbp_write(rt2x00dev, 158, 0x4a);
  2326. if (channel <= 14)
  2327. cal = rt2x00_eeprom_byte(rt2x00dev, EEPROM_IQ_GAIN_CAL_TX1_2G);
  2328. else if (channel >= 36 && channel <= 64)
  2329. cal = rt2x00_eeprom_byte(rt2x00dev,
  2330. EEPROM_IQ_GAIN_CAL_TX1_CH36_TO_CH64_5G);
  2331. else if (channel >= 100 && channel <= 138)
  2332. cal = rt2x00_eeprom_byte(rt2x00dev,
  2333. EEPROM_IQ_GAIN_CAL_TX1_CH100_TO_CH138_5G);
  2334. else if (channel >= 140 && channel <= 165)
  2335. cal = rt2x00_eeprom_byte(rt2x00dev,
  2336. EEPROM_IQ_GAIN_CAL_TX1_CH140_TO_CH165_5G);
  2337. else
  2338. cal = 0;
  2339. rt2800_bbp_write(rt2x00dev, 159, cal);
  2340. /* TX1 IQ Phase */
  2341. rt2800_bbp_write(rt2x00dev, 158, 0x4b);
  2342. if (channel <= 14)
  2343. cal = rt2x00_eeprom_byte(rt2x00dev, EEPROM_IQ_PHASE_CAL_TX1_2G);
  2344. else if (channel >= 36 && channel <= 64)
  2345. cal = rt2x00_eeprom_byte(rt2x00dev,
  2346. EEPROM_IQ_PHASE_CAL_TX1_CH36_TO_CH64_5G);
  2347. else if (channel >= 100 && channel <= 138)
  2348. cal = rt2x00_eeprom_byte(rt2x00dev,
  2349. EEPROM_IQ_PHASE_CAL_TX1_CH100_TO_CH138_5G);
  2350. else if (channel >= 140 && channel <= 165)
  2351. cal = rt2x00_eeprom_byte(rt2x00dev,
  2352. EEPROM_IQ_PHASE_CAL_TX1_CH140_TO_CH165_5G);
  2353. else
  2354. cal = 0;
  2355. rt2800_bbp_write(rt2x00dev, 159, cal);
  2356. /* FIXME: possible RX0, RX1 callibration ? */
  2357. /* RF IQ compensation control */
  2358. rt2800_bbp_write(rt2x00dev, 158, 0x04);
  2359. cal = rt2x00_eeprom_byte(rt2x00dev, EEPROM_RF_IQ_COMPENSATION_CONTROL);
  2360. rt2800_bbp_write(rt2x00dev, 159, cal != 0xff ? cal : 0);
  2361. /* RF IQ imbalance compensation control */
  2362. rt2800_bbp_write(rt2x00dev, 158, 0x03);
  2363. cal = rt2x00_eeprom_byte(rt2x00dev,
  2364. EEPROM_RF_IQ_IMBALANCE_COMPENSATION_CONTROL);
  2365. rt2800_bbp_write(rt2x00dev, 159, cal != 0xff ? cal : 0);
  2366. }
  2367. static char rt2800_txpower_to_dev(struct rt2x00_dev *rt2x00dev,
  2368. unsigned int channel,
  2369. char txpower)
  2370. {
  2371. if (rt2x00_rt(rt2x00dev, RT3593))
  2372. txpower = rt2x00_get_field8(txpower, EEPROM_TXPOWER_ALC);
  2373. if (channel <= 14)
  2374. return clamp_t(char, txpower, MIN_G_TXPOWER, MAX_G_TXPOWER);
  2375. if (rt2x00_rt(rt2x00dev, RT3593))
  2376. return clamp_t(char, txpower, MIN_A_TXPOWER_3593,
  2377. MAX_A_TXPOWER_3593);
  2378. else
  2379. return clamp_t(char, txpower, MIN_A_TXPOWER, MAX_A_TXPOWER);
  2380. }
  2381. static void rt2800_config_channel(struct rt2x00_dev *rt2x00dev,
  2382. struct ieee80211_conf *conf,
  2383. struct rf_channel *rf,
  2384. struct channel_info *info)
  2385. {
  2386. u32 reg;
  2387. unsigned int tx_pin;
  2388. u8 bbp, rfcsr;
  2389. info->default_power1 = rt2800_txpower_to_dev(rt2x00dev, rf->channel,
  2390. info->default_power1);
  2391. info->default_power2 = rt2800_txpower_to_dev(rt2x00dev, rf->channel,
  2392. info->default_power2);
  2393. switch (rt2x00dev->chip.rf) {
  2394. case RF2020:
  2395. case RF3020:
  2396. case RF3021:
  2397. case RF3022:
  2398. case RF3320:
  2399. rt2800_config_channel_rf3xxx(rt2x00dev, conf, rf, info);
  2400. break;
  2401. case RF3052:
  2402. rt2800_config_channel_rf3052(rt2x00dev, conf, rf, info);
  2403. break;
  2404. case RF3290:
  2405. rt2800_config_channel_rf3290(rt2x00dev, conf, rf, info);
  2406. break;
  2407. case RF3322:
  2408. rt2800_config_channel_rf3322(rt2x00dev, conf, rf, info);
  2409. break;
  2410. case RF5360:
  2411. case RF5370:
  2412. case RF5372:
  2413. case RF5390:
  2414. case RF5392:
  2415. rt2800_config_channel_rf53xx(rt2x00dev, conf, rf, info);
  2416. break;
  2417. case RF5592:
  2418. rt2800_config_channel_rf55xx(rt2x00dev, conf, rf, info);
  2419. break;
  2420. default:
  2421. rt2800_config_channel_rf2xxx(rt2x00dev, conf, rf, info);
  2422. }
  2423. if (rt2x00_rf(rt2x00dev, RF3290) ||
  2424. rt2x00_rf(rt2x00dev, RF3322) ||
  2425. rt2x00_rf(rt2x00dev, RF5360) ||
  2426. rt2x00_rf(rt2x00dev, RF5370) ||
  2427. rt2x00_rf(rt2x00dev, RF5372) ||
  2428. rt2x00_rf(rt2x00dev, RF5390) ||
  2429. rt2x00_rf(rt2x00dev, RF5392)) {
  2430. rt2800_rfcsr_read(rt2x00dev, 30, &rfcsr);
  2431. rt2x00_set_field8(&rfcsr, RFCSR30_TX_H20M, 0);
  2432. rt2x00_set_field8(&rfcsr, RFCSR30_RX_H20M, 0);
  2433. rt2800_rfcsr_write(rt2x00dev, 30, rfcsr);
  2434. rt2800_rfcsr_read(rt2x00dev, 3, &rfcsr);
  2435. rt2x00_set_field8(&rfcsr, RFCSR3_VCOCAL_EN, 1);
  2436. rt2800_rfcsr_write(rt2x00dev, 3, rfcsr);
  2437. }
  2438. /*
  2439. * Change BBP settings
  2440. */
  2441. if (rt2x00_rt(rt2x00dev, RT3352)) {
  2442. rt2800_bbp_write(rt2x00dev, 27, 0x0);
  2443. rt2800_bbp_write(rt2x00dev, 66, 0x26 + rt2x00dev->lna_gain);
  2444. rt2800_bbp_write(rt2x00dev, 27, 0x20);
  2445. rt2800_bbp_write(rt2x00dev, 66, 0x26 + rt2x00dev->lna_gain);
  2446. } else {
  2447. rt2800_bbp_write(rt2x00dev, 62, 0x37 - rt2x00dev->lna_gain);
  2448. rt2800_bbp_write(rt2x00dev, 63, 0x37 - rt2x00dev->lna_gain);
  2449. rt2800_bbp_write(rt2x00dev, 64, 0x37 - rt2x00dev->lna_gain);
  2450. rt2800_bbp_write(rt2x00dev, 86, 0);
  2451. }
  2452. if (rf->channel <= 14) {
  2453. if (!rt2x00_rt(rt2x00dev, RT5390) &&
  2454. !rt2x00_rt(rt2x00dev, RT5392)) {
  2455. if (test_bit(CAPABILITY_EXTERNAL_LNA_BG,
  2456. &rt2x00dev->cap_flags)) {
  2457. rt2800_bbp_write(rt2x00dev, 82, 0x62);
  2458. rt2800_bbp_write(rt2x00dev, 75, 0x46);
  2459. } else {
  2460. rt2800_bbp_write(rt2x00dev, 82, 0x84);
  2461. rt2800_bbp_write(rt2x00dev, 75, 0x50);
  2462. }
  2463. }
  2464. } else {
  2465. if (rt2x00_rt(rt2x00dev, RT3572))
  2466. rt2800_bbp_write(rt2x00dev, 82, 0x94);
  2467. else
  2468. rt2800_bbp_write(rt2x00dev, 82, 0xf2);
  2469. if (test_bit(CAPABILITY_EXTERNAL_LNA_A, &rt2x00dev->cap_flags))
  2470. rt2800_bbp_write(rt2x00dev, 75, 0x46);
  2471. else
  2472. rt2800_bbp_write(rt2x00dev, 75, 0x50);
  2473. }
  2474. rt2800_register_read(rt2x00dev, TX_BAND_CFG, &reg);
  2475. rt2x00_set_field32(&reg, TX_BAND_CFG_HT40_MINUS, conf_is_ht40_minus(conf));
  2476. rt2x00_set_field32(&reg, TX_BAND_CFG_A, rf->channel > 14);
  2477. rt2x00_set_field32(&reg, TX_BAND_CFG_BG, rf->channel <= 14);
  2478. rt2800_register_write(rt2x00dev, TX_BAND_CFG, reg);
  2479. if (rt2x00_rt(rt2x00dev, RT3572))
  2480. rt2800_rfcsr_write(rt2x00dev, 8, 0);
  2481. tx_pin = 0;
  2482. switch (rt2x00dev->default_ant.tx_chain_num) {
  2483. case 3:
  2484. /* Turn on tertiary PAs */
  2485. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_A2_EN,
  2486. rf->channel > 14);
  2487. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_G2_EN,
  2488. rf->channel <= 14);
  2489. /* fall-through */
  2490. case 2:
  2491. /* Turn on secondary PAs */
  2492. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_A1_EN,
  2493. rf->channel > 14);
  2494. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_G1_EN,
  2495. rf->channel <= 14);
  2496. /* fall-through */
  2497. case 1:
  2498. /* Turn on primary PAs */
  2499. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_A0_EN,
  2500. rf->channel > 14);
  2501. if (test_bit(CAPABILITY_BT_COEXIST, &rt2x00dev->cap_flags))
  2502. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_G0_EN, 1);
  2503. else
  2504. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_G0_EN,
  2505. rf->channel <= 14);
  2506. break;
  2507. }
  2508. switch (rt2x00dev->default_ant.rx_chain_num) {
  2509. case 3:
  2510. /* Turn on tertiary LNAs */
  2511. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_LNA_PE_A2_EN, 1);
  2512. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_LNA_PE_G2_EN, 1);
  2513. /* fall-through */
  2514. case 2:
  2515. /* Turn on secondary LNAs */
  2516. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_LNA_PE_A1_EN, 1);
  2517. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_LNA_PE_G1_EN, 1);
  2518. /* fall-through */
  2519. case 1:
  2520. /* Turn on primary LNAs */
  2521. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_LNA_PE_A0_EN, 1);
  2522. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_LNA_PE_G0_EN, 1);
  2523. break;
  2524. }
  2525. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_RFTR_EN, 1);
  2526. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_TRSW_EN, 1);
  2527. rt2800_register_write(rt2x00dev, TX_PIN_CFG, tx_pin);
  2528. if (rt2x00_rt(rt2x00dev, RT3572))
  2529. rt2800_rfcsr_write(rt2x00dev, 8, 0x80);
  2530. if (rt2x00_rt(rt2x00dev, RT5592)) {
  2531. rt2800_bbp_write(rt2x00dev, 195, 141);
  2532. rt2800_bbp_write(rt2x00dev, 196, conf_is_ht40(conf) ? 0x10 : 0x1a);
  2533. /* AGC init */
  2534. reg = (rf->channel <= 14 ? 0x1c : 0x24) + 2 * rt2x00dev->lna_gain;
  2535. rt2800_bbp_write_with_rx_chain(rt2x00dev, 66, reg);
  2536. rt2800_iq_calibrate(rt2x00dev, rf->channel);
  2537. }
  2538. rt2800_bbp_read(rt2x00dev, 4, &bbp);
  2539. rt2x00_set_field8(&bbp, BBP4_BANDWIDTH, 2 * conf_is_ht40(conf));
  2540. rt2800_bbp_write(rt2x00dev, 4, bbp);
  2541. rt2800_bbp_read(rt2x00dev, 3, &bbp);
  2542. rt2x00_set_field8(&bbp, BBP3_HT40_MINUS, conf_is_ht40_minus(conf));
  2543. rt2800_bbp_write(rt2x00dev, 3, bbp);
  2544. if (rt2x00_rt_rev(rt2x00dev, RT2860, REV_RT2860C)) {
  2545. if (conf_is_ht40(conf)) {
  2546. rt2800_bbp_write(rt2x00dev, 69, 0x1a);
  2547. rt2800_bbp_write(rt2x00dev, 70, 0x0a);
  2548. rt2800_bbp_write(rt2x00dev, 73, 0x16);
  2549. } else {
  2550. rt2800_bbp_write(rt2x00dev, 69, 0x16);
  2551. rt2800_bbp_write(rt2x00dev, 70, 0x08);
  2552. rt2800_bbp_write(rt2x00dev, 73, 0x11);
  2553. }
  2554. }
  2555. msleep(1);
  2556. /*
  2557. * Clear channel statistic counters
  2558. */
  2559. rt2800_register_read(rt2x00dev, CH_IDLE_STA, &reg);
  2560. rt2800_register_read(rt2x00dev, CH_BUSY_STA, &reg);
  2561. rt2800_register_read(rt2x00dev, CH_BUSY_STA_SEC, &reg);
  2562. /*
  2563. * Clear update flag
  2564. */
  2565. if (rt2x00_rt(rt2x00dev, RT3352)) {
  2566. rt2800_bbp_read(rt2x00dev, 49, &bbp);
  2567. rt2x00_set_field8(&bbp, BBP49_UPDATE_FLAG, 0);
  2568. rt2800_bbp_write(rt2x00dev, 49, bbp);
  2569. }
  2570. }
  2571. static int rt2800_get_gain_calibration_delta(struct rt2x00_dev *rt2x00dev)
  2572. {
  2573. u8 tssi_bounds[9];
  2574. u8 current_tssi;
  2575. u16 eeprom;
  2576. u8 step;
  2577. int i;
  2578. /*
  2579. * Read TSSI boundaries for temperature compensation from
  2580. * the EEPROM.
  2581. *
  2582. * Array idx 0 1 2 3 4 5 6 7 8
  2583. * Matching Delta value -4 -3 -2 -1 0 +1 +2 +3 +4
  2584. * Example TSSI bounds 0xF0 0xD0 0xB5 0xA0 0x88 0x45 0x25 0x15 0x00
  2585. */
  2586. if (rt2x00dev->curr_band == IEEE80211_BAND_2GHZ) {
  2587. rt2800_eeprom_read(rt2x00dev, EEPROM_TSSI_BOUND_BG1, &eeprom);
  2588. tssi_bounds[0] = rt2x00_get_field16(eeprom,
  2589. EEPROM_TSSI_BOUND_BG1_MINUS4);
  2590. tssi_bounds[1] = rt2x00_get_field16(eeprom,
  2591. EEPROM_TSSI_BOUND_BG1_MINUS3);
  2592. rt2800_eeprom_read(rt2x00dev, EEPROM_TSSI_BOUND_BG2, &eeprom);
  2593. tssi_bounds[2] = rt2x00_get_field16(eeprom,
  2594. EEPROM_TSSI_BOUND_BG2_MINUS2);
  2595. tssi_bounds[3] = rt2x00_get_field16(eeprom,
  2596. EEPROM_TSSI_BOUND_BG2_MINUS1);
  2597. rt2800_eeprom_read(rt2x00dev, EEPROM_TSSI_BOUND_BG3, &eeprom);
  2598. tssi_bounds[4] = rt2x00_get_field16(eeprom,
  2599. EEPROM_TSSI_BOUND_BG3_REF);
  2600. tssi_bounds[5] = rt2x00_get_field16(eeprom,
  2601. EEPROM_TSSI_BOUND_BG3_PLUS1);
  2602. rt2800_eeprom_read(rt2x00dev, EEPROM_TSSI_BOUND_BG4, &eeprom);
  2603. tssi_bounds[6] = rt2x00_get_field16(eeprom,
  2604. EEPROM_TSSI_BOUND_BG4_PLUS2);
  2605. tssi_bounds[7] = rt2x00_get_field16(eeprom,
  2606. EEPROM_TSSI_BOUND_BG4_PLUS3);
  2607. rt2800_eeprom_read(rt2x00dev, EEPROM_TSSI_BOUND_BG5, &eeprom);
  2608. tssi_bounds[8] = rt2x00_get_field16(eeprom,
  2609. EEPROM_TSSI_BOUND_BG5_PLUS4);
  2610. step = rt2x00_get_field16(eeprom,
  2611. EEPROM_TSSI_BOUND_BG5_AGC_STEP);
  2612. } else {
  2613. rt2800_eeprom_read(rt2x00dev, EEPROM_TSSI_BOUND_A1, &eeprom);
  2614. tssi_bounds[0] = rt2x00_get_field16(eeprom,
  2615. EEPROM_TSSI_BOUND_A1_MINUS4);
  2616. tssi_bounds[1] = rt2x00_get_field16(eeprom,
  2617. EEPROM_TSSI_BOUND_A1_MINUS3);
  2618. rt2800_eeprom_read(rt2x00dev, EEPROM_TSSI_BOUND_A2, &eeprom);
  2619. tssi_bounds[2] = rt2x00_get_field16(eeprom,
  2620. EEPROM_TSSI_BOUND_A2_MINUS2);
  2621. tssi_bounds[3] = rt2x00_get_field16(eeprom,
  2622. EEPROM_TSSI_BOUND_A2_MINUS1);
  2623. rt2800_eeprom_read(rt2x00dev, EEPROM_TSSI_BOUND_A3, &eeprom);
  2624. tssi_bounds[4] = rt2x00_get_field16(eeprom,
  2625. EEPROM_TSSI_BOUND_A3_REF);
  2626. tssi_bounds[5] = rt2x00_get_field16(eeprom,
  2627. EEPROM_TSSI_BOUND_A3_PLUS1);
  2628. rt2800_eeprom_read(rt2x00dev, EEPROM_TSSI_BOUND_A4, &eeprom);
  2629. tssi_bounds[6] = rt2x00_get_field16(eeprom,
  2630. EEPROM_TSSI_BOUND_A4_PLUS2);
  2631. tssi_bounds[7] = rt2x00_get_field16(eeprom,
  2632. EEPROM_TSSI_BOUND_A4_PLUS3);
  2633. rt2800_eeprom_read(rt2x00dev, EEPROM_TSSI_BOUND_A5, &eeprom);
  2634. tssi_bounds[8] = rt2x00_get_field16(eeprom,
  2635. EEPROM_TSSI_BOUND_A5_PLUS4);
  2636. step = rt2x00_get_field16(eeprom,
  2637. EEPROM_TSSI_BOUND_A5_AGC_STEP);
  2638. }
  2639. /*
  2640. * Check if temperature compensation is supported.
  2641. */
  2642. if (tssi_bounds[4] == 0xff || step == 0xff)
  2643. return 0;
  2644. /*
  2645. * Read current TSSI (BBP 49).
  2646. */
  2647. rt2800_bbp_read(rt2x00dev, 49, &current_tssi);
  2648. /*
  2649. * Compare TSSI value (BBP49) with the compensation boundaries
  2650. * from the EEPROM and increase or decrease tx power.
  2651. */
  2652. for (i = 0; i <= 3; i++) {
  2653. if (current_tssi > tssi_bounds[i])
  2654. break;
  2655. }
  2656. if (i == 4) {
  2657. for (i = 8; i >= 5; i--) {
  2658. if (current_tssi < tssi_bounds[i])
  2659. break;
  2660. }
  2661. }
  2662. return (i - 4) * step;
  2663. }
  2664. static int rt2800_get_txpower_bw_comp(struct rt2x00_dev *rt2x00dev,
  2665. enum ieee80211_band band)
  2666. {
  2667. u16 eeprom;
  2668. u8 comp_en;
  2669. u8 comp_type;
  2670. int comp_value = 0;
  2671. rt2800_eeprom_read(rt2x00dev, EEPROM_TXPOWER_DELTA, &eeprom);
  2672. /*
  2673. * HT40 compensation not required.
  2674. */
  2675. if (eeprom == 0xffff ||
  2676. !test_bit(CONFIG_CHANNEL_HT40, &rt2x00dev->flags))
  2677. return 0;
  2678. if (band == IEEE80211_BAND_2GHZ) {
  2679. comp_en = rt2x00_get_field16(eeprom,
  2680. EEPROM_TXPOWER_DELTA_ENABLE_2G);
  2681. if (comp_en) {
  2682. comp_type = rt2x00_get_field16(eeprom,
  2683. EEPROM_TXPOWER_DELTA_TYPE_2G);
  2684. comp_value = rt2x00_get_field16(eeprom,
  2685. EEPROM_TXPOWER_DELTA_VALUE_2G);
  2686. if (!comp_type)
  2687. comp_value = -comp_value;
  2688. }
  2689. } else {
  2690. comp_en = rt2x00_get_field16(eeprom,
  2691. EEPROM_TXPOWER_DELTA_ENABLE_5G);
  2692. if (comp_en) {
  2693. comp_type = rt2x00_get_field16(eeprom,
  2694. EEPROM_TXPOWER_DELTA_TYPE_5G);
  2695. comp_value = rt2x00_get_field16(eeprom,
  2696. EEPROM_TXPOWER_DELTA_VALUE_5G);
  2697. if (!comp_type)
  2698. comp_value = -comp_value;
  2699. }
  2700. }
  2701. return comp_value;
  2702. }
  2703. static int rt2800_get_txpower_reg_delta(struct rt2x00_dev *rt2x00dev,
  2704. int power_level, int max_power)
  2705. {
  2706. int delta;
  2707. if (test_bit(CAPABILITY_POWER_LIMIT, &rt2x00dev->cap_flags))
  2708. return 0;
  2709. /*
  2710. * XXX: We don't know the maximum transmit power of our hardware since
  2711. * the EEPROM doesn't expose it. We only know that we are calibrated
  2712. * to 100% tx power.
  2713. *
  2714. * Hence, we assume the regulatory limit that cfg80211 calulated for
  2715. * the current channel is our maximum and if we are requested to lower
  2716. * the value we just reduce our tx power accordingly.
  2717. */
  2718. delta = power_level - max_power;
  2719. return min(delta, 0);
  2720. }
  2721. static u8 rt2800_compensate_txpower(struct rt2x00_dev *rt2x00dev, int is_rate_b,
  2722. enum ieee80211_band band, int power_level,
  2723. u8 txpower, int delta)
  2724. {
  2725. u16 eeprom;
  2726. u8 criterion;
  2727. u8 eirp_txpower;
  2728. u8 eirp_txpower_criterion;
  2729. u8 reg_limit;
  2730. if (rt2x00_rt(rt2x00dev, RT3593))
  2731. return min_t(u8, txpower, 0xc);
  2732. if (test_bit(CAPABILITY_POWER_LIMIT, &rt2x00dev->cap_flags)) {
  2733. /*
  2734. * Check if eirp txpower exceed txpower_limit.
  2735. * We use OFDM 6M as criterion and its eirp txpower
  2736. * is stored at EEPROM_EIRP_MAX_TX_POWER.
  2737. * .11b data rate need add additional 4dbm
  2738. * when calculating eirp txpower.
  2739. */
  2740. rt2800_eeprom_read_from_array(rt2x00dev, EEPROM_TXPOWER_BYRATE,
  2741. 1, &eeprom);
  2742. criterion = rt2x00_get_field16(eeprom,
  2743. EEPROM_TXPOWER_BYRATE_RATE0);
  2744. rt2800_eeprom_read(rt2x00dev, EEPROM_EIRP_MAX_TX_POWER,
  2745. &eeprom);
  2746. if (band == IEEE80211_BAND_2GHZ)
  2747. eirp_txpower_criterion = rt2x00_get_field16(eeprom,
  2748. EEPROM_EIRP_MAX_TX_POWER_2GHZ);
  2749. else
  2750. eirp_txpower_criterion = rt2x00_get_field16(eeprom,
  2751. EEPROM_EIRP_MAX_TX_POWER_5GHZ);
  2752. eirp_txpower = eirp_txpower_criterion + (txpower - criterion) +
  2753. (is_rate_b ? 4 : 0) + delta;
  2754. reg_limit = (eirp_txpower > power_level) ?
  2755. (eirp_txpower - power_level) : 0;
  2756. } else
  2757. reg_limit = 0;
  2758. txpower = max(0, txpower + delta - reg_limit);
  2759. return min_t(u8, txpower, 0xc);
  2760. }
  2761. enum {
  2762. TX_PWR_CFG_0_IDX,
  2763. TX_PWR_CFG_1_IDX,
  2764. TX_PWR_CFG_2_IDX,
  2765. TX_PWR_CFG_3_IDX,
  2766. TX_PWR_CFG_4_IDX,
  2767. TX_PWR_CFG_5_IDX,
  2768. TX_PWR_CFG_6_IDX,
  2769. TX_PWR_CFG_7_IDX,
  2770. TX_PWR_CFG_8_IDX,
  2771. TX_PWR_CFG_9_IDX,
  2772. TX_PWR_CFG_0_EXT_IDX,
  2773. TX_PWR_CFG_1_EXT_IDX,
  2774. TX_PWR_CFG_2_EXT_IDX,
  2775. TX_PWR_CFG_3_EXT_IDX,
  2776. TX_PWR_CFG_4_EXT_IDX,
  2777. TX_PWR_CFG_IDX_COUNT,
  2778. };
  2779. static void rt2800_config_txpower_rt3593(struct rt2x00_dev *rt2x00dev,
  2780. struct ieee80211_channel *chan,
  2781. int power_level)
  2782. {
  2783. u8 txpower;
  2784. u16 eeprom;
  2785. u32 regs[TX_PWR_CFG_IDX_COUNT];
  2786. unsigned int offset;
  2787. enum ieee80211_band band = chan->band;
  2788. int delta;
  2789. int i;
  2790. memset(regs, '\0', sizeof(regs));
  2791. /* TODO: adapt TX power reduction from the rt28xx code */
  2792. /* calculate temperature compensation delta */
  2793. delta = rt2800_get_gain_calibration_delta(rt2x00dev);
  2794. if (band == IEEE80211_BAND_5GHZ)
  2795. offset = 16;
  2796. else
  2797. offset = 0;
  2798. if (test_bit(CONFIG_CHANNEL_HT40, &rt2x00dev->flags))
  2799. offset += 8;
  2800. /* read the next four txpower values */
  2801. rt2800_eeprom_read_from_array(rt2x00dev, EEPROM_TXPOWER_BYRATE,
  2802. offset, &eeprom);
  2803. /* CCK 1MBS,2MBS */
  2804. txpower = rt2x00_get_field16(eeprom, EEPROM_TXPOWER_BYRATE_RATE0);
  2805. txpower = rt2800_compensate_txpower(rt2x00dev, 1, band, power_level,
  2806. txpower, delta);
  2807. rt2x00_set_field32(&regs[TX_PWR_CFG_0_IDX],
  2808. TX_PWR_CFG_0_CCK1_CH0, txpower);
  2809. rt2x00_set_field32(&regs[TX_PWR_CFG_0_IDX],
  2810. TX_PWR_CFG_0_CCK1_CH1, txpower);
  2811. rt2x00_set_field32(&regs[TX_PWR_CFG_0_EXT_IDX],
  2812. TX_PWR_CFG_0_EXT_CCK1_CH2, txpower);
  2813. /* CCK 5.5MBS,11MBS */
  2814. txpower = rt2x00_get_field16(eeprom, EEPROM_TXPOWER_BYRATE_RATE1);
  2815. txpower = rt2800_compensate_txpower(rt2x00dev, 1, band, power_level,
  2816. txpower, delta);
  2817. rt2x00_set_field32(&regs[TX_PWR_CFG_0_IDX],
  2818. TX_PWR_CFG_0_CCK5_CH0, txpower);
  2819. rt2x00_set_field32(&regs[TX_PWR_CFG_0_IDX],
  2820. TX_PWR_CFG_0_CCK5_CH1, txpower);
  2821. rt2x00_set_field32(&regs[TX_PWR_CFG_0_EXT_IDX],
  2822. TX_PWR_CFG_0_EXT_CCK5_CH2, txpower);
  2823. /* OFDM 6MBS,9MBS */
  2824. txpower = rt2x00_get_field16(eeprom, EEPROM_TXPOWER_BYRATE_RATE2);
  2825. txpower = rt2800_compensate_txpower(rt2x00dev, 0, band, power_level,
  2826. txpower, delta);
  2827. rt2x00_set_field32(&regs[TX_PWR_CFG_0_IDX],
  2828. TX_PWR_CFG_0_OFDM6_CH0, txpower);
  2829. rt2x00_set_field32(&regs[TX_PWR_CFG_0_IDX],
  2830. TX_PWR_CFG_0_OFDM6_CH1, txpower);
  2831. rt2x00_set_field32(&regs[TX_PWR_CFG_0_EXT_IDX],
  2832. TX_PWR_CFG_0_EXT_OFDM6_CH2, txpower);
  2833. /* OFDM 12MBS,18MBS */
  2834. txpower = rt2x00_get_field16(eeprom, EEPROM_TXPOWER_BYRATE_RATE3);
  2835. txpower = rt2800_compensate_txpower(rt2x00dev, 0, band, power_level,
  2836. txpower, delta);
  2837. rt2x00_set_field32(&regs[TX_PWR_CFG_0_IDX],
  2838. TX_PWR_CFG_0_OFDM12_CH0, txpower);
  2839. rt2x00_set_field32(&regs[TX_PWR_CFG_0_IDX],
  2840. TX_PWR_CFG_0_OFDM12_CH1, txpower);
  2841. rt2x00_set_field32(&regs[TX_PWR_CFG_0_EXT_IDX],
  2842. TX_PWR_CFG_0_EXT_OFDM12_CH2, txpower);
  2843. /* read the next four txpower values */
  2844. rt2800_eeprom_read_from_array(rt2x00dev, EEPROM_TXPOWER_BYRATE,
  2845. offset + 1, &eeprom);
  2846. /* OFDM 24MBS,36MBS */
  2847. txpower = rt2x00_get_field16(eeprom, EEPROM_TXPOWER_BYRATE_RATE0);
  2848. txpower = rt2800_compensate_txpower(rt2x00dev, 0, band, power_level,
  2849. txpower, delta);
  2850. rt2x00_set_field32(&regs[TX_PWR_CFG_1_IDX],
  2851. TX_PWR_CFG_1_OFDM24_CH0, txpower);
  2852. rt2x00_set_field32(&regs[TX_PWR_CFG_1_IDX],
  2853. TX_PWR_CFG_1_OFDM24_CH1, txpower);
  2854. rt2x00_set_field32(&regs[TX_PWR_CFG_1_EXT_IDX],
  2855. TX_PWR_CFG_1_EXT_OFDM24_CH2, txpower);
  2856. /* OFDM 48MBS */
  2857. txpower = rt2x00_get_field16(eeprom, EEPROM_TXPOWER_BYRATE_RATE1);
  2858. txpower = rt2800_compensate_txpower(rt2x00dev, 0, band, power_level,
  2859. txpower, delta);
  2860. rt2x00_set_field32(&regs[TX_PWR_CFG_1_IDX],
  2861. TX_PWR_CFG_1_OFDM48_CH0, txpower);
  2862. rt2x00_set_field32(&regs[TX_PWR_CFG_1_IDX],
  2863. TX_PWR_CFG_1_OFDM48_CH1, txpower);
  2864. rt2x00_set_field32(&regs[TX_PWR_CFG_1_EXT_IDX],
  2865. TX_PWR_CFG_1_EXT_OFDM48_CH2, txpower);
  2866. /* OFDM 54MBS */
  2867. txpower = rt2x00_get_field16(eeprom, EEPROM_TXPOWER_BYRATE_RATE2);
  2868. txpower = rt2800_compensate_txpower(rt2x00dev, 0, band, power_level,
  2869. txpower, delta);
  2870. rt2x00_set_field32(&regs[TX_PWR_CFG_7_IDX],
  2871. TX_PWR_CFG_7_OFDM54_CH0, txpower);
  2872. rt2x00_set_field32(&regs[TX_PWR_CFG_7_IDX],
  2873. TX_PWR_CFG_7_OFDM54_CH1, txpower);
  2874. rt2x00_set_field32(&regs[TX_PWR_CFG_7_IDX],
  2875. TX_PWR_CFG_7_OFDM54_CH2, txpower);
  2876. /* read the next four txpower values */
  2877. rt2800_eeprom_read_from_array(rt2x00dev, EEPROM_TXPOWER_BYRATE,
  2878. offset + 2, &eeprom);
  2879. /* MCS 0,1 */
  2880. txpower = rt2x00_get_field16(eeprom, EEPROM_TXPOWER_BYRATE_RATE0);
  2881. txpower = rt2800_compensate_txpower(rt2x00dev, 0, band, power_level,
  2882. txpower, delta);
  2883. rt2x00_set_field32(&regs[TX_PWR_CFG_1_IDX],
  2884. TX_PWR_CFG_1_MCS0_CH0, txpower);
  2885. rt2x00_set_field32(&regs[TX_PWR_CFG_1_IDX],
  2886. TX_PWR_CFG_1_MCS0_CH1, txpower);
  2887. rt2x00_set_field32(&regs[TX_PWR_CFG_1_EXT_IDX],
  2888. TX_PWR_CFG_1_EXT_MCS0_CH2, txpower);
  2889. /* MCS 2,3 */
  2890. txpower = rt2x00_get_field16(eeprom, EEPROM_TXPOWER_BYRATE_RATE1);
  2891. txpower = rt2800_compensate_txpower(rt2x00dev, 0, band, power_level,
  2892. txpower, delta);
  2893. rt2x00_set_field32(&regs[TX_PWR_CFG_1_IDX],
  2894. TX_PWR_CFG_1_MCS2_CH0, txpower);
  2895. rt2x00_set_field32(&regs[TX_PWR_CFG_1_IDX],
  2896. TX_PWR_CFG_1_MCS2_CH1, txpower);
  2897. rt2x00_set_field32(&regs[TX_PWR_CFG_1_EXT_IDX],
  2898. TX_PWR_CFG_1_EXT_MCS2_CH2, txpower);
  2899. /* MCS 4,5 */
  2900. txpower = rt2x00_get_field16(eeprom, EEPROM_TXPOWER_BYRATE_RATE2);
  2901. txpower = rt2800_compensate_txpower(rt2x00dev, 0, band, power_level,
  2902. txpower, delta);
  2903. rt2x00_set_field32(&regs[TX_PWR_CFG_2_IDX],
  2904. TX_PWR_CFG_2_MCS4_CH0, txpower);
  2905. rt2x00_set_field32(&regs[TX_PWR_CFG_2_IDX],
  2906. TX_PWR_CFG_2_MCS4_CH1, txpower);
  2907. rt2x00_set_field32(&regs[TX_PWR_CFG_2_EXT_IDX],
  2908. TX_PWR_CFG_2_EXT_MCS4_CH2, txpower);
  2909. /* MCS 6 */
  2910. txpower = rt2x00_get_field16(eeprom, EEPROM_TXPOWER_BYRATE_RATE3);
  2911. txpower = rt2800_compensate_txpower(rt2x00dev, 0, band, power_level,
  2912. txpower, delta);
  2913. rt2x00_set_field32(&regs[TX_PWR_CFG_2_IDX],
  2914. TX_PWR_CFG_2_MCS6_CH0, txpower);
  2915. rt2x00_set_field32(&regs[TX_PWR_CFG_2_IDX],
  2916. TX_PWR_CFG_2_MCS6_CH1, txpower);
  2917. rt2x00_set_field32(&regs[TX_PWR_CFG_2_EXT_IDX],
  2918. TX_PWR_CFG_2_EXT_MCS6_CH2, txpower);
  2919. /* read the next four txpower values */
  2920. rt2800_eeprom_read_from_array(rt2x00dev, EEPROM_TXPOWER_BYRATE,
  2921. offset + 3, &eeprom);
  2922. /* MCS 7 */
  2923. txpower = rt2x00_get_field16(eeprom, EEPROM_TXPOWER_BYRATE_RATE0);
  2924. txpower = rt2800_compensate_txpower(rt2x00dev, 0, band, power_level,
  2925. txpower, delta);
  2926. rt2x00_set_field32(&regs[TX_PWR_CFG_7_IDX],
  2927. TX_PWR_CFG_7_MCS7_CH0, txpower);
  2928. rt2x00_set_field32(&regs[TX_PWR_CFG_7_IDX],
  2929. TX_PWR_CFG_7_MCS7_CH1, txpower);
  2930. rt2x00_set_field32(&regs[TX_PWR_CFG_7_IDX],
  2931. TX_PWR_CFG_7_MCS7_CH2, txpower);
  2932. /* MCS 8,9 */
  2933. txpower = rt2x00_get_field16(eeprom, EEPROM_TXPOWER_BYRATE_RATE1);
  2934. txpower = rt2800_compensate_txpower(rt2x00dev, 0, band, power_level,
  2935. txpower, delta);
  2936. rt2x00_set_field32(&regs[TX_PWR_CFG_2_IDX],
  2937. TX_PWR_CFG_2_MCS8_CH0, txpower);
  2938. rt2x00_set_field32(&regs[TX_PWR_CFG_2_IDX],
  2939. TX_PWR_CFG_2_MCS8_CH1, txpower);
  2940. rt2x00_set_field32(&regs[TX_PWR_CFG_2_EXT_IDX],
  2941. TX_PWR_CFG_2_EXT_MCS8_CH2, txpower);
  2942. /* MCS 10,11 */
  2943. txpower = rt2x00_get_field16(eeprom, EEPROM_TXPOWER_BYRATE_RATE2);
  2944. txpower = rt2800_compensate_txpower(rt2x00dev, 0, band, power_level,
  2945. txpower, delta);
  2946. rt2x00_set_field32(&regs[TX_PWR_CFG_2_IDX],
  2947. TX_PWR_CFG_2_MCS10_CH0, txpower);
  2948. rt2x00_set_field32(&regs[TX_PWR_CFG_2_IDX],
  2949. TX_PWR_CFG_2_MCS10_CH1, txpower);
  2950. rt2x00_set_field32(&regs[TX_PWR_CFG_2_EXT_IDX],
  2951. TX_PWR_CFG_2_EXT_MCS10_CH2, txpower);
  2952. /* MCS 12,13 */
  2953. txpower = rt2x00_get_field16(eeprom, EEPROM_TXPOWER_BYRATE_RATE3);
  2954. txpower = rt2800_compensate_txpower(rt2x00dev, 0, band, power_level,
  2955. txpower, delta);
  2956. rt2x00_set_field32(&regs[TX_PWR_CFG_3_IDX],
  2957. TX_PWR_CFG_3_MCS12_CH0, txpower);
  2958. rt2x00_set_field32(&regs[TX_PWR_CFG_3_IDX],
  2959. TX_PWR_CFG_3_MCS12_CH1, txpower);
  2960. rt2x00_set_field32(&regs[TX_PWR_CFG_3_EXT_IDX],
  2961. TX_PWR_CFG_3_EXT_MCS12_CH2, txpower);
  2962. /* read the next four txpower values */
  2963. rt2800_eeprom_read_from_array(rt2x00dev, EEPROM_TXPOWER_BYRATE,
  2964. offset + 4, &eeprom);
  2965. /* MCS 14 */
  2966. txpower = rt2x00_get_field16(eeprom, EEPROM_TXPOWER_BYRATE_RATE0);
  2967. txpower = rt2800_compensate_txpower(rt2x00dev, 0, band, power_level,
  2968. txpower, delta);
  2969. rt2x00_set_field32(&regs[TX_PWR_CFG_3_IDX],
  2970. TX_PWR_CFG_3_MCS14_CH0, txpower);
  2971. rt2x00_set_field32(&regs[TX_PWR_CFG_3_IDX],
  2972. TX_PWR_CFG_3_MCS14_CH1, txpower);
  2973. rt2x00_set_field32(&regs[TX_PWR_CFG_3_EXT_IDX],
  2974. TX_PWR_CFG_3_EXT_MCS14_CH2, txpower);
  2975. /* MCS 15 */
  2976. txpower = rt2x00_get_field16(eeprom, EEPROM_TXPOWER_BYRATE_RATE1);
  2977. txpower = rt2800_compensate_txpower(rt2x00dev, 0, band, power_level,
  2978. txpower, delta);
  2979. rt2x00_set_field32(&regs[TX_PWR_CFG_8_IDX],
  2980. TX_PWR_CFG_8_MCS15_CH0, txpower);
  2981. rt2x00_set_field32(&regs[TX_PWR_CFG_8_IDX],
  2982. TX_PWR_CFG_8_MCS15_CH1, txpower);
  2983. rt2x00_set_field32(&regs[TX_PWR_CFG_8_IDX],
  2984. TX_PWR_CFG_8_MCS15_CH2, txpower);
  2985. /* MCS 16,17 */
  2986. txpower = rt2x00_get_field16(eeprom, EEPROM_TXPOWER_BYRATE_RATE2);
  2987. txpower = rt2800_compensate_txpower(rt2x00dev, 0, band, power_level,
  2988. txpower, delta);
  2989. rt2x00_set_field32(&regs[TX_PWR_CFG_5_IDX],
  2990. TX_PWR_CFG_5_MCS16_CH0, txpower);
  2991. rt2x00_set_field32(&regs[TX_PWR_CFG_5_IDX],
  2992. TX_PWR_CFG_5_MCS16_CH1, txpower);
  2993. rt2x00_set_field32(&regs[TX_PWR_CFG_5_IDX],
  2994. TX_PWR_CFG_5_MCS16_CH2, txpower);
  2995. /* MCS 18,19 */
  2996. txpower = rt2x00_get_field16(eeprom, EEPROM_TXPOWER_BYRATE_RATE3);
  2997. txpower = rt2800_compensate_txpower(rt2x00dev, 0, band, power_level,
  2998. txpower, delta);
  2999. rt2x00_set_field32(&regs[TX_PWR_CFG_5_IDX],
  3000. TX_PWR_CFG_5_MCS18_CH0, txpower);
  3001. rt2x00_set_field32(&regs[TX_PWR_CFG_5_IDX],
  3002. TX_PWR_CFG_5_MCS18_CH1, txpower);
  3003. rt2x00_set_field32(&regs[TX_PWR_CFG_5_IDX],
  3004. TX_PWR_CFG_5_MCS18_CH2, txpower);
  3005. /* read the next four txpower values */
  3006. rt2800_eeprom_read_from_array(rt2x00dev, EEPROM_TXPOWER_BYRATE,
  3007. offset + 5, &eeprom);
  3008. /* MCS 20,21 */
  3009. txpower = rt2x00_get_field16(eeprom, EEPROM_TXPOWER_BYRATE_RATE0);
  3010. txpower = rt2800_compensate_txpower(rt2x00dev, 0, band, power_level,
  3011. txpower, delta);
  3012. rt2x00_set_field32(&regs[TX_PWR_CFG_6_IDX],
  3013. TX_PWR_CFG_6_MCS20_CH0, txpower);
  3014. rt2x00_set_field32(&regs[TX_PWR_CFG_6_IDX],
  3015. TX_PWR_CFG_6_MCS20_CH1, txpower);
  3016. rt2x00_set_field32(&regs[TX_PWR_CFG_6_IDX],
  3017. TX_PWR_CFG_6_MCS20_CH2, txpower);
  3018. /* MCS 22 */
  3019. txpower = rt2x00_get_field16(eeprom, EEPROM_TXPOWER_BYRATE_RATE1);
  3020. txpower = rt2800_compensate_txpower(rt2x00dev, 0, band, power_level,
  3021. txpower, delta);
  3022. rt2x00_set_field32(&regs[TX_PWR_CFG_6_IDX],
  3023. TX_PWR_CFG_6_MCS22_CH0, txpower);
  3024. rt2x00_set_field32(&regs[TX_PWR_CFG_6_IDX],
  3025. TX_PWR_CFG_6_MCS22_CH1, txpower);
  3026. rt2x00_set_field32(&regs[TX_PWR_CFG_6_IDX],
  3027. TX_PWR_CFG_6_MCS22_CH2, txpower);
  3028. /* MCS 23 */
  3029. txpower = rt2x00_get_field16(eeprom, EEPROM_TXPOWER_BYRATE_RATE2);
  3030. txpower = rt2800_compensate_txpower(rt2x00dev, 0, band, power_level,
  3031. txpower, delta);
  3032. rt2x00_set_field32(&regs[TX_PWR_CFG_8_IDX],
  3033. TX_PWR_CFG_8_MCS23_CH0, txpower);
  3034. rt2x00_set_field32(&regs[TX_PWR_CFG_8_IDX],
  3035. TX_PWR_CFG_8_MCS23_CH1, txpower);
  3036. rt2x00_set_field32(&regs[TX_PWR_CFG_8_IDX],
  3037. TX_PWR_CFG_8_MCS23_CH2, txpower);
  3038. /* read the next four txpower values */
  3039. rt2800_eeprom_read_from_array(rt2x00dev, EEPROM_TXPOWER_BYRATE,
  3040. offset + 6, &eeprom);
  3041. /* STBC, MCS 0,1 */
  3042. txpower = rt2x00_get_field16(eeprom, EEPROM_TXPOWER_BYRATE_RATE0);
  3043. txpower = rt2800_compensate_txpower(rt2x00dev, 0, band, power_level,
  3044. txpower, delta);
  3045. rt2x00_set_field32(&regs[TX_PWR_CFG_3_IDX],
  3046. TX_PWR_CFG_3_STBC0_CH0, txpower);
  3047. rt2x00_set_field32(&regs[TX_PWR_CFG_3_IDX],
  3048. TX_PWR_CFG_3_STBC0_CH1, txpower);
  3049. rt2x00_set_field32(&regs[TX_PWR_CFG_3_EXT_IDX],
  3050. TX_PWR_CFG_3_EXT_STBC0_CH2, txpower);
  3051. /* STBC, MCS 2,3 */
  3052. txpower = rt2x00_get_field16(eeprom, EEPROM_TXPOWER_BYRATE_RATE1);
  3053. txpower = rt2800_compensate_txpower(rt2x00dev, 0, band, power_level,
  3054. txpower, delta);
  3055. rt2x00_set_field32(&regs[TX_PWR_CFG_3_IDX],
  3056. TX_PWR_CFG_3_STBC2_CH0, txpower);
  3057. rt2x00_set_field32(&regs[TX_PWR_CFG_3_IDX],
  3058. TX_PWR_CFG_3_STBC2_CH1, txpower);
  3059. rt2x00_set_field32(&regs[TX_PWR_CFG_3_EXT_IDX],
  3060. TX_PWR_CFG_3_EXT_STBC2_CH2, txpower);
  3061. /* STBC, MCS 4,5 */
  3062. txpower = rt2x00_get_field16(eeprom, EEPROM_TXPOWER_BYRATE_RATE2);
  3063. txpower = rt2800_compensate_txpower(rt2x00dev, 0, band, power_level,
  3064. txpower, delta);
  3065. rt2x00_set_field32(&regs[TX_PWR_CFG_4_IDX], TX_PWR_CFG_RATE0, txpower);
  3066. rt2x00_set_field32(&regs[TX_PWR_CFG_4_IDX], TX_PWR_CFG_RATE1, txpower);
  3067. rt2x00_set_field32(&regs[TX_PWR_CFG_4_EXT_IDX], TX_PWR_CFG_RATE0,
  3068. txpower);
  3069. /* STBC, MCS 6 */
  3070. txpower = rt2x00_get_field16(eeprom, EEPROM_TXPOWER_BYRATE_RATE3);
  3071. txpower = rt2800_compensate_txpower(rt2x00dev, 0, band, power_level,
  3072. txpower, delta);
  3073. rt2x00_set_field32(&regs[TX_PWR_CFG_4_IDX], TX_PWR_CFG_RATE2, txpower);
  3074. rt2x00_set_field32(&regs[TX_PWR_CFG_4_IDX], TX_PWR_CFG_RATE3, txpower);
  3075. rt2x00_set_field32(&regs[TX_PWR_CFG_4_EXT_IDX], TX_PWR_CFG_RATE2,
  3076. txpower);
  3077. /* read the next four txpower values */
  3078. rt2800_eeprom_read_from_array(rt2x00dev, EEPROM_TXPOWER_BYRATE,
  3079. offset + 7, &eeprom);
  3080. /* STBC, MCS 7 */
  3081. txpower = rt2x00_get_field16(eeprom, EEPROM_TXPOWER_BYRATE_RATE0);
  3082. txpower = rt2800_compensate_txpower(rt2x00dev, 0, band, power_level,
  3083. txpower, delta);
  3084. rt2x00_set_field32(&regs[TX_PWR_CFG_9_IDX],
  3085. TX_PWR_CFG_9_STBC7_CH0, txpower);
  3086. rt2x00_set_field32(&regs[TX_PWR_CFG_9_IDX],
  3087. TX_PWR_CFG_9_STBC7_CH1, txpower);
  3088. rt2x00_set_field32(&regs[TX_PWR_CFG_9_IDX],
  3089. TX_PWR_CFG_9_STBC7_CH2, txpower);
  3090. rt2800_register_write(rt2x00dev, TX_PWR_CFG_0, regs[TX_PWR_CFG_0_IDX]);
  3091. rt2800_register_write(rt2x00dev, TX_PWR_CFG_1, regs[TX_PWR_CFG_1_IDX]);
  3092. rt2800_register_write(rt2x00dev, TX_PWR_CFG_2, regs[TX_PWR_CFG_2_IDX]);
  3093. rt2800_register_write(rt2x00dev, TX_PWR_CFG_3, regs[TX_PWR_CFG_3_IDX]);
  3094. rt2800_register_write(rt2x00dev, TX_PWR_CFG_4, regs[TX_PWR_CFG_4_IDX]);
  3095. rt2800_register_write(rt2x00dev, TX_PWR_CFG_5, regs[TX_PWR_CFG_5_IDX]);
  3096. rt2800_register_write(rt2x00dev, TX_PWR_CFG_6, regs[TX_PWR_CFG_6_IDX]);
  3097. rt2800_register_write(rt2x00dev, TX_PWR_CFG_7, regs[TX_PWR_CFG_7_IDX]);
  3098. rt2800_register_write(rt2x00dev, TX_PWR_CFG_8, regs[TX_PWR_CFG_8_IDX]);
  3099. rt2800_register_write(rt2x00dev, TX_PWR_CFG_9, regs[TX_PWR_CFG_9_IDX]);
  3100. rt2800_register_write(rt2x00dev, TX_PWR_CFG_0_EXT,
  3101. regs[TX_PWR_CFG_0_EXT_IDX]);
  3102. rt2800_register_write(rt2x00dev, TX_PWR_CFG_1_EXT,
  3103. regs[TX_PWR_CFG_1_EXT_IDX]);
  3104. rt2800_register_write(rt2x00dev, TX_PWR_CFG_2_EXT,
  3105. regs[TX_PWR_CFG_2_EXT_IDX]);
  3106. rt2800_register_write(rt2x00dev, TX_PWR_CFG_3_EXT,
  3107. regs[TX_PWR_CFG_3_EXT_IDX]);
  3108. rt2800_register_write(rt2x00dev, TX_PWR_CFG_4_EXT,
  3109. regs[TX_PWR_CFG_4_EXT_IDX]);
  3110. for (i = 0; i < TX_PWR_CFG_IDX_COUNT; i++)
  3111. rt2x00_dbg(rt2x00dev,
  3112. "band:%cGHz, BW:%c0MHz, TX_PWR_CFG_%d%s = %08lx\n",
  3113. (band == IEEE80211_BAND_5GHZ) ? '5' : '2',
  3114. (test_bit(CONFIG_CHANNEL_HT40, &rt2x00dev->flags)) ?
  3115. '4' : '2',
  3116. (i > TX_PWR_CFG_9_IDX) ?
  3117. (i - TX_PWR_CFG_9_IDX - 1) : i,
  3118. (i > TX_PWR_CFG_9_IDX) ? "_EXT" : "",
  3119. (unsigned long) regs[i]);
  3120. }
  3121. /*
  3122. * We configure transmit power using MAC TX_PWR_CFG_{0,...,N} registers and
  3123. * BBP R1 register. TX_PWR_CFG_X allow to configure per rate TX power values,
  3124. * 4 bits for each rate (tune from 0 to 15 dBm). BBP_R1 controls transmit power
  3125. * for all rates, but allow to set only 4 discrete values: -12, -6, 0 and 6 dBm.
  3126. * Reference per rate transmit power values are located in the EEPROM at
  3127. * EEPROM_TXPOWER_BYRATE offset. We adjust them and BBP R1 settings according to
  3128. * current conditions (i.e. band, bandwidth, temperature, user settings).
  3129. */
  3130. static void rt2800_config_txpower_rt28xx(struct rt2x00_dev *rt2x00dev,
  3131. struct ieee80211_channel *chan,
  3132. int power_level)
  3133. {
  3134. u8 txpower, r1;
  3135. u16 eeprom;
  3136. u32 reg, offset;
  3137. int i, is_rate_b, delta, power_ctrl;
  3138. enum ieee80211_band band = chan->band;
  3139. /*
  3140. * Calculate HT40 compensation. For 40MHz we need to add or subtract
  3141. * value read from EEPROM (different for 2GHz and for 5GHz).
  3142. */
  3143. delta = rt2800_get_txpower_bw_comp(rt2x00dev, band);
  3144. /*
  3145. * Calculate temperature compensation. Depends on measurement of current
  3146. * TSSI (Transmitter Signal Strength Indication) we know TX power (due
  3147. * to temperature or maybe other factors) is smaller or bigger than
  3148. * expected. We adjust it, based on TSSI reference and boundaries values
  3149. * provided in EEPROM.
  3150. */
  3151. delta += rt2800_get_gain_calibration_delta(rt2x00dev);
  3152. /*
  3153. * Decrease power according to user settings, on devices with unknown
  3154. * maximum tx power. For other devices we take user power_level into
  3155. * consideration on rt2800_compensate_txpower().
  3156. */
  3157. delta += rt2800_get_txpower_reg_delta(rt2x00dev, power_level,
  3158. chan->max_power);
  3159. /*
  3160. * BBP_R1 controls TX power for all rates, it allow to set the following
  3161. * gains -12, -6, 0, +6 dBm by setting values 2, 1, 0, 3 respectively.
  3162. *
  3163. * TODO: we do not use +6 dBm option to do not increase power beyond
  3164. * regulatory limit, however this could be utilized for devices with
  3165. * CAPABILITY_POWER_LIMIT.
  3166. *
  3167. * TODO: add different temperature compensation code for RT3290 & RT5390
  3168. * to allow to use BBP_R1 for those chips.
  3169. */
  3170. if (!rt2x00_rt(rt2x00dev, RT3290) &&
  3171. !rt2x00_rt(rt2x00dev, RT5390)) {
  3172. rt2800_bbp_read(rt2x00dev, 1, &r1);
  3173. if (delta <= -12) {
  3174. power_ctrl = 2;
  3175. delta += 12;
  3176. } else if (delta <= -6) {
  3177. power_ctrl = 1;
  3178. delta += 6;
  3179. } else {
  3180. power_ctrl = 0;
  3181. }
  3182. rt2x00_set_field8(&r1, BBP1_TX_POWER_CTRL, power_ctrl);
  3183. rt2800_bbp_write(rt2x00dev, 1, r1);
  3184. }
  3185. offset = TX_PWR_CFG_0;
  3186. for (i = 0; i < EEPROM_TXPOWER_BYRATE_SIZE; i += 2) {
  3187. /* just to be safe */
  3188. if (offset > TX_PWR_CFG_4)
  3189. break;
  3190. rt2800_register_read(rt2x00dev, offset, &reg);
  3191. /* read the next four txpower values */
  3192. rt2800_eeprom_read_from_array(rt2x00dev, EEPROM_TXPOWER_BYRATE,
  3193. i, &eeprom);
  3194. is_rate_b = i ? 0 : 1;
  3195. /*
  3196. * TX_PWR_CFG_0: 1MBS, TX_PWR_CFG_1: 24MBS,
  3197. * TX_PWR_CFG_2: MCS4, TX_PWR_CFG_3: MCS12,
  3198. * TX_PWR_CFG_4: unknown
  3199. */
  3200. txpower = rt2x00_get_field16(eeprom,
  3201. EEPROM_TXPOWER_BYRATE_RATE0);
  3202. txpower = rt2800_compensate_txpower(rt2x00dev, is_rate_b, band,
  3203. power_level, txpower, delta);
  3204. rt2x00_set_field32(&reg, TX_PWR_CFG_RATE0, txpower);
  3205. /*
  3206. * TX_PWR_CFG_0: 2MBS, TX_PWR_CFG_1: 36MBS,
  3207. * TX_PWR_CFG_2: MCS5, TX_PWR_CFG_3: MCS13,
  3208. * TX_PWR_CFG_4: unknown
  3209. */
  3210. txpower = rt2x00_get_field16(eeprom,
  3211. EEPROM_TXPOWER_BYRATE_RATE1);
  3212. txpower = rt2800_compensate_txpower(rt2x00dev, is_rate_b, band,
  3213. power_level, txpower, delta);
  3214. rt2x00_set_field32(&reg, TX_PWR_CFG_RATE1, txpower);
  3215. /*
  3216. * TX_PWR_CFG_0: 5.5MBS, TX_PWR_CFG_1: 48MBS,
  3217. * TX_PWR_CFG_2: MCS6, TX_PWR_CFG_3: MCS14,
  3218. * TX_PWR_CFG_4: unknown
  3219. */
  3220. txpower = rt2x00_get_field16(eeprom,
  3221. EEPROM_TXPOWER_BYRATE_RATE2);
  3222. txpower = rt2800_compensate_txpower(rt2x00dev, is_rate_b, band,
  3223. power_level, txpower, delta);
  3224. rt2x00_set_field32(&reg, TX_PWR_CFG_RATE2, txpower);
  3225. /*
  3226. * TX_PWR_CFG_0: 11MBS, TX_PWR_CFG_1: 54MBS,
  3227. * TX_PWR_CFG_2: MCS7, TX_PWR_CFG_3: MCS15,
  3228. * TX_PWR_CFG_4: unknown
  3229. */
  3230. txpower = rt2x00_get_field16(eeprom,
  3231. EEPROM_TXPOWER_BYRATE_RATE3);
  3232. txpower = rt2800_compensate_txpower(rt2x00dev, is_rate_b, band,
  3233. power_level, txpower, delta);
  3234. rt2x00_set_field32(&reg, TX_PWR_CFG_RATE3, txpower);
  3235. /* read the next four txpower values */
  3236. rt2800_eeprom_read_from_array(rt2x00dev, EEPROM_TXPOWER_BYRATE,
  3237. i + 1, &eeprom);
  3238. is_rate_b = 0;
  3239. /*
  3240. * TX_PWR_CFG_0: 6MBS, TX_PWR_CFG_1: MCS0,
  3241. * TX_PWR_CFG_2: MCS8, TX_PWR_CFG_3: unknown,
  3242. * TX_PWR_CFG_4: unknown
  3243. */
  3244. txpower = rt2x00_get_field16(eeprom,
  3245. EEPROM_TXPOWER_BYRATE_RATE0);
  3246. txpower = rt2800_compensate_txpower(rt2x00dev, is_rate_b, band,
  3247. power_level, txpower, delta);
  3248. rt2x00_set_field32(&reg, TX_PWR_CFG_RATE4, txpower);
  3249. /*
  3250. * TX_PWR_CFG_0: 9MBS, TX_PWR_CFG_1: MCS1,
  3251. * TX_PWR_CFG_2: MCS9, TX_PWR_CFG_3: unknown,
  3252. * TX_PWR_CFG_4: unknown
  3253. */
  3254. txpower = rt2x00_get_field16(eeprom,
  3255. EEPROM_TXPOWER_BYRATE_RATE1);
  3256. txpower = rt2800_compensate_txpower(rt2x00dev, is_rate_b, band,
  3257. power_level, txpower, delta);
  3258. rt2x00_set_field32(&reg, TX_PWR_CFG_RATE5, txpower);
  3259. /*
  3260. * TX_PWR_CFG_0: 12MBS, TX_PWR_CFG_1: MCS2,
  3261. * TX_PWR_CFG_2: MCS10, TX_PWR_CFG_3: unknown,
  3262. * TX_PWR_CFG_4: unknown
  3263. */
  3264. txpower = rt2x00_get_field16(eeprom,
  3265. EEPROM_TXPOWER_BYRATE_RATE2);
  3266. txpower = rt2800_compensate_txpower(rt2x00dev, is_rate_b, band,
  3267. power_level, txpower, delta);
  3268. rt2x00_set_field32(&reg, TX_PWR_CFG_RATE6, txpower);
  3269. /*
  3270. * TX_PWR_CFG_0: 18MBS, TX_PWR_CFG_1: MCS3,
  3271. * TX_PWR_CFG_2: MCS11, TX_PWR_CFG_3: unknown,
  3272. * TX_PWR_CFG_4: unknown
  3273. */
  3274. txpower = rt2x00_get_field16(eeprom,
  3275. EEPROM_TXPOWER_BYRATE_RATE3);
  3276. txpower = rt2800_compensate_txpower(rt2x00dev, is_rate_b, band,
  3277. power_level, txpower, delta);
  3278. rt2x00_set_field32(&reg, TX_PWR_CFG_RATE7, txpower);
  3279. rt2800_register_write(rt2x00dev, offset, reg);
  3280. /* next TX_PWR_CFG register */
  3281. offset += 4;
  3282. }
  3283. }
  3284. static void rt2800_config_txpower(struct rt2x00_dev *rt2x00dev,
  3285. struct ieee80211_channel *chan,
  3286. int power_level)
  3287. {
  3288. if (rt2x00_rt(rt2x00dev, RT3593))
  3289. rt2800_config_txpower_rt3593(rt2x00dev, chan, power_level);
  3290. else
  3291. rt2800_config_txpower_rt28xx(rt2x00dev, chan, power_level);
  3292. }
  3293. void rt2800_gain_calibration(struct rt2x00_dev *rt2x00dev)
  3294. {
  3295. rt2800_config_txpower(rt2x00dev, rt2x00dev->hw->conf.chandef.chan,
  3296. rt2x00dev->tx_power);
  3297. }
  3298. EXPORT_SYMBOL_GPL(rt2800_gain_calibration);
  3299. void rt2800_vco_calibration(struct rt2x00_dev *rt2x00dev)
  3300. {
  3301. u32 tx_pin;
  3302. u8 rfcsr;
  3303. /*
  3304. * A voltage-controlled oscillator(VCO) is an electronic oscillator
  3305. * designed to be controlled in oscillation frequency by a voltage
  3306. * input. Maybe the temperature will affect the frequency of
  3307. * oscillation to be shifted. The VCO calibration will be called
  3308. * periodically to adjust the frequency to be precision.
  3309. */
  3310. rt2800_register_read(rt2x00dev, TX_PIN_CFG, &tx_pin);
  3311. tx_pin &= TX_PIN_CFG_PA_PE_DISABLE;
  3312. rt2800_register_write(rt2x00dev, TX_PIN_CFG, tx_pin);
  3313. switch (rt2x00dev->chip.rf) {
  3314. case RF2020:
  3315. case RF3020:
  3316. case RF3021:
  3317. case RF3022:
  3318. case RF3320:
  3319. case RF3052:
  3320. rt2800_rfcsr_read(rt2x00dev, 7, &rfcsr);
  3321. rt2x00_set_field8(&rfcsr, RFCSR7_RF_TUNING, 1);
  3322. rt2800_rfcsr_write(rt2x00dev, 7, rfcsr);
  3323. break;
  3324. case RF3290:
  3325. case RF5360:
  3326. case RF5370:
  3327. case RF5372:
  3328. case RF5390:
  3329. case RF5392:
  3330. rt2800_rfcsr_read(rt2x00dev, 3, &rfcsr);
  3331. rt2x00_set_field8(&rfcsr, RFCSR3_VCOCAL_EN, 1);
  3332. rt2800_rfcsr_write(rt2x00dev, 3, rfcsr);
  3333. break;
  3334. default:
  3335. return;
  3336. }
  3337. mdelay(1);
  3338. rt2800_register_read(rt2x00dev, TX_PIN_CFG, &tx_pin);
  3339. if (rt2x00dev->rf_channel <= 14) {
  3340. switch (rt2x00dev->default_ant.tx_chain_num) {
  3341. case 3:
  3342. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_G2_EN, 1);
  3343. /* fall through */
  3344. case 2:
  3345. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_G1_EN, 1);
  3346. /* fall through */
  3347. case 1:
  3348. default:
  3349. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_G0_EN, 1);
  3350. break;
  3351. }
  3352. } else {
  3353. switch (rt2x00dev->default_ant.tx_chain_num) {
  3354. case 3:
  3355. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_A2_EN, 1);
  3356. /* fall through */
  3357. case 2:
  3358. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_A1_EN, 1);
  3359. /* fall through */
  3360. case 1:
  3361. default:
  3362. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_A0_EN, 1);
  3363. break;
  3364. }
  3365. }
  3366. rt2800_register_write(rt2x00dev, TX_PIN_CFG, tx_pin);
  3367. }
  3368. EXPORT_SYMBOL_GPL(rt2800_vco_calibration);
  3369. static void rt2800_config_retry_limit(struct rt2x00_dev *rt2x00dev,
  3370. struct rt2x00lib_conf *libconf)
  3371. {
  3372. u32 reg;
  3373. rt2800_register_read(rt2x00dev, TX_RTY_CFG, &reg);
  3374. rt2x00_set_field32(&reg, TX_RTY_CFG_SHORT_RTY_LIMIT,
  3375. libconf->conf->short_frame_max_tx_count);
  3376. rt2x00_set_field32(&reg, TX_RTY_CFG_LONG_RTY_LIMIT,
  3377. libconf->conf->long_frame_max_tx_count);
  3378. rt2800_register_write(rt2x00dev, TX_RTY_CFG, reg);
  3379. }
  3380. static void rt2800_config_ps(struct rt2x00_dev *rt2x00dev,
  3381. struct rt2x00lib_conf *libconf)
  3382. {
  3383. enum dev_state state =
  3384. (libconf->conf->flags & IEEE80211_CONF_PS) ?
  3385. STATE_SLEEP : STATE_AWAKE;
  3386. u32 reg;
  3387. if (state == STATE_SLEEP) {
  3388. rt2800_register_write(rt2x00dev, AUTOWAKEUP_CFG, 0);
  3389. rt2800_register_read(rt2x00dev, AUTOWAKEUP_CFG, &reg);
  3390. rt2x00_set_field32(&reg, AUTOWAKEUP_CFG_AUTO_LEAD_TIME, 5);
  3391. rt2x00_set_field32(&reg, AUTOWAKEUP_CFG_TBCN_BEFORE_WAKE,
  3392. libconf->conf->listen_interval - 1);
  3393. rt2x00_set_field32(&reg, AUTOWAKEUP_CFG_AUTOWAKE, 1);
  3394. rt2800_register_write(rt2x00dev, AUTOWAKEUP_CFG, reg);
  3395. rt2x00dev->ops->lib->set_device_state(rt2x00dev, state);
  3396. } else {
  3397. rt2800_register_read(rt2x00dev, AUTOWAKEUP_CFG, &reg);
  3398. rt2x00_set_field32(&reg, AUTOWAKEUP_CFG_AUTO_LEAD_TIME, 0);
  3399. rt2x00_set_field32(&reg, AUTOWAKEUP_CFG_TBCN_BEFORE_WAKE, 0);
  3400. rt2x00_set_field32(&reg, AUTOWAKEUP_CFG_AUTOWAKE, 0);
  3401. rt2800_register_write(rt2x00dev, AUTOWAKEUP_CFG, reg);
  3402. rt2x00dev->ops->lib->set_device_state(rt2x00dev, state);
  3403. }
  3404. }
  3405. void rt2800_config(struct rt2x00_dev *rt2x00dev,
  3406. struct rt2x00lib_conf *libconf,
  3407. const unsigned int flags)
  3408. {
  3409. /* Always recalculate LNA gain before changing configuration */
  3410. rt2800_config_lna_gain(rt2x00dev, libconf);
  3411. if (flags & IEEE80211_CONF_CHANGE_CHANNEL) {
  3412. rt2800_config_channel(rt2x00dev, libconf->conf,
  3413. &libconf->rf, &libconf->channel);
  3414. rt2800_config_txpower(rt2x00dev, libconf->conf->chandef.chan,
  3415. libconf->conf->power_level);
  3416. }
  3417. if (flags & IEEE80211_CONF_CHANGE_POWER)
  3418. rt2800_config_txpower(rt2x00dev, libconf->conf->chandef.chan,
  3419. libconf->conf->power_level);
  3420. if (flags & IEEE80211_CONF_CHANGE_RETRY_LIMITS)
  3421. rt2800_config_retry_limit(rt2x00dev, libconf);
  3422. if (flags & IEEE80211_CONF_CHANGE_PS)
  3423. rt2800_config_ps(rt2x00dev, libconf);
  3424. }
  3425. EXPORT_SYMBOL_GPL(rt2800_config);
  3426. /*
  3427. * Link tuning
  3428. */
  3429. void rt2800_link_stats(struct rt2x00_dev *rt2x00dev, struct link_qual *qual)
  3430. {
  3431. u32 reg;
  3432. /*
  3433. * Update FCS error count from register.
  3434. */
  3435. rt2800_register_read(rt2x00dev, RX_STA_CNT0, &reg);
  3436. qual->rx_failed = rt2x00_get_field32(reg, RX_STA_CNT0_CRC_ERR);
  3437. }
  3438. EXPORT_SYMBOL_GPL(rt2800_link_stats);
  3439. static u8 rt2800_get_default_vgc(struct rt2x00_dev *rt2x00dev)
  3440. {
  3441. u8 vgc;
  3442. if (rt2x00dev->curr_band == IEEE80211_BAND_2GHZ) {
  3443. if (rt2x00_rt(rt2x00dev, RT3070) ||
  3444. rt2x00_rt(rt2x00dev, RT3071) ||
  3445. rt2x00_rt(rt2x00dev, RT3090) ||
  3446. rt2x00_rt(rt2x00dev, RT3290) ||
  3447. rt2x00_rt(rt2x00dev, RT3390) ||
  3448. rt2x00_rt(rt2x00dev, RT3572) ||
  3449. rt2x00_rt(rt2x00dev, RT5390) ||
  3450. rt2x00_rt(rt2x00dev, RT5392) ||
  3451. rt2x00_rt(rt2x00dev, RT5592))
  3452. vgc = 0x1c + (2 * rt2x00dev->lna_gain);
  3453. else
  3454. vgc = 0x2e + rt2x00dev->lna_gain;
  3455. } else { /* 5GHZ band */
  3456. if (rt2x00_rt(rt2x00dev, RT3572))
  3457. vgc = 0x22 + (rt2x00dev->lna_gain * 5) / 3;
  3458. else if (rt2x00_rt(rt2x00dev, RT5592))
  3459. vgc = 0x24 + (2 * rt2x00dev->lna_gain);
  3460. else {
  3461. if (!test_bit(CONFIG_CHANNEL_HT40, &rt2x00dev->flags))
  3462. vgc = 0x32 + (rt2x00dev->lna_gain * 5) / 3;
  3463. else
  3464. vgc = 0x3a + (rt2x00dev->lna_gain * 5) / 3;
  3465. }
  3466. }
  3467. return vgc;
  3468. }
  3469. static inline void rt2800_set_vgc(struct rt2x00_dev *rt2x00dev,
  3470. struct link_qual *qual, u8 vgc_level)
  3471. {
  3472. if (qual->vgc_level != vgc_level) {
  3473. if (rt2x00_rt(rt2x00dev, RT5592)) {
  3474. rt2800_bbp_write(rt2x00dev, 83, qual->rssi > -65 ? 0x4a : 0x7a);
  3475. rt2800_bbp_write_with_rx_chain(rt2x00dev, 66, vgc_level);
  3476. } else
  3477. rt2800_bbp_write(rt2x00dev, 66, vgc_level);
  3478. qual->vgc_level = vgc_level;
  3479. qual->vgc_level_reg = vgc_level;
  3480. }
  3481. }
  3482. void rt2800_reset_tuner(struct rt2x00_dev *rt2x00dev, struct link_qual *qual)
  3483. {
  3484. rt2800_set_vgc(rt2x00dev, qual, rt2800_get_default_vgc(rt2x00dev));
  3485. }
  3486. EXPORT_SYMBOL_GPL(rt2800_reset_tuner);
  3487. void rt2800_link_tuner(struct rt2x00_dev *rt2x00dev, struct link_qual *qual,
  3488. const u32 count)
  3489. {
  3490. u8 vgc;
  3491. if (rt2x00_rt_rev(rt2x00dev, RT2860, REV_RT2860C))
  3492. return;
  3493. /*
  3494. * When RSSI is better then -80 increase VGC level with 0x10, except
  3495. * for rt5592 chip.
  3496. */
  3497. vgc = rt2800_get_default_vgc(rt2x00dev);
  3498. if (rt2x00_rt(rt2x00dev, RT5592) && qual->rssi > -65)
  3499. vgc += 0x20;
  3500. else if (qual->rssi > -80)
  3501. vgc += 0x10;
  3502. rt2800_set_vgc(rt2x00dev, qual, vgc);
  3503. }
  3504. EXPORT_SYMBOL_GPL(rt2800_link_tuner);
  3505. /*
  3506. * Initialization functions.
  3507. */
  3508. static int rt2800_init_registers(struct rt2x00_dev *rt2x00dev)
  3509. {
  3510. u32 reg;
  3511. u16 eeprom;
  3512. unsigned int i;
  3513. int ret;
  3514. rt2800_disable_wpdma(rt2x00dev);
  3515. ret = rt2800_drv_init_registers(rt2x00dev);
  3516. if (ret)
  3517. return ret;
  3518. rt2800_register_read(rt2x00dev, BCN_OFFSET0, &reg);
  3519. rt2x00_set_field32(&reg, BCN_OFFSET0_BCN0, 0xe0); /* 0x3800 */
  3520. rt2x00_set_field32(&reg, BCN_OFFSET0_BCN1, 0xe8); /* 0x3a00 */
  3521. rt2x00_set_field32(&reg, BCN_OFFSET0_BCN2, 0xf0); /* 0x3c00 */
  3522. rt2x00_set_field32(&reg, BCN_OFFSET0_BCN3, 0xf8); /* 0x3e00 */
  3523. rt2800_register_write(rt2x00dev, BCN_OFFSET0, reg);
  3524. rt2800_register_read(rt2x00dev, BCN_OFFSET1, &reg);
  3525. rt2x00_set_field32(&reg, BCN_OFFSET1_BCN4, 0xc8); /* 0x3200 */
  3526. rt2x00_set_field32(&reg, BCN_OFFSET1_BCN5, 0xd0); /* 0x3400 */
  3527. rt2x00_set_field32(&reg, BCN_OFFSET1_BCN6, 0x77); /* 0x1dc0 */
  3528. rt2x00_set_field32(&reg, BCN_OFFSET1_BCN7, 0x6f); /* 0x1bc0 */
  3529. rt2800_register_write(rt2x00dev, BCN_OFFSET1, reg);
  3530. rt2800_register_write(rt2x00dev, LEGACY_BASIC_RATE, 0x0000013f);
  3531. rt2800_register_write(rt2x00dev, HT_BASIC_RATE, 0x00008003);
  3532. rt2800_register_write(rt2x00dev, MAC_SYS_CTRL, 0x00000000);
  3533. rt2800_register_read(rt2x00dev, BCN_TIME_CFG, &reg);
  3534. rt2x00_set_field32(&reg, BCN_TIME_CFG_BEACON_INTERVAL, 1600);
  3535. rt2x00_set_field32(&reg, BCN_TIME_CFG_TSF_TICKING, 0);
  3536. rt2x00_set_field32(&reg, BCN_TIME_CFG_TSF_SYNC, 0);
  3537. rt2x00_set_field32(&reg, BCN_TIME_CFG_TBTT_ENABLE, 0);
  3538. rt2x00_set_field32(&reg, BCN_TIME_CFG_BEACON_GEN, 0);
  3539. rt2x00_set_field32(&reg, BCN_TIME_CFG_TX_TIME_COMPENSATE, 0);
  3540. rt2800_register_write(rt2x00dev, BCN_TIME_CFG, reg);
  3541. rt2800_config_filter(rt2x00dev, FIF_ALLMULTI);
  3542. rt2800_register_read(rt2x00dev, BKOFF_SLOT_CFG, &reg);
  3543. rt2x00_set_field32(&reg, BKOFF_SLOT_CFG_SLOT_TIME, 9);
  3544. rt2x00_set_field32(&reg, BKOFF_SLOT_CFG_CC_DELAY_TIME, 2);
  3545. rt2800_register_write(rt2x00dev, BKOFF_SLOT_CFG, reg);
  3546. if (rt2x00_rt(rt2x00dev, RT3290)) {
  3547. rt2800_register_read(rt2x00dev, WLAN_FUN_CTRL, &reg);
  3548. if (rt2x00_get_field32(reg, WLAN_EN) == 1) {
  3549. rt2x00_set_field32(&reg, PCIE_APP0_CLK_REQ, 1);
  3550. rt2800_register_write(rt2x00dev, WLAN_FUN_CTRL, reg);
  3551. }
  3552. rt2800_register_read(rt2x00dev, CMB_CTRL, &reg);
  3553. if (!(rt2x00_get_field32(reg, LDO0_EN) == 1)) {
  3554. rt2x00_set_field32(&reg, LDO0_EN, 1);
  3555. rt2x00_set_field32(&reg, LDO_BGSEL, 3);
  3556. rt2800_register_write(rt2x00dev, CMB_CTRL, reg);
  3557. }
  3558. rt2800_register_read(rt2x00dev, OSC_CTRL, &reg);
  3559. rt2x00_set_field32(&reg, OSC_ROSC_EN, 1);
  3560. rt2x00_set_field32(&reg, OSC_CAL_REQ, 1);
  3561. rt2x00_set_field32(&reg, OSC_REF_CYCLE, 0x27);
  3562. rt2800_register_write(rt2x00dev, OSC_CTRL, reg);
  3563. rt2800_register_read(rt2x00dev, COEX_CFG0, &reg);
  3564. rt2x00_set_field32(&reg, COEX_CFG_ANT, 0x5e);
  3565. rt2800_register_write(rt2x00dev, COEX_CFG0, reg);
  3566. rt2800_register_read(rt2x00dev, COEX_CFG2, &reg);
  3567. rt2x00_set_field32(&reg, BT_COEX_CFG1, 0x00);
  3568. rt2x00_set_field32(&reg, BT_COEX_CFG0, 0x17);
  3569. rt2x00_set_field32(&reg, WL_COEX_CFG1, 0x93);
  3570. rt2x00_set_field32(&reg, WL_COEX_CFG0, 0x7f);
  3571. rt2800_register_write(rt2x00dev, COEX_CFG2, reg);
  3572. rt2800_register_read(rt2x00dev, PLL_CTRL, &reg);
  3573. rt2x00_set_field32(&reg, PLL_CONTROL, 1);
  3574. rt2800_register_write(rt2x00dev, PLL_CTRL, reg);
  3575. }
  3576. if (rt2x00_rt(rt2x00dev, RT3071) ||
  3577. rt2x00_rt(rt2x00dev, RT3090) ||
  3578. rt2x00_rt(rt2x00dev, RT3290) ||
  3579. rt2x00_rt(rt2x00dev, RT3390)) {
  3580. if (rt2x00_rt(rt2x00dev, RT3290))
  3581. rt2800_register_write(rt2x00dev, TX_SW_CFG0,
  3582. 0x00000404);
  3583. else
  3584. rt2800_register_write(rt2x00dev, TX_SW_CFG0,
  3585. 0x00000400);
  3586. rt2800_register_write(rt2x00dev, TX_SW_CFG1, 0x00000000);
  3587. if (rt2x00_rt_rev_lt(rt2x00dev, RT3071, REV_RT3071E) ||
  3588. rt2x00_rt_rev_lt(rt2x00dev, RT3090, REV_RT3090E) ||
  3589. rt2x00_rt_rev_lt(rt2x00dev, RT3390, REV_RT3390E)) {
  3590. rt2800_eeprom_read(rt2x00dev, EEPROM_NIC_CONF1,
  3591. &eeprom);
  3592. if (rt2x00_get_field16(eeprom, EEPROM_NIC_CONF1_DAC_TEST))
  3593. rt2800_register_write(rt2x00dev, TX_SW_CFG2,
  3594. 0x0000002c);
  3595. else
  3596. rt2800_register_write(rt2x00dev, TX_SW_CFG2,
  3597. 0x0000000f);
  3598. } else {
  3599. rt2800_register_write(rt2x00dev, TX_SW_CFG2, 0x00000000);
  3600. }
  3601. } else if (rt2x00_rt(rt2x00dev, RT3070)) {
  3602. rt2800_register_write(rt2x00dev, TX_SW_CFG0, 0x00000400);
  3603. if (rt2x00_rt_rev_lt(rt2x00dev, RT3070, REV_RT3070F)) {
  3604. rt2800_register_write(rt2x00dev, TX_SW_CFG1, 0x00000000);
  3605. rt2800_register_write(rt2x00dev, TX_SW_CFG2, 0x0000002c);
  3606. } else {
  3607. rt2800_register_write(rt2x00dev, TX_SW_CFG1, 0x00080606);
  3608. rt2800_register_write(rt2x00dev, TX_SW_CFG2, 0x00000000);
  3609. }
  3610. } else if (rt2800_is_305x_soc(rt2x00dev)) {
  3611. rt2800_register_write(rt2x00dev, TX_SW_CFG0, 0x00000400);
  3612. rt2800_register_write(rt2x00dev, TX_SW_CFG1, 0x00000000);
  3613. rt2800_register_write(rt2x00dev, TX_SW_CFG2, 0x00000030);
  3614. } else if (rt2x00_rt(rt2x00dev, RT3352)) {
  3615. rt2800_register_write(rt2x00dev, TX_SW_CFG0, 0x00000402);
  3616. rt2800_register_write(rt2x00dev, TX_SW_CFG1, 0x00080606);
  3617. rt2800_register_write(rt2x00dev, TX_SW_CFG2, 0x00000000);
  3618. } else if (rt2x00_rt(rt2x00dev, RT3572)) {
  3619. rt2800_register_write(rt2x00dev, TX_SW_CFG0, 0x00000400);
  3620. rt2800_register_write(rt2x00dev, TX_SW_CFG1, 0x00080606);
  3621. } else if (rt2x00_rt(rt2x00dev, RT3593)) {
  3622. rt2800_register_write(rt2x00dev, TX_SW_CFG0, 0x00000402);
  3623. rt2800_register_write(rt2x00dev, TX_SW_CFG1, 0x00000000);
  3624. if (rt2x00_rt_rev_lt(rt2x00dev, RT3593, REV_RT3593E)) {
  3625. rt2800_eeprom_read(rt2x00dev, EEPROM_NIC_CONF1,
  3626. &eeprom);
  3627. if (rt2x00_get_field16(eeprom,
  3628. EEPROM_NIC_CONF1_DAC_TEST))
  3629. rt2800_register_write(rt2x00dev, TX_SW_CFG2,
  3630. 0x0000001f);
  3631. else
  3632. rt2800_register_write(rt2x00dev, TX_SW_CFG2,
  3633. 0x0000000f);
  3634. } else {
  3635. rt2800_register_write(rt2x00dev, TX_SW_CFG2,
  3636. 0x00000000);
  3637. }
  3638. } else if (rt2x00_rt(rt2x00dev, RT5390) ||
  3639. rt2x00_rt(rt2x00dev, RT5392) ||
  3640. rt2x00_rt(rt2x00dev, RT5592)) {
  3641. rt2800_register_write(rt2x00dev, TX_SW_CFG0, 0x00000404);
  3642. rt2800_register_write(rt2x00dev, TX_SW_CFG1, 0x00080606);
  3643. rt2800_register_write(rt2x00dev, TX_SW_CFG2, 0x00000000);
  3644. } else {
  3645. rt2800_register_write(rt2x00dev, TX_SW_CFG0, 0x00000000);
  3646. rt2800_register_write(rt2x00dev, TX_SW_CFG1, 0x00080606);
  3647. }
  3648. rt2800_register_read(rt2x00dev, TX_LINK_CFG, &reg);
  3649. rt2x00_set_field32(&reg, TX_LINK_CFG_REMOTE_MFB_LIFETIME, 32);
  3650. rt2x00_set_field32(&reg, TX_LINK_CFG_MFB_ENABLE, 0);
  3651. rt2x00_set_field32(&reg, TX_LINK_CFG_REMOTE_UMFS_ENABLE, 0);
  3652. rt2x00_set_field32(&reg, TX_LINK_CFG_TX_MRQ_EN, 0);
  3653. rt2x00_set_field32(&reg, TX_LINK_CFG_TX_RDG_EN, 0);
  3654. rt2x00_set_field32(&reg, TX_LINK_CFG_TX_CF_ACK_EN, 1);
  3655. rt2x00_set_field32(&reg, TX_LINK_CFG_REMOTE_MFB, 0);
  3656. rt2x00_set_field32(&reg, TX_LINK_CFG_REMOTE_MFS, 0);
  3657. rt2800_register_write(rt2x00dev, TX_LINK_CFG, reg);
  3658. rt2800_register_read(rt2x00dev, TX_TIMEOUT_CFG, &reg);
  3659. rt2x00_set_field32(&reg, TX_TIMEOUT_CFG_MPDU_LIFETIME, 9);
  3660. rt2x00_set_field32(&reg, TX_TIMEOUT_CFG_RX_ACK_TIMEOUT, 32);
  3661. rt2x00_set_field32(&reg, TX_TIMEOUT_CFG_TX_OP_TIMEOUT, 10);
  3662. rt2800_register_write(rt2x00dev, TX_TIMEOUT_CFG, reg);
  3663. rt2800_register_read(rt2x00dev, MAX_LEN_CFG, &reg);
  3664. rt2x00_set_field32(&reg, MAX_LEN_CFG_MAX_MPDU, AGGREGATION_SIZE);
  3665. if (rt2x00_rt_rev_gte(rt2x00dev, RT2872, REV_RT2872E) ||
  3666. rt2x00_rt(rt2x00dev, RT2883) ||
  3667. rt2x00_rt_rev_lt(rt2x00dev, RT3070, REV_RT3070E))
  3668. rt2x00_set_field32(&reg, MAX_LEN_CFG_MAX_PSDU, 2);
  3669. else
  3670. rt2x00_set_field32(&reg, MAX_LEN_CFG_MAX_PSDU, 1);
  3671. rt2x00_set_field32(&reg, MAX_LEN_CFG_MIN_PSDU, 0);
  3672. rt2x00_set_field32(&reg, MAX_LEN_CFG_MIN_MPDU, 0);
  3673. rt2800_register_write(rt2x00dev, MAX_LEN_CFG, reg);
  3674. rt2800_register_read(rt2x00dev, LED_CFG, &reg);
  3675. rt2x00_set_field32(&reg, LED_CFG_ON_PERIOD, 70);
  3676. rt2x00_set_field32(&reg, LED_CFG_OFF_PERIOD, 30);
  3677. rt2x00_set_field32(&reg, LED_CFG_SLOW_BLINK_PERIOD, 3);
  3678. rt2x00_set_field32(&reg, LED_CFG_R_LED_MODE, 3);
  3679. rt2x00_set_field32(&reg, LED_CFG_G_LED_MODE, 3);
  3680. rt2x00_set_field32(&reg, LED_CFG_Y_LED_MODE, 3);
  3681. rt2x00_set_field32(&reg, LED_CFG_LED_POLAR, 1);
  3682. rt2800_register_write(rt2x00dev, LED_CFG, reg);
  3683. rt2800_register_write(rt2x00dev, PBF_MAX_PCNT, 0x1f3fbf9f);
  3684. rt2800_register_read(rt2x00dev, TX_RTY_CFG, &reg);
  3685. rt2x00_set_field32(&reg, TX_RTY_CFG_SHORT_RTY_LIMIT, 15);
  3686. rt2x00_set_field32(&reg, TX_RTY_CFG_LONG_RTY_LIMIT, 31);
  3687. rt2x00_set_field32(&reg, TX_RTY_CFG_LONG_RTY_THRE, 2000);
  3688. rt2x00_set_field32(&reg, TX_RTY_CFG_NON_AGG_RTY_MODE, 0);
  3689. rt2x00_set_field32(&reg, TX_RTY_CFG_AGG_RTY_MODE, 0);
  3690. rt2x00_set_field32(&reg, TX_RTY_CFG_TX_AUTO_FB_ENABLE, 1);
  3691. rt2800_register_write(rt2x00dev, TX_RTY_CFG, reg);
  3692. rt2800_register_read(rt2x00dev, AUTO_RSP_CFG, &reg);
  3693. rt2x00_set_field32(&reg, AUTO_RSP_CFG_AUTORESPONDER, 1);
  3694. rt2x00_set_field32(&reg, AUTO_RSP_CFG_BAC_ACK_POLICY, 1);
  3695. rt2x00_set_field32(&reg, AUTO_RSP_CFG_CTS_40_MMODE, 0);
  3696. rt2x00_set_field32(&reg, AUTO_RSP_CFG_CTS_40_MREF, 0);
  3697. rt2x00_set_field32(&reg, AUTO_RSP_CFG_AR_PREAMBLE, 1);
  3698. rt2x00_set_field32(&reg, AUTO_RSP_CFG_DUAL_CTS_EN, 0);
  3699. rt2x00_set_field32(&reg, AUTO_RSP_CFG_ACK_CTS_PSM_BIT, 0);
  3700. rt2800_register_write(rt2x00dev, AUTO_RSP_CFG, reg);
  3701. rt2800_register_read(rt2x00dev, CCK_PROT_CFG, &reg);
  3702. rt2x00_set_field32(&reg, CCK_PROT_CFG_PROTECT_RATE, 3);
  3703. rt2x00_set_field32(&reg, CCK_PROT_CFG_PROTECT_CTRL, 0);
  3704. rt2x00_set_field32(&reg, CCK_PROT_CFG_PROTECT_NAV_SHORT, 1);
  3705. rt2x00_set_field32(&reg, CCK_PROT_CFG_TX_OP_ALLOW_CCK, 1);
  3706. rt2x00_set_field32(&reg, CCK_PROT_CFG_TX_OP_ALLOW_OFDM, 1);
  3707. rt2x00_set_field32(&reg, CCK_PROT_CFG_TX_OP_ALLOW_MM20, 1);
  3708. rt2x00_set_field32(&reg, CCK_PROT_CFG_TX_OP_ALLOW_MM40, 0);
  3709. rt2x00_set_field32(&reg, CCK_PROT_CFG_TX_OP_ALLOW_GF20, 1);
  3710. rt2x00_set_field32(&reg, CCK_PROT_CFG_TX_OP_ALLOW_GF40, 0);
  3711. rt2x00_set_field32(&reg, CCK_PROT_CFG_RTS_TH_EN, 1);
  3712. rt2800_register_write(rt2x00dev, CCK_PROT_CFG, reg);
  3713. rt2800_register_read(rt2x00dev, OFDM_PROT_CFG, &reg);
  3714. rt2x00_set_field32(&reg, OFDM_PROT_CFG_PROTECT_RATE, 3);
  3715. rt2x00_set_field32(&reg, OFDM_PROT_CFG_PROTECT_CTRL, 0);
  3716. rt2x00_set_field32(&reg, OFDM_PROT_CFG_PROTECT_NAV_SHORT, 1);
  3717. rt2x00_set_field32(&reg, OFDM_PROT_CFG_TX_OP_ALLOW_CCK, 1);
  3718. rt2x00_set_field32(&reg, OFDM_PROT_CFG_TX_OP_ALLOW_OFDM, 1);
  3719. rt2x00_set_field32(&reg, OFDM_PROT_CFG_TX_OP_ALLOW_MM20, 1);
  3720. rt2x00_set_field32(&reg, OFDM_PROT_CFG_TX_OP_ALLOW_MM40, 0);
  3721. rt2x00_set_field32(&reg, OFDM_PROT_CFG_TX_OP_ALLOW_GF20, 1);
  3722. rt2x00_set_field32(&reg, OFDM_PROT_CFG_TX_OP_ALLOW_GF40, 0);
  3723. rt2x00_set_field32(&reg, OFDM_PROT_CFG_RTS_TH_EN, 1);
  3724. rt2800_register_write(rt2x00dev, OFDM_PROT_CFG, reg);
  3725. rt2800_register_read(rt2x00dev, MM20_PROT_CFG, &reg);
  3726. rt2x00_set_field32(&reg, MM20_PROT_CFG_PROTECT_RATE, 0x4004);
  3727. rt2x00_set_field32(&reg, MM20_PROT_CFG_PROTECT_CTRL, 0);
  3728. rt2x00_set_field32(&reg, MM20_PROT_CFG_PROTECT_NAV_SHORT, 1);
  3729. rt2x00_set_field32(&reg, MM20_PROT_CFG_TX_OP_ALLOW_CCK, 1);
  3730. rt2x00_set_field32(&reg, MM20_PROT_CFG_TX_OP_ALLOW_OFDM, 1);
  3731. rt2x00_set_field32(&reg, MM20_PROT_CFG_TX_OP_ALLOW_MM20, 1);
  3732. rt2x00_set_field32(&reg, MM20_PROT_CFG_TX_OP_ALLOW_MM40, 0);
  3733. rt2x00_set_field32(&reg, MM20_PROT_CFG_TX_OP_ALLOW_GF20, 1);
  3734. rt2x00_set_field32(&reg, MM20_PROT_CFG_TX_OP_ALLOW_GF40, 0);
  3735. rt2x00_set_field32(&reg, MM20_PROT_CFG_RTS_TH_EN, 0);
  3736. rt2800_register_write(rt2x00dev, MM20_PROT_CFG, reg);
  3737. rt2800_register_read(rt2x00dev, MM40_PROT_CFG, &reg);
  3738. rt2x00_set_field32(&reg, MM40_PROT_CFG_PROTECT_RATE, 0x4084);
  3739. rt2x00_set_field32(&reg, MM40_PROT_CFG_PROTECT_CTRL, 0);
  3740. rt2x00_set_field32(&reg, MM40_PROT_CFG_PROTECT_NAV_SHORT, 1);
  3741. rt2x00_set_field32(&reg, MM40_PROT_CFG_TX_OP_ALLOW_CCK, 1);
  3742. rt2x00_set_field32(&reg, MM40_PROT_CFG_TX_OP_ALLOW_OFDM, 1);
  3743. rt2x00_set_field32(&reg, MM40_PROT_CFG_TX_OP_ALLOW_MM20, 1);
  3744. rt2x00_set_field32(&reg, MM40_PROT_CFG_TX_OP_ALLOW_MM40, 1);
  3745. rt2x00_set_field32(&reg, MM40_PROT_CFG_TX_OP_ALLOW_GF20, 1);
  3746. rt2x00_set_field32(&reg, MM40_PROT_CFG_TX_OP_ALLOW_GF40, 1);
  3747. rt2x00_set_field32(&reg, MM40_PROT_CFG_RTS_TH_EN, 0);
  3748. rt2800_register_write(rt2x00dev, MM40_PROT_CFG, reg);
  3749. rt2800_register_read(rt2x00dev, GF20_PROT_CFG, &reg);
  3750. rt2x00_set_field32(&reg, GF20_PROT_CFG_PROTECT_RATE, 0x4004);
  3751. rt2x00_set_field32(&reg, GF20_PROT_CFG_PROTECT_CTRL, 0);
  3752. rt2x00_set_field32(&reg, GF20_PROT_CFG_PROTECT_NAV_SHORT, 1);
  3753. rt2x00_set_field32(&reg, GF20_PROT_CFG_TX_OP_ALLOW_CCK, 1);
  3754. rt2x00_set_field32(&reg, GF20_PROT_CFG_TX_OP_ALLOW_OFDM, 1);
  3755. rt2x00_set_field32(&reg, GF20_PROT_CFG_TX_OP_ALLOW_MM20, 1);
  3756. rt2x00_set_field32(&reg, GF20_PROT_CFG_TX_OP_ALLOW_MM40, 0);
  3757. rt2x00_set_field32(&reg, GF20_PROT_CFG_TX_OP_ALLOW_GF20, 1);
  3758. rt2x00_set_field32(&reg, GF20_PROT_CFG_TX_OP_ALLOW_GF40, 0);
  3759. rt2x00_set_field32(&reg, GF20_PROT_CFG_RTS_TH_EN, 0);
  3760. rt2800_register_write(rt2x00dev, GF20_PROT_CFG, reg);
  3761. rt2800_register_read(rt2x00dev, GF40_PROT_CFG, &reg);
  3762. rt2x00_set_field32(&reg, GF40_PROT_CFG_PROTECT_RATE, 0x4084);
  3763. rt2x00_set_field32(&reg, GF40_PROT_CFG_PROTECT_CTRL, 0);
  3764. rt2x00_set_field32(&reg, GF40_PROT_CFG_PROTECT_NAV_SHORT, 1);
  3765. rt2x00_set_field32(&reg, GF40_PROT_CFG_TX_OP_ALLOW_CCK, 1);
  3766. rt2x00_set_field32(&reg, GF40_PROT_CFG_TX_OP_ALLOW_OFDM, 1);
  3767. rt2x00_set_field32(&reg, GF40_PROT_CFG_TX_OP_ALLOW_MM20, 1);
  3768. rt2x00_set_field32(&reg, GF40_PROT_CFG_TX_OP_ALLOW_MM40, 1);
  3769. rt2x00_set_field32(&reg, GF40_PROT_CFG_TX_OP_ALLOW_GF20, 1);
  3770. rt2x00_set_field32(&reg, GF40_PROT_CFG_TX_OP_ALLOW_GF40, 1);
  3771. rt2x00_set_field32(&reg, GF40_PROT_CFG_RTS_TH_EN, 0);
  3772. rt2800_register_write(rt2x00dev, GF40_PROT_CFG, reg);
  3773. if (rt2x00_is_usb(rt2x00dev)) {
  3774. rt2800_register_write(rt2x00dev, PBF_CFG, 0xf40006);
  3775. rt2800_register_read(rt2x00dev, WPDMA_GLO_CFG, &reg);
  3776. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_ENABLE_TX_DMA, 0);
  3777. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_TX_DMA_BUSY, 0);
  3778. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_ENABLE_RX_DMA, 0);
  3779. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_RX_DMA_BUSY, 0);
  3780. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_WP_DMA_BURST_SIZE, 3);
  3781. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_TX_WRITEBACK_DONE, 0);
  3782. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_BIG_ENDIAN, 0);
  3783. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_RX_HDR_SCATTER, 0);
  3784. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_HDR_SEG_LEN, 0);
  3785. rt2800_register_write(rt2x00dev, WPDMA_GLO_CFG, reg);
  3786. }
  3787. /*
  3788. * The legacy driver also sets TXOP_CTRL_CFG_RESERVED_TRUN_EN to 1
  3789. * although it is reserved.
  3790. */
  3791. rt2800_register_read(rt2x00dev, TXOP_CTRL_CFG, &reg);
  3792. rt2x00_set_field32(&reg, TXOP_CTRL_CFG_TIMEOUT_TRUN_EN, 1);
  3793. rt2x00_set_field32(&reg, TXOP_CTRL_CFG_AC_TRUN_EN, 1);
  3794. rt2x00_set_field32(&reg, TXOP_CTRL_CFG_TXRATEGRP_TRUN_EN, 1);
  3795. rt2x00_set_field32(&reg, TXOP_CTRL_CFG_USER_MODE_TRUN_EN, 1);
  3796. rt2x00_set_field32(&reg, TXOP_CTRL_CFG_MIMO_PS_TRUN_EN, 1);
  3797. rt2x00_set_field32(&reg, TXOP_CTRL_CFG_RESERVED_TRUN_EN, 1);
  3798. rt2x00_set_field32(&reg, TXOP_CTRL_CFG_LSIG_TXOP_EN, 0);
  3799. rt2x00_set_field32(&reg, TXOP_CTRL_CFG_EXT_CCA_EN, 0);
  3800. rt2x00_set_field32(&reg, TXOP_CTRL_CFG_EXT_CCA_DLY, 88);
  3801. rt2x00_set_field32(&reg, TXOP_CTRL_CFG_EXT_CWMIN, 0);
  3802. rt2800_register_write(rt2x00dev, TXOP_CTRL_CFG, reg);
  3803. reg = rt2x00_rt(rt2x00dev, RT5592) ? 0x00000082 : 0x00000002;
  3804. rt2800_register_write(rt2x00dev, TXOP_HLDR_ET, reg);
  3805. rt2800_register_read(rt2x00dev, TX_RTS_CFG, &reg);
  3806. rt2x00_set_field32(&reg, TX_RTS_CFG_AUTO_RTS_RETRY_LIMIT, 32);
  3807. rt2x00_set_field32(&reg, TX_RTS_CFG_RTS_THRES,
  3808. IEEE80211_MAX_RTS_THRESHOLD);
  3809. rt2x00_set_field32(&reg, TX_RTS_CFG_RTS_FBK_EN, 0);
  3810. rt2800_register_write(rt2x00dev, TX_RTS_CFG, reg);
  3811. rt2800_register_write(rt2x00dev, EXP_ACK_TIME, 0x002400ca);
  3812. /*
  3813. * Usually the CCK SIFS time should be set to 10 and the OFDM SIFS
  3814. * time should be set to 16. However, the original Ralink driver uses
  3815. * 16 for both and indeed using a value of 10 for CCK SIFS results in
  3816. * connection problems with 11g + CTS protection. Hence, use the same
  3817. * defaults as the Ralink driver: 16 for both, CCK and OFDM SIFS.
  3818. */
  3819. rt2800_register_read(rt2x00dev, XIFS_TIME_CFG, &reg);
  3820. rt2x00_set_field32(&reg, XIFS_TIME_CFG_CCKM_SIFS_TIME, 16);
  3821. rt2x00_set_field32(&reg, XIFS_TIME_CFG_OFDM_SIFS_TIME, 16);
  3822. rt2x00_set_field32(&reg, XIFS_TIME_CFG_OFDM_XIFS_TIME, 4);
  3823. rt2x00_set_field32(&reg, XIFS_TIME_CFG_EIFS, 314);
  3824. rt2x00_set_field32(&reg, XIFS_TIME_CFG_BB_RXEND_ENABLE, 1);
  3825. rt2800_register_write(rt2x00dev, XIFS_TIME_CFG, reg);
  3826. rt2800_register_write(rt2x00dev, PWR_PIN_CFG, 0x00000003);
  3827. /*
  3828. * ASIC will keep garbage value after boot, clear encryption keys.
  3829. */
  3830. for (i = 0; i < 4; i++)
  3831. rt2800_register_write(rt2x00dev,
  3832. SHARED_KEY_MODE_ENTRY(i), 0);
  3833. for (i = 0; i < 256; i++) {
  3834. rt2800_config_wcid(rt2x00dev, NULL, i);
  3835. rt2800_delete_wcid_attr(rt2x00dev, i);
  3836. rt2800_register_write(rt2x00dev, MAC_IVEIV_ENTRY(i), 0);
  3837. }
  3838. /*
  3839. * Clear all beacons
  3840. */
  3841. rt2800_clear_beacon_register(rt2x00dev, HW_BEACON_BASE0);
  3842. rt2800_clear_beacon_register(rt2x00dev, HW_BEACON_BASE1);
  3843. rt2800_clear_beacon_register(rt2x00dev, HW_BEACON_BASE2);
  3844. rt2800_clear_beacon_register(rt2x00dev, HW_BEACON_BASE3);
  3845. rt2800_clear_beacon_register(rt2x00dev, HW_BEACON_BASE4);
  3846. rt2800_clear_beacon_register(rt2x00dev, HW_BEACON_BASE5);
  3847. rt2800_clear_beacon_register(rt2x00dev, HW_BEACON_BASE6);
  3848. rt2800_clear_beacon_register(rt2x00dev, HW_BEACON_BASE7);
  3849. if (rt2x00_is_usb(rt2x00dev)) {
  3850. rt2800_register_read(rt2x00dev, US_CYC_CNT, &reg);
  3851. rt2x00_set_field32(&reg, US_CYC_CNT_CLOCK_CYCLE, 30);
  3852. rt2800_register_write(rt2x00dev, US_CYC_CNT, reg);
  3853. } else if (rt2x00_is_pcie(rt2x00dev)) {
  3854. rt2800_register_read(rt2x00dev, US_CYC_CNT, &reg);
  3855. rt2x00_set_field32(&reg, US_CYC_CNT_CLOCK_CYCLE, 125);
  3856. rt2800_register_write(rt2x00dev, US_CYC_CNT, reg);
  3857. }
  3858. rt2800_register_read(rt2x00dev, HT_FBK_CFG0, &reg);
  3859. rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS0FBK, 0);
  3860. rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS1FBK, 0);
  3861. rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS2FBK, 1);
  3862. rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS3FBK, 2);
  3863. rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS4FBK, 3);
  3864. rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS5FBK, 4);
  3865. rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS6FBK, 5);
  3866. rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS7FBK, 6);
  3867. rt2800_register_write(rt2x00dev, HT_FBK_CFG0, reg);
  3868. rt2800_register_read(rt2x00dev, HT_FBK_CFG1, &reg);
  3869. rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS8FBK, 8);
  3870. rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS9FBK, 8);
  3871. rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS10FBK, 9);
  3872. rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS11FBK, 10);
  3873. rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS12FBK, 11);
  3874. rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS13FBK, 12);
  3875. rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS14FBK, 13);
  3876. rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS15FBK, 14);
  3877. rt2800_register_write(rt2x00dev, HT_FBK_CFG1, reg);
  3878. rt2800_register_read(rt2x00dev, LG_FBK_CFG0, &reg);
  3879. rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS0FBK, 8);
  3880. rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS1FBK, 8);
  3881. rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS2FBK, 9);
  3882. rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS3FBK, 10);
  3883. rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS4FBK, 11);
  3884. rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS5FBK, 12);
  3885. rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS6FBK, 13);
  3886. rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS7FBK, 14);
  3887. rt2800_register_write(rt2x00dev, LG_FBK_CFG0, reg);
  3888. rt2800_register_read(rt2x00dev, LG_FBK_CFG1, &reg);
  3889. rt2x00_set_field32(&reg, LG_FBK_CFG0_CCKMCS0FBK, 0);
  3890. rt2x00_set_field32(&reg, LG_FBK_CFG0_CCKMCS1FBK, 0);
  3891. rt2x00_set_field32(&reg, LG_FBK_CFG0_CCKMCS2FBK, 1);
  3892. rt2x00_set_field32(&reg, LG_FBK_CFG0_CCKMCS3FBK, 2);
  3893. rt2800_register_write(rt2x00dev, LG_FBK_CFG1, reg);
  3894. /*
  3895. * Do not force the BA window size, we use the TXWI to set it
  3896. */
  3897. rt2800_register_read(rt2x00dev, AMPDU_BA_WINSIZE, &reg);
  3898. rt2x00_set_field32(&reg, AMPDU_BA_WINSIZE_FORCE_WINSIZE_ENABLE, 0);
  3899. rt2x00_set_field32(&reg, AMPDU_BA_WINSIZE_FORCE_WINSIZE, 0);
  3900. rt2800_register_write(rt2x00dev, AMPDU_BA_WINSIZE, reg);
  3901. /*
  3902. * We must clear the error counters.
  3903. * These registers are cleared on read,
  3904. * so we may pass a useless variable to store the value.
  3905. */
  3906. rt2800_register_read(rt2x00dev, RX_STA_CNT0, &reg);
  3907. rt2800_register_read(rt2x00dev, RX_STA_CNT1, &reg);
  3908. rt2800_register_read(rt2x00dev, RX_STA_CNT2, &reg);
  3909. rt2800_register_read(rt2x00dev, TX_STA_CNT0, &reg);
  3910. rt2800_register_read(rt2x00dev, TX_STA_CNT1, &reg);
  3911. rt2800_register_read(rt2x00dev, TX_STA_CNT2, &reg);
  3912. /*
  3913. * Setup leadtime for pre tbtt interrupt to 6ms
  3914. */
  3915. rt2800_register_read(rt2x00dev, INT_TIMER_CFG, &reg);
  3916. rt2x00_set_field32(&reg, INT_TIMER_CFG_PRE_TBTT_TIMER, 6 << 4);
  3917. rt2800_register_write(rt2x00dev, INT_TIMER_CFG, reg);
  3918. /*
  3919. * Set up channel statistics timer
  3920. */
  3921. rt2800_register_read(rt2x00dev, CH_TIME_CFG, &reg);
  3922. rt2x00_set_field32(&reg, CH_TIME_CFG_EIFS_BUSY, 1);
  3923. rt2x00_set_field32(&reg, CH_TIME_CFG_NAV_BUSY, 1);
  3924. rt2x00_set_field32(&reg, CH_TIME_CFG_RX_BUSY, 1);
  3925. rt2x00_set_field32(&reg, CH_TIME_CFG_TX_BUSY, 1);
  3926. rt2x00_set_field32(&reg, CH_TIME_CFG_TMR_EN, 1);
  3927. rt2800_register_write(rt2x00dev, CH_TIME_CFG, reg);
  3928. return 0;
  3929. }
  3930. static int rt2800_wait_bbp_rf_ready(struct rt2x00_dev *rt2x00dev)
  3931. {
  3932. unsigned int i;
  3933. u32 reg;
  3934. for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
  3935. rt2800_register_read(rt2x00dev, MAC_STATUS_CFG, &reg);
  3936. if (!rt2x00_get_field32(reg, MAC_STATUS_CFG_BBP_RF_BUSY))
  3937. return 0;
  3938. udelay(REGISTER_BUSY_DELAY);
  3939. }
  3940. rt2x00_err(rt2x00dev, "BBP/RF register access failed, aborting\n");
  3941. return -EACCES;
  3942. }
  3943. static int rt2800_wait_bbp_ready(struct rt2x00_dev *rt2x00dev)
  3944. {
  3945. unsigned int i;
  3946. u8 value;
  3947. /*
  3948. * BBP was enabled after firmware was loaded,
  3949. * but we need to reactivate it now.
  3950. */
  3951. rt2800_register_write(rt2x00dev, H2M_BBP_AGENT, 0);
  3952. rt2800_register_write(rt2x00dev, H2M_MAILBOX_CSR, 0);
  3953. msleep(1);
  3954. for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
  3955. rt2800_bbp_read(rt2x00dev, 0, &value);
  3956. if ((value != 0xff) && (value != 0x00))
  3957. return 0;
  3958. udelay(REGISTER_BUSY_DELAY);
  3959. }
  3960. rt2x00_err(rt2x00dev, "BBP register access failed, aborting\n");
  3961. return -EACCES;
  3962. }
  3963. static void rt2800_bbp4_mac_if_ctrl(struct rt2x00_dev *rt2x00dev)
  3964. {
  3965. u8 value;
  3966. rt2800_bbp_read(rt2x00dev, 4, &value);
  3967. rt2x00_set_field8(&value, BBP4_MAC_IF_CTRL, 1);
  3968. rt2800_bbp_write(rt2x00dev, 4, value);
  3969. }
  3970. static void rt2800_init_freq_calibration(struct rt2x00_dev *rt2x00dev)
  3971. {
  3972. rt2800_bbp_write(rt2x00dev, 142, 1);
  3973. rt2800_bbp_write(rt2x00dev, 143, 57);
  3974. }
  3975. static void rt2800_init_bbp_5592_glrt(struct rt2x00_dev *rt2x00dev)
  3976. {
  3977. const u8 glrt_table[] = {
  3978. 0xE0, 0x1F, 0X38, 0x32, 0x08, 0x28, 0x19, 0x0A, 0xFF, 0x00, /* 128 ~ 137 */
  3979. 0x16, 0x10, 0x10, 0x0B, 0x36, 0x2C, 0x26, 0x24, 0x42, 0x36, /* 138 ~ 147 */
  3980. 0x30, 0x2D, 0x4C, 0x46, 0x3D, 0x40, 0x3E, 0x42, 0x3D, 0x40, /* 148 ~ 157 */
  3981. 0X3C, 0x34, 0x2C, 0x2F, 0x3C, 0x35, 0x2E, 0x2A, 0x49, 0x41, /* 158 ~ 167 */
  3982. 0x36, 0x31, 0x30, 0x30, 0x0E, 0x0D, 0x28, 0x21, 0x1C, 0x16, /* 168 ~ 177 */
  3983. 0x50, 0x4A, 0x43, 0x40, 0x10, 0x10, 0x10, 0x10, 0x00, 0x00, /* 178 ~ 187 */
  3984. 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, /* 188 ~ 197 */
  3985. 0x00, 0x00, 0x7D, 0x14, 0x32, 0x2C, 0x36, 0x4C, 0x43, 0x2C, /* 198 ~ 207 */
  3986. 0x2E, 0x36, 0x30, 0x6E, /* 208 ~ 211 */
  3987. };
  3988. int i;
  3989. for (i = 0; i < ARRAY_SIZE(glrt_table); i++) {
  3990. rt2800_bbp_write(rt2x00dev, 195, 128 + i);
  3991. rt2800_bbp_write(rt2x00dev, 196, glrt_table[i]);
  3992. }
  3993. };
  3994. static void rt2800_init_bbp_early(struct rt2x00_dev *rt2x00dev)
  3995. {
  3996. rt2800_bbp_write(rt2x00dev, 65, 0x2C);
  3997. rt2800_bbp_write(rt2x00dev, 66, 0x38);
  3998. rt2800_bbp_write(rt2x00dev, 68, 0x0B);
  3999. rt2800_bbp_write(rt2x00dev, 69, 0x12);
  4000. rt2800_bbp_write(rt2x00dev, 70, 0x0a);
  4001. rt2800_bbp_write(rt2x00dev, 73, 0x10);
  4002. rt2800_bbp_write(rt2x00dev, 81, 0x37);
  4003. rt2800_bbp_write(rt2x00dev, 82, 0x62);
  4004. rt2800_bbp_write(rt2x00dev, 83, 0x6A);
  4005. rt2800_bbp_write(rt2x00dev, 84, 0x99);
  4006. rt2800_bbp_write(rt2x00dev, 86, 0x00);
  4007. rt2800_bbp_write(rt2x00dev, 91, 0x04);
  4008. rt2800_bbp_write(rt2x00dev, 92, 0x00);
  4009. rt2800_bbp_write(rt2x00dev, 103, 0x00);
  4010. rt2800_bbp_write(rt2x00dev, 105, 0x05);
  4011. rt2800_bbp_write(rt2x00dev, 106, 0x35);
  4012. }
  4013. static void rt2800_disable_unused_dac_adc(struct rt2x00_dev *rt2x00dev)
  4014. {
  4015. u16 eeprom;
  4016. u8 value;
  4017. rt2800_bbp_read(rt2x00dev, 138, &value);
  4018. rt2800_eeprom_read(rt2x00dev, EEPROM_NIC_CONF0, &eeprom);
  4019. if (rt2x00_get_field16(eeprom, EEPROM_NIC_CONF0_TXPATH) == 1)
  4020. value |= 0x20;
  4021. if (rt2x00_get_field16(eeprom, EEPROM_NIC_CONF0_RXPATH) == 1)
  4022. value &= ~0x02;
  4023. rt2800_bbp_write(rt2x00dev, 138, value);
  4024. }
  4025. static void rt2800_init_bbp_305x_soc(struct rt2x00_dev *rt2x00dev)
  4026. {
  4027. rt2800_bbp_write(rt2x00dev, 31, 0x08);
  4028. rt2800_bbp_write(rt2x00dev, 65, 0x2c);
  4029. rt2800_bbp_write(rt2x00dev, 66, 0x38);
  4030. rt2800_bbp_write(rt2x00dev, 69, 0x12);
  4031. rt2800_bbp_write(rt2x00dev, 73, 0x10);
  4032. rt2800_bbp_write(rt2x00dev, 70, 0x0a);
  4033. rt2800_bbp_write(rt2x00dev, 78, 0x0e);
  4034. rt2800_bbp_write(rt2x00dev, 80, 0x08);
  4035. rt2800_bbp_write(rt2x00dev, 82, 0x62);
  4036. rt2800_bbp_write(rt2x00dev, 83, 0x6a);
  4037. rt2800_bbp_write(rt2x00dev, 84, 0x99);
  4038. rt2800_bbp_write(rt2x00dev, 86, 0x00);
  4039. rt2800_bbp_write(rt2x00dev, 91, 0x04);
  4040. rt2800_bbp_write(rt2x00dev, 92, 0x00);
  4041. rt2800_bbp_write(rt2x00dev, 103, 0xc0);
  4042. rt2800_bbp_write(rt2x00dev, 105, 0x01);
  4043. rt2800_bbp_write(rt2x00dev, 106, 0x35);
  4044. }
  4045. static void rt2800_init_bbp_28xx(struct rt2x00_dev *rt2x00dev)
  4046. {
  4047. rt2800_bbp_write(rt2x00dev, 65, 0x2c);
  4048. rt2800_bbp_write(rt2x00dev, 66, 0x38);
  4049. if (rt2x00_rt_rev(rt2x00dev, RT2860, REV_RT2860C)) {
  4050. rt2800_bbp_write(rt2x00dev, 69, 0x16);
  4051. rt2800_bbp_write(rt2x00dev, 73, 0x12);
  4052. } else {
  4053. rt2800_bbp_write(rt2x00dev, 69, 0x12);
  4054. rt2800_bbp_write(rt2x00dev, 73, 0x10);
  4055. }
  4056. rt2800_bbp_write(rt2x00dev, 70, 0x0a);
  4057. rt2800_bbp_write(rt2x00dev, 81, 0x37);
  4058. rt2800_bbp_write(rt2x00dev, 82, 0x62);
  4059. rt2800_bbp_write(rt2x00dev, 83, 0x6a);
  4060. if (rt2x00_rt_rev(rt2x00dev, RT2860, REV_RT2860D))
  4061. rt2800_bbp_write(rt2x00dev, 84, 0x19);
  4062. else
  4063. rt2800_bbp_write(rt2x00dev, 84, 0x99);
  4064. rt2800_bbp_write(rt2x00dev, 86, 0x00);
  4065. rt2800_bbp_write(rt2x00dev, 91, 0x04);
  4066. rt2800_bbp_write(rt2x00dev, 92, 0x00);
  4067. rt2800_bbp_write(rt2x00dev, 103, 0x00);
  4068. rt2800_bbp_write(rt2x00dev, 105, 0x05);
  4069. rt2800_bbp_write(rt2x00dev, 106, 0x35);
  4070. }
  4071. static void rt2800_init_bbp_30xx(struct rt2x00_dev *rt2x00dev)
  4072. {
  4073. rt2800_bbp_write(rt2x00dev, 65, 0x2c);
  4074. rt2800_bbp_write(rt2x00dev, 66, 0x38);
  4075. rt2800_bbp_write(rt2x00dev, 69, 0x12);
  4076. rt2800_bbp_write(rt2x00dev, 73, 0x10);
  4077. rt2800_bbp_write(rt2x00dev, 70, 0x0a);
  4078. rt2800_bbp_write(rt2x00dev, 79, 0x13);
  4079. rt2800_bbp_write(rt2x00dev, 80, 0x05);
  4080. rt2800_bbp_write(rt2x00dev, 81, 0x33);
  4081. rt2800_bbp_write(rt2x00dev, 82, 0x62);
  4082. rt2800_bbp_write(rt2x00dev, 83, 0x6a);
  4083. rt2800_bbp_write(rt2x00dev, 84, 0x99);
  4084. rt2800_bbp_write(rt2x00dev, 86, 0x00);
  4085. rt2800_bbp_write(rt2x00dev, 91, 0x04);
  4086. rt2800_bbp_write(rt2x00dev, 92, 0x00);
  4087. if (rt2x00_rt_rev_gte(rt2x00dev, RT3070, REV_RT3070F) ||
  4088. rt2x00_rt_rev_gte(rt2x00dev, RT3071, REV_RT3071E) ||
  4089. rt2x00_rt_rev_gte(rt2x00dev, RT3090, REV_RT3090E))
  4090. rt2800_bbp_write(rt2x00dev, 103, 0xc0);
  4091. else
  4092. rt2800_bbp_write(rt2x00dev, 103, 0x00);
  4093. rt2800_bbp_write(rt2x00dev, 105, 0x05);
  4094. rt2800_bbp_write(rt2x00dev, 106, 0x35);
  4095. if (rt2x00_rt(rt2x00dev, RT3071) ||
  4096. rt2x00_rt(rt2x00dev, RT3090))
  4097. rt2800_disable_unused_dac_adc(rt2x00dev);
  4098. }
  4099. static void rt2800_init_bbp_3290(struct rt2x00_dev *rt2x00dev)
  4100. {
  4101. u8 value;
  4102. rt2800_bbp4_mac_if_ctrl(rt2x00dev);
  4103. rt2800_bbp_write(rt2x00dev, 31, 0x08);
  4104. rt2800_bbp_write(rt2x00dev, 65, 0x2c);
  4105. rt2800_bbp_write(rt2x00dev, 66, 0x38);
  4106. rt2800_bbp_write(rt2x00dev, 68, 0x0b);
  4107. rt2800_bbp_write(rt2x00dev, 69, 0x12);
  4108. rt2800_bbp_write(rt2x00dev, 73, 0x13);
  4109. rt2800_bbp_write(rt2x00dev, 75, 0x46);
  4110. rt2800_bbp_write(rt2x00dev, 76, 0x28);
  4111. rt2800_bbp_write(rt2x00dev, 77, 0x58);
  4112. rt2800_bbp_write(rt2x00dev, 70, 0x0a);
  4113. rt2800_bbp_write(rt2x00dev, 74, 0x0b);
  4114. rt2800_bbp_write(rt2x00dev, 79, 0x18);
  4115. rt2800_bbp_write(rt2x00dev, 80, 0x09);
  4116. rt2800_bbp_write(rt2x00dev, 81, 0x33);
  4117. rt2800_bbp_write(rt2x00dev, 82, 0x62);
  4118. rt2800_bbp_write(rt2x00dev, 83, 0x7a);
  4119. rt2800_bbp_write(rt2x00dev, 84, 0x9a);
  4120. rt2800_bbp_write(rt2x00dev, 86, 0x38);
  4121. rt2800_bbp_write(rt2x00dev, 91, 0x04);
  4122. rt2800_bbp_write(rt2x00dev, 92, 0x02);
  4123. rt2800_bbp_write(rt2x00dev, 103, 0xc0);
  4124. rt2800_bbp_write(rt2x00dev, 104, 0x92);
  4125. rt2800_bbp_write(rt2x00dev, 105, 0x1c);
  4126. rt2800_bbp_write(rt2x00dev, 106, 0x03);
  4127. rt2800_bbp_write(rt2x00dev, 128, 0x12);
  4128. rt2800_bbp_write(rt2x00dev, 67, 0x24);
  4129. rt2800_bbp_write(rt2x00dev, 143, 0x04);
  4130. rt2800_bbp_write(rt2x00dev, 142, 0x99);
  4131. rt2800_bbp_write(rt2x00dev, 150, 0x30);
  4132. rt2800_bbp_write(rt2x00dev, 151, 0x2e);
  4133. rt2800_bbp_write(rt2x00dev, 152, 0x20);
  4134. rt2800_bbp_write(rt2x00dev, 153, 0x34);
  4135. rt2800_bbp_write(rt2x00dev, 154, 0x40);
  4136. rt2800_bbp_write(rt2x00dev, 155, 0x3b);
  4137. rt2800_bbp_write(rt2x00dev, 253, 0x04);
  4138. rt2800_bbp_read(rt2x00dev, 47, &value);
  4139. rt2x00_set_field8(&value, BBP47_TSSI_ADC6, 1);
  4140. rt2800_bbp_write(rt2x00dev, 47, value);
  4141. /* Use 5-bit ADC for Acquisition and 8-bit ADC for data */
  4142. rt2800_bbp_read(rt2x00dev, 3, &value);
  4143. rt2x00_set_field8(&value, BBP3_ADC_MODE_SWITCH, 1);
  4144. rt2x00_set_field8(&value, BBP3_ADC_INIT_MODE, 1);
  4145. rt2800_bbp_write(rt2x00dev, 3, value);
  4146. }
  4147. static void rt2800_init_bbp_3352(struct rt2x00_dev *rt2x00dev)
  4148. {
  4149. rt2800_bbp_write(rt2x00dev, 3, 0x00);
  4150. rt2800_bbp_write(rt2x00dev, 4, 0x50);
  4151. rt2800_bbp_write(rt2x00dev, 31, 0x08);
  4152. rt2800_bbp_write(rt2x00dev, 47, 0x48);
  4153. rt2800_bbp_write(rt2x00dev, 65, 0x2c);
  4154. rt2800_bbp_write(rt2x00dev, 66, 0x38);
  4155. rt2800_bbp_write(rt2x00dev, 68, 0x0b);
  4156. rt2800_bbp_write(rt2x00dev, 69, 0x12);
  4157. rt2800_bbp_write(rt2x00dev, 73, 0x13);
  4158. rt2800_bbp_write(rt2x00dev, 75, 0x46);
  4159. rt2800_bbp_write(rt2x00dev, 76, 0x28);
  4160. rt2800_bbp_write(rt2x00dev, 77, 0x59);
  4161. rt2800_bbp_write(rt2x00dev, 70, 0x0a);
  4162. rt2800_bbp_write(rt2x00dev, 78, 0x0e);
  4163. rt2800_bbp_write(rt2x00dev, 80, 0x08);
  4164. rt2800_bbp_write(rt2x00dev, 81, 0x37);
  4165. rt2800_bbp_write(rt2x00dev, 82, 0x62);
  4166. rt2800_bbp_write(rt2x00dev, 83, 0x6a);
  4167. rt2800_bbp_write(rt2x00dev, 84, 0x99);
  4168. rt2800_bbp_write(rt2x00dev, 86, 0x38);
  4169. rt2800_bbp_write(rt2x00dev, 88, 0x90);
  4170. rt2800_bbp_write(rt2x00dev, 91, 0x04);
  4171. rt2800_bbp_write(rt2x00dev, 92, 0x02);
  4172. rt2800_bbp_write(rt2x00dev, 103, 0xc0);
  4173. rt2800_bbp_write(rt2x00dev, 104, 0x92);
  4174. rt2800_bbp_write(rt2x00dev, 105, 0x34);
  4175. rt2800_bbp_write(rt2x00dev, 106, 0x05);
  4176. rt2800_bbp_write(rt2x00dev, 120, 0x50);
  4177. rt2800_bbp_write(rt2x00dev, 137, 0x0f);
  4178. rt2800_bbp_write(rt2x00dev, 163, 0xbd);
  4179. /* Set ITxBF timeout to 0x9c40=1000msec */
  4180. rt2800_bbp_write(rt2x00dev, 179, 0x02);
  4181. rt2800_bbp_write(rt2x00dev, 180, 0x00);
  4182. rt2800_bbp_write(rt2x00dev, 182, 0x40);
  4183. rt2800_bbp_write(rt2x00dev, 180, 0x01);
  4184. rt2800_bbp_write(rt2x00dev, 182, 0x9c);
  4185. rt2800_bbp_write(rt2x00dev, 179, 0x00);
  4186. /* Reprogram the inband interface to put right values in RXWI */
  4187. rt2800_bbp_write(rt2x00dev, 142, 0x04);
  4188. rt2800_bbp_write(rt2x00dev, 143, 0x3b);
  4189. rt2800_bbp_write(rt2x00dev, 142, 0x06);
  4190. rt2800_bbp_write(rt2x00dev, 143, 0xa0);
  4191. rt2800_bbp_write(rt2x00dev, 142, 0x07);
  4192. rt2800_bbp_write(rt2x00dev, 143, 0xa1);
  4193. rt2800_bbp_write(rt2x00dev, 142, 0x08);
  4194. rt2800_bbp_write(rt2x00dev, 143, 0xa2);
  4195. rt2800_bbp_write(rt2x00dev, 148, 0xc8);
  4196. }
  4197. static void rt2800_init_bbp_3390(struct rt2x00_dev *rt2x00dev)
  4198. {
  4199. rt2800_bbp_write(rt2x00dev, 65, 0x2c);
  4200. rt2800_bbp_write(rt2x00dev, 66, 0x38);
  4201. rt2800_bbp_write(rt2x00dev, 69, 0x12);
  4202. rt2800_bbp_write(rt2x00dev, 73, 0x10);
  4203. rt2800_bbp_write(rt2x00dev, 70, 0x0a);
  4204. rt2800_bbp_write(rt2x00dev, 79, 0x13);
  4205. rt2800_bbp_write(rt2x00dev, 80, 0x05);
  4206. rt2800_bbp_write(rt2x00dev, 81, 0x33);
  4207. rt2800_bbp_write(rt2x00dev, 82, 0x62);
  4208. rt2800_bbp_write(rt2x00dev, 83, 0x6a);
  4209. rt2800_bbp_write(rt2x00dev, 84, 0x99);
  4210. rt2800_bbp_write(rt2x00dev, 86, 0x00);
  4211. rt2800_bbp_write(rt2x00dev, 91, 0x04);
  4212. rt2800_bbp_write(rt2x00dev, 92, 0x00);
  4213. if (rt2x00_rt_rev_gte(rt2x00dev, RT3390, REV_RT3390E))
  4214. rt2800_bbp_write(rt2x00dev, 103, 0xc0);
  4215. else
  4216. rt2800_bbp_write(rt2x00dev, 103, 0x00);
  4217. rt2800_bbp_write(rt2x00dev, 105, 0x05);
  4218. rt2800_bbp_write(rt2x00dev, 106, 0x35);
  4219. rt2800_disable_unused_dac_adc(rt2x00dev);
  4220. }
  4221. static void rt2800_init_bbp_3572(struct rt2x00_dev *rt2x00dev)
  4222. {
  4223. rt2800_bbp_write(rt2x00dev, 31, 0x08);
  4224. rt2800_bbp_write(rt2x00dev, 65, 0x2c);
  4225. rt2800_bbp_write(rt2x00dev, 66, 0x38);
  4226. rt2800_bbp_write(rt2x00dev, 69, 0x12);
  4227. rt2800_bbp_write(rt2x00dev, 73, 0x10);
  4228. rt2800_bbp_write(rt2x00dev, 70, 0x0a);
  4229. rt2800_bbp_write(rt2x00dev, 79, 0x13);
  4230. rt2800_bbp_write(rt2x00dev, 80, 0x05);
  4231. rt2800_bbp_write(rt2x00dev, 81, 0x33);
  4232. rt2800_bbp_write(rt2x00dev, 82, 0x62);
  4233. rt2800_bbp_write(rt2x00dev, 83, 0x6a);
  4234. rt2800_bbp_write(rt2x00dev, 84, 0x99);
  4235. rt2800_bbp_write(rt2x00dev, 86, 0x00);
  4236. rt2800_bbp_write(rt2x00dev, 91, 0x04);
  4237. rt2800_bbp_write(rt2x00dev, 92, 0x00);
  4238. rt2800_bbp_write(rt2x00dev, 103, 0xc0);
  4239. rt2800_bbp_write(rt2x00dev, 105, 0x05);
  4240. rt2800_bbp_write(rt2x00dev, 106, 0x35);
  4241. rt2800_disable_unused_dac_adc(rt2x00dev);
  4242. }
  4243. static void rt2800_init_bbp_3593(struct rt2x00_dev *rt2x00dev)
  4244. {
  4245. rt2800_init_bbp_early(rt2x00dev);
  4246. rt2800_bbp_write(rt2x00dev, 79, 0x13);
  4247. rt2800_bbp_write(rt2x00dev, 80, 0x05);
  4248. rt2800_bbp_write(rt2x00dev, 81, 0x33);
  4249. rt2800_bbp_write(rt2x00dev, 137, 0x0f);
  4250. rt2800_bbp_write(rt2x00dev, 84, 0x19);
  4251. /* Enable DC filter */
  4252. if (rt2x00_rt_rev_gte(rt2x00dev, RT3593, REV_RT3593E))
  4253. rt2800_bbp_write(rt2x00dev, 103, 0xc0);
  4254. }
  4255. static void rt2800_init_bbp_53xx(struct rt2x00_dev *rt2x00dev)
  4256. {
  4257. int ant, div_mode;
  4258. u16 eeprom;
  4259. u8 value;
  4260. rt2800_bbp4_mac_if_ctrl(rt2x00dev);
  4261. rt2800_bbp_write(rt2x00dev, 31, 0x08);
  4262. rt2800_bbp_write(rt2x00dev, 65, 0x2c);
  4263. rt2800_bbp_write(rt2x00dev, 66, 0x38);
  4264. rt2800_bbp_write(rt2x00dev, 68, 0x0b);
  4265. rt2800_bbp_write(rt2x00dev, 69, 0x12);
  4266. rt2800_bbp_write(rt2x00dev, 73, 0x13);
  4267. rt2800_bbp_write(rt2x00dev, 75, 0x46);
  4268. rt2800_bbp_write(rt2x00dev, 76, 0x28);
  4269. rt2800_bbp_write(rt2x00dev, 77, 0x59);
  4270. rt2800_bbp_write(rt2x00dev, 70, 0x0a);
  4271. rt2800_bbp_write(rt2x00dev, 79, 0x13);
  4272. rt2800_bbp_write(rt2x00dev, 80, 0x05);
  4273. rt2800_bbp_write(rt2x00dev, 81, 0x33);
  4274. rt2800_bbp_write(rt2x00dev, 82, 0x62);
  4275. rt2800_bbp_write(rt2x00dev, 83, 0x7a);
  4276. rt2800_bbp_write(rt2x00dev, 84, 0x9a);
  4277. rt2800_bbp_write(rt2x00dev, 86, 0x38);
  4278. if (rt2x00_rt(rt2x00dev, RT5392))
  4279. rt2800_bbp_write(rt2x00dev, 88, 0x90);
  4280. rt2800_bbp_write(rt2x00dev, 91, 0x04);
  4281. rt2800_bbp_write(rt2x00dev, 92, 0x02);
  4282. if (rt2x00_rt(rt2x00dev, RT5392)) {
  4283. rt2800_bbp_write(rt2x00dev, 95, 0x9a);
  4284. rt2800_bbp_write(rt2x00dev, 98, 0x12);
  4285. }
  4286. rt2800_bbp_write(rt2x00dev, 103, 0xc0);
  4287. rt2800_bbp_write(rt2x00dev, 104, 0x92);
  4288. rt2800_bbp_write(rt2x00dev, 105, 0x3c);
  4289. if (rt2x00_rt(rt2x00dev, RT5390))
  4290. rt2800_bbp_write(rt2x00dev, 106, 0x03);
  4291. else if (rt2x00_rt(rt2x00dev, RT5392))
  4292. rt2800_bbp_write(rt2x00dev, 106, 0x12);
  4293. else
  4294. WARN_ON(1);
  4295. rt2800_bbp_write(rt2x00dev, 128, 0x12);
  4296. if (rt2x00_rt(rt2x00dev, RT5392)) {
  4297. rt2800_bbp_write(rt2x00dev, 134, 0xd0);
  4298. rt2800_bbp_write(rt2x00dev, 135, 0xf6);
  4299. }
  4300. rt2800_disable_unused_dac_adc(rt2x00dev);
  4301. rt2800_eeprom_read(rt2x00dev, EEPROM_NIC_CONF1, &eeprom);
  4302. div_mode = rt2x00_get_field16(eeprom,
  4303. EEPROM_NIC_CONF1_ANT_DIVERSITY);
  4304. ant = (div_mode == 3) ? 1 : 0;
  4305. /* check if this is a Bluetooth combo card */
  4306. if (test_bit(CAPABILITY_BT_COEXIST, &rt2x00dev->cap_flags)) {
  4307. u32 reg;
  4308. rt2800_register_read(rt2x00dev, GPIO_CTRL, &reg);
  4309. rt2x00_set_field32(&reg, GPIO_CTRL_DIR3, 0);
  4310. rt2x00_set_field32(&reg, GPIO_CTRL_DIR6, 0);
  4311. rt2x00_set_field32(&reg, GPIO_CTRL_VAL3, 0);
  4312. rt2x00_set_field32(&reg, GPIO_CTRL_VAL6, 0);
  4313. if (ant == 0)
  4314. rt2x00_set_field32(&reg, GPIO_CTRL_VAL3, 1);
  4315. else if (ant == 1)
  4316. rt2x00_set_field32(&reg, GPIO_CTRL_VAL6, 1);
  4317. rt2800_register_write(rt2x00dev, GPIO_CTRL, reg);
  4318. }
  4319. /* This chip has hardware antenna diversity*/
  4320. if (rt2x00_rt_rev_gte(rt2x00dev, RT5390, REV_RT5390R)) {
  4321. rt2800_bbp_write(rt2x00dev, 150, 0); /* Disable Antenna Software OFDM */
  4322. rt2800_bbp_write(rt2x00dev, 151, 0); /* Disable Antenna Software CCK */
  4323. rt2800_bbp_write(rt2x00dev, 154, 0); /* Clear previously selected antenna */
  4324. }
  4325. rt2800_bbp_read(rt2x00dev, 152, &value);
  4326. if (ant == 0)
  4327. rt2x00_set_field8(&value, BBP152_RX_DEFAULT_ANT, 1);
  4328. else
  4329. rt2x00_set_field8(&value, BBP152_RX_DEFAULT_ANT, 0);
  4330. rt2800_bbp_write(rt2x00dev, 152, value);
  4331. rt2800_init_freq_calibration(rt2x00dev);
  4332. }
  4333. static void rt2800_init_bbp_5592(struct rt2x00_dev *rt2x00dev)
  4334. {
  4335. int ant, div_mode;
  4336. u16 eeprom;
  4337. u8 value;
  4338. rt2800_init_bbp_early(rt2x00dev);
  4339. rt2800_bbp_read(rt2x00dev, 105, &value);
  4340. rt2x00_set_field8(&value, BBP105_MLD,
  4341. rt2x00dev->default_ant.rx_chain_num == 2);
  4342. rt2800_bbp_write(rt2x00dev, 105, value);
  4343. rt2800_bbp4_mac_if_ctrl(rt2x00dev);
  4344. rt2800_bbp_write(rt2x00dev, 20, 0x06);
  4345. rt2800_bbp_write(rt2x00dev, 31, 0x08);
  4346. rt2800_bbp_write(rt2x00dev, 65, 0x2C);
  4347. rt2800_bbp_write(rt2x00dev, 68, 0xDD);
  4348. rt2800_bbp_write(rt2x00dev, 69, 0x1A);
  4349. rt2800_bbp_write(rt2x00dev, 70, 0x05);
  4350. rt2800_bbp_write(rt2x00dev, 73, 0x13);
  4351. rt2800_bbp_write(rt2x00dev, 74, 0x0F);
  4352. rt2800_bbp_write(rt2x00dev, 75, 0x4F);
  4353. rt2800_bbp_write(rt2x00dev, 76, 0x28);
  4354. rt2800_bbp_write(rt2x00dev, 77, 0x59);
  4355. rt2800_bbp_write(rt2x00dev, 84, 0x9A);
  4356. rt2800_bbp_write(rt2x00dev, 86, 0x38);
  4357. rt2800_bbp_write(rt2x00dev, 88, 0x90);
  4358. rt2800_bbp_write(rt2x00dev, 91, 0x04);
  4359. rt2800_bbp_write(rt2x00dev, 92, 0x02);
  4360. rt2800_bbp_write(rt2x00dev, 95, 0x9a);
  4361. rt2800_bbp_write(rt2x00dev, 98, 0x12);
  4362. rt2800_bbp_write(rt2x00dev, 103, 0xC0);
  4363. rt2800_bbp_write(rt2x00dev, 104, 0x92);
  4364. /* FIXME BBP105 owerwrite */
  4365. rt2800_bbp_write(rt2x00dev, 105, 0x3C);
  4366. rt2800_bbp_write(rt2x00dev, 106, 0x35);
  4367. rt2800_bbp_write(rt2x00dev, 128, 0x12);
  4368. rt2800_bbp_write(rt2x00dev, 134, 0xD0);
  4369. rt2800_bbp_write(rt2x00dev, 135, 0xF6);
  4370. rt2800_bbp_write(rt2x00dev, 137, 0x0F);
  4371. /* Initialize GLRT (Generalized Likehood Radio Test) */
  4372. rt2800_init_bbp_5592_glrt(rt2x00dev);
  4373. rt2800_bbp4_mac_if_ctrl(rt2x00dev);
  4374. rt2800_eeprom_read(rt2x00dev, EEPROM_NIC_CONF1, &eeprom);
  4375. div_mode = rt2x00_get_field16(eeprom, EEPROM_NIC_CONF1_ANT_DIVERSITY);
  4376. ant = (div_mode == 3) ? 1 : 0;
  4377. rt2800_bbp_read(rt2x00dev, 152, &value);
  4378. if (ant == 0) {
  4379. /* Main antenna */
  4380. rt2x00_set_field8(&value, BBP152_RX_DEFAULT_ANT, 1);
  4381. } else {
  4382. /* Auxiliary antenna */
  4383. rt2x00_set_field8(&value, BBP152_RX_DEFAULT_ANT, 0);
  4384. }
  4385. rt2800_bbp_write(rt2x00dev, 152, value);
  4386. if (rt2x00_rt_rev_gte(rt2x00dev, RT5592, REV_RT5592C)) {
  4387. rt2800_bbp_read(rt2x00dev, 254, &value);
  4388. rt2x00_set_field8(&value, BBP254_BIT7, 1);
  4389. rt2800_bbp_write(rt2x00dev, 254, value);
  4390. }
  4391. rt2800_init_freq_calibration(rt2x00dev);
  4392. rt2800_bbp_write(rt2x00dev, 84, 0x19);
  4393. if (rt2x00_rt_rev_gte(rt2x00dev, RT5592, REV_RT5592C))
  4394. rt2800_bbp_write(rt2x00dev, 103, 0xc0);
  4395. }
  4396. static void rt2800_init_bbp(struct rt2x00_dev *rt2x00dev)
  4397. {
  4398. unsigned int i;
  4399. u16 eeprom;
  4400. u8 reg_id;
  4401. u8 value;
  4402. if (rt2800_is_305x_soc(rt2x00dev))
  4403. rt2800_init_bbp_305x_soc(rt2x00dev);
  4404. switch (rt2x00dev->chip.rt) {
  4405. case RT2860:
  4406. case RT2872:
  4407. case RT2883:
  4408. rt2800_init_bbp_28xx(rt2x00dev);
  4409. break;
  4410. case RT3070:
  4411. case RT3071:
  4412. case RT3090:
  4413. rt2800_init_bbp_30xx(rt2x00dev);
  4414. break;
  4415. case RT3290:
  4416. rt2800_init_bbp_3290(rt2x00dev);
  4417. break;
  4418. case RT3352:
  4419. rt2800_init_bbp_3352(rt2x00dev);
  4420. break;
  4421. case RT3390:
  4422. rt2800_init_bbp_3390(rt2x00dev);
  4423. break;
  4424. case RT3572:
  4425. rt2800_init_bbp_3572(rt2x00dev);
  4426. break;
  4427. case RT3593:
  4428. rt2800_init_bbp_3593(rt2x00dev);
  4429. return;
  4430. case RT5390:
  4431. case RT5392:
  4432. rt2800_init_bbp_53xx(rt2x00dev);
  4433. break;
  4434. case RT5592:
  4435. rt2800_init_bbp_5592(rt2x00dev);
  4436. return;
  4437. }
  4438. for (i = 0; i < EEPROM_BBP_SIZE; i++) {
  4439. rt2800_eeprom_read_from_array(rt2x00dev, EEPROM_BBP_START, i,
  4440. &eeprom);
  4441. if (eeprom != 0xffff && eeprom != 0x0000) {
  4442. reg_id = rt2x00_get_field16(eeprom, EEPROM_BBP_REG_ID);
  4443. value = rt2x00_get_field16(eeprom, EEPROM_BBP_VALUE);
  4444. rt2800_bbp_write(rt2x00dev, reg_id, value);
  4445. }
  4446. }
  4447. }
  4448. static void rt2800_led_open_drain_enable(struct rt2x00_dev *rt2x00dev)
  4449. {
  4450. u32 reg;
  4451. rt2800_register_read(rt2x00dev, OPT_14_CSR, &reg);
  4452. rt2x00_set_field32(&reg, OPT_14_CSR_BIT0, 1);
  4453. rt2800_register_write(rt2x00dev, OPT_14_CSR, reg);
  4454. }
  4455. static u8 rt2800_init_rx_filter(struct rt2x00_dev *rt2x00dev, bool bw40,
  4456. u8 filter_target)
  4457. {
  4458. unsigned int i;
  4459. u8 bbp;
  4460. u8 rfcsr;
  4461. u8 passband;
  4462. u8 stopband;
  4463. u8 overtuned = 0;
  4464. u8 rfcsr24 = (bw40) ? 0x27 : 0x07;
  4465. rt2800_rfcsr_write(rt2x00dev, 24, rfcsr24);
  4466. rt2800_bbp_read(rt2x00dev, 4, &bbp);
  4467. rt2x00_set_field8(&bbp, BBP4_BANDWIDTH, 2 * bw40);
  4468. rt2800_bbp_write(rt2x00dev, 4, bbp);
  4469. rt2800_rfcsr_read(rt2x00dev, 31, &rfcsr);
  4470. rt2x00_set_field8(&rfcsr, RFCSR31_RX_H20M, bw40);
  4471. rt2800_rfcsr_write(rt2x00dev, 31, rfcsr);
  4472. rt2800_rfcsr_read(rt2x00dev, 22, &rfcsr);
  4473. rt2x00_set_field8(&rfcsr, RFCSR22_BASEBAND_LOOPBACK, 1);
  4474. rt2800_rfcsr_write(rt2x00dev, 22, rfcsr);
  4475. /*
  4476. * Set power & frequency of passband test tone
  4477. */
  4478. rt2800_bbp_write(rt2x00dev, 24, 0);
  4479. for (i = 0; i < 100; i++) {
  4480. rt2800_bbp_write(rt2x00dev, 25, 0x90);
  4481. msleep(1);
  4482. rt2800_bbp_read(rt2x00dev, 55, &passband);
  4483. if (passband)
  4484. break;
  4485. }
  4486. /*
  4487. * Set power & frequency of stopband test tone
  4488. */
  4489. rt2800_bbp_write(rt2x00dev, 24, 0x06);
  4490. for (i = 0; i < 100; i++) {
  4491. rt2800_bbp_write(rt2x00dev, 25, 0x90);
  4492. msleep(1);
  4493. rt2800_bbp_read(rt2x00dev, 55, &stopband);
  4494. if ((passband - stopband) <= filter_target) {
  4495. rfcsr24++;
  4496. overtuned += ((passband - stopband) == filter_target);
  4497. } else
  4498. break;
  4499. rt2800_rfcsr_write(rt2x00dev, 24, rfcsr24);
  4500. }
  4501. rfcsr24 -= !!overtuned;
  4502. rt2800_rfcsr_write(rt2x00dev, 24, rfcsr24);
  4503. return rfcsr24;
  4504. }
  4505. static void rt2800_rf_init_calibration(struct rt2x00_dev *rt2x00dev,
  4506. const unsigned int rf_reg)
  4507. {
  4508. u8 rfcsr;
  4509. rt2800_rfcsr_read(rt2x00dev, rf_reg, &rfcsr);
  4510. rt2x00_set_field8(&rfcsr, FIELD8(0x80), 1);
  4511. rt2800_rfcsr_write(rt2x00dev, rf_reg, rfcsr);
  4512. msleep(1);
  4513. rt2x00_set_field8(&rfcsr, FIELD8(0x80), 0);
  4514. rt2800_rfcsr_write(rt2x00dev, rf_reg, rfcsr);
  4515. }
  4516. static void rt2800_rx_filter_calibration(struct rt2x00_dev *rt2x00dev)
  4517. {
  4518. struct rt2800_drv_data *drv_data = rt2x00dev->drv_data;
  4519. u8 filter_tgt_bw20;
  4520. u8 filter_tgt_bw40;
  4521. u8 rfcsr, bbp;
  4522. /*
  4523. * TODO: sync filter_tgt values with vendor driver
  4524. */
  4525. if (rt2x00_rt(rt2x00dev, RT3070)) {
  4526. filter_tgt_bw20 = 0x16;
  4527. filter_tgt_bw40 = 0x19;
  4528. } else {
  4529. filter_tgt_bw20 = 0x13;
  4530. filter_tgt_bw40 = 0x15;
  4531. }
  4532. drv_data->calibration_bw20 =
  4533. rt2800_init_rx_filter(rt2x00dev, false, filter_tgt_bw20);
  4534. drv_data->calibration_bw40 =
  4535. rt2800_init_rx_filter(rt2x00dev, true, filter_tgt_bw40);
  4536. /*
  4537. * Save BBP 25 & 26 values for later use in channel switching (for 3052)
  4538. */
  4539. rt2800_bbp_read(rt2x00dev, 25, &drv_data->bbp25);
  4540. rt2800_bbp_read(rt2x00dev, 26, &drv_data->bbp26);
  4541. /*
  4542. * Set back to initial state
  4543. */
  4544. rt2800_bbp_write(rt2x00dev, 24, 0);
  4545. rt2800_rfcsr_read(rt2x00dev, 22, &rfcsr);
  4546. rt2x00_set_field8(&rfcsr, RFCSR22_BASEBAND_LOOPBACK, 0);
  4547. rt2800_rfcsr_write(rt2x00dev, 22, rfcsr);
  4548. /*
  4549. * Set BBP back to BW20
  4550. */
  4551. rt2800_bbp_read(rt2x00dev, 4, &bbp);
  4552. rt2x00_set_field8(&bbp, BBP4_BANDWIDTH, 0);
  4553. rt2800_bbp_write(rt2x00dev, 4, bbp);
  4554. }
  4555. static void rt2800_normal_mode_setup_3xxx(struct rt2x00_dev *rt2x00dev)
  4556. {
  4557. struct rt2800_drv_data *drv_data = rt2x00dev->drv_data;
  4558. u8 min_gain, rfcsr, bbp;
  4559. u16 eeprom;
  4560. rt2800_rfcsr_read(rt2x00dev, 17, &rfcsr);
  4561. rt2x00_set_field8(&rfcsr, RFCSR17_TX_LO1_EN, 0);
  4562. if (rt2x00_rt(rt2x00dev, RT3070) ||
  4563. rt2x00_rt_rev_lt(rt2x00dev, RT3071, REV_RT3071E) ||
  4564. rt2x00_rt_rev_lt(rt2x00dev, RT3090, REV_RT3090E) ||
  4565. rt2x00_rt_rev_lt(rt2x00dev, RT3390, REV_RT3390E)) {
  4566. if (!test_bit(CAPABILITY_EXTERNAL_LNA_BG, &rt2x00dev->cap_flags))
  4567. rt2x00_set_field8(&rfcsr, RFCSR17_R, 1);
  4568. }
  4569. min_gain = rt2x00_rt(rt2x00dev, RT3070) ? 1 : 2;
  4570. if (drv_data->txmixer_gain_24g >= min_gain) {
  4571. rt2x00_set_field8(&rfcsr, RFCSR17_TXMIXER_GAIN,
  4572. drv_data->txmixer_gain_24g);
  4573. }
  4574. rt2800_rfcsr_write(rt2x00dev, 17, rfcsr);
  4575. if (rt2x00_rt(rt2x00dev, RT3090)) {
  4576. /* Turn off unused DAC1 and ADC1 to reduce power consumption */
  4577. rt2800_bbp_read(rt2x00dev, 138, &bbp);
  4578. rt2800_eeprom_read(rt2x00dev, EEPROM_NIC_CONF0, &eeprom);
  4579. if (rt2x00_get_field16(eeprom, EEPROM_NIC_CONF0_RXPATH) == 1)
  4580. rt2x00_set_field8(&bbp, BBP138_RX_ADC1, 0);
  4581. if (rt2x00_get_field16(eeprom, EEPROM_NIC_CONF0_TXPATH) == 1)
  4582. rt2x00_set_field8(&bbp, BBP138_TX_DAC1, 1);
  4583. rt2800_bbp_write(rt2x00dev, 138, bbp);
  4584. }
  4585. if (rt2x00_rt(rt2x00dev, RT3070)) {
  4586. rt2800_rfcsr_read(rt2x00dev, 27, &rfcsr);
  4587. if (rt2x00_rt_rev_lt(rt2x00dev, RT3070, REV_RT3070F))
  4588. rt2x00_set_field8(&rfcsr, RFCSR27_R1, 3);
  4589. else
  4590. rt2x00_set_field8(&rfcsr, RFCSR27_R1, 0);
  4591. rt2x00_set_field8(&rfcsr, RFCSR27_R2, 0);
  4592. rt2x00_set_field8(&rfcsr, RFCSR27_R3, 0);
  4593. rt2x00_set_field8(&rfcsr, RFCSR27_R4, 0);
  4594. rt2800_rfcsr_write(rt2x00dev, 27, rfcsr);
  4595. } else if (rt2x00_rt(rt2x00dev, RT3071) ||
  4596. rt2x00_rt(rt2x00dev, RT3090) ||
  4597. rt2x00_rt(rt2x00dev, RT3390)) {
  4598. rt2800_rfcsr_read(rt2x00dev, 1, &rfcsr);
  4599. rt2x00_set_field8(&rfcsr, RFCSR1_RF_BLOCK_EN, 1);
  4600. rt2x00_set_field8(&rfcsr, RFCSR1_RX0_PD, 0);
  4601. rt2x00_set_field8(&rfcsr, RFCSR1_TX0_PD, 0);
  4602. rt2x00_set_field8(&rfcsr, RFCSR1_RX1_PD, 1);
  4603. rt2x00_set_field8(&rfcsr, RFCSR1_TX1_PD, 1);
  4604. rt2800_rfcsr_write(rt2x00dev, 1, rfcsr);
  4605. rt2800_rfcsr_read(rt2x00dev, 15, &rfcsr);
  4606. rt2x00_set_field8(&rfcsr, RFCSR15_TX_LO2_EN, 0);
  4607. rt2800_rfcsr_write(rt2x00dev, 15, rfcsr);
  4608. rt2800_rfcsr_read(rt2x00dev, 20, &rfcsr);
  4609. rt2x00_set_field8(&rfcsr, RFCSR20_RX_LO1_EN, 0);
  4610. rt2800_rfcsr_write(rt2x00dev, 20, rfcsr);
  4611. rt2800_rfcsr_read(rt2x00dev, 21, &rfcsr);
  4612. rt2x00_set_field8(&rfcsr, RFCSR21_RX_LO2_EN, 0);
  4613. rt2800_rfcsr_write(rt2x00dev, 21, rfcsr);
  4614. }
  4615. }
  4616. static void rt2800_normal_mode_setup_3593(struct rt2x00_dev *rt2x00dev)
  4617. {
  4618. struct rt2800_drv_data *drv_data = rt2x00dev->drv_data;
  4619. u8 rfcsr;
  4620. u8 tx_gain;
  4621. rt2800_rfcsr_read(rt2x00dev, 50, &rfcsr);
  4622. rt2x00_set_field8(&rfcsr, RFCSR50_TX_LO2_EN, 0);
  4623. rt2800_rfcsr_write(rt2x00dev, 50, rfcsr);
  4624. rt2800_rfcsr_read(rt2x00dev, 51, &rfcsr);
  4625. tx_gain = rt2x00_get_field8(drv_data->txmixer_gain_24g,
  4626. RFCSR17_TXMIXER_GAIN);
  4627. rt2x00_set_field8(&rfcsr, RFCSR51_BITS24, tx_gain);
  4628. rt2800_rfcsr_write(rt2x00dev, 51, rfcsr);
  4629. rt2800_rfcsr_read(rt2x00dev, 38, &rfcsr);
  4630. rt2x00_set_field8(&rfcsr, RFCSR38_RX_LO1_EN, 0);
  4631. rt2800_rfcsr_write(rt2x00dev, 38, rfcsr);
  4632. rt2800_rfcsr_read(rt2x00dev, 39, &rfcsr);
  4633. rt2x00_set_field8(&rfcsr, RFCSR39_RX_LO2_EN, 0);
  4634. rt2800_rfcsr_write(rt2x00dev, 39, rfcsr);
  4635. rt2800_rfcsr_read(rt2x00dev, 1, &rfcsr);
  4636. rt2x00_set_field8(&rfcsr, RFCSR1_RF_BLOCK_EN, 1);
  4637. rt2x00_set_field8(&rfcsr, RFCSR1_PLL_PD, 1);
  4638. rt2800_rfcsr_write(rt2x00dev, 1, rfcsr);
  4639. rt2800_rfcsr_read(rt2x00dev, 30, &rfcsr);
  4640. rt2x00_set_field8(&rfcsr, RFCSR30_RX_VCM, 2);
  4641. rt2800_rfcsr_write(rt2x00dev, 30, rfcsr);
  4642. /* TODO: enable stream mode */
  4643. }
  4644. static void rt2800_normal_mode_setup_5xxx(struct rt2x00_dev *rt2x00dev)
  4645. {
  4646. u8 reg;
  4647. u16 eeprom;
  4648. /* Turn off unused DAC1 and ADC1 to reduce power consumption */
  4649. rt2800_bbp_read(rt2x00dev, 138, &reg);
  4650. rt2800_eeprom_read(rt2x00dev, EEPROM_NIC_CONF0, &eeprom);
  4651. if (rt2x00_get_field16(eeprom, EEPROM_NIC_CONF0_RXPATH) == 1)
  4652. rt2x00_set_field8(&reg, BBP138_RX_ADC1, 0);
  4653. if (rt2x00_get_field16(eeprom, EEPROM_NIC_CONF0_TXPATH) == 1)
  4654. rt2x00_set_field8(&reg, BBP138_TX_DAC1, 1);
  4655. rt2800_bbp_write(rt2x00dev, 138, reg);
  4656. rt2800_rfcsr_read(rt2x00dev, 38, &reg);
  4657. rt2x00_set_field8(&reg, RFCSR38_RX_LO1_EN, 0);
  4658. rt2800_rfcsr_write(rt2x00dev, 38, reg);
  4659. rt2800_rfcsr_read(rt2x00dev, 39, &reg);
  4660. rt2x00_set_field8(&reg, RFCSR39_RX_LO2_EN, 0);
  4661. rt2800_rfcsr_write(rt2x00dev, 39, reg);
  4662. rt2800_bbp4_mac_if_ctrl(rt2x00dev);
  4663. rt2800_rfcsr_read(rt2x00dev, 30, &reg);
  4664. rt2x00_set_field8(&reg, RFCSR30_RX_VCM, 2);
  4665. rt2800_rfcsr_write(rt2x00dev, 30, reg);
  4666. }
  4667. static void rt2800_init_rfcsr_305x_soc(struct rt2x00_dev *rt2x00dev)
  4668. {
  4669. rt2800_rf_init_calibration(rt2x00dev, 30);
  4670. rt2800_rfcsr_write(rt2x00dev, 0, 0x50);
  4671. rt2800_rfcsr_write(rt2x00dev, 1, 0x01);
  4672. rt2800_rfcsr_write(rt2x00dev, 2, 0xf7);
  4673. rt2800_rfcsr_write(rt2x00dev, 3, 0x75);
  4674. rt2800_rfcsr_write(rt2x00dev, 4, 0x40);
  4675. rt2800_rfcsr_write(rt2x00dev, 5, 0x03);
  4676. rt2800_rfcsr_write(rt2x00dev, 6, 0x02);
  4677. rt2800_rfcsr_write(rt2x00dev, 7, 0x50);
  4678. rt2800_rfcsr_write(rt2x00dev, 8, 0x39);
  4679. rt2800_rfcsr_write(rt2x00dev, 9, 0x0f);
  4680. rt2800_rfcsr_write(rt2x00dev, 10, 0x60);
  4681. rt2800_rfcsr_write(rt2x00dev, 11, 0x21);
  4682. rt2800_rfcsr_write(rt2x00dev, 12, 0x75);
  4683. rt2800_rfcsr_write(rt2x00dev, 13, 0x75);
  4684. rt2800_rfcsr_write(rt2x00dev, 14, 0x90);
  4685. rt2800_rfcsr_write(rt2x00dev, 15, 0x58);
  4686. rt2800_rfcsr_write(rt2x00dev, 16, 0xb3);
  4687. rt2800_rfcsr_write(rt2x00dev, 17, 0x92);
  4688. rt2800_rfcsr_write(rt2x00dev, 18, 0x2c);
  4689. rt2800_rfcsr_write(rt2x00dev, 19, 0x02);
  4690. rt2800_rfcsr_write(rt2x00dev, 20, 0xba);
  4691. rt2800_rfcsr_write(rt2x00dev, 21, 0xdb);
  4692. rt2800_rfcsr_write(rt2x00dev, 22, 0x00);
  4693. rt2800_rfcsr_write(rt2x00dev, 23, 0x31);
  4694. rt2800_rfcsr_write(rt2x00dev, 24, 0x08);
  4695. rt2800_rfcsr_write(rt2x00dev, 25, 0x01);
  4696. rt2800_rfcsr_write(rt2x00dev, 26, 0x25);
  4697. rt2800_rfcsr_write(rt2x00dev, 27, 0x23);
  4698. rt2800_rfcsr_write(rt2x00dev, 28, 0x13);
  4699. rt2800_rfcsr_write(rt2x00dev, 29, 0x83);
  4700. rt2800_rfcsr_write(rt2x00dev, 30, 0x00);
  4701. rt2800_rfcsr_write(rt2x00dev, 31, 0x00);
  4702. }
  4703. static void rt2800_init_rfcsr_30xx(struct rt2x00_dev *rt2x00dev)
  4704. {
  4705. u8 rfcsr;
  4706. u16 eeprom;
  4707. u32 reg;
  4708. /* XXX vendor driver do this only for 3070 */
  4709. rt2800_rf_init_calibration(rt2x00dev, 30);
  4710. rt2800_rfcsr_write(rt2x00dev, 4, 0x40);
  4711. rt2800_rfcsr_write(rt2x00dev, 5, 0x03);
  4712. rt2800_rfcsr_write(rt2x00dev, 6, 0x02);
  4713. rt2800_rfcsr_write(rt2x00dev, 7, 0x60);
  4714. rt2800_rfcsr_write(rt2x00dev, 9, 0x0f);
  4715. rt2800_rfcsr_write(rt2x00dev, 10, 0x41);
  4716. rt2800_rfcsr_write(rt2x00dev, 11, 0x21);
  4717. rt2800_rfcsr_write(rt2x00dev, 12, 0x7b);
  4718. rt2800_rfcsr_write(rt2x00dev, 14, 0x90);
  4719. rt2800_rfcsr_write(rt2x00dev, 15, 0x58);
  4720. rt2800_rfcsr_write(rt2x00dev, 16, 0xb3);
  4721. rt2800_rfcsr_write(rt2x00dev, 17, 0x92);
  4722. rt2800_rfcsr_write(rt2x00dev, 18, 0x2c);
  4723. rt2800_rfcsr_write(rt2x00dev, 19, 0x02);
  4724. rt2800_rfcsr_write(rt2x00dev, 20, 0xba);
  4725. rt2800_rfcsr_write(rt2x00dev, 21, 0xdb);
  4726. rt2800_rfcsr_write(rt2x00dev, 24, 0x16);
  4727. rt2800_rfcsr_write(rt2x00dev, 25, 0x01);
  4728. rt2800_rfcsr_write(rt2x00dev, 29, 0x1f);
  4729. if (rt2x00_rt_rev_lt(rt2x00dev, RT3070, REV_RT3070F)) {
  4730. rt2800_register_read(rt2x00dev, LDO_CFG0, &reg);
  4731. rt2x00_set_field32(&reg, LDO_CFG0_BGSEL, 1);
  4732. rt2x00_set_field32(&reg, LDO_CFG0_LDO_CORE_VLEVEL, 3);
  4733. rt2800_register_write(rt2x00dev, LDO_CFG0, reg);
  4734. } else if (rt2x00_rt(rt2x00dev, RT3071) ||
  4735. rt2x00_rt(rt2x00dev, RT3090)) {
  4736. rt2800_rfcsr_write(rt2x00dev, 31, 0x14);
  4737. rt2800_rfcsr_read(rt2x00dev, 6, &rfcsr);
  4738. rt2x00_set_field8(&rfcsr, RFCSR6_R2, 1);
  4739. rt2800_rfcsr_write(rt2x00dev, 6, rfcsr);
  4740. rt2800_register_read(rt2x00dev, LDO_CFG0, &reg);
  4741. rt2x00_set_field32(&reg, LDO_CFG0_BGSEL, 1);
  4742. if (rt2x00_rt_rev_lt(rt2x00dev, RT3071, REV_RT3071E) ||
  4743. rt2x00_rt_rev_lt(rt2x00dev, RT3090, REV_RT3090E)) {
  4744. rt2800_eeprom_read(rt2x00dev, EEPROM_NIC_CONF1,
  4745. &eeprom);
  4746. if (rt2x00_get_field16(eeprom, EEPROM_NIC_CONF1_DAC_TEST))
  4747. rt2x00_set_field32(&reg, LDO_CFG0_LDO_CORE_VLEVEL, 3);
  4748. else
  4749. rt2x00_set_field32(&reg, LDO_CFG0_LDO_CORE_VLEVEL, 0);
  4750. }
  4751. rt2800_register_write(rt2x00dev, LDO_CFG0, reg);
  4752. rt2800_register_read(rt2x00dev, GPIO_SWITCH, &reg);
  4753. rt2x00_set_field32(&reg, GPIO_SWITCH_5, 0);
  4754. rt2800_register_write(rt2x00dev, GPIO_SWITCH, reg);
  4755. }
  4756. rt2800_rx_filter_calibration(rt2x00dev);
  4757. if (rt2x00_rt_rev_lt(rt2x00dev, RT3070, REV_RT3070F) ||
  4758. rt2x00_rt_rev_lt(rt2x00dev, RT3071, REV_RT3071E) ||
  4759. rt2x00_rt_rev_lt(rt2x00dev, RT3090, REV_RT3090E))
  4760. rt2800_rfcsr_write(rt2x00dev, 27, 0x03);
  4761. rt2800_led_open_drain_enable(rt2x00dev);
  4762. rt2800_normal_mode_setup_3xxx(rt2x00dev);
  4763. }
  4764. static void rt2800_init_rfcsr_3290(struct rt2x00_dev *rt2x00dev)
  4765. {
  4766. u8 rfcsr;
  4767. rt2800_rf_init_calibration(rt2x00dev, 2);
  4768. rt2800_rfcsr_write(rt2x00dev, 1, 0x0f);
  4769. rt2800_rfcsr_write(rt2x00dev, 2, 0x80);
  4770. rt2800_rfcsr_write(rt2x00dev, 3, 0x08);
  4771. rt2800_rfcsr_write(rt2x00dev, 4, 0x00);
  4772. rt2800_rfcsr_write(rt2x00dev, 6, 0xa0);
  4773. rt2800_rfcsr_write(rt2x00dev, 8, 0xf3);
  4774. rt2800_rfcsr_write(rt2x00dev, 9, 0x02);
  4775. rt2800_rfcsr_write(rt2x00dev, 10, 0x53);
  4776. rt2800_rfcsr_write(rt2x00dev, 11, 0x4a);
  4777. rt2800_rfcsr_write(rt2x00dev, 12, 0x46);
  4778. rt2800_rfcsr_write(rt2x00dev, 13, 0x9f);
  4779. rt2800_rfcsr_write(rt2x00dev, 18, 0x02);
  4780. rt2800_rfcsr_write(rt2x00dev, 22, 0x20);
  4781. rt2800_rfcsr_write(rt2x00dev, 25, 0x83);
  4782. rt2800_rfcsr_write(rt2x00dev, 26, 0x82);
  4783. rt2800_rfcsr_write(rt2x00dev, 27, 0x09);
  4784. rt2800_rfcsr_write(rt2x00dev, 29, 0x10);
  4785. rt2800_rfcsr_write(rt2x00dev, 30, 0x10);
  4786. rt2800_rfcsr_write(rt2x00dev, 31, 0x80);
  4787. rt2800_rfcsr_write(rt2x00dev, 32, 0x80);
  4788. rt2800_rfcsr_write(rt2x00dev, 33, 0x00);
  4789. rt2800_rfcsr_write(rt2x00dev, 34, 0x05);
  4790. rt2800_rfcsr_write(rt2x00dev, 35, 0x12);
  4791. rt2800_rfcsr_write(rt2x00dev, 36, 0x00);
  4792. rt2800_rfcsr_write(rt2x00dev, 38, 0x85);
  4793. rt2800_rfcsr_write(rt2x00dev, 39, 0x1b);
  4794. rt2800_rfcsr_write(rt2x00dev, 40, 0x0b);
  4795. rt2800_rfcsr_write(rt2x00dev, 41, 0xbb);
  4796. rt2800_rfcsr_write(rt2x00dev, 42, 0xd5);
  4797. rt2800_rfcsr_write(rt2x00dev, 43, 0x7b);
  4798. rt2800_rfcsr_write(rt2x00dev, 44, 0x0e);
  4799. rt2800_rfcsr_write(rt2x00dev, 45, 0xa2);
  4800. rt2800_rfcsr_write(rt2x00dev, 46, 0x73);
  4801. rt2800_rfcsr_write(rt2x00dev, 47, 0x00);
  4802. rt2800_rfcsr_write(rt2x00dev, 48, 0x10);
  4803. rt2800_rfcsr_write(rt2x00dev, 49, 0x98);
  4804. rt2800_rfcsr_write(rt2x00dev, 52, 0x38);
  4805. rt2800_rfcsr_write(rt2x00dev, 53, 0x00);
  4806. rt2800_rfcsr_write(rt2x00dev, 54, 0x78);
  4807. rt2800_rfcsr_write(rt2x00dev, 55, 0x43);
  4808. rt2800_rfcsr_write(rt2x00dev, 56, 0x02);
  4809. rt2800_rfcsr_write(rt2x00dev, 57, 0x80);
  4810. rt2800_rfcsr_write(rt2x00dev, 58, 0x7f);
  4811. rt2800_rfcsr_write(rt2x00dev, 59, 0x09);
  4812. rt2800_rfcsr_write(rt2x00dev, 60, 0x45);
  4813. rt2800_rfcsr_write(rt2x00dev, 61, 0xc1);
  4814. rt2800_rfcsr_read(rt2x00dev, 29, &rfcsr);
  4815. rt2x00_set_field8(&rfcsr, RFCSR29_RSSI_GAIN, 3);
  4816. rt2800_rfcsr_write(rt2x00dev, 29, rfcsr);
  4817. rt2800_led_open_drain_enable(rt2x00dev);
  4818. rt2800_normal_mode_setup_3xxx(rt2x00dev);
  4819. }
  4820. static void rt2800_init_rfcsr_3352(struct rt2x00_dev *rt2x00dev)
  4821. {
  4822. rt2800_rf_init_calibration(rt2x00dev, 30);
  4823. rt2800_rfcsr_write(rt2x00dev, 0, 0xf0);
  4824. rt2800_rfcsr_write(rt2x00dev, 1, 0x23);
  4825. rt2800_rfcsr_write(rt2x00dev, 2, 0x50);
  4826. rt2800_rfcsr_write(rt2x00dev, 3, 0x18);
  4827. rt2800_rfcsr_write(rt2x00dev, 4, 0x00);
  4828. rt2800_rfcsr_write(rt2x00dev, 5, 0x00);
  4829. rt2800_rfcsr_write(rt2x00dev, 6, 0x33);
  4830. rt2800_rfcsr_write(rt2x00dev, 7, 0x00);
  4831. rt2800_rfcsr_write(rt2x00dev, 8, 0xf1);
  4832. rt2800_rfcsr_write(rt2x00dev, 9, 0x02);
  4833. rt2800_rfcsr_write(rt2x00dev, 10, 0xd2);
  4834. rt2800_rfcsr_write(rt2x00dev, 11, 0x42);
  4835. rt2800_rfcsr_write(rt2x00dev, 12, 0x1c);
  4836. rt2800_rfcsr_write(rt2x00dev, 13, 0x00);
  4837. rt2800_rfcsr_write(rt2x00dev, 14, 0x5a);
  4838. rt2800_rfcsr_write(rt2x00dev, 15, 0x00);
  4839. rt2800_rfcsr_write(rt2x00dev, 16, 0x01);
  4840. rt2800_rfcsr_write(rt2x00dev, 18, 0x45);
  4841. rt2800_rfcsr_write(rt2x00dev, 19, 0x02);
  4842. rt2800_rfcsr_write(rt2x00dev, 20, 0x00);
  4843. rt2800_rfcsr_write(rt2x00dev, 21, 0x00);
  4844. rt2800_rfcsr_write(rt2x00dev, 22, 0x00);
  4845. rt2800_rfcsr_write(rt2x00dev, 23, 0x00);
  4846. rt2800_rfcsr_write(rt2x00dev, 24, 0x00);
  4847. rt2800_rfcsr_write(rt2x00dev, 25, 0x80);
  4848. rt2800_rfcsr_write(rt2x00dev, 26, 0x00);
  4849. rt2800_rfcsr_write(rt2x00dev, 27, 0x03);
  4850. rt2800_rfcsr_write(rt2x00dev, 28, 0x03);
  4851. rt2800_rfcsr_write(rt2x00dev, 29, 0x00);
  4852. rt2800_rfcsr_write(rt2x00dev, 30, 0x10);
  4853. rt2800_rfcsr_write(rt2x00dev, 31, 0x80);
  4854. rt2800_rfcsr_write(rt2x00dev, 32, 0x80);
  4855. rt2800_rfcsr_write(rt2x00dev, 33, 0x00);
  4856. rt2800_rfcsr_write(rt2x00dev, 34, 0x01);
  4857. rt2800_rfcsr_write(rt2x00dev, 35, 0x03);
  4858. rt2800_rfcsr_write(rt2x00dev, 36, 0xbd);
  4859. rt2800_rfcsr_write(rt2x00dev, 37, 0x3c);
  4860. rt2800_rfcsr_write(rt2x00dev, 38, 0x5f);
  4861. rt2800_rfcsr_write(rt2x00dev, 39, 0xc5);
  4862. rt2800_rfcsr_write(rt2x00dev, 40, 0x33);
  4863. rt2800_rfcsr_write(rt2x00dev, 41, 0x5b);
  4864. rt2800_rfcsr_write(rt2x00dev, 42, 0x5b);
  4865. rt2800_rfcsr_write(rt2x00dev, 43, 0xdb);
  4866. rt2800_rfcsr_write(rt2x00dev, 44, 0xdb);
  4867. rt2800_rfcsr_write(rt2x00dev, 45, 0xdb);
  4868. rt2800_rfcsr_write(rt2x00dev, 46, 0xdd);
  4869. rt2800_rfcsr_write(rt2x00dev, 47, 0x0d);
  4870. rt2800_rfcsr_write(rt2x00dev, 48, 0x14);
  4871. rt2800_rfcsr_write(rt2x00dev, 49, 0x00);
  4872. rt2800_rfcsr_write(rt2x00dev, 50, 0x2d);
  4873. rt2800_rfcsr_write(rt2x00dev, 51, 0x7f);
  4874. rt2800_rfcsr_write(rt2x00dev, 52, 0x00);
  4875. rt2800_rfcsr_write(rt2x00dev, 53, 0x52);
  4876. rt2800_rfcsr_write(rt2x00dev, 54, 0x1b);
  4877. rt2800_rfcsr_write(rt2x00dev, 55, 0x7f);
  4878. rt2800_rfcsr_write(rt2x00dev, 56, 0x00);
  4879. rt2800_rfcsr_write(rt2x00dev, 57, 0x52);
  4880. rt2800_rfcsr_write(rt2x00dev, 58, 0x1b);
  4881. rt2800_rfcsr_write(rt2x00dev, 59, 0x00);
  4882. rt2800_rfcsr_write(rt2x00dev, 60, 0x00);
  4883. rt2800_rfcsr_write(rt2x00dev, 61, 0x00);
  4884. rt2800_rfcsr_write(rt2x00dev, 62, 0x00);
  4885. rt2800_rfcsr_write(rt2x00dev, 63, 0x00);
  4886. rt2800_rx_filter_calibration(rt2x00dev);
  4887. rt2800_led_open_drain_enable(rt2x00dev);
  4888. rt2800_normal_mode_setup_3xxx(rt2x00dev);
  4889. }
  4890. static void rt2800_init_rfcsr_3390(struct rt2x00_dev *rt2x00dev)
  4891. {
  4892. u32 reg;
  4893. rt2800_rf_init_calibration(rt2x00dev, 30);
  4894. rt2800_rfcsr_write(rt2x00dev, 0, 0xa0);
  4895. rt2800_rfcsr_write(rt2x00dev, 1, 0xe1);
  4896. rt2800_rfcsr_write(rt2x00dev, 2, 0xf1);
  4897. rt2800_rfcsr_write(rt2x00dev, 3, 0x62);
  4898. rt2800_rfcsr_write(rt2x00dev, 4, 0x40);
  4899. rt2800_rfcsr_write(rt2x00dev, 5, 0x8b);
  4900. rt2800_rfcsr_write(rt2x00dev, 6, 0x42);
  4901. rt2800_rfcsr_write(rt2x00dev, 7, 0x34);
  4902. rt2800_rfcsr_write(rt2x00dev, 8, 0x00);
  4903. rt2800_rfcsr_write(rt2x00dev, 9, 0xc0);
  4904. rt2800_rfcsr_write(rt2x00dev, 10, 0x61);
  4905. rt2800_rfcsr_write(rt2x00dev, 11, 0x21);
  4906. rt2800_rfcsr_write(rt2x00dev, 12, 0x3b);
  4907. rt2800_rfcsr_write(rt2x00dev, 13, 0xe0);
  4908. rt2800_rfcsr_write(rt2x00dev, 14, 0x90);
  4909. rt2800_rfcsr_write(rt2x00dev, 15, 0x53);
  4910. rt2800_rfcsr_write(rt2x00dev, 16, 0xe0);
  4911. rt2800_rfcsr_write(rt2x00dev, 17, 0x94);
  4912. rt2800_rfcsr_write(rt2x00dev, 18, 0x5c);
  4913. rt2800_rfcsr_write(rt2x00dev, 19, 0x4a);
  4914. rt2800_rfcsr_write(rt2x00dev, 20, 0xb2);
  4915. rt2800_rfcsr_write(rt2x00dev, 21, 0xf6);
  4916. rt2800_rfcsr_write(rt2x00dev, 22, 0x00);
  4917. rt2800_rfcsr_write(rt2x00dev, 23, 0x14);
  4918. rt2800_rfcsr_write(rt2x00dev, 24, 0x08);
  4919. rt2800_rfcsr_write(rt2x00dev, 25, 0x3d);
  4920. rt2800_rfcsr_write(rt2x00dev, 26, 0x85);
  4921. rt2800_rfcsr_write(rt2x00dev, 27, 0x00);
  4922. rt2800_rfcsr_write(rt2x00dev, 28, 0x41);
  4923. rt2800_rfcsr_write(rt2x00dev, 29, 0x8f);
  4924. rt2800_rfcsr_write(rt2x00dev, 30, 0x20);
  4925. rt2800_rfcsr_write(rt2x00dev, 31, 0x0f);
  4926. rt2800_register_read(rt2x00dev, GPIO_SWITCH, &reg);
  4927. rt2x00_set_field32(&reg, GPIO_SWITCH_5, 0);
  4928. rt2800_register_write(rt2x00dev, GPIO_SWITCH, reg);
  4929. rt2800_rx_filter_calibration(rt2x00dev);
  4930. if (rt2x00_rt_rev_lt(rt2x00dev, RT3390, REV_RT3390E))
  4931. rt2800_rfcsr_write(rt2x00dev, 27, 0x03);
  4932. rt2800_led_open_drain_enable(rt2x00dev);
  4933. rt2800_normal_mode_setup_3xxx(rt2x00dev);
  4934. }
  4935. static void rt2800_init_rfcsr_3572(struct rt2x00_dev *rt2x00dev)
  4936. {
  4937. u8 rfcsr;
  4938. u32 reg;
  4939. rt2800_rf_init_calibration(rt2x00dev, 30);
  4940. rt2800_rfcsr_write(rt2x00dev, 0, 0x70);
  4941. rt2800_rfcsr_write(rt2x00dev, 1, 0x81);
  4942. rt2800_rfcsr_write(rt2x00dev, 2, 0xf1);
  4943. rt2800_rfcsr_write(rt2x00dev, 3, 0x02);
  4944. rt2800_rfcsr_write(rt2x00dev, 4, 0x4c);
  4945. rt2800_rfcsr_write(rt2x00dev, 5, 0x05);
  4946. rt2800_rfcsr_write(rt2x00dev, 6, 0x4a);
  4947. rt2800_rfcsr_write(rt2x00dev, 7, 0xd8);
  4948. rt2800_rfcsr_write(rt2x00dev, 9, 0xc3);
  4949. rt2800_rfcsr_write(rt2x00dev, 10, 0xf1);
  4950. rt2800_rfcsr_write(rt2x00dev, 11, 0xb9);
  4951. rt2800_rfcsr_write(rt2x00dev, 12, 0x70);
  4952. rt2800_rfcsr_write(rt2x00dev, 13, 0x65);
  4953. rt2800_rfcsr_write(rt2x00dev, 14, 0xa0);
  4954. rt2800_rfcsr_write(rt2x00dev, 15, 0x53);
  4955. rt2800_rfcsr_write(rt2x00dev, 16, 0x4c);
  4956. rt2800_rfcsr_write(rt2x00dev, 17, 0x23);
  4957. rt2800_rfcsr_write(rt2x00dev, 18, 0xac);
  4958. rt2800_rfcsr_write(rt2x00dev, 19, 0x93);
  4959. rt2800_rfcsr_write(rt2x00dev, 20, 0xb3);
  4960. rt2800_rfcsr_write(rt2x00dev, 21, 0xd0);
  4961. rt2800_rfcsr_write(rt2x00dev, 22, 0x00);
  4962. rt2800_rfcsr_write(rt2x00dev, 23, 0x3c);
  4963. rt2800_rfcsr_write(rt2x00dev, 24, 0x16);
  4964. rt2800_rfcsr_write(rt2x00dev, 25, 0x15);
  4965. rt2800_rfcsr_write(rt2x00dev, 26, 0x85);
  4966. rt2800_rfcsr_write(rt2x00dev, 27, 0x00);
  4967. rt2800_rfcsr_write(rt2x00dev, 28, 0x00);
  4968. rt2800_rfcsr_write(rt2x00dev, 29, 0x9b);
  4969. rt2800_rfcsr_write(rt2x00dev, 30, 0x09);
  4970. rt2800_rfcsr_write(rt2x00dev, 31, 0x10);
  4971. rt2800_rfcsr_read(rt2x00dev, 6, &rfcsr);
  4972. rt2x00_set_field8(&rfcsr, RFCSR6_R2, 1);
  4973. rt2800_rfcsr_write(rt2x00dev, 6, rfcsr);
  4974. rt2800_register_read(rt2x00dev, LDO_CFG0, &reg);
  4975. rt2x00_set_field32(&reg, LDO_CFG0_LDO_CORE_VLEVEL, 3);
  4976. rt2x00_set_field32(&reg, LDO_CFG0_BGSEL, 1);
  4977. rt2800_register_write(rt2x00dev, LDO_CFG0, reg);
  4978. msleep(1);
  4979. rt2800_register_read(rt2x00dev, LDO_CFG0, &reg);
  4980. rt2x00_set_field32(&reg, LDO_CFG0_LDO_CORE_VLEVEL, 0);
  4981. rt2x00_set_field32(&reg, LDO_CFG0_BGSEL, 1);
  4982. rt2800_register_write(rt2x00dev, LDO_CFG0, reg);
  4983. rt2800_rx_filter_calibration(rt2x00dev);
  4984. rt2800_led_open_drain_enable(rt2x00dev);
  4985. rt2800_normal_mode_setup_3xxx(rt2x00dev);
  4986. }
  4987. static void rt3593_post_bbp_init(struct rt2x00_dev *rt2x00dev)
  4988. {
  4989. u8 bbp;
  4990. bool txbf_enabled = false; /* FIXME */
  4991. rt2800_bbp_read(rt2x00dev, 105, &bbp);
  4992. if (rt2x00dev->default_ant.rx_chain_num == 1)
  4993. rt2x00_set_field8(&bbp, BBP105_MLD, 0);
  4994. else
  4995. rt2x00_set_field8(&bbp, BBP105_MLD, 1);
  4996. rt2800_bbp_write(rt2x00dev, 105, bbp);
  4997. rt2800_bbp4_mac_if_ctrl(rt2x00dev);
  4998. rt2800_bbp_write(rt2x00dev, 92, 0x02);
  4999. rt2800_bbp_write(rt2x00dev, 82, 0x82);
  5000. rt2800_bbp_write(rt2x00dev, 106, 0x05);
  5001. rt2800_bbp_write(rt2x00dev, 104, 0x92);
  5002. rt2800_bbp_write(rt2x00dev, 88, 0x90);
  5003. rt2800_bbp_write(rt2x00dev, 148, 0xc8);
  5004. rt2800_bbp_write(rt2x00dev, 47, 0x48);
  5005. rt2800_bbp_write(rt2x00dev, 120, 0x50);
  5006. if (txbf_enabled)
  5007. rt2800_bbp_write(rt2x00dev, 163, 0xbd);
  5008. else
  5009. rt2800_bbp_write(rt2x00dev, 163, 0x9d);
  5010. /* SNR mapping */
  5011. rt2800_bbp_write(rt2x00dev, 142, 6);
  5012. rt2800_bbp_write(rt2x00dev, 143, 160);
  5013. rt2800_bbp_write(rt2x00dev, 142, 7);
  5014. rt2800_bbp_write(rt2x00dev, 143, 161);
  5015. rt2800_bbp_write(rt2x00dev, 142, 8);
  5016. rt2800_bbp_write(rt2x00dev, 143, 162);
  5017. /* ADC/DAC control */
  5018. rt2800_bbp_write(rt2x00dev, 31, 0x08);
  5019. /* RX AGC energy lower bound in log2 */
  5020. rt2800_bbp_write(rt2x00dev, 68, 0x0b);
  5021. /* FIXME: BBP 105 owerwrite? */
  5022. rt2800_bbp_write(rt2x00dev, 105, 0x04);
  5023. }
  5024. static void rt2800_init_rfcsr_3593(struct rt2x00_dev *rt2x00dev)
  5025. {
  5026. struct rt2800_drv_data *drv_data = rt2x00dev->drv_data;
  5027. u32 reg;
  5028. u8 rfcsr;
  5029. /* Disable GPIO #4 and #7 function for LAN PE control */
  5030. rt2800_register_read(rt2x00dev, GPIO_SWITCH, &reg);
  5031. rt2x00_set_field32(&reg, GPIO_SWITCH_4, 0);
  5032. rt2x00_set_field32(&reg, GPIO_SWITCH_7, 0);
  5033. rt2800_register_write(rt2x00dev, GPIO_SWITCH, reg);
  5034. /* Initialize default register values */
  5035. rt2800_rfcsr_write(rt2x00dev, 1, 0x03);
  5036. rt2800_rfcsr_write(rt2x00dev, 3, 0x80);
  5037. rt2800_rfcsr_write(rt2x00dev, 5, 0x00);
  5038. rt2800_rfcsr_write(rt2x00dev, 6, 0x40);
  5039. rt2800_rfcsr_write(rt2x00dev, 8, 0xf1);
  5040. rt2800_rfcsr_write(rt2x00dev, 9, 0x02);
  5041. rt2800_rfcsr_write(rt2x00dev, 10, 0xd3);
  5042. rt2800_rfcsr_write(rt2x00dev, 11, 0x40);
  5043. rt2800_rfcsr_write(rt2x00dev, 12, 0x4e);
  5044. rt2800_rfcsr_write(rt2x00dev, 13, 0x12);
  5045. rt2800_rfcsr_write(rt2x00dev, 18, 0x40);
  5046. rt2800_rfcsr_write(rt2x00dev, 22, 0x20);
  5047. rt2800_rfcsr_write(rt2x00dev, 30, 0x10);
  5048. rt2800_rfcsr_write(rt2x00dev, 31, 0x80);
  5049. rt2800_rfcsr_write(rt2x00dev, 32, 0x78);
  5050. rt2800_rfcsr_write(rt2x00dev, 33, 0x3b);
  5051. rt2800_rfcsr_write(rt2x00dev, 34, 0x3c);
  5052. rt2800_rfcsr_write(rt2x00dev, 35, 0xe0);
  5053. rt2800_rfcsr_write(rt2x00dev, 38, 0x86);
  5054. rt2800_rfcsr_write(rt2x00dev, 39, 0x23);
  5055. rt2800_rfcsr_write(rt2x00dev, 44, 0xd3);
  5056. rt2800_rfcsr_write(rt2x00dev, 45, 0xbb);
  5057. rt2800_rfcsr_write(rt2x00dev, 46, 0x60);
  5058. rt2800_rfcsr_write(rt2x00dev, 49, 0x8e);
  5059. rt2800_rfcsr_write(rt2x00dev, 50, 0x86);
  5060. rt2800_rfcsr_write(rt2x00dev, 51, 0x75);
  5061. rt2800_rfcsr_write(rt2x00dev, 52, 0x45);
  5062. rt2800_rfcsr_write(rt2x00dev, 53, 0x18);
  5063. rt2800_rfcsr_write(rt2x00dev, 54, 0x18);
  5064. rt2800_rfcsr_write(rt2x00dev, 55, 0x18);
  5065. rt2800_rfcsr_write(rt2x00dev, 56, 0xdb);
  5066. rt2800_rfcsr_write(rt2x00dev, 57, 0x6e);
  5067. /* Initiate calibration */
  5068. /* TODO: use rt2800_rf_init_calibration ? */
  5069. rt2800_rfcsr_read(rt2x00dev, 2, &rfcsr);
  5070. rt2x00_set_field8(&rfcsr, RFCSR2_RESCAL_EN, 1);
  5071. rt2800_rfcsr_write(rt2x00dev, 2, rfcsr);
  5072. rt2800_adjust_freq_offset(rt2x00dev);
  5073. rt2800_rfcsr_read(rt2x00dev, 18, &rfcsr);
  5074. rt2x00_set_field8(&rfcsr, RFCSR18_XO_TUNE_BYPASS, 1);
  5075. rt2800_rfcsr_write(rt2x00dev, 18, rfcsr);
  5076. rt2800_register_read(rt2x00dev, LDO_CFG0, &reg);
  5077. rt2x00_set_field32(&reg, LDO_CFG0_LDO_CORE_VLEVEL, 3);
  5078. rt2x00_set_field32(&reg, LDO_CFG0_BGSEL, 1);
  5079. rt2800_register_write(rt2x00dev, LDO_CFG0, reg);
  5080. usleep_range(1000, 1500);
  5081. rt2800_register_read(rt2x00dev, LDO_CFG0, &reg);
  5082. rt2x00_set_field32(&reg, LDO_CFG0_LDO_CORE_VLEVEL, 0);
  5083. rt2800_register_write(rt2x00dev, LDO_CFG0, reg);
  5084. /* Set initial values for RX filter calibration */
  5085. drv_data->calibration_bw20 = 0x1f;
  5086. drv_data->calibration_bw40 = 0x2f;
  5087. /* Save BBP 25 & 26 values for later use in channel switching */
  5088. rt2800_bbp_read(rt2x00dev, 25, &drv_data->bbp25);
  5089. rt2800_bbp_read(rt2x00dev, 26, &drv_data->bbp26);
  5090. rt2800_led_open_drain_enable(rt2x00dev);
  5091. rt2800_normal_mode_setup_3593(rt2x00dev);
  5092. rt3593_post_bbp_init(rt2x00dev);
  5093. /* TODO: enable stream mode support */
  5094. }
  5095. static void rt2800_init_rfcsr_5390(struct rt2x00_dev *rt2x00dev)
  5096. {
  5097. rt2800_rf_init_calibration(rt2x00dev, 2);
  5098. rt2800_rfcsr_write(rt2x00dev, 1, 0x0f);
  5099. rt2800_rfcsr_write(rt2x00dev, 2, 0x80);
  5100. rt2800_rfcsr_write(rt2x00dev, 3, 0x88);
  5101. rt2800_rfcsr_write(rt2x00dev, 5, 0x10);
  5102. if (rt2x00_rt_rev_gte(rt2x00dev, RT5390, REV_RT5390F))
  5103. rt2800_rfcsr_write(rt2x00dev, 6, 0xe0);
  5104. else
  5105. rt2800_rfcsr_write(rt2x00dev, 6, 0xa0);
  5106. rt2800_rfcsr_write(rt2x00dev, 7, 0x00);
  5107. rt2800_rfcsr_write(rt2x00dev, 10, 0x53);
  5108. rt2800_rfcsr_write(rt2x00dev, 11, 0x4a);
  5109. rt2800_rfcsr_write(rt2x00dev, 12, 0xc6);
  5110. rt2800_rfcsr_write(rt2x00dev, 13, 0x9f);
  5111. rt2800_rfcsr_write(rt2x00dev, 14, 0x00);
  5112. rt2800_rfcsr_write(rt2x00dev, 15, 0x00);
  5113. rt2800_rfcsr_write(rt2x00dev, 16, 0x00);
  5114. rt2800_rfcsr_write(rt2x00dev, 18, 0x03);
  5115. rt2800_rfcsr_write(rt2x00dev, 19, 0x00);
  5116. rt2800_rfcsr_write(rt2x00dev, 20, 0x00);
  5117. rt2800_rfcsr_write(rt2x00dev, 21, 0x00);
  5118. rt2800_rfcsr_write(rt2x00dev, 22, 0x20);
  5119. rt2800_rfcsr_write(rt2x00dev, 23, 0x00);
  5120. rt2800_rfcsr_write(rt2x00dev, 24, 0x00);
  5121. if (rt2x00_rt_rev_gte(rt2x00dev, RT5390, REV_RT5390F))
  5122. rt2800_rfcsr_write(rt2x00dev, 25, 0x80);
  5123. else
  5124. rt2800_rfcsr_write(rt2x00dev, 25, 0xc0);
  5125. rt2800_rfcsr_write(rt2x00dev, 26, 0x00);
  5126. rt2800_rfcsr_write(rt2x00dev, 27, 0x09);
  5127. rt2800_rfcsr_write(rt2x00dev, 28, 0x00);
  5128. rt2800_rfcsr_write(rt2x00dev, 29, 0x10);
  5129. rt2800_rfcsr_write(rt2x00dev, 30, 0x00);
  5130. rt2800_rfcsr_write(rt2x00dev, 31, 0x80);
  5131. rt2800_rfcsr_write(rt2x00dev, 32, 0x80);
  5132. rt2800_rfcsr_write(rt2x00dev, 33, 0x00);
  5133. rt2800_rfcsr_write(rt2x00dev, 34, 0x07);
  5134. rt2800_rfcsr_write(rt2x00dev, 35, 0x12);
  5135. rt2800_rfcsr_write(rt2x00dev, 36, 0x00);
  5136. rt2800_rfcsr_write(rt2x00dev, 37, 0x08);
  5137. rt2800_rfcsr_write(rt2x00dev, 38, 0x85);
  5138. rt2800_rfcsr_write(rt2x00dev, 39, 0x1b);
  5139. if (rt2x00_rt_rev_gte(rt2x00dev, RT5390, REV_RT5390F))
  5140. rt2800_rfcsr_write(rt2x00dev, 40, 0x0b);
  5141. else
  5142. rt2800_rfcsr_write(rt2x00dev, 40, 0x4b);
  5143. rt2800_rfcsr_write(rt2x00dev, 41, 0xbb);
  5144. rt2800_rfcsr_write(rt2x00dev, 42, 0xd2);
  5145. rt2800_rfcsr_write(rt2x00dev, 43, 0x9a);
  5146. rt2800_rfcsr_write(rt2x00dev, 44, 0x0e);
  5147. rt2800_rfcsr_write(rt2x00dev, 45, 0xa2);
  5148. if (rt2x00_rt_rev_gte(rt2x00dev, RT5390, REV_RT5390F))
  5149. rt2800_rfcsr_write(rt2x00dev, 46, 0x73);
  5150. else
  5151. rt2800_rfcsr_write(rt2x00dev, 46, 0x7b);
  5152. rt2800_rfcsr_write(rt2x00dev, 47, 0x00);
  5153. rt2800_rfcsr_write(rt2x00dev, 48, 0x10);
  5154. rt2800_rfcsr_write(rt2x00dev, 49, 0x94);
  5155. rt2800_rfcsr_write(rt2x00dev, 52, 0x38);
  5156. if (rt2x00_rt_rev_gte(rt2x00dev, RT5390, REV_RT5390F))
  5157. rt2800_rfcsr_write(rt2x00dev, 53, 0x00);
  5158. else
  5159. rt2800_rfcsr_write(rt2x00dev, 53, 0x84);
  5160. rt2800_rfcsr_write(rt2x00dev, 54, 0x78);
  5161. rt2800_rfcsr_write(rt2x00dev, 55, 0x44);
  5162. rt2800_rfcsr_write(rt2x00dev, 56, 0x22);
  5163. rt2800_rfcsr_write(rt2x00dev, 57, 0x80);
  5164. rt2800_rfcsr_write(rt2x00dev, 58, 0x7f);
  5165. rt2800_rfcsr_write(rt2x00dev, 59, 0x63);
  5166. rt2800_rfcsr_write(rt2x00dev, 60, 0x45);
  5167. if (rt2x00_rt_rev_gte(rt2x00dev, RT5390, REV_RT5390F))
  5168. rt2800_rfcsr_write(rt2x00dev, 61, 0xd1);
  5169. else
  5170. rt2800_rfcsr_write(rt2x00dev, 61, 0xdd);
  5171. rt2800_rfcsr_write(rt2x00dev, 62, 0x00);
  5172. rt2800_rfcsr_write(rt2x00dev, 63, 0x00);
  5173. rt2800_normal_mode_setup_5xxx(rt2x00dev);
  5174. rt2800_led_open_drain_enable(rt2x00dev);
  5175. }
  5176. static void rt2800_init_rfcsr_5392(struct rt2x00_dev *rt2x00dev)
  5177. {
  5178. rt2800_rf_init_calibration(rt2x00dev, 2);
  5179. rt2800_rfcsr_write(rt2x00dev, 1, 0x17);
  5180. rt2800_rfcsr_write(rt2x00dev, 2, 0x80);
  5181. rt2800_rfcsr_write(rt2x00dev, 3, 0x88);
  5182. rt2800_rfcsr_write(rt2x00dev, 5, 0x10);
  5183. rt2800_rfcsr_write(rt2x00dev, 6, 0xe0);
  5184. rt2800_rfcsr_write(rt2x00dev, 7, 0x00);
  5185. rt2800_rfcsr_write(rt2x00dev, 10, 0x53);
  5186. rt2800_rfcsr_write(rt2x00dev, 11, 0x4a);
  5187. rt2800_rfcsr_write(rt2x00dev, 12, 0x46);
  5188. rt2800_rfcsr_write(rt2x00dev, 13, 0x9f);
  5189. rt2800_rfcsr_write(rt2x00dev, 14, 0x00);
  5190. rt2800_rfcsr_write(rt2x00dev, 15, 0x00);
  5191. rt2800_rfcsr_write(rt2x00dev, 16, 0x00);
  5192. rt2800_rfcsr_write(rt2x00dev, 18, 0x03);
  5193. rt2800_rfcsr_write(rt2x00dev, 19, 0x4d);
  5194. rt2800_rfcsr_write(rt2x00dev, 20, 0x00);
  5195. rt2800_rfcsr_write(rt2x00dev, 21, 0x8d);
  5196. rt2800_rfcsr_write(rt2x00dev, 22, 0x20);
  5197. rt2800_rfcsr_write(rt2x00dev, 23, 0x0b);
  5198. rt2800_rfcsr_write(rt2x00dev, 24, 0x44);
  5199. rt2800_rfcsr_write(rt2x00dev, 25, 0x80);
  5200. rt2800_rfcsr_write(rt2x00dev, 26, 0x82);
  5201. rt2800_rfcsr_write(rt2x00dev, 27, 0x09);
  5202. rt2800_rfcsr_write(rt2x00dev, 28, 0x00);
  5203. rt2800_rfcsr_write(rt2x00dev, 29, 0x10);
  5204. rt2800_rfcsr_write(rt2x00dev, 30, 0x10);
  5205. rt2800_rfcsr_write(rt2x00dev, 31, 0x80);
  5206. rt2800_rfcsr_write(rt2x00dev, 32, 0x20);
  5207. rt2800_rfcsr_write(rt2x00dev, 33, 0xC0);
  5208. rt2800_rfcsr_write(rt2x00dev, 34, 0x07);
  5209. rt2800_rfcsr_write(rt2x00dev, 35, 0x12);
  5210. rt2800_rfcsr_write(rt2x00dev, 36, 0x00);
  5211. rt2800_rfcsr_write(rt2x00dev, 37, 0x08);
  5212. rt2800_rfcsr_write(rt2x00dev, 38, 0x89);
  5213. rt2800_rfcsr_write(rt2x00dev, 39, 0x1b);
  5214. rt2800_rfcsr_write(rt2x00dev, 40, 0x0f);
  5215. rt2800_rfcsr_write(rt2x00dev, 41, 0xbb);
  5216. rt2800_rfcsr_write(rt2x00dev, 42, 0xd5);
  5217. rt2800_rfcsr_write(rt2x00dev, 43, 0x9b);
  5218. rt2800_rfcsr_write(rt2x00dev, 44, 0x0e);
  5219. rt2800_rfcsr_write(rt2x00dev, 45, 0xa2);
  5220. rt2800_rfcsr_write(rt2x00dev, 46, 0x73);
  5221. rt2800_rfcsr_write(rt2x00dev, 47, 0x0c);
  5222. rt2800_rfcsr_write(rt2x00dev, 48, 0x10);
  5223. rt2800_rfcsr_write(rt2x00dev, 49, 0x94);
  5224. rt2800_rfcsr_write(rt2x00dev, 50, 0x94);
  5225. rt2800_rfcsr_write(rt2x00dev, 51, 0x3a);
  5226. rt2800_rfcsr_write(rt2x00dev, 52, 0x48);
  5227. rt2800_rfcsr_write(rt2x00dev, 53, 0x44);
  5228. rt2800_rfcsr_write(rt2x00dev, 54, 0x38);
  5229. rt2800_rfcsr_write(rt2x00dev, 55, 0x43);
  5230. rt2800_rfcsr_write(rt2x00dev, 56, 0xa1);
  5231. rt2800_rfcsr_write(rt2x00dev, 57, 0x00);
  5232. rt2800_rfcsr_write(rt2x00dev, 58, 0x39);
  5233. rt2800_rfcsr_write(rt2x00dev, 59, 0x07);
  5234. rt2800_rfcsr_write(rt2x00dev, 60, 0x45);
  5235. rt2800_rfcsr_write(rt2x00dev, 61, 0x91);
  5236. rt2800_rfcsr_write(rt2x00dev, 62, 0x39);
  5237. rt2800_rfcsr_write(rt2x00dev, 63, 0x07);
  5238. rt2800_normal_mode_setup_5xxx(rt2x00dev);
  5239. rt2800_led_open_drain_enable(rt2x00dev);
  5240. }
  5241. static void rt2800_init_rfcsr_5592(struct rt2x00_dev *rt2x00dev)
  5242. {
  5243. rt2800_rf_init_calibration(rt2x00dev, 30);
  5244. rt2800_rfcsr_write(rt2x00dev, 1, 0x3F);
  5245. rt2800_rfcsr_write(rt2x00dev, 3, 0x08);
  5246. rt2800_rfcsr_write(rt2x00dev, 3, 0x08);
  5247. rt2800_rfcsr_write(rt2x00dev, 5, 0x10);
  5248. rt2800_rfcsr_write(rt2x00dev, 6, 0xE4);
  5249. rt2800_rfcsr_write(rt2x00dev, 7, 0x00);
  5250. rt2800_rfcsr_write(rt2x00dev, 14, 0x00);
  5251. rt2800_rfcsr_write(rt2x00dev, 15, 0x00);
  5252. rt2800_rfcsr_write(rt2x00dev, 16, 0x00);
  5253. rt2800_rfcsr_write(rt2x00dev, 18, 0x03);
  5254. rt2800_rfcsr_write(rt2x00dev, 19, 0x4D);
  5255. rt2800_rfcsr_write(rt2x00dev, 20, 0x10);
  5256. rt2800_rfcsr_write(rt2x00dev, 21, 0x8D);
  5257. rt2800_rfcsr_write(rt2x00dev, 26, 0x82);
  5258. rt2800_rfcsr_write(rt2x00dev, 28, 0x00);
  5259. rt2800_rfcsr_write(rt2x00dev, 29, 0x10);
  5260. rt2800_rfcsr_write(rt2x00dev, 33, 0xC0);
  5261. rt2800_rfcsr_write(rt2x00dev, 34, 0x07);
  5262. rt2800_rfcsr_write(rt2x00dev, 35, 0x12);
  5263. rt2800_rfcsr_write(rt2x00dev, 47, 0x0C);
  5264. rt2800_rfcsr_write(rt2x00dev, 53, 0x22);
  5265. rt2800_rfcsr_write(rt2x00dev, 63, 0x07);
  5266. rt2800_rfcsr_write(rt2x00dev, 2, 0x80);
  5267. msleep(1);
  5268. rt2800_adjust_freq_offset(rt2x00dev);
  5269. /* Enable DC filter */
  5270. if (rt2x00_rt_rev_gte(rt2x00dev, RT5592, REV_RT5592C))
  5271. rt2800_bbp_write(rt2x00dev, 103, 0xc0);
  5272. rt2800_normal_mode_setup_5xxx(rt2x00dev);
  5273. if (rt2x00_rt_rev_lt(rt2x00dev, RT5592, REV_RT5592C))
  5274. rt2800_rfcsr_write(rt2x00dev, 27, 0x03);
  5275. rt2800_led_open_drain_enable(rt2x00dev);
  5276. }
  5277. static void rt2800_init_rfcsr(struct rt2x00_dev *rt2x00dev)
  5278. {
  5279. if (rt2800_is_305x_soc(rt2x00dev)) {
  5280. rt2800_init_rfcsr_305x_soc(rt2x00dev);
  5281. return;
  5282. }
  5283. switch (rt2x00dev->chip.rt) {
  5284. case RT3070:
  5285. case RT3071:
  5286. case RT3090:
  5287. rt2800_init_rfcsr_30xx(rt2x00dev);
  5288. break;
  5289. case RT3290:
  5290. rt2800_init_rfcsr_3290(rt2x00dev);
  5291. break;
  5292. case RT3352:
  5293. rt2800_init_rfcsr_3352(rt2x00dev);
  5294. break;
  5295. case RT3390:
  5296. rt2800_init_rfcsr_3390(rt2x00dev);
  5297. break;
  5298. case RT3572:
  5299. rt2800_init_rfcsr_3572(rt2x00dev);
  5300. break;
  5301. case RT3593:
  5302. rt2800_init_rfcsr_3593(rt2x00dev);
  5303. break;
  5304. case RT5390:
  5305. rt2800_init_rfcsr_5390(rt2x00dev);
  5306. break;
  5307. case RT5392:
  5308. rt2800_init_rfcsr_5392(rt2x00dev);
  5309. break;
  5310. case RT5592:
  5311. rt2800_init_rfcsr_5592(rt2x00dev);
  5312. break;
  5313. }
  5314. }
  5315. int rt2800_enable_radio(struct rt2x00_dev *rt2x00dev)
  5316. {
  5317. u32 reg;
  5318. u16 word;
  5319. /*
  5320. * Initialize all registers.
  5321. */
  5322. if (unlikely(rt2800_wait_wpdma_ready(rt2x00dev) ||
  5323. rt2800_init_registers(rt2x00dev)))
  5324. return -EIO;
  5325. /*
  5326. * Send signal to firmware during boot time.
  5327. */
  5328. rt2800_register_write(rt2x00dev, H2M_BBP_AGENT, 0);
  5329. rt2800_register_write(rt2x00dev, H2M_MAILBOX_CSR, 0);
  5330. if (rt2x00_is_usb(rt2x00dev)) {
  5331. rt2800_register_write(rt2x00dev, H2M_INT_SRC, 0);
  5332. rt2800_mcu_request(rt2x00dev, MCU_BOOT_SIGNAL, 0, 0, 0);
  5333. }
  5334. msleep(1);
  5335. if (unlikely(rt2800_wait_bbp_rf_ready(rt2x00dev) ||
  5336. rt2800_wait_bbp_ready(rt2x00dev)))
  5337. return -EIO;
  5338. rt2800_init_bbp(rt2x00dev);
  5339. rt2800_init_rfcsr(rt2x00dev);
  5340. if (rt2x00_is_usb(rt2x00dev) &&
  5341. (rt2x00_rt(rt2x00dev, RT3070) ||
  5342. rt2x00_rt(rt2x00dev, RT3071) ||
  5343. rt2x00_rt(rt2x00dev, RT3572))) {
  5344. udelay(200);
  5345. rt2800_mcu_request(rt2x00dev, MCU_CURRENT, 0, 0, 0);
  5346. udelay(10);
  5347. }
  5348. /*
  5349. * Enable RX.
  5350. */
  5351. rt2800_register_read(rt2x00dev, MAC_SYS_CTRL, &reg);
  5352. rt2x00_set_field32(&reg, MAC_SYS_CTRL_ENABLE_TX, 1);
  5353. rt2x00_set_field32(&reg, MAC_SYS_CTRL_ENABLE_RX, 0);
  5354. rt2800_register_write(rt2x00dev, MAC_SYS_CTRL, reg);
  5355. udelay(50);
  5356. rt2800_register_read(rt2x00dev, WPDMA_GLO_CFG, &reg);
  5357. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_ENABLE_TX_DMA, 1);
  5358. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_ENABLE_RX_DMA, 1);
  5359. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_WP_DMA_BURST_SIZE, 2);
  5360. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_TX_WRITEBACK_DONE, 1);
  5361. rt2800_register_write(rt2x00dev, WPDMA_GLO_CFG, reg);
  5362. rt2800_register_read(rt2x00dev, MAC_SYS_CTRL, &reg);
  5363. rt2x00_set_field32(&reg, MAC_SYS_CTRL_ENABLE_TX, 1);
  5364. rt2x00_set_field32(&reg, MAC_SYS_CTRL_ENABLE_RX, 1);
  5365. rt2800_register_write(rt2x00dev, MAC_SYS_CTRL, reg);
  5366. /*
  5367. * Initialize LED control
  5368. */
  5369. rt2800_eeprom_read(rt2x00dev, EEPROM_LED_AG_CONF, &word);
  5370. rt2800_mcu_request(rt2x00dev, MCU_LED_AG_CONF, 0xff,
  5371. word & 0xff, (word >> 8) & 0xff);
  5372. rt2800_eeprom_read(rt2x00dev, EEPROM_LED_ACT_CONF, &word);
  5373. rt2800_mcu_request(rt2x00dev, MCU_LED_ACT_CONF, 0xff,
  5374. word & 0xff, (word >> 8) & 0xff);
  5375. rt2800_eeprom_read(rt2x00dev, EEPROM_LED_POLARITY, &word);
  5376. rt2800_mcu_request(rt2x00dev, MCU_LED_LED_POLARITY, 0xff,
  5377. word & 0xff, (word >> 8) & 0xff);
  5378. return 0;
  5379. }
  5380. EXPORT_SYMBOL_GPL(rt2800_enable_radio);
  5381. void rt2800_disable_radio(struct rt2x00_dev *rt2x00dev)
  5382. {
  5383. u32 reg;
  5384. rt2800_disable_wpdma(rt2x00dev);
  5385. /* Wait for DMA, ignore error */
  5386. rt2800_wait_wpdma_ready(rt2x00dev);
  5387. rt2800_register_read(rt2x00dev, MAC_SYS_CTRL, &reg);
  5388. rt2x00_set_field32(&reg, MAC_SYS_CTRL_ENABLE_TX, 0);
  5389. rt2x00_set_field32(&reg, MAC_SYS_CTRL_ENABLE_RX, 0);
  5390. rt2800_register_write(rt2x00dev, MAC_SYS_CTRL, reg);
  5391. }
  5392. EXPORT_SYMBOL_GPL(rt2800_disable_radio);
  5393. int rt2800_efuse_detect(struct rt2x00_dev *rt2x00dev)
  5394. {
  5395. u32 reg;
  5396. u16 efuse_ctrl_reg;
  5397. if (rt2x00_rt(rt2x00dev, RT3290))
  5398. efuse_ctrl_reg = EFUSE_CTRL_3290;
  5399. else
  5400. efuse_ctrl_reg = EFUSE_CTRL;
  5401. rt2800_register_read(rt2x00dev, efuse_ctrl_reg, &reg);
  5402. return rt2x00_get_field32(reg, EFUSE_CTRL_PRESENT);
  5403. }
  5404. EXPORT_SYMBOL_GPL(rt2800_efuse_detect);
  5405. static void rt2800_efuse_read(struct rt2x00_dev *rt2x00dev, unsigned int i)
  5406. {
  5407. u32 reg;
  5408. u16 efuse_ctrl_reg;
  5409. u16 efuse_data0_reg;
  5410. u16 efuse_data1_reg;
  5411. u16 efuse_data2_reg;
  5412. u16 efuse_data3_reg;
  5413. if (rt2x00_rt(rt2x00dev, RT3290)) {
  5414. efuse_ctrl_reg = EFUSE_CTRL_3290;
  5415. efuse_data0_reg = EFUSE_DATA0_3290;
  5416. efuse_data1_reg = EFUSE_DATA1_3290;
  5417. efuse_data2_reg = EFUSE_DATA2_3290;
  5418. efuse_data3_reg = EFUSE_DATA3_3290;
  5419. } else {
  5420. efuse_ctrl_reg = EFUSE_CTRL;
  5421. efuse_data0_reg = EFUSE_DATA0;
  5422. efuse_data1_reg = EFUSE_DATA1;
  5423. efuse_data2_reg = EFUSE_DATA2;
  5424. efuse_data3_reg = EFUSE_DATA3;
  5425. }
  5426. mutex_lock(&rt2x00dev->csr_mutex);
  5427. rt2800_register_read_lock(rt2x00dev, efuse_ctrl_reg, &reg);
  5428. rt2x00_set_field32(&reg, EFUSE_CTRL_ADDRESS_IN, i);
  5429. rt2x00_set_field32(&reg, EFUSE_CTRL_MODE, 0);
  5430. rt2x00_set_field32(&reg, EFUSE_CTRL_KICK, 1);
  5431. rt2800_register_write_lock(rt2x00dev, efuse_ctrl_reg, reg);
  5432. /* Wait until the EEPROM has been loaded */
  5433. rt2800_regbusy_read(rt2x00dev, efuse_ctrl_reg, EFUSE_CTRL_KICK, &reg);
  5434. /* Apparently the data is read from end to start */
  5435. rt2800_register_read_lock(rt2x00dev, efuse_data3_reg, &reg);
  5436. /* The returned value is in CPU order, but eeprom is le */
  5437. *(u32 *)&rt2x00dev->eeprom[i] = cpu_to_le32(reg);
  5438. rt2800_register_read_lock(rt2x00dev, efuse_data2_reg, &reg);
  5439. *(u32 *)&rt2x00dev->eeprom[i + 2] = cpu_to_le32(reg);
  5440. rt2800_register_read_lock(rt2x00dev, efuse_data1_reg, &reg);
  5441. *(u32 *)&rt2x00dev->eeprom[i + 4] = cpu_to_le32(reg);
  5442. rt2800_register_read_lock(rt2x00dev, efuse_data0_reg, &reg);
  5443. *(u32 *)&rt2x00dev->eeprom[i + 6] = cpu_to_le32(reg);
  5444. mutex_unlock(&rt2x00dev->csr_mutex);
  5445. }
  5446. int rt2800_read_eeprom_efuse(struct rt2x00_dev *rt2x00dev)
  5447. {
  5448. unsigned int i;
  5449. for (i = 0; i < EEPROM_SIZE / sizeof(u16); i += 8)
  5450. rt2800_efuse_read(rt2x00dev, i);
  5451. return 0;
  5452. }
  5453. EXPORT_SYMBOL_GPL(rt2800_read_eeprom_efuse);
  5454. static int rt2800_validate_eeprom(struct rt2x00_dev *rt2x00dev)
  5455. {
  5456. struct rt2800_drv_data *drv_data = rt2x00dev->drv_data;
  5457. u16 word;
  5458. u8 *mac;
  5459. u8 default_lna_gain;
  5460. int retval;
  5461. /*
  5462. * Read the EEPROM.
  5463. */
  5464. retval = rt2800_read_eeprom(rt2x00dev);
  5465. if (retval)
  5466. return retval;
  5467. /*
  5468. * Start validation of the data that has been read.
  5469. */
  5470. mac = rt2800_eeprom_addr(rt2x00dev, EEPROM_MAC_ADDR_0);
  5471. if (!is_valid_ether_addr(mac)) {
  5472. eth_random_addr(mac);
  5473. rt2x00_eeprom_dbg(rt2x00dev, "MAC: %pM\n", mac);
  5474. }
  5475. rt2800_eeprom_read(rt2x00dev, EEPROM_NIC_CONF0, &word);
  5476. if (word == 0xffff) {
  5477. rt2x00_set_field16(&word, EEPROM_NIC_CONF0_RXPATH, 2);
  5478. rt2x00_set_field16(&word, EEPROM_NIC_CONF0_TXPATH, 1);
  5479. rt2x00_set_field16(&word, EEPROM_NIC_CONF0_RF_TYPE, RF2820);
  5480. rt2800_eeprom_write(rt2x00dev, EEPROM_NIC_CONF0, word);
  5481. rt2x00_eeprom_dbg(rt2x00dev, "Antenna: 0x%04x\n", word);
  5482. } else if (rt2x00_rt(rt2x00dev, RT2860) ||
  5483. rt2x00_rt(rt2x00dev, RT2872)) {
  5484. /*
  5485. * There is a max of 2 RX streams for RT28x0 series
  5486. */
  5487. if (rt2x00_get_field16(word, EEPROM_NIC_CONF0_RXPATH) > 2)
  5488. rt2x00_set_field16(&word, EEPROM_NIC_CONF0_RXPATH, 2);
  5489. rt2800_eeprom_write(rt2x00dev, EEPROM_NIC_CONF0, word);
  5490. }
  5491. rt2800_eeprom_read(rt2x00dev, EEPROM_NIC_CONF1, &word);
  5492. if (word == 0xffff) {
  5493. rt2x00_set_field16(&word, EEPROM_NIC_CONF1_HW_RADIO, 0);
  5494. rt2x00_set_field16(&word, EEPROM_NIC_CONF1_EXTERNAL_TX_ALC, 0);
  5495. rt2x00_set_field16(&word, EEPROM_NIC_CONF1_EXTERNAL_LNA_2G, 0);
  5496. rt2x00_set_field16(&word, EEPROM_NIC_CONF1_EXTERNAL_LNA_5G, 0);
  5497. rt2x00_set_field16(&word, EEPROM_NIC_CONF1_CARDBUS_ACCEL, 0);
  5498. rt2x00_set_field16(&word, EEPROM_NIC_CONF1_BW40M_SB_2G, 0);
  5499. rt2x00_set_field16(&word, EEPROM_NIC_CONF1_BW40M_SB_5G, 0);
  5500. rt2x00_set_field16(&word, EEPROM_NIC_CONF1_WPS_PBC, 0);
  5501. rt2x00_set_field16(&word, EEPROM_NIC_CONF1_BW40M_2G, 0);
  5502. rt2x00_set_field16(&word, EEPROM_NIC_CONF1_BW40M_5G, 0);
  5503. rt2x00_set_field16(&word, EEPROM_NIC_CONF1_BROADBAND_EXT_LNA, 0);
  5504. rt2x00_set_field16(&word, EEPROM_NIC_CONF1_ANT_DIVERSITY, 0);
  5505. rt2x00_set_field16(&word, EEPROM_NIC_CONF1_INTERNAL_TX_ALC, 0);
  5506. rt2x00_set_field16(&word, EEPROM_NIC_CONF1_BT_COEXIST, 0);
  5507. rt2x00_set_field16(&word, EEPROM_NIC_CONF1_DAC_TEST, 0);
  5508. rt2800_eeprom_write(rt2x00dev, EEPROM_NIC_CONF1, word);
  5509. rt2x00_eeprom_dbg(rt2x00dev, "NIC: 0x%04x\n", word);
  5510. }
  5511. rt2800_eeprom_read(rt2x00dev, EEPROM_FREQ, &word);
  5512. if ((word & 0x00ff) == 0x00ff) {
  5513. rt2x00_set_field16(&word, EEPROM_FREQ_OFFSET, 0);
  5514. rt2800_eeprom_write(rt2x00dev, EEPROM_FREQ, word);
  5515. rt2x00_eeprom_dbg(rt2x00dev, "Freq: 0x%04x\n", word);
  5516. }
  5517. if ((word & 0xff00) == 0xff00) {
  5518. rt2x00_set_field16(&word, EEPROM_FREQ_LED_MODE,
  5519. LED_MODE_TXRX_ACTIVITY);
  5520. rt2x00_set_field16(&word, EEPROM_FREQ_LED_POLARITY, 0);
  5521. rt2800_eeprom_write(rt2x00dev, EEPROM_FREQ, word);
  5522. rt2800_eeprom_write(rt2x00dev, EEPROM_LED_AG_CONF, 0x5555);
  5523. rt2800_eeprom_write(rt2x00dev, EEPROM_LED_ACT_CONF, 0x2221);
  5524. rt2800_eeprom_write(rt2x00dev, EEPROM_LED_POLARITY, 0xa9f8);
  5525. rt2x00_eeprom_dbg(rt2x00dev, "Led Mode: 0x%04x\n", word);
  5526. }
  5527. /*
  5528. * During the LNA validation we are going to use
  5529. * lna0 as correct value. Note that EEPROM_LNA
  5530. * is never validated.
  5531. */
  5532. rt2800_eeprom_read(rt2x00dev, EEPROM_LNA, &word);
  5533. default_lna_gain = rt2x00_get_field16(word, EEPROM_LNA_A0);
  5534. rt2800_eeprom_read(rt2x00dev, EEPROM_RSSI_BG, &word);
  5535. if (abs(rt2x00_get_field16(word, EEPROM_RSSI_BG_OFFSET0)) > 10)
  5536. rt2x00_set_field16(&word, EEPROM_RSSI_BG_OFFSET0, 0);
  5537. if (abs(rt2x00_get_field16(word, EEPROM_RSSI_BG_OFFSET1)) > 10)
  5538. rt2x00_set_field16(&word, EEPROM_RSSI_BG_OFFSET1, 0);
  5539. rt2800_eeprom_write(rt2x00dev, EEPROM_RSSI_BG, word);
  5540. rt2800_eeprom_read(rt2x00dev, EEPROM_TXMIXER_GAIN_BG, &word);
  5541. if ((word & 0x00ff) != 0x00ff) {
  5542. drv_data->txmixer_gain_24g =
  5543. rt2x00_get_field16(word, EEPROM_TXMIXER_GAIN_BG_VAL);
  5544. } else {
  5545. drv_data->txmixer_gain_24g = 0;
  5546. }
  5547. rt2800_eeprom_read(rt2x00dev, EEPROM_RSSI_BG2, &word);
  5548. if (abs(rt2x00_get_field16(word, EEPROM_RSSI_BG2_OFFSET2)) > 10)
  5549. rt2x00_set_field16(&word, EEPROM_RSSI_BG2_OFFSET2, 0);
  5550. if (rt2x00_get_field16(word, EEPROM_RSSI_BG2_LNA_A1) == 0x00 ||
  5551. rt2x00_get_field16(word, EEPROM_RSSI_BG2_LNA_A1) == 0xff)
  5552. rt2x00_set_field16(&word, EEPROM_RSSI_BG2_LNA_A1,
  5553. default_lna_gain);
  5554. rt2800_eeprom_write(rt2x00dev, EEPROM_RSSI_BG2, word);
  5555. rt2800_eeprom_read(rt2x00dev, EEPROM_TXMIXER_GAIN_A, &word);
  5556. if ((word & 0x00ff) != 0x00ff) {
  5557. drv_data->txmixer_gain_5g =
  5558. rt2x00_get_field16(word, EEPROM_TXMIXER_GAIN_A_VAL);
  5559. } else {
  5560. drv_data->txmixer_gain_5g = 0;
  5561. }
  5562. rt2800_eeprom_read(rt2x00dev, EEPROM_RSSI_A, &word);
  5563. if (abs(rt2x00_get_field16(word, EEPROM_RSSI_A_OFFSET0)) > 10)
  5564. rt2x00_set_field16(&word, EEPROM_RSSI_A_OFFSET0, 0);
  5565. if (abs(rt2x00_get_field16(word, EEPROM_RSSI_A_OFFSET1)) > 10)
  5566. rt2x00_set_field16(&word, EEPROM_RSSI_A_OFFSET1, 0);
  5567. rt2800_eeprom_write(rt2x00dev, EEPROM_RSSI_A, word);
  5568. rt2800_eeprom_read(rt2x00dev, EEPROM_RSSI_A2, &word);
  5569. if (abs(rt2x00_get_field16(word, EEPROM_RSSI_A2_OFFSET2)) > 10)
  5570. rt2x00_set_field16(&word, EEPROM_RSSI_A2_OFFSET2, 0);
  5571. if (rt2x00_get_field16(word, EEPROM_RSSI_A2_LNA_A2) == 0x00 ||
  5572. rt2x00_get_field16(word, EEPROM_RSSI_A2_LNA_A2) == 0xff)
  5573. rt2x00_set_field16(&word, EEPROM_RSSI_A2_LNA_A2,
  5574. default_lna_gain);
  5575. rt2800_eeprom_write(rt2x00dev, EEPROM_RSSI_A2, word);
  5576. return 0;
  5577. }
  5578. static int rt2800_init_eeprom(struct rt2x00_dev *rt2x00dev)
  5579. {
  5580. u16 value;
  5581. u16 eeprom;
  5582. u16 rf;
  5583. /*
  5584. * Read EEPROM word for configuration.
  5585. */
  5586. rt2800_eeprom_read(rt2x00dev, EEPROM_NIC_CONF0, &eeprom);
  5587. /*
  5588. * Identify RF chipset by EEPROM value
  5589. * RT28xx/RT30xx: defined in "EEPROM_NIC_CONF0_RF_TYPE" field
  5590. * RT53xx: defined in "EEPROM_CHIP_ID" field
  5591. */
  5592. if (rt2x00_rt(rt2x00dev, RT3290) ||
  5593. rt2x00_rt(rt2x00dev, RT5390) ||
  5594. rt2x00_rt(rt2x00dev, RT5392))
  5595. rt2800_eeprom_read(rt2x00dev, EEPROM_CHIP_ID, &rf);
  5596. else
  5597. rf = rt2x00_get_field16(eeprom, EEPROM_NIC_CONF0_RF_TYPE);
  5598. switch (rf) {
  5599. case RF2820:
  5600. case RF2850:
  5601. case RF2720:
  5602. case RF2750:
  5603. case RF3020:
  5604. case RF2020:
  5605. case RF3021:
  5606. case RF3022:
  5607. case RF3052:
  5608. case RF3290:
  5609. case RF3320:
  5610. case RF3322:
  5611. case RF5360:
  5612. case RF5370:
  5613. case RF5372:
  5614. case RF5390:
  5615. case RF5392:
  5616. case RF5592:
  5617. break;
  5618. default:
  5619. rt2x00_err(rt2x00dev, "Invalid RF chipset 0x%04x detected\n",
  5620. rf);
  5621. return -ENODEV;
  5622. }
  5623. rt2x00_set_rf(rt2x00dev, rf);
  5624. /*
  5625. * Identify default antenna configuration.
  5626. */
  5627. rt2x00dev->default_ant.tx_chain_num =
  5628. rt2x00_get_field16(eeprom, EEPROM_NIC_CONF0_TXPATH);
  5629. rt2x00dev->default_ant.rx_chain_num =
  5630. rt2x00_get_field16(eeprom, EEPROM_NIC_CONF0_RXPATH);
  5631. rt2800_eeprom_read(rt2x00dev, EEPROM_NIC_CONF1, &eeprom);
  5632. if (rt2x00_rt(rt2x00dev, RT3070) ||
  5633. rt2x00_rt(rt2x00dev, RT3090) ||
  5634. rt2x00_rt(rt2x00dev, RT3352) ||
  5635. rt2x00_rt(rt2x00dev, RT3390)) {
  5636. value = rt2x00_get_field16(eeprom,
  5637. EEPROM_NIC_CONF1_ANT_DIVERSITY);
  5638. switch (value) {
  5639. case 0:
  5640. case 1:
  5641. case 2:
  5642. rt2x00dev->default_ant.tx = ANTENNA_A;
  5643. rt2x00dev->default_ant.rx = ANTENNA_A;
  5644. break;
  5645. case 3:
  5646. rt2x00dev->default_ant.tx = ANTENNA_A;
  5647. rt2x00dev->default_ant.rx = ANTENNA_B;
  5648. break;
  5649. }
  5650. } else {
  5651. rt2x00dev->default_ant.tx = ANTENNA_A;
  5652. rt2x00dev->default_ant.rx = ANTENNA_A;
  5653. }
  5654. if (rt2x00_rt_rev_gte(rt2x00dev, RT5390, REV_RT5390R)) {
  5655. rt2x00dev->default_ant.tx = ANTENNA_HW_DIVERSITY; /* Unused */
  5656. rt2x00dev->default_ant.rx = ANTENNA_HW_DIVERSITY; /* Unused */
  5657. }
  5658. /*
  5659. * Determine external LNA informations.
  5660. */
  5661. if (rt2x00_get_field16(eeprom, EEPROM_NIC_CONF1_EXTERNAL_LNA_5G))
  5662. __set_bit(CAPABILITY_EXTERNAL_LNA_A, &rt2x00dev->cap_flags);
  5663. if (rt2x00_get_field16(eeprom, EEPROM_NIC_CONF1_EXTERNAL_LNA_2G))
  5664. __set_bit(CAPABILITY_EXTERNAL_LNA_BG, &rt2x00dev->cap_flags);
  5665. /*
  5666. * Detect if this device has an hardware controlled radio.
  5667. */
  5668. if (rt2x00_get_field16(eeprom, EEPROM_NIC_CONF1_HW_RADIO))
  5669. __set_bit(CAPABILITY_HW_BUTTON, &rt2x00dev->cap_flags);
  5670. /*
  5671. * Detect if this device has Bluetooth co-existence.
  5672. */
  5673. if (rt2x00_get_field16(eeprom, EEPROM_NIC_CONF1_BT_COEXIST))
  5674. __set_bit(CAPABILITY_BT_COEXIST, &rt2x00dev->cap_flags);
  5675. /*
  5676. * Read frequency offset and RF programming sequence.
  5677. */
  5678. rt2800_eeprom_read(rt2x00dev, EEPROM_FREQ, &eeprom);
  5679. rt2x00dev->freq_offset = rt2x00_get_field16(eeprom, EEPROM_FREQ_OFFSET);
  5680. /*
  5681. * Store led settings, for correct led behaviour.
  5682. */
  5683. #ifdef CONFIG_RT2X00_LIB_LEDS
  5684. rt2800_init_led(rt2x00dev, &rt2x00dev->led_radio, LED_TYPE_RADIO);
  5685. rt2800_init_led(rt2x00dev, &rt2x00dev->led_assoc, LED_TYPE_ASSOC);
  5686. rt2800_init_led(rt2x00dev, &rt2x00dev->led_qual, LED_TYPE_QUALITY);
  5687. rt2x00dev->led_mcu_reg = eeprom;
  5688. #endif /* CONFIG_RT2X00_LIB_LEDS */
  5689. /*
  5690. * Check if support EIRP tx power limit feature.
  5691. */
  5692. rt2800_eeprom_read(rt2x00dev, EEPROM_EIRP_MAX_TX_POWER, &eeprom);
  5693. if (rt2x00_get_field16(eeprom, EEPROM_EIRP_MAX_TX_POWER_2GHZ) <
  5694. EIRP_MAX_TX_POWER_LIMIT)
  5695. __set_bit(CAPABILITY_POWER_LIMIT, &rt2x00dev->cap_flags);
  5696. return 0;
  5697. }
  5698. /*
  5699. * RF value list for rt28xx
  5700. * Supports: 2.4 GHz (all) & 5.2 GHz (RF2850 & RF2750)
  5701. */
  5702. static const struct rf_channel rf_vals[] = {
  5703. { 1, 0x18402ecc, 0x184c0786, 0x1816b455, 0x1800510b },
  5704. { 2, 0x18402ecc, 0x184c0786, 0x18168a55, 0x1800519f },
  5705. { 3, 0x18402ecc, 0x184c078a, 0x18168a55, 0x1800518b },
  5706. { 4, 0x18402ecc, 0x184c078a, 0x18168a55, 0x1800519f },
  5707. { 5, 0x18402ecc, 0x184c078e, 0x18168a55, 0x1800518b },
  5708. { 6, 0x18402ecc, 0x184c078e, 0x18168a55, 0x1800519f },
  5709. { 7, 0x18402ecc, 0x184c0792, 0x18168a55, 0x1800518b },
  5710. { 8, 0x18402ecc, 0x184c0792, 0x18168a55, 0x1800519f },
  5711. { 9, 0x18402ecc, 0x184c0796, 0x18168a55, 0x1800518b },
  5712. { 10, 0x18402ecc, 0x184c0796, 0x18168a55, 0x1800519f },
  5713. { 11, 0x18402ecc, 0x184c079a, 0x18168a55, 0x1800518b },
  5714. { 12, 0x18402ecc, 0x184c079a, 0x18168a55, 0x1800519f },
  5715. { 13, 0x18402ecc, 0x184c079e, 0x18168a55, 0x1800518b },
  5716. { 14, 0x18402ecc, 0x184c07a2, 0x18168a55, 0x18005193 },
  5717. /* 802.11 UNI / HyperLan 2 */
  5718. { 36, 0x18402ecc, 0x184c099a, 0x18158a55, 0x180ed1a3 },
  5719. { 38, 0x18402ecc, 0x184c099e, 0x18158a55, 0x180ed193 },
  5720. { 40, 0x18402ec8, 0x184c0682, 0x18158a55, 0x180ed183 },
  5721. { 44, 0x18402ec8, 0x184c0682, 0x18158a55, 0x180ed1a3 },
  5722. { 46, 0x18402ec8, 0x184c0686, 0x18158a55, 0x180ed18b },
  5723. { 48, 0x18402ec8, 0x184c0686, 0x18158a55, 0x180ed19b },
  5724. { 52, 0x18402ec8, 0x184c068a, 0x18158a55, 0x180ed193 },
  5725. { 54, 0x18402ec8, 0x184c068a, 0x18158a55, 0x180ed1a3 },
  5726. { 56, 0x18402ec8, 0x184c068e, 0x18158a55, 0x180ed18b },
  5727. { 60, 0x18402ec8, 0x184c0692, 0x18158a55, 0x180ed183 },
  5728. { 62, 0x18402ec8, 0x184c0692, 0x18158a55, 0x180ed193 },
  5729. { 64, 0x18402ec8, 0x184c0692, 0x18158a55, 0x180ed1a3 },
  5730. /* 802.11 HyperLan 2 */
  5731. { 100, 0x18402ec8, 0x184c06b2, 0x18178a55, 0x180ed783 },
  5732. { 102, 0x18402ec8, 0x184c06b2, 0x18578a55, 0x180ed793 },
  5733. { 104, 0x18402ec8, 0x185c06b2, 0x18578a55, 0x180ed1a3 },
  5734. { 108, 0x18402ecc, 0x185c0a32, 0x18578a55, 0x180ed193 },
  5735. { 110, 0x18402ecc, 0x184c0a36, 0x18178a55, 0x180ed183 },
  5736. { 112, 0x18402ecc, 0x184c0a36, 0x18178a55, 0x180ed19b },
  5737. { 116, 0x18402ecc, 0x184c0a3a, 0x18178a55, 0x180ed1a3 },
  5738. { 118, 0x18402ecc, 0x184c0a3e, 0x18178a55, 0x180ed193 },
  5739. { 120, 0x18402ec4, 0x184c0382, 0x18178a55, 0x180ed183 },
  5740. { 124, 0x18402ec4, 0x184c0382, 0x18178a55, 0x180ed193 },
  5741. { 126, 0x18402ec4, 0x184c0382, 0x18178a55, 0x180ed15b },
  5742. { 128, 0x18402ec4, 0x184c0382, 0x18178a55, 0x180ed1a3 },
  5743. { 132, 0x18402ec4, 0x184c0386, 0x18178a55, 0x180ed18b },
  5744. { 134, 0x18402ec4, 0x184c0386, 0x18178a55, 0x180ed193 },
  5745. { 136, 0x18402ec4, 0x184c0386, 0x18178a55, 0x180ed19b },
  5746. { 140, 0x18402ec4, 0x184c038a, 0x18178a55, 0x180ed183 },
  5747. /* 802.11 UNII */
  5748. { 149, 0x18402ec4, 0x184c038a, 0x18178a55, 0x180ed1a7 },
  5749. { 151, 0x18402ec4, 0x184c038e, 0x18178a55, 0x180ed187 },
  5750. { 153, 0x18402ec4, 0x184c038e, 0x18178a55, 0x180ed18f },
  5751. { 157, 0x18402ec4, 0x184c038e, 0x18178a55, 0x180ed19f },
  5752. { 159, 0x18402ec4, 0x184c038e, 0x18178a55, 0x180ed1a7 },
  5753. { 161, 0x18402ec4, 0x184c0392, 0x18178a55, 0x180ed187 },
  5754. { 165, 0x18402ec4, 0x184c0392, 0x18178a55, 0x180ed197 },
  5755. { 167, 0x18402ec4, 0x184c03d2, 0x18179855, 0x1815531f },
  5756. { 169, 0x18402ec4, 0x184c03d2, 0x18179855, 0x18155327 },
  5757. { 171, 0x18402ec4, 0x184c03d6, 0x18179855, 0x18155307 },
  5758. { 173, 0x18402ec4, 0x184c03d6, 0x18179855, 0x1815530f },
  5759. /* 802.11 Japan */
  5760. { 184, 0x15002ccc, 0x1500491e, 0x1509be55, 0x150c0a0b },
  5761. { 188, 0x15002ccc, 0x15004922, 0x1509be55, 0x150c0a13 },
  5762. { 192, 0x15002ccc, 0x15004926, 0x1509be55, 0x150c0a1b },
  5763. { 196, 0x15002ccc, 0x1500492a, 0x1509be55, 0x150c0a23 },
  5764. { 208, 0x15002ccc, 0x1500493a, 0x1509be55, 0x150c0a13 },
  5765. { 212, 0x15002ccc, 0x1500493e, 0x1509be55, 0x150c0a1b },
  5766. { 216, 0x15002ccc, 0x15004982, 0x1509be55, 0x150c0a23 },
  5767. };
  5768. /*
  5769. * RF value list for rt3xxx
  5770. * Supports: 2.4 GHz (all) & 5.2 GHz (RF3052)
  5771. */
  5772. static const struct rf_channel rf_vals_3x[] = {
  5773. {1, 241, 2, 2 },
  5774. {2, 241, 2, 7 },
  5775. {3, 242, 2, 2 },
  5776. {4, 242, 2, 7 },
  5777. {5, 243, 2, 2 },
  5778. {6, 243, 2, 7 },
  5779. {7, 244, 2, 2 },
  5780. {8, 244, 2, 7 },
  5781. {9, 245, 2, 2 },
  5782. {10, 245, 2, 7 },
  5783. {11, 246, 2, 2 },
  5784. {12, 246, 2, 7 },
  5785. {13, 247, 2, 2 },
  5786. {14, 248, 2, 4 },
  5787. /* 802.11 UNI / HyperLan 2 */
  5788. {36, 0x56, 0, 4},
  5789. {38, 0x56, 0, 6},
  5790. {40, 0x56, 0, 8},
  5791. {44, 0x57, 0, 0},
  5792. {46, 0x57, 0, 2},
  5793. {48, 0x57, 0, 4},
  5794. {52, 0x57, 0, 8},
  5795. {54, 0x57, 0, 10},
  5796. {56, 0x58, 0, 0},
  5797. {60, 0x58, 0, 4},
  5798. {62, 0x58, 0, 6},
  5799. {64, 0x58, 0, 8},
  5800. /* 802.11 HyperLan 2 */
  5801. {100, 0x5b, 0, 8},
  5802. {102, 0x5b, 0, 10},
  5803. {104, 0x5c, 0, 0},
  5804. {108, 0x5c, 0, 4},
  5805. {110, 0x5c, 0, 6},
  5806. {112, 0x5c, 0, 8},
  5807. {116, 0x5d, 0, 0},
  5808. {118, 0x5d, 0, 2},
  5809. {120, 0x5d, 0, 4},
  5810. {124, 0x5d, 0, 8},
  5811. {126, 0x5d, 0, 10},
  5812. {128, 0x5e, 0, 0},
  5813. {132, 0x5e, 0, 4},
  5814. {134, 0x5e, 0, 6},
  5815. {136, 0x5e, 0, 8},
  5816. {140, 0x5f, 0, 0},
  5817. /* 802.11 UNII */
  5818. {149, 0x5f, 0, 9},
  5819. {151, 0x5f, 0, 11},
  5820. {153, 0x60, 0, 1},
  5821. {157, 0x60, 0, 5},
  5822. {159, 0x60, 0, 7},
  5823. {161, 0x60, 0, 9},
  5824. {165, 0x61, 0, 1},
  5825. {167, 0x61, 0, 3},
  5826. {169, 0x61, 0, 5},
  5827. {171, 0x61, 0, 7},
  5828. {173, 0x61, 0, 9},
  5829. };
  5830. static const struct rf_channel rf_vals_5592_xtal20[] = {
  5831. /* Channel, N, K, mod, R */
  5832. {1, 482, 4, 10, 3},
  5833. {2, 483, 4, 10, 3},
  5834. {3, 484, 4, 10, 3},
  5835. {4, 485, 4, 10, 3},
  5836. {5, 486, 4, 10, 3},
  5837. {6, 487, 4, 10, 3},
  5838. {7, 488, 4, 10, 3},
  5839. {8, 489, 4, 10, 3},
  5840. {9, 490, 4, 10, 3},
  5841. {10, 491, 4, 10, 3},
  5842. {11, 492, 4, 10, 3},
  5843. {12, 493, 4, 10, 3},
  5844. {13, 494, 4, 10, 3},
  5845. {14, 496, 8, 10, 3},
  5846. {36, 172, 8, 12, 1},
  5847. {38, 173, 0, 12, 1},
  5848. {40, 173, 4, 12, 1},
  5849. {42, 173, 8, 12, 1},
  5850. {44, 174, 0, 12, 1},
  5851. {46, 174, 4, 12, 1},
  5852. {48, 174, 8, 12, 1},
  5853. {50, 175, 0, 12, 1},
  5854. {52, 175, 4, 12, 1},
  5855. {54, 175, 8, 12, 1},
  5856. {56, 176, 0, 12, 1},
  5857. {58, 176, 4, 12, 1},
  5858. {60, 176, 8, 12, 1},
  5859. {62, 177, 0, 12, 1},
  5860. {64, 177, 4, 12, 1},
  5861. {100, 183, 4, 12, 1},
  5862. {102, 183, 8, 12, 1},
  5863. {104, 184, 0, 12, 1},
  5864. {106, 184, 4, 12, 1},
  5865. {108, 184, 8, 12, 1},
  5866. {110, 185, 0, 12, 1},
  5867. {112, 185, 4, 12, 1},
  5868. {114, 185, 8, 12, 1},
  5869. {116, 186, 0, 12, 1},
  5870. {118, 186, 4, 12, 1},
  5871. {120, 186, 8, 12, 1},
  5872. {122, 187, 0, 12, 1},
  5873. {124, 187, 4, 12, 1},
  5874. {126, 187, 8, 12, 1},
  5875. {128, 188, 0, 12, 1},
  5876. {130, 188, 4, 12, 1},
  5877. {132, 188, 8, 12, 1},
  5878. {134, 189, 0, 12, 1},
  5879. {136, 189, 4, 12, 1},
  5880. {138, 189, 8, 12, 1},
  5881. {140, 190, 0, 12, 1},
  5882. {149, 191, 6, 12, 1},
  5883. {151, 191, 10, 12, 1},
  5884. {153, 192, 2, 12, 1},
  5885. {155, 192, 6, 12, 1},
  5886. {157, 192, 10, 12, 1},
  5887. {159, 193, 2, 12, 1},
  5888. {161, 193, 6, 12, 1},
  5889. {165, 194, 2, 12, 1},
  5890. {184, 164, 0, 12, 1},
  5891. {188, 164, 4, 12, 1},
  5892. {192, 165, 8, 12, 1},
  5893. {196, 166, 0, 12, 1},
  5894. };
  5895. static const struct rf_channel rf_vals_5592_xtal40[] = {
  5896. /* Channel, N, K, mod, R */
  5897. {1, 241, 2, 10, 3},
  5898. {2, 241, 7, 10, 3},
  5899. {3, 242, 2, 10, 3},
  5900. {4, 242, 7, 10, 3},
  5901. {5, 243, 2, 10, 3},
  5902. {6, 243, 7, 10, 3},
  5903. {7, 244, 2, 10, 3},
  5904. {8, 244, 7, 10, 3},
  5905. {9, 245, 2, 10, 3},
  5906. {10, 245, 7, 10, 3},
  5907. {11, 246, 2, 10, 3},
  5908. {12, 246, 7, 10, 3},
  5909. {13, 247, 2, 10, 3},
  5910. {14, 248, 4, 10, 3},
  5911. {36, 86, 4, 12, 1},
  5912. {38, 86, 6, 12, 1},
  5913. {40, 86, 8, 12, 1},
  5914. {42, 86, 10, 12, 1},
  5915. {44, 87, 0, 12, 1},
  5916. {46, 87, 2, 12, 1},
  5917. {48, 87, 4, 12, 1},
  5918. {50, 87, 6, 12, 1},
  5919. {52, 87, 8, 12, 1},
  5920. {54, 87, 10, 12, 1},
  5921. {56, 88, 0, 12, 1},
  5922. {58, 88, 2, 12, 1},
  5923. {60, 88, 4, 12, 1},
  5924. {62, 88, 6, 12, 1},
  5925. {64, 88, 8, 12, 1},
  5926. {100, 91, 8, 12, 1},
  5927. {102, 91, 10, 12, 1},
  5928. {104, 92, 0, 12, 1},
  5929. {106, 92, 2, 12, 1},
  5930. {108, 92, 4, 12, 1},
  5931. {110, 92, 6, 12, 1},
  5932. {112, 92, 8, 12, 1},
  5933. {114, 92, 10, 12, 1},
  5934. {116, 93, 0, 12, 1},
  5935. {118, 93, 2, 12, 1},
  5936. {120, 93, 4, 12, 1},
  5937. {122, 93, 6, 12, 1},
  5938. {124, 93, 8, 12, 1},
  5939. {126, 93, 10, 12, 1},
  5940. {128, 94, 0, 12, 1},
  5941. {130, 94, 2, 12, 1},
  5942. {132, 94, 4, 12, 1},
  5943. {134, 94, 6, 12, 1},
  5944. {136, 94, 8, 12, 1},
  5945. {138, 94, 10, 12, 1},
  5946. {140, 95, 0, 12, 1},
  5947. {149, 95, 9, 12, 1},
  5948. {151, 95, 11, 12, 1},
  5949. {153, 96, 1, 12, 1},
  5950. {155, 96, 3, 12, 1},
  5951. {157, 96, 5, 12, 1},
  5952. {159, 96, 7, 12, 1},
  5953. {161, 96, 9, 12, 1},
  5954. {165, 97, 1, 12, 1},
  5955. {184, 82, 0, 12, 1},
  5956. {188, 82, 4, 12, 1},
  5957. {192, 82, 8, 12, 1},
  5958. {196, 83, 0, 12, 1},
  5959. };
  5960. static int rt2800_probe_hw_mode(struct rt2x00_dev *rt2x00dev)
  5961. {
  5962. struct hw_mode_spec *spec = &rt2x00dev->spec;
  5963. struct channel_info *info;
  5964. char *default_power1;
  5965. char *default_power2;
  5966. unsigned int i;
  5967. u16 eeprom;
  5968. u32 reg;
  5969. /*
  5970. * Disable powersaving as default on PCI devices.
  5971. */
  5972. if (rt2x00_is_pci(rt2x00dev) || rt2x00_is_soc(rt2x00dev))
  5973. rt2x00dev->hw->wiphy->flags &= ~WIPHY_FLAG_PS_ON_BY_DEFAULT;
  5974. /*
  5975. * Initialize all hw fields.
  5976. */
  5977. rt2x00dev->hw->flags =
  5978. IEEE80211_HW_SIGNAL_DBM |
  5979. IEEE80211_HW_SUPPORTS_PS |
  5980. IEEE80211_HW_PS_NULLFUNC_STACK |
  5981. IEEE80211_HW_AMPDU_AGGREGATION |
  5982. IEEE80211_HW_REPORTS_TX_ACK_STATUS;
  5983. /*
  5984. * Don't set IEEE80211_HW_HOST_BROADCAST_PS_BUFFERING for USB devices
  5985. * unless we are capable of sending the buffered frames out after the
  5986. * DTIM transmission using rt2x00lib_beacondone. This will send out
  5987. * multicast and broadcast traffic immediately instead of buffering it
  5988. * infinitly and thus dropping it after some time.
  5989. */
  5990. if (!rt2x00_is_usb(rt2x00dev))
  5991. rt2x00dev->hw->flags |=
  5992. IEEE80211_HW_HOST_BROADCAST_PS_BUFFERING;
  5993. SET_IEEE80211_DEV(rt2x00dev->hw, rt2x00dev->dev);
  5994. SET_IEEE80211_PERM_ADDR(rt2x00dev->hw,
  5995. rt2800_eeprom_addr(rt2x00dev,
  5996. EEPROM_MAC_ADDR_0));
  5997. /*
  5998. * As rt2800 has a global fallback table we cannot specify
  5999. * more then one tx rate per frame but since the hw will
  6000. * try several rates (based on the fallback table) we should
  6001. * initialize max_report_rates to the maximum number of rates
  6002. * we are going to try. Otherwise mac80211 will truncate our
  6003. * reported tx rates and the rc algortihm will end up with
  6004. * incorrect data.
  6005. */
  6006. rt2x00dev->hw->max_rates = 1;
  6007. rt2x00dev->hw->max_report_rates = 7;
  6008. rt2x00dev->hw->max_rate_tries = 1;
  6009. rt2800_eeprom_read(rt2x00dev, EEPROM_NIC_CONF0, &eeprom);
  6010. /*
  6011. * Initialize hw_mode information.
  6012. */
  6013. spec->supported_bands = SUPPORT_BAND_2GHZ;
  6014. spec->supported_rates = SUPPORT_RATE_CCK | SUPPORT_RATE_OFDM;
  6015. if (rt2x00_rf(rt2x00dev, RF2820) ||
  6016. rt2x00_rf(rt2x00dev, RF2720)) {
  6017. spec->num_channels = 14;
  6018. spec->channels = rf_vals;
  6019. } else if (rt2x00_rf(rt2x00dev, RF2850) ||
  6020. rt2x00_rf(rt2x00dev, RF2750)) {
  6021. spec->supported_bands |= SUPPORT_BAND_5GHZ;
  6022. spec->num_channels = ARRAY_SIZE(rf_vals);
  6023. spec->channels = rf_vals;
  6024. } else if (rt2x00_rf(rt2x00dev, RF3020) ||
  6025. rt2x00_rf(rt2x00dev, RF2020) ||
  6026. rt2x00_rf(rt2x00dev, RF3021) ||
  6027. rt2x00_rf(rt2x00dev, RF3022) ||
  6028. rt2x00_rf(rt2x00dev, RF3290) ||
  6029. rt2x00_rf(rt2x00dev, RF3320) ||
  6030. rt2x00_rf(rt2x00dev, RF3322) ||
  6031. rt2x00_rf(rt2x00dev, RF5360) ||
  6032. rt2x00_rf(rt2x00dev, RF5370) ||
  6033. rt2x00_rf(rt2x00dev, RF5372) ||
  6034. rt2x00_rf(rt2x00dev, RF5390) ||
  6035. rt2x00_rf(rt2x00dev, RF5392)) {
  6036. spec->num_channels = 14;
  6037. spec->channels = rf_vals_3x;
  6038. } else if (rt2x00_rf(rt2x00dev, RF3052)) {
  6039. spec->supported_bands |= SUPPORT_BAND_5GHZ;
  6040. spec->num_channels = ARRAY_SIZE(rf_vals_3x);
  6041. spec->channels = rf_vals_3x;
  6042. } else if (rt2x00_rf(rt2x00dev, RF5592)) {
  6043. spec->supported_bands |= SUPPORT_BAND_5GHZ;
  6044. rt2800_register_read(rt2x00dev, MAC_DEBUG_INDEX, &reg);
  6045. if (rt2x00_get_field32(reg, MAC_DEBUG_INDEX_XTAL)) {
  6046. spec->num_channels = ARRAY_SIZE(rf_vals_5592_xtal40);
  6047. spec->channels = rf_vals_5592_xtal40;
  6048. } else {
  6049. spec->num_channels = ARRAY_SIZE(rf_vals_5592_xtal20);
  6050. spec->channels = rf_vals_5592_xtal20;
  6051. }
  6052. }
  6053. if (WARN_ON_ONCE(!spec->channels))
  6054. return -ENODEV;
  6055. /*
  6056. * Initialize HT information.
  6057. */
  6058. if (!rt2x00_rf(rt2x00dev, RF2020))
  6059. spec->ht.ht_supported = true;
  6060. else
  6061. spec->ht.ht_supported = false;
  6062. spec->ht.cap =
  6063. IEEE80211_HT_CAP_SUP_WIDTH_20_40 |
  6064. IEEE80211_HT_CAP_GRN_FLD |
  6065. IEEE80211_HT_CAP_SGI_20 |
  6066. IEEE80211_HT_CAP_SGI_40;
  6067. if (rt2x00_get_field16(eeprom, EEPROM_NIC_CONF0_TXPATH) >= 2)
  6068. spec->ht.cap |= IEEE80211_HT_CAP_TX_STBC;
  6069. spec->ht.cap |=
  6070. rt2x00_get_field16(eeprom, EEPROM_NIC_CONF0_RXPATH) <<
  6071. IEEE80211_HT_CAP_RX_STBC_SHIFT;
  6072. spec->ht.ampdu_factor = 3;
  6073. spec->ht.ampdu_density = 4;
  6074. spec->ht.mcs.tx_params =
  6075. IEEE80211_HT_MCS_TX_DEFINED |
  6076. IEEE80211_HT_MCS_TX_RX_DIFF |
  6077. ((rt2x00_get_field16(eeprom, EEPROM_NIC_CONF0_TXPATH) - 1) <<
  6078. IEEE80211_HT_MCS_TX_MAX_STREAMS_SHIFT);
  6079. switch (rt2x00_get_field16(eeprom, EEPROM_NIC_CONF0_RXPATH)) {
  6080. case 3:
  6081. spec->ht.mcs.rx_mask[2] = 0xff;
  6082. case 2:
  6083. spec->ht.mcs.rx_mask[1] = 0xff;
  6084. case 1:
  6085. spec->ht.mcs.rx_mask[0] = 0xff;
  6086. spec->ht.mcs.rx_mask[4] = 0x1; /* MCS32 */
  6087. break;
  6088. }
  6089. /*
  6090. * Create channel information array
  6091. */
  6092. info = kcalloc(spec->num_channels, sizeof(*info), GFP_KERNEL);
  6093. if (!info)
  6094. return -ENOMEM;
  6095. spec->channels_info = info;
  6096. default_power1 = rt2800_eeprom_addr(rt2x00dev, EEPROM_TXPOWER_BG1);
  6097. default_power2 = rt2800_eeprom_addr(rt2x00dev, EEPROM_TXPOWER_BG2);
  6098. for (i = 0; i < 14; i++) {
  6099. info[i].default_power1 = default_power1[i];
  6100. info[i].default_power2 = default_power2[i];
  6101. }
  6102. if (spec->num_channels > 14) {
  6103. default_power1 = rt2800_eeprom_addr(rt2x00dev,
  6104. EEPROM_TXPOWER_A1);
  6105. default_power2 = rt2800_eeprom_addr(rt2x00dev,
  6106. EEPROM_TXPOWER_A2);
  6107. for (i = 14; i < spec->num_channels; i++) {
  6108. info[i].default_power1 = default_power1[i - 14];
  6109. info[i].default_power2 = default_power2[i - 14];
  6110. }
  6111. }
  6112. switch (rt2x00dev->chip.rf) {
  6113. case RF2020:
  6114. case RF3020:
  6115. case RF3021:
  6116. case RF3022:
  6117. case RF3320:
  6118. case RF3052:
  6119. case RF3290:
  6120. case RF5360:
  6121. case RF5370:
  6122. case RF5372:
  6123. case RF5390:
  6124. case RF5392:
  6125. __set_bit(CAPABILITY_VCO_RECALIBRATION, &rt2x00dev->cap_flags);
  6126. break;
  6127. }
  6128. return 0;
  6129. }
  6130. static int rt2800_probe_rt(struct rt2x00_dev *rt2x00dev)
  6131. {
  6132. u32 reg;
  6133. u32 rt;
  6134. u32 rev;
  6135. if (rt2x00_rt(rt2x00dev, RT3290))
  6136. rt2800_register_read(rt2x00dev, MAC_CSR0_3290, &reg);
  6137. else
  6138. rt2800_register_read(rt2x00dev, MAC_CSR0, &reg);
  6139. rt = rt2x00_get_field32(reg, MAC_CSR0_CHIPSET);
  6140. rev = rt2x00_get_field32(reg, MAC_CSR0_REVISION);
  6141. switch (rt) {
  6142. case RT2860:
  6143. case RT2872:
  6144. case RT2883:
  6145. case RT3070:
  6146. case RT3071:
  6147. case RT3090:
  6148. case RT3290:
  6149. case RT3352:
  6150. case RT3390:
  6151. case RT3572:
  6152. case RT5390:
  6153. case RT5392:
  6154. case RT5592:
  6155. break;
  6156. default:
  6157. rt2x00_err(rt2x00dev, "Invalid RT chipset 0x%04x, rev %04x detected\n",
  6158. rt, rev);
  6159. return -ENODEV;
  6160. }
  6161. rt2x00_set_rt(rt2x00dev, rt, rev);
  6162. return 0;
  6163. }
  6164. int rt2800_probe_hw(struct rt2x00_dev *rt2x00dev)
  6165. {
  6166. int retval;
  6167. u32 reg;
  6168. retval = rt2800_probe_rt(rt2x00dev);
  6169. if (retval)
  6170. return retval;
  6171. /*
  6172. * Allocate eeprom data.
  6173. */
  6174. retval = rt2800_validate_eeprom(rt2x00dev);
  6175. if (retval)
  6176. return retval;
  6177. retval = rt2800_init_eeprom(rt2x00dev);
  6178. if (retval)
  6179. return retval;
  6180. /*
  6181. * Enable rfkill polling by setting GPIO direction of the
  6182. * rfkill switch GPIO pin correctly.
  6183. */
  6184. rt2800_register_read(rt2x00dev, GPIO_CTRL, &reg);
  6185. rt2x00_set_field32(&reg, GPIO_CTRL_DIR2, 1);
  6186. rt2800_register_write(rt2x00dev, GPIO_CTRL, reg);
  6187. /*
  6188. * Initialize hw specifications.
  6189. */
  6190. retval = rt2800_probe_hw_mode(rt2x00dev);
  6191. if (retval)
  6192. return retval;
  6193. /*
  6194. * Set device capabilities.
  6195. */
  6196. __set_bit(CAPABILITY_CONTROL_FILTERS, &rt2x00dev->cap_flags);
  6197. __set_bit(CAPABILITY_CONTROL_FILTER_PSPOLL, &rt2x00dev->cap_flags);
  6198. if (!rt2x00_is_usb(rt2x00dev))
  6199. __set_bit(CAPABILITY_PRE_TBTT_INTERRUPT, &rt2x00dev->cap_flags);
  6200. /*
  6201. * Set device requirements.
  6202. */
  6203. if (!rt2x00_is_soc(rt2x00dev))
  6204. __set_bit(REQUIRE_FIRMWARE, &rt2x00dev->cap_flags);
  6205. __set_bit(REQUIRE_L2PAD, &rt2x00dev->cap_flags);
  6206. __set_bit(REQUIRE_TXSTATUS_FIFO, &rt2x00dev->cap_flags);
  6207. if (!rt2800_hwcrypt_disabled(rt2x00dev))
  6208. __set_bit(CAPABILITY_HW_CRYPTO, &rt2x00dev->cap_flags);
  6209. __set_bit(CAPABILITY_LINK_TUNING, &rt2x00dev->cap_flags);
  6210. __set_bit(REQUIRE_HT_TX_DESC, &rt2x00dev->cap_flags);
  6211. if (rt2x00_is_usb(rt2x00dev))
  6212. __set_bit(REQUIRE_PS_AUTOWAKE, &rt2x00dev->cap_flags);
  6213. else {
  6214. __set_bit(REQUIRE_DMA, &rt2x00dev->cap_flags);
  6215. __set_bit(REQUIRE_TASKLET_CONTEXT, &rt2x00dev->cap_flags);
  6216. }
  6217. /*
  6218. * Set the rssi offset.
  6219. */
  6220. rt2x00dev->rssi_offset = DEFAULT_RSSI_OFFSET;
  6221. return 0;
  6222. }
  6223. EXPORT_SYMBOL_GPL(rt2800_probe_hw);
  6224. /*
  6225. * IEEE80211 stack callback functions.
  6226. */
  6227. void rt2800_get_tkip_seq(struct ieee80211_hw *hw, u8 hw_key_idx, u32 *iv32,
  6228. u16 *iv16)
  6229. {
  6230. struct rt2x00_dev *rt2x00dev = hw->priv;
  6231. struct mac_iveiv_entry iveiv_entry;
  6232. u32 offset;
  6233. offset = MAC_IVEIV_ENTRY(hw_key_idx);
  6234. rt2800_register_multiread(rt2x00dev, offset,
  6235. &iveiv_entry, sizeof(iveiv_entry));
  6236. memcpy(iv16, &iveiv_entry.iv[0], sizeof(*iv16));
  6237. memcpy(iv32, &iveiv_entry.iv[4], sizeof(*iv32));
  6238. }
  6239. EXPORT_SYMBOL_GPL(rt2800_get_tkip_seq);
  6240. int rt2800_set_rts_threshold(struct ieee80211_hw *hw, u32 value)
  6241. {
  6242. struct rt2x00_dev *rt2x00dev = hw->priv;
  6243. u32 reg;
  6244. bool enabled = (value < IEEE80211_MAX_RTS_THRESHOLD);
  6245. rt2800_register_read(rt2x00dev, TX_RTS_CFG, &reg);
  6246. rt2x00_set_field32(&reg, TX_RTS_CFG_RTS_THRES, value);
  6247. rt2800_register_write(rt2x00dev, TX_RTS_CFG, reg);
  6248. rt2800_register_read(rt2x00dev, CCK_PROT_CFG, &reg);
  6249. rt2x00_set_field32(&reg, CCK_PROT_CFG_RTS_TH_EN, enabled);
  6250. rt2800_register_write(rt2x00dev, CCK_PROT_CFG, reg);
  6251. rt2800_register_read(rt2x00dev, OFDM_PROT_CFG, &reg);
  6252. rt2x00_set_field32(&reg, OFDM_PROT_CFG_RTS_TH_EN, enabled);
  6253. rt2800_register_write(rt2x00dev, OFDM_PROT_CFG, reg);
  6254. rt2800_register_read(rt2x00dev, MM20_PROT_CFG, &reg);
  6255. rt2x00_set_field32(&reg, MM20_PROT_CFG_RTS_TH_EN, enabled);
  6256. rt2800_register_write(rt2x00dev, MM20_PROT_CFG, reg);
  6257. rt2800_register_read(rt2x00dev, MM40_PROT_CFG, &reg);
  6258. rt2x00_set_field32(&reg, MM40_PROT_CFG_RTS_TH_EN, enabled);
  6259. rt2800_register_write(rt2x00dev, MM40_PROT_CFG, reg);
  6260. rt2800_register_read(rt2x00dev, GF20_PROT_CFG, &reg);
  6261. rt2x00_set_field32(&reg, GF20_PROT_CFG_RTS_TH_EN, enabled);
  6262. rt2800_register_write(rt2x00dev, GF20_PROT_CFG, reg);
  6263. rt2800_register_read(rt2x00dev, GF40_PROT_CFG, &reg);
  6264. rt2x00_set_field32(&reg, GF40_PROT_CFG_RTS_TH_EN, enabled);
  6265. rt2800_register_write(rt2x00dev, GF40_PROT_CFG, reg);
  6266. return 0;
  6267. }
  6268. EXPORT_SYMBOL_GPL(rt2800_set_rts_threshold);
  6269. int rt2800_conf_tx(struct ieee80211_hw *hw,
  6270. struct ieee80211_vif *vif, u16 queue_idx,
  6271. const struct ieee80211_tx_queue_params *params)
  6272. {
  6273. struct rt2x00_dev *rt2x00dev = hw->priv;
  6274. struct data_queue *queue;
  6275. struct rt2x00_field32 field;
  6276. int retval;
  6277. u32 reg;
  6278. u32 offset;
  6279. /*
  6280. * First pass the configuration through rt2x00lib, that will
  6281. * update the queue settings and validate the input. After that
  6282. * we are free to update the registers based on the value
  6283. * in the queue parameter.
  6284. */
  6285. retval = rt2x00mac_conf_tx(hw, vif, queue_idx, params);
  6286. if (retval)
  6287. return retval;
  6288. /*
  6289. * We only need to perform additional register initialization
  6290. * for WMM queues/
  6291. */
  6292. if (queue_idx >= 4)
  6293. return 0;
  6294. queue = rt2x00queue_get_tx_queue(rt2x00dev, queue_idx);
  6295. /* Update WMM TXOP register */
  6296. offset = WMM_TXOP0_CFG + (sizeof(u32) * (!!(queue_idx & 2)));
  6297. field.bit_offset = (queue_idx & 1) * 16;
  6298. field.bit_mask = 0xffff << field.bit_offset;
  6299. rt2800_register_read(rt2x00dev, offset, &reg);
  6300. rt2x00_set_field32(&reg, field, queue->txop);
  6301. rt2800_register_write(rt2x00dev, offset, reg);
  6302. /* Update WMM registers */
  6303. field.bit_offset = queue_idx * 4;
  6304. field.bit_mask = 0xf << field.bit_offset;
  6305. rt2800_register_read(rt2x00dev, WMM_AIFSN_CFG, &reg);
  6306. rt2x00_set_field32(&reg, field, queue->aifs);
  6307. rt2800_register_write(rt2x00dev, WMM_AIFSN_CFG, reg);
  6308. rt2800_register_read(rt2x00dev, WMM_CWMIN_CFG, &reg);
  6309. rt2x00_set_field32(&reg, field, queue->cw_min);
  6310. rt2800_register_write(rt2x00dev, WMM_CWMIN_CFG, reg);
  6311. rt2800_register_read(rt2x00dev, WMM_CWMAX_CFG, &reg);
  6312. rt2x00_set_field32(&reg, field, queue->cw_max);
  6313. rt2800_register_write(rt2x00dev, WMM_CWMAX_CFG, reg);
  6314. /* Update EDCA registers */
  6315. offset = EDCA_AC0_CFG + (sizeof(u32) * queue_idx);
  6316. rt2800_register_read(rt2x00dev, offset, &reg);
  6317. rt2x00_set_field32(&reg, EDCA_AC0_CFG_TX_OP, queue->txop);
  6318. rt2x00_set_field32(&reg, EDCA_AC0_CFG_AIFSN, queue->aifs);
  6319. rt2x00_set_field32(&reg, EDCA_AC0_CFG_CWMIN, queue->cw_min);
  6320. rt2x00_set_field32(&reg, EDCA_AC0_CFG_CWMAX, queue->cw_max);
  6321. rt2800_register_write(rt2x00dev, offset, reg);
  6322. return 0;
  6323. }
  6324. EXPORT_SYMBOL_GPL(rt2800_conf_tx);
  6325. u64 rt2800_get_tsf(struct ieee80211_hw *hw, struct ieee80211_vif *vif)
  6326. {
  6327. struct rt2x00_dev *rt2x00dev = hw->priv;
  6328. u64 tsf;
  6329. u32 reg;
  6330. rt2800_register_read(rt2x00dev, TSF_TIMER_DW1, &reg);
  6331. tsf = (u64) rt2x00_get_field32(reg, TSF_TIMER_DW1_HIGH_WORD) << 32;
  6332. rt2800_register_read(rt2x00dev, TSF_TIMER_DW0, &reg);
  6333. tsf |= rt2x00_get_field32(reg, TSF_TIMER_DW0_LOW_WORD);
  6334. return tsf;
  6335. }
  6336. EXPORT_SYMBOL_GPL(rt2800_get_tsf);
  6337. int rt2800_ampdu_action(struct ieee80211_hw *hw, struct ieee80211_vif *vif,
  6338. enum ieee80211_ampdu_mlme_action action,
  6339. struct ieee80211_sta *sta, u16 tid, u16 *ssn,
  6340. u8 buf_size)
  6341. {
  6342. struct rt2x00_sta *sta_priv = (struct rt2x00_sta *)sta->drv_priv;
  6343. int ret = 0;
  6344. /*
  6345. * Don't allow aggregation for stations the hardware isn't aware
  6346. * of because tx status reports for frames to an unknown station
  6347. * always contain wcid=255 and thus we can't distinguish between
  6348. * multiple stations which leads to unwanted situations when the
  6349. * hw reorders frames due to aggregation.
  6350. */
  6351. if (sta_priv->wcid < 0)
  6352. return 1;
  6353. switch (action) {
  6354. case IEEE80211_AMPDU_RX_START:
  6355. case IEEE80211_AMPDU_RX_STOP:
  6356. /*
  6357. * The hw itself takes care of setting up BlockAck mechanisms.
  6358. * So, we only have to allow mac80211 to nagotiate a BlockAck
  6359. * agreement. Once that is done, the hw will BlockAck incoming
  6360. * AMPDUs without further setup.
  6361. */
  6362. break;
  6363. case IEEE80211_AMPDU_TX_START:
  6364. ieee80211_start_tx_ba_cb_irqsafe(vif, sta->addr, tid);
  6365. break;
  6366. case IEEE80211_AMPDU_TX_STOP_CONT:
  6367. case IEEE80211_AMPDU_TX_STOP_FLUSH:
  6368. case IEEE80211_AMPDU_TX_STOP_FLUSH_CONT:
  6369. ieee80211_stop_tx_ba_cb_irqsafe(vif, sta->addr, tid);
  6370. break;
  6371. case IEEE80211_AMPDU_TX_OPERATIONAL:
  6372. break;
  6373. default:
  6374. rt2x00_warn((struct rt2x00_dev *)hw->priv,
  6375. "Unknown AMPDU action\n");
  6376. }
  6377. return ret;
  6378. }
  6379. EXPORT_SYMBOL_GPL(rt2800_ampdu_action);
  6380. int rt2800_get_survey(struct ieee80211_hw *hw, int idx,
  6381. struct survey_info *survey)
  6382. {
  6383. struct rt2x00_dev *rt2x00dev = hw->priv;
  6384. struct ieee80211_conf *conf = &hw->conf;
  6385. u32 idle, busy, busy_ext;
  6386. if (idx != 0)
  6387. return -ENOENT;
  6388. survey->channel = conf->chandef.chan;
  6389. rt2800_register_read(rt2x00dev, CH_IDLE_STA, &idle);
  6390. rt2800_register_read(rt2x00dev, CH_BUSY_STA, &busy);
  6391. rt2800_register_read(rt2x00dev, CH_BUSY_STA_SEC, &busy_ext);
  6392. if (idle || busy) {
  6393. survey->filled = SURVEY_INFO_CHANNEL_TIME |
  6394. SURVEY_INFO_CHANNEL_TIME_BUSY |
  6395. SURVEY_INFO_CHANNEL_TIME_EXT_BUSY;
  6396. survey->channel_time = (idle + busy) / 1000;
  6397. survey->channel_time_busy = busy / 1000;
  6398. survey->channel_time_ext_busy = busy_ext / 1000;
  6399. }
  6400. if (!(hw->conf.flags & IEEE80211_CONF_OFFCHANNEL))
  6401. survey->filled |= SURVEY_INFO_IN_USE;
  6402. return 0;
  6403. }
  6404. EXPORT_SYMBOL_GPL(rt2800_get_survey);
  6405. MODULE_AUTHOR(DRV_PROJECT ", Bartlomiej Zolnierkiewicz");
  6406. MODULE_VERSION(DRV_VERSION);
  6407. MODULE_DESCRIPTION("Ralink RT2800 library");
  6408. MODULE_LICENSE("GPL");