kvm.h 4.2 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218
  1. #ifndef _ASM_X86_KVM_H
  2. #define _ASM_X86_KVM_H
  3. /*
  4. * KVM x86 specific structures and definitions
  5. *
  6. */
  7. #include <linux/types.h>
  8. #include <linux/ioctl.h>
  9. /* Select x86 specific features in <linux/kvm.h> */
  10. #define __KVM_HAVE_PIT
  11. #define __KVM_HAVE_IOAPIC
  12. #define __KVM_HAVE_DEVICE_ASSIGNMENT
  13. #define __KVM_HAVE_MSI
  14. #define __KVM_HAVE_USER_NMI
  15. /* Architectural interrupt line count. */
  16. #define KVM_NR_INTERRUPTS 256
  17. struct kvm_memory_alias {
  18. __u32 slot; /* this has a different namespace than memory slots */
  19. __u32 flags;
  20. __u64 guest_phys_addr;
  21. __u64 memory_size;
  22. __u64 target_phys_addr;
  23. };
  24. /* for KVM_GET_IRQCHIP and KVM_SET_IRQCHIP */
  25. struct kvm_pic_state {
  26. __u8 last_irr; /* edge detection */
  27. __u8 irr; /* interrupt request register */
  28. __u8 imr; /* interrupt mask register */
  29. __u8 isr; /* interrupt service register */
  30. __u8 priority_add; /* highest irq priority */
  31. __u8 irq_base;
  32. __u8 read_reg_select;
  33. __u8 poll;
  34. __u8 special_mask;
  35. __u8 init_state;
  36. __u8 auto_eoi;
  37. __u8 rotate_on_auto_eoi;
  38. __u8 special_fully_nested_mode;
  39. __u8 init4; /* true if 4 byte init */
  40. __u8 elcr; /* PIIX edge/trigger selection */
  41. __u8 elcr_mask;
  42. };
  43. #define KVM_IOAPIC_NUM_PINS 24
  44. struct kvm_ioapic_state {
  45. __u64 base_address;
  46. __u32 ioregsel;
  47. __u32 id;
  48. __u32 irr;
  49. __u32 pad;
  50. union {
  51. __u64 bits;
  52. struct {
  53. __u8 vector;
  54. __u8 delivery_mode:3;
  55. __u8 dest_mode:1;
  56. __u8 delivery_status:1;
  57. __u8 polarity:1;
  58. __u8 remote_irr:1;
  59. __u8 trig_mode:1;
  60. __u8 mask:1;
  61. __u8 reserve:7;
  62. __u8 reserved[4];
  63. __u8 dest_id;
  64. } fields;
  65. } redirtbl[KVM_IOAPIC_NUM_PINS];
  66. };
  67. #define KVM_IRQCHIP_PIC_MASTER 0
  68. #define KVM_IRQCHIP_PIC_SLAVE 1
  69. #define KVM_IRQCHIP_IOAPIC 2
  70. /* for KVM_GET_REGS and KVM_SET_REGS */
  71. struct kvm_regs {
  72. /* out (KVM_GET_REGS) / in (KVM_SET_REGS) */
  73. __u64 rax, rbx, rcx, rdx;
  74. __u64 rsi, rdi, rsp, rbp;
  75. __u64 r8, r9, r10, r11;
  76. __u64 r12, r13, r14, r15;
  77. __u64 rip, rflags;
  78. };
  79. /* for KVM_GET_LAPIC and KVM_SET_LAPIC */
  80. #define KVM_APIC_REG_SIZE 0x400
  81. struct kvm_lapic_state {
  82. char regs[KVM_APIC_REG_SIZE];
  83. };
  84. struct kvm_segment {
  85. __u64 base;
  86. __u32 limit;
  87. __u16 selector;
  88. __u8 type;
  89. __u8 present, dpl, db, s, l, g, avl;
  90. __u8 unusable;
  91. __u8 padding;
  92. };
  93. struct kvm_dtable {
  94. __u64 base;
  95. __u16 limit;
  96. __u16 padding[3];
  97. };
  98. /* for KVM_GET_SREGS and KVM_SET_SREGS */
  99. struct kvm_sregs {
  100. /* out (KVM_GET_SREGS) / in (KVM_SET_SREGS) */
  101. struct kvm_segment cs, ds, es, fs, gs, ss;
  102. struct kvm_segment tr, ldt;
  103. struct kvm_dtable gdt, idt;
  104. __u64 cr0, cr2, cr3, cr4, cr8;
  105. __u64 efer;
  106. __u64 apic_base;
  107. __u64 interrupt_bitmap[(KVM_NR_INTERRUPTS + 63) / 64];
  108. };
  109. /* for KVM_GET_FPU and KVM_SET_FPU */
  110. struct kvm_fpu {
  111. __u8 fpr[8][16];
  112. __u16 fcw;
  113. __u16 fsw;
  114. __u8 ftwx; /* in fxsave format */
  115. __u8 pad1;
  116. __u16 last_opcode;
  117. __u64 last_ip;
  118. __u64 last_dp;
  119. __u8 xmm[16][16];
  120. __u32 mxcsr;
  121. __u32 pad2;
  122. };
  123. struct kvm_msr_entry {
  124. __u32 index;
  125. __u32 reserved;
  126. __u64 data;
  127. };
  128. /* for KVM_GET_MSRS and KVM_SET_MSRS */
  129. struct kvm_msrs {
  130. __u32 nmsrs; /* number of msrs in entries */
  131. __u32 pad;
  132. struct kvm_msr_entry entries[0];
  133. };
  134. /* for KVM_GET_MSR_INDEX_LIST */
  135. struct kvm_msr_list {
  136. __u32 nmsrs; /* number of msrs in entries */
  137. __u32 indices[0];
  138. };
  139. struct kvm_cpuid_entry {
  140. __u32 function;
  141. __u32 eax;
  142. __u32 ebx;
  143. __u32 ecx;
  144. __u32 edx;
  145. __u32 padding;
  146. };
  147. /* for KVM_SET_CPUID */
  148. struct kvm_cpuid {
  149. __u32 nent;
  150. __u32 padding;
  151. struct kvm_cpuid_entry entries[0];
  152. };
  153. struct kvm_cpuid_entry2 {
  154. __u32 function;
  155. __u32 index;
  156. __u32 flags;
  157. __u32 eax;
  158. __u32 ebx;
  159. __u32 ecx;
  160. __u32 edx;
  161. __u32 padding[3];
  162. };
  163. #define KVM_CPUID_FLAG_SIGNIFCANT_INDEX 1
  164. #define KVM_CPUID_FLAG_STATEFUL_FUNC 2
  165. #define KVM_CPUID_FLAG_STATE_READ_NEXT 4
  166. /* for KVM_SET_CPUID2 */
  167. struct kvm_cpuid2 {
  168. __u32 nent;
  169. __u32 padding;
  170. struct kvm_cpuid_entry2 entries[0];
  171. };
  172. /* for KVM_GET_PIT and KVM_SET_PIT */
  173. struct kvm_pit_channel_state {
  174. __u32 count; /* can be 65536 */
  175. __u16 latched_count;
  176. __u8 count_latched;
  177. __u8 status_latched;
  178. __u8 status;
  179. __u8 read_state;
  180. __u8 write_state;
  181. __u8 write_latch;
  182. __u8 rw_mode;
  183. __u8 mode;
  184. __u8 bcd;
  185. __u8 gate;
  186. __s64 count_load_time;
  187. };
  188. struct kvm_pit_state {
  189. struct kvm_pit_channel_state channels[3];
  190. };
  191. #endif /* _ASM_X86_KVM_H */