ide-dma.c 27 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064
  1. /*
  2. * linux/drivers/ide/ide-dma.c Version 4.10 June 9, 2000
  3. *
  4. * Copyright (c) 1999-2000 Andre Hedrick <andre@linux-ide.org>
  5. * May be copied or modified under the terms of the GNU General Public License
  6. */
  7. /*
  8. * Special Thanks to Mark for his Six years of work.
  9. *
  10. * Copyright (c) 1995-1998 Mark Lord
  11. * May be copied or modified under the terms of the GNU General Public License
  12. */
  13. /*
  14. * This module provides support for the bus-master IDE DMA functions
  15. * of various PCI chipsets, including the Intel PIIX (i82371FB for
  16. * the 430 FX chipset), the PIIX3 (i82371SB for the 430 HX/VX and
  17. * 440 chipsets), and the PIIX4 (i82371AB for the 430 TX chipset)
  18. * ("PIIX" stands for "PCI ISA IDE Xcellerator").
  19. *
  20. * Pretty much the same code works for other IDE PCI bus-mastering chipsets.
  21. *
  22. * DMA is supported for all IDE devices (disk drives, cdroms, tapes, floppies).
  23. *
  24. * By default, DMA support is prepared for use, but is currently enabled only
  25. * for drives which already have DMA enabled (UltraDMA or mode 2 multi/single),
  26. * or which are recognized as "good" (see table below). Drives with only mode0
  27. * or mode1 (multi/single) DMA should also work with this chipset/driver
  28. * (eg. MC2112A) but are not enabled by default.
  29. *
  30. * Use "hdparm -i" to view modes supported by a given drive.
  31. *
  32. * The hdparm-3.5 (or later) utility can be used for manually enabling/disabling
  33. * DMA support, but must be (re-)compiled against this kernel version or later.
  34. *
  35. * To enable DMA, use "hdparm -d1 /dev/hd?" on a per-drive basis after booting.
  36. * If problems arise, ide.c will disable DMA operation after a few retries.
  37. * This error recovery mechanism works and has been extremely well exercised.
  38. *
  39. * IDE drives, depending on their vintage, may support several different modes
  40. * of DMA operation. The boot-time modes are indicated with a "*" in
  41. * the "hdparm -i" listing, and can be changed with *knowledgeable* use of
  42. * the "hdparm -X" feature. There is seldom a need to do this, as drives
  43. * normally power-up with their "best" PIO/DMA modes enabled.
  44. *
  45. * Testing has been done with a rather extensive number of drives,
  46. * with Quantum & Western Digital models generally outperforming the pack,
  47. * and Fujitsu & Conner (and some Seagate which are really Conner) drives
  48. * showing more lackluster throughput.
  49. *
  50. * Keep an eye on /var/adm/messages for "DMA disabled" messages.
  51. *
  52. * Some people have reported trouble with Intel Zappa motherboards.
  53. * This can be fixed by upgrading the AMI BIOS to version 1.00.04.BS0,
  54. * available from ftp://ftp.intel.com/pub/bios/10004bs0.exe
  55. * (thanks to Glen Morrell <glen@spin.Stanford.edu> for researching this).
  56. *
  57. * Thanks to "Christopher J. Reimer" <reimer@doe.carleton.ca> for
  58. * fixing the problem with the BIOS on some Acer motherboards.
  59. *
  60. * Thanks to "Benoit Poulot-Cazajous" <poulot@chorus.fr> for testing
  61. * "TX" chipset compatibility and for providing patches for the "TX" chipset.
  62. *
  63. * Thanks to Christian Brunner <chb@muc.de> for taking a good first crack
  64. * at generic DMA -- his patches were referred to when preparing this code.
  65. *
  66. * Most importantly, thanks to Robert Bringman <rob@mars.trion.com>
  67. * for supplying a Promise UDMA board & WD UDMA drive for this work!
  68. *
  69. * And, yes, Intel Zappa boards really *do* use both PIIX IDE ports.
  70. *
  71. * ATA-66/100 and recovery functions, I forgot the rest......
  72. *
  73. */
  74. #include <linux/module.h>
  75. #include <linux/types.h>
  76. #include <linux/kernel.h>
  77. #include <linux/timer.h>
  78. #include <linux/mm.h>
  79. #include <linux/interrupt.h>
  80. #include <linux/pci.h>
  81. #include <linux/init.h>
  82. #include <linux/ide.h>
  83. #include <linux/delay.h>
  84. #include <linux/scatterlist.h>
  85. #include <asm/io.h>
  86. #include <asm/irq.h>
  87. static const struct drive_list_entry drive_whitelist [] = {
  88. { "Micropolis 2112A" , NULL },
  89. { "CONNER CTMA 4000" , NULL },
  90. { "CONNER CTT8000-A" , NULL },
  91. { "ST34342A" , NULL },
  92. { NULL , NULL }
  93. };
  94. static const struct drive_list_entry drive_blacklist [] = {
  95. { "WDC AC11000H" , NULL },
  96. { "WDC AC22100H" , NULL },
  97. { "WDC AC32500H" , NULL },
  98. { "WDC AC33100H" , NULL },
  99. { "WDC AC31600H" , NULL },
  100. { "WDC AC32100H" , "24.09P07" },
  101. { "WDC AC23200L" , "21.10N21" },
  102. { "Compaq CRD-8241B" , NULL },
  103. { "CRD-8400B" , NULL },
  104. { "CRD-8480B", NULL },
  105. { "CRD-8482B", NULL },
  106. { "CRD-84" , NULL },
  107. { "SanDisk SDP3B" , NULL },
  108. { "SanDisk SDP3B-64" , NULL },
  109. { "SANYO CD-ROM CRD" , NULL },
  110. { "HITACHI CDR-8" , NULL },
  111. { "HITACHI CDR-8335" , NULL },
  112. { "HITACHI CDR-8435" , NULL },
  113. { "Toshiba CD-ROM XM-6202B" , NULL },
  114. { "TOSHIBA CD-ROM XM-1702BC", NULL },
  115. { "CD-532E-A" , NULL },
  116. { "E-IDE CD-ROM CR-840", NULL },
  117. { "CD-ROM Drive/F5A", NULL },
  118. { "WPI CDD-820", NULL },
  119. { "SAMSUNG CD-ROM SC-148C", NULL },
  120. { "SAMSUNG CD-ROM SC", NULL },
  121. { "ATAPI CD-ROM DRIVE 40X MAXIMUM", NULL },
  122. { "_NEC DV5800A", NULL },
  123. { "SAMSUNG CD-ROM SN-124", "N001" },
  124. { "Seagate STT20000A", NULL },
  125. { NULL , NULL }
  126. };
  127. /**
  128. * ide_dma_intr - IDE DMA interrupt handler
  129. * @drive: the drive the interrupt is for
  130. *
  131. * Handle an interrupt completing a read/write DMA transfer on an
  132. * IDE device
  133. */
  134. ide_startstop_t ide_dma_intr (ide_drive_t *drive)
  135. {
  136. u8 stat = 0, dma_stat = 0;
  137. dma_stat = HWIF(drive)->ide_dma_end(drive);
  138. stat = HWIF(drive)->INB(IDE_STATUS_REG); /* get drive status */
  139. if (OK_STAT(stat,DRIVE_READY,drive->bad_wstat|DRQ_STAT)) {
  140. if (!dma_stat) {
  141. struct request *rq = HWGROUP(drive)->rq;
  142. if (rq->rq_disk) {
  143. ide_driver_t *drv;
  144. drv = *(ide_driver_t **)rq->rq_disk->private_data;
  145. drv->end_request(drive, 1, rq->nr_sectors);
  146. } else
  147. ide_end_request(drive, 1, rq->nr_sectors);
  148. return ide_stopped;
  149. }
  150. printk(KERN_ERR "%s: dma_intr: bad DMA status (dma_stat=%x)\n",
  151. drive->name, dma_stat);
  152. }
  153. return ide_error(drive, "dma_intr", stat);
  154. }
  155. EXPORT_SYMBOL_GPL(ide_dma_intr);
  156. static int ide_dma_good_drive(ide_drive_t *drive)
  157. {
  158. return ide_in_drive_list(drive->id, drive_whitelist);
  159. }
  160. #ifdef CONFIG_BLK_DEV_IDEDMA_PCI
  161. /**
  162. * ide_build_sglist - map IDE scatter gather for DMA I/O
  163. * @drive: the drive to build the DMA table for
  164. * @rq: the request holding the sg list
  165. *
  166. * Perform the PCI mapping magic necessary to access the source or
  167. * target buffers of a request via PCI DMA. The lower layers of the
  168. * kernel provide the necessary cache management so that we can
  169. * operate in a portable fashion
  170. */
  171. int ide_build_sglist(ide_drive_t *drive, struct request *rq)
  172. {
  173. ide_hwif_t *hwif = HWIF(drive);
  174. struct scatterlist *sg = hwif->sg_table;
  175. BUG_ON((rq->cmd_type == REQ_TYPE_ATA_TASKFILE) && rq->nr_sectors > 256);
  176. ide_map_sg(drive, rq);
  177. if (rq_data_dir(rq) == READ)
  178. hwif->sg_dma_direction = PCI_DMA_FROMDEVICE;
  179. else
  180. hwif->sg_dma_direction = PCI_DMA_TODEVICE;
  181. return pci_map_sg(hwif->pci_dev, sg, hwif->sg_nents, hwif->sg_dma_direction);
  182. }
  183. EXPORT_SYMBOL_GPL(ide_build_sglist);
  184. /**
  185. * ide_build_dmatable - build IDE DMA table
  186. *
  187. * ide_build_dmatable() prepares a dma request. We map the command
  188. * to get the pci bus addresses of the buffers and then build up
  189. * the PRD table that the IDE layer wants to be fed. The code
  190. * knows about the 64K wrap bug in the CS5530.
  191. *
  192. * Returns the number of built PRD entries if all went okay,
  193. * returns 0 otherwise.
  194. *
  195. * May also be invoked from trm290.c
  196. */
  197. int ide_build_dmatable (ide_drive_t *drive, struct request *rq)
  198. {
  199. ide_hwif_t *hwif = HWIF(drive);
  200. unsigned int *table = hwif->dmatable_cpu;
  201. unsigned int is_trm290 = (hwif->chipset == ide_trm290) ? 1 : 0;
  202. unsigned int count = 0;
  203. int i;
  204. struct scatterlist *sg;
  205. hwif->sg_nents = i = ide_build_sglist(drive, rq);
  206. if (!i)
  207. return 0;
  208. sg = hwif->sg_table;
  209. while (i) {
  210. u32 cur_addr;
  211. u32 cur_len;
  212. cur_addr = sg_dma_address(sg);
  213. cur_len = sg_dma_len(sg);
  214. /*
  215. * Fill in the dma table, without crossing any 64kB boundaries.
  216. * Most hardware requires 16-bit alignment of all blocks,
  217. * but the trm290 requires 32-bit alignment.
  218. */
  219. while (cur_len) {
  220. if (count++ >= PRD_ENTRIES) {
  221. printk(KERN_ERR "%s: DMA table too small\n", drive->name);
  222. goto use_pio_instead;
  223. } else {
  224. u32 xcount, bcount = 0x10000 - (cur_addr & 0xffff);
  225. if (bcount > cur_len)
  226. bcount = cur_len;
  227. *table++ = cpu_to_le32(cur_addr);
  228. xcount = bcount & 0xffff;
  229. if (is_trm290)
  230. xcount = ((xcount >> 2) - 1) << 16;
  231. if (xcount == 0x0000) {
  232. /*
  233. * Most chipsets correctly interpret a length of 0x0000 as 64KB,
  234. * but at least one (e.g. CS5530) misinterprets it as zero (!).
  235. * So here we break the 64KB entry into two 32KB entries instead.
  236. */
  237. if (count++ >= PRD_ENTRIES) {
  238. printk(KERN_ERR "%s: DMA table too small\n", drive->name);
  239. goto use_pio_instead;
  240. }
  241. *table++ = cpu_to_le32(0x8000);
  242. *table++ = cpu_to_le32(cur_addr + 0x8000);
  243. xcount = 0x8000;
  244. }
  245. *table++ = cpu_to_le32(xcount);
  246. cur_addr += bcount;
  247. cur_len -= bcount;
  248. }
  249. }
  250. sg = sg_next(sg);
  251. i--;
  252. }
  253. if (count) {
  254. if (!is_trm290)
  255. *--table |= cpu_to_le32(0x80000000);
  256. return count;
  257. }
  258. printk(KERN_ERR "%s: empty DMA table?\n", drive->name);
  259. use_pio_instead:
  260. pci_unmap_sg(hwif->pci_dev,
  261. hwif->sg_table,
  262. hwif->sg_nents,
  263. hwif->sg_dma_direction);
  264. return 0; /* revert to PIO for this request */
  265. }
  266. EXPORT_SYMBOL_GPL(ide_build_dmatable);
  267. /**
  268. * ide_destroy_dmatable - clean up DMA mapping
  269. * @drive: The drive to unmap
  270. *
  271. * Teardown mappings after DMA has completed. This must be called
  272. * after the completion of each use of ide_build_dmatable and before
  273. * the next use of ide_build_dmatable. Failure to do so will cause
  274. * an oops as only one mapping can be live for each target at a given
  275. * time.
  276. */
  277. void ide_destroy_dmatable (ide_drive_t *drive)
  278. {
  279. struct pci_dev *dev = HWIF(drive)->pci_dev;
  280. struct scatterlist *sg = HWIF(drive)->sg_table;
  281. int nents = HWIF(drive)->sg_nents;
  282. pci_unmap_sg(dev, sg, nents, HWIF(drive)->sg_dma_direction);
  283. }
  284. EXPORT_SYMBOL_GPL(ide_destroy_dmatable);
  285. /**
  286. * config_drive_for_dma - attempt to activate IDE DMA
  287. * @drive: the drive to place in DMA mode
  288. *
  289. * If the drive supports at least mode 2 DMA or UDMA of any kind
  290. * then attempt to place it into DMA mode. Drives that are known to
  291. * support DMA but predate the DMA properties or that are known
  292. * to have DMA handling bugs are also set up appropriately based
  293. * on the good/bad drive lists.
  294. */
  295. static int config_drive_for_dma (ide_drive_t *drive)
  296. {
  297. ide_hwif_t *hwif = drive->hwif;
  298. struct hd_driveid *id = drive->id;
  299. if (drive->media != ide_disk && hwif->atapi_dma == 0)
  300. return 0;
  301. /*
  302. * Enable DMA on any drive that has
  303. * UltraDMA (mode 0/1/2/3/4/5/6) enabled
  304. */
  305. if ((id->field_valid & 4) && ((id->dma_ultra >> 8) & 0x7f))
  306. return 1;
  307. /*
  308. * Enable DMA on any drive that has mode2 DMA
  309. * (multi or single) enabled
  310. */
  311. if (id->field_valid & 2) /* regular DMA */
  312. if ((id->dma_mword & 0x404) == 0x404 ||
  313. (id->dma_1word & 0x404) == 0x404)
  314. return 1;
  315. /* Consult the list of known "good" drives */
  316. if (ide_dma_good_drive(drive))
  317. return 1;
  318. return 0;
  319. }
  320. /**
  321. * dma_timer_expiry - handle a DMA timeout
  322. * @drive: Drive that timed out
  323. *
  324. * An IDE DMA transfer timed out. In the event of an error we ask
  325. * the driver to resolve the problem, if a DMA transfer is still
  326. * in progress we continue to wait (arguably we need to add a
  327. * secondary 'I don't care what the drive thinks' timeout here)
  328. * Finally if we have an interrupt we let it complete the I/O.
  329. * But only one time - we clear expiry and if it's still not
  330. * completed after WAIT_CMD, we error and retry in PIO.
  331. * This can occur if an interrupt is lost or due to hang or bugs.
  332. */
  333. static int dma_timer_expiry (ide_drive_t *drive)
  334. {
  335. ide_hwif_t *hwif = HWIF(drive);
  336. u8 dma_stat = hwif->INB(hwif->dma_status);
  337. printk(KERN_WARNING "%s: dma_timer_expiry: dma status == 0x%02x\n",
  338. drive->name, dma_stat);
  339. if ((dma_stat & 0x18) == 0x18) /* BUSY Stupid Early Timer !! */
  340. return WAIT_CMD;
  341. HWGROUP(drive)->expiry = NULL; /* one free ride for now */
  342. /* 1 dmaing, 2 error, 4 intr */
  343. if (dma_stat & 2) /* ERROR */
  344. return -1;
  345. if (dma_stat & 1) /* DMAing */
  346. return WAIT_CMD;
  347. if (dma_stat & 4) /* Got an Interrupt */
  348. return WAIT_CMD;
  349. return 0; /* Status is unknown -- reset the bus */
  350. }
  351. /**
  352. * ide_dma_host_off - Generic DMA kill
  353. * @drive: drive to control
  354. *
  355. * Perform the generic IDE controller DMA off operation. This
  356. * works for most IDE bus mastering controllers
  357. */
  358. void ide_dma_host_off(ide_drive_t *drive)
  359. {
  360. ide_hwif_t *hwif = HWIF(drive);
  361. u8 unit = (drive->select.b.unit & 0x01);
  362. u8 dma_stat = hwif->INB(hwif->dma_status);
  363. hwif->OUTB((dma_stat & ~(1<<(5+unit))), hwif->dma_status);
  364. }
  365. EXPORT_SYMBOL(ide_dma_host_off);
  366. /**
  367. * ide_dma_off_quietly - Generic DMA kill
  368. * @drive: drive to control
  369. *
  370. * Turn off the current DMA on this IDE controller.
  371. */
  372. void ide_dma_off_quietly(ide_drive_t *drive)
  373. {
  374. drive->using_dma = 0;
  375. ide_toggle_bounce(drive, 0);
  376. drive->hwif->dma_host_off(drive);
  377. }
  378. EXPORT_SYMBOL(ide_dma_off_quietly);
  379. #endif /* CONFIG_BLK_DEV_IDEDMA_PCI */
  380. /**
  381. * ide_dma_off - disable DMA on a device
  382. * @drive: drive to disable DMA on
  383. *
  384. * Disable IDE DMA for a device on this IDE controller.
  385. * Inform the user that DMA has been disabled.
  386. */
  387. void ide_dma_off(ide_drive_t *drive)
  388. {
  389. printk(KERN_INFO "%s: DMA disabled\n", drive->name);
  390. drive->hwif->dma_off_quietly(drive);
  391. }
  392. EXPORT_SYMBOL(ide_dma_off);
  393. #ifdef CONFIG_BLK_DEV_IDEDMA_PCI
  394. /**
  395. * ide_dma_host_on - Enable DMA on a host
  396. * @drive: drive to enable for DMA
  397. *
  398. * Enable DMA on an IDE controller following generic bus mastering
  399. * IDE controller behaviour
  400. */
  401. void ide_dma_host_on(ide_drive_t *drive)
  402. {
  403. if (drive->using_dma) {
  404. ide_hwif_t *hwif = HWIF(drive);
  405. u8 unit = (drive->select.b.unit & 0x01);
  406. u8 dma_stat = hwif->INB(hwif->dma_status);
  407. hwif->OUTB((dma_stat|(1<<(5+unit))), hwif->dma_status);
  408. }
  409. }
  410. EXPORT_SYMBOL(ide_dma_host_on);
  411. /**
  412. * __ide_dma_on - Enable DMA on a device
  413. * @drive: drive to enable DMA on
  414. *
  415. * Enable IDE DMA for a device on this IDE controller.
  416. */
  417. int __ide_dma_on (ide_drive_t *drive)
  418. {
  419. /* consult the list of known "bad" drives */
  420. if (__ide_dma_bad_drive(drive))
  421. return 1;
  422. drive->using_dma = 1;
  423. ide_toggle_bounce(drive, 1);
  424. drive->hwif->dma_host_on(drive);
  425. return 0;
  426. }
  427. EXPORT_SYMBOL(__ide_dma_on);
  428. /**
  429. * ide_dma_setup - begin a DMA phase
  430. * @drive: target device
  431. *
  432. * Build an IDE DMA PRD (IDE speak for scatter gather table)
  433. * and then set up the DMA transfer registers for a device
  434. * that follows generic IDE PCI DMA behaviour. Controllers can
  435. * override this function if they need to
  436. *
  437. * Returns 0 on success. If a PIO fallback is required then 1
  438. * is returned.
  439. */
  440. int ide_dma_setup(ide_drive_t *drive)
  441. {
  442. ide_hwif_t *hwif = drive->hwif;
  443. struct request *rq = HWGROUP(drive)->rq;
  444. unsigned int reading;
  445. u8 dma_stat;
  446. if (rq_data_dir(rq))
  447. reading = 0;
  448. else
  449. reading = 1 << 3;
  450. /* fall back to pio! */
  451. if (!ide_build_dmatable(drive, rq)) {
  452. ide_map_sg(drive, rq);
  453. return 1;
  454. }
  455. /* PRD table */
  456. if (hwif->mmio)
  457. writel(hwif->dmatable_dma, (void __iomem *)hwif->dma_prdtable);
  458. else
  459. outl(hwif->dmatable_dma, hwif->dma_prdtable);
  460. /* specify r/w */
  461. hwif->OUTB(reading, hwif->dma_command);
  462. /* read dma_status for INTR & ERROR flags */
  463. dma_stat = hwif->INB(hwif->dma_status);
  464. /* clear INTR & ERROR flags */
  465. hwif->OUTB(dma_stat|6, hwif->dma_status);
  466. drive->waiting_for_dma = 1;
  467. return 0;
  468. }
  469. EXPORT_SYMBOL_GPL(ide_dma_setup);
  470. static void ide_dma_exec_cmd(ide_drive_t *drive, u8 command)
  471. {
  472. /* issue cmd to drive */
  473. ide_execute_command(drive, command, &ide_dma_intr, 2*WAIT_CMD, dma_timer_expiry);
  474. }
  475. void ide_dma_start(ide_drive_t *drive)
  476. {
  477. ide_hwif_t *hwif = HWIF(drive);
  478. u8 dma_cmd = hwif->INB(hwif->dma_command);
  479. /* Note that this is done *after* the cmd has
  480. * been issued to the drive, as per the BM-IDE spec.
  481. * The Promise Ultra33 doesn't work correctly when
  482. * we do this part before issuing the drive cmd.
  483. */
  484. /* start DMA */
  485. hwif->OUTB(dma_cmd|1, hwif->dma_command);
  486. hwif->dma = 1;
  487. wmb();
  488. }
  489. EXPORT_SYMBOL_GPL(ide_dma_start);
  490. /* returns 1 on error, 0 otherwise */
  491. int __ide_dma_end (ide_drive_t *drive)
  492. {
  493. ide_hwif_t *hwif = HWIF(drive);
  494. u8 dma_stat = 0, dma_cmd = 0;
  495. drive->waiting_for_dma = 0;
  496. /* get dma_command mode */
  497. dma_cmd = hwif->INB(hwif->dma_command);
  498. /* stop DMA */
  499. hwif->OUTB(dma_cmd&~1, hwif->dma_command);
  500. /* get DMA status */
  501. dma_stat = hwif->INB(hwif->dma_status);
  502. /* clear the INTR & ERROR bits */
  503. hwif->OUTB(dma_stat|6, hwif->dma_status);
  504. /* purge DMA mappings */
  505. ide_destroy_dmatable(drive);
  506. /* verify good DMA status */
  507. hwif->dma = 0;
  508. wmb();
  509. return (dma_stat & 7) != 4 ? (0x10 | dma_stat) : 0;
  510. }
  511. EXPORT_SYMBOL(__ide_dma_end);
  512. /* returns 1 if dma irq issued, 0 otherwise */
  513. static int __ide_dma_test_irq(ide_drive_t *drive)
  514. {
  515. ide_hwif_t *hwif = HWIF(drive);
  516. u8 dma_stat = hwif->INB(hwif->dma_status);
  517. #if 0 /* do not set unless you know what you are doing */
  518. if (dma_stat & 4) {
  519. u8 stat = hwif->INB(IDE_STATUS_REG);
  520. hwif->OUTB(hwif->dma_status, dma_stat & 0xE4);
  521. }
  522. #endif
  523. /* return 1 if INTR asserted */
  524. if ((dma_stat & 4) == 4)
  525. return 1;
  526. if (!drive->waiting_for_dma)
  527. printk(KERN_WARNING "%s: (%s) called while not waiting\n",
  528. drive->name, __FUNCTION__);
  529. return 0;
  530. }
  531. #else
  532. static inline int config_drive_for_dma(ide_drive_t *drive) { return 0; }
  533. #endif /* CONFIG_BLK_DEV_IDEDMA_PCI */
  534. int __ide_dma_bad_drive (ide_drive_t *drive)
  535. {
  536. struct hd_driveid *id = drive->id;
  537. int blacklist = ide_in_drive_list(id, drive_blacklist);
  538. if (blacklist) {
  539. printk(KERN_WARNING "%s: Disabling (U)DMA for %s (blacklisted)\n",
  540. drive->name, id->model);
  541. return blacklist;
  542. }
  543. return 0;
  544. }
  545. EXPORT_SYMBOL(__ide_dma_bad_drive);
  546. static const u8 xfer_mode_bases[] = {
  547. XFER_UDMA_0,
  548. XFER_MW_DMA_0,
  549. XFER_SW_DMA_0,
  550. };
  551. static unsigned int ide_get_mode_mask(ide_drive_t *drive, u8 base, u8 req_mode)
  552. {
  553. struct hd_driveid *id = drive->id;
  554. ide_hwif_t *hwif = drive->hwif;
  555. unsigned int mask = 0;
  556. switch(base) {
  557. case XFER_UDMA_0:
  558. if ((id->field_valid & 4) == 0)
  559. break;
  560. if (hwif->udma_filter)
  561. mask = hwif->udma_filter(drive);
  562. else
  563. mask = hwif->ultra_mask;
  564. mask &= id->dma_ultra;
  565. /*
  566. * avoid false cable warning from eighty_ninty_three()
  567. */
  568. if (req_mode > XFER_UDMA_2) {
  569. if ((mask & 0x78) && (eighty_ninty_three(drive) == 0))
  570. mask &= 0x07;
  571. }
  572. break;
  573. case XFER_MW_DMA_0:
  574. if ((id->field_valid & 2) == 0)
  575. break;
  576. if (hwif->mdma_filter)
  577. mask = hwif->mdma_filter(drive);
  578. else
  579. mask = hwif->mwdma_mask;
  580. mask &= id->dma_mword;
  581. break;
  582. case XFER_SW_DMA_0:
  583. if (id->field_valid & 2) {
  584. mask = id->dma_1word & hwif->swdma_mask;
  585. } else if (id->tDMA) {
  586. /*
  587. * ide_fix_driveid() doesn't convert ->tDMA to the
  588. * CPU endianness so we need to do it here
  589. */
  590. u8 mode = le16_to_cpu(id->tDMA);
  591. /*
  592. * if the mode is valid convert it to the mask
  593. * (the maximum allowed mode is XFER_SW_DMA_2)
  594. */
  595. if (mode <= 2)
  596. mask = ((2 << mode) - 1) & hwif->swdma_mask;
  597. }
  598. break;
  599. default:
  600. BUG();
  601. break;
  602. }
  603. return mask;
  604. }
  605. /**
  606. * ide_find_dma_mode - compute DMA speed
  607. * @drive: IDE device
  608. * @req_mode: requested mode
  609. *
  610. * Checks the drive/host capabilities and finds the speed to use for
  611. * the DMA transfer. The speed is then limited by the requested mode.
  612. *
  613. * Returns 0 if the drive/host combination is incapable of DMA transfers
  614. * or if the requested mode is not a DMA mode.
  615. */
  616. u8 ide_find_dma_mode(ide_drive_t *drive, u8 req_mode)
  617. {
  618. ide_hwif_t *hwif = drive->hwif;
  619. unsigned int mask;
  620. int x, i;
  621. u8 mode = 0;
  622. if (drive->media != ide_disk && hwif->atapi_dma == 0)
  623. return 0;
  624. for (i = 0; i < ARRAY_SIZE(xfer_mode_bases); i++) {
  625. if (req_mode < xfer_mode_bases[i])
  626. continue;
  627. mask = ide_get_mode_mask(drive, xfer_mode_bases[i], req_mode);
  628. x = fls(mask) - 1;
  629. if (x >= 0) {
  630. mode = xfer_mode_bases[i] + x;
  631. break;
  632. }
  633. }
  634. if (hwif->chipset == ide_acorn && mode == 0) {
  635. /*
  636. * is this correct?
  637. */
  638. if (ide_dma_good_drive(drive) && drive->id->eide_dma_time < 150)
  639. mode = XFER_MW_DMA_1;
  640. }
  641. printk(KERN_DEBUG "%s: selected mode 0x%x\n", drive->name, mode);
  642. return min(mode, req_mode);
  643. }
  644. EXPORT_SYMBOL_GPL(ide_find_dma_mode);
  645. static int ide_tune_dma(ide_drive_t *drive)
  646. {
  647. u8 speed;
  648. if (noautodma || drive->nodma || (drive->id->capability & 1) == 0)
  649. return 0;
  650. /* consult the list of known "bad" drives */
  651. if (__ide_dma_bad_drive(drive))
  652. return 0;
  653. if (drive->hwif->host_flags & IDE_HFLAG_TRUST_BIOS_FOR_DMA)
  654. return config_drive_for_dma(drive);
  655. speed = ide_max_dma_mode(drive);
  656. if (!speed)
  657. return 0;
  658. if (drive->hwif->host_flags & IDE_HFLAG_NO_SET_MODE)
  659. return 0;
  660. if (ide_set_dma_mode(drive, speed))
  661. return 0;
  662. return 1;
  663. }
  664. static int ide_dma_check(ide_drive_t *drive)
  665. {
  666. ide_hwif_t *hwif = drive->hwif;
  667. int vdma = (hwif->host_flags & IDE_HFLAG_VDMA)? 1 : 0;
  668. if (!vdma && ide_tune_dma(drive))
  669. return 0;
  670. /* TODO: always do PIO fallback */
  671. if (hwif->host_flags & IDE_HFLAG_TRUST_BIOS_FOR_DMA)
  672. return -1;
  673. ide_set_max_pio(drive);
  674. return vdma ? 0 : -1;
  675. }
  676. void ide_dma_verbose(ide_drive_t *drive)
  677. {
  678. struct hd_driveid *id = drive->id;
  679. ide_hwif_t *hwif = HWIF(drive);
  680. if (id->field_valid & 4) {
  681. if ((id->dma_ultra >> 8) && (id->dma_mword >> 8))
  682. goto bug_dma_off;
  683. if (id->dma_ultra & ((id->dma_ultra >> 8) & hwif->ultra_mask)) {
  684. if (((id->dma_ultra >> 11) & 0x1F) &&
  685. eighty_ninty_three(drive)) {
  686. if ((id->dma_ultra >> 15) & 1) {
  687. printk(", UDMA(mode 7)");
  688. } else if ((id->dma_ultra >> 14) & 1) {
  689. printk(", UDMA(133)");
  690. } else if ((id->dma_ultra >> 13) & 1) {
  691. printk(", UDMA(100)");
  692. } else if ((id->dma_ultra >> 12) & 1) {
  693. printk(", UDMA(66)");
  694. } else if ((id->dma_ultra >> 11) & 1) {
  695. printk(", UDMA(44)");
  696. } else
  697. goto mode_two;
  698. } else {
  699. mode_two:
  700. if ((id->dma_ultra >> 10) & 1) {
  701. printk(", UDMA(33)");
  702. } else if ((id->dma_ultra >> 9) & 1) {
  703. printk(", UDMA(25)");
  704. } else if ((id->dma_ultra >> 8) & 1) {
  705. printk(", UDMA(16)");
  706. }
  707. }
  708. } else {
  709. printk(", (U)DMA"); /* Can be BIOS-enabled! */
  710. }
  711. } else if (id->field_valid & 2) {
  712. if ((id->dma_mword >> 8) && (id->dma_1word >> 8))
  713. goto bug_dma_off;
  714. printk(", DMA");
  715. } else if (id->field_valid & 1) {
  716. goto bug_dma_off;
  717. }
  718. return;
  719. bug_dma_off:
  720. printk(", BUG DMA OFF");
  721. hwif->dma_off_quietly(drive);
  722. return;
  723. }
  724. EXPORT_SYMBOL(ide_dma_verbose);
  725. int ide_set_dma(ide_drive_t *drive)
  726. {
  727. ide_hwif_t *hwif = drive->hwif;
  728. int rc;
  729. rc = ide_dma_check(drive);
  730. switch(rc) {
  731. case -1: /* DMA needs to be disabled */
  732. hwif->dma_off_quietly(drive);
  733. return -1;
  734. case 0: /* DMA needs to be enabled */
  735. return hwif->ide_dma_on(drive);
  736. case 1: /* DMA setting cannot be changed */
  737. break;
  738. default:
  739. BUG();
  740. break;
  741. }
  742. return rc;
  743. }
  744. #ifdef CONFIG_BLK_DEV_IDEDMA_PCI
  745. void ide_dma_lost_irq (ide_drive_t *drive)
  746. {
  747. printk("%s: DMA interrupt recovery\n", drive->name);
  748. }
  749. EXPORT_SYMBOL(ide_dma_lost_irq);
  750. void ide_dma_timeout (ide_drive_t *drive)
  751. {
  752. ide_hwif_t *hwif = HWIF(drive);
  753. printk(KERN_ERR "%s: timeout waiting for DMA\n", drive->name);
  754. if (hwif->ide_dma_test_irq(drive))
  755. return;
  756. hwif->ide_dma_end(drive);
  757. }
  758. EXPORT_SYMBOL(ide_dma_timeout);
  759. /*
  760. * Needed for allowing full modular support of ide-driver
  761. */
  762. static int ide_release_dma_engine(ide_hwif_t *hwif)
  763. {
  764. if (hwif->dmatable_cpu) {
  765. pci_free_consistent(hwif->pci_dev,
  766. PRD_ENTRIES * PRD_BYTES,
  767. hwif->dmatable_cpu,
  768. hwif->dmatable_dma);
  769. hwif->dmatable_cpu = NULL;
  770. }
  771. return 1;
  772. }
  773. static int ide_release_iomio_dma(ide_hwif_t *hwif)
  774. {
  775. release_region(hwif->dma_base, 8);
  776. if (hwif->extra_ports)
  777. release_region(hwif->extra_base, hwif->extra_ports);
  778. return 1;
  779. }
  780. /*
  781. * Needed for allowing full modular support of ide-driver
  782. */
  783. int ide_release_dma(ide_hwif_t *hwif)
  784. {
  785. ide_release_dma_engine(hwif);
  786. if (hwif->mmio)
  787. return 1;
  788. else
  789. return ide_release_iomio_dma(hwif);
  790. }
  791. static int ide_allocate_dma_engine(ide_hwif_t *hwif)
  792. {
  793. hwif->dmatable_cpu = pci_alloc_consistent(hwif->pci_dev,
  794. PRD_ENTRIES * PRD_BYTES,
  795. &hwif->dmatable_dma);
  796. if (hwif->dmatable_cpu)
  797. return 0;
  798. printk(KERN_ERR "%s: -- Error, unable to allocate DMA table.\n",
  799. hwif->cds->name);
  800. return 1;
  801. }
  802. static int ide_mapped_mmio_dma(ide_hwif_t *hwif, unsigned long base, unsigned int ports)
  803. {
  804. printk(KERN_INFO " %s: MMIO-DMA ", hwif->name);
  805. hwif->dma_base = base;
  806. if(hwif->mate)
  807. hwif->dma_master = (hwif->channel) ? hwif->mate->dma_base : base;
  808. else
  809. hwif->dma_master = base;
  810. return 0;
  811. }
  812. static int ide_iomio_dma(ide_hwif_t *hwif, unsigned long base, unsigned int ports)
  813. {
  814. printk(KERN_INFO " %s: BM-DMA at 0x%04lx-0x%04lx",
  815. hwif->name, base, base + ports - 1);
  816. if (!request_region(base, ports, hwif->name)) {
  817. printk(" -- Error, ports in use.\n");
  818. return 1;
  819. }
  820. hwif->dma_base = base;
  821. if (hwif->cds->extra) {
  822. hwif->extra_base = base + (hwif->channel ? 8 : 16);
  823. if (!hwif->mate || !hwif->mate->extra_ports) {
  824. if (!request_region(hwif->extra_base,
  825. hwif->cds->extra, hwif->cds->name)) {
  826. printk(" -- Error, extra ports in use.\n");
  827. release_region(base, ports);
  828. return 1;
  829. }
  830. hwif->extra_ports = hwif->cds->extra;
  831. }
  832. }
  833. if(hwif->mate)
  834. hwif->dma_master = (hwif->channel) ? hwif->mate->dma_base:base;
  835. else
  836. hwif->dma_master = base;
  837. return 0;
  838. }
  839. static int ide_dma_iobase(ide_hwif_t *hwif, unsigned long base, unsigned int ports)
  840. {
  841. if (hwif->mmio)
  842. return ide_mapped_mmio_dma(hwif, base,ports);
  843. return ide_iomio_dma(hwif, base, ports);
  844. }
  845. /*
  846. * This can be called for a dynamically installed interface. Don't __init it
  847. */
  848. void ide_setup_dma (ide_hwif_t *hwif, unsigned long dma_base, unsigned int num_ports)
  849. {
  850. if (ide_dma_iobase(hwif, dma_base, num_ports))
  851. return;
  852. if (ide_allocate_dma_engine(hwif)) {
  853. ide_release_dma(hwif);
  854. return;
  855. }
  856. if (!(hwif->dma_command))
  857. hwif->dma_command = hwif->dma_base;
  858. if (!(hwif->dma_vendor1))
  859. hwif->dma_vendor1 = (hwif->dma_base + 1);
  860. if (!(hwif->dma_status))
  861. hwif->dma_status = (hwif->dma_base + 2);
  862. if (!(hwif->dma_vendor3))
  863. hwif->dma_vendor3 = (hwif->dma_base + 3);
  864. if (!(hwif->dma_prdtable))
  865. hwif->dma_prdtable = (hwif->dma_base + 4);
  866. if (!hwif->dma_off_quietly)
  867. hwif->dma_off_quietly = &ide_dma_off_quietly;
  868. if (!hwif->dma_host_off)
  869. hwif->dma_host_off = &ide_dma_host_off;
  870. if (!hwif->ide_dma_on)
  871. hwif->ide_dma_on = &__ide_dma_on;
  872. if (!hwif->dma_host_on)
  873. hwif->dma_host_on = &ide_dma_host_on;
  874. if (!hwif->dma_setup)
  875. hwif->dma_setup = &ide_dma_setup;
  876. if (!hwif->dma_exec_cmd)
  877. hwif->dma_exec_cmd = &ide_dma_exec_cmd;
  878. if (!hwif->dma_start)
  879. hwif->dma_start = &ide_dma_start;
  880. if (!hwif->ide_dma_end)
  881. hwif->ide_dma_end = &__ide_dma_end;
  882. if (!hwif->ide_dma_test_irq)
  883. hwif->ide_dma_test_irq = &__ide_dma_test_irq;
  884. if (!hwif->dma_timeout)
  885. hwif->dma_timeout = &ide_dma_timeout;
  886. if (!hwif->dma_lost_irq)
  887. hwif->dma_lost_irq = &ide_dma_lost_irq;
  888. if (hwif->chipset != ide_trm290) {
  889. u8 dma_stat = hwif->INB(hwif->dma_status);
  890. printk(", BIOS settings: %s:%s, %s:%s",
  891. hwif->drives[0].name, (dma_stat & 0x20) ? "DMA" : "pio",
  892. hwif->drives[1].name, (dma_stat & 0x40) ? "DMA" : "pio");
  893. }
  894. printk("\n");
  895. BUG_ON(!hwif->dma_master);
  896. }
  897. EXPORT_SYMBOL_GPL(ide_setup_dma);
  898. #endif /* CONFIG_BLK_DEV_IDEDMA_PCI */