i915_irq.c 68 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494
  1. /* i915_irq.c -- IRQ support for the I915 -*- linux-c -*-
  2. */
  3. /*
  4. * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
  5. * All Rights Reserved.
  6. *
  7. * Permission is hereby granted, free of charge, to any person obtaining a
  8. * copy of this software and associated documentation files (the
  9. * "Software"), to deal in the Software without restriction, including
  10. * without limitation the rights to use, copy, modify, merge, publish,
  11. * distribute, sub license, and/or sell copies of the Software, and to
  12. * permit persons to whom the Software is furnished to do so, subject to
  13. * the following conditions:
  14. *
  15. * The above copyright notice and this permission notice (including the
  16. * next paragraph) shall be included in all copies or substantial portions
  17. * of the Software.
  18. *
  19. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
  20. * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  21. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
  22. * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
  23. * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
  24. * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
  25. * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
  26. *
  27. */
  28. #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
  29. #include <linux/sysrq.h>
  30. #include <linux/slab.h>
  31. #include "drmP.h"
  32. #include "drm.h"
  33. #include "i915_drm.h"
  34. #include "i915_drv.h"
  35. #include "i915_trace.h"
  36. #include "intel_drv.h"
  37. #define MAX_NOPID ((u32)~0)
  38. /**
  39. * Interrupts that are always left unmasked.
  40. *
  41. * Since pipe events are edge-triggered from the PIPESTAT register to IIR,
  42. * we leave them always unmasked in IMR and then control enabling them through
  43. * PIPESTAT alone.
  44. */
  45. #define I915_INTERRUPT_ENABLE_FIX \
  46. (I915_ASLE_INTERRUPT | \
  47. I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | \
  48. I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | \
  49. I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT | \
  50. I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT | \
  51. I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
  52. /** Interrupts that we mask and unmask at runtime. */
  53. #define I915_INTERRUPT_ENABLE_VAR (I915_USER_INTERRUPT | I915_BSD_USER_INTERRUPT)
  54. #define I915_PIPE_VBLANK_STATUS (PIPE_START_VBLANK_INTERRUPT_STATUS |\
  55. PIPE_VBLANK_INTERRUPT_STATUS)
  56. #define I915_PIPE_VBLANK_ENABLE (PIPE_START_VBLANK_INTERRUPT_ENABLE |\
  57. PIPE_VBLANK_INTERRUPT_ENABLE)
  58. #define DRM_I915_VBLANK_PIPE_ALL (DRM_I915_VBLANK_PIPE_A | \
  59. DRM_I915_VBLANK_PIPE_B)
  60. /* For display hotplug interrupt */
  61. static void
  62. ironlake_enable_display_irq(drm_i915_private_t *dev_priv, u32 mask)
  63. {
  64. if ((dev_priv->irq_mask & mask) != 0) {
  65. dev_priv->irq_mask &= ~mask;
  66. I915_WRITE(DEIMR, dev_priv->irq_mask);
  67. POSTING_READ(DEIMR);
  68. }
  69. }
  70. static inline void
  71. ironlake_disable_display_irq(drm_i915_private_t *dev_priv, u32 mask)
  72. {
  73. if ((dev_priv->irq_mask & mask) != mask) {
  74. dev_priv->irq_mask |= mask;
  75. I915_WRITE(DEIMR, dev_priv->irq_mask);
  76. POSTING_READ(DEIMR);
  77. }
  78. }
  79. void
  80. i915_enable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask)
  81. {
  82. if ((dev_priv->pipestat[pipe] & mask) != mask) {
  83. u32 reg = PIPESTAT(pipe);
  84. dev_priv->pipestat[pipe] |= mask;
  85. /* Enable the interrupt, clear any pending status */
  86. I915_WRITE(reg, dev_priv->pipestat[pipe] | (mask >> 16));
  87. POSTING_READ(reg);
  88. }
  89. }
  90. void
  91. i915_disable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask)
  92. {
  93. if ((dev_priv->pipestat[pipe] & mask) != 0) {
  94. u32 reg = PIPESTAT(pipe);
  95. dev_priv->pipestat[pipe] &= ~mask;
  96. I915_WRITE(reg, dev_priv->pipestat[pipe]);
  97. POSTING_READ(reg);
  98. }
  99. }
  100. /**
  101. * intel_enable_asle - enable ASLE interrupt for OpRegion
  102. */
  103. void intel_enable_asle(struct drm_device *dev)
  104. {
  105. drm_i915_private_t *dev_priv = dev->dev_private;
  106. unsigned long irqflags;
  107. /* FIXME: opregion/asle for VLV */
  108. if (IS_VALLEYVIEW(dev))
  109. return;
  110. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  111. if (HAS_PCH_SPLIT(dev))
  112. ironlake_enable_display_irq(dev_priv, DE_GSE);
  113. else {
  114. i915_enable_pipestat(dev_priv, 1,
  115. PIPE_LEGACY_BLC_EVENT_ENABLE);
  116. if (INTEL_INFO(dev)->gen >= 4)
  117. i915_enable_pipestat(dev_priv, 0,
  118. PIPE_LEGACY_BLC_EVENT_ENABLE);
  119. }
  120. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  121. }
  122. /**
  123. * i915_pipe_enabled - check if a pipe is enabled
  124. * @dev: DRM device
  125. * @pipe: pipe to check
  126. *
  127. * Reading certain registers when the pipe is disabled can hang the chip.
  128. * Use this routine to make sure the PLL is running and the pipe is active
  129. * before reading such registers if unsure.
  130. */
  131. static int
  132. i915_pipe_enabled(struct drm_device *dev, int pipe)
  133. {
  134. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  135. return I915_READ(PIPECONF(pipe)) & PIPECONF_ENABLE;
  136. }
  137. /* Called from drm generic code, passed a 'crtc', which
  138. * we use as a pipe index
  139. */
  140. static u32 i915_get_vblank_counter(struct drm_device *dev, int pipe)
  141. {
  142. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  143. unsigned long high_frame;
  144. unsigned long low_frame;
  145. u32 high1, high2, low;
  146. if (!i915_pipe_enabled(dev, pipe)) {
  147. DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
  148. "pipe %c\n", pipe_name(pipe));
  149. return 0;
  150. }
  151. high_frame = PIPEFRAME(pipe);
  152. low_frame = PIPEFRAMEPIXEL(pipe);
  153. /*
  154. * High & low register fields aren't synchronized, so make sure
  155. * we get a low value that's stable across two reads of the high
  156. * register.
  157. */
  158. do {
  159. high1 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
  160. low = I915_READ(low_frame) & PIPE_FRAME_LOW_MASK;
  161. high2 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
  162. } while (high1 != high2);
  163. high1 >>= PIPE_FRAME_HIGH_SHIFT;
  164. low >>= PIPE_FRAME_LOW_SHIFT;
  165. return (high1 << 8) | low;
  166. }
  167. static u32 gm45_get_vblank_counter(struct drm_device *dev, int pipe)
  168. {
  169. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  170. int reg = PIPE_FRMCOUNT_GM45(pipe);
  171. if (!i915_pipe_enabled(dev, pipe)) {
  172. DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
  173. "pipe %c\n", pipe_name(pipe));
  174. return 0;
  175. }
  176. return I915_READ(reg);
  177. }
  178. static int i915_get_crtc_scanoutpos(struct drm_device *dev, int pipe,
  179. int *vpos, int *hpos)
  180. {
  181. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  182. u32 vbl = 0, position = 0;
  183. int vbl_start, vbl_end, htotal, vtotal;
  184. bool in_vbl = true;
  185. int ret = 0;
  186. if (!i915_pipe_enabled(dev, pipe)) {
  187. DRM_DEBUG_DRIVER("trying to get scanoutpos for disabled "
  188. "pipe %c\n", pipe_name(pipe));
  189. return 0;
  190. }
  191. /* Get vtotal. */
  192. vtotal = 1 + ((I915_READ(VTOTAL(pipe)) >> 16) & 0x1fff);
  193. if (INTEL_INFO(dev)->gen >= 4) {
  194. /* No obvious pixelcount register. Only query vertical
  195. * scanout position from Display scan line register.
  196. */
  197. position = I915_READ(PIPEDSL(pipe));
  198. /* Decode into vertical scanout position. Don't have
  199. * horizontal scanout position.
  200. */
  201. *vpos = position & 0x1fff;
  202. *hpos = 0;
  203. } else {
  204. /* Have access to pixelcount since start of frame.
  205. * We can split this into vertical and horizontal
  206. * scanout position.
  207. */
  208. position = (I915_READ(PIPEFRAMEPIXEL(pipe)) & PIPE_PIXEL_MASK) >> PIPE_PIXEL_SHIFT;
  209. htotal = 1 + ((I915_READ(HTOTAL(pipe)) >> 16) & 0x1fff);
  210. *vpos = position / htotal;
  211. *hpos = position - (*vpos * htotal);
  212. }
  213. /* Query vblank area. */
  214. vbl = I915_READ(VBLANK(pipe));
  215. /* Test position against vblank region. */
  216. vbl_start = vbl & 0x1fff;
  217. vbl_end = (vbl >> 16) & 0x1fff;
  218. if ((*vpos < vbl_start) || (*vpos > vbl_end))
  219. in_vbl = false;
  220. /* Inside "upper part" of vblank area? Apply corrective offset: */
  221. if (in_vbl && (*vpos >= vbl_start))
  222. *vpos = *vpos - vtotal;
  223. /* Readouts valid? */
  224. if (vbl > 0)
  225. ret |= DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_ACCURATE;
  226. /* In vblank? */
  227. if (in_vbl)
  228. ret |= DRM_SCANOUTPOS_INVBL;
  229. return ret;
  230. }
  231. static int i915_get_vblank_timestamp(struct drm_device *dev, int pipe,
  232. int *max_error,
  233. struct timeval *vblank_time,
  234. unsigned flags)
  235. {
  236. struct drm_i915_private *dev_priv = dev->dev_private;
  237. struct drm_crtc *crtc;
  238. if (pipe < 0 || pipe >= dev_priv->num_pipe) {
  239. DRM_ERROR("Invalid crtc %d\n", pipe);
  240. return -EINVAL;
  241. }
  242. /* Get drm_crtc to timestamp: */
  243. crtc = intel_get_crtc_for_pipe(dev, pipe);
  244. if (crtc == NULL) {
  245. DRM_ERROR("Invalid crtc %d\n", pipe);
  246. return -EINVAL;
  247. }
  248. if (!crtc->enabled) {
  249. DRM_DEBUG_KMS("crtc %d is disabled\n", pipe);
  250. return -EBUSY;
  251. }
  252. /* Helper routine in DRM core does all the work: */
  253. return drm_calc_vbltimestamp_from_scanoutpos(dev, pipe, max_error,
  254. vblank_time, flags,
  255. crtc);
  256. }
  257. /*
  258. * Handle hotplug events outside the interrupt handler proper.
  259. */
  260. static void i915_hotplug_work_func(struct work_struct *work)
  261. {
  262. drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
  263. hotplug_work);
  264. struct drm_device *dev = dev_priv->dev;
  265. struct drm_mode_config *mode_config = &dev->mode_config;
  266. struct intel_encoder *encoder;
  267. mutex_lock(&mode_config->mutex);
  268. DRM_DEBUG_KMS("running encoder hotplug functions\n");
  269. list_for_each_entry(encoder, &mode_config->encoder_list, base.head)
  270. if (encoder->hot_plug)
  271. encoder->hot_plug(encoder);
  272. mutex_unlock(&mode_config->mutex);
  273. /* Just fire off a uevent and let userspace tell us what to do */
  274. drm_helper_hpd_irq_event(dev);
  275. }
  276. static void i915_handle_rps_change(struct drm_device *dev)
  277. {
  278. drm_i915_private_t *dev_priv = dev->dev_private;
  279. u32 busy_up, busy_down, max_avg, min_avg;
  280. u8 new_delay = dev_priv->cur_delay;
  281. I915_WRITE16(MEMINTRSTS, MEMINT_EVAL_CHG);
  282. busy_up = I915_READ(RCPREVBSYTUPAVG);
  283. busy_down = I915_READ(RCPREVBSYTDNAVG);
  284. max_avg = I915_READ(RCBMAXAVG);
  285. min_avg = I915_READ(RCBMINAVG);
  286. /* Handle RCS change request from hw */
  287. if (busy_up > max_avg) {
  288. if (dev_priv->cur_delay != dev_priv->max_delay)
  289. new_delay = dev_priv->cur_delay - 1;
  290. if (new_delay < dev_priv->max_delay)
  291. new_delay = dev_priv->max_delay;
  292. } else if (busy_down < min_avg) {
  293. if (dev_priv->cur_delay != dev_priv->min_delay)
  294. new_delay = dev_priv->cur_delay + 1;
  295. if (new_delay > dev_priv->min_delay)
  296. new_delay = dev_priv->min_delay;
  297. }
  298. if (ironlake_set_drps(dev, new_delay))
  299. dev_priv->cur_delay = new_delay;
  300. return;
  301. }
  302. static void notify_ring(struct drm_device *dev,
  303. struct intel_ring_buffer *ring)
  304. {
  305. struct drm_i915_private *dev_priv = dev->dev_private;
  306. u32 seqno;
  307. if (ring->obj == NULL)
  308. return;
  309. seqno = ring->get_seqno(ring);
  310. trace_i915_gem_request_complete(ring, seqno);
  311. ring->irq_seqno = seqno;
  312. wake_up_all(&ring->irq_queue);
  313. if (i915_enable_hangcheck) {
  314. dev_priv->hangcheck_count = 0;
  315. mod_timer(&dev_priv->hangcheck_timer,
  316. jiffies +
  317. msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD));
  318. }
  319. }
  320. static void gen6_pm_rps_work(struct work_struct *work)
  321. {
  322. drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
  323. rps_work);
  324. u8 new_delay = dev_priv->cur_delay;
  325. u32 pm_iir, pm_imr;
  326. spin_lock_irq(&dev_priv->rps_lock);
  327. pm_iir = dev_priv->pm_iir;
  328. dev_priv->pm_iir = 0;
  329. pm_imr = I915_READ(GEN6_PMIMR);
  330. I915_WRITE(GEN6_PMIMR, 0);
  331. spin_unlock_irq(&dev_priv->rps_lock);
  332. if (!pm_iir)
  333. return;
  334. mutex_lock(&dev_priv->dev->struct_mutex);
  335. if (pm_iir & GEN6_PM_RP_UP_THRESHOLD) {
  336. if (dev_priv->cur_delay != dev_priv->max_delay)
  337. new_delay = dev_priv->cur_delay + 1;
  338. if (new_delay > dev_priv->max_delay)
  339. new_delay = dev_priv->max_delay;
  340. } else if (pm_iir & (GEN6_PM_RP_DOWN_THRESHOLD | GEN6_PM_RP_DOWN_TIMEOUT)) {
  341. gen6_gt_force_wake_get(dev_priv);
  342. if (dev_priv->cur_delay != dev_priv->min_delay)
  343. new_delay = dev_priv->cur_delay - 1;
  344. if (new_delay < dev_priv->min_delay) {
  345. new_delay = dev_priv->min_delay;
  346. I915_WRITE(GEN6_RP_INTERRUPT_LIMITS,
  347. I915_READ(GEN6_RP_INTERRUPT_LIMITS) |
  348. ((new_delay << 16) & 0x3f0000));
  349. } else {
  350. /* Make sure we continue to get down interrupts
  351. * until we hit the minimum frequency */
  352. I915_WRITE(GEN6_RP_INTERRUPT_LIMITS,
  353. I915_READ(GEN6_RP_INTERRUPT_LIMITS) & ~0x3f0000);
  354. }
  355. gen6_gt_force_wake_put(dev_priv);
  356. }
  357. gen6_set_rps(dev_priv->dev, new_delay);
  358. dev_priv->cur_delay = new_delay;
  359. /*
  360. * rps_lock not held here because clearing is non-destructive. There is
  361. * an *extremely* unlikely race with gen6_rps_enable() that is prevented
  362. * by holding struct_mutex for the duration of the write.
  363. */
  364. mutex_unlock(&dev_priv->dev->struct_mutex);
  365. }
  366. static void snb_gt_irq_handler(struct drm_device *dev,
  367. struct drm_i915_private *dev_priv,
  368. u32 gt_iir)
  369. {
  370. if (gt_iir & (GEN6_RENDER_USER_INTERRUPT |
  371. GEN6_RENDER_PIPE_CONTROL_NOTIFY_INTERRUPT))
  372. notify_ring(dev, &dev_priv->ring[RCS]);
  373. if (gt_iir & GEN6_BSD_USER_INTERRUPT)
  374. notify_ring(dev, &dev_priv->ring[VCS]);
  375. if (gt_iir & GEN6_BLITTER_USER_INTERRUPT)
  376. notify_ring(dev, &dev_priv->ring[BCS]);
  377. if (gt_iir & (GT_GEN6_BLT_CS_ERROR_INTERRUPT |
  378. GT_GEN6_BSD_CS_ERROR_INTERRUPT |
  379. GT_RENDER_CS_ERROR_INTERRUPT)) {
  380. DRM_ERROR("GT error interrupt 0x%08x\n", gt_iir);
  381. i915_handle_error(dev, false);
  382. }
  383. }
  384. static void gen6_queue_rps_work(struct drm_i915_private *dev_priv,
  385. u32 pm_iir)
  386. {
  387. unsigned long flags;
  388. /*
  389. * IIR bits should never already be set because IMR should
  390. * prevent an interrupt from being shown in IIR. The warning
  391. * displays a case where we've unsafely cleared
  392. * dev_priv->pm_iir. Although missing an interrupt of the same
  393. * type is not a problem, it displays a problem in the logic.
  394. *
  395. * The mask bit in IMR is cleared by rps_work.
  396. */
  397. spin_lock_irqsave(&dev_priv->rps_lock, flags);
  398. WARN(dev_priv->pm_iir & pm_iir, "Missed a PM interrupt\n");
  399. dev_priv->pm_iir |= pm_iir;
  400. I915_WRITE(GEN6_PMIMR, dev_priv->pm_iir);
  401. POSTING_READ(GEN6_PMIMR);
  402. spin_unlock_irqrestore(&dev_priv->rps_lock, flags);
  403. queue_work(dev_priv->wq, &dev_priv->rps_work);
  404. }
  405. static irqreturn_t valleyview_irq_handler(DRM_IRQ_ARGS)
  406. {
  407. struct drm_device *dev = (struct drm_device *) arg;
  408. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  409. u32 iir, gt_iir, pm_iir;
  410. irqreturn_t ret = IRQ_NONE;
  411. unsigned long irqflags;
  412. int pipe;
  413. u32 pipe_stats[I915_MAX_PIPES];
  414. u32 vblank_status;
  415. int vblank = 0;
  416. bool blc_event;
  417. atomic_inc(&dev_priv->irq_received);
  418. vblank_status = PIPE_START_VBLANK_INTERRUPT_STATUS |
  419. PIPE_VBLANK_INTERRUPT_STATUS;
  420. while (true) {
  421. iir = I915_READ(VLV_IIR);
  422. gt_iir = I915_READ(GTIIR);
  423. pm_iir = I915_READ(GEN6_PMIIR);
  424. if (gt_iir == 0 && pm_iir == 0 && iir == 0)
  425. goto out;
  426. ret = IRQ_HANDLED;
  427. snb_gt_irq_handler(dev, dev_priv, gt_iir);
  428. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  429. for_each_pipe(pipe) {
  430. int reg = PIPESTAT(pipe);
  431. pipe_stats[pipe] = I915_READ(reg);
  432. /*
  433. * Clear the PIPE*STAT regs before the IIR
  434. */
  435. if (pipe_stats[pipe] & 0x8000ffff) {
  436. if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
  437. DRM_DEBUG_DRIVER("pipe %c underrun\n",
  438. pipe_name(pipe));
  439. I915_WRITE(reg, pipe_stats[pipe]);
  440. }
  441. }
  442. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  443. /* Consume port. Then clear IIR or we'll miss events */
  444. if (iir & I915_DISPLAY_PORT_INTERRUPT) {
  445. u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
  446. DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n",
  447. hotplug_status);
  448. if (hotplug_status & dev_priv->hotplug_supported_mask)
  449. queue_work(dev_priv->wq,
  450. &dev_priv->hotplug_work);
  451. I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
  452. I915_READ(PORT_HOTPLUG_STAT);
  453. }
  454. if (iir & I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT) {
  455. drm_handle_vblank(dev, 0);
  456. vblank++;
  457. if (!dev_priv->flip_pending_is_done) {
  458. intel_finish_page_flip(dev, 0);
  459. }
  460. }
  461. if (iir & I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT) {
  462. drm_handle_vblank(dev, 1);
  463. vblank++;
  464. if (!dev_priv->flip_pending_is_done) {
  465. intel_finish_page_flip(dev, 0);
  466. }
  467. }
  468. if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
  469. blc_event = true;
  470. if (pm_iir & GEN6_PM_DEFERRED_EVENTS)
  471. gen6_queue_rps_work(dev_priv, pm_iir);
  472. I915_WRITE(GTIIR, gt_iir);
  473. I915_WRITE(GEN6_PMIIR, pm_iir);
  474. I915_WRITE(VLV_IIR, iir);
  475. }
  476. out:
  477. return ret;
  478. }
  479. static void pch_irq_handler(struct drm_device *dev)
  480. {
  481. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  482. u32 pch_iir;
  483. int pipe;
  484. pch_iir = I915_READ(SDEIIR);
  485. if (pch_iir & SDE_AUDIO_POWER_MASK)
  486. DRM_DEBUG_DRIVER("PCH audio power change on port %d\n",
  487. (pch_iir & SDE_AUDIO_POWER_MASK) >>
  488. SDE_AUDIO_POWER_SHIFT);
  489. if (pch_iir & SDE_GMBUS)
  490. DRM_DEBUG_DRIVER("PCH GMBUS interrupt\n");
  491. if (pch_iir & SDE_AUDIO_HDCP_MASK)
  492. DRM_DEBUG_DRIVER("PCH HDCP audio interrupt\n");
  493. if (pch_iir & SDE_AUDIO_TRANS_MASK)
  494. DRM_DEBUG_DRIVER("PCH transcoder audio interrupt\n");
  495. if (pch_iir & SDE_POISON)
  496. DRM_ERROR("PCH poison interrupt\n");
  497. if (pch_iir & SDE_FDI_MASK)
  498. for_each_pipe(pipe)
  499. DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n",
  500. pipe_name(pipe),
  501. I915_READ(FDI_RX_IIR(pipe)));
  502. if (pch_iir & (SDE_TRANSB_CRC_DONE | SDE_TRANSA_CRC_DONE))
  503. DRM_DEBUG_DRIVER("PCH transcoder CRC done interrupt\n");
  504. if (pch_iir & (SDE_TRANSB_CRC_ERR | SDE_TRANSA_CRC_ERR))
  505. DRM_DEBUG_DRIVER("PCH transcoder CRC error interrupt\n");
  506. if (pch_iir & SDE_TRANSB_FIFO_UNDER)
  507. DRM_DEBUG_DRIVER("PCH transcoder B underrun interrupt\n");
  508. if (pch_iir & SDE_TRANSA_FIFO_UNDER)
  509. DRM_DEBUG_DRIVER("PCH transcoder A underrun interrupt\n");
  510. }
  511. static irqreturn_t ivybridge_irq_handler(DRM_IRQ_ARGS)
  512. {
  513. struct drm_device *dev = (struct drm_device *) arg;
  514. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  515. int ret = IRQ_NONE;
  516. u32 de_iir, gt_iir, de_ier, pch_iir, pm_iir;
  517. struct drm_i915_master_private *master_priv;
  518. atomic_inc(&dev_priv->irq_received);
  519. /* disable master interrupt before clearing iir */
  520. de_ier = I915_READ(DEIER);
  521. I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);
  522. POSTING_READ(DEIER);
  523. de_iir = I915_READ(DEIIR);
  524. gt_iir = I915_READ(GTIIR);
  525. pch_iir = I915_READ(SDEIIR);
  526. pm_iir = I915_READ(GEN6_PMIIR);
  527. if (de_iir == 0 && gt_iir == 0 && pch_iir == 0 && pm_iir == 0)
  528. goto done;
  529. ret = IRQ_HANDLED;
  530. if (dev->primary->master) {
  531. master_priv = dev->primary->master->driver_priv;
  532. if (master_priv->sarea_priv)
  533. master_priv->sarea_priv->last_dispatch =
  534. READ_BREADCRUMB(dev_priv);
  535. }
  536. snb_gt_irq_handler(dev, dev_priv, gt_iir);
  537. if (de_iir & DE_GSE_IVB)
  538. intel_opregion_gse_intr(dev);
  539. if (de_iir & DE_PLANEA_FLIP_DONE_IVB) {
  540. intel_prepare_page_flip(dev, 0);
  541. intel_finish_page_flip_plane(dev, 0);
  542. }
  543. if (de_iir & DE_PLANEB_FLIP_DONE_IVB) {
  544. intel_prepare_page_flip(dev, 1);
  545. intel_finish_page_flip_plane(dev, 1);
  546. }
  547. if (de_iir & DE_PIPEA_VBLANK_IVB)
  548. drm_handle_vblank(dev, 0);
  549. if (de_iir & DE_PIPEB_VBLANK_IVB)
  550. drm_handle_vblank(dev, 1);
  551. /* check event from PCH */
  552. if (de_iir & DE_PCH_EVENT_IVB) {
  553. if (pch_iir & SDE_HOTPLUG_MASK_CPT)
  554. queue_work(dev_priv->wq, &dev_priv->hotplug_work);
  555. pch_irq_handler(dev);
  556. }
  557. if (pm_iir & GEN6_PM_DEFERRED_EVENTS)
  558. gen6_queue_rps_work(dev_priv, pm_iir);
  559. /* should clear PCH hotplug event before clear CPU irq */
  560. I915_WRITE(SDEIIR, pch_iir);
  561. I915_WRITE(GTIIR, gt_iir);
  562. I915_WRITE(DEIIR, de_iir);
  563. I915_WRITE(GEN6_PMIIR, pm_iir);
  564. done:
  565. I915_WRITE(DEIER, de_ier);
  566. POSTING_READ(DEIER);
  567. return ret;
  568. }
  569. static void ilk_gt_irq_handler(struct drm_device *dev,
  570. struct drm_i915_private *dev_priv,
  571. u32 gt_iir)
  572. {
  573. if (gt_iir & (GT_USER_INTERRUPT | GT_PIPE_NOTIFY))
  574. notify_ring(dev, &dev_priv->ring[RCS]);
  575. if (gt_iir & GT_BSD_USER_INTERRUPT)
  576. notify_ring(dev, &dev_priv->ring[VCS]);
  577. }
  578. static irqreturn_t ironlake_irq_handler(DRM_IRQ_ARGS)
  579. {
  580. struct drm_device *dev = (struct drm_device *) arg;
  581. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  582. int ret = IRQ_NONE;
  583. u32 de_iir, gt_iir, de_ier, pch_iir, pm_iir;
  584. u32 hotplug_mask;
  585. struct drm_i915_master_private *master_priv;
  586. atomic_inc(&dev_priv->irq_received);
  587. /* disable master interrupt before clearing iir */
  588. de_ier = I915_READ(DEIER);
  589. I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);
  590. POSTING_READ(DEIER);
  591. de_iir = I915_READ(DEIIR);
  592. gt_iir = I915_READ(GTIIR);
  593. pch_iir = I915_READ(SDEIIR);
  594. pm_iir = I915_READ(GEN6_PMIIR);
  595. if (de_iir == 0 && gt_iir == 0 && pch_iir == 0 &&
  596. (!IS_GEN6(dev) || pm_iir == 0))
  597. goto done;
  598. if (HAS_PCH_CPT(dev))
  599. hotplug_mask = SDE_HOTPLUG_MASK_CPT;
  600. else
  601. hotplug_mask = SDE_HOTPLUG_MASK;
  602. ret = IRQ_HANDLED;
  603. if (dev->primary->master) {
  604. master_priv = dev->primary->master->driver_priv;
  605. if (master_priv->sarea_priv)
  606. master_priv->sarea_priv->last_dispatch =
  607. READ_BREADCRUMB(dev_priv);
  608. }
  609. if (IS_GEN5(dev))
  610. ilk_gt_irq_handler(dev, dev_priv, gt_iir);
  611. else
  612. snb_gt_irq_handler(dev, dev_priv, gt_iir);
  613. if (de_iir & DE_GSE)
  614. intel_opregion_gse_intr(dev);
  615. if (de_iir & DE_PLANEA_FLIP_DONE) {
  616. intel_prepare_page_flip(dev, 0);
  617. intel_finish_page_flip_plane(dev, 0);
  618. }
  619. if (de_iir & DE_PLANEB_FLIP_DONE) {
  620. intel_prepare_page_flip(dev, 1);
  621. intel_finish_page_flip_plane(dev, 1);
  622. }
  623. if (de_iir & DE_PIPEA_VBLANK)
  624. drm_handle_vblank(dev, 0);
  625. if (de_iir & DE_PIPEB_VBLANK)
  626. drm_handle_vblank(dev, 1);
  627. /* check event from PCH */
  628. if (de_iir & DE_PCH_EVENT) {
  629. if (pch_iir & hotplug_mask)
  630. queue_work(dev_priv->wq, &dev_priv->hotplug_work);
  631. pch_irq_handler(dev);
  632. }
  633. if (de_iir & DE_PCU_EVENT) {
  634. I915_WRITE16(MEMINTRSTS, I915_READ(MEMINTRSTS));
  635. i915_handle_rps_change(dev);
  636. }
  637. if (IS_GEN6(dev) && pm_iir & GEN6_PM_DEFERRED_EVENTS)
  638. gen6_queue_rps_work(dev_priv, pm_iir);
  639. /* should clear PCH hotplug event before clear CPU irq */
  640. I915_WRITE(SDEIIR, pch_iir);
  641. I915_WRITE(GTIIR, gt_iir);
  642. I915_WRITE(DEIIR, de_iir);
  643. I915_WRITE(GEN6_PMIIR, pm_iir);
  644. done:
  645. I915_WRITE(DEIER, de_ier);
  646. POSTING_READ(DEIER);
  647. return ret;
  648. }
  649. /**
  650. * i915_error_work_func - do process context error handling work
  651. * @work: work struct
  652. *
  653. * Fire an error uevent so userspace can see that a hang or error
  654. * was detected.
  655. */
  656. static void i915_error_work_func(struct work_struct *work)
  657. {
  658. drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
  659. error_work);
  660. struct drm_device *dev = dev_priv->dev;
  661. char *error_event[] = { "ERROR=1", NULL };
  662. char *reset_event[] = { "RESET=1", NULL };
  663. char *reset_done_event[] = { "ERROR=0", NULL };
  664. kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, error_event);
  665. if (atomic_read(&dev_priv->mm.wedged)) {
  666. DRM_DEBUG_DRIVER("resetting chip\n");
  667. kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, reset_event);
  668. if (!i915_reset(dev, GRDOM_RENDER)) {
  669. atomic_set(&dev_priv->mm.wedged, 0);
  670. kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, reset_done_event);
  671. }
  672. complete_all(&dev_priv->error_completion);
  673. }
  674. }
  675. #ifdef CONFIG_DEBUG_FS
  676. static struct drm_i915_error_object *
  677. i915_error_object_create(struct drm_i915_private *dev_priv,
  678. struct drm_i915_gem_object *src)
  679. {
  680. struct drm_i915_error_object *dst;
  681. int page, page_count;
  682. u32 reloc_offset;
  683. if (src == NULL || src->pages == NULL)
  684. return NULL;
  685. page_count = src->base.size / PAGE_SIZE;
  686. dst = kmalloc(sizeof(*dst) + page_count * sizeof(u32 *), GFP_ATOMIC);
  687. if (dst == NULL)
  688. return NULL;
  689. reloc_offset = src->gtt_offset;
  690. for (page = 0; page < page_count; page++) {
  691. unsigned long flags;
  692. void *d;
  693. d = kmalloc(PAGE_SIZE, GFP_ATOMIC);
  694. if (d == NULL)
  695. goto unwind;
  696. local_irq_save(flags);
  697. if (reloc_offset < dev_priv->mm.gtt_mappable_end &&
  698. src->has_global_gtt_mapping) {
  699. void __iomem *s;
  700. /* Simply ignore tiling or any overlapping fence.
  701. * It's part of the error state, and this hopefully
  702. * captures what the GPU read.
  703. */
  704. s = io_mapping_map_atomic_wc(dev_priv->mm.gtt_mapping,
  705. reloc_offset);
  706. memcpy_fromio(d, s, PAGE_SIZE);
  707. io_mapping_unmap_atomic(s);
  708. } else {
  709. void *s;
  710. drm_clflush_pages(&src->pages[page], 1);
  711. s = kmap_atomic(src->pages[page]);
  712. memcpy(d, s, PAGE_SIZE);
  713. kunmap_atomic(s);
  714. drm_clflush_pages(&src->pages[page], 1);
  715. }
  716. local_irq_restore(flags);
  717. dst->pages[page] = d;
  718. reloc_offset += PAGE_SIZE;
  719. }
  720. dst->page_count = page_count;
  721. dst->gtt_offset = src->gtt_offset;
  722. return dst;
  723. unwind:
  724. while (page--)
  725. kfree(dst->pages[page]);
  726. kfree(dst);
  727. return NULL;
  728. }
  729. static void
  730. i915_error_object_free(struct drm_i915_error_object *obj)
  731. {
  732. int page;
  733. if (obj == NULL)
  734. return;
  735. for (page = 0; page < obj->page_count; page++)
  736. kfree(obj->pages[page]);
  737. kfree(obj);
  738. }
  739. static void
  740. i915_error_state_free(struct drm_device *dev,
  741. struct drm_i915_error_state *error)
  742. {
  743. int i;
  744. for (i = 0; i < ARRAY_SIZE(error->ring); i++) {
  745. i915_error_object_free(error->ring[i].batchbuffer);
  746. i915_error_object_free(error->ring[i].ringbuffer);
  747. kfree(error->ring[i].requests);
  748. }
  749. kfree(error->active_bo);
  750. kfree(error->overlay);
  751. kfree(error);
  752. }
  753. static u32 capture_bo_list(struct drm_i915_error_buffer *err,
  754. int count,
  755. struct list_head *head)
  756. {
  757. struct drm_i915_gem_object *obj;
  758. int i = 0;
  759. list_for_each_entry(obj, head, mm_list) {
  760. err->size = obj->base.size;
  761. err->name = obj->base.name;
  762. err->seqno = obj->last_rendering_seqno;
  763. err->gtt_offset = obj->gtt_offset;
  764. err->read_domains = obj->base.read_domains;
  765. err->write_domain = obj->base.write_domain;
  766. err->fence_reg = obj->fence_reg;
  767. err->pinned = 0;
  768. if (obj->pin_count > 0)
  769. err->pinned = 1;
  770. if (obj->user_pin_count > 0)
  771. err->pinned = -1;
  772. err->tiling = obj->tiling_mode;
  773. err->dirty = obj->dirty;
  774. err->purgeable = obj->madv != I915_MADV_WILLNEED;
  775. err->ring = obj->ring ? obj->ring->id : -1;
  776. err->cache_level = obj->cache_level;
  777. if (++i == count)
  778. break;
  779. err++;
  780. }
  781. return i;
  782. }
  783. static void i915_gem_record_fences(struct drm_device *dev,
  784. struct drm_i915_error_state *error)
  785. {
  786. struct drm_i915_private *dev_priv = dev->dev_private;
  787. int i;
  788. /* Fences */
  789. switch (INTEL_INFO(dev)->gen) {
  790. case 7:
  791. case 6:
  792. for (i = 0; i < 16; i++)
  793. error->fence[i] = I915_READ64(FENCE_REG_SANDYBRIDGE_0 + (i * 8));
  794. break;
  795. case 5:
  796. case 4:
  797. for (i = 0; i < 16; i++)
  798. error->fence[i] = I915_READ64(FENCE_REG_965_0 + (i * 8));
  799. break;
  800. case 3:
  801. if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))
  802. for (i = 0; i < 8; i++)
  803. error->fence[i+8] = I915_READ(FENCE_REG_945_8 + (i * 4));
  804. case 2:
  805. for (i = 0; i < 8; i++)
  806. error->fence[i] = I915_READ(FENCE_REG_830_0 + (i * 4));
  807. break;
  808. }
  809. }
  810. static struct drm_i915_error_object *
  811. i915_error_first_batchbuffer(struct drm_i915_private *dev_priv,
  812. struct intel_ring_buffer *ring)
  813. {
  814. struct drm_i915_gem_object *obj;
  815. u32 seqno;
  816. if (!ring->get_seqno)
  817. return NULL;
  818. seqno = ring->get_seqno(ring);
  819. list_for_each_entry(obj, &dev_priv->mm.active_list, mm_list) {
  820. if (obj->ring != ring)
  821. continue;
  822. if (i915_seqno_passed(seqno, obj->last_rendering_seqno))
  823. continue;
  824. if ((obj->base.read_domains & I915_GEM_DOMAIN_COMMAND) == 0)
  825. continue;
  826. /* We need to copy these to an anonymous buffer as the simplest
  827. * method to avoid being overwritten by userspace.
  828. */
  829. return i915_error_object_create(dev_priv, obj);
  830. }
  831. return NULL;
  832. }
  833. static void i915_record_ring_state(struct drm_device *dev,
  834. struct drm_i915_error_state *error,
  835. struct intel_ring_buffer *ring)
  836. {
  837. struct drm_i915_private *dev_priv = dev->dev_private;
  838. if (INTEL_INFO(dev)->gen >= 6) {
  839. error->fault_reg[ring->id] = I915_READ(RING_FAULT_REG(ring));
  840. error->semaphore_mboxes[ring->id][0]
  841. = I915_READ(RING_SYNC_0(ring->mmio_base));
  842. error->semaphore_mboxes[ring->id][1]
  843. = I915_READ(RING_SYNC_1(ring->mmio_base));
  844. }
  845. if (INTEL_INFO(dev)->gen >= 4) {
  846. error->faddr[ring->id] = I915_READ(RING_DMA_FADD(ring->mmio_base));
  847. error->ipeir[ring->id] = I915_READ(RING_IPEIR(ring->mmio_base));
  848. error->ipehr[ring->id] = I915_READ(RING_IPEHR(ring->mmio_base));
  849. error->instdone[ring->id] = I915_READ(RING_INSTDONE(ring->mmio_base));
  850. error->instps[ring->id] = I915_READ(RING_INSTPS(ring->mmio_base));
  851. if (ring->id == RCS) {
  852. error->instdone1 = I915_READ(INSTDONE1);
  853. error->bbaddr = I915_READ64(BB_ADDR);
  854. }
  855. } else {
  856. error->faddr[ring->id] = I915_READ(DMA_FADD_I8XX);
  857. error->ipeir[ring->id] = I915_READ(IPEIR);
  858. error->ipehr[ring->id] = I915_READ(IPEHR);
  859. error->instdone[ring->id] = I915_READ(INSTDONE);
  860. }
  861. error->instpm[ring->id] = I915_READ(RING_INSTPM(ring->mmio_base));
  862. error->seqno[ring->id] = ring->get_seqno(ring);
  863. error->acthd[ring->id] = intel_ring_get_active_head(ring);
  864. error->head[ring->id] = I915_READ_HEAD(ring);
  865. error->tail[ring->id] = I915_READ_TAIL(ring);
  866. error->cpu_ring_head[ring->id] = ring->head;
  867. error->cpu_ring_tail[ring->id] = ring->tail;
  868. }
  869. static void i915_gem_record_rings(struct drm_device *dev,
  870. struct drm_i915_error_state *error)
  871. {
  872. struct drm_i915_private *dev_priv = dev->dev_private;
  873. struct drm_i915_gem_request *request;
  874. int i, count;
  875. for (i = 0; i < I915_NUM_RINGS; i++) {
  876. struct intel_ring_buffer *ring = &dev_priv->ring[i];
  877. if (ring->obj == NULL)
  878. continue;
  879. i915_record_ring_state(dev, error, ring);
  880. error->ring[i].batchbuffer =
  881. i915_error_first_batchbuffer(dev_priv, ring);
  882. error->ring[i].ringbuffer =
  883. i915_error_object_create(dev_priv, ring->obj);
  884. count = 0;
  885. list_for_each_entry(request, &ring->request_list, list)
  886. count++;
  887. error->ring[i].num_requests = count;
  888. error->ring[i].requests =
  889. kmalloc(count*sizeof(struct drm_i915_error_request),
  890. GFP_ATOMIC);
  891. if (error->ring[i].requests == NULL) {
  892. error->ring[i].num_requests = 0;
  893. continue;
  894. }
  895. count = 0;
  896. list_for_each_entry(request, &ring->request_list, list) {
  897. struct drm_i915_error_request *erq;
  898. erq = &error->ring[i].requests[count++];
  899. erq->seqno = request->seqno;
  900. erq->jiffies = request->emitted_jiffies;
  901. erq->tail = request->tail;
  902. }
  903. }
  904. }
  905. /**
  906. * i915_capture_error_state - capture an error record for later analysis
  907. * @dev: drm device
  908. *
  909. * Should be called when an error is detected (either a hang or an error
  910. * interrupt) to capture error state from the time of the error. Fills
  911. * out a structure which becomes available in debugfs for user level tools
  912. * to pick up.
  913. */
  914. static void i915_capture_error_state(struct drm_device *dev)
  915. {
  916. struct drm_i915_private *dev_priv = dev->dev_private;
  917. struct drm_i915_gem_object *obj;
  918. struct drm_i915_error_state *error;
  919. unsigned long flags;
  920. int i, pipe;
  921. spin_lock_irqsave(&dev_priv->error_lock, flags);
  922. error = dev_priv->first_error;
  923. spin_unlock_irqrestore(&dev_priv->error_lock, flags);
  924. if (error)
  925. return;
  926. /* Account for pipe specific data like PIPE*STAT */
  927. error = kzalloc(sizeof(*error), GFP_ATOMIC);
  928. if (!error) {
  929. DRM_DEBUG_DRIVER("out of memory, not capturing error state\n");
  930. return;
  931. }
  932. DRM_INFO("capturing error event; look for more information in /debug/dri/%d/i915_error_state\n",
  933. dev->primary->index);
  934. error->eir = I915_READ(EIR);
  935. error->pgtbl_er = I915_READ(PGTBL_ER);
  936. for_each_pipe(pipe)
  937. error->pipestat[pipe] = I915_READ(PIPESTAT(pipe));
  938. if (INTEL_INFO(dev)->gen >= 6) {
  939. error->error = I915_READ(ERROR_GEN6);
  940. error->done_reg = I915_READ(DONE_REG);
  941. }
  942. i915_gem_record_fences(dev, error);
  943. i915_gem_record_rings(dev, error);
  944. /* Record buffers on the active and pinned lists. */
  945. error->active_bo = NULL;
  946. error->pinned_bo = NULL;
  947. i = 0;
  948. list_for_each_entry(obj, &dev_priv->mm.active_list, mm_list)
  949. i++;
  950. error->active_bo_count = i;
  951. list_for_each_entry(obj, &dev_priv->mm.pinned_list, mm_list)
  952. i++;
  953. error->pinned_bo_count = i - error->active_bo_count;
  954. error->active_bo = NULL;
  955. error->pinned_bo = NULL;
  956. if (i) {
  957. error->active_bo = kmalloc(sizeof(*error->active_bo)*i,
  958. GFP_ATOMIC);
  959. if (error->active_bo)
  960. error->pinned_bo =
  961. error->active_bo + error->active_bo_count;
  962. }
  963. if (error->active_bo)
  964. error->active_bo_count =
  965. capture_bo_list(error->active_bo,
  966. error->active_bo_count,
  967. &dev_priv->mm.active_list);
  968. if (error->pinned_bo)
  969. error->pinned_bo_count =
  970. capture_bo_list(error->pinned_bo,
  971. error->pinned_bo_count,
  972. &dev_priv->mm.pinned_list);
  973. do_gettimeofday(&error->time);
  974. error->overlay = intel_overlay_capture_error_state(dev);
  975. error->display = intel_display_capture_error_state(dev);
  976. spin_lock_irqsave(&dev_priv->error_lock, flags);
  977. if (dev_priv->first_error == NULL) {
  978. dev_priv->first_error = error;
  979. error = NULL;
  980. }
  981. spin_unlock_irqrestore(&dev_priv->error_lock, flags);
  982. if (error)
  983. i915_error_state_free(dev, error);
  984. }
  985. void i915_destroy_error_state(struct drm_device *dev)
  986. {
  987. struct drm_i915_private *dev_priv = dev->dev_private;
  988. struct drm_i915_error_state *error;
  989. unsigned long flags;
  990. spin_lock_irqsave(&dev_priv->error_lock, flags);
  991. error = dev_priv->first_error;
  992. dev_priv->first_error = NULL;
  993. spin_unlock_irqrestore(&dev_priv->error_lock, flags);
  994. if (error)
  995. i915_error_state_free(dev, error);
  996. }
  997. #else
  998. #define i915_capture_error_state(x)
  999. #endif
  1000. static void i915_report_and_clear_eir(struct drm_device *dev)
  1001. {
  1002. struct drm_i915_private *dev_priv = dev->dev_private;
  1003. u32 eir = I915_READ(EIR);
  1004. int pipe;
  1005. if (!eir)
  1006. return;
  1007. pr_err("render error detected, EIR: 0x%08x\n", eir);
  1008. if (IS_G4X(dev)) {
  1009. if (eir & (GM45_ERROR_MEM_PRIV | GM45_ERROR_CP_PRIV)) {
  1010. u32 ipeir = I915_READ(IPEIR_I965);
  1011. pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
  1012. pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
  1013. pr_err(" INSTDONE: 0x%08x\n",
  1014. I915_READ(INSTDONE_I965));
  1015. pr_err(" INSTPS: 0x%08x\n", I915_READ(INSTPS));
  1016. pr_err(" INSTDONE1: 0x%08x\n", I915_READ(INSTDONE1));
  1017. pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
  1018. I915_WRITE(IPEIR_I965, ipeir);
  1019. POSTING_READ(IPEIR_I965);
  1020. }
  1021. if (eir & GM45_ERROR_PAGE_TABLE) {
  1022. u32 pgtbl_err = I915_READ(PGTBL_ER);
  1023. pr_err("page table error\n");
  1024. pr_err(" PGTBL_ER: 0x%08x\n", pgtbl_err);
  1025. I915_WRITE(PGTBL_ER, pgtbl_err);
  1026. POSTING_READ(PGTBL_ER);
  1027. }
  1028. }
  1029. if (!IS_GEN2(dev)) {
  1030. if (eir & I915_ERROR_PAGE_TABLE) {
  1031. u32 pgtbl_err = I915_READ(PGTBL_ER);
  1032. pr_err("page table error\n");
  1033. pr_err(" PGTBL_ER: 0x%08x\n", pgtbl_err);
  1034. I915_WRITE(PGTBL_ER, pgtbl_err);
  1035. POSTING_READ(PGTBL_ER);
  1036. }
  1037. }
  1038. if (eir & I915_ERROR_MEMORY_REFRESH) {
  1039. pr_err("memory refresh error:\n");
  1040. for_each_pipe(pipe)
  1041. pr_err("pipe %c stat: 0x%08x\n",
  1042. pipe_name(pipe), I915_READ(PIPESTAT(pipe)));
  1043. /* pipestat has already been acked */
  1044. }
  1045. if (eir & I915_ERROR_INSTRUCTION) {
  1046. pr_err("instruction error\n");
  1047. pr_err(" INSTPM: 0x%08x\n", I915_READ(INSTPM));
  1048. if (INTEL_INFO(dev)->gen < 4) {
  1049. u32 ipeir = I915_READ(IPEIR);
  1050. pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR));
  1051. pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR));
  1052. pr_err(" INSTDONE: 0x%08x\n", I915_READ(INSTDONE));
  1053. pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD));
  1054. I915_WRITE(IPEIR, ipeir);
  1055. POSTING_READ(IPEIR);
  1056. } else {
  1057. u32 ipeir = I915_READ(IPEIR_I965);
  1058. pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
  1059. pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
  1060. pr_err(" INSTDONE: 0x%08x\n",
  1061. I915_READ(INSTDONE_I965));
  1062. pr_err(" INSTPS: 0x%08x\n", I915_READ(INSTPS));
  1063. pr_err(" INSTDONE1: 0x%08x\n", I915_READ(INSTDONE1));
  1064. pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
  1065. I915_WRITE(IPEIR_I965, ipeir);
  1066. POSTING_READ(IPEIR_I965);
  1067. }
  1068. }
  1069. I915_WRITE(EIR, eir);
  1070. POSTING_READ(EIR);
  1071. eir = I915_READ(EIR);
  1072. if (eir) {
  1073. /*
  1074. * some errors might have become stuck,
  1075. * mask them.
  1076. */
  1077. DRM_ERROR("EIR stuck: 0x%08x, masking\n", eir);
  1078. I915_WRITE(EMR, I915_READ(EMR) | eir);
  1079. I915_WRITE(IIR, I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
  1080. }
  1081. }
  1082. /**
  1083. * i915_handle_error - handle an error interrupt
  1084. * @dev: drm device
  1085. *
  1086. * Do some basic checking of regsiter state at error interrupt time and
  1087. * dump it to the syslog. Also call i915_capture_error_state() to make
  1088. * sure we get a record and make it available in debugfs. Fire a uevent
  1089. * so userspace knows something bad happened (should trigger collection
  1090. * of a ring dump etc.).
  1091. */
  1092. void i915_handle_error(struct drm_device *dev, bool wedged)
  1093. {
  1094. struct drm_i915_private *dev_priv = dev->dev_private;
  1095. i915_capture_error_state(dev);
  1096. i915_report_and_clear_eir(dev);
  1097. if (wedged) {
  1098. INIT_COMPLETION(dev_priv->error_completion);
  1099. atomic_set(&dev_priv->mm.wedged, 1);
  1100. /*
  1101. * Wakeup waiting processes so they don't hang
  1102. */
  1103. wake_up_all(&dev_priv->ring[RCS].irq_queue);
  1104. if (HAS_BSD(dev))
  1105. wake_up_all(&dev_priv->ring[VCS].irq_queue);
  1106. if (HAS_BLT(dev))
  1107. wake_up_all(&dev_priv->ring[BCS].irq_queue);
  1108. }
  1109. queue_work(dev_priv->wq, &dev_priv->error_work);
  1110. }
  1111. static void i915_pageflip_stall_check(struct drm_device *dev, int pipe)
  1112. {
  1113. drm_i915_private_t *dev_priv = dev->dev_private;
  1114. struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
  1115. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  1116. struct drm_i915_gem_object *obj;
  1117. struct intel_unpin_work *work;
  1118. unsigned long flags;
  1119. bool stall_detected;
  1120. /* Ignore early vblank irqs */
  1121. if (intel_crtc == NULL)
  1122. return;
  1123. spin_lock_irqsave(&dev->event_lock, flags);
  1124. work = intel_crtc->unpin_work;
  1125. if (work == NULL || work->pending || !work->enable_stall_check) {
  1126. /* Either the pending flip IRQ arrived, or we're too early. Don't check */
  1127. spin_unlock_irqrestore(&dev->event_lock, flags);
  1128. return;
  1129. }
  1130. /* Potential stall - if we see that the flip has happened, assume a missed interrupt */
  1131. obj = work->pending_flip_obj;
  1132. if (INTEL_INFO(dev)->gen >= 4) {
  1133. int dspsurf = DSPSURF(intel_crtc->plane);
  1134. stall_detected = I915_READ(dspsurf) == obj->gtt_offset;
  1135. } else {
  1136. int dspaddr = DSPADDR(intel_crtc->plane);
  1137. stall_detected = I915_READ(dspaddr) == (obj->gtt_offset +
  1138. crtc->y * crtc->fb->pitches[0] +
  1139. crtc->x * crtc->fb->bits_per_pixel/8);
  1140. }
  1141. spin_unlock_irqrestore(&dev->event_lock, flags);
  1142. if (stall_detected) {
  1143. DRM_DEBUG_DRIVER("Pageflip stall detected\n");
  1144. intel_prepare_page_flip(dev, intel_crtc->plane);
  1145. }
  1146. }
  1147. static irqreturn_t i915_driver_irq_handler(DRM_IRQ_ARGS)
  1148. {
  1149. struct drm_device *dev = (struct drm_device *) arg;
  1150. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1151. struct drm_i915_master_private *master_priv;
  1152. u32 iir, new_iir;
  1153. u32 pipe_stats[I915_MAX_PIPES];
  1154. u32 vblank_status;
  1155. int vblank = 0;
  1156. unsigned long irqflags;
  1157. int irq_received;
  1158. int ret = IRQ_NONE, pipe;
  1159. bool blc_event = false;
  1160. atomic_inc(&dev_priv->irq_received);
  1161. iir = I915_READ(IIR);
  1162. if (INTEL_INFO(dev)->gen >= 4)
  1163. vblank_status = PIPE_START_VBLANK_INTERRUPT_STATUS;
  1164. else
  1165. vblank_status = PIPE_VBLANK_INTERRUPT_STATUS;
  1166. for (;;) {
  1167. irq_received = iir != 0;
  1168. /* Can't rely on pipestat interrupt bit in iir as it might
  1169. * have been cleared after the pipestat interrupt was received.
  1170. * It doesn't set the bit in iir again, but it still produces
  1171. * interrupts (for non-MSI).
  1172. */
  1173. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  1174. if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
  1175. i915_handle_error(dev, false);
  1176. for_each_pipe(pipe) {
  1177. int reg = PIPESTAT(pipe);
  1178. pipe_stats[pipe] = I915_READ(reg);
  1179. /*
  1180. * Clear the PIPE*STAT regs before the IIR
  1181. */
  1182. if (pipe_stats[pipe] & 0x8000ffff) {
  1183. if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
  1184. DRM_DEBUG_DRIVER("pipe %c underrun\n",
  1185. pipe_name(pipe));
  1186. I915_WRITE(reg, pipe_stats[pipe]);
  1187. irq_received = 1;
  1188. }
  1189. }
  1190. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  1191. if (!irq_received)
  1192. break;
  1193. ret = IRQ_HANDLED;
  1194. /* Consume port. Then clear IIR or we'll miss events */
  1195. if ((I915_HAS_HOTPLUG(dev)) &&
  1196. (iir & I915_DISPLAY_PORT_INTERRUPT)) {
  1197. u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
  1198. DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n",
  1199. hotplug_status);
  1200. if (hotplug_status & dev_priv->hotplug_supported_mask)
  1201. queue_work(dev_priv->wq,
  1202. &dev_priv->hotplug_work);
  1203. I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
  1204. I915_READ(PORT_HOTPLUG_STAT);
  1205. }
  1206. I915_WRITE(IIR, iir);
  1207. new_iir = I915_READ(IIR); /* Flush posted writes */
  1208. if (dev->primary->master) {
  1209. master_priv = dev->primary->master->driver_priv;
  1210. if (master_priv->sarea_priv)
  1211. master_priv->sarea_priv->last_dispatch =
  1212. READ_BREADCRUMB(dev_priv);
  1213. }
  1214. if (iir & I915_USER_INTERRUPT)
  1215. notify_ring(dev, &dev_priv->ring[RCS]);
  1216. if (iir & I915_BSD_USER_INTERRUPT)
  1217. notify_ring(dev, &dev_priv->ring[VCS]);
  1218. if (iir & I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT) {
  1219. intel_prepare_page_flip(dev, 0);
  1220. if (dev_priv->flip_pending_is_done)
  1221. intel_finish_page_flip_plane(dev, 0);
  1222. }
  1223. if (iir & I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT) {
  1224. intel_prepare_page_flip(dev, 1);
  1225. if (dev_priv->flip_pending_is_done)
  1226. intel_finish_page_flip_plane(dev, 1);
  1227. }
  1228. for_each_pipe(pipe) {
  1229. if (pipe_stats[pipe] & vblank_status &&
  1230. drm_handle_vblank(dev, pipe)) {
  1231. vblank++;
  1232. if (!dev_priv->flip_pending_is_done) {
  1233. i915_pageflip_stall_check(dev, pipe);
  1234. intel_finish_page_flip(dev, pipe);
  1235. }
  1236. }
  1237. if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
  1238. blc_event = true;
  1239. }
  1240. if (blc_event || (iir & I915_ASLE_INTERRUPT))
  1241. intel_opregion_asle_intr(dev);
  1242. /* With MSI, interrupts are only generated when iir
  1243. * transitions from zero to nonzero. If another bit got
  1244. * set while we were handling the existing iir bits, then
  1245. * we would never get another interrupt.
  1246. *
  1247. * This is fine on non-MSI as well, as if we hit this path
  1248. * we avoid exiting the interrupt handler only to generate
  1249. * another one.
  1250. *
  1251. * Note that for MSI this could cause a stray interrupt report
  1252. * if an interrupt landed in the time between writing IIR and
  1253. * the posting read. This should be rare enough to never
  1254. * trigger the 99% of 100,000 interrupts test for disabling
  1255. * stray interrupts.
  1256. */
  1257. iir = new_iir;
  1258. }
  1259. return ret;
  1260. }
  1261. static int i915_emit_irq(struct drm_device * dev)
  1262. {
  1263. drm_i915_private_t *dev_priv = dev->dev_private;
  1264. struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
  1265. i915_kernel_lost_context(dev);
  1266. DRM_DEBUG_DRIVER("\n");
  1267. dev_priv->counter++;
  1268. if (dev_priv->counter > 0x7FFFFFFFUL)
  1269. dev_priv->counter = 1;
  1270. if (master_priv->sarea_priv)
  1271. master_priv->sarea_priv->last_enqueue = dev_priv->counter;
  1272. if (BEGIN_LP_RING(4) == 0) {
  1273. OUT_RING(MI_STORE_DWORD_INDEX);
  1274. OUT_RING(I915_BREADCRUMB_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
  1275. OUT_RING(dev_priv->counter);
  1276. OUT_RING(MI_USER_INTERRUPT);
  1277. ADVANCE_LP_RING();
  1278. }
  1279. return dev_priv->counter;
  1280. }
  1281. static int i915_wait_irq(struct drm_device * dev, int irq_nr)
  1282. {
  1283. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1284. struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
  1285. int ret = 0;
  1286. struct intel_ring_buffer *ring = LP_RING(dev_priv);
  1287. DRM_DEBUG_DRIVER("irq_nr=%d breadcrumb=%d\n", irq_nr,
  1288. READ_BREADCRUMB(dev_priv));
  1289. if (READ_BREADCRUMB(dev_priv) >= irq_nr) {
  1290. if (master_priv->sarea_priv)
  1291. master_priv->sarea_priv->last_dispatch = READ_BREADCRUMB(dev_priv);
  1292. return 0;
  1293. }
  1294. if (master_priv->sarea_priv)
  1295. master_priv->sarea_priv->perf_boxes |= I915_BOX_WAIT;
  1296. if (ring->irq_get(ring)) {
  1297. DRM_WAIT_ON(ret, ring->irq_queue, 3 * DRM_HZ,
  1298. READ_BREADCRUMB(dev_priv) >= irq_nr);
  1299. ring->irq_put(ring);
  1300. } else if (wait_for(READ_BREADCRUMB(dev_priv) >= irq_nr, 3000))
  1301. ret = -EBUSY;
  1302. if (ret == -EBUSY) {
  1303. DRM_ERROR("EBUSY -- rec: %d emitted: %d\n",
  1304. READ_BREADCRUMB(dev_priv), (int)dev_priv->counter);
  1305. }
  1306. return ret;
  1307. }
  1308. /* Needs the lock as it touches the ring.
  1309. */
  1310. int i915_irq_emit(struct drm_device *dev, void *data,
  1311. struct drm_file *file_priv)
  1312. {
  1313. drm_i915_private_t *dev_priv = dev->dev_private;
  1314. drm_i915_irq_emit_t *emit = data;
  1315. int result;
  1316. if (!dev_priv || !LP_RING(dev_priv)->virtual_start) {
  1317. DRM_ERROR("called with no initialization\n");
  1318. return -EINVAL;
  1319. }
  1320. RING_LOCK_TEST_WITH_RETURN(dev, file_priv);
  1321. mutex_lock(&dev->struct_mutex);
  1322. result = i915_emit_irq(dev);
  1323. mutex_unlock(&dev->struct_mutex);
  1324. if (DRM_COPY_TO_USER(emit->irq_seq, &result, sizeof(int))) {
  1325. DRM_ERROR("copy_to_user\n");
  1326. return -EFAULT;
  1327. }
  1328. return 0;
  1329. }
  1330. /* Doesn't need the hardware lock.
  1331. */
  1332. int i915_irq_wait(struct drm_device *dev, void *data,
  1333. struct drm_file *file_priv)
  1334. {
  1335. drm_i915_private_t *dev_priv = dev->dev_private;
  1336. drm_i915_irq_wait_t *irqwait = data;
  1337. if (!dev_priv) {
  1338. DRM_ERROR("called with no initialization\n");
  1339. return -EINVAL;
  1340. }
  1341. return i915_wait_irq(dev, irqwait->irq_seq);
  1342. }
  1343. /* Called from drm generic code, passed 'crtc' which
  1344. * we use as a pipe index
  1345. */
  1346. static int i915_enable_vblank(struct drm_device *dev, int pipe)
  1347. {
  1348. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1349. unsigned long irqflags;
  1350. if (!i915_pipe_enabled(dev, pipe))
  1351. return -EINVAL;
  1352. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  1353. if (INTEL_INFO(dev)->gen >= 4)
  1354. i915_enable_pipestat(dev_priv, pipe,
  1355. PIPE_START_VBLANK_INTERRUPT_ENABLE);
  1356. else
  1357. i915_enable_pipestat(dev_priv, pipe,
  1358. PIPE_VBLANK_INTERRUPT_ENABLE);
  1359. /* maintain vblank delivery even in deep C-states */
  1360. if (dev_priv->info->gen == 3)
  1361. I915_WRITE(INSTPM, INSTPM_AGPBUSY_DIS << 16);
  1362. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  1363. return 0;
  1364. }
  1365. static int ironlake_enable_vblank(struct drm_device *dev, int pipe)
  1366. {
  1367. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1368. unsigned long irqflags;
  1369. if (!i915_pipe_enabled(dev, pipe))
  1370. return -EINVAL;
  1371. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  1372. ironlake_enable_display_irq(dev_priv, (pipe == 0) ?
  1373. DE_PIPEA_VBLANK : DE_PIPEB_VBLANK);
  1374. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  1375. return 0;
  1376. }
  1377. static int ivybridge_enable_vblank(struct drm_device *dev, int pipe)
  1378. {
  1379. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1380. unsigned long irqflags;
  1381. if (!i915_pipe_enabled(dev, pipe))
  1382. return -EINVAL;
  1383. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  1384. ironlake_enable_display_irq(dev_priv, (pipe == 0) ?
  1385. DE_PIPEA_VBLANK_IVB : DE_PIPEB_VBLANK_IVB);
  1386. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  1387. return 0;
  1388. }
  1389. static int valleyview_enable_vblank(struct drm_device *dev, int pipe)
  1390. {
  1391. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1392. unsigned long irqflags;
  1393. u32 dpfl, imr;
  1394. if (!i915_pipe_enabled(dev, pipe))
  1395. return -EINVAL;
  1396. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  1397. dpfl = I915_READ(VLV_DPFLIPSTAT);
  1398. imr = I915_READ(VLV_IMR);
  1399. if (pipe == 0) {
  1400. dpfl |= PIPEA_VBLANK_INT_EN;
  1401. imr &= ~I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT;
  1402. } else {
  1403. dpfl |= PIPEA_VBLANK_INT_EN;
  1404. imr &= ~I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT;
  1405. }
  1406. I915_WRITE(VLV_DPFLIPSTAT, dpfl);
  1407. I915_WRITE(VLV_IMR, imr);
  1408. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  1409. return 0;
  1410. }
  1411. /* Called from drm generic code, passed 'crtc' which
  1412. * we use as a pipe index
  1413. */
  1414. static void i915_disable_vblank(struct drm_device *dev, int pipe)
  1415. {
  1416. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1417. unsigned long irqflags;
  1418. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  1419. if (dev_priv->info->gen == 3)
  1420. I915_WRITE(INSTPM,
  1421. INSTPM_AGPBUSY_DIS << 16 | INSTPM_AGPBUSY_DIS);
  1422. i915_disable_pipestat(dev_priv, pipe,
  1423. PIPE_VBLANK_INTERRUPT_ENABLE |
  1424. PIPE_START_VBLANK_INTERRUPT_ENABLE);
  1425. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  1426. }
  1427. static void ironlake_disable_vblank(struct drm_device *dev, int pipe)
  1428. {
  1429. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1430. unsigned long irqflags;
  1431. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  1432. ironlake_disable_display_irq(dev_priv, (pipe == 0) ?
  1433. DE_PIPEA_VBLANK : DE_PIPEB_VBLANK);
  1434. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  1435. }
  1436. static void ivybridge_disable_vblank(struct drm_device *dev, int pipe)
  1437. {
  1438. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1439. unsigned long irqflags;
  1440. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  1441. ironlake_disable_display_irq(dev_priv, (pipe == 0) ?
  1442. DE_PIPEA_VBLANK_IVB : DE_PIPEB_VBLANK_IVB);
  1443. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  1444. }
  1445. static void valleyview_disable_vblank(struct drm_device *dev, int pipe)
  1446. {
  1447. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1448. unsigned long irqflags;
  1449. u32 dpfl, imr;
  1450. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  1451. dpfl = I915_READ(VLV_DPFLIPSTAT);
  1452. imr = I915_READ(VLV_IMR);
  1453. if (pipe == 0) {
  1454. dpfl &= ~PIPEA_VBLANK_INT_EN;
  1455. imr |= I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT;
  1456. } else {
  1457. dpfl &= ~PIPEB_VBLANK_INT_EN;
  1458. imr |= I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT;
  1459. }
  1460. I915_WRITE(VLV_IMR, imr);
  1461. I915_WRITE(VLV_DPFLIPSTAT, dpfl);
  1462. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  1463. }
  1464. /* Set the vblank monitor pipe
  1465. */
  1466. int i915_vblank_pipe_set(struct drm_device *dev, void *data,
  1467. struct drm_file *file_priv)
  1468. {
  1469. drm_i915_private_t *dev_priv = dev->dev_private;
  1470. if (!dev_priv) {
  1471. DRM_ERROR("called with no initialization\n");
  1472. return -EINVAL;
  1473. }
  1474. return 0;
  1475. }
  1476. int i915_vblank_pipe_get(struct drm_device *dev, void *data,
  1477. struct drm_file *file_priv)
  1478. {
  1479. drm_i915_private_t *dev_priv = dev->dev_private;
  1480. drm_i915_vblank_pipe_t *pipe = data;
  1481. if (!dev_priv) {
  1482. DRM_ERROR("called with no initialization\n");
  1483. return -EINVAL;
  1484. }
  1485. pipe->pipe = DRM_I915_VBLANK_PIPE_A | DRM_I915_VBLANK_PIPE_B;
  1486. return 0;
  1487. }
  1488. /**
  1489. * Schedule buffer swap at given vertical blank.
  1490. */
  1491. int i915_vblank_swap(struct drm_device *dev, void *data,
  1492. struct drm_file *file_priv)
  1493. {
  1494. /* The delayed swap mechanism was fundamentally racy, and has been
  1495. * removed. The model was that the client requested a delayed flip/swap
  1496. * from the kernel, then waited for vblank before continuing to perform
  1497. * rendering. The problem was that the kernel might wake the client
  1498. * up before it dispatched the vblank swap (since the lock has to be
  1499. * held while touching the ringbuffer), in which case the client would
  1500. * clear and start the next frame before the swap occurred, and
  1501. * flicker would occur in addition to likely missing the vblank.
  1502. *
  1503. * In the absence of this ioctl, userland falls back to a correct path
  1504. * of waiting for a vblank, then dispatching the swap on its own.
  1505. * Context switching to userland and back is plenty fast enough for
  1506. * meeting the requirements of vblank swapping.
  1507. */
  1508. return -EINVAL;
  1509. }
  1510. static u32
  1511. ring_last_seqno(struct intel_ring_buffer *ring)
  1512. {
  1513. return list_entry(ring->request_list.prev,
  1514. struct drm_i915_gem_request, list)->seqno;
  1515. }
  1516. static bool i915_hangcheck_ring_idle(struct intel_ring_buffer *ring, bool *err)
  1517. {
  1518. if (list_empty(&ring->request_list) ||
  1519. i915_seqno_passed(ring->get_seqno(ring), ring_last_seqno(ring))) {
  1520. /* Issue a wake-up to catch stuck h/w. */
  1521. if (ring->waiting_seqno && waitqueue_active(&ring->irq_queue)) {
  1522. DRM_ERROR("Hangcheck timer elapsed... %s idle [waiting on %d, at %d], missed IRQ?\n",
  1523. ring->name,
  1524. ring->waiting_seqno,
  1525. ring->get_seqno(ring));
  1526. wake_up_all(&ring->irq_queue);
  1527. *err = true;
  1528. }
  1529. return true;
  1530. }
  1531. return false;
  1532. }
  1533. static bool kick_ring(struct intel_ring_buffer *ring)
  1534. {
  1535. struct drm_device *dev = ring->dev;
  1536. struct drm_i915_private *dev_priv = dev->dev_private;
  1537. u32 tmp = I915_READ_CTL(ring);
  1538. if (tmp & RING_WAIT) {
  1539. DRM_ERROR("Kicking stuck wait on %s\n",
  1540. ring->name);
  1541. I915_WRITE_CTL(ring, tmp);
  1542. return true;
  1543. }
  1544. return false;
  1545. }
  1546. static bool i915_hangcheck_hung(struct drm_device *dev)
  1547. {
  1548. drm_i915_private_t *dev_priv = dev->dev_private;
  1549. if (dev_priv->hangcheck_count++ > 1) {
  1550. DRM_ERROR("Hangcheck timer elapsed... GPU hung\n");
  1551. i915_handle_error(dev, true);
  1552. if (!IS_GEN2(dev)) {
  1553. /* Is the chip hanging on a WAIT_FOR_EVENT?
  1554. * If so we can simply poke the RB_WAIT bit
  1555. * and break the hang. This should work on
  1556. * all but the second generation chipsets.
  1557. */
  1558. if (kick_ring(&dev_priv->ring[RCS]))
  1559. return false;
  1560. if (HAS_BSD(dev) && kick_ring(&dev_priv->ring[VCS]))
  1561. return false;
  1562. if (HAS_BLT(dev) && kick_ring(&dev_priv->ring[BCS]))
  1563. return false;
  1564. }
  1565. return true;
  1566. }
  1567. return false;
  1568. }
  1569. /**
  1570. * This is called when the chip hasn't reported back with completed
  1571. * batchbuffers in a long time. The first time this is called we simply record
  1572. * ACTHD. If ACTHD hasn't changed by the time the hangcheck timer elapses
  1573. * again, we assume the chip is wedged and try to fix it.
  1574. */
  1575. void i915_hangcheck_elapsed(unsigned long data)
  1576. {
  1577. struct drm_device *dev = (struct drm_device *)data;
  1578. drm_i915_private_t *dev_priv = dev->dev_private;
  1579. uint32_t acthd, instdone, instdone1, acthd_bsd, acthd_blt;
  1580. bool err = false;
  1581. if (!i915_enable_hangcheck)
  1582. return;
  1583. /* If all work is done then ACTHD clearly hasn't advanced. */
  1584. if (i915_hangcheck_ring_idle(&dev_priv->ring[RCS], &err) &&
  1585. i915_hangcheck_ring_idle(&dev_priv->ring[VCS], &err) &&
  1586. i915_hangcheck_ring_idle(&dev_priv->ring[BCS], &err)) {
  1587. if (err) {
  1588. if (i915_hangcheck_hung(dev))
  1589. return;
  1590. goto repeat;
  1591. }
  1592. dev_priv->hangcheck_count = 0;
  1593. return;
  1594. }
  1595. if (INTEL_INFO(dev)->gen < 4) {
  1596. instdone = I915_READ(INSTDONE);
  1597. instdone1 = 0;
  1598. } else {
  1599. instdone = I915_READ(INSTDONE_I965);
  1600. instdone1 = I915_READ(INSTDONE1);
  1601. }
  1602. acthd = intel_ring_get_active_head(&dev_priv->ring[RCS]);
  1603. acthd_bsd = HAS_BSD(dev) ?
  1604. intel_ring_get_active_head(&dev_priv->ring[VCS]) : 0;
  1605. acthd_blt = HAS_BLT(dev) ?
  1606. intel_ring_get_active_head(&dev_priv->ring[BCS]) : 0;
  1607. if (dev_priv->last_acthd == acthd &&
  1608. dev_priv->last_acthd_bsd == acthd_bsd &&
  1609. dev_priv->last_acthd_blt == acthd_blt &&
  1610. dev_priv->last_instdone == instdone &&
  1611. dev_priv->last_instdone1 == instdone1) {
  1612. if (i915_hangcheck_hung(dev))
  1613. return;
  1614. } else {
  1615. dev_priv->hangcheck_count = 0;
  1616. dev_priv->last_acthd = acthd;
  1617. dev_priv->last_acthd_bsd = acthd_bsd;
  1618. dev_priv->last_acthd_blt = acthd_blt;
  1619. dev_priv->last_instdone = instdone;
  1620. dev_priv->last_instdone1 = instdone1;
  1621. }
  1622. repeat:
  1623. /* Reset timer case chip hangs without another request being added */
  1624. mod_timer(&dev_priv->hangcheck_timer,
  1625. jiffies + msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD));
  1626. }
  1627. /* drm_dma.h hooks
  1628. */
  1629. static void ironlake_irq_preinstall(struct drm_device *dev)
  1630. {
  1631. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1632. atomic_set(&dev_priv->irq_received, 0);
  1633. INIT_WORK(&dev_priv->hotplug_work, i915_hotplug_work_func);
  1634. INIT_WORK(&dev_priv->error_work, i915_error_work_func);
  1635. if (IS_GEN6(dev) || IS_IVYBRIDGE(dev))
  1636. INIT_WORK(&dev_priv->rps_work, gen6_pm_rps_work);
  1637. I915_WRITE(HWSTAM, 0xeffe);
  1638. /* XXX hotplug from PCH */
  1639. I915_WRITE(DEIMR, 0xffffffff);
  1640. I915_WRITE(DEIER, 0x0);
  1641. POSTING_READ(DEIER);
  1642. /* and GT */
  1643. I915_WRITE(GTIMR, 0xffffffff);
  1644. I915_WRITE(GTIER, 0x0);
  1645. POSTING_READ(GTIER);
  1646. /* south display irq */
  1647. I915_WRITE(SDEIMR, 0xffffffff);
  1648. I915_WRITE(SDEIER, 0x0);
  1649. POSTING_READ(SDEIER);
  1650. }
  1651. static void valleyview_irq_preinstall(struct drm_device *dev)
  1652. {
  1653. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1654. int pipe;
  1655. atomic_set(&dev_priv->irq_received, 0);
  1656. INIT_WORK(&dev_priv->hotplug_work, i915_hotplug_work_func);
  1657. INIT_WORK(&dev_priv->error_work, i915_error_work_func);
  1658. /* VLV magic */
  1659. I915_WRITE(VLV_IMR, 0);
  1660. I915_WRITE(RING_IMR(RENDER_RING_BASE), 0);
  1661. I915_WRITE(RING_IMR(GEN6_BSD_RING_BASE), 0);
  1662. I915_WRITE(RING_IMR(BLT_RING_BASE), 0);
  1663. /* and GT */
  1664. I915_WRITE(GTIIR, I915_READ(GTIIR));
  1665. I915_WRITE(GTIIR, I915_READ(GTIIR));
  1666. I915_WRITE(GTIMR, 0xffffffff);
  1667. I915_WRITE(GTIER, 0x0);
  1668. POSTING_READ(GTIER);
  1669. I915_WRITE(DPINVGTT, 0xff);
  1670. I915_WRITE(PORT_HOTPLUG_EN, 0);
  1671. I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
  1672. for_each_pipe(pipe)
  1673. I915_WRITE(PIPESTAT(pipe), 0xffff);
  1674. I915_WRITE(VLV_IIR, 0xffffffff);
  1675. I915_WRITE(VLV_IMR, 0xffffffff);
  1676. I915_WRITE(VLV_IER, 0x0);
  1677. POSTING_READ(VLV_IER);
  1678. }
  1679. /*
  1680. * Enable digital hotplug on the PCH, and configure the DP short pulse
  1681. * duration to 2ms (which is the minimum in the Display Port spec)
  1682. *
  1683. * This register is the same on all known PCH chips.
  1684. */
  1685. static void ironlake_enable_pch_hotplug(struct drm_device *dev)
  1686. {
  1687. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1688. u32 hotplug;
  1689. hotplug = I915_READ(PCH_PORT_HOTPLUG);
  1690. hotplug &= ~(PORTD_PULSE_DURATION_MASK|PORTC_PULSE_DURATION_MASK|PORTB_PULSE_DURATION_MASK);
  1691. hotplug |= PORTD_HOTPLUG_ENABLE | PORTD_PULSE_DURATION_2ms;
  1692. hotplug |= PORTC_HOTPLUG_ENABLE | PORTC_PULSE_DURATION_2ms;
  1693. hotplug |= PORTB_HOTPLUG_ENABLE | PORTB_PULSE_DURATION_2ms;
  1694. I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
  1695. }
  1696. static int ironlake_irq_postinstall(struct drm_device *dev)
  1697. {
  1698. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1699. /* enable kind of interrupts always enabled */
  1700. u32 display_mask = DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT |
  1701. DE_PLANEA_FLIP_DONE | DE_PLANEB_FLIP_DONE;
  1702. u32 render_irqs;
  1703. u32 hotplug_mask;
  1704. DRM_INIT_WAITQUEUE(&dev_priv->ring[RCS].irq_queue);
  1705. if (HAS_BSD(dev))
  1706. DRM_INIT_WAITQUEUE(&dev_priv->ring[VCS].irq_queue);
  1707. if (HAS_BLT(dev))
  1708. DRM_INIT_WAITQUEUE(&dev_priv->ring[BCS].irq_queue);
  1709. dev_priv->vblank_pipe = DRM_I915_VBLANK_PIPE_A | DRM_I915_VBLANK_PIPE_B;
  1710. dev_priv->irq_mask = ~display_mask;
  1711. /* should always can generate irq */
  1712. I915_WRITE(DEIIR, I915_READ(DEIIR));
  1713. I915_WRITE(DEIMR, dev_priv->irq_mask);
  1714. I915_WRITE(DEIER, display_mask | DE_PIPEA_VBLANK | DE_PIPEB_VBLANK);
  1715. POSTING_READ(DEIER);
  1716. dev_priv->gt_irq_mask = ~0;
  1717. I915_WRITE(GTIIR, I915_READ(GTIIR));
  1718. I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
  1719. if (IS_GEN6(dev))
  1720. render_irqs =
  1721. GT_USER_INTERRUPT |
  1722. GEN6_BSD_USER_INTERRUPT |
  1723. GEN6_BLITTER_USER_INTERRUPT;
  1724. else
  1725. render_irqs =
  1726. GT_USER_INTERRUPT |
  1727. GT_PIPE_NOTIFY |
  1728. GT_BSD_USER_INTERRUPT;
  1729. I915_WRITE(GTIER, render_irqs);
  1730. POSTING_READ(GTIER);
  1731. if (HAS_PCH_CPT(dev)) {
  1732. hotplug_mask = (SDE_CRT_HOTPLUG_CPT |
  1733. SDE_PORTB_HOTPLUG_CPT |
  1734. SDE_PORTC_HOTPLUG_CPT |
  1735. SDE_PORTD_HOTPLUG_CPT);
  1736. } else {
  1737. hotplug_mask = (SDE_CRT_HOTPLUG |
  1738. SDE_PORTB_HOTPLUG |
  1739. SDE_PORTC_HOTPLUG |
  1740. SDE_PORTD_HOTPLUG |
  1741. SDE_AUX_MASK);
  1742. }
  1743. dev_priv->pch_irq_mask = ~hotplug_mask;
  1744. I915_WRITE(SDEIIR, I915_READ(SDEIIR));
  1745. I915_WRITE(SDEIMR, dev_priv->pch_irq_mask);
  1746. I915_WRITE(SDEIER, hotplug_mask);
  1747. POSTING_READ(SDEIER);
  1748. ironlake_enable_pch_hotplug(dev);
  1749. if (IS_IRONLAKE_M(dev)) {
  1750. /* Clear & enable PCU event interrupts */
  1751. I915_WRITE(DEIIR, DE_PCU_EVENT);
  1752. I915_WRITE(DEIER, I915_READ(DEIER) | DE_PCU_EVENT);
  1753. ironlake_enable_display_irq(dev_priv, DE_PCU_EVENT);
  1754. }
  1755. return 0;
  1756. }
  1757. static int ivybridge_irq_postinstall(struct drm_device *dev)
  1758. {
  1759. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1760. /* enable kind of interrupts always enabled */
  1761. u32 display_mask = DE_MASTER_IRQ_CONTROL | DE_GSE_IVB |
  1762. DE_PCH_EVENT_IVB | DE_PLANEA_FLIP_DONE_IVB |
  1763. DE_PLANEB_FLIP_DONE_IVB;
  1764. u32 render_irqs;
  1765. u32 hotplug_mask;
  1766. DRM_INIT_WAITQUEUE(&dev_priv->ring[RCS].irq_queue);
  1767. if (HAS_BSD(dev))
  1768. DRM_INIT_WAITQUEUE(&dev_priv->ring[VCS].irq_queue);
  1769. if (HAS_BLT(dev))
  1770. DRM_INIT_WAITQUEUE(&dev_priv->ring[BCS].irq_queue);
  1771. dev_priv->vblank_pipe = DRM_I915_VBLANK_PIPE_A | DRM_I915_VBLANK_PIPE_B;
  1772. dev_priv->irq_mask = ~display_mask;
  1773. /* should always can generate irq */
  1774. I915_WRITE(DEIIR, I915_READ(DEIIR));
  1775. I915_WRITE(DEIMR, dev_priv->irq_mask);
  1776. I915_WRITE(DEIER, display_mask | DE_PIPEA_VBLANK_IVB |
  1777. DE_PIPEB_VBLANK_IVB);
  1778. POSTING_READ(DEIER);
  1779. dev_priv->gt_irq_mask = ~0;
  1780. I915_WRITE(GTIIR, I915_READ(GTIIR));
  1781. I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
  1782. render_irqs = GT_USER_INTERRUPT | GEN6_BSD_USER_INTERRUPT |
  1783. GEN6_BLITTER_USER_INTERRUPT;
  1784. I915_WRITE(GTIER, render_irqs);
  1785. POSTING_READ(GTIER);
  1786. hotplug_mask = (SDE_CRT_HOTPLUG_CPT |
  1787. SDE_PORTB_HOTPLUG_CPT |
  1788. SDE_PORTC_HOTPLUG_CPT |
  1789. SDE_PORTD_HOTPLUG_CPT);
  1790. dev_priv->pch_irq_mask = ~hotplug_mask;
  1791. I915_WRITE(SDEIIR, I915_READ(SDEIIR));
  1792. I915_WRITE(SDEIMR, dev_priv->pch_irq_mask);
  1793. I915_WRITE(SDEIER, hotplug_mask);
  1794. POSTING_READ(SDEIER);
  1795. ironlake_enable_pch_hotplug(dev);
  1796. return 0;
  1797. }
  1798. static int valleyview_irq_postinstall(struct drm_device *dev)
  1799. {
  1800. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1801. u32 render_irqs;
  1802. u32 enable_mask;
  1803. u32 hotplug_en = I915_READ(PORT_HOTPLUG_EN);
  1804. u16 msid;
  1805. enable_mask = I915_DISPLAY_PORT_INTERRUPT;
  1806. enable_mask |= I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT |
  1807. I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT;
  1808. dev_priv->irq_mask = ~enable_mask;
  1809. DRM_INIT_WAITQUEUE(&dev_priv->ring[RCS].irq_queue);
  1810. DRM_INIT_WAITQUEUE(&dev_priv->ring[VCS].irq_queue);
  1811. DRM_INIT_WAITQUEUE(&dev_priv->ring[BCS].irq_queue);
  1812. dev_priv->pipestat[0] = 0;
  1813. dev_priv->pipestat[1] = 0;
  1814. dev_priv->vblank_pipe = DRM_I915_VBLANK_PIPE_A | DRM_I915_VBLANK_PIPE_B;
  1815. /* Hack for broken MSIs on VLV */
  1816. pci_write_config_dword(dev_priv->dev->pdev, 0x94, 0xfee00000);
  1817. pci_read_config_word(dev->pdev, 0x98, &msid);
  1818. msid &= 0xff; /* mask out delivery bits */
  1819. msid |= (1<<14);
  1820. pci_write_config_word(dev_priv->dev->pdev, 0x98, msid);
  1821. I915_WRITE(VLV_IMR, dev_priv->irq_mask);
  1822. I915_WRITE(VLV_IER, enable_mask);
  1823. I915_WRITE(VLV_IIR, 0xffffffff);
  1824. I915_WRITE(PIPESTAT(0), 0xffff);
  1825. I915_WRITE(PIPESTAT(1), 0xffff);
  1826. POSTING_READ(VLV_IER);
  1827. I915_WRITE(VLV_IIR, 0xffffffff);
  1828. I915_WRITE(VLV_IIR, 0xffffffff);
  1829. render_irqs = GT_GEN6_BLT_FLUSHDW_NOTIFY_INTERRUPT |
  1830. GT_GEN6_BLT_CS_ERROR_INTERRUPT |
  1831. GT_GEN6_BLT_USER_INTERRUPT |
  1832. GT_GEN6_BSD_USER_INTERRUPT |
  1833. GT_GEN6_BSD_CS_ERROR_INTERRUPT |
  1834. GT_GEN7_L3_PARITY_ERROR_INTERRUPT |
  1835. GT_PIPE_NOTIFY |
  1836. GT_RENDER_CS_ERROR_INTERRUPT |
  1837. GT_SYNC_STATUS |
  1838. GT_USER_INTERRUPT;
  1839. dev_priv->gt_irq_mask = ~render_irqs;
  1840. I915_WRITE(GTIIR, I915_READ(GTIIR));
  1841. I915_WRITE(GTIIR, I915_READ(GTIIR));
  1842. I915_WRITE(GTIMR, 0);
  1843. I915_WRITE(GTIER, render_irqs);
  1844. POSTING_READ(GTIER);
  1845. /* ack & enable invalid PTE error interrupts */
  1846. #if 0 /* FIXME: add support to irq handler for checking these bits */
  1847. I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK);
  1848. I915_WRITE(DPINVGTT, DPINVGTT_EN_MASK);
  1849. #endif
  1850. I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE);
  1851. #if 0 /* FIXME: check register definitions; some have moved */
  1852. /* Note HDMI and DP share bits */
  1853. if (dev_priv->hotplug_supported_mask & HDMIB_HOTPLUG_INT_STATUS)
  1854. hotplug_en |= HDMIB_HOTPLUG_INT_EN;
  1855. if (dev_priv->hotplug_supported_mask & HDMIC_HOTPLUG_INT_STATUS)
  1856. hotplug_en |= HDMIC_HOTPLUG_INT_EN;
  1857. if (dev_priv->hotplug_supported_mask & HDMID_HOTPLUG_INT_STATUS)
  1858. hotplug_en |= HDMID_HOTPLUG_INT_EN;
  1859. if (dev_priv->hotplug_supported_mask & SDVOC_HOTPLUG_INT_STATUS)
  1860. hotplug_en |= SDVOC_HOTPLUG_INT_EN;
  1861. if (dev_priv->hotplug_supported_mask & SDVOB_HOTPLUG_INT_STATUS)
  1862. hotplug_en |= SDVOB_HOTPLUG_INT_EN;
  1863. if (dev_priv->hotplug_supported_mask & CRT_HOTPLUG_INT_STATUS) {
  1864. hotplug_en |= CRT_HOTPLUG_INT_EN;
  1865. hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50;
  1866. }
  1867. #endif
  1868. I915_WRITE(PORT_HOTPLUG_EN, hotplug_en);
  1869. return 0;
  1870. }
  1871. static void i915_driver_irq_preinstall(struct drm_device * dev)
  1872. {
  1873. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1874. int pipe;
  1875. atomic_set(&dev_priv->irq_received, 0);
  1876. INIT_WORK(&dev_priv->hotplug_work, i915_hotplug_work_func);
  1877. INIT_WORK(&dev_priv->error_work, i915_error_work_func);
  1878. if (I915_HAS_HOTPLUG(dev)) {
  1879. I915_WRITE(PORT_HOTPLUG_EN, 0);
  1880. I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
  1881. }
  1882. I915_WRITE(HWSTAM, 0xeffe);
  1883. for_each_pipe(pipe)
  1884. I915_WRITE(PIPESTAT(pipe), 0);
  1885. I915_WRITE(IMR, 0xffffffff);
  1886. I915_WRITE(IER, 0x0);
  1887. POSTING_READ(IER);
  1888. }
  1889. /*
  1890. * Must be called after intel_modeset_init or hotplug interrupts won't be
  1891. * enabled correctly.
  1892. */
  1893. static int i915_driver_irq_postinstall(struct drm_device *dev)
  1894. {
  1895. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1896. u32 enable_mask = I915_INTERRUPT_ENABLE_FIX | I915_INTERRUPT_ENABLE_VAR;
  1897. u32 error_mask;
  1898. dev_priv->vblank_pipe = DRM_I915_VBLANK_PIPE_A | DRM_I915_VBLANK_PIPE_B;
  1899. /* Unmask the interrupts that we always want on. */
  1900. dev_priv->irq_mask = ~I915_INTERRUPT_ENABLE_FIX;
  1901. dev_priv->pipestat[0] = 0;
  1902. dev_priv->pipestat[1] = 0;
  1903. if (I915_HAS_HOTPLUG(dev)) {
  1904. /* Enable in IER... */
  1905. enable_mask |= I915_DISPLAY_PORT_INTERRUPT;
  1906. /* and unmask in IMR */
  1907. dev_priv->irq_mask &= ~I915_DISPLAY_PORT_INTERRUPT;
  1908. }
  1909. /*
  1910. * Enable some error detection, note the instruction error mask
  1911. * bit is reserved, so we leave it masked.
  1912. */
  1913. if (IS_G4X(dev)) {
  1914. error_mask = ~(GM45_ERROR_PAGE_TABLE |
  1915. GM45_ERROR_MEM_PRIV |
  1916. GM45_ERROR_CP_PRIV |
  1917. I915_ERROR_MEMORY_REFRESH);
  1918. } else {
  1919. error_mask = ~(I915_ERROR_PAGE_TABLE |
  1920. I915_ERROR_MEMORY_REFRESH);
  1921. }
  1922. I915_WRITE(EMR, error_mask);
  1923. I915_WRITE(IMR, dev_priv->irq_mask);
  1924. I915_WRITE(IER, enable_mask);
  1925. POSTING_READ(IER);
  1926. if (I915_HAS_HOTPLUG(dev)) {
  1927. u32 hotplug_en = I915_READ(PORT_HOTPLUG_EN);
  1928. /* Note HDMI and DP share bits */
  1929. if (dev_priv->hotplug_supported_mask & HDMIB_HOTPLUG_INT_STATUS)
  1930. hotplug_en |= HDMIB_HOTPLUG_INT_EN;
  1931. if (dev_priv->hotplug_supported_mask & HDMIC_HOTPLUG_INT_STATUS)
  1932. hotplug_en |= HDMIC_HOTPLUG_INT_EN;
  1933. if (dev_priv->hotplug_supported_mask & HDMID_HOTPLUG_INT_STATUS)
  1934. hotplug_en |= HDMID_HOTPLUG_INT_EN;
  1935. if (dev_priv->hotplug_supported_mask & SDVOC_HOTPLUG_INT_STATUS)
  1936. hotplug_en |= SDVOC_HOTPLUG_INT_EN;
  1937. if (dev_priv->hotplug_supported_mask & SDVOB_HOTPLUG_INT_STATUS)
  1938. hotplug_en |= SDVOB_HOTPLUG_INT_EN;
  1939. if (dev_priv->hotplug_supported_mask & CRT_HOTPLUG_INT_STATUS) {
  1940. hotplug_en |= CRT_HOTPLUG_INT_EN;
  1941. /* Programming the CRT detection parameters tends
  1942. to generate a spurious hotplug event about three
  1943. seconds later. So just do it once.
  1944. */
  1945. if (IS_G4X(dev))
  1946. hotplug_en |= CRT_HOTPLUG_ACTIVATION_PERIOD_64;
  1947. hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50;
  1948. }
  1949. /* Ignore TV since it's buggy */
  1950. I915_WRITE(PORT_HOTPLUG_EN, hotplug_en);
  1951. }
  1952. intel_opregion_enable_asle(dev);
  1953. return 0;
  1954. }
  1955. static void valleyview_irq_uninstall(struct drm_device *dev)
  1956. {
  1957. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1958. int pipe;
  1959. if (!dev_priv)
  1960. return;
  1961. dev_priv->vblank_pipe = 0;
  1962. for_each_pipe(pipe)
  1963. I915_WRITE(PIPESTAT(pipe), 0xffff);
  1964. I915_WRITE(HWSTAM, 0xffffffff);
  1965. I915_WRITE(PORT_HOTPLUG_EN, 0);
  1966. I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
  1967. for_each_pipe(pipe)
  1968. I915_WRITE(PIPESTAT(pipe), 0xffff);
  1969. I915_WRITE(VLV_IIR, 0xffffffff);
  1970. I915_WRITE(VLV_IMR, 0xffffffff);
  1971. I915_WRITE(VLV_IER, 0x0);
  1972. POSTING_READ(VLV_IER);
  1973. }
  1974. static void ironlake_irq_uninstall(struct drm_device *dev)
  1975. {
  1976. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1977. if (!dev_priv)
  1978. return;
  1979. dev_priv->vblank_pipe = 0;
  1980. I915_WRITE(HWSTAM, 0xffffffff);
  1981. I915_WRITE(DEIMR, 0xffffffff);
  1982. I915_WRITE(DEIER, 0x0);
  1983. I915_WRITE(DEIIR, I915_READ(DEIIR));
  1984. I915_WRITE(GTIMR, 0xffffffff);
  1985. I915_WRITE(GTIER, 0x0);
  1986. I915_WRITE(GTIIR, I915_READ(GTIIR));
  1987. I915_WRITE(SDEIMR, 0xffffffff);
  1988. I915_WRITE(SDEIER, 0x0);
  1989. I915_WRITE(SDEIIR, I915_READ(SDEIIR));
  1990. }
  1991. static void i915_driver_irq_uninstall(struct drm_device * dev)
  1992. {
  1993. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1994. int pipe;
  1995. if (!dev_priv)
  1996. return;
  1997. dev_priv->vblank_pipe = 0;
  1998. if (I915_HAS_HOTPLUG(dev)) {
  1999. I915_WRITE(PORT_HOTPLUG_EN, 0);
  2000. I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
  2001. }
  2002. I915_WRITE(HWSTAM, 0xffffffff);
  2003. for_each_pipe(pipe)
  2004. I915_WRITE(PIPESTAT(pipe), 0);
  2005. I915_WRITE(IMR, 0xffffffff);
  2006. I915_WRITE(IER, 0x0);
  2007. for_each_pipe(pipe)
  2008. I915_WRITE(PIPESTAT(pipe),
  2009. I915_READ(PIPESTAT(pipe)) & 0x8000ffff);
  2010. I915_WRITE(IIR, I915_READ(IIR));
  2011. }
  2012. void intel_irq_init(struct drm_device *dev)
  2013. {
  2014. dev->driver->get_vblank_counter = i915_get_vblank_counter;
  2015. dev->max_vblank_count = 0xffffff; /* only 24 bits of frame count */
  2016. if (IS_G4X(dev) || IS_GEN5(dev) || IS_GEN6(dev) || IS_IVYBRIDGE(dev) ||
  2017. IS_VALLEYVIEW(dev)) {
  2018. dev->max_vblank_count = 0xffffffff; /* full 32 bit counter */
  2019. dev->driver->get_vblank_counter = gm45_get_vblank_counter;
  2020. }
  2021. if (drm_core_check_feature(dev, DRIVER_MODESET))
  2022. dev->driver->get_vblank_timestamp = i915_get_vblank_timestamp;
  2023. else
  2024. dev->driver->get_vblank_timestamp = NULL;
  2025. dev->driver->get_scanout_position = i915_get_crtc_scanoutpos;
  2026. if (IS_VALLEYVIEW(dev)) {
  2027. dev->driver->irq_handler = valleyview_irq_handler;
  2028. dev->driver->irq_preinstall = valleyview_irq_preinstall;
  2029. dev->driver->irq_postinstall = valleyview_irq_postinstall;
  2030. dev->driver->irq_uninstall = valleyview_irq_uninstall;
  2031. dev->driver->enable_vblank = valleyview_enable_vblank;
  2032. dev->driver->disable_vblank = valleyview_disable_vblank;
  2033. } else if (IS_IVYBRIDGE(dev)) {
  2034. /* Share pre & uninstall handlers with ILK/SNB */
  2035. dev->driver->irq_handler = ivybridge_irq_handler;
  2036. dev->driver->irq_preinstall = ironlake_irq_preinstall;
  2037. dev->driver->irq_postinstall = ivybridge_irq_postinstall;
  2038. dev->driver->irq_uninstall = ironlake_irq_uninstall;
  2039. dev->driver->enable_vblank = ivybridge_enable_vblank;
  2040. dev->driver->disable_vblank = ivybridge_disable_vblank;
  2041. } else if (HAS_PCH_SPLIT(dev)) {
  2042. dev->driver->irq_handler = ironlake_irq_handler;
  2043. dev->driver->irq_preinstall = ironlake_irq_preinstall;
  2044. dev->driver->irq_postinstall = ironlake_irq_postinstall;
  2045. dev->driver->irq_uninstall = ironlake_irq_uninstall;
  2046. dev->driver->enable_vblank = ironlake_enable_vblank;
  2047. dev->driver->disable_vblank = ironlake_disable_vblank;
  2048. } else {
  2049. dev->driver->irq_preinstall = i915_driver_irq_preinstall;
  2050. dev->driver->irq_postinstall = i915_driver_irq_postinstall;
  2051. dev->driver->irq_uninstall = i915_driver_irq_uninstall;
  2052. dev->driver->irq_handler = i915_driver_irq_handler;
  2053. dev->driver->enable_vblank = i915_enable_vblank;
  2054. dev->driver->disable_vblank = i915_disable_vblank;
  2055. }
  2056. }