sba_iommu.c 56 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137
  1. /*
  2. ** IA64 System Bus Adapter (SBA) I/O MMU manager
  3. **
  4. ** (c) Copyright 2002-2005 Alex Williamson
  5. ** (c) Copyright 2002-2003 Grant Grundler
  6. ** (c) Copyright 2002-2005 Hewlett-Packard Company
  7. **
  8. ** Portions (c) 2000 Grant Grundler (from parisc I/O MMU code)
  9. ** Portions (c) 1999 Dave S. Miller (from sparc64 I/O MMU code)
  10. **
  11. ** This program is free software; you can redistribute it and/or modify
  12. ** it under the terms of the GNU General Public License as published by
  13. ** the Free Software Foundation; either version 2 of the License, or
  14. ** (at your option) any later version.
  15. **
  16. **
  17. ** This module initializes the IOC (I/O Controller) found on HP
  18. ** McKinley machines and their successors.
  19. **
  20. */
  21. #include <linux/config.h>
  22. #include <linux/types.h>
  23. #include <linux/kernel.h>
  24. #include <linux/module.h>
  25. #include <linux/spinlock.h>
  26. #include <linux/slab.h>
  27. #include <linux/init.h>
  28. #include <linux/mm.h>
  29. #include <linux/string.h>
  30. #include <linux/pci.h>
  31. #include <linux/proc_fs.h>
  32. #include <linux/seq_file.h>
  33. #include <linux/acpi.h>
  34. #include <linux/efi.h>
  35. #include <linux/nodemask.h>
  36. #include <linux/bitops.h> /* hweight64() */
  37. #include <asm/delay.h> /* ia64_get_itc() */
  38. #include <asm/io.h>
  39. #include <asm/page.h> /* PAGE_OFFSET */
  40. #include <asm/dma.h>
  41. #include <asm/system.h> /* wmb() */
  42. #include <asm/acpi-ext.h>
  43. #define PFX "IOC: "
  44. /*
  45. ** Enabling timing search of the pdir resource map. Output in /proc.
  46. ** Disabled by default to optimize performance.
  47. */
  48. #undef PDIR_SEARCH_TIMING
  49. /*
  50. ** This option allows cards capable of 64bit DMA to bypass the IOMMU. If
  51. ** not defined, all DMA will be 32bit and go through the TLB.
  52. ** There's potentially a conflict in the bio merge code with us
  53. ** advertising an iommu, but then bypassing it. Since I/O MMU bypassing
  54. ** appears to give more performance than bio-level virtual merging, we'll
  55. ** do the former for now. NOTE: BYPASS_SG also needs to be undef'd to
  56. ** completely restrict DMA to the IOMMU.
  57. */
  58. #define ALLOW_IOV_BYPASS
  59. /*
  60. ** This option specifically allows/disallows bypassing scatterlists with
  61. ** multiple entries. Coalescing these entries can allow better DMA streaming
  62. ** and in some cases shows better performance than entirely bypassing the
  63. ** IOMMU. Performance increase on the order of 1-2% sequential output/input
  64. ** using bonnie++ on a RAID0 MD device (sym2 & mpt).
  65. */
  66. #undef ALLOW_IOV_BYPASS_SG
  67. /*
  68. ** If a device prefetches beyond the end of a valid pdir entry, it will cause
  69. ** a hard failure, ie. MCA. Version 3.0 and later of the zx1 LBA should
  70. ** disconnect on 4k boundaries and prevent such issues. If the device is
  71. ** particularly agressive, this option will keep the entire pdir valid such
  72. ** that prefetching will hit a valid address. This could severely impact
  73. ** error containment, and is therefore off by default. The page that is
  74. ** used for spill-over is poisoned, so that should help debugging somewhat.
  75. */
  76. #undef FULL_VALID_PDIR
  77. #define ENABLE_MARK_CLEAN
  78. /*
  79. ** The number of debug flags is a clue - this code is fragile. NOTE: since
  80. ** tightening the use of res_lock the resource bitmap and actual pdir are no
  81. ** longer guaranteed to stay in sync. The sanity checking code isn't going to
  82. ** like that.
  83. */
  84. #undef DEBUG_SBA_INIT
  85. #undef DEBUG_SBA_RUN
  86. #undef DEBUG_SBA_RUN_SG
  87. #undef DEBUG_SBA_RESOURCE
  88. #undef ASSERT_PDIR_SANITY
  89. #undef DEBUG_LARGE_SG_ENTRIES
  90. #undef DEBUG_BYPASS
  91. #if defined(FULL_VALID_PDIR) && defined(ASSERT_PDIR_SANITY)
  92. #error FULL_VALID_PDIR and ASSERT_PDIR_SANITY are mutually exclusive
  93. #endif
  94. #define SBA_INLINE __inline__
  95. /* #define SBA_INLINE */
  96. #ifdef DEBUG_SBA_INIT
  97. #define DBG_INIT(x...) printk(x)
  98. #else
  99. #define DBG_INIT(x...)
  100. #endif
  101. #ifdef DEBUG_SBA_RUN
  102. #define DBG_RUN(x...) printk(x)
  103. #else
  104. #define DBG_RUN(x...)
  105. #endif
  106. #ifdef DEBUG_SBA_RUN_SG
  107. #define DBG_RUN_SG(x...) printk(x)
  108. #else
  109. #define DBG_RUN_SG(x...)
  110. #endif
  111. #ifdef DEBUG_SBA_RESOURCE
  112. #define DBG_RES(x...) printk(x)
  113. #else
  114. #define DBG_RES(x...)
  115. #endif
  116. #ifdef DEBUG_BYPASS
  117. #define DBG_BYPASS(x...) printk(x)
  118. #else
  119. #define DBG_BYPASS(x...)
  120. #endif
  121. #ifdef ASSERT_PDIR_SANITY
  122. #define ASSERT(expr) \
  123. if(!(expr)) { \
  124. printk( "\n" __FILE__ ":%d: Assertion " #expr " failed!\n",__LINE__); \
  125. panic(#expr); \
  126. }
  127. #else
  128. #define ASSERT(expr)
  129. #endif
  130. /*
  131. ** The number of pdir entries to "free" before issuing
  132. ** a read to PCOM register to flush out PCOM writes.
  133. ** Interacts with allocation granularity (ie 4 or 8 entries
  134. ** allocated and free'd/purged at a time might make this
  135. ** less interesting).
  136. */
  137. #define DELAYED_RESOURCE_CNT 64
  138. #define ZX1_IOC_ID ((PCI_DEVICE_ID_HP_ZX1_IOC << 16) | PCI_VENDOR_ID_HP)
  139. #define ZX2_IOC_ID ((PCI_DEVICE_ID_HP_ZX2_IOC << 16) | PCI_VENDOR_ID_HP)
  140. #define REO_IOC_ID ((PCI_DEVICE_ID_HP_REO_IOC << 16) | PCI_VENDOR_ID_HP)
  141. #define SX1000_IOC_ID ((PCI_DEVICE_ID_HP_SX1000_IOC << 16) | PCI_VENDOR_ID_HP)
  142. #define ZX1_IOC_OFFSET 0x1000 /* ACPI reports SBA, we want IOC */
  143. #define IOC_FUNC_ID 0x000
  144. #define IOC_FCLASS 0x008 /* function class, bist, header, rev... */
  145. #define IOC_IBASE 0x300 /* IO TLB */
  146. #define IOC_IMASK 0x308
  147. #define IOC_PCOM 0x310
  148. #define IOC_TCNFG 0x318
  149. #define IOC_PDIR_BASE 0x320
  150. #define IOC_ROPE0_CFG 0x500
  151. #define IOC_ROPE_AO 0x10 /* Allow "Relaxed Ordering" */
  152. /* AGP GART driver looks for this */
  153. #define ZX1_SBA_IOMMU_COOKIE 0x0000badbadc0ffeeUL
  154. /*
  155. ** The zx1 IOC supports 4/8/16/64KB page sizes (see TCNFG register)
  156. **
  157. ** Some IOCs (sx1000) can run at the above pages sizes, but are
  158. ** really only supported using the IOC at a 4k page size.
  159. **
  160. ** iovp_size could only be greater than PAGE_SIZE if we are
  161. ** confident the drivers really only touch the next physical
  162. ** page iff that driver instance owns it.
  163. */
  164. static unsigned long iovp_size;
  165. static unsigned long iovp_shift;
  166. static unsigned long iovp_mask;
  167. struct ioc {
  168. void __iomem *ioc_hpa; /* I/O MMU base address */
  169. char *res_map; /* resource map, bit == pdir entry */
  170. u64 *pdir_base; /* physical base address */
  171. unsigned long ibase; /* pdir IOV Space base */
  172. unsigned long imask; /* pdir IOV Space mask */
  173. unsigned long *res_hint; /* next avail IOVP - circular search */
  174. unsigned long dma_mask;
  175. spinlock_t res_lock; /* protects the resource bitmap, but must be held when */
  176. /* clearing pdir to prevent races with allocations. */
  177. unsigned int res_bitshift; /* from the RIGHT! */
  178. unsigned int res_size; /* size of resource map in bytes */
  179. #ifdef CONFIG_NUMA
  180. unsigned int node; /* node where this IOC lives */
  181. #endif
  182. #if DELAYED_RESOURCE_CNT > 0
  183. spinlock_t saved_lock; /* may want to try to get this on a separate cacheline */
  184. /* than res_lock for bigger systems. */
  185. int saved_cnt;
  186. struct sba_dma_pair {
  187. dma_addr_t iova;
  188. size_t size;
  189. } saved[DELAYED_RESOURCE_CNT];
  190. #endif
  191. #ifdef PDIR_SEARCH_TIMING
  192. #define SBA_SEARCH_SAMPLE 0x100
  193. unsigned long avg_search[SBA_SEARCH_SAMPLE];
  194. unsigned long avg_idx; /* current index into avg_search */
  195. #endif
  196. /* Stuff we don't need in performance path */
  197. struct ioc *next; /* list of IOC's in system */
  198. acpi_handle handle; /* for multiple IOC's */
  199. const char *name;
  200. unsigned int func_id;
  201. unsigned int rev; /* HW revision of chip */
  202. u32 iov_size;
  203. unsigned int pdir_size; /* in bytes, determined by IOV Space size */
  204. struct pci_dev *sac_only_dev;
  205. };
  206. static struct ioc *ioc_list;
  207. static int reserve_sba_gart = 1;
  208. static SBA_INLINE void sba_mark_invalid(struct ioc *, dma_addr_t, size_t);
  209. static SBA_INLINE void sba_free_range(struct ioc *, dma_addr_t, size_t);
  210. #define sba_sg_address(sg) (page_address((sg)->page) + (sg)->offset)
  211. #ifdef FULL_VALID_PDIR
  212. static u64 prefetch_spill_page;
  213. #endif
  214. #ifdef CONFIG_PCI
  215. # define GET_IOC(dev) (((dev)->bus == &pci_bus_type) \
  216. ? ((struct ioc *) PCI_CONTROLLER(to_pci_dev(dev))->iommu) : NULL)
  217. #else
  218. # define GET_IOC(dev) NULL
  219. #endif
  220. /*
  221. ** DMA_CHUNK_SIZE is used by the SCSI mid-layer to break up
  222. ** (or rather not merge) DMA's into managable chunks.
  223. ** On parisc, this is more of the software/tuning constraint
  224. ** rather than the HW. I/O MMU allocation alogorithms can be
  225. ** faster with smaller size is (to some degree).
  226. */
  227. #define DMA_CHUNK_SIZE (BITS_PER_LONG*iovp_size)
  228. #define ROUNDUP(x,y) ((x + ((y)-1)) & ~((y)-1))
  229. /************************************
  230. ** SBA register read and write support
  231. **
  232. ** BE WARNED: register writes are posted.
  233. ** (ie follow writes which must reach HW with a read)
  234. **
  235. */
  236. #define READ_REG(addr) __raw_readq(addr)
  237. #define WRITE_REG(val, addr) __raw_writeq(val, addr)
  238. #ifdef DEBUG_SBA_INIT
  239. /**
  240. * sba_dump_tlb - debugging only - print IOMMU operating parameters
  241. * @hpa: base address of the IOMMU
  242. *
  243. * Print the size/location of the IO MMU PDIR.
  244. */
  245. static void
  246. sba_dump_tlb(char *hpa)
  247. {
  248. DBG_INIT("IO TLB at 0x%p\n", (void *)hpa);
  249. DBG_INIT("IOC_IBASE : %016lx\n", READ_REG(hpa+IOC_IBASE));
  250. DBG_INIT("IOC_IMASK : %016lx\n", READ_REG(hpa+IOC_IMASK));
  251. DBG_INIT("IOC_TCNFG : %016lx\n", READ_REG(hpa+IOC_TCNFG));
  252. DBG_INIT("IOC_PDIR_BASE: %016lx\n", READ_REG(hpa+IOC_PDIR_BASE));
  253. DBG_INIT("\n");
  254. }
  255. #endif
  256. #ifdef ASSERT_PDIR_SANITY
  257. /**
  258. * sba_dump_pdir_entry - debugging only - print one IOMMU PDIR entry
  259. * @ioc: IO MMU structure which owns the pdir we are interested in.
  260. * @msg: text to print ont the output line.
  261. * @pide: pdir index.
  262. *
  263. * Print one entry of the IO MMU PDIR in human readable form.
  264. */
  265. static void
  266. sba_dump_pdir_entry(struct ioc *ioc, char *msg, uint pide)
  267. {
  268. /* start printing from lowest pde in rval */
  269. u64 *ptr = &ioc->pdir_base[pide & ~(BITS_PER_LONG - 1)];
  270. unsigned long *rptr = (unsigned long *) &ioc->res_map[(pide >>3) & -sizeof(unsigned long)];
  271. uint rcnt;
  272. printk(KERN_DEBUG "SBA: %s rp %p bit %d rval 0x%lx\n",
  273. msg, rptr, pide & (BITS_PER_LONG - 1), *rptr);
  274. rcnt = 0;
  275. while (rcnt < BITS_PER_LONG) {
  276. printk(KERN_DEBUG "%s %2d %p %016Lx\n",
  277. (rcnt == (pide & (BITS_PER_LONG - 1)))
  278. ? " -->" : " ",
  279. rcnt, ptr, (unsigned long long) *ptr );
  280. rcnt++;
  281. ptr++;
  282. }
  283. printk(KERN_DEBUG "%s", msg);
  284. }
  285. /**
  286. * sba_check_pdir - debugging only - consistency checker
  287. * @ioc: IO MMU structure which owns the pdir we are interested in.
  288. * @msg: text to print ont the output line.
  289. *
  290. * Verify the resource map and pdir state is consistent
  291. */
  292. static int
  293. sba_check_pdir(struct ioc *ioc, char *msg)
  294. {
  295. u64 *rptr_end = (u64 *) &(ioc->res_map[ioc->res_size]);
  296. u64 *rptr = (u64 *) ioc->res_map; /* resource map ptr */
  297. u64 *pptr = ioc->pdir_base; /* pdir ptr */
  298. uint pide = 0;
  299. while (rptr < rptr_end) {
  300. u64 rval;
  301. int rcnt; /* number of bits we might check */
  302. rval = *rptr;
  303. rcnt = 64;
  304. while (rcnt) {
  305. /* Get last byte and highest bit from that */
  306. u32 pde = ((u32)((*pptr >> (63)) & 0x1));
  307. if ((rval & 0x1) ^ pde)
  308. {
  309. /*
  310. ** BUMMER! -- res_map != pdir --
  311. ** Dump rval and matching pdir entries
  312. */
  313. sba_dump_pdir_entry(ioc, msg, pide);
  314. return(1);
  315. }
  316. rcnt--;
  317. rval >>= 1; /* try the next bit */
  318. pptr++;
  319. pide++;
  320. }
  321. rptr++; /* look at next word of res_map */
  322. }
  323. /* It'd be nice if we always got here :^) */
  324. return 0;
  325. }
  326. /**
  327. * sba_dump_sg - debugging only - print Scatter-Gather list
  328. * @ioc: IO MMU structure which owns the pdir we are interested in.
  329. * @startsg: head of the SG list
  330. * @nents: number of entries in SG list
  331. *
  332. * print the SG list so we can verify it's correct by hand.
  333. */
  334. static void
  335. sba_dump_sg( struct ioc *ioc, struct scatterlist *startsg, int nents)
  336. {
  337. while (nents-- > 0) {
  338. printk(KERN_DEBUG " %d : DMA %08lx/%05x CPU %p\n", nents,
  339. startsg->dma_address, startsg->dma_length,
  340. sba_sg_address(startsg));
  341. startsg++;
  342. }
  343. }
  344. static void
  345. sba_check_sg( struct ioc *ioc, struct scatterlist *startsg, int nents)
  346. {
  347. struct scatterlist *the_sg = startsg;
  348. int the_nents = nents;
  349. while (the_nents-- > 0) {
  350. if (sba_sg_address(the_sg) == 0x0UL)
  351. sba_dump_sg(NULL, startsg, nents);
  352. the_sg++;
  353. }
  354. }
  355. #endif /* ASSERT_PDIR_SANITY */
  356. /**************************************************************
  357. *
  358. * I/O Pdir Resource Management
  359. *
  360. * Bits set in the resource map are in use.
  361. * Each bit can represent a number of pages.
  362. * LSbs represent lower addresses (IOVA's).
  363. *
  364. ***************************************************************/
  365. #define PAGES_PER_RANGE 1 /* could increase this to 4 or 8 if needed */
  366. /* Convert from IOVP to IOVA and vice versa. */
  367. #define SBA_IOVA(ioc,iovp,offset) ((ioc->ibase) | (iovp) | (offset))
  368. #define SBA_IOVP(ioc,iova) ((iova) & ~(ioc->ibase))
  369. #define PDIR_ENTRY_SIZE sizeof(u64)
  370. #define PDIR_INDEX(iovp) ((iovp)>>iovp_shift)
  371. #define RESMAP_MASK(n) ~(~0UL << (n))
  372. #define RESMAP_IDX_MASK (sizeof(unsigned long) - 1)
  373. /**
  374. * For most cases the normal get_order is sufficient, however it limits us
  375. * to PAGE_SIZE being the minimum mapping alignment and TC flush granularity.
  376. * It only incurs about 1 clock cycle to use this one with the static variable
  377. * and makes the code more intuitive.
  378. */
  379. static SBA_INLINE int
  380. get_iovp_order (unsigned long size)
  381. {
  382. long double d = size - 1;
  383. long order;
  384. order = ia64_getf_exp(d);
  385. order = order - iovp_shift - 0xffff + 1;
  386. if (order < 0)
  387. order = 0;
  388. return order;
  389. }
  390. /**
  391. * sba_search_bitmap - find free space in IO PDIR resource bitmap
  392. * @ioc: IO MMU structure which owns the pdir we are interested in.
  393. * @bits_wanted: number of entries we need.
  394. * @use_hint: use res_hint to indicate where to start looking
  395. *
  396. * Find consecutive free bits in resource bitmap.
  397. * Each bit represents one entry in the IO Pdir.
  398. * Cool perf optimization: search for log2(size) bits at a time.
  399. */
  400. static SBA_INLINE unsigned long
  401. sba_search_bitmap(struct ioc *ioc, unsigned long bits_wanted, int use_hint)
  402. {
  403. unsigned long *res_ptr;
  404. unsigned long *res_end = (unsigned long *) &(ioc->res_map[ioc->res_size]);
  405. unsigned long flags, pide = ~0UL;
  406. ASSERT(((unsigned long) ioc->res_hint & (sizeof(unsigned long) - 1UL)) == 0);
  407. ASSERT(res_ptr < res_end);
  408. spin_lock_irqsave(&ioc->res_lock, flags);
  409. /* Allow caller to force a search through the entire resource space */
  410. if (likely(use_hint)) {
  411. res_ptr = ioc->res_hint;
  412. } else {
  413. res_ptr = (ulong *)ioc->res_map;
  414. ioc->res_bitshift = 0;
  415. }
  416. /*
  417. * N.B. REO/Grande defect AR2305 can cause TLB fetch timeouts
  418. * if a TLB entry is purged while in use. sba_mark_invalid()
  419. * purges IOTLB entries in power-of-two sizes, so we also
  420. * allocate IOVA space in power-of-two sizes.
  421. */
  422. bits_wanted = 1UL << get_iovp_order(bits_wanted << iovp_shift);
  423. if (likely(bits_wanted == 1)) {
  424. unsigned int bitshiftcnt;
  425. for(; res_ptr < res_end ; res_ptr++) {
  426. if (likely(*res_ptr != ~0UL)) {
  427. bitshiftcnt = ffz(*res_ptr);
  428. *res_ptr |= (1UL << bitshiftcnt);
  429. pide = ((unsigned long)res_ptr - (unsigned long)ioc->res_map);
  430. pide <<= 3; /* convert to bit address */
  431. pide += bitshiftcnt;
  432. ioc->res_bitshift = bitshiftcnt + bits_wanted;
  433. goto found_it;
  434. }
  435. }
  436. goto not_found;
  437. }
  438. if (likely(bits_wanted <= BITS_PER_LONG/2)) {
  439. /*
  440. ** Search the resource bit map on well-aligned values.
  441. ** "o" is the alignment.
  442. ** We need the alignment to invalidate I/O TLB using
  443. ** SBA HW features in the unmap path.
  444. */
  445. unsigned long o = 1 << get_iovp_order(bits_wanted << iovp_shift);
  446. uint bitshiftcnt = ROUNDUP(ioc->res_bitshift, o);
  447. unsigned long mask, base_mask;
  448. base_mask = RESMAP_MASK(bits_wanted);
  449. mask = base_mask << bitshiftcnt;
  450. DBG_RES("%s() o %ld %p", __FUNCTION__, o, res_ptr);
  451. for(; res_ptr < res_end ; res_ptr++)
  452. {
  453. DBG_RES(" %p %lx %lx\n", res_ptr, mask, *res_ptr);
  454. ASSERT(0 != mask);
  455. for (; mask ; mask <<= o, bitshiftcnt += o) {
  456. if(0 == ((*res_ptr) & mask)) {
  457. *res_ptr |= mask; /* mark resources busy! */
  458. pide = ((unsigned long)res_ptr - (unsigned long)ioc->res_map);
  459. pide <<= 3; /* convert to bit address */
  460. pide += bitshiftcnt;
  461. ioc->res_bitshift = bitshiftcnt + bits_wanted;
  462. goto found_it;
  463. }
  464. }
  465. bitshiftcnt = 0;
  466. mask = base_mask;
  467. }
  468. } else {
  469. int qwords, bits, i;
  470. unsigned long *end;
  471. qwords = bits_wanted >> 6; /* /64 */
  472. bits = bits_wanted - (qwords * BITS_PER_LONG);
  473. end = res_end - qwords;
  474. for (; res_ptr < end; res_ptr++) {
  475. for (i = 0 ; i < qwords ; i++) {
  476. if (res_ptr[i] != 0)
  477. goto next_ptr;
  478. }
  479. if (bits && res_ptr[i] && (__ffs(res_ptr[i]) < bits))
  480. continue;
  481. /* Found it, mark it */
  482. for (i = 0 ; i < qwords ; i++)
  483. res_ptr[i] = ~0UL;
  484. res_ptr[i] |= RESMAP_MASK(bits);
  485. pide = ((unsigned long)res_ptr - (unsigned long)ioc->res_map);
  486. pide <<= 3; /* convert to bit address */
  487. res_ptr += qwords;
  488. ioc->res_bitshift = bits;
  489. goto found_it;
  490. next_ptr:
  491. ;
  492. }
  493. }
  494. not_found:
  495. prefetch(ioc->res_map);
  496. ioc->res_hint = (unsigned long *) ioc->res_map;
  497. ioc->res_bitshift = 0;
  498. spin_unlock_irqrestore(&ioc->res_lock, flags);
  499. return (pide);
  500. found_it:
  501. ioc->res_hint = res_ptr;
  502. spin_unlock_irqrestore(&ioc->res_lock, flags);
  503. return (pide);
  504. }
  505. /**
  506. * sba_alloc_range - find free bits and mark them in IO PDIR resource bitmap
  507. * @ioc: IO MMU structure which owns the pdir we are interested in.
  508. * @size: number of bytes to create a mapping for
  509. *
  510. * Given a size, find consecutive unmarked and then mark those bits in the
  511. * resource bit map.
  512. */
  513. static int
  514. sba_alloc_range(struct ioc *ioc, size_t size)
  515. {
  516. unsigned int pages_needed = size >> iovp_shift;
  517. #ifdef PDIR_SEARCH_TIMING
  518. unsigned long itc_start;
  519. #endif
  520. unsigned long pide;
  521. ASSERT(pages_needed);
  522. ASSERT(0 == (size & ~iovp_mask));
  523. #ifdef PDIR_SEARCH_TIMING
  524. itc_start = ia64_get_itc();
  525. #endif
  526. /*
  527. ** "seek and ye shall find"...praying never hurts either...
  528. */
  529. pide = sba_search_bitmap(ioc, pages_needed, 1);
  530. if (unlikely(pide >= (ioc->res_size << 3))) {
  531. pide = sba_search_bitmap(ioc, pages_needed, 0);
  532. if (unlikely(pide >= (ioc->res_size << 3))) {
  533. #if DELAYED_RESOURCE_CNT > 0
  534. unsigned long flags;
  535. /*
  536. ** With delayed resource freeing, we can give this one more shot. We're
  537. ** getting close to being in trouble here, so do what we can to make this
  538. ** one count.
  539. */
  540. spin_lock_irqsave(&ioc->saved_lock, flags);
  541. if (ioc->saved_cnt > 0) {
  542. struct sba_dma_pair *d;
  543. int cnt = ioc->saved_cnt;
  544. d = &(ioc->saved[ioc->saved_cnt - 1]);
  545. spin_lock(&ioc->res_lock);
  546. while (cnt--) {
  547. sba_mark_invalid(ioc, d->iova, d->size);
  548. sba_free_range(ioc, d->iova, d->size);
  549. d--;
  550. }
  551. ioc->saved_cnt = 0;
  552. READ_REG(ioc->ioc_hpa+IOC_PCOM); /* flush purges */
  553. spin_unlock(&ioc->res_lock);
  554. }
  555. spin_unlock_irqrestore(&ioc->saved_lock, flags);
  556. pide = sba_search_bitmap(ioc, pages_needed, 0);
  557. if (unlikely(pide >= (ioc->res_size << 3)))
  558. panic(__FILE__ ": I/O MMU @ %p is out of mapping resources\n",
  559. ioc->ioc_hpa);
  560. #else
  561. panic(__FILE__ ": I/O MMU @ %p is out of mapping resources\n",
  562. ioc->ioc_hpa);
  563. #endif
  564. }
  565. }
  566. #ifdef PDIR_SEARCH_TIMING
  567. ioc->avg_search[ioc->avg_idx++] = (ia64_get_itc() - itc_start) / pages_needed;
  568. ioc->avg_idx &= SBA_SEARCH_SAMPLE - 1;
  569. #endif
  570. prefetchw(&(ioc->pdir_base[pide]));
  571. #ifdef ASSERT_PDIR_SANITY
  572. /* verify the first enable bit is clear */
  573. if(0x00 != ((u8 *) ioc->pdir_base)[pide*PDIR_ENTRY_SIZE + 7]) {
  574. sba_dump_pdir_entry(ioc, "sba_search_bitmap() botched it?", pide);
  575. }
  576. #endif
  577. DBG_RES("%s(%x) %d -> %lx hint %x/%x\n",
  578. __FUNCTION__, size, pages_needed, pide,
  579. (uint) ((unsigned long) ioc->res_hint - (unsigned long) ioc->res_map),
  580. ioc->res_bitshift );
  581. return (pide);
  582. }
  583. /**
  584. * sba_free_range - unmark bits in IO PDIR resource bitmap
  585. * @ioc: IO MMU structure which owns the pdir we are interested in.
  586. * @iova: IO virtual address which was previously allocated.
  587. * @size: number of bytes to create a mapping for
  588. *
  589. * clear bits in the ioc's resource map
  590. */
  591. static SBA_INLINE void
  592. sba_free_range(struct ioc *ioc, dma_addr_t iova, size_t size)
  593. {
  594. unsigned long iovp = SBA_IOVP(ioc, iova);
  595. unsigned int pide = PDIR_INDEX(iovp);
  596. unsigned int ridx = pide >> 3; /* convert bit to byte address */
  597. unsigned long *res_ptr = (unsigned long *) &((ioc)->res_map[ridx & ~RESMAP_IDX_MASK]);
  598. int bits_not_wanted = size >> iovp_shift;
  599. unsigned long m;
  600. /* Round up to power-of-two size: see AR2305 note above */
  601. bits_not_wanted = 1UL << get_iovp_order(bits_not_wanted << iovp_shift);
  602. for (; bits_not_wanted > 0 ; res_ptr++) {
  603. if (unlikely(bits_not_wanted > BITS_PER_LONG)) {
  604. /* these mappings start 64bit aligned */
  605. *res_ptr = 0UL;
  606. bits_not_wanted -= BITS_PER_LONG;
  607. pide += BITS_PER_LONG;
  608. } else {
  609. /* 3-bits "bit" address plus 2 (or 3) bits for "byte" == bit in word */
  610. m = RESMAP_MASK(bits_not_wanted) << (pide & (BITS_PER_LONG - 1));
  611. bits_not_wanted = 0;
  612. DBG_RES("%s( ,%x,%x) %x/%lx %x %p %lx\n", __FUNCTION__, (uint) iova, size,
  613. bits_not_wanted, m, pide, res_ptr, *res_ptr);
  614. ASSERT(m != 0);
  615. ASSERT(bits_not_wanted);
  616. ASSERT((*res_ptr & m) == m); /* verify same bits are set */
  617. *res_ptr &= ~m;
  618. }
  619. }
  620. }
  621. /**************************************************************
  622. *
  623. * "Dynamic DMA Mapping" support (aka "Coherent I/O")
  624. *
  625. ***************************************************************/
  626. /**
  627. * sba_io_pdir_entry - fill in one IO PDIR entry
  628. * @pdir_ptr: pointer to IO PDIR entry
  629. * @vba: Virtual CPU address of buffer to map
  630. *
  631. * SBA Mapping Routine
  632. *
  633. * Given a virtual address (vba, arg1) sba_io_pdir_entry()
  634. * loads the I/O PDIR entry pointed to by pdir_ptr (arg0).
  635. * Each IO Pdir entry consists of 8 bytes as shown below
  636. * (LSB == bit 0):
  637. *
  638. * 63 40 11 7 0
  639. * +-+---------------------+----------------------------------+----+--------+
  640. * |V| U | PPN[39:12] | U | FF |
  641. * +-+---------------------+----------------------------------+----+--------+
  642. *
  643. * V == Valid Bit
  644. * U == Unused
  645. * PPN == Physical Page Number
  646. *
  647. * The physical address fields are filled with the results of virt_to_phys()
  648. * on the vba.
  649. */
  650. #if 1
  651. #define sba_io_pdir_entry(pdir_ptr, vba) *pdir_ptr = ((vba & ~0xE000000000000FFFULL) \
  652. | 0x8000000000000000ULL)
  653. #else
  654. void SBA_INLINE
  655. sba_io_pdir_entry(u64 *pdir_ptr, unsigned long vba)
  656. {
  657. *pdir_ptr = ((vba & ~0xE000000000000FFFULL) | 0x80000000000000FFULL);
  658. }
  659. #endif
  660. #ifdef ENABLE_MARK_CLEAN
  661. /**
  662. * Since DMA is i-cache coherent, any (complete) pages that were written via
  663. * DMA can be marked as "clean" so that lazy_mmu_prot_update() doesn't have to
  664. * flush them when they get mapped into an executable vm-area.
  665. */
  666. static void
  667. mark_clean (void *addr, size_t size)
  668. {
  669. unsigned long pg_addr, end;
  670. pg_addr = PAGE_ALIGN((unsigned long) addr);
  671. end = (unsigned long) addr + size;
  672. while (pg_addr + PAGE_SIZE <= end) {
  673. struct page *page = virt_to_page((void *)pg_addr);
  674. set_bit(PG_arch_1, &page->flags);
  675. pg_addr += PAGE_SIZE;
  676. }
  677. }
  678. #endif
  679. /**
  680. * sba_mark_invalid - invalidate one or more IO PDIR entries
  681. * @ioc: IO MMU structure which owns the pdir we are interested in.
  682. * @iova: IO Virtual Address mapped earlier
  683. * @byte_cnt: number of bytes this mapping covers.
  684. *
  685. * Marking the IO PDIR entry(ies) as Invalid and invalidate
  686. * corresponding IO TLB entry. The PCOM (Purge Command Register)
  687. * is to purge stale entries in the IO TLB when unmapping entries.
  688. *
  689. * The PCOM register supports purging of multiple pages, with a minium
  690. * of 1 page and a maximum of 2GB. Hardware requires the address be
  691. * aligned to the size of the range being purged. The size of the range
  692. * must be a power of 2. The "Cool perf optimization" in the
  693. * allocation routine helps keep that true.
  694. */
  695. static SBA_INLINE void
  696. sba_mark_invalid(struct ioc *ioc, dma_addr_t iova, size_t byte_cnt)
  697. {
  698. u32 iovp = (u32) SBA_IOVP(ioc,iova);
  699. int off = PDIR_INDEX(iovp);
  700. /* Must be non-zero and rounded up */
  701. ASSERT(byte_cnt > 0);
  702. ASSERT(0 == (byte_cnt & ~iovp_mask));
  703. #ifdef ASSERT_PDIR_SANITY
  704. /* Assert first pdir entry is set */
  705. if (!(ioc->pdir_base[off] >> 60)) {
  706. sba_dump_pdir_entry(ioc,"sba_mark_invalid()", PDIR_INDEX(iovp));
  707. }
  708. #endif
  709. if (byte_cnt <= iovp_size)
  710. {
  711. ASSERT(off < ioc->pdir_size);
  712. iovp |= iovp_shift; /* set "size" field for PCOM */
  713. #ifndef FULL_VALID_PDIR
  714. /*
  715. ** clear I/O PDIR entry "valid" bit
  716. ** Do NOT clear the rest - save it for debugging.
  717. ** We should only clear bits that have previously
  718. ** been enabled.
  719. */
  720. ioc->pdir_base[off] &= ~(0x80000000000000FFULL);
  721. #else
  722. /*
  723. ** If we want to maintain the PDIR as valid, put in
  724. ** the spill page so devices prefetching won't
  725. ** cause a hard fail.
  726. */
  727. ioc->pdir_base[off] = (0x80000000000000FFULL | prefetch_spill_page);
  728. #endif
  729. } else {
  730. u32 t = get_iovp_order(byte_cnt) + iovp_shift;
  731. iovp |= t;
  732. ASSERT(t <= 31); /* 2GB! Max value of "size" field */
  733. do {
  734. /* verify this pdir entry is enabled */
  735. ASSERT(ioc->pdir_base[off] >> 63);
  736. #ifndef FULL_VALID_PDIR
  737. /* clear I/O Pdir entry "valid" bit first */
  738. ioc->pdir_base[off] &= ~(0x80000000000000FFULL);
  739. #else
  740. ioc->pdir_base[off] = (0x80000000000000FFULL | prefetch_spill_page);
  741. #endif
  742. off++;
  743. byte_cnt -= iovp_size;
  744. } while (byte_cnt > 0);
  745. }
  746. WRITE_REG(iovp | ioc->ibase, ioc->ioc_hpa+IOC_PCOM);
  747. }
  748. /**
  749. * sba_map_single - map one buffer and return IOVA for DMA
  750. * @dev: instance of PCI owned by the driver that's asking.
  751. * @addr: driver buffer to map.
  752. * @size: number of bytes to map in driver buffer.
  753. * @dir: R/W or both.
  754. *
  755. * See Documentation/DMA-mapping.txt
  756. */
  757. dma_addr_t
  758. sba_map_single(struct device *dev, void *addr, size_t size, int dir)
  759. {
  760. struct ioc *ioc;
  761. dma_addr_t iovp;
  762. dma_addr_t offset;
  763. u64 *pdir_start;
  764. int pide;
  765. #ifdef ASSERT_PDIR_SANITY
  766. unsigned long flags;
  767. #endif
  768. #ifdef ALLOW_IOV_BYPASS
  769. unsigned long pci_addr = virt_to_phys(addr);
  770. #endif
  771. #ifdef ALLOW_IOV_BYPASS
  772. ASSERT(to_pci_dev(dev)->dma_mask);
  773. /*
  774. ** Check if the PCI device can DMA to ptr... if so, just return ptr
  775. */
  776. if (likely((pci_addr & ~to_pci_dev(dev)->dma_mask) == 0)) {
  777. /*
  778. ** Device is bit capable of DMA'ing to the buffer...
  779. ** just return the PCI address of ptr
  780. */
  781. DBG_BYPASS("sba_map_single() bypass mask/addr: 0x%lx/0x%lx\n",
  782. to_pci_dev(dev)->dma_mask, pci_addr);
  783. return pci_addr;
  784. }
  785. #endif
  786. ioc = GET_IOC(dev);
  787. ASSERT(ioc);
  788. prefetch(ioc->res_hint);
  789. ASSERT(size > 0);
  790. ASSERT(size <= DMA_CHUNK_SIZE);
  791. /* save offset bits */
  792. offset = ((dma_addr_t) (long) addr) & ~iovp_mask;
  793. /* round up to nearest iovp_size */
  794. size = (size + offset + ~iovp_mask) & iovp_mask;
  795. #ifdef ASSERT_PDIR_SANITY
  796. spin_lock_irqsave(&ioc->res_lock, flags);
  797. if (sba_check_pdir(ioc,"Check before sba_map_single()"))
  798. panic("Sanity check failed");
  799. spin_unlock_irqrestore(&ioc->res_lock, flags);
  800. #endif
  801. pide = sba_alloc_range(ioc, size);
  802. iovp = (dma_addr_t) pide << iovp_shift;
  803. DBG_RUN("%s() 0x%p -> 0x%lx\n",
  804. __FUNCTION__, addr, (long) iovp | offset);
  805. pdir_start = &(ioc->pdir_base[pide]);
  806. while (size > 0) {
  807. ASSERT(((u8 *)pdir_start)[7] == 0); /* verify availability */
  808. sba_io_pdir_entry(pdir_start, (unsigned long) addr);
  809. DBG_RUN(" pdir 0x%p %lx\n", pdir_start, *pdir_start);
  810. addr += iovp_size;
  811. size -= iovp_size;
  812. pdir_start++;
  813. }
  814. /* force pdir update */
  815. wmb();
  816. /* form complete address */
  817. #ifdef ASSERT_PDIR_SANITY
  818. spin_lock_irqsave(&ioc->res_lock, flags);
  819. sba_check_pdir(ioc,"Check after sba_map_single()");
  820. spin_unlock_irqrestore(&ioc->res_lock, flags);
  821. #endif
  822. return SBA_IOVA(ioc, iovp, offset);
  823. }
  824. #ifdef ENABLE_MARK_CLEAN
  825. static SBA_INLINE void
  826. sba_mark_clean(struct ioc *ioc, dma_addr_t iova, size_t size)
  827. {
  828. u32 iovp = (u32) SBA_IOVP(ioc,iova);
  829. int off = PDIR_INDEX(iovp);
  830. void *addr;
  831. if (size <= iovp_size) {
  832. addr = phys_to_virt(ioc->pdir_base[off] &
  833. ~0xE000000000000FFFULL);
  834. mark_clean(addr, size);
  835. } else {
  836. do {
  837. addr = phys_to_virt(ioc->pdir_base[off] &
  838. ~0xE000000000000FFFULL);
  839. mark_clean(addr, min(size, iovp_size));
  840. off++;
  841. size -= iovp_size;
  842. } while (size > 0);
  843. }
  844. }
  845. #endif
  846. /**
  847. * sba_unmap_single - unmap one IOVA and free resources
  848. * @dev: instance of PCI owned by the driver that's asking.
  849. * @iova: IOVA of driver buffer previously mapped.
  850. * @size: number of bytes mapped in driver buffer.
  851. * @dir: R/W or both.
  852. *
  853. * See Documentation/DMA-mapping.txt
  854. */
  855. void sba_unmap_single(struct device *dev, dma_addr_t iova, size_t size, int dir)
  856. {
  857. struct ioc *ioc;
  858. #if DELAYED_RESOURCE_CNT > 0
  859. struct sba_dma_pair *d;
  860. #endif
  861. unsigned long flags;
  862. dma_addr_t offset;
  863. ioc = GET_IOC(dev);
  864. ASSERT(ioc);
  865. #ifdef ALLOW_IOV_BYPASS
  866. if (likely((iova & ioc->imask) != ioc->ibase)) {
  867. /*
  868. ** Address does not fall w/in IOVA, must be bypassing
  869. */
  870. DBG_BYPASS("sba_unmap_single() bypass addr: 0x%lx\n", iova);
  871. #ifdef ENABLE_MARK_CLEAN
  872. if (dir == DMA_FROM_DEVICE) {
  873. mark_clean(phys_to_virt(iova), size);
  874. }
  875. #endif
  876. return;
  877. }
  878. #endif
  879. offset = iova & ~iovp_mask;
  880. DBG_RUN("%s() iovp 0x%lx/%x\n",
  881. __FUNCTION__, (long) iova, size);
  882. iova ^= offset; /* clear offset bits */
  883. size += offset;
  884. size = ROUNDUP(size, iovp_size);
  885. #ifdef ENABLE_MARK_CLEAN
  886. if (dir == DMA_FROM_DEVICE)
  887. sba_mark_clean(ioc, iova, size);
  888. #endif
  889. #if DELAYED_RESOURCE_CNT > 0
  890. spin_lock_irqsave(&ioc->saved_lock, flags);
  891. d = &(ioc->saved[ioc->saved_cnt]);
  892. d->iova = iova;
  893. d->size = size;
  894. if (unlikely(++(ioc->saved_cnt) >= DELAYED_RESOURCE_CNT)) {
  895. int cnt = ioc->saved_cnt;
  896. spin_lock(&ioc->res_lock);
  897. while (cnt--) {
  898. sba_mark_invalid(ioc, d->iova, d->size);
  899. sba_free_range(ioc, d->iova, d->size);
  900. d--;
  901. }
  902. ioc->saved_cnt = 0;
  903. READ_REG(ioc->ioc_hpa+IOC_PCOM); /* flush purges */
  904. spin_unlock(&ioc->res_lock);
  905. }
  906. spin_unlock_irqrestore(&ioc->saved_lock, flags);
  907. #else /* DELAYED_RESOURCE_CNT == 0 */
  908. spin_lock_irqsave(&ioc->res_lock, flags);
  909. sba_mark_invalid(ioc, iova, size);
  910. sba_free_range(ioc, iova, size);
  911. READ_REG(ioc->ioc_hpa+IOC_PCOM); /* flush purges */
  912. spin_unlock_irqrestore(&ioc->res_lock, flags);
  913. #endif /* DELAYED_RESOURCE_CNT == 0 */
  914. }
  915. /**
  916. * sba_alloc_coherent - allocate/map shared mem for DMA
  917. * @dev: instance of PCI owned by the driver that's asking.
  918. * @size: number of bytes mapped in driver buffer.
  919. * @dma_handle: IOVA of new buffer.
  920. *
  921. * See Documentation/DMA-mapping.txt
  922. */
  923. void *
  924. sba_alloc_coherent (struct device *dev, size_t size, dma_addr_t *dma_handle, int flags)
  925. {
  926. struct ioc *ioc;
  927. void *addr;
  928. ioc = GET_IOC(dev);
  929. ASSERT(ioc);
  930. #ifdef CONFIG_NUMA
  931. {
  932. struct page *page;
  933. page = alloc_pages_node(ioc->node == MAX_NUMNODES ?
  934. numa_node_id() : ioc->node, flags,
  935. get_order(size));
  936. if (unlikely(!page))
  937. return NULL;
  938. addr = page_address(page);
  939. }
  940. #else
  941. addr = (void *) __get_free_pages(flags, get_order(size));
  942. #endif
  943. if (unlikely(!addr))
  944. return NULL;
  945. memset(addr, 0, size);
  946. *dma_handle = virt_to_phys(addr);
  947. #ifdef ALLOW_IOV_BYPASS
  948. ASSERT(dev->coherent_dma_mask);
  949. /*
  950. ** Check if the PCI device can DMA to ptr... if so, just return ptr
  951. */
  952. if (likely((*dma_handle & ~dev->coherent_dma_mask) == 0)) {
  953. DBG_BYPASS("sba_alloc_coherent() bypass mask/addr: 0x%lx/0x%lx\n",
  954. dev->coherent_dma_mask, *dma_handle);
  955. return addr;
  956. }
  957. #endif
  958. /*
  959. * If device can't bypass or bypass is disabled, pass the 32bit fake
  960. * device to map single to get an iova mapping.
  961. */
  962. *dma_handle = sba_map_single(&ioc->sac_only_dev->dev, addr, size, 0);
  963. return addr;
  964. }
  965. /**
  966. * sba_free_coherent - free/unmap shared mem for DMA
  967. * @dev: instance of PCI owned by the driver that's asking.
  968. * @size: number of bytes mapped in driver buffer.
  969. * @vaddr: virtual address IOVA of "consistent" buffer.
  970. * @dma_handler: IO virtual address of "consistent" buffer.
  971. *
  972. * See Documentation/DMA-mapping.txt
  973. */
  974. void sba_free_coherent (struct device *dev, size_t size, void *vaddr, dma_addr_t dma_handle)
  975. {
  976. sba_unmap_single(dev, dma_handle, size, 0);
  977. free_pages((unsigned long) vaddr, get_order(size));
  978. }
  979. /*
  980. ** Since 0 is a valid pdir_base index value, can't use that
  981. ** to determine if a value is valid or not. Use a flag to indicate
  982. ** the SG list entry contains a valid pdir index.
  983. */
  984. #define PIDE_FLAG 0x1UL
  985. #ifdef DEBUG_LARGE_SG_ENTRIES
  986. int dump_run_sg = 0;
  987. #endif
  988. /**
  989. * sba_fill_pdir - write allocated SG entries into IO PDIR
  990. * @ioc: IO MMU structure which owns the pdir we are interested in.
  991. * @startsg: list of IOVA/size pairs
  992. * @nents: number of entries in startsg list
  993. *
  994. * Take preprocessed SG list and write corresponding entries
  995. * in the IO PDIR.
  996. */
  997. static SBA_INLINE int
  998. sba_fill_pdir(
  999. struct ioc *ioc,
  1000. struct scatterlist *startsg,
  1001. int nents)
  1002. {
  1003. struct scatterlist *dma_sg = startsg; /* pointer to current DMA */
  1004. int n_mappings = 0;
  1005. u64 *pdirp = NULL;
  1006. unsigned long dma_offset = 0;
  1007. dma_sg--;
  1008. while (nents-- > 0) {
  1009. int cnt = startsg->dma_length;
  1010. startsg->dma_length = 0;
  1011. #ifdef DEBUG_LARGE_SG_ENTRIES
  1012. if (dump_run_sg)
  1013. printk(" %2d : %08lx/%05x %p\n",
  1014. nents, startsg->dma_address, cnt,
  1015. sba_sg_address(startsg));
  1016. #else
  1017. DBG_RUN_SG(" %d : %08lx/%05x %p\n",
  1018. nents, startsg->dma_address, cnt,
  1019. sba_sg_address(startsg));
  1020. #endif
  1021. /*
  1022. ** Look for the start of a new DMA stream
  1023. */
  1024. if (startsg->dma_address & PIDE_FLAG) {
  1025. u32 pide = startsg->dma_address & ~PIDE_FLAG;
  1026. dma_offset = (unsigned long) pide & ~iovp_mask;
  1027. startsg->dma_address = 0;
  1028. dma_sg++;
  1029. dma_sg->dma_address = pide | ioc->ibase;
  1030. pdirp = &(ioc->pdir_base[pide >> iovp_shift]);
  1031. n_mappings++;
  1032. }
  1033. /*
  1034. ** Look for a VCONTIG chunk
  1035. */
  1036. if (cnt) {
  1037. unsigned long vaddr = (unsigned long) sba_sg_address(startsg);
  1038. ASSERT(pdirp);
  1039. /* Since multiple Vcontig blocks could make up
  1040. ** one DMA stream, *add* cnt to dma_len.
  1041. */
  1042. dma_sg->dma_length += cnt;
  1043. cnt += dma_offset;
  1044. dma_offset=0; /* only want offset on first chunk */
  1045. cnt = ROUNDUP(cnt, iovp_size);
  1046. do {
  1047. sba_io_pdir_entry(pdirp, vaddr);
  1048. vaddr += iovp_size;
  1049. cnt -= iovp_size;
  1050. pdirp++;
  1051. } while (cnt > 0);
  1052. }
  1053. startsg++;
  1054. }
  1055. /* force pdir update */
  1056. wmb();
  1057. #ifdef DEBUG_LARGE_SG_ENTRIES
  1058. dump_run_sg = 0;
  1059. #endif
  1060. return(n_mappings);
  1061. }
  1062. /*
  1063. ** Two address ranges are DMA contiguous *iff* "end of prev" and
  1064. ** "start of next" are both on an IOV page boundary.
  1065. **
  1066. ** (shift left is a quick trick to mask off upper bits)
  1067. */
  1068. #define DMA_CONTIG(__X, __Y) \
  1069. (((((unsigned long) __X) | ((unsigned long) __Y)) << (BITS_PER_LONG - iovp_shift)) == 0UL)
  1070. /**
  1071. * sba_coalesce_chunks - preprocess the SG list
  1072. * @ioc: IO MMU structure which owns the pdir we are interested in.
  1073. * @startsg: list of IOVA/size pairs
  1074. * @nents: number of entries in startsg list
  1075. *
  1076. * First pass is to walk the SG list and determine where the breaks are
  1077. * in the DMA stream. Allocates PDIR entries but does not fill them.
  1078. * Returns the number of DMA chunks.
  1079. *
  1080. * Doing the fill separate from the coalescing/allocation keeps the
  1081. * code simpler. Future enhancement could make one pass through
  1082. * the sglist do both.
  1083. */
  1084. static SBA_INLINE int
  1085. sba_coalesce_chunks( struct ioc *ioc,
  1086. struct scatterlist *startsg,
  1087. int nents)
  1088. {
  1089. struct scatterlist *vcontig_sg; /* VCONTIG chunk head */
  1090. unsigned long vcontig_len; /* len of VCONTIG chunk */
  1091. unsigned long vcontig_end;
  1092. struct scatterlist *dma_sg; /* next DMA stream head */
  1093. unsigned long dma_offset, dma_len; /* start/len of DMA stream */
  1094. int n_mappings = 0;
  1095. while (nents > 0) {
  1096. unsigned long vaddr = (unsigned long) sba_sg_address(startsg);
  1097. /*
  1098. ** Prepare for first/next DMA stream
  1099. */
  1100. dma_sg = vcontig_sg = startsg;
  1101. dma_len = vcontig_len = vcontig_end = startsg->length;
  1102. vcontig_end += vaddr;
  1103. dma_offset = vaddr & ~iovp_mask;
  1104. /* PARANOID: clear entries */
  1105. startsg->dma_address = startsg->dma_length = 0;
  1106. /*
  1107. ** This loop terminates one iteration "early" since
  1108. ** it's always looking one "ahead".
  1109. */
  1110. while (--nents > 0) {
  1111. unsigned long vaddr; /* tmp */
  1112. startsg++;
  1113. /* PARANOID */
  1114. startsg->dma_address = startsg->dma_length = 0;
  1115. /* catch brokenness in SCSI layer */
  1116. ASSERT(startsg->length <= DMA_CHUNK_SIZE);
  1117. /*
  1118. ** First make sure current dma stream won't
  1119. ** exceed DMA_CHUNK_SIZE if we coalesce the
  1120. ** next entry.
  1121. */
  1122. if (((dma_len + dma_offset + startsg->length + ~iovp_mask) & iovp_mask)
  1123. > DMA_CHUNK_SIZE)
  1124. break;
  1125. /*
  1126. ** Then look for virtually contiguous blocks.
  1127. **
  1128. ** append the next transaction?
  1129. */
  1130. vaddr = (unsigned long) sba_sg_address(startsg);
  1131. if (vcontig_end == vaddr)
  1132. {
  1133. vcontig_len += startsg->length;
  1134. vcontig_end += startsg->length;
  1135. dma_len += startsg->length;
  1136. continue;
  1137. }
  1138. #ifdef DEBUG_LARGE_SG_ENTRIES
  1139. dump_run_sg = (vcontig_len > iovp_size);
  1140. #endif
  1141. /*
  1142. ** Not virtually contigous.
  1143. ** Terminate prev chunk.
  1144. ** Start a new chunk.
  1145. **
  1146. ** Once we start a new VCONTIG chunk, dma_offset
  1147. ** can't change. And we need the offset from the first
  1148. ** chunk - not the last one. Ergo Successive chunks
  1149. ** must start on page boundaries and dove tail
  1150. ** with it's predecessor.
  1151. */
  1152. vcontig_sg->dma_length = vcontig_len;
  1153. vcontig_sg = startsg;
  1154. vcontig_len = startsg->length;
  1155. /*
  1156. ** 3) do the entries end/start on page boundaries?
  1157. ** Don't update vcontig_end until we've checked.
  1158. */
  1159. if (DMA_CONTIG(vcontig_end, vaddr))
  1160. {
  1161. vcontig_end = vcontig_len + vaddr;
  1162. dma_len += vcontig_len;
  1163. continue;
  1164. } else {
  1165. break;
  1166. }
  1167. }
  1168. /*
  1169. ** End of DMA Stream
  1170. ** Terminate last VCONTIG block.
  1171. ** Allocate space for DMA stream.
  1172. */
  1173. vcontig_sg->dma_length = vcontig_len;
  1174. dma_len = (dma_len + dma_offset + ~iovp_mask) & iovp_mask;
  1175. ASSERT(dma_len <= DMA_CHUNK_SIZE);
  1176. dma_sg->dma_address = (dma_addr_t) (PIDE_FLAG
  1177. | (sba_alloc_range(ioc, dma_len) << iovp_shift)
  1178. | dma_offset);
  1179. n_mappings++;
  1180. }
  1181. return n_mappings;
  1182. }
  1183. /**
  1184. * sba_map_sg - map Scatter/Gather list
  1185. * @dev: instance of PCI owned by the driver that's asking.
  1186. * @sglist: array of buffer/length pairs
  1187. * @nents: number of entries in list
  1188. * @dir: R/W or both.
  1189. *
  1190. * See Documentation/DMA-mapping.txt
  1191. */
  1192. int sba_map_sg(struct device *dev, struct scatterlist *sglist, int nents, int dir)
  1193. {
  1194. struct ioc *ioc;
  1195. int coalesced, filled = 0;
  1196. #ifdef ASSERT_PDIR_SANITY
  1197. unsigned long flags;
  1198. #endif
  1199. #ifdef ALLOW_IOV_BYPASS_SG
  1200. struct scatterlist *sg;
  1201. #endif
  1202. DBG_RUN_SG("%s() START %d entries\n", __FUNCTION__, nents);
  1203. ioc = GET_IOC(dev);
  1204. ASSERT(ioc);
  1205. #ifdef ALLOW_IOV_BYPASS_SG
  1206. ASSERT(to_pci_dev(dev)->dma_mask);
  1207. if (likely((ioc->dma_mask & ~to_pci_dev(dev)->dma_mask) == 0)) {
  1208. for (sg = sglist ; filled < nents ; filled++, sg++){
  1209. sg->dma_length = sg->length;
  1210. sg->dma_address = virt_to_phys(sba_sg_address(sg));
  1211. }
  1212. return filled;
  1213. }
  1214. #endif
  1215. /* Fast path single entry scatterlists. */
  1216. if (nents == 1) {
  1217. sglist->dma_length = sglist->length;
  1218. sglist->dma_address = sba_map_single(dev, sba_sg_address(sglist), sglist->length, dir);
  1219. return 1;
  1220. }
  1221. #ifdef ASSERT_PDIR_SANITY
  1222. spin_lock_irqsave(&ioc->res_lock, flags);
  1223. if (sba_check_pdir(ioc,"Check before sba_map_sg()"))
  1224. {
  1225. sba_dump_sg(ioc, sglist, nents);
  1226. panic("Check before sba_map_sg()");
  1227. }
  1228. spin_unlock_irqrestore(&ioc->res_lock, flags);
  1229. #endif
  1230. prefetch(ioc->res_hint);
  1231. /*
  1232. ** First coalesce the chunks and allocate I/O pdir space
  1233. **
  1234. ** If this is one DMA stream, we can properly map using the
  1235. ** correct virtual address associated with each DMA page.
  1236. ** w/o this association, we wouldn't have coherent DMA!
  1237. ** Access to the virtual address is what forces a two pass algorithm.
  1238. */
  1239. coalesced = sba_coalesce_chunks(ioc, sglist, nents);
  1240. /*
  1241. ** Program the I/O Pdir
  1242. **
  1243. ** map the virtual addresses to the I/O Pdir
  1244. ** o dma_address will contain the pdir index
  1245. ** o dma_len will contain the number of bytes to map
  1246. ** o address contains the virtual address.
  1247. */
  1248. filled = sba_fill_pdir(ioc, sglist, nents);
  1249. #ifdef ASSERT_PDIR_SANITY
  1250. spin_lock_irqsave(&ioc->res_lock, flags);
  1251. if (sba_check_pdir(ioc,"Check after sba_map_sg()"))
  1252. {
  1253. sba_dump_sg(ioc, sglist, nents);
  1254. panic("Check after sba_map_sg()\n");
  1255. }
  1256. spin_unlock_irqrestore(&ioc->res_lock, flags);
  1257. #endif
  1258. ASSERT(coalesced == filled);
  1259. DBG_RUN_SG("%s() DONE %d mappings\n", __FUNCTION__, filled);
  1260. return filled;
  1261. }
  1262. /**
  1263. * sba_unmap_sg - unmap Scatter/Gather list
  1264. * @dev: instance of PCI owned by the driver that's asking.
  1265. * @sglist: array of buffer/length pairs
  1266. * @nents: number of entries in list
  1267. * @dir: R/W or both.
  1268. *
  1269. * See Documentation/DMA-mapping.txt
  1270. */
  1271. void sba_unmap_sg (struct device *dev, struct scatterlist *sglist, int nents, int dir)
  1272. {
  1273. #ifdef ASSERT_PDIR_SANITY
  1274. struct ioc *ioc;
  1275. unsigned long flags;
  1276. #endif
  1277. DBG_RUN_SG("%s() START %d entries, %p,%x\n",
  1278. __FUNCTION__, nents, sba_sg_address(sglist), sglist->length);
  1279. #ifdef ASSERT_PDIR_SANITY
  1280. ioc = GET_IOC(dev);
  1281. ASSERT(ioc);
  1282. spin_lock_irqsave(&ioc->res_lock, flags);
  1283. sba_check_pdir(ioc,"Check before sba_unmap_sg()");
  1284. spin_unlock_irqrestore(&ioc->res_lock, flags);
  1285. #endif
  1286. while (nents && sglist->dma_length) {
  1287. sba_unmap_single(dev, sglist->dma_address, sglist->dma_length, dir);
  1288. sglist++;
  1289. nents--;
  1290. }
  1291. DBG_RUN_SG("%s() DONE (nents %d)\n", __FUNCTION__, nents);
  1292. #ifdef ASSERT_PDIR_SANITY
  1293. spin_lock_irqsave(&ioc->res_lock, flags);
  1294. sba_check_pdir(ioc,"Check after sba_unmap_sg()");
  1295. spin_unlock_irqrestore(&ioc->res_lock, flags);
  1296. #endif
  1297. }
  1298. /**************************************************************
  1299. *
  1300. * Initialization and claim
  1301. *
  1302. ***************************************************************/
  1303. static void __init
  1304. ioc_iova_init(struct ioc *ioc)
  1305. {
  1306. int tcnfg;
  1307. int agp_found = 0;
  1308. struct pci_dev *device = NULL;
  1309. #ifdef FULL_VALID_PDIR
  1310. unsigned long index;
  1311. #endif
  1312. /*
  1313. ** Firmware programs the base and size of a "safe IOVA space"
  1314. ** (one that doesn't overlap memory or LMMIO space) in the
  1315. ** IBASE and IMASK registers.
  1316. */
  1317. ioc->ibase = READ_REG(ioc->ioc_hpa + IOC_IBASE) & ~0x1UL;
  1318. ioc->imask = READ_REG(ioc->ioc_hpa + IOC_IMASK) | 0xFFFFFFFF00000000UL;
  1319. ioc->iov_size = ~ioc->imask + 1;
  1320. DBG_INIT("%s() hpa %p IOV base 0x%lx mask 0x%lx (%dMB)\n",
  1321. __FUNCTION__, ioc->ioc_hpa, ioc->ibase, ioc->imask,
  1322. ioc->iov_size >> 20);
  1323. switch (iovp_size) {
  1324. case 4*1024: tcnfg = 0; break;
  1325. case 8*1024: tcnfg = 1; break;
  1326. case 16*1024: tcnfg = 2; break;
  1327. case 64*1024: tcnfg = 3; break;
  1328. default:
  1329. panic(PFX "Unsupported IOTLB page size %ldK",
  1330. iovp_size >> 10);
  1331. break;
  1332. }
  1333. WRITE_REG(tcnfg, ioc->ioc_hpa + IOC_TCNFG);
  1334. ioc->pdir_size = (ioc->iov_size / iovp_size) * PDIR_ENTRY_SIZE;
  1335. ioc->pdir_base = (void *) __get_free_pages(GFP_KERNEL,
  1336. get_order(ioc->pdir_size));
  1337. if (!ioc->pdir_base)
  1338. panic(PFX "Couldn't allocate I/O Page Table\n");
  1339. memset(ioc->pdir_base, 0, ioc->pdir_size);
  1340. DBG_INIT("%s() IOV page size %ldK pdir %p size %x\n", __FUNCTION__,
  1341. iovp_size >> 10, ioc->pdir_base, ioc->pdir_size);
  1342. ASSERT(ALIGN((unsigned long) ioc->pdir_base, 4*1024) == (unsigned long) ioc->pdir_base);
  1343. WRITE_REG(virt_to_phys(ioc->pdir_base), ioc->ioc_hpa + IOC_PDIR_BASE);
  1344. /*
  1345. ** If an AGP device is present, only use half of the IOV space
  1346. ** for PCI DMA. Unfortunately we can't know ahead of time
  1347. ** whether GART support will actually be used, for now we
  1348. ** can just key on an AGP device found in the system.
  1349. ** We program the next pdir index after we stop w/ a key for
  1350. ** the GART code to handshake on.
  1351. */
  1352. for_each_pci_dev(device)
  1353. agp_found |= pci_find_capability(device, PCI_CAP_ID_AGP);
  1354. if (agp_found && reserve_sba_gart) {
  1355. printk(KERN_INFO PFX "reserving %dMb of IOVA space at 0x%lx for agpgart\n",
  1356. ioc->iov_size/2 >> 20, ioc->ibase + ioc->iov_size/2);
  1357. ioc->pdir_size /= 2;
  1358. ((u64 *)ioc->pdir_base)[PDIR_INDEX(ioc->iov_size/2)] = ZX1_SBA_IOMMU_COOKIE;
  1359. }
  1360. #ifdef FULL_VALID_PDIR
  1361. /*
  1362. ** Check to see if the spill page has been allocated, we don't need more than
  1363. ** one across multiple SBAs.
  1364. */
  1365. if (!prefetch_spill_page) {
  1366. char *spill_poison = "SBAIOMMU POISON";
  1367. int poison_size = 16;
  1368. void *poison_addr, *addr;
  1369. addr = (void *)__get_free_pages(GFP_KERNEL, get_order(iovp_size));
  1370. if (!addr)
  1371. panic(PFX "Couldn't allocate PDIR spill page\n");
  1372. poison_addr = addr;
  1373. for ( ; (u64) poison_addr < addr + iovp_size; poison_addr += poison_size)
  1374. memcpy(poison_addr, spill_poison, poison_size);
  1375. prefetch_spill_page = virt_to_phys(addr);
  1376. DBG_INIT("%s() prefetch spill addr: 0x%lx\n", __FUNCTION__, prefetch_spill_page);
  1377. }
  1378. /*
  1379. ** Set all the PDIR entries valid w/ the spill page as the target
  1380. */
  1381. for (index = 0 ; index < (ioc->pdir_size / PDIR_ENTRY_SIZE) ; index++)
  1382. ((u64 *)ioc->pdir_base)[index] = (0x80000000000000FF | prefetch_spill_page);
  1383. #endif
  1384. /* Clear I/O TLB of any possible entries */
  1385. WRITE_REG(ioc->ibase | (get_iovp_order(ioc->iov_size) + iovp_shift), ioc->ioc_hpa + IOC_PCOM);
  1386. READ_REG(ioc->ioc_hpa + IOC_PCOM);
  1387. /* Enable IOVA translation */
  1388. WRITE_REG(ioc->ibase | 1, ioc->ioc_hpa + IOC_IBASE);
  1389. READ_REG(ioc->ioc_hpa + IOC_IBASE);
  1390. }
  1391. static void __init
  1392. ioc_resource_init(struct ioc *ioc)
  1393. {
  1394. spin_lock_init(&ioc->res_lock);
  1395. #if DELAYED_RESOURCE_CNT > 0
  1396. spin_lock_init(&ioc->saved_lock);
  1397. #endif
  1398. /* resource map size dictated by pdir_size */
  1399. ioc->res_size = ioc->pdir_size / PDIR_ENTRY_SIZE; /* entries */
  1400. ioc->res_size >>= 3; /* convert bit count to byte count */
  1401. DBG_INIT("%s() res_size 0x%x\n", __FUNCTION__, ioc->res_size);
  1402. ioc->res_map = (char *) __get_free_pages(GFP_KERNEL,
  1403. get_order(ioc->res_size));
  1404. if (!ioc->res_map)
  1405. panic(PFX "Couldn't allocate resource map\n");
  1406. memset(ioc->res_map, 0, ioc->res_size);
  1407. /* next available IOVP - circular search */
  1408. ioc->res_hint = (unsigned long *) ioc->res_map;
  1409. #ifdef ASSERT_PDIR_SANITY
  1410. /* Mark first bit busy - ie no IOVA 0 */
  1411. ioc->res_map[0] = 0x1;
  1412. ioc->pdir_base[0] = 0x8000000000000000ULL | ZX1_SBA_IOMMU_COOKIE;
  1413. #endif
  1414. #ifdef FULL_VALID_PDIR
  1415. /* Mark the last resource used so we don't prefetch beyond IOVA space */
  1416. ioc->res_map[ioc->res_size - 1] |= 0x80UL; /* res_map is chars */
  1417. ioc->pdir_base[(ioc->pdir_size / PDIR_ENTRY_SIZE) - 1] = (0x80000000000000FF
  1418. | prefetch_spill_page);
  1419. #endif
  1420. DBG_INIT("%s() res_map %x %p\n", __FUNCTION__,
  1421. ioc->res_size, (void *) ioc->res_map);
  1422. }
  1423. static void __init
  1424. ioc_sac_init(struct ioc *ioc)
  1425. {
  1426. struct pci_dev *sac = NULL;
  1427. struct pci_controller *controller = NULL;
  1428. /*
  1429. * pci_alloc_coherent() must return a DMA address which is
  1430. * SAC (single address cycle) addressable, so allocate a
  1431. * pseudo-device to enforce that.
  1432. */
  1433. sac = kmalloc(sizeof(*sac), GFP_KERNEL);
  1434. if (!sac)
  1435. panic(PFX "Couldn't allocate struct pci_dev");
  1436. memset(sac, 0, sizeof(*sac));
  1437. controller = kmalloc(sizeof(*controller), GFP_KERNEL);
  1438. if (!controller)
  1439. panic(PFX "Couldn't allocate struct pci_controller");
  1440. memset(controller, 0, sizeof(*controller));
  1441. controller->iommu = ioc;
  1442. sac->sysdata = controller;
  1443. sac->dma_mask = 0xFFFFFFFFUL;
  1444. #ifdef CONFIG_PCI
  1445. sac->dev.bus = &pci_bus_type;
  1446. #endif
  1447. ioc->sac_only_dev = sac;
  1448. }
  1449. static void __init
  1450. ioc_zx1_init(struct ioc *ioc)
  1451. {
  1452. unsigned long rope_config;
  1453. unsigned int i;
  1454. if (ioc->rev < 0x20)
  1455. panic(PFX "IOC 2.0 or later required for IOMMU support\n");
  1456. /* 38 bit memory controller + extra bit for range displaced by MMIO */
  1457. ioc->dma_mask = (0x1UL << 39) - 1;
  1458. /*
  1459. ** Clear ROPE(N)_CONFIG AO bit.
  1460. ** Disables "NT Ordering" (~= !"Relaxed Ordering")
  1461. ** Overrides bit 1 in DMA Hint Sets.
  1462. ** Improves netperf UDP_STREAM by ~10% for tg3 on bcm5701.
  1463. */
  1464. for (i=0; i<(8*8); i+=8) {
  1465. rope_config = READ_REG(ioc->ioc_hpa + IOC_ROPE0_CFG + i);
  1466. rope_config &= ~IOC_ROPE_AO;
  1467. WRITE_REG(rope_config, ioc->ioc_hpa + IOC_ROPE0_CFG + i);
  1468. }
  1469. }
  1470. typedef void (initfunc)(struct ioc *);
  1471. struct ioc_iommu {
  1472. u32 func_id;
  1473. char *name;
  1474. initfunc *init;
  1475. };
  1476. static struct ioc_iommu ioc_iommu_info[] __initdata = {
  1477. { ZX1_IOC_ID, "zx1", ioc_zx1_init },
  1478. { ZX2_IOC_ID, "zx2", NULL },
  1479. { SX1000_IOC_ID, "sx1000", NULL },
  1480. };
  1481. static struct ioc * __init
  1482. ioc_init(u64 hpa, void *handle)
  1483. {
  1484. struct ioc *ioc;
  1485. struct ioc_iommu *info;
  1486. ioc = kmalloc(sizeof(*ioc), GFP_KERNEL);
  1487. if (!ioc)
  1488. return NULL;
  1489. memset(ioc, 0, sizeof(*ioc));
  1490. ioc->next = ioc_list;
  1491. ioc_list = ioc;
  1492. ioc->handle = handle;
  1493. ioc->ioc_hpa = ioremap(hpa, 0x1000);
  1494. ioc->func_id = READ_REG(ioc->ioc_hpa + IOC_FUNC_ID);
  1495. ioc->rev = READ_REG(ioc->ioc_hpa + IOC_FCLASS) & 0xFFUL;
  1496. ioc->dma_mask = 0xFFFFFFFFFFFFFFFFUL; /* conservative */
  1497. for (info = ioc_iommu_info; info < ioc_iommu_info + ARRAY_SIZE(ioc_iommu_info); info++) {
  1498. if (ioc->func_id == info->func_id) {
  1499. ioc->name = info->name;
  1500. if (info->init)
  1501. (info->init)(ioc);
  1502. }
  1503. }
  1504. iovp_size = (1 << iovp_shift);
  1505. iovp_mask = ~(iovp_size - 1);
  1506. DBG_INIT("%s: PAGE_SIZE %ldK, iovp_size %ldK\n", __FUNCTION__,
  1507. PAGE_SIZE >> 10, iovp_size >> 10);
  1508. if (!ioc->name) {
  1509. ioc->name = kmalloc(24, GFP_KERNEL);
  1510. if (ioc->name)
  1511. sprintf((char *) ioc->name, "Unknown (%04x:%04x)",
  1512. ioc->func_id & 0xFFFF, (ioc->func_id >> 16) & 0xFFFF);
  1513. else
  1514. ioc->name = "Unknown";
  1515. }
  1516. ioc_iova_init(ioc);
  1517. ioc_resource_init(ioc);
  1518. ioc_sac_init(ioc);
  1519. if ((long) ~iovp_mask > (long) ia64_max_iommu_merge_mask)
  1520. ia64_max_iommu_merge_mask = ~iovp_mask;
  1521. printk(KERN_INFO PFX
  1522. "%s %d.%d HPA 0x%lx IOVA space %dMb at 0x%lx\n",
  1523. ioc->name, (ioc->rev >> 4) & 0xF, ioc->rev & 0xF,
  1524. hpa, ioc->iov_size >> 20, ioc->ibase);
  1525. return ioc;
  1526. }
  1527. /**************************************************************************
  1528. **
  1529. ** SBA initialization code (HW and SW)
  1530. **
  1531. ** o identify SBA chip itself
  1532. ** o FIXME: initialize DMA hints for reasonable defaults
  1533. **
  1534. **************************************************************************/
  1535. #ifdef CONFIG_PROC_FS
  1536. static void *
  1537. ioc_start(struct seq_file *s, loff_t *pos)
  1538. {
  1539. struct ioc *ioc;
  1540. loff_t n = *pos;
  1541. for (ioc = ioc_list; ioc; ioc = ioc->next)
  1542. if (!n--)
  1543. return ioc;
  1544. return NULL;
  1545. }
  1546. static void *
  1547. ioc_next(struct seq_file *s, void *v, loff_t *pos)
  1548. {
  1549. struct ioc *ioc = v;
  1550. ++*pos;
  1551. return ioc->next;
  1552. }
  1553. static void
  1554. ioc_stop(struct seq_file *s, void *v)
  1555. {
  1556. }
  1557. static int
  1558. ioc_show(struct seq_file *s, void *v)
  1559. {
  1560. struct ioc *ioc = v;
  1561. unsigned long *res_ptr = (unsigned long *)ioc->res_map;
  1562. int i, used = 0;
  1563. seq_printf(s, "Hewlett Packard %s IOC rev %d.%d\n",
  1564. ioc->name, ((ioc->rev >> 4) & 0xF), (ioc->rev & 0xF));
  1565. #ifdef CONFIG_NUMA
  1566. if (ioc->node != MAX_NUMNODES)
  1567. seq_printf(s, "NUMA node : %d\n", ioc->node);
  1568. #endif
  1569. seq_printf(s, "IOVA size : %ld MB\n", ((ioc->pdir_size >> 3) * iovp_size)/(1024*1024));
  1570. seq_printf(s, "IOVA page size : %ld kb\n", iovp_size/1024);
  1571. for (i = 0; i < (ioc->res_size / sizeof(unsigned long)); ++i, ++res_ptr)
  1572. used += hweight64(*res_ptr);
  1573. seq_printf(s, "PDIR size : %d entries\n", ioc->pdir_size >> 3);
  1574. seq_printf(s, "PDIR used : %d entries\n", used);
  1575. #ifdef PDIR_SEARCH_TIMING
  1576. {
  1577. unsigned long i = 0, avg = 0, min, max;
  1578. min = max = ioc->avg_search[0];
  1579. for (i = 0; i < SBA_SEARCH_SAMPLE; i++) {
  1580. avg += ioc->avg_search[i];
  1581. if (ioc->avg_search[i] > max) max = ioc->avg_search[i];
  1582. if (ioc->avg_search[i] < min) min = ioc->avg_search[i];
  1583. }
  1584. avg /= SBA_SEARCH_SAMPLE;
  1585. seq_printf(s, "Bitmap search : %ld/%ld/%ld (min/avg/max CPU Cycles/IOVA page)\n",
  1586. min, avg, max);
  1587. }
  1588. #endif
  1589. #ifndef ALLOW_IOV_BYPASS
  1590. seq_printf(s, "IOVA bypass disabled\n");
  1591. #endif
  1592. return 0;
  1593. }
  1594. static struct seq_operations ioc_seq_ops = {
  1595. .start = ioc_start,
  1596. .next = ioc_next,
  1597. .stop = ioc_stop,
  1598. .show = ioc_show
  1599. };
  1600. static int
  1601. ioc_open(struct inode *inode, struct file *file)
  1602. {
  1603. return seq_open(file, &ioc_seq_ops);
  1604. }
  1605. static struct file_operations ioc_fops = {
  1606. .open = ioc_open,
  1607. .read = seq_read,
  1608. .llseek = seq_lseek,
  1609. .release = seq_release
  1610. };
  1611. static void __init
  1612. ioc_proc_init(void)
  1613. {
  1614. struct proc_dir_entry *dir, *entry;
  1615. dir = proc_mkdir("bus/mckinley", NULL);
  1616. if (!dir)
  1617. return;
  1618. entry = create_proc_entry(ioc_list->name, 0, dir);
  1619. if (entry)
  1620. entry->proc_fops = &ioc_fops;
  1621. }
  1622. #endif
  1623. static void
  1624. sba_connect_bus(struct pci_bus *bus)
  1625. {
  1626. acpi_handle handle, parent;
  1627. acpi_status status;
  1628. struct ioc *ioc;
  1629. if (!PCI_CONTROLLER(bus))
  1630. panic(PFX "no sysdata on bus %d!\n", bus->number);
  1631. if (PCI_CONTROLLER(bus)->iommu)
  1632. return;
  1633. handle = PCI_CONTROLLER(bus)->acpi_handle;
  1634. if (!handle)
  1635. return;
  1636. /*
  1637. * The IOC scope encloses PCI root bridges in the ACPI
  1638. * namespace, so work our way out until we find an IOC we
  1639. * claimed previously.
  1640. */
  1641. do {
  1642. for (ioc = ioc_list; ioc; ioc = ioc->next)
  1643. if (ioc->handle == handle) {
  1644. PCI_CONTROLLER(bus)->iommu = ioc;
  1645. return;
  1646. }
  1647. status = acpi_get_parent(handle, &parent);
  1648. handle = parent;
  1649. } while (ACPI_SUCCESS(status));
  1650. printk(KERN_WARNING "No IOC for PCI Bus %04x:%02x in ACPI\n", pci_domain_nr(bus), bus->number);
  1651. }
  1652. #ifdef CONFIG_NUMA
  1653. static void __init
  1654. sba_map_ioc_to_node(struct ioc *ioc, acpi_handle handle)
  1655. {
  1656. struct acpi_buffer buffer = {ACPI_ALLOCATE_BUFFER, NULL};
  1657. union acpi_object *obj;
  1658. acpi_handle phandle;
  1659. unsigned int node;
  1660. ioc->node = MAX_NUMNODES;
  1661. /*
  1662. * Check for a _PXM on this node first. We don't typically see
  1663. * one here, so we'll end up getting it from the parent.
  1664. */
  1665. if (ACPI_FAILURE(acpi_evaluate_object(handle, "_PXM", NULL, &buffer))) {
  1666. if (ACPI_FAILURE(acpi_get_parent(handle, &phandle)))
  1667. return;
  1668. /* Reset the acpi buffer */
  1669. buffer.length = ACPI_ALLOCATE_BUFFER;
  1670. buffer.pointer = NULL;
  1671. if (ACPI_FAILURE(acpi_evaluate_object(phandle, "_PXM", NULL,
  1672. &buffer)))
  1673. return;
  1674. }
  1675. if (!buffer.length || !buffer.pointer)
  1676. return;
  1677. obj = buffer.pointer;
  1678. if (obj->type != ACPI_TYPE_INTEGER ||
  1679. obj->integer.value >= MAX_PXM_DOMAINS) {
  1680. acpi_os_free(buffer.pointer);
  1681. return;
  1682. }
  1683. node = pxm_to_nid_map[obj->integer.value];
  1684. acpi_os_free(buffer.pointer);
  1685. if (node >= MAX_NUMNODES || !node_online(node))
  1686. return;
  1687. ioc->node = node;
  1688. return;
  1689. }
  1690. #else
  1691. #define sba_map_ioc_to_node(ioc, handle)
  1692. #endif
  1693. static int __init
  1694. acpi_sba_ioc_add(struct acpi_device *device)
  1695. {
  1696. struct ioc *ioc;
  1697. acpi_status status;
  1698. u64 hpa, length;
  1699. struct acpi_buffer buffer;
  1700. struct acpi_device_info *dev_info;
  1701. status = hp_acpi_csr_space(device->handle, &hpa, &length);
  1702. if (ACPI_FAILURE(status))
  1703. return 1;
  1704. buffer.length = ACPI_ALLOCATE_LOCAL_BUFFER;
  1705. status = acpi_get_object_info(device->handle, &buffer);
  1706. if (ACPI_FAILURE(status))
  1707. return 1;
  1708. dev_info = buffer.pointer;
  1709. /*
  1710. * For HWP0001, only SBA appears in ACPI namespace. It encloses the PCI
  1711. * root bridges, and its CSR space includes the IOC function.
  1712. */
  1713. if (strncmp("HWP0001", dev_info->hardware_id.value, 7) == 0) {
  1714. hpa += ZX1_IOC_OFFSET;
  1715. /* zx1 based systems default to kernel page size iommu pages */
  1716. if (!iovp_shift)
  1717. iovp_shift = min(PAGE_SHIFT, 16);
  1718. }
  1719. ACPI_MEM_FREE(dev_info);
  1720. /*
  1721. * default anything not caught above or specified on cmdline to 4k
  1722. * iommu page size
  1723. */
  1724. if (!iovp_shift)
  1725. iovp_shift = 12;
  1726. ioc = ioc_init(hpa, device->handle);
  1727. if (!ioc)
  1728. return 1;
  1729. /* setup NUMA node association */
  1730. sba_map_ioc_to_node(ioc, device->handle);
  1731. return 0;
  1732. }
  1733. static struct acpi_driver acpi_sba_ioc_driver = {
  1734. .name = "IOC IOMMU Driver",
  1735. .ids = "HWP0001,HWP0004",
  1736. .ops = {
  1737. .add = acpi_sba_ioc_add,
  1738. },
  1739. };
  1740. static int __init
  1741. sba_init(void)
  1742. {
  1743. acpi_bus_register_driver(&acpi_sba_ioc_driver);
  1744. if (!ioc_list)
  1745. return 0;
  1746. #ifdef CONFIG_PCI
  1747. {
  1748. struct pci_bus *b = NULL;
  1749. while ((b = pci_find_next_bus(b)) != NULL)
  1750. sba_connect_bus(b);
  1751. }
  1752. #endif
  1753. #ifdef CONFIG_PROC_FS
  1754. ioc_proc_init();
  1755. #endif
  1756. return 0;
  1757. }
  1758. subsys_initcall(sba_init); /* must be initialized after ACPI etc., but before any drivers... */
  1759. extern void dig_setup(char**);
  1760. /*
  1761. * MAX_DMA_ADDRESS needs to be setup prior to paging_init to do any good,
  1762. * so we use the platform_setup hook to fix it up.
  1763. */
  1764. void __init
  1765. sba_setup(char **cmdline_p)
  1766. {
  1767. MAX_DMA_ADDRESS = ~0UL;
  1768. dig_setup(cmdline_p);
  1769. }
  1770. static int __init
  1771. nosbagart(char *str)
  1772. {
  1773. reserve_sba_gart = 0;
  1774. return 1;
  1775. }
  1776. int
  1777. sba_dma_supported (struct device *dev, u64 mask)
  1778. {
  1779. /* make sure it's at least 32bit capable */
  1780. return ((mask & 0xFFFFFFFFUL) == 0xFFFFFFFFUL);
  1781. }
  1782. int
  1783. sba_dma_mapping_error (dma_addr_t dma_addr)
  1784. {
  1785. return 0;
  1786. }
  1787. __setup("nosbagart", nosbagart);
  1788. static int __init
  1789. sba_page_override(char *str)
  1790. {
  1791. unsigned long page_size;
  1792. page_size = memparse(str, &str);
  1793. switch (page_size) {
  1794. case 4096:
  1795. case 8192:
  1796. case 16384:
  1797. case 65536:
  1798. iovp_shift = ffs(page_size) - 1;
  1799. break;
  1800. default:
  1801. printk("%s: unknown/unsupported iommu page size %ld\n",
  1802. __FUNCTION__, page_size);
  1803. }
  1804. return 1;
  1805. }
  1806. __setup("sbapagesize=",sba_page_override);
  1807. EXPORT_SYMBOL(sba_dma_mapping_error);
  1808. EXPORT_SYMBOL(sba_map_single);
  1809. EXPORT_SYMBOL(sba_unmap_single);
  1810. EXPORT_SYMBOL(sba_map_sg);
  1811. EXPORT_SYMBOL(sba_unmap_sg);
  1812. EXPORT_SYMBOL(sba_dma_supported);
  1813. EXPORT_SYMBOL(sba_alloc_coherent);
  1814. EXPORT_SYMBOL(sba_free_coherent);