apicdef.h 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420
  1. #ifndef _ASM_X86_APICDEF_H
  2. #define _ASM_X86_APICDEF_H
  3. /*
  4. * Constants for various Intel APICs. (local APIC, IOAPIC, etc.)
  5. *
  6. * Alan Cox <Alan.Cox@linux.org>, 1995.
  7. * Ingo Molnar <mingo@redhat.com>, 1999, 2000
  8. */
  9. #define APIC_DEFAULT_PHYS_BASE 0xfee00000
  10. #define APIC_ID 0x20
  11. #define APIC_LVR 0x30
  12. #define APIC_LVR_MASK 0xFF00FF
  13. #define APIC_LVR_DIRECTED_EOI (1 << 24)
  14. #define GET_APIC_VERSION(x) ((x) & 0xFFu)
  15. #define GET_APIC_MAXLVT(x) (((x) >> 16) & 0xFFu)
  16. #ifdef CONFIG_X86_32
  17. # define APIC_INTEGRATED(x) ((x) & 0xF0u)
  18. #else
  19. # define APIC_INTEGRATED(x) (1)
  20. #endif
  21. #define APIC_XAPIC(x) ((x) >= 0x14)
  22. #define APIC_EXT_SPACE(x) ((x) & 0x80000000)
  23. #define APIC_TASKPRI 0x80
  24. #define APIC_TPRI_MASK 0xFFu
  25. #define APIC_ARBPRI 0x90
  26. #define APIC_ARBPRI_MASK 0xFFu
  27. #define APIC_PROCPRI 0xA0
  28. #define APIC_EOI 0xB0
  29. #define APIC_EIO_ACK 0x0
  30. #define APIC_RRR 0xC0
  31. #define APIC_LDR 0xD0
  32. #define APIC_LDR_MASK (0xFFu << 24)
  33. #define GET_APIC_LOGICAL_ID(x) (((x) >> 24) & 0xFFu)
  34. #define SET_APIC_LOGICAL_ID(x) (((x) << 24))
  35. #define APIC_ALL_CPUS 0xFFu
  36. #define APIC_DFR 0xE0
  37. #define APIC_DFR_CLUSTER 0x0FFFFFFFul
  38. #define APIC_DFR_FLAT 0xFFFFFFFFul
  39. #define APIC_SPIV 0xF0
  40. #define APIC_SPIV_DIRECTED_EOI (1 << 12)
  41. #define APIC_SPIV_FOCUS_DISABLED (1 << 9)
  42. #define APIC_SPIV_APIC_ENABLED (1 << 8)
  43. #define APIC_ISR 0x100
  44. #define APIC_ISR_NR 0x8 /* Number of 32 bit ISR registers. */
  45. #define APIC_TMR 0x180
  46. #define APIC_IRR 0x200
  47. #define APIC_ESR 0x280
  48. #define APIC_ESR_SEND_CS 0x00001
  49. #define APIC_ESR_RECV_CS 0x00002
  50. #define APIC_ESR_SEND_ACC 0x00004
  51. #define APIC_ESR_RECV_ACC 0x00008
  52. #define APIC_ESR_SENDILL 0x00020
  53. #define APIC_ESR_RECVILL 0x00040
  54. #define APIC_ESR_ILLREGA 0x00080
  55. #define APIC_LVTCMCI 0x2f0
  56. #define APIC_ICR 0x300
  57. #define APIC_DEST_SELF 0x40000
  58. #define APIC_DEST_ALLINC 0x80000
  59. #define APIC_DEST_ALLBUT 0xC0000
  60. #define APIC_ICR_RR_MASK 0x30000
  61. #define APIC_ICR_RR_INVALID 0x00000
  62. #define APIC_ICR_RR_INPROG 0x10000
  63. #define APIC_ICR_RR_VALID 0x20000
  64. #define APIC_INT_LEVELTRIG 0x08000
  65. #define APIC_INT_ASSERT 0x04000
  66. #define APIC_ICR_BUSY 0x01000
  67. #define APIC_DEST_LOGICAL 0x00800
  68. #define APIC_DEST_PHYSICAL 0x00000
  69. #define APIC_DM_FIXED 0x00000
  70. #define APIC_DM_LOWEST 0x00100
  71. #define APIC_DM_SMI 0x00200
  72. #define APIC_DM_REMRD 0x00300
  73. #define APIC_DM_NMI 0x00400
  74. #define APIC_DM_INIT 0x00500
  75. #define APIC_DM_STARTUP 0x00600
  76. #define APIC_DM_EXTINT 0x00700
  77. #define APIC_VECTOR_MASK 0x000FF
  78. #define APIC_ICR2 0x310
  79. #define GET_APIC_DEST_FIELD(x) (((x) >> 24) & 0xFF)
  80. #define SET_APIC_DEST_FIELD(x) ((x) << 24)
  81. #define APIC_LVTT 0x320
  82. #define APIC_LVTTHMR 0x330
  83. #define APIC_LVTPC 0x340
  84. #define APIC_LVT0 0x350
  85. #define APIC_LVT_TIMER_BASE_MASK (0x3 << 18)
  86. #define GET_APIC_TIMER_BASE(x) (((x) >> 18) & 0x3)
  87. #define SET_APIC_TIMER_BASE(x) (((x) << 18))
  88. #define APIC_TIMER_BASE_CLKIN 0x0
  89. #define APIC_TIMER_BASE_TMBASE 0x1
  90. #define APIC_TIMER_BASE_DIV 0x2
  91. #define APIC_LVT_TIMER_PERIODIC (1 << 17)
  92. #define APIC_LVT_MASKED (1 << 16)
  93. #define APIC_LVT_LEVEL_TRIGGER (1 << 15)
  94. #define APIC_LVT_REMOTE_IRR (1 << 14)
  95. #define APIC_INPUT_POLARITY (1 << 13)
  96. #define APIC_SEND_PENDING (1 << 12)
  97. #define APIC_MODE_MASK 0x700
  98. #define GET_APIC_DELIVERY_MODE(x) (((x) >> 8) & 0x7)
  99. #define SET_APIC_DELIVERY_MODE(x, y) (((x) & ~0x700) | ((y) << 8))
  100. #define APIC_MODE_FIXED 0x0
  101. #define APIC_MODE_NMI 0x4
  102. #define APIC_MODE_EXTINT 0x7
  103. #define APIC_LVT1 0x360
  104. #define APIC_LVTERR 0x370
  105. #define APIC_TMICT 0x380
  106. #define APIC_TMCCT 0x390
  107. #define APIC_TDCR 0x3E0
  108. #define APIC_SELF_IPI 0x3F0
  109. #define APIC_TDR_DIV_TMBASE (1 << 2)
  110. #define APIC_TDR_DIV_1 0xB
  111. #define APIC_TDR_DIV_2 0x0
  112. #define APIC_TDR_DIV_4 0x1
  113. #define APIC_TDR_DIV_8 0x2
  114. #define APIC_TDR_DIV_16 0x3
  115. #define APIC_TDR_DIV_32 0x8
  116. #define APIC_TDR_DIV_64 0x9
  117. #define APIC_TDR_DIV_128 0xA
  118. #define APIC_EFEAT 0x400
  119. #define APIC_ECTRL 0x410
  120. #define APIC_EILVTn(n) (0x500 + 0x10 * n)
  121. #define APIC_EILVT_NR_AMD_K8 1 /* # of extended interrupts */
  122. #define APIC_EILVT_NR_AMD_10H 4
  123. #define APIC_EILVT_LVTOFF(x) (((x) >> 4) & 0xF)
  124. #define APIC_EILVT_MSG_FIX 0x0
  125. #define APIC_EILVT_MSG_SMI 0x2
  126. #define APIC_EILVT_MSG_NMI 0x4
  127. #define APIC_EILVT_MSG_EXT 0x7
  128. #define APIC_EILVT_MASKED (1 << 16)
  129. #define APIC_BASE (fix_to_virt(FIX_APIC_BASE))
  130. #define APIC_BASE_MSR 0x800
  131. #define X2APIC_ENABLE (1UL << 10)
  132. #ifdef CONFIG_X86_32
  133. # define MAX_IO_APICS 64
  134. #else
  135. # define MAX_IO_APICS 128
  136. # define MAX_LOCAL_APIC 32768
  137. #endif
  138. /*
  139. * All x86-64 systems are xAPIC compatible.
  140. * In the following, "apicid" is a physical APIC ID.
  141. */
  142. #define XAPIC_DEST_CPUS_SHIFT 4
  143. #define XAPIC_DEST_CPUS_MASK ((1u << XAPIC_DEST_CPUS_SHIFT) - 1)
  144. #define XAPIC_DEST_CLUSTER_MASK (XAPIC_DEST_CPUS_MASK << XAPIC_DEST_CPUS_SHIFT)
  145. #define APIC_CLUSTER(apicid) ((apicid) & XAPIC_DEST_CLUSTER_MASK)
  146. #define APIC_CLUSTERID(apicid) (APIC_CLUSTER(apicid) >> XAPIC_DEST_CPUS_SHIFT)
  147. #define APIC_CPUID(apicid) ((apicid) & XAPIC_DEST_CPUS_MASK)
  148. #define NUM_APIC_CLUSTERS ((BAD_APICID + 1) >> XAPIC_DEST_CPUS_SHIFT)
  149. /*
  150. * the local APIC register structure, memory mapped. Not terribly well
  151. * tested, but we might eventually use this one in the future - the
  152. * problem why we cannot use it right now is the P5 APIC, it has an
  153. * errata which cannot take 8-bit reads and writes, only 32-bit ones ...
  154. */
  155. #define u32 unsigned int
  156. struct local_apic {
  157. /*000*/ struct { u32 __reserved[4]; } __reserved_01;
  158. /*010*/ struct { u32 __reserved[4]; } __reserved_02;
  159. /*020*/ struct { /* APIC ID Register */
  160. u32 __reserved_1 : 24,
  161. phys_apic_id : 4,
  162. __reserved_2 : 4;
  163. u32 __reserved[3];
  164. } id;
  165. /*030*/ const
  166. struct { /* APIC Version Register */
  167. u32 version : 8,
  168. __reserved_1 : 8,
  169. max_lvt : 8,
  170. __reserved_2 : 8;
  171. u32 __reserved[3];
  172. } version;
  173. /*040*/ struct { u32 __reserved[4]; } __reserved_03;
  174. /*050*/ struct { u32 __reserved[4]; } __reserved_04;
  175. /*060*/ struct { u32 __reserved[4]; } __reserved_05;
  176. /*070*/ struct { u32 __reserved[4]; } __reserved_06;
  177. /*080*/ struct { /* Task Priority Register */
  178. u32 priority : 8,
  179. __reserved_1 : 24;
  180. u32 __reserved_2[3];
  181. } tpr;
  182. /*090*/ const
  183. struct { /* Arbitration Priority Register */
  184. u32 priority : 8,
  185. __reserved_1 : 24;
  186. u32 __reserved_2[3];
  187. } apr;
  188. /*0A0*/ const
  189. struct { /* Processor Priority Register */
  190. u32 priority : 8,
  191. __reserved_1 : 24;
  192. u32 __reserved_2[3];
  193. } ppr;
  194. /*0B0*/ struct { /* End Of Interrupt Register */
  195. u32 eoi;
  196. u32 __reserved[3];
  197. } eoi;
  198. /*0C0*/ struct { u32 __reserved[4]; } __reserved_07;
  199. /*0D0*/ struct { /* Logical Destination Register */
  200. u32 __reserved_1 : 24,
  201. logical_dest : 8;
  202. u32 __reserved_2[3];
  203. } ldr;
  204. /*0E0*/ struct { /* Destination Format Register */
  205. u32 __reserved_1 : 28,
  206. model : 4;
  207. u32 __reserved_2[3];
  208. } dfr;
  209. /*0F0*/ struct { /* Spurious Interrupt Vector Register */
  210. u32 spurious_vector : 8,
  211. apic_enabled : 1,
  212. focus_cpu : 1,
  213. __reserved_2 : 22;
  214. u32 __reserved_3[3];
  215. } svr;
  216. /*100*/ struct { /* In Service Register */
  217. /*170*/ u32 bitfield;
  218. u32 __reserved[3];
  219. } isr [8];
  220. /*180*/ struct { /* Trigger Mode Register */
  221. /*1F0*/ u32 bitfield;
  222. u32 __reserved[3];
  223. } tmr [8];
  224. /*200*/ struct { /* Interrupt Request Register */
  225. /*270*/ u32 bitfield;
  226. u32 __reserved[3];
  227. } irr [8];
  228. /*280*/ union { /* Error Status Register */
  229. struct {
  230. u32 send_cs_error : 1,
  231. receive_cs_error : 1,
  232. send_accept_error : 1,
  233. receive_accept_error : 1,
  234. __reserved_1 : 1,
  235. send_illegal_vector : 1,
  236. receive_illegal_vector : 1,
  237. illegal_register_address : 1,
  238. __reserved_2 : 24;
  239. u32 __reserved_3[3];
  240. } error_bits;
  241. struct {
  242. u32 errors;
  243. u32 __reserved_3[3];
  244. } all_errors;
  245. } esr;
  246. /*290*/ struct { u32 __reserved[4]; } __reserved_08;
  247. /*2A0*/ struct { u32 __reserved[4]; } __reserved_09;
  248. /*2B0*/ struct { u32 __reserved[4]; } __reserved_10;
  249. /*2C0*/ struct { u32 __reserved[4]; } __reserved_11;
  250. /*2D0*/ struct { u32 __reserved[4]; } __reserved_12;
  251. /*2E0*/ struct { u32 __reserved[4]; } __reserved_13;
  252. /*2F0*/ struct { u32 __reserved[4]; } __reserved_14;
  253. /*300*/ struct { /* Interrupt Command Register 1 */
  254. u32 vector : 8,
  255. delivery_mode : 3,
  256. destination_mode : 1,
  257. delivery_status : 1,
  258. __reserved_1 : 1,
  259. level : 1,
  260. trigger : 1,
  261. __reserved_2 : 2,
  262. shorthand : 2,
  263. __reserved_3 : 12;
  264. u32 __reserved_4[3];
  265. } icr1;
  266. /*310*/ struct { /* Interrupt Command Register 2 */
  267. union {
  268. u32 __reserved_1 : 24,
  269. phys_dest : 4,
  270. __reserved_2 : 4;
  271. u32 __reserved_3 : 24,
  272. logical_dest : 8;
  273. } dest;
  274. u32 __reserved_4[3];
  275. } icr2;
  276. /*320*/ struct { /* LVT - Timer */
  277. u32 vector : 8,
  278. __reserved_1 : 4,
  279. delivery_status : 1,
  280. __reserved_2 : 3,
  281. mask : 1,
  282. timer_mode : 1,
  283. __reserved_3 : 14;
  284. u32 __reserved_4[3];
  285. } lvt_timer;
  286. /*330*/ struct { /* LVT - Thermal Sensor */
  287. u32 vector : 8,
  288. delivery_mode : 3,
  289. __reserved_1 : 1,
  290. delivery_status : 1,
  291. __reserved_2 : 3,
  292. mask : 1,
  293. __reserved_3 : 15;
  294. u32 __reserved_4[3];
  295. } lvt_thermal;
  296. /*340*/ struct { /* LVT - Performance Counter */
  297. u32 vector : 8,
  298. delivery_mode : 3,
  299. __reserved_1 : 1,
  300. delivery_status : 1,
  301. __reserved_2 : 3,
  302. mask : 1,
  303. __reserved_3 : 15;
  304. u32 __reserved_4[3];
  305. } lvt_pc;
  306. /*350*/ struct { /* LVT - LINT0 */
  307. u32 vector : 8,
  308. delivery_mode : 3,
  309. __reserved_1 : 1,
  310. delivery_status : 1,
  311. polarity : 1,
  312. remote_irr : 1,
  313. trigger : 1,
  314. mask : 1,
  315. __reserved_2 : 15;
  316. u32 __reserved_3[3];
  317. } lvt_lint0;
  318. /*360*/ struct { /* LVT - LINT1 */
  319. u32 vector : 8,
  320. delivery_mode : 3,
  321. __reserved_1 : 1,
  322. delivery_status : 1,
  323. polarity : 1,
  324. remote_irr : 1,
  325. trigger : 1,
  326. mask : 1,
  327. __reserved_2 : 15;
  328. u32 __reserved_3[3];
  329. } lvt_lint1;
  330. /*370*/ struct { /* LVT - Error */
  331. u32 vector : 8,
  332. __reserved_1 : 4,
  333. delivery_status : 1,
  334. __reserved_2 : 3,
  335. mask : 1,
  336. __reserved_3 : 15;
  337. u32 __reserved_4[3];
  338. } lvt_error;
  339. /*380*/ struct { /* Timer Initial Count Register */
  340. u32 initial_count;
  341. u32 __reserved_2[3];
  342. } timer_icr;
  343. /*390*/ const
  344. struct { /* Timer Current Count Register */
  345. u32 curr_count;
  346. u32 __reserved_2[3];
  347. } timer_ccr;
  348. /*3A0*/ struct { u32 __reserved[4]; } __reserved_16;
  349. /*3B0*/ struct { u32 __reserved[4]; } __reserved_17;
  350. /*3C0*/ struct { u32 __reserved[4]; } __reserved_18;
  351. /*3D0*/ struct { u32 __reserved[4]; } __reserved_19;
  352. /*3E0*/ struct { /* Timer Divide Configuration Register */
  353. u32 divisor : 4,
  354. __reserved_1 : 28;
  355. u32 __reserved_2[3];
  356. } timer_dcr;
  357. /*3F0*/ struct { u32 __reserved[4]; } __reserved_20;
  358. } __attribute__ ((packed));
  359. #undef u32
  360. #ifdef CONFIG_X86_32
  361. #define BAD_APICID 0xFFu
  362. #else
  363. #define BAD_APICID 0xFFFFu
  364. #endif
  365. #endif /* _ASM_X86_APICDEF_H */