intel-agp.c 76 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600
  1. /*
  2. * Intel AGPGART routines.
  3. */
  4. #include <linux/module.h>
  5. #include <linux/pci.h>
  6. #include <linux/init.h>
  7. #include <linux/kernel.h>
  8. #include <linux/pagemap.h>
  9. #include <linux/agp_backend.h>
  10. #include "agp.h"
  11. /*
  12. * If we have Intel graphics, we're not going to have anything other than
  13. * an Intel IOMMU. So make the correct use of the PCI DMA API contingent
  14. * on the Intel IOMMU support (CONFIG_DMAR).
  15. * Only newer chipsets need to bother with this, of course.
  16. */
  17. #ifdef CONFIG_DMAR
  18. #define USE_PCI_DMA_API 1
  19. #endif
  20. #define PCI_DEVICE_ID_INTEL_E7221_HB 0x2588
  21. #define PCI_DEVICE_ID_INTEL_E7221_IG 0x258a
  22. #define PCI_DEVICE_ID_INTEL_82946GZ_HB 0x2970
  23. #define PCI_DEVICE_ID_INTEL_82946GZ_IG 0x2972
  24. #define PCI_DEVICE_ID_INTEL_82G35_HB 0x2980
  25. #define PCI_DEVICE_ID_INTEL_82G35_IG 0x2982
  26. #define PCI_DEVICE_ID_INTEL_82965Q_HB 0x2990
  27. #define PCI_DEVICE_ID_INTEL_82965Q_IG 0x2992
  28. #define PCI_DEVICE_ID_INTEL_82965G_HB 0x29A0
  29. #define PCI_DEVICE_ID_INTEL_82965G_IG 0x29A2
  30. #define PCI_DEVICE_ID_INTEL_82965GM_HB 0x2A00
  31. #define PCI_DEVICE_ID_INTEL_82965GM_IG 0x2A02
  32. #define PCI_DEVICE_ID_INTEL_82965GME_HB 0x2A10
  33. #define PCI_DEVICE_ID_INTEL_82965GME_IG 0x2A12
  34. #define PCI_DEVICE_ID_INTEL_82945GME_HB 0x27AC
  35. #define PCI_DEVICE_ID_INTEL_82945GME_IG 0x27AE
  36. #define PCI_DEVICE_ID_INTEL_PINEVIEW_M_HB 0xA010
  37. #define PCI_DEVICE_ID_INTEL_PINEVIEW_M_IG 0xA011
  38. #define PCI_DEVICE_ID_INTEL_PINEVIEW_HB 0xA000
  39. #define PCI_DEVICE_ID_INTEL_PINEVIEW_IG 0xA001
  40. #define PCI_DEVICE_ID_INTEL_G33_HB 0x29C0
  41. #define PCI_DEVICE_ID_INTEL_G33_IG 0x29C2
  42. #define PCI_DEVICE_ID_INTEL_Q35_HB 0x29B0
  43. #define PCI_DEVICE_ID_INTEL_Q35_IG 0x29B2
  44. #define PCI_DEVICE_ID_INTEL_Q33_HB 0x29D0
  45. #define PCI_DEVICE_ID_INTEL_Q33_IG 0x29D2
  46. #define PCI_DEVICE_ID_INTEL_B43_HB 0x2E40
  47. #define PCI_DEVICE_ID_INTEL_B43_IG 0x2E42
  48. #define PCI_DEVICE_ID_INTEL_GM45_HB 0x2A40
  49. #define PCI_DEVICE_ID_INTEL_GM45_IG 0x2A42
  50. #define PCI_DEVICE_ID_INTEL_EAGLELAKE_HB 0x2E00
  51. #define PCI_DEVICE_ID_INTEL_EAGLELAKE_IG 0x2E02
  52. #define PCI_DEVICE_ID_INTEL_Q45_HB 0x2E10
  53. #define PCI_DEVICE_ID_INTEL_Q45_IG 0x2E12
  54. #define PCI_DEVICE_ID_INTEL_G45_HB 0x2E20
  55. #define PCI_DEVICE_ID_INTEL_G45_IG 0x2E22
  56. #define PCI_DEVICE_ID_INTEL_G41_HB 0x2E30
  57. #define PCI_DEVICE_ID_INTEL_G41_IG 0x2E32
  58. #define PCI_DEVICE_ID_INTEL_IRONLAKE_D_HB 0x0040
  59. #define PCI_DEVICE_ID_INTEL_IRONLAKE_D_IG 0x0042
  60. #define PCI_DEVICE_ID_INTEL_IRONLAKE_M_HB 0x0044
  61. #define PCI_DEVICE_ID_INTEL_IRONLAKE_MA_HB 0x0062
  62. #define PCI_DEVICE_ID_INTEL_IRONLAKE_M_IG 0x0046
  63. /* cover 915 and 945 variants */
  64. #define IS_I915 (agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_E7221_HB || \
  65. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82915G_HB || \
  66. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82915GM_HB || \
  67. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82945G_HB || \
  68. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82945GM_HB || \
  69. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82945GME_HB)
  70. #define IS_I965 (agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82946GZ_HB || \
  71. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82G35_HB || \
  72. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82965Q_HB || \
  73. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82965G_HB || \
  74. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82965GM_HB || \
  75. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82965GME_HB)
  76. #define IS_G33 (agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_G33_HB || \
  77. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_Q35_HB || \
  78. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_Q33_HB || \
  79. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_PINEVIEW_M_HB || \
  80. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_PINEVIEW_HB)
  81. #define IS_PINEVIEW (agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_PINEVIEW_M_HB || \
  82. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_PINEVIEW_HB)
  83. #define IS_G4X (agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_EAGLELAKE_HB || \
  84. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_Q45_HB || \
  85. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_G45_HB || \
  86. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_GM45_HB || \
  87. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_G41_HB || \
  88. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_B43_HB || \
  89. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_IRONLAKE_D_HB || \
  90. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_IRONLAKE_M_HB || \
  91. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_IRONLAKE_MA_HB)
  92. extern int agp_memory_reserved;
  93. /* Intel 815 register */
  94. #define INTEL_815_APCONT 0x51
  95. #define INTEL_815_ATTBASE_MASK ~0x1FFFFFFF
  96. /* Intel i820 registers */
  97. #define INTEL_I820_RDCR 0x51
  98. #define INTEL_I820_ERRSTS 0xc8
  99. /* Intel i840 registers */
  100. #define INTEL_I840_MCHCFG 0x50
  101. #define INTEL_I840_ERRSTS 0xc8
  102. /* Intel i850 registers */
  103. #define INTEL_I850_MCHCFG 0x50
  104. #define INTEL_I850_ERRSTS 0xc8
  105. /* intel 915G registers */
  106. #define I915_GMADDR 0x18
  107. #define I915_MMADDR 0x10
  108. #define I915_PTEADDR 0x1C
  109. #define I915_GMCH_GMS_STOLEN_48M (0x6 << 4)
  110. #define I915_GMCH_GMS_STOLEN_64M (0x7 << 4)
  111. #define G33_GMCH_GMS_STOLEN_128M (0x8 << 4)
  112. #define G33_GMCH_GMS_STOLEN_256M (0x9 << 4)
  113. #define INTEL_GMCH_GMS_STOLEN_96M (0xa << 4)
  114. #define INTEL_GMCH_GMS_STOLEN_160M (0xb << 4)
  115. #define INTEL_GMCH_GMS_STOLEN_224M (0xc << 4)
  116. #define INTEL_GMCH_GMS_STOLEN_352M (0xd << 4)
  117. #define I915_IFPADDR 0x60
  118. /* Intel 965G registers */
  119. #define I965_MSAC 0x62
  120. #define I965_IFPADDR 0x70
  121. /* Intel 7505 registers */
  122. #define INTEL_I7505_APSIZE 0x74
  123. #define INTEL_I7505_NCAPID 0x60
  124. #define INTEL_I7505_NISTAT 0x6c
  125. #define INTEL_I7505_ATTBASE 0x78
  126. #define INTEL_I7505_ERRSTS 0x42
  127. #define INTEL_I7505_AGPCTRL 0x70
  128. #define INTEL_I7505_MCHCFG 0x50
  129. static const struct aper_size_info_fixed intel_i810_sizes[] =
  130. {
  131. {64, 16384, 4},
  132. /* The 32M mode still requires a 64k gatt */
  133. {32, 8192, 4}
  134. };
  135. #define AGP_DCACHE_MEMORY 1
  136. #define AGP_PHYS_MEMORY 2
  137. #define INTEL_AGP_CACHED_MEMORY 3
  138. static struct gatt_mask intel_i810_masks[] =
  139. {
  140. {.mask = I810_PTE_VALID, .type = 0},
  141. {.mask = (I810_PTE_VALID | I810_PTE_LOCAL), .type = AGP_DCACHE_MEMORY},
  142. {.mask = I810_PTE_VALID, .type = 0},
  143. {.mask = I810_PTE_VALID | I830_PTE_SYSTEM_CACHED,
  144. .type = INTEL_AGP_CACHED_MEMORY}
  145. };
  146. static struct _intel_private {
  147. struct pci_dev *pcidev; /* device one */
  148. u8 __iomem *registers;
  149. u32 __iomem *gtt; /* I915G */
  150. int num_dcache_entries;
  151. /* gtt_entries is the number of gtt entries that are already mapped
  152. * to stolen memory. Stolen memory is larger than the memory mapped
  153. * through gtt_entries, as it includes some reserved space for the BIOS
  154. * popup and for the GTT.
  155. */
  156. int gtt_entries; /* i830+ */
  157. int gtt_total_size;
  158. union {
  159. void __iomem *i9xx_flush_page;
  160. void *i8xx_flush_page;
  161. };
  162. struct page *i8xx_page;
  163. struct resource ifp_resource;
  164. int resource_valid;
  165. } intel_private;
  166. #ifdef USE_PCI_DMA_API
  167. static int intel_agp_map_page(struct page *page, dma_addr_t *ret)
  168. {
  169. *ret = pci_map_page(intel_private.pcidev, page, 0,
  170. PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
  171. if (pci_dma_mapping_error(intel_private.pcidev, *ret))
  172. return -EINVAL;
  173. return 0;
  174. }
  175. static void intel_agp_unmap_page(struct page *page, dma_addr_t dma)
  176. {
  177. pci_unmap_page(intel_private.pcidev, dma,
  178. PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
  179. }
  180. static void intel_agp_free_sglist(struct agp_memory *mem)
  181. {
  182. struct sg_table st;
  183. st.sgl = mem->sg_list;
  184. st.orig_nents = st.nents = mem->page_count;
  185. sg_free_table(&st);
  186. mem->sg_list = NULL;
  187. mem->num_sg = 0;
  188. }
  189. static int intel_agp_map_memory(struct agp_memory *mem)
  190. {
  191. struct sg_table st;
  192. struct scatterlist *sg;
  193. int i;
  194. DBG("try mapping %lu pages\n", (unsigned long)mem->page_count);
  195. if (sg_alloc_table(&st, mem->page_count, GFP_KERNEL))
  196. return -ENOMEM;
  197. mem->sg_list = sg = st.sgl;
  198. for (i = 0 ; i < mem->page_count; i++, sg = sg_next(sg))
  199. sg_set_page(sg, mem->pages[i], PAGE_SIZE, 0);
  200. mem->num_sg = pci_map_sg(intel_private.pcidev, mem->sg_list,
  201. mem->page_count, PCI_DMA_BIDIRECTIONAL);
  202. if (unlikely(!mem->num_sg)) {
  203. intel_agp_free_sglist(mem);
  204. return -ENOMEM;
  205. }
  206. return 0;
  207. }
  208. static void intel_agp_unmap_memory(struct agp_memory *mem)
  209. {
  210. DBG("try unmapping %lu pages\n", (unsigned long)mem->page_count);
  211. pci_unmap_sg(intel_private.pcidev, mem->sg_list,
  212. mem->page_count, PCI_DMA_BIDIRECTIONAL);
  213. intel_agp_free_sglist(mem);
  214. }
  215. static void intel_agp_insert_sg_entries(struct agp_memory *mem,
  216. off_t pg_start, int mask_type)
  217. {
  218. struct scatterlist *sg;
  219. int i, j;
  220. j = pg_start;
  221. WARN_ON(!mem->num_sg);
  222. if (mem->num_sg == mem->page_count) {
  223. for_each_sg(mem->sg_list, sg, mem->page_count, i) {
  224. writel(agp_bridge->driver->mask_memory(agp_bridge,
  225. sg_dma_address(sg), mask_type),
  226. intel_private.gtt+j);
  227. j++;
  228. }
  229. } else {
  230. /* sg may merge pages, but we have to seperate
  231. * per-page addr for GTT */
  232. unsigned int len, m;
  233. for_each_sg(mem->sg_list, sg, mem->num_sg, i) {
  234. len = sg_dma_len(sg) / PAGE_SIZE;
  235. for (m = 0; m < len; m++) {
  236. writel(agp_bridge->driver->mask_memory(agp_bridge,
  237. sg_dma_address(sg) + m * PAGE_SIZE,
  238. mask_type),
  239. intel_private.gtt+j);
  240. j++;
  241. }
  242. }
  243. }
  244. readl(intel_private.gtt+j-1);
  245. }
  246. #else
  247. static void intel_agp_insert_sg_entries(struct agp_memory *mem,
  248. off_t pg_start, int mask_type)
  249. {
  250. int i, j;
  251. for (i = 0, j = pg_start; i < mem->page_count; i++, j++) {
  252. writel(agp_bridge->driver->mask_memory(agp_bridge,
  253. page_to_phys(mem->pages[i]), mask_type),
  254. intel_private.gtt+j);
  255. }
  256. readl(intel_private.gtt+j-1);
  257. }
  258. #endif
  259. static int intel_i810_fetch_size(void)
  260. {
  261. u32 smram_miscc;
  262. struct aper_size_info_fixed *values;
  263. pci_read_config_dword(agp_bridge->dev, I810_SMRAM_MISCC, &smram_miscc);
  264. values = A_SIZE_FIX(agp_bridge->driver->aperture_sizes);
  265. if ((smram_miscc & I810_GMS) == I810_GMS_DISABLE) {
  266. dev_warn(&agp_bridge->dev->dev, "i810 is disabled\n");
  267. return 0;
  268. }
  269. if ((smram_miscc & I810_GFX_MEM_WIN_SIZE) == I810_GFX_MEM_WIN_32M) {
  270. agp_bridge->previous_size =
  271. agp_bridge->current_size = (void *) (values + 1);
  272. agp_bridge->aperture_size_idx = 1;
  273. return values[1].size;
  274. } else {
  275. agp_bridge->previous_size =
  276. agp_bridge->current_size = (void *) (values);
  277. agp_bridge->aperture_size_idx = 0;
  278. return values[0].size;
  279. }
  280. return 0;
  281. }
  282. static int intel_i810_configure(void)
  283. {
  284. struct aper_size_info_fixed *current_size;
  285. u32 temp;
  286. int i;
  287. current_size = A_SIZE_FIX(agp_bridge->current_size);
  288. if (!intel_private.registers) {
  289. pci_read_config_dword(intel_private.pcidev, I810_MMADDR, &temp);
  290. temp &= 0xfff80000;
  291. intel_private.registers = ioremap(temp, 128 * 4096);
  292. if (!intel_private.registers) {
  293. dev_err(&intel_private.pcidev->dev,
  294. "can't remap memory\n");
  295. return -ENOMEM;
  296. }
  297. }
  298. if ((readl(intel_private.registers+I810_DRAM_CTL)
  299. & I810_DRAM_ROW_0) == I810_DRAM_ROW_0_SDRAM) {
  300. /* This will need to be dynamically assigned */
  301. dev_info(&intel_private.pcidev->dev,
  302. "detected 4MB dedicated video ram\n");
  303. intel_private.num_dcache_entries = 1024;
  304. }
  305. pci_read_config_dword(intel_private.pcidev, I810_GMADDR, &temp);
  306. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  307. writel(agp_bridge->gatt_bus_addr | I810_PGETBL_ENABLED, intel_private.registers+I810_PGETBL_CTL);
  308. readl(intel_private.registers+I810_PGETBL_CTL); /* PCI Posting. */
  309. if (agp_bridge->driver->needs_scratch_page) {
  310. for (i = 0; i < current_size->num_entries; i++) {
  311. writel(agp_bridge->scratch_page, intel_private.registers+I810_PTE_BASE+(i*4));
  312. }
  313. readl(intel_private.registers+I810_PTE_BASE+((i-1)*4)); /* PCI posting. */
  314. }
  315. global_cache_flush();
  316. return 0;
  317. }
  318. static void intel_i810_cleanup(void)
  319. {
  320. writel(0, intel_private.registers+I810_PGETBL_CTL);
  321. readl(intel_private.registers); /* PCI Posting. */
  322. iounmap(intel_private.registers);
  323. }
  324. static void intel_i810_tlbflush(struct agp_memory *mem)
  325. {
  326. return;
  327. }
  328. static void intel_i810_agp_enable(struct agp_bridge_data *bridge, u32 mode)
  329. {
  330. return;
  331. }
  332. /* Exists to support ARGB cursors */
  333. static struct page *i8xx_alloc_pages(void)
  334. {
  335. struct page *page;
  336. page = alloc_pages(GFP_KERNEL | GFP_DMA32, 2);
  337. if (page == NULL)
  338. return NULL;
  339. if (set_pages_uc(page, 4) < 0) {
  340. set_pages_wb(page, 4);
  341. __free_pages(page, 2);
  342. return NULL;
  343. }
  344. get_page(page);
  345. atomic_inc(&agp_bridge->current_memory_agp);
  346. return page;
  347. }
  348. static void i8xx_destroy_pages(struct page *page)
  349. {
  350. if (page == NULL)
  351. return;
  352. set_pages_wb(page, 4);
  353. put_page(page);
  354. __free_pages(page, 2);
  355. atomic_dec(&agp_bridge->current_memory_agp);
  356. }
  357. static int intel_i830_type_to_mask_type(struct agp_bridge_data *bridge,
  358. int type)
  359. {
  360. if (type < AGP_USER_TYPES)
  361. return type;
  362. else if (type == AGP_USER_CACHED_MEMORY)
  363. return INTEL_AGP_CACHED_MEMORY;
  364. else
  365. return 0;
  366. }
  367. static int intel_i810_insert_entries(struct agp_memory *mem, off_t pg_start,
  368. int type)
  369. {
  370. int i, j, num_entries;
  371. void *temp;
  372. int ret = -EINVAL;
  373. int mask_type;
  374. if (mem->page_count == 0)
  375. goto out;
  376. temp = agp_bridge->current_size;
  377. num_entries = A_SIZE_FIX(temp)->num_entries;
  378. if ((pg_start + mem->page_count) > num_entries)
  379. goto out_err;
  380. for (j = pg_start; j < (pg_start + mem->page_count); j++) {
  381. if (!PGE_EMPTY(agp_bridge, readl(agp_bridge->gatt_table+j))) {
  382. ret = -EBUSY;
  383. goto out_err;
  384. }
  385. }
  386. if (type != mem->type)
  387. goto out_err;
  388. mask_type = agp_bridge->driver->agp_type_to_mask_type(agp_bridge, type);
  389. switch (mask_type) {
  390. case AGP_DCACHE_MEMORY:
  391. if (!mem->is_flushed)
  392. global_cache_flush();
  393. for (i = pg_start; i < (pg_start + mem->page_count); i++) {
  394. writel((i*4096)|I810_PTE_LOCAL|I810_PTE_VALID,
  395. intel_private.registers+I810_PTE_BASE+(i*4));
  396. }
  397. readl(intel_private.registers+I810_PTE_BASE+((i-1)*4));
  398. break;
  399. case AGP_PHYS_MEMORY:
  400. case AGP_NORMAL_MEMORY:
  401. if (!mem->is_flushed)
  402. global_cache_flush();
  403. for (i = 0, j = pg_start; i < mem->page_count; i++, j++) {
  404. writel(agp_bridge->driver->mask_memory(agp_bridge,
  405. page_to_phys(mem->pages[i]), mask_type),
  406. intel_private.registers+I810_PTE_BASE+(j*4));
  407. }
  408. readl(intel_private.registers+I810_PTE_BASE+((j-1)*4));
  409. break;
  410. default:
  411. goto out_err;
  412. }
  413. agp_bridge->driver->tlb_flush(mem);
  414. out:
  415. ret = 0;
  416. out_err:
  417. mem->is_flushed = true;
  418. return ret;
  419. }
  420. static int intel_i810_remove_entries(struct agp_memory *mem, off_t pg_start,
  421. int type)
  422. {
  423. int i;
  424. if (mem->page_count == 0)
  425. return 0;
  426. for (i = pg_start; i < (mem->page_count + pg_start); i++) {
  427. writel(agp_bridge->scratch_page, intel_private.registers+I810_PTE_BASE+(i*4));
  428. }
  429. readl(intel_private.registers+I810_PTE_BASE+((i-1)*4));
  430. agp_bridge->driver->tlb_flush(mem);
  431. return 0;
  432. }
  433. /*
  434. * The i810/i830 requires a physical address to program its mouse
  435. * pointer into hardware.
  436. * However the Xserver still writes to it through the agp aperture.
  437. */
  438. static struct agp_memory *alloc_agpphysmem_i8xx(size_t pg_count, int type)
  439. {
  440. struct agp_memory *new;
  441. struct page *page;
  442. switch (pg_count) {
  443. case 1: page = agp_bridge->driver->agp_alloc_page(agp_bridge);
  444. break;
  445. case 4:
  446. /* kludge to get 4 physical pages for ARGB cursor */
  447. page = i8xx_alloc_pages();
  448. break;
  449. default:
  450. return NULL;
  451. }
  452. if (page == NULL)
  453. return NULL;
  454. new = agp_create_memory(pg_count);
  455. if (new == NULL)
  456. return NULL;
  457. new->pages[0] = page;
  458. if (pg_count == 4) {
  459. /* kludge to get 4 physical pages for ARGB cursor */
  460. new->pages[1] = new->pages[0] + 1;
  461. new->pages[2] = new->pages[1] + 1;
  462. new->pages[3] = new->pages[2] + 1;
  463. }
  464. new->page_count = pg_count;
  465. new->num_scratch_pages = pg_count;
  466. new->type = AGP_PHYS_MEMORY;
  467. new->physical = page_to_phys(new->pages[0]);
  468. return new;
  469. }
  470. static struct agp_memory *intel_i810_alloc_by_type(size_t pg_count, int type)
  471. {
  472. struct agp_memory *new;
  473. if (type == AGP_DCACHE_MEMORY) {
  474. if (pg_count != intel_private.num_dcache_entries)
  475. return NULL;
  476. new = agp_create_memory(1);
  477. if (new == NULL)
  478. return NULL;
  479. new->type = AGP_DCACHE_MEMORY;
  480. new->page_count = pg_count;
  481. new->num_scratch_pages = 0;
  482. agp_free_page_array(new);
  483. return new;
  484. }
  485. if (type == AGP_PHYS_MEMORY)
  486. return alloc_agpphysmem_i8xx(pg_count, type);
  487. return NULL;
  488. }
  489. static void intel_i810_free_by_type(struct agp_memory *curr)
  490. {
  491. agp_free_key(curr->key);
  492. if (curr->type == AGP_PHYS_MEMORY) {
  493. if (curr->page_count == 4)
  494. i8xx_destroy_pages(curr->pages[0]);
  495. else {
  496. agp_bridge->driver->agp_destroy_page(curr->pages[0],
  497. AGP_PAGE_DESTROY_UNMAP);
  498. agp_bridge->driver->agp_destroy_page(curr->pages[0],
  499. AGP_PAGE_DESTROY_FREE);
  500. }
  501. agp_free_page_array(curr);
  502. }
  503. kfree(curr);
  504. }
  505. static unsigned long intel_i810_mask_memory(struct agp_bridge_data *bridge,
  506. dma_addr_t addr, int type)
  507. {
  508. /* Type checking must be done elsewhere */
  509. return addr | bridge->driver->masks[type].mask;
  510. }
  511. static struct aper_size_info_fixed intel_i830_sizes[] =
  512. {
  513. {128, 32768, 5},
  514. /* The 64M mode still requires a 128k gatt */
  515. {64, 16384, 5},
  516. {256, 65536, 6},
  517. {512, 131072, 7},
  518. };
  519. static void intel_i830_init_gtt_entries(void)
  520. {
  521. u16 gmch_ctrl;
  522. int gtt_entries;
  523. u8 rdct;
  524. int local = 0;
  525. static const int ddt[4] = { 0, 16, 32, 64 };
  526. int size; /* reserved space (in kb) at the top of stolen memory */
  527. pci_read_config_word(agp_bridge->dev, I830_GMCH_CTRL, &gmch_ctrl);
  528. if (IS_I965) {
  529. u32 pgetbl_ctl;
  530. pgetbl_ctl = readl(intel_private.registers+I810_PGETBL_CTL);
  531. /* The 965 has a field telling us the size of the GTT,
  532. * which may be larger than what is necessary to map the
  533. * aperture.
  534. */
  535. switch (pgetbl_ctl & I965_PGETBL_SIZE_MASK) {
  536. case I965_PGETBL_SIZE_128KB:
  537. size = 128;
  538. break;
  539. case I965_PGETBL_SIZE_256KB:
  540. size = 256;
  541. break;
  542. case I965_PGETBL_SIZE_512KB:
  543. size = 512;
  544. break;
  545. case I965_PGETBL_SIZE_1MB:
  546. size = 1024;
  547. break;
  548. case I965_PGETBL_SIZE_2MB:
  549. size = 2048;
  550. break;
  551. case I965_PGETBL_SIZE_1_5MB:
  552. size = 1024 + 512;
  553. break;
  554. default:
  555. dev_info(&intel_private.pcidev->dev,
  556. "unknown page table size, assuming 512KB\n");
  557. size = 512;
  558. }
  559. size += 4; /* add in BIOS popup space */
  560. } else if (IS_G33 && !IS_PINEVIEW) {
  561. /* G33's GTT size defined in gmch_ctrl */
  562. switch (gmch_ctrl & G33_PGETBL_SIZE_MASK) {
  563. case G33_PGETBL_SIZE_1M:
  564. size = 1024;
  565. break;
  566. case G33_PGETBL_SIZE_2M:
  567. size = 2048;
  568. break;
  569. default:
  570. dev_info(&agp_bridge->dev->dev,
  571. "unknown page table size 0x%x, assuming 512KB\n",
  572. (gmch_ctrl & G33_PGETBL_SIZE_MASK));
  573. size = 512;
  574. }
  575. size += 4;
  576. } else if (IS_G4X || IS_PINEVIEW) {
  577. /* On 4 series hardware, GTT stolen is separate from graphics
  578. * stolen, ignore it in stolen gtt entries counting. However,
  579. * 4KB of the stolen memory doesn't get mapped to the GTT.
  580. */
  581. size = 4;
  582. } else {
  583. /* On previous hardware, the GTT size was just what was
  584. * required to map the aperture.
  585. */
  586. size = agp_bridge->driver->fetch_size() + 4;
  587. }
  588. if (agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82830_HB ||
  589. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82845G_HB) {
  590. switch (gmch_ctrl & I830_GMCH_GMS_MASK) {
  591. case I830_GMCH_GMS_STOLEN_512:
  592. gtt_entries = KB(512) - KB(size);
  593. break;
  594. case I830_GMCH_GMS_STOLEN_1024:
  595. gtt_entries = MB(1) - KB(size);
  596. break;
  597. case I830_GMCH_GMS_STOLEN_8192:
  598. gtt_entries = MB(8) - KB(size);
  599. break;
  600. case I830_GMCH_GMS_LOCAL:
  601. rdct = readb(intel_private.registers+I830_RDRAM_CHANNEL_TYPE);
  602. gtt_entries = (I830_RDRAM_ND(rdct) + 1) *
  603. MB(ddt[I830_RDRAM_DDT(rdct)]);
  604. local = 1;
  605. break;
  606. default:
  607. gtt_entries = 0;
  608. break;
  609. }
  610. } else {
  611. switch (gmch_ctrl & I855_GMCH_GMS_MASK) {
  612. case I855_GMCH_GMS_STOLEN_1M:
  613. gtt_entries = MB(1) - KB(size);
  614. break;
  615. case I855_GMCH_GMS_STOLEN_4M:
  616. gtt_entries = MB(4) - KB(size);
  617. break;
  618. case I855_GMCH_GMS_STOLEN_8M:
  619. gtt_entries = MB(8) - KB(size);
  620. break;
  621. case I855_GMCH_GMS_STOLEN_16M:
  622. gtt_entries = MB(16) - KB(size);
  623. break;
  624. case I855_GMCH_GMS_STOLEN_32M:
  625. gtt_entries = MB(32) - KB(size);
  626. break;
  627. case I915_GMCH_GMS_STOLEN_48M:
  628. /* Check it's really I915G */
  629. if (IS_I915 || IS_I965 || IS_G33 || IS_G4X)
  630. gtt_entries = MB(48) - KB(size);
  631. else
  632. gtt_entries = 0;
  633. break;
  634. case I915_GMCH_GMS_STOLEN_64M:
  635. /* Check it's really I915G */
  636. if (IS_I915 || IS_I965 || IS_G33 || IS_G4X)
  637. gtt_entries = MB(64) - KB(size);
  638. else
  639. gtt_entries = 0;
  640. break;
  641. case G33_GMCH_GMS_STOLEN_128M:
  642. if (IS_G33 || IS_I965 || IS_G4X)
  643. gtt_entries = MB(128) - KB(size);
  644. else
  645. gtt_entries = 0;
  646. break;
  647. case G33_GMCH_GMS_STOLEN_256M:
  648. if (IS_G33 || IS_I965 || IS_G4X)
  649. gtt_entries = MB(256) - KB(size);
  650. else
  651. gtt_entries = 0;
  652. break;
  653. case INTEL_GMCH_GMS_STOLEN_96M:
  654. if (IS_I965 || IS_G4X)
  655. gtt_entries = MB(96) - KB(size);
  656. else
  657. gtt_entries = 0;
  658. break;
  659. case INTEL_GMCH_GMS_STOLEN_160M:
  660. if (IS_I965 || IS_G4X)
  661. gtt_entries = MB(160) - KB(size);
  662. else
  663. gtt_entries = 0;
  664. break;
  665. case INTEL_GMCH_GMS_STOLEN_224M:
  666. if (IS_I965 || IS_G4X)
  667. gtt_entries = MB(224) - KB(size);
  668. else
  669. gtt_entries = 0;
  670. break;
  671. case INTEL_GMCH_GMS_STOLEN_352M:
  672. if (IS_I965 || IS_G4X)
  673. gtt_entries = MB(352) - KB(size);
  674. else
  675. gtt_entries = 0;
  676. break;
  677. default:
  678. gtt_entries = 0;
  679. break;
  680. }
  681. }
  682. if (gtt_entries > 0) {
  683. dev_info(&agp_bridge->dev->dev, "detected %dK %s memory\n",
  684. gtt_entries / KB(1), local ? "local" : "stolen");
  685. gtt_entries /= KB(4);
  686. } else {
  687. dev_info(&agp_bridge->dev->dev,
  688. "no pre-allocated video memory detected\n");
  689. gtt_entries = 0;
  690. }
  691. intel_private.gtt_entries = gtt_entries;
  692. }
  693. static void intel_i830_fini_flush(void)
  694. {
  695. kunmap(intel_private.i8xx_page);
  696. intel_private.i8xx_flush_page = NULL;
  697. unmap_page_from_agp(intel_private.i8xx_page);
  698. __free_page(intel_private.i8xx_page);
  699. intel_private.i8xx_page = NULL;
  700. }
  701. static void intel_i830_setup_flush(void)
  702. {
  703. /* return if we've already set the flush mechanism up */
  704. if (intel_private.i8xx_page)
  705. return;
  706. intel_private.i8xx_page = alloc_page(GFP_KERNEL | __GFP_ZERO | GFP_DMA32);
  707. if (!intel_private.i8xx_page)
  708. return;
  709. intel_private.i8xx_flush_page = kmap(intel_private.i8xx_page);
  710. if (!intel_private.i8xx_flush_page)
  711. intel_i830_fini_flush();
  712. }
  713. static void
  714. do_wbinvd(void *null)
  715. {
  716. wbinvd();
  717. }
  718. /* The chipset_flush interface needs to get data that has already been
  719. * flushed out of the CPU all the way out to main memory, because the GPU
  720. * doesn't snoop those buffers.
  721. *
  722. * The 8xx series doesn't have the same lovely interface for flushing the
  723. * chipset write buffers that the later chips do. According to the 865
  724. * specs, it's 64 octwords, or 1KB. So, to get those previous things in
  725. * that buffer out, we just fill 1KB and clflush it out, on the assumption
  726. * that it'll push whatever was in there out. It appears to work.
  727. */
  728. static void intel_i830_chipset_flush(struct agp_bridge_data *bridge)
  729. {
  730. unsigned int *pg = intel_private.i8xx_flush_page;
  731. memset(pg, 0, 1024);
  732. if (cpu_has_clflush) {
  733. clflush_cache_range(pg, 1024);
  734. } else {
  735. if (on_each_cpu(do_wbinvd, NULL, 1) != 0)
  736. printk(KERN_ERR "Timed out waiting for cache flush.\n");
  737. }
  738. }
  739. /* The intel i830 automatically initializes the agp aperture during POST.
  740. * Use the memory already set aside for in the GTT.
  741. */
  742. static int intel_i830_create_gatt_table(struct agp_bridge_data *bridge)
  743. {
  744. int page_order;
  745. struct aper_size_info_fixed *size;
  746. int num_entries;
  747. u32 temp;
  748. size = agp_bridge->current_size;
  749. page_order = size->page_order;
  750. num_entries = size->num_entries;
  751. agp_bridge->gatt_table_real = NULL;
  752. pci_read_config_dword(intel_private.pcidev, I810_MMADDR, &temp);
  753. temp &= 0xfff80000;
  754. intel_private.registers = ioremap(temp, 128 * 4096);
  755. if (!intel_private.registers)
  756. return -ENOMEM;
  757. temp = readl(intel_private.registers+I810_PGETBL_CTL) & 0xfffff000;
  758. global_cache_flush(); /* FIXME: ?? */
  759. /* we have to call this as early as possible after the MMIO base address is known */
  760. intel_i830_init_gtt_entries();
  761. agp_bridge->gatt_table = NULL;
  762. agp_bridge->gatt_bus_addr = temp;
  763. return 0;
  764. }
  765. /* Return the gatt table to a sane state. Use the top of stolen
  766. * memory for the GTT.
  767. */
  768. static int intel_i830_free_gatt_table(struct agp_bridge_data *bridge)
  769. {
  770. return 0;
  771. }
  772. static int intel_i830_fetch_size(void)
  773. {
  774. u16 gmch_ctrl;
  775. struct aper_size_info_fixed *values;
  776. values = A_SIZE_FIX(agp_bridge->driver->aperture_sizes);
  777. if (agp_bridge->dev->device != PCI_DEVICE_ID_INTEL_82830_HB &&
  778. agp_bridge->dev->device != PCI_DEVICE_ID_INTEL_82845G_HB) {
  779. /* 855GM/852GM/865G has 128MB aperture size */
  780. agp_bridge->previous_size = agp_bridge->current_size = (void *) values;
  781. agp_bridge->aperture_size_idx = 0;
  782. return values[0].size;
  783. }
  784. pci_read_config_word(agp_bridge->dev, I830_GMCH_CTRL, &gmch_ctrl);
  785. if ((gmch_ctrl & I830_GMCH_MEM_MASK) == I830_GMCH_MEM_128M) {
  786. agp_bridge->previous_size = agp_bridge->current_size = (void *) values;
  787. agp_bridge->aperture_size_idx = 0;
  788. return values[0].size;
  789. } else {
  790. agp_bridge->previous_size = agp_bridge->current_size = (void *) (values + 1);
  791. agp_bridge->aperture_size_idx = 1;
  792. return values[1].size;
  793. }
  794. return 0;
  795. }
  796. static int intel_i830_configure(void)
  797. {
  798. struct aper_size_info_fixed *current_size;
  799. u32 temp;
  800. u16 gmch_ctrl;
  801. int i;
  802. current_size = A_SIZE_FIX(agp_bridge->current_size);
  803. pci_read_config_dword(intel_private.pcidev, I810_GMADDR, &temp);
  804. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  805. pci_read_config_word(agp_bridge->dev, I830_GMCH_CTRL, &gmch_ctrl);
  806. gmch_ctrl |= I830_GMCH_ENABLED;
  807. pci_write_config_word(agp_bridge->dev, I830_GMCH_CTRL, gmch_ctrl);
  808. writel(agp_bridge->gatt_bus_addr|I810_PGETBL_ENABLED, intel_private.registers+I810_PGETBL_CTL);
  809. readl(intel_private.registers+I810_PGETBL_CTL); /* PCI Posting. */
  810. if (agp_bridge->driver->needs_scratch_page) {
  811. for (i = intel_private.gtt_entries; i < current_size->num_entries; i++) {
  812. writel(agp_bridge->scratch_page, intel_private.registers+I810_PTE_BASE+(i*4));
  813. }
  814. readl(intel_private.registers+I810_PTE_BASE+((i-1)*4)); /* PCI Posting. */
  815. }
  816. global_cache_flush();
  817. intel_i830_setup_flush();
  818. return 0;
  819. }
  820. static void intel_i830_cleanup(void)
  821. {
  822. iounmap(intel_private.registers);
  823. }
  824. static int intel_i830_insert_entries(struct agp_memory *mem, off_t pg_start,
  825. int type)
  826. {
  827. int i, j, num_entries;
  828. void *temp;
  829. int ret = -EINVAL;
  830. int mask_type;
  831. if (mem->page_count == 0)
  832. goto out;
  833. temp = agp_bridge->current_size;
  834. num_entries = A_SIZE_FIX(temp)->num_entries;
  835. if (pg_start < intel_private.gtt_entries) {
  836. dev_printk(KERN_DEBUG, &intel_private.pcidev->dev,
  837. "pg_start == 0x%.8lx, intel_private.gtt_entries == 0x%.8x\n",
  838. pg_start, intel_private.gtt_entries);
  839. dev_info(&intel_private.pcidev->dev,
  840. "trying to insert into local/stolen memory\n");
  841. goto out_err;
  842. }
  843. if ((pg_start + mem->page_count) > num_entries)
  844. goto out_err;
  845. /* The i830 can't check the GTT for entries since its read only,
  846. * depend on the caller to make the correct offset decisions.
  847. */
  848. if (type != mem->type)
  849. goto out_err;
  850. mask_type = agp_bridge->driver->agp_type_to_mask_type(agp_bridge, type);
  851. if (mask_type != 0 && mask_type != AGP_PHYS_MEMORY &&
  852. mask_type != INTEL_AGP_CACHED_MEMORY)
  853. goto out_err;
  854. if (!mem->is_flushed)
  855. global_cache_flush();
  856. for (i = 0, j = pg_start; i < mem->page_count; i++, j++) {
  857. writel(agp_bridge->driver->mask_memory(agp_bridge,
  858. page_to_phys(mem->pages[i]), mask_type),
  859. intel_private.registers+I810_PTE_BASE+(j*4));
  860. }
  861. readl(intel_private.registers+I810_PTE_BASE+((j-1)*4));
  862. agp_bridge->driver->tlb_flush(mem);
  863. out:
  864. ret = 0;
  865. out_err:
  866. mem->is_flushed = true;
  867. return ret;
  868. }
  869. static int intel_i830_remove_entries(struct agp_memory *mem, off_t pg_start,
  870. int type)
  871. {
  872. int i;
  873. if (mem->page_count == 0)
  874. return 0;
  875. if (pg_start < intel_private.gtt_entries) {
  876. dev_info(&intel_private.pcidev->dev,
  877. "trying to disable local/stolen memory\n");
  878. return -EINVAL;
  879. }
  880. for (i = pg_start; i < (mem->page_count + pg_start); i++) {
  881. writel(agp_bridge->scratch_page, intel_private.registers+I810_PTE_BASE+(i*4));
  882. }
  883. readl(intel_private.registers+I810_PTE_BASE+((i-1)*4));
  884. agp_bridge->driver->tlb_flush(mem);
  885. return 0;
  886. }
  887. static struct agp_memory *intel_i830_alloc_by_type(size_t pg_count, int type)
  888. {
  889. if (type == AGP_PHYS_MEMORY)
  890. return alloc_agpphysmem_i8xx(pg_count, type);
  891. /* always return NULL for other allocation types for now */
  892. return NULL;
  893. }
  894. static int intel_alloc_chipset_flush_resource(void)
  895. {
  896. int ret;
  897. ret = pci_bus_alloc_resource(agp_bridge->dev->bus, &intel_private.ifp_resource, PAGE_SIZE,
  898. PAGE_SIZE, PCIBIOS_MIN_MEM, 0,
  899. pcibios_align_resource, agp_bridge->dev);
  900. return ret;
  901. }
  902. static void intel_i915_setup_chipset_flush(void)
  903. {
  904. int ret;
  905. u32 temp;
  906. pci_read_config_dword(agp_bridge->dev, I915_IFPADDR, &temp);
  907. if (!(temp & 0x1)) {
  908. intel_alloc_chipset_flush_resource();
  909. intel_private.resource_valid = 1;
  910. pci_write_config_dword(agp_bridge->dev, I915_IFPADDR, (intel_private.ifp_resource.start & 0xffffffff) | 0x1);
  911. } else {
  912. temp &= ~1;
  913. intel_private.resource_valid = 1;
  914. intel_private.ifp_resource.start = temp;
  915. intel_private.ifp_resource.end = temp + PAGE_SIZE;
  916. ret = request_resource(&iomem_resource, &intel_private.ifp_resource);
  917. /* some BIOSes reserve this area in a pnp some don't */
  918. if (ret)
  919. intel_private.resource_valid = 0;
  920. }
  921. }
  922. static void intel_i965_g33_setup_chipset_flush(void)
  923. {
  924. u32 temp_hi, temp_lo;
  925. int ret;
  926. pci_read_config_dword(agp_bridge->dev, I965_IFPADDR + 4, &temp_hi);
  927. pci_read_config_dword(agp_bridge->dev, I965_IFPADDR, &temp_lo);
  928. if (!(temp_lo & 0x1)) {
  929. intel_alloc_chipset_flush_resource();
  930. intel_private.resource_valid = 1;
  931. pci_write_config_dword(agp_bridge->dev, I965_IFPADDR + 4,
  932. upper_32_bits(intel_private.ifp_resource.start));
  933. pci_write_config_dword(agp_bridge->dev, I965_IFPADDR, (intel_private.ifp_resource.start & 0xffffffff) | 0x1);
  934. } else {
  935. u64 l64;
  936. temp_lo &= ~0x1;
  937. l64 = ((u64)temp_hi << 32) | temp_lo;
  938. intel_private.resource_valid = 1;
  939. intel_private.ifp_resource.start = l64;
  940. intel_private.ifp_resource.end = l64 + PAGE_SIZE;
  941. ret = request_resource(&iomem_resource, &intel_private.ifp_resource);
  942. /* some BIOSes reserve this area in a pnp some don't */
  943. if (ret)
  944. intel_private.resource_valid = 0;
  945. }
  946. }
  947. static void intel_i9xx_setup_flush(void)
  948. {
  949. /* return if already configured */
  950. if (intel_private.ifp_resource.start)
  951. return;
  952. /* setup a resource for this object */
  953. intel_private.ifp_resource.name = "Intel Flush Page";
  954. intel_private.ifp_resource.flags = IORESOURCE_MEM;
  955. /* Setup chipset flush for 915 */
  956. if (IS_I965 || IS_G33 || IS_G4X) {
  957. intel_i965_g33_setup_chipset_flush();
  958. } else {
  959. intel_i915_setup_chipset_flush();
  960. }
  961. if (intel_private.ifp_resource.start) {
  962. intel_private.i9xx_flush_page = ioremap_nocache(intel_private.ifp_resource.start, PAGE_SIZE);
  963. if (!intel_private.i9xx_flush_page)
  964. dev_info(&intel_private.pcidev->dev, "can't ioremap flush page - no chipset flushing");
  965. }
  966. }
  967. static int intel_i915_configure(void)
  968. {
  969. struct aper_size_info_fixed *current_size;
  970. u32 temp;
  971. u16 gmch_ctrl;
  972. int i;
  973. current_size = A_SIZE_FIX(agp_bridge->current_size);
  974. pci_read_config_dword(intel_private.pcidev, I915_GMADDR, &temp);
  975. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  976. pci_read_config_word(agp_bridge->dev, I830_GMCH_CTRL, &gmch_ctrl);
  977. gmch_ctrl |= I830_GMCH_ENABLED;
  978. pci_write_config_word(agp_bridge->dev, I830_GMCH_CTRL, gmch_ctrl);
  979. writel(agp_bridge->gatt_bus_addr|I810_PGETBL_ENABLED, intel_private.registers+I810_PGETBL_CTL);
  980. readl(intel_private.registers+I810_PGETBL_CTL); /* PCI Posting. */
  981. if (agp_bridge->driver->needs_scratch_page) {
  982. for (i = intel_private.gtt_entries; i < intel_private.gtt_total_size; i++) {
  983. writel(agp_bridge->scratch_page, intel_private.gtt+i);
  984. }
  985. readl(intel_private.gtt+i-1); /* PCI Posting. */
  986. }
  987. global_cache_flush();
  988. intel_i9xx_setup_flush();
  989. #ifdef USE_PCI_DMA_API
  990. if (pci_set_dma_mask(intel_private.pcidev, DMA_BIT_MASK(36)))
  991. dev_err(&intel_private.pcidev->dev,
  992. "set gfx device dma mask 36bit failed!\n");
  993. #endif
  994. return 0;
  995. }
  996. static void intel_i915_cleanup(void)
  997. {
  998. if (intel_private.i9xx_flush_page)
  999. iounmap(intel_private.i9xx_flush_page);
  1000. if (intel_private.resource_valid)
  1001. release_resource(&intel_private.ifp_resource);
  1002. intel_private.ifp_resource.start = 0;
  1003. intel_private.resource_valid = 0;
  1004. iounmap(intel_private.gtt);
  1005. iounmap(intel_private.registers);
  1006. }
  1007. static void intel_i915_chipset_flush(struct agp_bridge_data *bridge)
  1008. {
  1009. if (intel_private.i9xx_flush_page)
  1010. writel(1, intel_private.i9xx_flush_page);
  1011. }
  1012. static int intel_i915_insert_entries(struct agp_memory *mem, off_t pg_start,
  1013. int type)
  1014. {
  1015. int num_entries;
  1016. void *temp;
  1017. int ret = -EINVAL;
  1018. int mask_type;
  1019. if (mem->page_count == 0)
  1020. goto out;
  1021. temp = agp_bridge->current_size;
  1022. num_entries = A_SIZE_FIX(temp)->num_entries;
  1023. if (pg_start < intel_private.gtt_entries) {
  1024. dev_printk(KERN_DEBUG, &intel_private.pcidev->dev,
  1025. "pg_start == 0x%.8lx, intel_private.gtt_entries == 0x%.8x\n",
  1026. pg_start, intel_private.gtt_entries);
  1027. dev_info(&intel_private.pcidev->dev,
  1028. "trying to insert into local/stolen memory\n");
  1029. goto out_err;
  1030. }
  1031. if ((pg_start + mem->page_count) > num_entries)
  1032. goto out_err;
  1033. /* The i915 can't check the GTT for entries since it's read only;
  1034. * depend on the caller to make the correct offset decisions.
  1035. */
  1036. if (type != mem->type)
  1037. goto out_err;
  1038. mask_type = agp_bridge->driver->agp_type_to_mask_type(agp_bridge, type);
  1039. if (mask_type != 0 && mask_type != AGP_PHYS_MEMORY &&
  1040. mask_type != INTEL_AGP_CACHED_MEMORY)
  1041. goto out_err;
  1042. if (!mem->is_flushed)
  1043. global_cache_flush();
  1044. intel_agp_insert_sg_entries(mem, pg_start, mask_type);
  1045. agp_bridge->driver->tlb_flush(mem);
  1046. out:
  1047. ret = 0;
  1048. out_err:
  1049. mem->is_flushed = true;
  1050. return ret;
  1051. }
  1052. static int intel_i915_remove_entries(struct agp_memory *mem, off_t pg_start,
  1053. int type)
  1054. {
  1055. int i;
  1056. if (mem->page_count == 0)
  1057. return 0;
  1058. if (pg_start < intel_private.gtt_entries) {
  1059. dev_info(&intel_private.pcidev->dev,
  1060. "trying to disable local/stolen memory\n");
  1061. return -EINVAL;
  1062. }
  1063. for (i = pg_start; i < (mem->page_count + pg_start); i++)
  1064. writel(agp_bridge->scratch_page, intel_private.gtt+i);
  1065. readl(intel_private.gtt+i-1);
  1066. agp_bridge->driver->tlb_flush(mem);
  1067. return 0;
  1068. }
  1069. /* Return the aperture size by just checking the resource length. The effect
  1070. * described in the spec of the MSAC registers is just changing of the
  1071. * resource size.
  1072. */
  1073. static int intel_i9xx_fetch_size(void)
  1074. {
  1075. int num_sizes = ARRAY_SIZE(intel_i830_sizes);
  1076. int aper_size; /* size in megabytes */
  1077. int i;
  1078. aper_size = pci_resource_len(intel_private.pcidev, 2) / MB(1);
  1079. for (i = 0; i < num_sizes; i++) {
  1080. if (aper_size == intel_i830_sizes[i].size) {
  1081. agp_bridge->current_size = intel_i830_sizes + i;
  1082. agp_bridge->previous_size = agp_bridge->current_size;
  1083. return aper_size;
  1084. }
  1085. }
  1086. return 0;
  1087. }
  1088. /* The intel i915 automatically initializes the agp aperture during POST.
  1089. * Use the memory already set aside for in the GTT.
  1090. */
  1091. static int intel_i915_create_gatt_table(struct agp_bridge_data *bridge)
  1092. {
  1093. int page_order;
  1094. struct aper_size_info_fixed *size;
  1095. int num_entries;
  1096. u32 temp, temp2;
  1097. int gtt_map_size = 256 * 1024;
  1098. size = agp_bridge->current_size;
  1099. page_order = size->page_order;
  1100. num_entries = size->num_entries;
  1101. agp_bridge->gatt_table_real = NULL;
  1102. pci_read_config_dword(intel_private.pcidev, I915_MMADDR, &temp);
  1103. pci_read_config_dword(intel_private.pcidev, I915_PTEADDR, &temp2);
  1104. if (IS_G33)
  1105. gtt_map_size = 1024 * 1024; /* 1M on G33 */
  1106. intel_private.gtt = ioremap(temp2, gtt_map_size);
  1107. if (!intel_private.gtt)
  1108. return -ENOMEM;
  1109. intel_private.gtt_total_size = gtt_map_size / 4;
  1110. temp &= 0xfff80000;
  1111. intel_private.registers = ioremap(temp, 128 * 4096);
  1112. if (!intel_private.registers) {
  1113. iounmap(intel_private.gtt);
  1114. return -ENOMEM;
  1115. }
  1116. temp = readl(intel_private.registers+I810_PGETBL_CTL) & 0xfffff000;
  1117. global_cache_flush(); /* FIXME: ? */
  1118. /* we have to call this as early as possible after the MMIO base address is known */
  1119. intel_i830_init_gtt_entries();
  1120. agp_bridge->gatt_table = NULL;
  1121. agp_bridge->gatt_bus_addr = temp;
  1122. return 0;
  1123. }
  1124. /*
  1125. * The i965 supports 36-bit physical addresses, but to keep
  1126. * the format of the GTT the same, the bits that don't fit
  1127. * in a 32-bit word are shifted down to bits 4..7.
  1128. *
  1129. * Gcc is smart enough to notice that "(addr >> 28) & 0xf0"
  1130. * is always zero on 32-bit architectures, so no need to make
  1131. * this conditional.
  1132. */
  1133. static unsigned long intel_i965_mask_memory(struct agp_bridge_data *bridge,
  1134. dma_addr_t addr, int type)
  1135. {
  1136. /* Shift high bits down */
  1137. addr |= (addr >> 28) & 0xf0;
  1138. /* Type checking must be done elsewhere */
  1139. return addr | bridge->driver->masks[type].mask;
  1140. }
  1141. static void intel_i965_get_gtt_range(int *gtt_offset, int *gtt_size)
  1142. {
  1143. switch (agp_bridge->dev->device) {
  1144. case PCI_DEVICE_ID_INTEL_GM45_HB:
  1145. case PCI_DEVICE_ID_INTEL_EAGLELAKE_HB:
  1146. case PCI_DEVICE_ID_INTEL_Q45_HB:
  1147. case PCI_DEVICE_ID_INTEL_G45_HB:
  1148. case PCI_DEVICE_ID_INTEL_G41_HB:
  1149. case PCI_DEVICE_ID_INTEL_B43_HB:
  1150. case PCI_DEVICE_ID_INTEL_IRONLAKE_D_HB:
  1151. case PCI_DEVICE_ID_INTEL_IRONLAKE_M_HB:
  1152. case PCI_DEVICE_ID_INTEL_IRONLAKE_MA_HB:
  1153. *gtt_offset = *gtt_size = MB(2);
  1154. break;
  1155. default:
  1156. *gtt_offset = *gtt_size = KB(512);
  1157. }
  1158. }
  1159. /* The intel i965 automatically initializes the agp aperture during POST.
  1160. * Use the memory already set aside for in the GTT.
  1161. */
  1162. static int intel_i965_create_gatt_table(struct agp_bridge_data *bridge)
  1163. {
  1164. int page_order;
  1165. struct aper_size_info_fixed *size;
  1166. int num_entries;
  1167. u32 temp;
  1168. int gtt_offset, gtt_size;
  1169. size = agp_bridge->current_size;
  1170. page_order = size->page_order;
  1171. num_entries = size->num_entries;
  1172. agp_bridge->gatt_table_real = NULL;
  1173. pci_read_config_dword(intel_private.pcidev, I915_MMADDR, &temp);
  1174. temp &= 0xfff00000;
  1175. intel_i965_get_gtt_range(&gtt_offset, &gtt_size);
  1176. intel_private.gtt = ioremap((temp + gtt_offset) , gtt_size);
  1177. if (!intel_private.gtt)
  1178. return -ENOMEM;
  1179. intel_private.gtt_total_size = gtt_size / 4;
  1180. intel_private.registers = ioremap(temp, 128 * 4096);
  1181. if (!intel_private.registers) {
  1182. iounmap(intel_private.gtt);
  1183. return -ENOMEM;
  1184. }
  1185. temp = readl(intel_private.registers+I810_PGETBL_CTL) & 0xfffff000;
  1186. global_cache_flush(); /* FIXME: ? */
  1187. /* we have to call this as early as possible after the MMIO base address is known */
  1188. intel_i830_init_gtt_entries();
  1189. agp_bridge->gatt_table = NULL;
  1190. agp_bridge->gatt_bus_addr = temp;
  1191. return 0;
  1192. }
  1193. static int intel_fetch_size(void)
  1194. {
  1195. int i;
  1196. u16 temp;
  1197. struct aper_size_info_16 *values;
  1198. pci_read_config_word(agp_bridge->dev, INTEL_APSIZE, &temp);
  1199. values = A_SIZE_16(agp_bridge->driver->aperture_sizes);
  1200. for (i = 0; i < agp_bridge->driver->num_aperture_sizes; i++) {
  1201. if (temp == values[i].size_value) {
  1202. agp_bridge->previous_size = agp_bridge->current_size = (void *) (values + i);
  1203. agp_bridge->aperture_size_idx = i;
  1204. return values[i].size;
  1205. }
  1206. }
  1207. return 0;
  1208. }
  1209. static int __intel_8xx_fetch_size(u8 temp)
  1210. {
  1211. int i;
  1212. struct aper_size_info_8 *values;
  1213. values = A_SIZE_8(agp_bridge->driver->aperture_sizes);
  1214. for (i = 0; i < agp_bridge->driver->num_aperture_sizes; i++) {
  1215. if (temp == values[i].size_value) {
  1216. agp_bridge->previous_size =
  1217. agp_bridge->current_size = (void *) (values + i);
  1218. agp_bridge->aperture_size_idx = i;
  1219. return values[i].size;
  1220. }
  1221. }
  1222. return 0;
  1223. }
  1224. static int intel_8xx_fetch_size(void)
  1225. {
  1226. u8 temp;
  1227. pci_read_config_byte(agp_bridge->dev, INTEL_APSIZE, &temp);
  1228. return __intel_8xx_fetch_size(temp);
  1229. }
  1230. static int intel_815_fetch_size(void)
  1231. {
  1232. u8 temp;
  1233. /* Intel 815 chipsets have a _weird_ APSIZE register with only
  1234. * one non-reserved bit, so mask the others out ... */
  1235. pci_read_config_byte(agp_bridge->dev, INTEL_APSIZE, &temp);
  1236. temp &= (1 << 3);
  1237. return __intel_8xx_fetch_size(temp);
  1238. }
  1239. static void intel_tlbflush(struct agp_memory *mem)
  1240. {
  1241. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x2200);
  1242. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x2280);
  1243. }
  1244. static void intel_8xx_tlbflush(struct agp_memory *mem)
  1245. {
  1246. u32 temp;
  1247. pci_read_config_dword(agp_bridge->dev, INTEL_AGPCTRL, &temp);
  1248. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, temp & ~(1 << 7));
  1249. pci_read_config_dword(agp_bridge->dev, INTEL_AGPCTRL, &temp);
  1250. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, temp | (1 << 7));
  1251. }
  1252. static void intel_cleanup(void)
  1253. {
  1254. u16 temp;
  1255. struct aper_size_info_16 *previous_size;
  1256. previous_size = A_SIZE_16(agp_bridge->previous_size);
  1257. pci_read_config_word(agp_bridge->dev, INTEL_NBXCFG, &temp);
  1258. pci_write_config_word(agp_bridge->dev, INTEL_NBXCFG, temp & ~(1 << 9));
  1259. pci_write_config_word(agp_bridge->dev, INTEL_APSIZE, previous_size->size_value);
  1260. }
  1261. static void intel_8xx_cleanup(void)
  1262. {
  1263. u16 temp;
  1264. struct aper_size_info_8 *previous_size;
  1265. previous_size = A_SIZE_8(agp_bridge->previous_size);
  1266. pci_read_config_word(agp_bridge->dev, INTEL_NBXCFG, &temp);
  1267. pci_write_config_word(agp_bridge->dev, INTEL_NBXCFG, temp & ~(1 << 9));
  1268. pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, previous_size->size_value);
  1269. }
  1270. static int intel_configure(void)
  1271. {
  1272. u32 temp;
  1273. u16 temp2;
  1274. struct aper_size_info_16 *current_size;
  1275. current_size = A_SIZE_16(agp_bridge->current_size);
  1276. /* aperture size */
  1277. pci_write_config_word(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);
  1278. /* address to map to */
  1279. pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
  1280. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  1281. /* attbase - aperture base */
  1282. pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);
  1283. /* agpctrl */
  1284. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x2280);
  1285. /* paccfg/nbxcfg */
  1286. pci_read_config_word(agp_bridge->dev, INTEL_NBXCFG, &temp2);
  1287. pci_write_config_word(agp_bridge->dev, INTEL_NBXCFG,
  1288. (temp2 & ~(1 << 10)) | (1 << 9));
  1289. /* clear any possible error conditions */
  1290. pci_write_config_byte(agp_bridge->dev, INTEL_ERRSTS + 1, 7);
  1291. return 0;
  1292. }
  1293. static int intel_815_configure(void)
  1294. {
  1295. u32 temp, addr;
  1296. u8 temp2;
  1297. struct aper_size_info_8 *current_size;
  1298. /* attbase - aperture base */
  1299. /* the Intel 815 chipset spec. says that bits 29-31 in the
  1300. * ATTBASE register are reserved -> try not to write them */
  1301. if (agp_bridge->gatt_bus_addr & INTEL_815_ATTBASE_MASK) {
  1302. dev_emerg(&agp_bridge->dev->dev, "gatt bus addr too high");
  1303. return -EINVAL;
  1304. }
  1305. current_size = A_SIZE_8(agp_bridge->current_size);
  1306. /* aperture size */
  1307. pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE,
  1308. current_size->size_value);
  1309. /* address to map to */
  1310. pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
  1311. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  1312. pci_read_config_dword(agp_bridge->dev, INTEL_ATTBASE, &addr);
  1313. addr &= INTEL_815_ATTBASE_MASK;
  1314. addr |= agp_bridge->gatt_bus_addr;
  1315. pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, addr);
  1316. /* agpctrl */
  1317. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);
  1318. /* apcont */
  1319. pci_read_config_byte(agp_bridge->dev, INTEL_815_APCONT, &temp2);
  1320. pci_write_config_byte(agp_bridge->dev, INTEL_815_APCONT, temp2 | (1 << 1));
  1321. /* clear any possible error conditions */
  1322. /* Oddness : this chipset seems to have no ERRSTS register ! */
  1323. return 0;
  1324. }
  1325. static void intel_820_tlbflush(struct agp_memory *mem)
  1326. {
  1327. return;
  1328. }
  1329. static void intel_820_cleanup(void)
  1330. {
  1331. u8 temp;
  1332. struct aper_size_info_8 *previous_size;
  1333. previous_size = A_SIZE_8(agp_bridge->previous_size);
  1334. pci_read_config_byte(agp_bridge->dev, INTEL_I820_RDCR, &temp);
  1335. pci_write_config_byte(agp_bridge->dev, INTEL_I820_RDCR,
  1336. temp & ~(1 << 1));
  1337. pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE,
  1338. previous_size->size_value);
  1339. }
  1340. static int intel_820_configure(void)
  1341. {
  1342. u32 temp;
  1343. u8 temp2;
  1344. struct aper_size_info_8 *current_size;
  1345. current_size = A_SIZE_8(agp_bridge->current_size);
  1346. /* aperture size */
  1347. pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);
  1348. /* address to map to */
  1349. pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
  1350. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  1351. /* attbase - aperture base */
  1352. pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);
  1353. /* agpctrl */
  1354. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);
  1355. /* global enable aperture access */
  1356. /* This flag is not accessed through MCHCFG register as in */
  1357. /* i850 chipset. */
  1358. pci_read_config_byte(agp_bridge->dev, INTEL_I820_RDCR, &temp2);
  1359. pci_write_config_byte(agp_bridge->dev, INTEL_I820_RDCR, temp2 | (1 << 1));
  1360. /* clear any possible AGP-related error conditions */
  1361. pci_write_config_word(agp_bridge->dev, INTEL_I820_ERRSTS, 0x001c);
  1362. return 0;
  1363. }
  1364. static int intel_840_configure(void)
  1365. {
  1366. u32 temp;
  1367. u16 temp2;
  1368. struct aper_size_info_8 *current_size;
  1369. current_size = A_SIZE_8(agp_bridge->current_size);
  1370. /* aperture size */
  1371. pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);
  1372. /* address to map to */
  1373. pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
  1374. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  1375. /* attbase - aperture base */
  1376. pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);
  1377. /* agpctrl */
  1378. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);
  1379. /* mcgcfg */
  1380. pci_read_config_word(agp_bridge->dev, INTEL_I840_MCHCFG, &temp2);
  1381. pci_write_config_word(agp_bridge->dev, INTEL_I840_MCHCFG, temp2 | (1 << 9));
  1382. /* clear any possible error conditions */
  1383. pci_write_config_word(agp_bridge->dev, INTEL_I840_ERRSTS, 0xc000);
  1384. return 0;
  1385. }
  1386. static int intel_845_configure(void)
  1387. {
  1388. u32 temp;
  1389. u8 temp2;
  1390. struct aper_size_info_8 *current_size;
  1391. current_size = A_SIZE_8(agp_bridge->current_size);
  1392. /* aperture size */
  1393. pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);
  1394. if (agp_bridge->apbase_config != 0) {
  1395. pci_write_config_dword(agp_bridge->dev, AGP_APBASE,
  1396. agp_bridge->apbase_config);
  1397. } else {
  1398. /* address to map to */
  1399. pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
  1400. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  1401. agp_bridge->apbase_config = temp;
  1402. }
  1403. /* attbase - aperture base */
  1404. pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);
  1405. /* agpctrl */
  1406. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);
  1407. /* agpm */
  1408. pci_read_config_byte(agp_bridge->dev, INTEL_I845_AGPM, &temp2);
  1409. pci_write_config_byte(agp_bridge->dev, INTEL_I845_AGPM, temp2 | (1 << 1));
  1410. /* clear any possible error conditions */
  1411. pci_write_config_word(agp_bridge->dev, INTEL_I845_ERRSTS, 0x001c);
  1412. intel_i830_setup_flush();
  1413. return 0;
  1414. }
  1415. static int intel_850_configure(void)
  1416. {
  1417. u32 temp;
  1418. u16 temp2;
  1419. struct aper_size_info_8 *current_size;
  1420. current_size = A_SIZE_8(agp_bridge->current_size);
  1421. /* aperture size */
  1422. pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);
  1423. /* address to map to */
  1424. pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
  1425. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  1426. /* attbase - aperture base */
  1427. pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);
  1428. /* agpctrl */
  1429. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);
  1430. /* mcgcfg */
  1431. pci_read_config_word(agp_bridge->dev, INTEL_I850_MCHCFG, &temp2);
  1432. pci_write_config_word(agp_bridge->dev, INTEL_I850_MCHCFG, temp2 | (1 << 9));
  1433. /* clear any possible AGP-related error conditions */
  1434. pci_write_config_word(agp_bridge->dev, INTEL_I850_ERRSTS, 0x001c);
  1435. return 0;
  1436. }
  1437. static int intel_860_configure(void)
  1438. {
  1439. u32 temp;
  1440. u16 temp2;
  1441. struct aper_size_info_8 *current_size;
  1442. current_size = A_SIZE_8(agp_bridge->current_size);
  1443. /* aperture size */
  1444. pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);
  1445. /* address to map to */
  1446. pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
  1447. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  1448. /* attbase - aperture base */
  1449. pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);
  1450. /* agpctrl */
  1451. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);
  1452. /* mcgcfg */
  1453. pci_read_config_word(agp_bridge->dev, INTEL_I860_MCHCFG, &temp2);
  1454. pci_write_config_word(agp_bridge->dev, INTEL_I860_MCHCFG, temp2 | (1 << 9));
  1455. /* clear any possible AGP-related error conditions */
  1456. pci_write_config_word(agp_bridge->dev, INTEL_I860_ERRSTS, 0xf700);
  1457. return 0;
  1458. }
  1459. static int intel_830mp_configure(void)
  1460. {
  1461. u32 temp;
  1462. u16 temp2;
  1463. struct aper_size_info_8 *current_size;
  1464. current_size = A_SIZE_8(agp_bridge->current_size);
  1465. /* aperture size */
  1466. pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);
  1467. /* address to map to */
  1468. pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
  1469. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  1470. /* attbase - aperture base */
  1471. pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);
  1472. /* agpctrl */
  1473. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);
  1474. /* gmch */
  1475. pci_read_config_word(agp_bridge->dev, INTEL_NBXCFG, &temp2);
  1476. pci_write_config_word(agp_bridge->dev, INTEL_NBXCFG, temp2 | (1 << 9));
  1477. /* clear any possible AGP-related error conditions */
  1478. pci_write_config_word(agp_bridge->dev, INTEL_I830_ERRSTS, 0x1c);
  1479. return 0;
  1480. }
  1481. static int intel_7505_configure(void)
  1482. {
  1483. u32 temp;
  1484. u16 temp2;
  1485. struct aper_size_info_8 *current_size;
  1486. current_size = A_SIZE_8(agp_bridge->current_size);
  1487. /* aperture size */
  1488. pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);
  1489. /* address to map to */
  1490. pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
  1491. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  1492. /* attbase - aperture base */
  1493. pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);
  1494. /* agpctrl */
  1495. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);
  1496. /* mchcfg */
  1497. pci_read_config_word(agp_bridge->dev, INTEL_I7505_MCHCFG, &temp2);
  1498. pci_write_config_word(agp_bridge->dev, INTEL_I7505_MCHCFG, temp2 | (1 << 9));
  1499. return 0;
  1500. }
  1501. /* Setup function */
  1502. static const struct gatt_mask intel_generic_masks[] =
  1503. {
  1504. {.mask = 0x00000017, .type = 0}
  1505. };
  1506. static const struct aper_size_info_8 intel_815_sizes[2] =
  1507. {
  1508. {64, 16384, 4, 0},
  1509. {32, 8192, 3, 8},
  1510. };
  1511. static const struct aper_size_info_8 intel_8xx_sizes[7] =
  1512. {
  1513. {256, 65536, 6, 0},
  1514. {128, 32768, 5, 32},
  1515. {64, 16384, 4, 48},
  1516. {32, 8192, 3, 56},
  1517. {16, 4096, 2, 60},
  1518. {8, 2048, 1, 62},
  1519. {4, 1024, 0, 63}
  1520. };
  1521. static const struct aper_size_info_16 intel_generic_sizes[7] =
  1522. {
  1523. {256, 65536, 6, 0},
  1524. {128, 32768, 5, 32},
  1525. {64, 16384, 4, 48},
  1526. {32, 8192, 3, 56},
  1527. {16, 4096, 2, 60},
  1528. {8, 2048, 1, 62},
  1529. {4, 1024, 0, 63}
  1530. };
  1531. static const struct aper_size_info_8 intel_830mp_sizes[4] =
  1532. {
  1533. {256, 65536, 6, 0},
  1534. {128, 32768, 5, 32},
  1535. {64, 16384, 4, 48},
  1536. {32, 8192, 3, 56}
  1537. };
  1538. static const struct agp_bridge_driver intel_generic_driver = {
  1539. .owner = THIS_MODULE,
  1540. .aperture_sizes = intel_generic_sizes,
  1541. .size_type = U16_APER_SIZE,
  1542. .num_aperture_sizes = 7,
  1543. .configure = intel_configure,
  1544. .fetch_size = intel_fetch_size,
  1545. .cleanup = intel_cleanup,
  1546. .tlb_flush = intel_tlbflush,
  1547. .mask_memory = agp_generic_mask_memory,
  1548. .masks = intel_generic_masks,
  1549. .agp_enable = agp_generic_enable,
  1550. .cache_flush = global_cache_flush,
  1551. .create_gatt_table = agp_generic_create_gatt_table,
  1552. .free_gatt_table = agp_generic_free_gatt_table,
  1553. .insert_memory = agp_generic_insert_memory,
  1554. .remove_memory = agp_generic_remove_memory,
  1555. .alloc_by_type = agp_generic_alloc_by_type,
  1556. .free_by_type = agp_generic_free_by_type,
  1557. .agp_alloc_page = agp_generic_alloc_page,
  1558. .agp_alloc_pages = agp_generic_alloc_pages,
  1559. .agp_destroy_page = agp_generic_destroy_page,
  1560. .agp_destroy_pages = agp_generic_destroy_pages,
  1561. .agp_type_to_mask_type = agp_generic_type_to_mask_type,
  1562. };
  1563. static const struct agp_bridge_driver intel_810_driver = {
  1564. .owner = THIS_MODULE,
  1565. .aperture_sizes = intel_i810_sizes,
  1566. .size_type = FIXED_APER_SIZE,
  1567. .num_aperture_sizes = 2,
  1568. .needs_scratch_page = true,
  1569. .configure = intel_i810_configure,
  1570. .fetch_size = intel_i810_fetch_size,
  1571. .cleanup = intel_i810_cleanup,
  1572. .tlb_flush = intel_i810_tlbflush,
  1573. .mask_memory = intel_i810_mask_memory,
  1574. .masks = intel_i810_masks,
  1575. .agp_enable = intel_i810_agp_enable,
  1576. .cache_flush = global_cache_flush,
  1577. .create_gatt_table = agp_generic_create_gatt_table,
  1578. .free_gatt_table = agp_generic_free_gatt_table,
  1579. .insert_memory = intel_i810_insert_entries,
  1580. .remove_memory = intel_i810_remove_entries,
  1581. .alloc_by_type = intel_i810_alloc_by_type,
  1582. .free_by_type = intel_i810_free_by_type,
  1583. .agp_alloc_page = agp_generic_alloc_page,
  1584. .agp_alloc_pages = agp_generic_alloc_pages,
  1585. .agp_destroy_page = agp_generic_destroy_page,
  1586. .agp_destroy_pages = agp_generic_destroy_pages,
  1587. .agp_type_to_mask_type = agp_generic_type_to_mask_type,
  1588. };
  1589. static const struct agp_bridge_driver intel_815_driver = {
  1590. .owner = THIS_MODULE,
  1591. .aperture_sizes = intel_815_sizes,
  1592. .size_type = U8_APER_SIZE,
  1593. .num_aperture_sizes = 2,
  1594. .configure = intel_815_configure,
  1595. .fetch_size = intel_815_fetch_size,
  1596. .cleanup = intel_8xx_cleanup,
  1597. .tlb_flush = intel_8xx_tlbflush,
  1598. .mask_memory = agp_generic_mask_memory,
  1599. .masks = intel_generic_masks,
  1600. .agp_enable = agp_generic_enable,
  1601. .cache_flush = global_cache_flush,
  1602. .create_gatt_table = agp_generic_create_gatt_table,
  1603. .free_gatt_table = agp_generic_free_gatt_table,
  1604. .insert_memory = agp_generic_insert_memory,
  1605. .remove_memory = agp_generic_remove_memory,
  1606. .alloc_by_type = agp_generic_alloc_by_type,
  1607. .free_by_type = agp_generic_free_by_type,
  1608. .agp_alloc_page = agp_generic_alloc_page,
  1609. .agp_alloc_pages = agp_generic_alloc_pages,
  1610. .agp_destroy_page = agp_generic_destroy_page,
  1611. .agp_destroy_pages = agp_generic_destroy_pages,
  1612. .agp_type_to_mask_type = agp_generic_type_to_mask_type,
  1613. };
  1614. static const struct agp_bridge_driver intel_830_driver = {
  1615. .owner = THIS_MODULE,
  1616. .aperture_sizes = intel_i830_sizes,
  1617. .size_type = FIXED_APER_SIZE,
  1618. .num_aperture_sizes = 4,
  1619. .needs_scratch_page = true,
  1620. .configure = intel_i830_configure,
  1621. .fetch_size = intel_i830_fetch_size,
  1622. .cleanup = intel_i830_cleanup,
  1623. .tlb_flush = intel_i810_tlbflush,
  1624. .mask_memory = intel_i810_mask_memory,
  1625. .masks = intel_i810_masks,
  1626. .agp_enable = intel_i810_agp_enable,
  1627. .cache_flush = global_cache_flush,
  1628. .create_gatt_table = intel_i830_create_gatt_table,
  1629. .free_gatt_table = intel_i830_free_gatt_table,
  1630. .insert_memory = intel_i830_insert_entries,
  1631. .remove_memory = intel_i830_remove_entries,
  1632. .alloc_by_type = intel_i830_alloc_by_type,
  1633. .free_by_type = intel_i810_free_by_type,
  1634. .agp_alloc_page = agp_generic_alloc_page,
  1635. .agp_alloc_pages = agp_generic_alloc_pages,
  1636. .agp_destroy_page = agp_generic_destroy_page,
  1637. .agp_destroy_pages = agp_generic_destroy_pages,
  1638. .agp_type_to_mask_type = intel_i830_type_to_mask_type,
  1639. .chipset_flush = intel_i830_chipset_flush,
  1640. };
  1641. static const struct agp_bridge_driver intel_820_driver = {
  1642. .owner = THIS_MODULE,
  1643. .aperture_sizes = intel_8xx_sizes,
  1644. .size_type = U8_APER_SIZE,
  1645. .num_aperture_sizes = 7,
  1646. .configure = intel_820_configure,
  1647. .fetch_size = intel_8xx_fetch_size,
  1648. .cleanup = intel_820_cleanup,
  1649. .tlb_flush = intel_820_tlbflush,
  1650. .mask_memory = agp_generic_mask_memory,
  1651. .masks = intel_generic_masks,
  1652. .agp_enable = agp_generic_enable,
  1653. .cache_flush = global_cache_flush,
  1654. .create_gatt_table = agp_generic_create_gatt_table,
  1655. .free_gatt_table = agp_generic_free_gatt_table,
  1656. .insert_memory = agp_generic_insert_memory,
  1657. .remove_memory = agp_generic_remove_memory,
  1658. .alloc_by_type = agp_generic_alloc_by_type,
  1659. .free_by_type = agp_generic_free_by_type,
  1660. .agp_alloc_page = agp_generic_alloc_page,
  1661. .agp_alloc_pages = agp_generic_alloc_pages,
  1662. .agp_destroy_page = agp_generic_destroy_page,
  1663. .agp_destroy_pages = agp_generic_destroy_pages,
  1664. .agp_type_to_mask_type = agp_generic_type_to_mask_type,
  1665. };
  1666. static const struct agp_bridge_driver intel_830mp_driver = {
  1667. .owner = THIS_MODULE,
  1668. .aperture_sizes = intel_830mp_sizes,
  1669. .size_type = U8_APER_SIZE,
  1670. .num_aperture_sizes = 4,
  1671. .configure = intel_830mp_configure,
  1672. .fetch_size = intel_8xx_fetch_size,
  1673. .cleanup = intel_8xx_cleanup,
  1674. .tlb_flush = intel_8xx_tlbflush,
  1675. .mask_memory = agp_generic_mask_memory,
  1676. .masks = intel_generic_masks,
  1677. .agp_enable = agp_generic_enable,
  1678. .cache_flush = global_cache_flush,
  1679. .create_gatt_table = agp_generic_create_gatt_table,
  1680. .free_gatt_table = agp_generic_free_gatt_table,
  1681. .insert_memory = agp_generic_insert_memory,
  1682. .remove_memory = agp_generic_remove_memory,
  1683. .alloc_by_type = agp_generic_alloc_by_type,
  1684. .free_by_type = agp_generic_free_by_type,
  1685. .agp_alloc_page = agp_generic_alloc_page,
  1686. .agp_alloc_pages = agp_generic_alloc_pages,
  1687. .agp_destroy_page = agp_generic_destroy_page,
  1688. .agp_destroy_pages = agp_generic_destroy_pages,
  1689. .agp_type_to_mask_type = agp_generic_type_to_mask_type,
  1690. };
  1691. static const struct agp_bridge_driver intel_840_driver = {
  1692. .owner = THIS_MODULE,
  1693. .aperture_sizes = intel_8xx_sizes,
  1694. .size_type = U8_APER_SIZE,
  1695. .num_aperture_sizes = 7,
  1696. .configure = intel_840_configure,
  1697. .fetch_size = intel_8xx_fetch_size,
  1698. .cleanup = intel_8xx_cleanup,
  1699. .tlb_flush = intel_8xx_tlbflush,
  1700. .mask_memory = agp_generic_mask_memory,
  1701. .masks = intel_generic_masks,
  1702. .agp_enable = agp_generic_enable,
  1703. .cache_flush = global_cache_flush,
  1704. .create_gatt_table = agp_generic_create_gatt_table,
  1705. .free_gatt_table = agp_generic_free_gatt_table,
  1706. .insert_memory = agp_generic_insert_memory,
  1707. .remove_memory = agp_generic_remove_memory,
  1708. .alloc_by_type = agp_generic_alloc_by_type,
  1709. .free_by_type = agp_generic_free_by_type,
  1710. .agp_alloc_page = agp_generic_alloc_page,
  1711. .agp_alloc_pages = agp_generic_alloc_pages,
  1712. .agp_destroy_page = agp_generic_destroy_page,
  1713. .agp_destroy_pages = agp_generic_destroy_pages,
  1714. .agp_type_to_mask_type = agp_generic_type_to_mask_type,
  1715. };
  1716. static const struct agp_bridge_driver intel_845_driver = {
  1717. .owner = THIS_MODULE,
  1718. .aperture_sizes = intel_8xx_sizes,
  1719. .size_type = U8_APER_SIZE,
  1720. .num_aperture_sizes = 7,
  1721. .configure = intel_845_configure,
  1722. .fetch_size = intel_8xx_fetch_size,
  1723. .cleanup = intel_8xx_cleanup,
  1724. .tlb_flush = intel_8xx_tlbflush,
  1725. .mask_memory = agp_generic_mask_memory,
  1726. .masks = intel_generic_masks,
  1727. .agp_enable = agp_generic_enable,
  1728. .cache_flush = global_cache_flush,
  1729. .create_gatt_table = agp_generic_create_gatt_table,
  1730. .free_gatt_table = agp_generic_free_gatt_table,
  1731. .insert_memory = agp_generic_insert_memory,
  1732. .remove_memory = agp_generic_remove_memory,
  1733. .alloc_by_type = agp_generic_alloc_by_type,
  1734. .free_by_type = agp_generic_free_by_type,
  1735. .agp_alloc_page = agp_generic_alloc_page,
  1736. .agp_alloc_pages = agp_generic_alloc_pages,
  1737. .agp_destroy_page = agp_generic_destroy_page,
  1738. .agp_destroy_pages = agp_generic_destroy_pages,
  1739. .agp_type_to_mask_type = agp_generic_type_to_mask_type,
  1740. .chipset_flush = intel_i830_chipset_flush,
  1741. };
  1742. static const struct agp_bridge_driver intel_850_driver = {
  1743. .owner = THIS_MODULE,
  1744. .aperture_sizes = intel_8xx_sizes,
  1745. .size_type = U8_APER_SIZE,
  1746. .num_aperture_sizes = 7,
  1747. .configure = intel_850_configure,
  1748. .fetch_size = intel_8xx_fetch_size,
  1749. .cleanup = intel_8xx_cleanup,
  1750. .tlb_flush = intel_8xx_tlbflush,
  1751. .mask_memory = agp_generic_mask_memory,
  1752. .masks = intel_generic_masks,
  1753. .agp_enable = agp_generic_enable,
  1754. .cache_flush = global_cache_flush,
  1755. .create_gatt_table = agp_generic_create_gatt_table,
  1756. .free_gatt_table = agp_generic_free_gatt_table,
  1757. .insert_memory = agp_generic_insert_memory,
  1758. .remove_memory = agp_generic_remove_memory,
  1759. .alloc_by_type = agp_generic_alloc_by_type,
  1760. .free_by_type = agp_generic_free_by_type,
  1761. .agp_alloc_page = agp_generic_alloc_page,
  1762. .agp_alloc_pages = agp_generic_alloc_pages,
  1763. .agp_destroy_page = agp_generic_destroy_page,
  1764. .agp_destroy_pages = agp_generic_destroy_pages,
  1765. .agp_type_to_mask_type = agp_generic_type_to_mask_type,
  1766. };
  1767. static const struct agp_bridge_driver intel_860_driver = {
  1768. .owner = THIS_MODULE,
  1769. .aperture_sizes = intel_8xx_sizes,
  1770. .size_type = U8_APER_SIZE,
  1771. .num_aperture_sizes = 7,
  1772. .configure = intel_860_configure,
  1773. .fetch_size = intel_8xx_fetch_size,
  1774. .cleanup = intel_8xx_cleanup,
  1775. .tlb_flush = intel_8xx_tlbflush,
  1776. .mask_memory = agp_generic_mask_memory,
  1777. .masks = intel_generic_masks,
  1778. .agp_enable = agp_generic_enable,
  1779. .cache_flush = global_cache_flush,
  1780. .create_gatt_table = agp_generic_create_gatt_table,
  1781. .free_gatt_table = agp_generic_free_gatt_table,
  1782. .insert_memory = agp_generic_insert_memory,
  1783. .remove_memory = agp_generic_remove_memory,
  1784. .alloc_by_type = agp_generic_alloc_by_type,
  1785. .free_by_type = agp_generic_free_by_type,
  1786. .agp_alloc_page = agp_generic_alloc_page,
  1787. .agp_alloc_pages = agp_generic_alloc_pages,
  1788. .agp_destroy_page = agp_generic_destroy_page,
  1789. .agp_destroy_pages = agp_generic_destroy_pages,
  1790. .agp_type_to_mask_type = agp_generic_type_to_mask_type,
  1791. };
  1792. static const struct agp_bridge_driver intel_915_driver = {
  1793. .owner = THIS_MODULE,
  1794. .aperture_sizes = intel_i830_sizes,
  1795. .size_type = FIXED_APER_SIZE,
  1796. .num_aperture_sizes = 4,
  1797. .needs_scratch_page = true,
  1798. .configure = intel_i915_configure,
  1799. .fetch_size = intel_i9xx_fetch_size,
  1800. .cleanup = intel_i915_cleanup,
  1801. .tlb_flush = intel_i810_tlbflush,
  1802. .mask_memory = intel_i810_mask_memory,
  1803. .masks = intel_i810_masks,
  1804. .agp_enable = intel_i810_agp_enable,
  1805. .cache_flush = global_cache_flush,
  1806. .create_gatt_table = intel_i915_create_gatt_table,
  1807. .free_gatt_table = intel_i830_free_gatt_table,
  1808. .insert_memory = intel_i915_insert_entries,
  1809. .remove_memory = intel_i915_remove_entries,
  1810. .alloc_by_type = intel_i830_alloc_by_type,
  1811. .free_by_type = intel_i810_free_by_type,
  1812. .agp_alloc_page = agp_generic_alloc_page,
  1813. .agp_alloc_pages = agp_generic_alloc_pages,
  1814. .agp_destroy_page = agp_generic_destroy_page,
  1815. .agp_destroy_pages = agp_generic_destroy_pages,
  1816. .agp_type_to_mask_type = intel_i830_type_to_mask_type,
  1817. .chipset_flush = intel_i915_chipset_flush,
  1818. #ifdef USE_PCI_DMA_API
  1819. .agp_map_page = intel_agp_map_page,
  1820. .agp_unmap_page = intel_agp_unmap_page,
  1821. .agp_map_memory = intel_agp_map_memory,
  1822. .agp_unmap_memory = intel_agp_unmap_memory,
  1823. #endif
  1824. };
  1825. static const struct agp_bridge_driver intel_i965_driver = {
  1826. .owner = THIS_MODULE,
  1827. .aperture_sizes = intel_i830_sizes,
  1828. .size_type = FIXED_APER_SIZE,
  1829. .num_aperture_sizes = 4,
  1830. .needs_scratch_page = true,
  1831. .configure = intel_i915_configure,
  1832. .fetch_size = intel_i9xx_fetch_size,
  1833. .cleanup = intel_i915_cleanup,
  1834. .tlb_flush = intel_i810_tlbflush,
  1835. .mask_memory = intel_i965_mask_memory,
  1836. .masks = intel_i810_masks,
  1837. .agp_enable = intel_i810_agp_enable,
  1838. .cache_flush = global_cache_flush,
  1839. .create_gatt_table = intel_i965_create_gatt_table,
  1840. .free_gatt_table = intel_i830_free_gatt_table,
  1841. .insert_memory = intel_i915_insert_entries,
  1842. .remove_memory = intel_i915_remove_entries,
  1843. .alloc_by_type = intel_i830_alloc_by_type,
  1844. .free_by_type = intel_i810_free_by_type,
  1845. .agp_alloc_page = agp_generic_alloc_page,
  1846. .agp_alloc_pages = agp_generic_alloc_pages,
  1847. .agp_destroy_page = agp_generic_destroy_page,
  1848. .agp_destroy_pages = agp_generic_destroy_pages,
  1849. .agp_type_to_mask_type = intel_i830_type_to_mask_type,
  1850. .chipset_flush = intel_i915_chipset_flush,
  1851. #ifdef USE_PCI_DMA_API
  1852. .agp_map_page = intel_agp_map_page,
  1853. .agp_unmap_page = intel_agp_unmap_page,
  1854. .agp_map_memory = intel_agp_map_memory,
  1855. .agp_unmap_memory = intel_agp_unmap_memory,
  1856. #endif
  1857. };
  1858. static const struct agp_bridge_driver intel_7505_driver = {
  1859. .owner = THIS_MODULE,
  1860. .aperture_sizes = intel_8xx_sizes,
  1861. .size_type = U8_APER_SIZE,
  1862. .num_aperture_sizes = 7,
  1863. .configure = intel_7505_configure,
  1864. .fetch_size = intel_8xx_fetch_size,
  1865. .cleanup = intel_8xx_cleanup,
  1866. .tlb_flush = intel_8xx_tlbflush,
  1867. .mask_memory = agp_generic_mask_memory,
  1868. .masks = intel_generic_masks,
  1869. .agp_enable = agp_generic_enable,
  1870. .cache_flush = global_cache_flush,
  1871. .create_gatt_table = agp_generic_create_gatt_table,
  1872. .free_gatt_table = agp_generic_free_gatt_table,
  1873. .insert_memory = agp_generic_insert_memory,
  1874. .remove_memory = agp_generic_remove_memory,
  1875. .alloc_by_type = agp_generic_alloc_by_type,
  1876. .free_by_type = agp_generic_free_by_type,
  1877. .agp_alloc_page = agp_generic_alloc_page,
  1878. .agp_alloc_pages = agp_generic_alloc_pages,
  1879. .agp_destroy_page = agp_generic_destroy_page,
  1880. .agp_destroy_pages = agp_generic_destroy_pages,
  1881. .agp_type_to_mask_type = agp_generic_type_to_mask_type,
  1882. };
  1883. static const struct agp_bridge_driver intel_g33_driver = {
  1884. .owner = THIS_MODULE,
  1885. .aperture_sizes = intel_i830_sizes,
  1886. .size_type = FIXED_APER_SIZE,
  1887. .num_aperture_sizes = 4,
  1888. .needs_scratch_page = true,
  1889. .configure = intel_i915_configure,
  1890. .fetch_size = intel_i9xx_fetch_size,
  1891. .cleanup = intel_i915_cleanup,
  1892. .tlb_flush = intel_i810_tlbflush,
  1893. .mask_memory = intel_i965_mask_memory,
  1894. .masks = intel_i810_masks,
  1895. .agp_enable = intel_i810_agp_enable,
  1896. .cache_flush = global_cache_flush,
  1897. .create_gatt_table = intel_i915_create_gatt_table,
  1898. .free_gatt_table = intel_i830_free_gatt_table,
  1899. .insert_memory = intel_i915_insert_entries,
  1900. .remove_memory = intel_i915_remove_entries,
  1901. .alloc_by_type = intel_i830_alloc_by_type,
  1902. .free_by_type = intel_i810_free_by_type,
  1903. .agp_alloc_page = agp_generic_alloc_page,
  1904. .agp_alloc_pages = agp_generic_alloc_pages,
  1905. .agp_destroy_page = agp_generic_destroy_page,
  1906. .agp_destroy_pages = agp_generic_destroy_pages,
  1907. .agp_type_to_mask_type = intel_i830_type_to_mask_type,
  1908. .chipset_flush = intel_i915_chipset_flush,
  1909. #ifdef USE_PCI_DMA_API
  1910. .agp_map_page = intel_agp_map_page,
  1911. .agp_unmap_page = intel_agp_unmap_page,
  1912. .agp_map_memory = intel_agp_map_memory,
  1913. .agp_unmap_memory = intel_agp_unmap_memory,
  1914. #endif
  1915. };
  1916. static int find_gmch(u16 device)
  1917. {
  1918. struct pci_dev *gmch_device;
  1919. gmch_device = pci_get_device(PCI_VENDOR_ID_INTEL, device, NULL);
  1920. if (gmch_device && PCI_FUNC(gmch_device->devfn) != 0) {
  1921. gmch_device = pci_get_device(PCI_VENDOR_ID_INTEL,
  1922. device, gmch_device);
  1923. }
  1924. if (!gmch_device)
  1925. return 0;
  1926. intel_private.pcidev = gmch_device;
  1927. return 1;
  1928. }
  1929. /* Table to describe Intel GMCH and AGP/PCIE GART drivers. At least one of
  1930. * driver and gmch_driver must be non-null, and find_gmch will determine
  1931. * which one should be used if a gmch_chip_id is present.
  1932. */
  1933. static const struct intel_driver_description {
  1934. unsigned int chip_id;
  1935. unsigned int gmch_chip_id;
  1936. unsigned int multi_gmch_chip; /* if we have more gfx chip type on this HB. */
  1937. char *name;
  1938. const struct agp_bridge_driver *driver;
  1939. const struct agp_bridge_driver *gmch_driver;
  1940. } intel_agp_chipsets[] = {
  1941. { PCI_DEVICE_ID_INTEL_82443LX_0, 0, 0, "440LX", &intel_generic_driver, NULL },
  1942. { PCI_DEVICE_ID_INTEL_82443BX_0, 0, 0, "440BX", &intel_generic_driver, NULL },
  1943. { PCI_DEVICE_ID_INTEL_82443GX_0, 0, 0, "440GX", &intel_generic_driver, NULL },
  1944. { PCI_DEVICE_ID_INTEL_82810_MC1, PCI_DEVICE_ID_INTEL_82810_IG1, 0, "i810",
  1945. NULL, &intel_810_driver },
  1946. { PCI_DEVICE_ID_INTEL_82810_MC3, PCI_DEVICE_ID_INTEL_82810_IG3, 0, "i810",
  1947. NULL, &intel_810_driver },
  1948. { PCI_DEVICE_ID_INTEL_82810E_MC, PCI_DEVICE_ID_INTEL_82810E_IG, 0, "i810",
  1949. NULL, &intel_810_driver },
  1950. { PCI_DEVICE_ID_INTEL_82815_MC, PCI_DEVICE_ID_INTEL_82815_CGC, 0, "i815",
  1951. &intel_815_driver, &intel_810_driver },
  1952. { PCI_DEVICE_ID_INTEL_82820_HB, 0, 0, "i820", &intel_820_driver, NULL },
  1953. { PCI_DEVICE_ID_INTEL_82820_UP_HB, 0, 0, "i820", &intel_820_driver, NULL },
  1954. { PCI_DEVICE_ID_INTEL_82830_HB, PCI_DEVICE_ID_INTEL_82830_CGC, 0, "830M",
  1955. &intel_830mp_driver, &intel_830_driver },
  1956. { PCI_DEVICE_ID_INTEL_82840_HB, 0, 0, "i840", &intel_840_driver, NULL },
  1957. { PCI_DEVICE_ID_INTEL_82845_HB, 0, 0, "845G", &intel_845_driver, NULL },
  1958. { PCI_DEVICE_ID_INTEL_82845G_HB, PCI_DEVICE_ID_INTEL_82845G_IG, 0, "830M",
  1959. &intel_845_driver, &intel_830_driver },
  1960. { PCI_DEVICE_ID_INTEL_82850_HB, 0, 0, "i850", &intel_850_driver, NULL },
  1961. { PCI_DEVICE_ID_INTEL_82854_HB, PCI_DEVICE_ID_INTEL_82854_IG, 0, "854",
  1962. &intel_845_driver, &intel_830_driver },
  1963. { PCI_DEVICE_ID_INTEL_82855PM_HB, 0, 0, "855PM", &intel_845_driver, NULL },
  1964. { PCI_DEVICE_ID_INTEL_82855GM_HB, PCI_DEVICE_ID_INTEL_82855GM_IG, 0, "855GM",
  1965. &intel_845_driver, &intel_830_driver },
  1966. { PCI_DEVICE_ID_INTEL_82860_HB, 0, 0, "i860", &intel_860_driver, NULL },
  1967. { PCI_DEVICE_ID_INTEL_82865_HB, PCI_DEVICE_ID_INTEL_82865_IG, 0, "865",
  1968. &intel_845_driver, &intel_830_driver },
  1969. { PCI_DEVICE_ID_INTEL_82875_HB, 0, 0, "i875", &intel_845_driver, NULL },
  1970. { PCI_DEVICE_ID_INTEL_E7221_HB, PCI_DEVICE_ID_INTEL_E7221_IG, 0, "E7221 (i915)",
  1971. NULL, &intel_915_driver },
  1972. { PCI_DEVICE_ID_INTEL_82915G_HB, PCI_DEVICE_ID_INTEL_82915G_IG, 0, "915G",
  1973. NULL, &intel_915_driver },
  1974. { PCI_DEVICE_ID_INTEL_82915GM_HB, PCI_DEVICE_ID_INTEL_82915GM_IG, 0, "915GM",
  1975. NULL, &intel_915_driver },
  1976. { PCI_DEVICE_ID_INTEL_82945G_HB, PCI_DEVICE_ID_INTEL_82945G_IG, 0, "945G",
  1977. NULL, &intel_915_driver },
  1978. { PCI_DEVICE_ID_INTEL_82945GM_HB, PCI_DEVICE_ID_INTEL_82945GM_IG, 0, "945GM",
  1979. NULL, &intel_915_driver },
  1980. { PCI_DEVICE_ID_INTEL_82945GME_HB, PCI_DEVICE_ID_INTEL_82945GME_IG, 0, "945GME",
  1981. NULL, &intel_915_driver },
  1982. { PCI_DEVICE_ID_INTEL_82946GZ_HB, PCI_DEVICE_ID_INTEL_82946GZ_IG, 0, "946GZ",
  1983. NULL, &intel_i965_driver },
  1984. { PCI_DEVICE_ID_INTEL_82G35_HB, PCI_DEVICE_ID_INTEL_82G35_IG, 0, "G35",
  1985. NULL, &intel_i965_driver },
  1986. { PCI_DEVICE_ID_INTEL_82965Q_HB, PCI_DEVICE_ID_INTEL_82965Q_IG, 0, "965Q",
  1987. NULL, &intel_i965_driver },
  1988. { PCI_DEVICE_ID_INTEL_82965G_HB, PCI_DEVICE_ID_INTEL_82965G_IG, 0, "965G",
  1989. NULL, &intel_i965_driver },
  1990. { PCI_DEVICE_ID_INTEL_82965GM_HB, PCI_DEVICE_ID_INTEL_82965GM_IG, 0, "965GM",
  1991. NULL, &intel_i965_driver },
  1992. { PCI_DEVICE_ID_INTEL_82965GME_HB, PCI_DEVICE_ID_INTEL_82965GME_IG, 0, "965GME/GLE",
  1993. NULL, &intel_i965_driver },
  1994. { PCI_DEVICE_ID_INTEL_7505_0, 0, 0, "E7505", &intel_7505_driver, NULL },
  1995. { PCI_DEVICE_ID_INTEL_7205_0, 0, 0, "E7205", &intel_7505_driver, NULL },
  1996. { PCI_DEVICE_ID_INTEL_G33_HB, PCI_DEVICE_ID_INTEL_G33_IG, 0, "G33",
  1997. NULL, &intel_g33_driver },
  1998. { PCI_DEVICE_ID_INTEL_Q35_HB, PCI_DEVICE_ID_INTEL_Q35_IG, 0, "Q35",
  1999. NULL, &intel_g33_driver },
  2000. { PCI_DEVICE_ID_INTEL_Q33_HB, PCI_DEVICE_ID_INTEL_Q33_IG, 0, "Q33",
  2001. NULL, &intel_g33_driver },
  2002. { PCI_DEVICE_ID_INTEL_PINEVIEW_M_HB, PCI_DEVICE_ID_INTEL_PINEVIEW_M_IG, 0, "Pineview",
  2003. NULL, &intel_g33_driver },
  2004. { PCI_DEVICE_ID_INTEL_PINEVIEW_HB, PCI_DEVICE_ID_INTEL_PINEVIEW_IG, 0, "Pineview",
  2005. NULL, &intel_g33_driver },
  2006. { PCI_DEVICE_ID_INTEL_GM45_HB, PCI_DEVICE_ID_INTEL_GM45_IG, 0,
  2007. "GM45", NULL, &intel_i965_driver },
  2008. { PCI_DEVICE_ID_INTEL_EAGLELAKE_HB, PCI_DEVICE_ID_INTEL_EAGLELAKE_IG, 0,
  2009. "Eaglelake", NULL, &intel_i965_driver },
  2010. { PCI_DEVICE_ID_INTEL_Q45_HB, PCI_DEVICE_ID_INTEL_Q45_IG, 0,
  2011. "Q45/Q43", NULL, &intel_i965_driver },
  2012. { PCI_DEVICE_ID_INTEL_G45_HB, PCI_DEVICE_ID_INTEL_G45_IG, 0,
  2013. "G45/G43", NULL, &intel_i965_driver },
  2014. { PCI_DEVICE_ID_INTEL_B43_HB, PCI_DEVICE_ID_INTEL_B43_IG, 0,
  2015. "B43", NULL, &intel_i965_driver },
  2016. { PCI_DEVICE_ID_INTEL_G41_HB, PCI_DEVICE_ID_INTEL_G41_IG, 0,
  2017. "G41", NULL, &intel_i965_driver },
  2018. { PCI_DEVICE_ID_INTEL_IRONLAKE_D_HB, PCI_DEVICE_ID_INTEL_IRONLAKE_D_IG, 0,
  2019. "Ironlake/D", NULL, &intel_i965_driver },
  2020. { PCI_DEVICE_ID_INTEL_IRONLAKE_M_HB, PCI_DEVICE_ID_INTEL_IRONLAKE_M_IG, 0,
  2021. "Ironlake/M", NULL, &intel_i965_driver },
  2022. { PCI_DEVICE_ID_INTEL_IRONLAKE_MA_HB, PCI_DEVICE_ID_INTEL_IRONLAKE_M_IG, 0,
  2023. "Ironlake/MA", NULL, &intel_i965_driver },
  2024. { 0, 0, 0, NULL, NULL, NULL }
  2025. };
  2026. static int __devinit agp_intel_probe(struct pci_dev *pdev,
  2027. const struct pci_device_id *ent)
  2028. {
  2029. struct agp_bridge_data *bridge;
  2030. u8 cap_ptr = 0;
  2031. struct resource *r;
  2032. int i;
  2033. cap_ptr = pci_find_capability(pdev, PCI_CAP_ID_AGP);
  2034. bridge = agp_alloc_bridge();
  2035. if (!bridge)
  2036. return -ENOMEM;
  2037. for (i = 0; intel_agp_chipsets[i].name != NULL; i++) {
  2038. /* In case that multiple models of gfx chip may
  2039. stand on same host bridge type, this can be
  2040. sure we detect the right IGD. */
  2041. if (pdev->device == intel_agp_chipsets[i].chip_id) {
  2042. if ((intel_agp_chipsets[i].gmch_chip_id != 0) &&
  2043. find_gmch(intel_agp_chipsets[i].gmch_chip_id)) {
  2044. bridge->driver =
  2045. intel_agp_chipsets[i].gmch_driver;
  2046. break;
  2047. } else if (intel_agp_chipsets[i].multi_gmch_chip) {
  2048. continue;
  2049. } else {
  2050. bridge->driver = intel_agp_chipsets[i].driver;
  2051. break;
  2052. }
  2053. }
  2054. }
  2055. if (intel_agp_chipsets[i].name == NULL) {
  2056. if (cap_ptr)
  2057. dev_warn(&pdev->dev, "unsupported Intel chipset [%04x/%04x]\n",
  2058. pdev->vendor, pdev->device);
  2059. agp_put_bridge(bridge);
  2060. return -ENODEV;
  2061. }
  2062. if (bridge->driver == NULL) {
  2063. /* bridge has no AGP and no IGD detected */
  2064. if (cap_ptr)
  2065. dev_warn(&pdev->dev, "can't find bridge device (chip_id: %04x)\n",
  2066. intel_agp_chipsets[i].gmch_chip_id);
  2067. agp_put_bridge(bridge);
  2068. return -ENODEV;
  2069. }
  2070. bridge->dev = pdev;
  2071. bridge->capndx = cap_ptr;
  2072. bridge->dev_private_data = &intel_private;
  2073. dev_info(&pdev->dev, "Intel %s Chipset\n", intel_agp_chipsets[i].name);
  2074. /*
  2075. * The following fixes the case where the BIOS has "forgotten" to
  2076. * provide an address range for the GART.
  2077. * 20030610 - hamish@zot.org
  2078. */
  2079. r = &pdev->resource[0];
  2080. if (!r->start && r->end) {
  2081. if (pci_assign_resource(pdev, 0)) {
  2082. dev_err(&pdev->dev, "can't assign resource 0\n");
  2083. agp_put_bridge(bridge);
  2084. return -ENODEV;
  2085. }
  2086. }
  2087. /*
  2088. * If the device has not been properly setup, the following will catch
  2089. * the problem and should stop the system from crashing.
  2090. * 20030610 - hamish@zot.org
  2091. */
  2092. if (pci_enable_device(pdev)) {
  2093. dev_err(&pdev->dev, "can't enable PCI device\n");
  2094. agp_put_bridge(bridge);
  2095. return -ENODEV;
  2096. }
  2097. /* Fill in the mode register */
  2098. if (cap_ptr) {
  2099. pci_read_config_dword(pdev,
  2100. bridge->capndx+PCI_AGP_STATUS,
  2101. &bridge->mode);
  2102. }
  2103. pci_set_drvdata(pdev, bridge);
  2104. return agp_add_bridge(bridge);
  2105. }
  2106. static void __devexit agp_intel_remove(struct pci_dev *pdev)
  2107. {
  2108. struct agp_bridge_data *bridge = pci_get_drvdata(pdev);
  2109. agp_remove_bridge(bridge);
  2110. if (intel_private.pcidev)
  2111. pci_dev_put(intel_private.pcidev);
  2112. agp_put_bridge(bridge);
  2113. }
  2114. #ifdef CONFIG_PM
  2115. static int agp_intel_resume(struct pci_dev *pdev)
  2116. {
  2117. struct agp_bridge_data *bridge = pci_get_drvdata(pdev);
  2118. int ret_val;
  2119. if (bridge->driver == &intel_generic_driver)
  2120. intel_configure();
  2121. else if (bridge->driver == &intel_850_driver)
  2122. intel_850_configure();
  2123. else if (bridge->driver == &intel_845_driver)
  2124. intel_845_configure();
  2125. else if (bridge->driver == &intel_830mp_driver)
  2126. intel_830mp_configure();
  2127. else if (bridge->driver == &intel_915_driver)
  2128. intel_i915_configure();
  2129. else if (bridge->driver == &intel_830_driver)
  2130. intel_i830_configure();
  2131. else if (bridge->driver == &intel_810_driver)
  2132. intel_i810_configure();
  2133. else if (bridge->driver == &intel_i965_driver)
  2134. intel_i915_configure();
  2135. ret_val = agp_rebind_memory();
  2136. if (ret_val != 0)
  2137. return ret_val;
  2138. return 0;
  2139. }
  2140. #endif
  2141. static struct pci_device_id agp_intel_pci_table[] = {
  2142. #define ID(x) \
  2143. { \
  2144. .class = (PCI_CLASS_BRIDGE_HOST << 8), \
  2145. .class_mask = ~0, \
  2146. .vendor = PCI_VENDOR_ID_INTEL, \
  2147. .device = x, \
  2148. .subvendor = PCI_ANY_ID, \
  2149. .subdevice = PCI_ANY_ID, \
  2150. }
  2151. ID(PCI_DEVICE_ID_INTEL_82443LX_0),
  2152. ID(PCI_DEVICE_ID_INTEL_82443BX_0),
  2153. ID(PCI_DEVICE_ID_INTEL_82443GX_0),
  2154. ID(PCI_DEVICE_ID_INTEL_82810_MC1),
  2155. ID(PCI_DEVICE_ID_INTEL_82810_MC3),
  2156. ID(PCI_DEVICE_ID_INTEL_82810E_MC),
  2157. ID(PCI_DEVICE_ID_INTEL_82815_MC),
  2158. ID(PCI_DEVICE_ID_INTEL_82820_HB),
  2159. ID(PCI_DEVICE_ID_INTEL_82820_UP_HB),
  2160. ID(PCI_DEVICE_ID_INTEL_82830_HB),
  2161. ID(PCI_DEVICE_ID_INTEL_82840_HB),
  2162. ID(PCI_DEVICE_ID_INTEL_82845_HB),
  2163. ID(PCI_DEVICE_ID_INTEL_82845G_HB),
  2164. ID(PCI_DEVICE_ID_INTEL_82850_HB),
  2165. ID(PCI_DEVICE_ID_INTEL_82854_HB),
  2166. ID(PCI_DEVICE_ID_INTEL_82855PM_HB),
  2167. ID(PCI_DEVICE_ID_INTEL_82855GM_HB),
  2168. ID(PCI_DEVICE_ID_INTEL_82860_HB),
  2169. ID(PCI_DEVICE_ID_INTEL_82865_HB),
  2170. ID(PCI_DEVICE_ID_INTEL_82875_HB),
  2171. ID(PCI_DEVICE_ID_INTEL_7505_0),
  2172. ID(PCI_DEVICE_ID_INTEL_7205_0),
  2173. ID(PCI_DEVICE_ID_INTEL_E7221_HB),
  2174. ID(PCI_DEVICE_ID_INTEL_82915G_HB),
  2175. ID(PCI_DEVICE_ID_INTEL_82915GM_HB),
  2176. ID(PCI_DEVICE_ID_INTEL_82945G_HB),
  2177. ID(PCI_DEVICE_ID_INTEL_82945GM_HB),
  2178. ID(PCI_DEVICE_ID_INTEL_82945GME_HB),
  2179. ID(PCI_DEVICE_ID_INTEL_PINEVIEW_M_HB),
  2180. ID(PCI_DEVICE_ID_INTEL_PINEVIEW_HB),
  2181. ID(PCI_DEVICE_ID_INTEL_82946GZ_HB),
  2182. ID(PCI_DEVICE_ID_INTEL_82G35_HB),
  2183. ID(PCI_DEVICE_ID_INTEL_82965Q_HB),
  2184. ID(PCI_DEVICE_ID_INTEL_82965G_HB),
  2185. ID(PCI_DEVICE_ID_INTEL_82965GM_HB),
  2186. ID(PCI_DEVICE_ID_INTEL_82965GME_HB),
  2187. ID(PCI_DEVICE_ID_INTEL_G33_HB),
  2188. ID(PCI_DEVICE_ID_INTEL_Q35_HB),
  2189. ID(PCI_DEVICE_ID_INTEL_Q33_HB),
  2190. ID(PCI_DEVICE_ID_INTEL_GM45_HB),
  2191. ID(PCI_DEVICE_ID_INTEL_EAGLELAKE_HB),
  2192. ID(PCI_DEVICE_ID_INTEL_Q45_HB),
  2193. ID(PCI_DEVICE_ID_INTEL_G45_HB),
  2194. ID(PCI_DEVICE_ID_INTEL_G41_HB),
  2195. ID(PCI_DEVICE_ID_INTEL_B43_HB),
  2196. ID(PCI_DEVICE_ID_INTEL_IRONLAKE_D_HB),
  2197. ID(PCI_DEVICE_ID_INTEL_IRONLAKE_M_HB),
  2198. ID(PCI_DEVICE_ID_INTEL_IRONLAKE_MA_HB),
  2199. { }
  2200. };
  2201. MODULE_DEVICE_TABLE(pci, agp_intel_pci_table);
  2202. static struct pci_driver agp_intel_pci_driver = {
  2203. .name = "agpgart-intel",
  2204. .id_table = agp_intel_pci_table,
  2205. .probe = agp_intel_probe,
  2206. .remove = __devexit_p(agp_intel_remove),
  2207. #ifdef CONFIG_PM
  2208. .resume = agp_intel_resume,
  2209. #endif
  2210. };
  2211. static int __init agp_intel_init(void)
  2212. {
  2213. if (agp_off)
  2214. return -EINVAL;
  2215. return pci_register_driver(&agp_intel_pci_driver);
  2216. }
  2217. static void __exit agp_intel_cleanup(void)
  2218. {
  2219. pci_unregister_driver(&agp_intel_pci_driver);
  2220. }
  2221. module_init(agp_intel_init);
  2222. module_exit(agp_intel_cleanup);
  2223. MODULE_AUTHOR("Dave Jones <davej@redhat.com>");
  2224. MODULE_LICENSE("GPL and additional rights");