system.h 7.2 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276
  1. #ifndef __ASM_SH_SYSTEM_H
  2. #define __ASM_SH_SYSTEM_H
  3. /*
  4. * Copyright (C) 1999, 2000 Niibe Yutaka & Kaz Kojima
  5. * Copyright (C) 2002 Paul Mundt
  6. */
  7. #include <linux/irqflags.h>
  8. #include <linux/compiler.h>
  9. #include <asm/types.h>
  10. #include <asm/ptrace.h>
  11. /*
  12. * switch_to() should switch tasks to task nr n, first
  13. */
  14. #define switch_to(prev, next, last) do { \
  15. struct task_struct *__last; \
  16. register unsigned long *__ts1 __asm__ ("r1") = &prev->thread.sp; \
  17. register unsigned long *__ts2 __asm__ ("r2") = &prev->thread.pc; \
  18. register unsigned long *__ts4 __asm__ ("r4") = (unsigned long *)prev; \
  19. register unsigned long *__ts5 __asm__ ("r5") = (unsigned long *)next; \
  20. register unsigned long *__ts6 __asm__ ("r6") = &next->thread.sp; \
  21. register unsigned long __ts7 __asm__ ("r7") = next->thread.pc; \
  22. __asm__ __volatile__ (".balign 4\n\t" \
  23. "stc.l gbr, @-r15\n\t" \
  24. "sts.l pr, @-r15\n\t" \
  25. "mov.l r8, @-r15\n\t" \
  26. "mov.l r9, @-r15\n\t" \
  27. "mov.l r10, @-r15\n\t" \
  28. "mov.l r11, @-r15\n\t" \
  29. "mov.l r12, @-r15\n\t" \
  30. "mov.l r13, @-r15\n\t" \
  31. "mov.l r14, @-r15\n\t" \
  32. "mov.l r15, @r1 ! save SP\n\t" \
  33. "mov.l @r6, r15 ! change to new stack\n\t" \
  34. "mova 1f, %0\n\t" \
  35. "mov.l %0, @r2 ! save PC\n\t" \
  36. "mov.l 2f, %0\n\t" \
  37. "jmp @%0 ! call __switch_to\n\t" \
  38. " lds r7, pr ! with return to new PC\n\t" \
  39. ".balign 4\n" \
  40. "2:\n\t" \
  41. ".long __switch_to\n" \
  42. "1:\n\t" \
  43. "mov.l @r15+, r14\n\t" \
  44. "mov.l @r15+, r13\n\t" \
  45. "mov.l @r15+, r12\n\t" \
  46. "mov.l @r15+, r11\n\t" \
  47. "mov.l @r15+, r10\n\t" \
  48. "mov.l @r15+, r9\n\t" \
  49. "mov.l @r15+, r8\n\t" \
  50. "lds.l @r15+, pr\n\t" \
  51. "ldc.l @r15+, gbr\n\t" \
  52. : "=z" (__last) \
  53. : "r" (__ts1), "r" (__ts2), "r" (__ts4), \
  54. "r" (__ts5), "r" (__ts6), "r" (__ts7) \
  55. : "r3", "t"); \
  56. last = __last; \
  57. } while (0)
  58. /*
  59. * On SMP systems, when the scheduler does migration-cost autodetection,
  60. * it needs a way to flush as much of the CPU's caches as possible.
  61. *
  62. * TODO: fill this in!
  63. */
  64. static inline void sched_cacheflush(void)
  65. {
  66. }
  67. #ifdef CONFIG_CPU_SH4A
  68. #define __icbi() \
  69. { \
  70. unsigned long __addr; \
  71. __addr = 0xa8000000; \
  72. __asm__ __volatile__( \
  73. "icbi %0\n\t" \
  74. : /* no output */ \
  75. : "m" (__m(__addr))); \
  76. }
  77. #endif
  78. /*
  79. * A brief note on ctrl_barrier(), the control register write barrier.
  80. *
  81. * Legacy SH cores typically require a sequence of 8 nops after
  82. * modification of a control register in order for the changes to take
  83. * effect. On newer cores (like the sh4a and sh5) this is accomplished
  84. * with icbi.
  85. *
  86. * Also note that on sh4a in the icbi case we can forego a synco for the
  87. * write barrier, as it's not necessary for control registers.
  88. *
  89. * Historically we have only done this type of barrier for the MMUCR, but
  90. * it's also necessary for the CCR, so we make it generic here instead.
  91. */
  92. #ifdef CONFIG_CPU_SH4A
  93. #define mb() __asm__ __volatile__ ("synco": : :"memory")
  94. #define rmb() mb()
  95. #define wmb() __asm__ __volatile__ ("synco": : :"memory")
  96. #define ctrl_barrier() __icbi()
  97. #define read_barrier_depends() do { } while(0)
  98. #else
  99. #define mb() __asm__ __volatile__ ("": : :"memory")
  100. #define rmb() mb()
  101. #define wmb() __asm__ __volatile__ ("": : :"memory")
  102. #define ctrl_barrier() __asm__ __volatile__ ("nop;nop;nop;nop;nop;nop;nop;nop")
  103. #define read_barrier_depends() do { } while(0)
  104. #endif
  105. #ifdef CONFIG_SMP
  106. #define smp_mb() mb()
  107. #define smp_rmb() rmb()
  108. #define smp_wmb() wmb()
  109. #define smp_read_barrier_depends() read_barrier_depends()
  110. #else
  111. #define smp_mb() barrier()
  112. #define smp_rmb() barrier()
  113. #define smp_wmb() barrier()
  114. #define smp_read_barrier_depends() do { } while(0)
  115. #endif
  116. #define set_mb(var, value) do { xchg(&var, value); } while (0)
  117. /*
  118. * Jump to P2 area.
  119. * When handling TLB or caches, we need to do it from P2 area.
  120. */
  121. #define jump_to_P2() \
  122. do { \
  123. unsigned long __dummy; \
  124. __asm__ __volatile__( \
  125. "mov.l 1f, %0\n\t" \
  126. "or %1, %0\n\t" \
  127. "jmp @%0\n\t" \
  128. " nop\n\t" \
  129. ".balign 4\n" \
  130. "1: .long 2f\n" \
  131. "2:" \
  132. : "=&r" (__dummy) \
  133. : "r" (0x20000000)); \
  134. } while (0)
  135. /*
  136. * Back to P1 area.
  137. */
  138. #define back_to_P1() \
  139. do { \
  140. unsigned long __dummy; \
  141. ctrl_barrier(); \
  142. __asm__ __volatile__( \
  143. "mov.l 1f, %0\n\t" \
  144. "jmp @%0\n\t" \
  145. " nop\n\t" \
  146. ".balign 4\n" \
  147. "1: .long 2f\n" \
  148. "2:" \
  149. : "=&r" (__dummy)); \
  150. } while (0)
  151. static inline unsigned long xchg_u32(volatile u32 *m, unsigned long val)
  152. {
  153. unsigned long flags, retval;
  154. local_irq_save(flags);
  155. retval = *m;
  156. *m = val;
  157. local_irq_restore(flags);
  158. return retval;
  159. }
  160. static inline unsigned long xchg_u8(volatile u8 *m, unsigned long val)
  161. {
  162. unsigned long flags, retval;
  163. local_irq_save(flags);
  164. retval = *m;
  165. *m = val & 0xff;
  166. local_irq_restore(flags);
  167. return retval;
  168. }
  169. extern void __xchg_called_with_bad_pointer(void);
  170. #define __xchg(ptr, x, size) \
  171. ({ \
  172. unsigned long __xchg__res; \
  173. volatile void *__xchg_ptr = (ptr); \
  174. switch (size) { \
  175. case 4: \
  176. __xchg__res = xchg_u32(__xchg_ptr, x); \
  177. break; \
  178. case 1: \
  179. __xchg__res = xchg_u8(__xchg_ptr, x); \
  180. break; \
  181. default: \
  182. __xchg_called_with_bad_pointer(); \
  183. __xchg__res = x; \
  184. break; \
  185. } \
  186. \
  187. __xchg__res; \
  188. })
  189. #define xchg(ptr,x) \
  190. ((__typeof__(*(ptr)))__xchg((ptr),(unsigned long)(x), sizeof(*(ptr))))
  191. static inline unsigned long __cmpxchg_u32(volatile int * m, unsigned long old,
  192. unsigned long new)
  193. {
  194. __u32 retval;
  195. unsigned long flags;
  196. local_irq_save(flags);
  197. retval = *m;
  198. if (retval == old)
  199. *m = new;
  200. local_irq_restore(flags); /* implies memory barrier */
  201. return retval;
  202. }
  203. /* This function doesn't exist, so you'll get a linker error
  204. * if something tries to do an invalid cmpxchg(). */
  205. extern void __cmpxchg_called_with_bad_pointer(void);
  206. #define __HAVE_ARCH_CMPXCHG 1
  207. static inline unsigned long __cmpxchg(volatile void * ptr, unsigned long old,
  208. unsigned long new, int size)
  209. {
  210. switch (size) {
  211. case 4:
  212. return __cmpxchg_u32(ptr, old, new);
  213. }
  214. __cmpxchg_called_with_bad_pointer();
  215. return old;
  216. }
  217. #define cmpxchg(ptr,o,n) \
  218. ({ \
  219. __typeof__(*(ptr)) _o_ = (o); \
  220. __typeof__(*(ptr)) _n_ = (n); \
  221. (__typeof__(*(ptr))) __cmpxchg((ptr), (unsigned long)_o_, \
  222. (unsigned long)_n_, sizeof(*(ptr))); \
  223. })
  224. extern void die(const char *str, struct pt_regs *regs, long err) __attribute__ ((noreturn));
  225. extern void *set_exception_table_vec(unsigned int vec, void *handler);
  226. static inline void *set_exception_table_evt(unsigned int evt, void *handler)
  227. {
  228. return set_exception_table_vec(evt >> 5, handler);
  229. }
  230. /*
  231. * SH-2A has both 16 and 32-bit opcodes, do lame encoding checks.
  232. */
  233. #ifdef CONFIG_CPU_SH2A
  234. extern unsigned int instruction_size(unsigned int insn);
  235. #else
  236. #define instruction_size(insn) (2)
  237. #endif
  238. /* XXX
  239. * disable hlt during certain critical i/o operations
  240. */
  241. #define HAVE_DISABLE_HLT
  242. void disable_hlt(void);
  243. void enable_hlt(void);
  244. #define arch_align_stack(x) (x)
  245. #endif