dma.h 4.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169
  1. /*
  2. * include/asm-sh/dma.h
  3. *
  4. * Copyright (C) 2003, 2004 Paul Mundt
  5. *
  6. * This file is subject to the terms and conditions of the GNU General Public
  7. * License. See the file "COPYING" in the main directory of this archive
  8. * for more details.
  9. */
  10. #ifndef __ASM_SH_DMA_H
  11. #define __ASM_SH_DMA_H
  12. #ifdef __KERNEL__
  13. #include <linux/spinlock.h>
  14. #include <linux/wait.h>
  15. #include <linux/sysdev.h>
  16. #include <asm/cpu/dma.h>
  17. /* The maximum address that we can perform a DMA transfer to on this platform */
  18. /* Don't define MAX_DMA_ADDRESS; it's useless on the SuperH and any
  19. occurrence should be flagged as an error. */
  20. /* But... */
  21. /* XXX: This is not applicable to SuperH, just needed for alloc_bootmem */
  22. #define MAX_DMA_ADDRESS (PAGE_OFFSET+0x10000000)
  23. #ifdef CONFIG_NR_DMA_CHANNELS
  24. # define MAX_DMA_CHANNELS (CONFIG_NR_DMA_CHANNELS)
  25. #else
  26. # define MAX_DMA_CHANNELS (CONFIG_NR_ONCHIP_DMA_CHANNELS)
  27. #endif
  28. /*
  29. * Read and write modes can mean drastically different things depending on the
  30. * channel configuration. Consult your DMAC documentation and module
  31. * implementation for further clues.
  32. */
  33. #define DMA_MODE_READ 0x00
  34. #define DMA_MODE_WRITE 0x01
  35. #define DMA_MODE_MASK 0x01
  36. #define DMA_AUTOINIT 0x10
  37. /*
  38. * DMAC (dma_info) flags
  39. */
  40. enum {
  41. DMAC_CHANNELS_CONFIGURED = 0x01,
  42. DMAC_CHANNELS_TEI_CAPABLE = 0x02, /* Transfer end interrupt */
  43. };
  44. /*
  45. * DMA channel capabilities / flags
  46. */
  47. enum {
  48. DMA_CONFIGURED = 0x01,
  49. /*
  50. * Transfer end interrupt, inherited from DMAC.
  51. * wait_queue used in dma_wait_for_completion.
  52. */
  53. DMA_TEI_CAPABLE = 0x02,
  54. };
  55. extern spinlock_t dma_spin_lock;
  56. struct dma_channel;
  57. struct dma_ops {
  58. int (*request)(struct dma_channel *chan);
  59. void (*free)(struct dma_channel *chan);
  60. int (*get_residue)(struct dma_channel *chan);
  61. int (*xfer)(struct dma_channel *chan);
  62. int (*configure)(struct dma_channel *chan, unsigned long flags);
  63. int (*extend)(struct dma_channel *chan, unsigned long op, void *param);
  64. };
  65. struct dma_channel {
  66. char dev_id[16]; /* unique name per DMAC of channel */
  67. unsigned int chan; /* DMAC channel number */
  68. unsigned int vchan; /* Virtual channel number */
  69. unsigned int mode;
  70. unsigned int count;
  71. unsigned long sar;
  72. unsigned long dar;
  73. const char **caps;
  74. unsigned long flags;
  75. atomic_t busy;
  76. wait_queue_head_t wait_queue;
  77. struct sys_device dev;
  78. void *priv_data;
  79. };
  80. struct dma_info {
  81. struct platform_device *pdev;
  82. const char *name;
  83. unsigned int nr_channels;
  84. unsigned long flags;
  85. struct dma_ops *ops;
  86. struct dma_channel *channels;
  87. struct list_head list;
  88. int first_channel_nr;
  89. };
  90. struct dma_chan_caps {
  91. int ch_num;
  92. const char **caplist;
  93. };
  94. #define to_dma_channel(channel) container_of(channel, struct dma_channel, dev)
  95. /* arch/sh/drivers/dma/dma-api.c */
  96. extern int dma_xfer(unsigned int chan, unsigned long from,
  97. unsigned long to, size_t size, unsigned int mode);
  98. #define dma_write(chan, from, to, size) \
  99. dma_xfer(chan, from, to, size, DMA_MODE_WRITE)
  100. #define dma_write_page(chan, from, to) \
  101. dma_write(chan, from, to, PAGE_SIZE)
  102. #define dma_read(chan, from, to, size) \
  103. dma_xfer(chan, from, to, size, DMA_MODE_READ)
  104. #define dma_read_page(chan, from, to) \
  105. dma_read(chan, from, to, PAGE_SIZE)
  106. extern int request_dma_bycap(const char **dmac, const char **caps,
  107. const char *dev_id);
  108. extern int request_dma(unsigned int chan, const char *dev_id);
  109. extern void free_dma(unsigned int chan);
  110. extern int get_dma_residue(unsigned int chan);
  111. extern struct dma_info *get_dma_info(unsigned int chan);
  112. extern struct dma_channel *get_dma_channel(unsigned int chan);
  113. extern void dma_wait_for_completion(unsigned int chan);
  114. extern void dma_configure_channel(unsigned int chan, unsigned long flags);
  115. extern int register_dmac(struct dma_info *info);
  116. extern void unregister_dmac(struct dma_info *info);
  117. extern struct dma_info *get_dma_info_by_name(const char *dmac_name);
  118. extern int dma_extend(unsigned int chan, unsigned long op, void *param);
  119. extern int register_chan_caps(const char *dmac, struct dma_chan_caps *capslist);
  120. #ifdef CONFIG_SYSFS
  121. /* arch/sh/drivers/dma/dma-sysfs.c */
  122. extern int dma_create_sysfs_files(struct dma_channel *, struct dma_info *);
  123. extern void dma_remove_sysfs_files(struct dma_channel *, struct dma_info *);
  124. #else
  125. #define dma_create_sysfs_file(channel, info) do { } while (0)
  126. #define dma_remove_sysfs_file(channel, info) do { } while (0)
  127. #endif
  128. #ifdef CONFIG_PCI
  129. extern int isa_dma_bridge_buggy;
  130. #else
  131. #define isa_dma_bridge_buggy (0)
  132. #endif
  133. #endif /* __KERNEL__ */
  134. #endif /* __ASM_SH_DMA_H */