tx3927.h 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357
  1. /*
  2. * This file is subject to the terms and conditions of the GNU General Public
  3. * License. See the file "COPYING" in the main directory of this archive
  4. * for more details.
  5. *
  6. * Copyright (C) 2000 Toshiba Corporation
  7. */
  8. #ifndef __ASM_TX3927_H
  9. #define __ASM_TX3927_H
  10. #include <asm/jmr3927/txx927.h>
  11. #define TX3927_SDRAMC_REG 0xfffe8000
  12. #define TX3927_ROMC_REG 0xfffe9000
  13. #define TX3927_DMA_REG 0xfffeb000
  14. #define TX3927_IRC_REG 0xfffec000
  15. #define TX3927_PCIC_REG 0xfffed000
  16. #define TX3927_CCFG_REG 0xfffee000
  17. #define TX3927_NR_TMR 3
  18. #define TX3927_TMR_REG(ch) (0xfffef000 + (ch) * 0x100)
  19. #define TX3927_NR_SIO 2
  20. #define TX3927_SIO_REG(ch) (0xfffef300 + (ch) * 0x100)
  21. #define TX3927_PIO_REG 0xfffef500
  22. struct tx3927_sdramc_reg {
  23. volatile unsigned long cr[8];
  24. volatile unsigned long tr[3];
  25. volatile unsigned long cmd;
  26. volatile unsigned long smrs[2];
  27. };
  28. struct tx3927_romc_reg {
  29. volatile unsigned long cr[8];
  30. };
  31. struct tx3927_dma_reg {
  32. struct tx3927_dma_ch_reg {
  33. volatile unsigned long cha;
  34. volatile unsigned long sar;
  35. volatile unsigned long dar;
  36. volatile unsigned long cntr;
  37. volatile unsigned long sair;
  38. volatile unsigned long dair;
  39. volatile unsigned long ccr;
  40. volatile unsigned long csr;
  41. } ch[4];
  42. volatile unsigned long dbr[8];
  43. volatile unsigned long tdhr;
  44. volatile unsigned long mcr;
  45. volatile unsigned long unused0;
  46. };
  47. struct tx3927_irc_reg {
  48. volatile unsigned long cer;
  49. volatile unsigned long cr[2];
  50. volatile unsigned long unused0;
  51. volatile unsigned long ilr[8];
  52. volatile unsigned long unused1[4];
  53. volatile unsigned long imr;
  54. volatile unsigned long unused2[7];
  55. volatile unsigned long scr;
  56. volatile unsigned long unused3[7];
  57. volatile unsigned long ssr;
  58. volatile unsigned long unused4[7];
  59. volatile unsigned long csr;
  60. };
  61. #include <asm/byteorder.h>
  62. #ifdef __BIG_ENDIAN
  63. #define endian_def_s2(e1,e2) \
  64. volatile unsigned short e1,e2
  65. #define endian_def_sb2(e1,e2,e3) \
  66. volatile unsigned short e1;volatile unsigned char e2,e3
  67. #define endian_def_b2s(e1,e2,e3) \
  68. volatile unsigned char e1,e2;volatile unsigned short e3
  69. #define endian_def_b4(e1,e2,e3,e4) \
  70. volatile unsigned char e1,e2,e3,e4
  71. #else
  72. #define endian_def_s2(e1,e2) \
  73. volatile unsigned short e2,e1
  74. #define endian_def_sb2(e1,e2,e3) \
  75. volatile unsigned char e3,e2;volatile unsigned short e1
  76. #define endian_def_b2s(e1,e2,e3) \
  77. volatile unsigned short e3;volatile unsigned char e2,e1
  78. #define endian_def_b4(e1,e2,e3,e4) \
  79. volatile unsigned char e4,e3,e2,e1
  80. #endif
  81. struct tx3927_pcic_reg {
  82. endian_def_s2(did, vid);
  83. endian_def_s2(pcistat, pcicmd);
  84. endian_def_b4(cc, scc, rpli, rid);
  85. endian_def_b4(unused0, ht, mlt, cls);
  86. volatile unsigned long ioba; /* +10 */
  87. volatile unsigned long mba;
  88. volatile unsigned long unused1[5];
  89. endian_def_s2(svid, ssvid);
  90. volatile unsigned long unused2; /* +30 */
  91. endian_def_sb2(unused3, unused4, capptr);
  92. volatile unsigned long unused5;
  93. endian_def_b4(ml, mg, ip, il);
  94. volatile unsigned long unused6; /* +40 */
  95. volatile unsigned long istat;
  96. volatile unsigned long iim;
  97. volatile unsigned long rrt;
  98. volatile unsigned long unused7[3]; /* +50 */
  99. volatile unsigned long ipbmma;
  100. volatile unsigned long ipbioma; /* +60 */
  101. volatile unsigned long ilbmma;
  102. volatile unsigned long ilbioma;
  103. volatile unsigned long unused8[9];
  104. volatile unsigned long tc; /* +90 */
  105. volatile unsigned long tstat;
  106. volatile unsigned long tim;
  107. volatile unsigned long tccmd;
  108. volatile unsigned long pcirrt; /* +a0 */
  109. volatile unsigned long pcirrt_cmd;
  110. volatile unsigned long pcirrdt;
  111. volatile unsigned long unused9[3];
  112. volatile unsigned long tlboap;
  113. volatile unsigned long tlbiap;
  114. volatile unsigned long tlbmma; /* +c0 */
  115. volatile unsigned long tlbioma;
  116. volatile unsigned long sc_msg;
  117. volatile unsigned long sc_be;
  118. volatile unsigned long tbl; /* +d0 */
  119. volatile unsigned long unused10[3];
  120. volatile unsigned long pwmng; /* +e0 */
  121. volatile unsigned long pwmngs;
  122. volatile unsigned long unused11[6];
  123. volatile unsigned long req_trace; /* +100 */
  124. volatile unsigned long pbapmc;
  125. volatile unsigned long pbapms;
  126. volatile unsigned long pbapmim;
  127. volatile unsigned long bm; /* +110 */
  128. volatile unsigned long cpcibrs;
  129. volatile unsigned long cpcibgs;
  130. volatile unsigned long pbacs;
  131. volatile unsigned long iobas; /* +120 */
  132. volatile unsigned long mbas;
  133. volatile unsigned long lbc;
  134. volatile unsigned long lbstat;
  135. volatile unsigned long lbim; /* +130 */
  136. volatile unsigned long pcistatim;
  137. volatile unsigned long ica;
  138. volatile unsigned long icd;
  139. volatile unsigned long iiadp; /* +140 */
  140. volatile unsigned long iscdp;
  141. volatile unsigned long mmas;
  142. volatile unsigned long iomas;
  143. volatile unsigned long ipciaddr; /* +150 */
  144. volatile unsigned long ipcidata;
  145. volatile unsigned long ipcibe;
  146. };
  147. struct tx3927_ccfg_reg {
  148. volatile unsigned long ccfg;
  149. volatile unsigned long crir;
  150. volatile unsigned long pcfg;
  151. volatile unsigned long tear;
  152. volatile unsigned long pdcr;
  153. };
  154. /*
  155. * SDRAMC
  156. */
  157. /*
  158. * ROMC
  159. */
  160. /*
  161. * DMA
  162. */
  163. /* bits for MCR */
  164. #define TX3927_DMA_MCR_EIS(ch) (0x10000000<<(ch))
  165. #define TX3927_DMA_MCR_DIS(ch) (0x01000000<<(ch))
  166. #define TX3927_DMA_MCR_RSFIF 0x00000080
  167. #define TX3927_DMA_MCR_FIFUM(ch) (0x00000008<<(ch))
  168. #define TX3927_DMA_MCR_LE 0x00000004
  169. #define TX3927_DMA_MCR_RPRT 0x00000002
  170. #define TX3927_DMA_MCR_MSTEN 0x00000001
  171. /* bits for CCRn */
  172. #define TX3927_DMA_CCR_DBINH 0x04000000
  173. #define TX3927_DMA_CCR_SBINH 0x02000000
  174. #define TX3927_DMA_CCR_CHRST 0x01000000
  175. #define TX3927_DMA_CCR_RVBYTE 0x00800000
  176. #define TX3927_DMA_CCR_ACKPOL 0x00400000
  177. #define TX3927_DMA_CCR_REQPL 0x00200000
  178. #define TX3927_DMA_CCR_EGREQ 0x00100000
  179. #define TX3927_DMA_CCR_CHDN 0x00080000
  180. #define TX3927_DMA_CCR_DNCTL 0x00060000
  181. #define TX3927_DMA_CCR_EXTRQ 0x00010000
  182. #define TX3927_DMA_CCR_INTRQD 0x0000e000
  183. #define TX3927_DMA_CCR_INTENE 0x00001000
  184. #define TX3927_DMA_CCR_INTENC 0x00000800
  185. #define TX3927_DMA_CCR_INTENT 0x00000400
  186. #define TX3927_DMA_CCR_CHNEN 0x00000200
  187. #define TX3927_DMA_CCR_XFACT 0x00000100
  188. #define TX3927_DMA_CCR_SNOP 0x00000080
  189. #define TX3927_DMA_CCR_DSTINC 0x00000040
  190. #define TX3927_DMA_CCR_SRCINC 0x00000020
  191. #define TX3927_DMA_CCR_XFSZ(order) (((order) << 2) & 0x0000001c)
  192. #define TX3927_DMA_CCR_XFSZ_1W TX3927_DMA_CCR_XFSZ(2)
  193. #define TX3927_DMA_CCR_XFSZ_4W TX3927_DMA_CCR_XFSZ(4)
  194. #define TX3927_DMA_CCR_XFSZ_8W TX3927_DMA_CCR_XFSZ(5)
  195. #define TX3927_DMA_CCR_XFSZ_16W TX3927_DMA_CCR_XFSZ(6)
  196. #define TX3927_DMA_CCR_XFSZ_32W TX3927_DMA_CCR_XFSZ(7)
  197. #define TX3927_DMA_CCR_MEMIO 0x00000002
  198. #define TX3927_DMA_CCR_ONEAD 0x00000001
  199. /* bits for CSRn */
  200. #define TX3927_DMA_CSR_CHNACT 0x00000100
  201. #define TX3927_DMA_CSR_ABCHC 0x00000080
  202. #define TX3927_DMA_CSR_NCHNC 0x00000040
  203. #define TX3927_DMA_CSR_NTRNFC 0x00000020
  204. #define TX3927_DMA_CSR_EXTDN 0x00000010
  205. #define TX3927_DMA_CSR_CFERR 0x00000008
  206. #define TX3927_DMA_CSR_CHERR 0x00000004
  207. #define TX3927_DMA_CSR_DESERR 0x00000002
  208. #define TX3927_DMA_CSR_SORERR 0x00000001
  209. /*
  210. * IRC
  211. */
  212. #define TX3927_IR_MAX_LEVEL 7
  213. /* IRCER : Int. Control Enable */
  214. #define TX3927_IRCER_ICE 0x00000001
  215. /* IRCR : Int. Control */
  216. #define TX3927_IRCR_LOW 0x00000000
  217. #define TX3927_IRCR_HIGH 0x00000001
  218. #define TX3927_IRCR_DOWN 0x00000002
  219. #define TX3927_IRCR_UP 0x00000003
  220. /* IRSCR : Int. Status Control */
  221. #define TX3927_IRSCR_EIClrE 0x00000100
  222. #define TX3927_IRSCR_EIClr_MASK 0x0000000f
  223. /* IRCSR : Int. Current Status */
  224. #define TX3927_IRCSR_IF 0x00010000
  225. #define TX3927_IRCSR_ILV_MASK 0x00000700
  226. #define TX3927_IRCSR_IVL_MASK 0x0000001f
  227. #define TX3927_IR_INT0 0
  228. #define TX3927_IR_INT1 1
  229. #define TX3927_IR_INT2 2
  230. #define TX3927_IR_INT3 3
  231. #define TX3927_IR_INT4 4
  232. #define TX3927_IR_INT5 5
  233. #define TX3927_IR_SIO0 6
  234. #define TX3927_IR_SIO1 7
  235. #define TX3927_IR_SIO(ch) (6 + (ch))
  236. #define TX3927_IR_DMA 8
  237. #define TX3927_IR_PIO 9
  238. #define TX3927_IR_PCI 10
  239. #define TX3927_IR_TMR0 13
  240. #define TX3927_IR_TMR1 14
  241. #define TX3927_IR_TMR2 15
  242. #define TX3927_NUM_IR 16
  243. /*
  244. * PCIC
  245. */
  246. /* bits for PCICMD */
  247. /* see PCI_COMMAND_XXX in linux/pci.h */
  248. /* bits for PCISTAT */
  249. /* see PCI_STATUS_XXX in linux/pci.h */
  250. #define PCI_STATUS_NEW_CAP 0x0010
  251. /* bits for TC */
  252. #define TX3927_PCIC_TC_OF16E 0x00000020
  253. #define TX3927_PCIC_TC_IF8E 0x00000010
  254. #define TX3927_PCIC_TC_OF8E 0x00000008
  255. /* bits for IOBA/MBA */
  256. /* see PCI_BASE_ADDRESS_XXX in linux/pci.h */
  257. /* bits for PBAPMC */
  258. #define TX3927_PCIC_PBAPMC_RPBA 0x00000004
  259. #define TX3927_PCIC_PBAPMC_PBAEN 0x00000002
  260. #define TX3927_PCIC_PBAPMC_BMCEN 0x00000001
  261. /* bits for LBSTAT/LBIM */
  262. #define TX3927_PCIC_LBIM_ALL 0x0000003e
  263. /* bits for PCISTATIM (see also PCI_STATUS_XXX in linux/pci.h */
  264. #define TX3927_PCIC_PCISTATIM_ALL 0x0000f900
  265. /* bits for LBC */
  266. #define TX3927_PCIC_LBC_IBSE 0x00004000
  267. #define TX3927_PCIC_LBC_TIBSE 0x00002000
  268. #define TX3927_PCIC_LBC_TMFBSE 0x00001000
  269. #define TX3927_PCIC_LBC_HRST 0x00000800
  270. #define TX3927_PCIC_LBC_SRST 0x00000400
  271. #define TX3927_PCIC_LBC_EPCAD 0x00000200
  272. #define TX3927_PCIC_LBC_MSDSE 0x00000100
  273. #define TX3927_PCIC_LBC_CRR 0x00000080
  274. #define TX3927_PCIC_LBC_ILMDE 0x00000040
  275. #define TX3927_PCIC_LBC_ILIDE 0x00000020
  276. #define TX3927_PCIC_IDSEL_AD_TO_SLOT(ad) ((ad) - 11)
  277. #define TX3927_PCIC_MAX_DEVNU TX3927_PCIC_IDSEL_AD_TO_SLOT(32)
  278. /*
  279. * CCFG
  280. */
  281. /* CCFG : Chip Configuration */
  282. #define TX3927_CCFG_TLBOFF 0x00020000
  283. #define TX3927_CCFG_BEOW 0x00010000
  284. #define TX3927_CCFG_WR 0x00008000
  285. #define TX3927_CCFG_TOE 0x00004000
  286. #define TX3927_CCFG_PCIXARB 0x00002000
  287. #define TX3927_CCFG_PCI3 0x00001000
  288. #define TX3927_CCFG_PSNP 0x00000800
  289. #define TX3927_CCFG_PPRI 0x00000400
  290. #define TX3927_CCFG_PLLM 0x00000030
  291. #define TX3927_CCFG_ENDIAN 0x00000004
  292. #define TX3927_CCFG_HALT 0x00000002
  293. #define TX3927_CCFG_ACEHOLD 0x00000001
  294. /* PCFG : Pin Configuration */
  295. #define TX3927_PCFG_SYSCLKEN 0x08000000
  296. #define TX3927_PCFG_SDRCLKEN_ALL 0x07c00000
  297. #define TX3927_PCFG_SDRCLKEN(ch) (0x00400000<<(ch))
  298. #define TX3927_PCFG_PCICLKEN_ALL 0x003c0000
  299. #define TX3927_PCFG_PCICLKEN(ch) (0x00040000<<(ch))
  300. #define TX3927_PCFG_SELALL 0x0003ffff
  301. #define TX3927_PCFG_SELCS 0x00020000
  302. #define TX3927_PCFG_SELDSF 0x00010000
  303. #define TX3927_PCFG_SELSIOC_ALL 0x0000c000
  304. #define TX3927_PCFG_SELSIOC(ch) (0x00004000<<(ch))
  305. #define TX3927_PCFG_SELSIO_ALL 0x00003000
  306. #define TX3927_PCFG_SELSIO(ch) (0x00001000<<(ch))
  307. #define TX3927_PCFG_SELTMR_ALL 0x00000e00
  308. #define TX3927_PCFG_SELTMR(ch) (0x00000200<<(ch))
  309. #define TX3927_PCFG_SELDONE 0x00000100
  310. #define TX3927_PCFG_INTDMA_ALL 0x000000f0
  311. #define TX3927_PCFG_INTDMA(ch) (0x00000010<<(ch))
  312. #define TX3927_PCFG_SELDMA_ALL 0x0000000f
  313. #define TX3927_PCFG_SELDMA(ch) (0x00000001<<(ch))
  314. #define tx3927_sdramcptr ((struct tx3927_sdramc_reg *)TX3927_SDRAMC_REG)
  315. #define tx3927_romcptr ((struct tx3927_romc_reg *)TX3927_ROMC_REG)
  316. #define tx3927_dmaptr ((struct tx3927_dma_reg *)TX3927_DMA_REG)
  317. #define tx3927_ircptr ((struct tx3927_irc_reg *)TX3927_IRC_REG)
  318. #define tx3927_pcicptr ((struct tx3927_pcic_reg *)TX3927_PCIC_REG)
  319. #define tx3927_ccfgptr ((struct tx3927_ccfg_reg *)TX3927_CCFG_REG)
  320. #define tx3927_tmrptr(ch) ((struct txx927_tmr_reg *)TX3927_TMR_REG(ch))
  321. #define tx3927_sioptr(ch) ((struct txx927_sio_reg *)TX3927_SIO_REG(ch))
  322. #define tx3927_pioptr ((struct txx927_pio_reg *)TX3927_PIO_REG)
  323. #endif /* __ASM_TX3927_H */