system.h 6.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268
  1. /* system.h: FR-V CPU control definitions
  2. *
  3. * Copyright (C) 2003 Red Hat, Inc. All Rights Reserved.
  4. * Written by David Howells (dhowells@redhat.com)
  5. *
  6. * This program is free software; you can redistribute it and/or
  7. * modify it under the terms of the GNU General Public License
  8. * as published by the Free Software Foundation; either version
  9. * 2 of the License, or (at your option) any later version.
  10. */
  11. #ifndef _ASM_SYSTEM_H
  12. #define _ASM_SYSTEM_H
  13. #include <linux/linkage.h>
  14. struct thread_struct;
  15. /*
  16. * switch_to(prev, next) should switch from task `prev' to `next'
  17. * `prev' will never be the same as `next'.
  18. * The `mb' is to tell GCC not to cache `current' across this call.
  19. */
  20. extern asmlinkage
  21. struct task_struct *__switch_to(struct thread_struct *prev_thread,
  22. struct thread_struct *next_thread,
  23. struct task_struct *prev);
  24. #define switch_to(prev, next, last) \
  25. do { \
  26. (prev)->thread.sched_lr = \
  27. (unsigned long) __builtin_return_address(0); \
  28. (last) = __switch_to(&(prev)->thread, &(next)->thread, (prev)); \
  29. mb(); \
  30. } while(0)
  31. /*
  32. * interrupt flag manipulation
  33. * - use virtual interrupt management since touching the PSR is slow
  34. * - ICC2.Z: T if interrupts virtually disabled
  35. * - ICC2.C: F if interrupts really disabled
  36. * - if Z==1 upon interrupt:
  37. * - C is set to 0
  38. * - interrupts are really disabled
  39. * - entry.S returns immediately
  40. * - uses TIHI (TRAP if Z==0 && C==0) #2 to really reenable interrupts
  41. * - if taken, the trap:
  42. * - sets ICC2.C
  43. * - enables interrupts
  44. */
  45. #define local_irq_disable() \
  46. do { \
  47. /* set Z flag, but don't change the C flag */ \
  48. asm volatile(" andcc gr0,gr0,gr0,icc2 \n" \
  49. : \
  50. : \
  51. : "memory", "icc2" \
  52. ); \
  53. } while(0)
  54. #define local_irq_enable() \
  55. do { \
  56. /* clear Z flag and then test the C flag */ \
  57. asm volatile(" oricc gr0,#1,gr0,icc2 \n" \
  58. " tihi icc2,gr0,#2 \n" \
  59. : \
  60. : \
  61. : "memory", "icc2" \
  62. ); \
  63. } while(0)
  64. #define local_save_flags(flags) \
  65. do { \
  66. typecheck(unsigned long, flags); \
  67. asm volatile("movsg ccr,%0" \
  68. : "=r"(flags) \
  69. : \
  70. : "memory"); \
  71. \
  72. /* shift ICC2.Z to bit 0 */ \
  73. flags >>= 26; \
  74. \
  75. /* make flags 1 if interrupts disabled, 0 otherwise */ \
  76. flags &= 1UL; \
  77. } while(0)
  78. #define irqs_disabled() \
  79. ({unsigned long flags; local_save_flags(flags); flags; })
  80. #define local_irq_save(flags) \
  81. do { \
  82. typecheck(unsigned long, flags); \
  83. local_save_flags(flags); \
  84. local_irq_disable(); \
  85. } while(0)
  86. #define local_irq_restore(flags) \
  87. do { \
  88. typecheck(unsigned long, flags); \
  89. \
  90. /* load the Z flag by turning 1 if disabled into 0 if disabled \
  91. * and thus setting the Z flag but not the C flag */ \
  92. asm volatile(" xoricc %0,#1,gr0,icc2 \n" \
  93. /* then test Z=0 and C=0 */ \
  94. " tihi icc2,gr0,#2 \n" \
  95. : \
  96. : "r"(flags) \
  97. : "memory", "icc2" \
  98. ); \
  99. \
  100. } while(0)
  101. /*
  102. * real interrupt flag manipulation
  103. */
  104. #define __local_irq_disable() \
  105. do { \
  106. unsigned long psr; \
  107. asm volatile(" movsg psr,%0 \n" \
  108. " andi %0,%2,%0 \n" \
  109. " ori %0,%1,%0 \n" \
  110. " movgs %0,psr \n" \
  111. : "=r"(psr) \
  112. : "i" (PSR_PIL_14), "i" (~PSR_PIL) \
  113. : "memory"); \
  114. } while(0)
  115. #define __local_irq_enable() \
  116. do { \
  117. unsigned long psr; \
  118. asm volatile(" movsg psr,%0 \n" \
  119. " andi %0,%1,%0 \n" \
  120. " movgs %0,psr \n" \
  121. : "=r"(psr) \
  122. : "i" (~PSR_PIL) \
  123. : "memory"); \
  124. } while(0)
  125. #define __local_save_flags(flags) \
  126. do { \
  127. typecheck(unsigned long, flags); \
  128. asm("movsg psr,%0" \
  129. : "=r"(flags) \
  130. : \
  131. : "memory"); \
  132. } while(0)
  133. #define __local_irq_save(flags) \
  134. do { \
  135. unsigned long npsr; \
  136. typecheck(unsigned long, flags); \
  137. asm volatile(" movsg psr,%0 \n" \
  138. " andi %0,%3,%1 \n" \
  139. " ori %1,%2,%1 \n" \
  140. " movgs %1,psr \n" \
  141. : "=r"(flags), "=r"(npsr) \
  142. : "i" (PSR_PIL_14), "i" (~PSR_PIL) \
  143. : "memory"); \
  144. } while(0)
  145. #define __local_irq_restore(flags) \
  146. do { \
  147. typecheck(unsigned long, flags); \
  148. asm volatile(" movgs %0,psr \n" \
  149. : \
  150. : "r" (flags) \
  151. : "memory"); \
  152. } while(0)
  153. #define __irqs_disabled() \
  154. ((__get_PSR() & PSR_PIL) >= PSR_PIL_14)
  155. /*
  156. * Force strict CPU ordering.
  157. */
  158. #define nop() asm volatile ("nop"::)
  159. #define mb() asm volatile ("membar" : : :"memory")
  160. #define rmb() asm volatile ("membar" : : :"memory")
  161. #define wmb() asm volatile ("membar" : : :"memory")
  162. #define set_mb(var, value) do { var = value; mb(); } while (0)
  163. #define smp_mb() mb()
  164. #define smp_rmb() rmb()
  165. #define smp_wmb() wmb()
  166. #define read_barrier_depends() do {} while(0)
  167. #define smp_read_barrier_depends() read_barrier_depends()
  168. #define HARD_RESET_NOW() \
  169. do { \
  170. cli(); \
  171. } while(1)
  172. extern void die_if_kernel(const char *, ...) __attribute__((format(printf, 1, 2)));
  173. extern void free_initmem(void);
  174. #define arch_align_stack(x) (x)
  175. /*****************************************************************************/
  176. /*
  177. * compare and conditionally exchange value with memory
  178. * - if (*ptr == test) then orig = *ptr; *ptr = test;
  179. * - if (*ptr != test) then orig = *ptr;
  180. */
  181. #ifndef CONFIG_FRV_OUTOFLINE_ATOMIC_OPS
  182. #define cmpxchg(ptr, test, new) \
  183. ({ \
  184. __typeof__(ptr) __xg_ptr = (ptr); \
  185. __typeof__(*(ptr)) __xg_orig, __xg_tmp; \
  186. __typeof__(*(ptr)) __xg_test = (test); \
  187. __typeof__(*(ptr)) __xg_new = (new); \
  188. \
  189. switch (sizeof(__xg_orig)) { \
  190. case 4: \
  191. asm volatile( \
  192. "0: \n" \
  193. " orcc gr0,gr0,gr0,icc3 \n" \
  194. " ckeq icc3,cc7 \n" \
  195. " ld.p %M0,%1 \n" \
  196. " orcr cc7,cc7,cc3 \n" \
  197. " sub%I4cc %1,%4,%2,icc0 \n" \
  198. " bne icc0,#0,1f \n" \
  199. " cst.p %3,%M0 ,cc3,#1 \n" \
  200. " corcc gr29,gr29,gr0 ,cc3,#1 \n" \
  201. " beq icc3,#0,0b \n" \
  202. "1: \n" \
  203. : "+U"(*__xg_ptr), "=&r"(__xg_orig), "=&r"(__xg_tmp) \
  204. : "r"(__xg_new), "NPr"(__xg_test) \
  205. : "memory", "cc7", "cc3", "icc3", "icc0" \
  206. ); \
  207. break; \
  208. \
  209. default: \
  210. __xg_orig = 0; \
  211. asm volatile("break"); \
  212. break; \
  213. } \
  214. \
  215. __xg_orig; \
  216. })
  217. #else
  218. extern uint32_t __cmpxchg_32(uint32_t *v, uint32_t test, uint32_t new);
  219. #define cmpxchg(ptr, test, new) \
  220. ({ \
  221. __typeof__(ptr) __xg_ptr = (ptr); \
  222. __typeof__(*(ptr)) __xg_orig; \
  223. __typeof__(*(ptr)) __xg_test = (test); \
  224. __typeof__(*(ptr)) __xg_new = (new); \
  225. \
  226. switch (sizeof(__xg_orig)) { \
  227. case 4: __xg_orig = __cmpxchg_32(__xg_ptr, __xg_test, __xg_new); break; \
  228. default: \
  229. __xg_orig = 0; \
  230. asm volatile("break"); \
  231. break; \
  232. } \
  233. \
  234. __xg_orig; \
  235. })
  236. #endif
  237. #endif /* _ASM_SYSTEM_H */