bf533.h 8.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306
  1. /*
  2. * File: include/asm-blackfin/mach-bf533/bf533.h
  3. * Based on:
  4. * Author:
  5. *
  6. * Created:
  7. * Description: SYSTEM MMR REGISTER AND MEMORY MAP FOR ADSP-BF561
  8. *
  9. * Modified:
  10. * Copyright 2004-2006 Analog Devices Inc.
  11. *
  12. * Bugs: Enter bugs at http://blackfin.uclinux.org/
  13. *
  14. * This program is free software; you can redistribute it and/or modify
  15. * it under the terms of the GNU General Public License as published by
  16. * the Free Software Foundation; either version 2 of the License, or
  17. * (at your option) any later version.
  18. *
  19. * This program is distributed in the hope that it will be useful,
  20. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  21. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  22. * GNU General Public License for more details.
  23. *
  24. * You should have received a copy of the GNU General Public License
  25. * along with this program; if not, see the file COPYING, or write
  26. * to the Free Software Foundation, Inc.,
  27. * 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
  28. */
  29. #ifndef __MACH_BF533_H__
  30. #define __MACH_BF533_H__
  31. #define SUPPORTED_REVID 2
  32. #define OFFSET_(x) ((x) & 0x0000FFFF)
  33. /*some misc defines*/
  34. #define IMASK_IVG15 0x8000
  35. #define IMASK_IVG14 0x4000
  36. #define IMASK_IVG13 0x2000
  37. #define IMASK_IVG12 0x1000
  38. #define IMASK_IVG11 0x0800
  39. #define IMASK_IVG10 0x0400
  40. #define IMASK_IVG9 0x0200
  41. #define IMASK_IVG8 0x0100
  42. #define IMASK_IVG7 0x0080
  43. #define IMASK_IVGTMR 0x0040
  44. #define IMASK_IVGHW 0x0020
  45. /***************************/
  46. #define BLKFIN_DSUBBANKS 4
  47. #define BLKFIN_DWAYS 2
  48. #define BLKFIN_DLINES 64
  49. #define BLKFIN_ISUBBANKS 4
  50. #define BLKFIN_IWAYS 4
  51. #define BLKFIN_ILINES 32
  52. #define WAY0_L 0x1
  53. #define WAY1_L 0x2
  54. #define WAY01_L 0x3
  55. #define WAY2_L 0x4
  56. #define WAY02_L 0x5
  57. #define WAY12_L 0x6
  58. #define WAY012_L 0x7
  59. #define WAY3_L 0x8
  60. #define WAY03_L 0x9
  61. #define WAY13_L 0xA
  62. #define WAY013_L 0xB
  63. #define WAY32_L 0xC
  64. #define WAY320_L 0xD
  65. #define WAY321_L 0xE
  66. #define WAYALL_L 0xF
  67. #define DMC_ENABLE (2<<2) /*yes, 2, not 1 */
  68. /* IAR0 BIT FIELDS*/
  69. #define RTC_ERROR_BIT 0x0FFFFFFF
  70. #define UART_ERROR_BIT 0xF0FFFFFF
  71. #define SPORT1_ERROR_BIT 0xFF0FFFFF
  72. #define SPI_ERROR_BIT 0xFFF0FFFF
  73. #define SPORT0_ERROR_BIT 0xFFFF0FFF
  74. #define PPI_ERROR_BIT 0xFFFFF0FF
  75. #define DMA_ERROR_BIT 0xFFFFFF0F
  76. #define PLLWAKE_ERROR_BIT 0xFFFFFFFF
  77. /* IAR1 BIT FIELDS*/
  78. #define DMA7_UARTTX_BIT 0x0FFFFFFF
  79. #define DMA6_UARTRX_BIT 0xF0FFFFFF
  80. #define DMA5_SPI_BIT 0xFF0FFFFF
  81. #define DMA4_SPORT1TX_BIT 0xFFF0FFFF
  82. #define DMA3_SPORT1RX_BIT 0xFFFF0FFF
  83. #define DMA2_SPORT0TX_BIT 0xFFFFF0FF
  84. #define DMA1_SPORT0RX_BIT 0xFFFFFF0F
  85. #define DMA0_PPI_BIT 0xFFFFFFFF
  86. /* IAR2 BIT FIELDS*/
  87. #define WDTIMER_BIT 0x0FFFFFFF
  88. #define MEMDMA1_BIT 0xF0FFFFFF
  89. #define MEMDMA0_BIT 0xFF0FFFFF
  90. #define PFB_BIT 0xFFF0FFFF
  91. #define PFA_BIT 0xFFFF0FFF
  92. #define TIMER2_BIT 0xFFFFF0FF
  93. #define TIMER1_BIT 0xFFFFFF0F
  94. #define TIMER0_BIT 0xFFFFFFFF
  95. /********************************* EBIU Settings ************************************/
  96. #define AMBCTL0VAL ((CONFIG_BANK_1 << 16) | CONFIG_BANK_0)
  97. #define AMBCTL1VAL ((CONFIG_BANK_3 << 16) | CONFIG_BANK_2)
  98. #ifdef CONFIG_C_AMBEN_ALL
  99. #define V_AMBEN AMBEN_ALL
  100. #endif
  101. #ifdef CONFIG_C_AMBEN
  102. #define V_AMBEN 0x0
  103. #endif
  104. #ifdef CONFIG_C_AMBEN_B0
  105. #define V_AMBEN AMBEN_B0
  106. #endif
  107. #ifdef CONFIG_C_AMBEN_B0_B1
  108. #define V_AMBEN AMBEN_B0_B1
  109. #endif
  110. #ifdef CONFIG_C_AMBEN_B0_B1_B2
  111. #define V_AMBEN AMBEN_B0_B1_B2
  112. #endif
  113. #ifdef CONFIG_C_AMCKEN
  114. #define V_AMCKEN AMCKEN
  115. #else
  116. #define V_AMCKEN 0x0
  117. #endif
  118. #ifdef CONFIG_C_CDPRIO
  119. #define V_CDPRIO 0x100
  120. #else
  121. #define V_CDPRIO 0x0
  122. #endif
  123. #define AMGCTLVAL (V_AMBEN | V_AMCKEN | V_CDPRIO)
  124. #define MAX_VC 650000000
  125. #define MIN_VC 50000000
  126. #ifdef CONFIG_BFIN_KERNEL_CLOCK
  127. /********************************PLL Settings **************************************/
  128. #if (CONFIG_VCO_MULT < 0)
  129. #error "VCO Multiplier is less than 0. Please select a different value"
  130. #endif
  131. #if (CONFIG_VCO_MULT == 0)
  132. #error "VCO Multiplier should be greater than 0. Please select a different value"
  133. #endif
  134. #if (CONFIG_VCO_MULT > 64)
  135. #error "VCO Multiplier is more than 64. Please select a different value"
  136. #endif
  137. #ifndef CONFIG_CLKIN_HALF
  138. #define CONFIG_VCO_HZ (CONFIG_CLKIN_HZ * CONFIG_VCO_MULT)
  139. #else
  140. #define CONFIG_VCO_HZ ((CONFIG_CLKIN_HZ * CONFIG_VCO_MULT)/2)
  141. #endif
  142. #ifndef CONFIG_PLL_BYPASS
  143. #define CONFIG_CCLK_HZ (CONFIG_VCO_HZ/CONFIG_CCLK_DIV)
  144. #define CONFIG_SCLK_HZ (CONFIG_VCO_HZ/CONFIG_SCLK_DIV)
  145. #else
  146. #define CONFIG_CCLK_HZ CONFIG_CLKIN_HZ
  147. #define CONFIG_SCLK_HZ CONFIG_CLKIN_HZ
  148. #endif
  149. #if (CONFIG_SCLK_DIV < 1)
  150. #error "SCLK DIV cannot be less than 1 or more than 15. Please select a proper value"
  151. #endif
  152. #if (CONFIG_SCLK_DIV > 15)
  153. #error "SCLK DIV cannot be less than 1 or more than 15. Please select a proper value"
  154. #endif
  155. #if (CONFIG_CCLK_DIV != 1)
  156. #if (CONFIG_CCLK_DIV != 2)
  157. #if (CONFIG_CCLK_DIV != 4)
  158. #if (CONFIG_CCLK_DIV != 8)
  159. #error "CCLK DIV can be 1,2,4 or 8 only. Please select a proper value"
  160. #endif
  161. #endif
  162. #endif
  163. #endif
  164. #if (CONFIG_VCO_HZ > MAX_VC)
  165. #error "VCO selected is more than maximum value. Please change the VCO multipler"
  166. #endif
  167. #if (CONFIG_SCLK_HZ > 133000000)
  168. #error "Sclk value selected is more than maximum. Please select a proper value for SCLK multiplier"
  169. #endif
  170. #if (CONFIG_SCLK_HZ < 27000000)
  171. #error "Sclk value selected is less than minimum. Please select a proper value for SCLK multiplier"
  172. #endif
  173. #if (CONFIG_SCLK_HZ > CONFIG_CCLK_HZ)
  174. #if (CONFIG_SCLK_HZ != CONFIG_CLKIN_HZ)
  175. #if (CONFIG_CCLK_HZ != CONFIG_CLKIN_HZ)
  176. #error "Please select sclk less than cclk"
  177. #endif
  178. #endif
  179. #endif
  180. #if (CONFIG_CCLK_DIV == 1)
  181. #define CONFIG_CCLK_ACT_DIV CCLK_DIV1
  182. #endif
  183. #if (CONFIG_CCLK_DIV == 2)
  184. #define CONFIG_CCLK_ACT_DIV CCLK_DIV2
  185. #endif
  186. #if (CONFIG_CCLK_DIV == 4)
  187. #define CONFIG_CCLK_ACT_DIV CCLK_DIV4
  188. #endif
  189. #if (CONFIG_CCLK_DIV == 8)
  190. #define CONFIG_CCLK_ACT_DIV CCLK_DIV8
  191. #endif
  192. #ifndef CONFIG_CCLK_ACT_DIV
  193. #define CONFIG_CCLK_ACT_DIV CONFIG_CCLK_DIV_not_defined_properly
  194. #endif
  195. #if defined(ANOMALY_05000273) && (CONFIG_CCLK_DIV == 1)
  196. #error ANOMALY 05000273, please make sure CCLK is at least 2x SCLK
  197. #endif
  198. #endif /* CONFIG_BFIN_KERNEL_CLOCK */
  199. #ifdef CONFIG_BF533
  200. #define CPU "BF533"
  201. #define CPUID 0x027a5000
  202. #endif
  203. #ifdef CONFIG_BF532
  204. #define CPU "BF532"
  205. #define CPUID 0x0275A000
  206. #endif
  207. #ifdef CONFIG_BF531
  208. #define CPU "BF531"
  209. #define CPUID 0x027a5000
  210. #endif
  211. #ifndef CPU
  212. #define CPU "UNKNOWN"
  213. #define CPUID 0x0
  214. #endif
  215. #if (CONFIG_MEM_SIZE % 4)
  216. #error "SDRAM mem size must be multible of 4MB"
  217. #endif
  218. #define SDRAM_IGENERIC (CPLB_L1_CHBL | CPLB_USER_RD | CPLB_VALID | CPLB_PORTPRIO)
  219. #define SDRAM_IKERNEL (SDRAM_IGENERIC | CPLB_LOCK)
  220. #define L1_IMEMORY ( CPLB_USER_RD | CPLB_VALID | CPLB_LOCK)
  221. #define SDRAM_INON_CHBL ( CPLB_USER_RD | CPLB_VALID)
  222. /*Use the menuconfig cache policy here - CONFIG_BLKFIN_WT/CONFIG_BLKFIN_WB*/
  223. #define ANOMALY_05000158_WORKAROUND 0x200
  224. #ifdef CONFIG_BLKFIN_WB /*Write Back Policy */
  225. #define SDRAM_DGENERIC (CPLB_L1_CHBL | CPLB_DIRTY \
  226. | CPLB_SUPV_WR | CPLB_USER_WR | CPLB_USER_RD | CPLB_VALID | ANOMALY_05000158_WORKAROUND)
  227. #else /*Write Through */
  228. #define SDRAM_DGENERIC (CPLB_L1_CHBL | CPLB_WT | CPLB_L1_AOW | CPLB_DIRTY \
  229. | CPLB_SUPV_WR | CPLB_USER_WR | CPLB_USER_RD | CPLB_VALID | ANOMALY_05000158_WORKAROUND)
  230. #endif
  231. #define L1_DMEMORY (CPLB_SUPV_WR | CPLB_USER_WR | CPLB_USER_RD | CPLB_VALID | ANOMALY_05000158_WORKAROUND | CPLB_LOCK | CPLB_DIRTY)
  232. #define SDRAM_DNON_CHBL (CPLB_SUPV_WR | CPLB_USER_WR | CPLB_USER_RD | CPLB_VALID | ANOMALY_05000158_WORKAROUND | CPLB_DIRTY)
  233. #define SDRAM_EBIU (CPLB_SUPV_WR | CPLB_USER_WR | CPLB_USER_RD | CPLB_VALID | ANOMALY_05000158_WORKAROUND | CPLB_DIRTY)
  234. #define SDRAM_OOPS (CPLB_VALID | ANOMALY_05000158_WORKAROUND | CPLB_LOCK | CPLB_DIRTY)
  235. #define SIZE_1K 0x00000400 /* 1K */
  236. #define SIZE_4K 0x00001000 /* 4K */
  237. #define SIZE_1M 0x00100000 /* 1M */
  238. #define SIZE_4M 0x00400000 /* 4M */
  239. #define MAX_CPLBS (16 * 2)
  240. /*
  241. * Number of required data CPLB switchtable entries
  242. * MEMSIZE / 4 (we mostly install 4M page size CPLBs
  243. * approx 16 for smaller 1MB page size CPLBs for allignment purposes
  244. * 1 for L1 Data Memory
  245. * 1 for CONFIG_DEBUG_HUNT_FOR_ZERO
  246. * 1 for ASYNC Memory
  247. */
  248. #define MAX_SWITCH_D_CPLBS (((CONFIG_MEM_SIZE / 4) + 16 + 1 + 1 + 1) * 2)
  249. /*
  250. * Number of required instruction CPLB switchtable entries
  251. * MEMSIZE / 4 (we mostly install 4M page size CPLBs
  252. * approx 12 for smaller 1MB page size CPLBs for allignment purposes
  253. * 1 for L1 Instruction Memory
  254. * 1 for CONFIG_DEBUG_HUNT_FOR_ZERO
  255. */
  256. #define MAX_SWITCH_I_CPLBS (((CONFIG_MEM_SIZE / 4) + 12 + 1 + 1) * 2)
  257. #endif /* __MACH_BF533_H__ */