s3fb.c 32 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196
  1. /*
  2. * linux/drivers/video/s3fb.c -- Frame buffer device driver for S3 Trio/Virge
  3. *
  4. * Copyright (c) 2006-2007 Ondrej Zajicek <santiago@crfreenet.org>
  5. *
  6. * This file is subject to the terms and conditions of the GNU General Public
  7. * License. See the file COPYING in the main directory of this archive for
  8. * more details.
  9. *
  10. * Code is based on David Boucher's viafb (http://davesdomain.org.uk/viafb/)
  11. * which is based on the code of neofb.
  12. */
  13. #include <linux/version.h>
  14. #include <linux/module.h>
  15. #include <linux/kernel.h>
  16. #include <linux/errno.h>
  17. #include <linux/string.h>
  18. #include <linux/mm.h>
  19. #include <linux/tty.h>
  20. #include <linux/slab.h>
  21. #include <linux/delay.h>
  22. #include <linux/fb.h>
  23. #include <linux/svga.h>
  24. #include <linux/init.h>
  25. #include <linux/pci.h>
  26. #include <linux/console.h> /* Why should fb driver call console functions? because acquire_console_sem() */
  27. #include <video/vga.h>
  28. #ifdef CONFIG_MTRR
  29. #include <asm/mtrr.h>
  30. #endif
  31. struct s3fb_info {
  32. int chip, rev, mclk_freq;
  33. int mtrr_reg;
  34. struct vgastate state;
  35. struct mutex open_lock;
  36. unsigned int ref_count;
  37. u32 pseudo_palette[16];
  38. };
  39. /* ------------------------------------------------------------------------- */
  40. static const struct svga_fb_format s3fb_formats[] = {
  41. { 0, {0, 6, 0}, {0, 6, 0}, {0, 6, 0}, {0, 0, 0}, 0,
  42. FB_TYPE_TEXT, FB_AUX_TEXT_SVGA_STEP4, FB_VISUAL_PSEUDOCOLOR, 8, 16},
  43. { 4, {0, 6, 0}, {0, 6, 0}, {0, 6, 0}, {0, 0, 0}, 0,
  44. FB_TYPE_PACKED_PIXELS, 0, FB_VISUAL_PSEUDOCOLOR, 8, 16},
  45. { 4, {0, 6, 0}, {0, 6, 0}, {0, 6, 0}, {0, 0, 0}, 1,
  46. FB_TYPE_INTERLEAVED_PLANES, 1, FB_VISUAL_PSEUDOCOLOR, 8, 16},
  47. { 8, {0, 6, 0}, {0, 6, 0}, {0, 6, 0}, {0, 0, 0}, 0,
  48. FB_TYPE_PACKED_PIXELS, 0, FB_VISUAL_PSEUDOCOLOR, 4, 8},
  49. {16, {10, 5, 0}, {5, 5, 0}, {0, 5, 0}, {0, 0, 0}, 0,
  50. FB_TYPE_PACKED_PIXELS, 0, FB_VISUAL_TRUECOLOR, 2, 4},
  51. {16, {11, 5, 0}, {5, 6, 0}, {0, 5, 0}, {0, 0, 0}, 0,
  52. FB_TYPE_PACKED_PIXELS, 0, FB_VISUAL_TRUECOLOR, 2, 4},
  53. {24, {16, 8, 0}, {8, 8, 0}, {0, 8, 0}, {0, 0, 0}, 0,
  54. FB_TYPE_PACKED_PIXELS, 0, FB_VISUAL_TRUECOLOR, 1, 2},
  55. {32, {16, 8, 0}, {8, 8, 0}, {0, 8, 0}, {0, 0, 0}, 0,
  56. FB_TYPE_PACKED_PIXELS, 0, FB_VISUAL_TRUECOLOR, 1, 2},
  57. SVGA_FORMAT_END
  58. };
  59. static const struct svga_pll s3_pll = {3, 129, 3, 33, 0, 3,
  60. 35000, 240000, 14318};
  61. static const int s3_memsizes[] = {4096, 0, 3072, 8192, 2048, 6144, 1024, 512};
  62. static const char * const s3_names[] = {"S3 Unknown", "S3 Trio32", "S3 Trio64", "S3 Trio64V+",
  63. "S3 Trio64UV+", "S3 Trio64V2/DX", "S3 Trio64V2/GX",
  64. "S3 Plato/PX", "S3 Aurora64VP", "S3 Virge",
  65. "S3 Virge/VX", "S3 Virge/DX", "S3 Virge/GX",
  66. "S3 Virge/GX2", "S3 Virge/GX2P", "S3 Virge/GX2P"};
  67. #define CHIP_UNKNOWN 0x00
  68. #define CHIP_732_TRIO32 0x01
  69. #define CHIP_764_TRIO64 0x02
  70. #define CHIP_765_TRIO64VP 0x03
  71. #define CHIP_767_TRIO64UVP 0x04
  72. #define CHIP_775_TRIO64V2_DX 0x05
  73. #define CHIP_785_TRIO64V2_GX 0x06
  74. #define CHIP_551_PLATO_PX 0x07
  75. #define CHIP_M65_AURORA64VP 0x08
  76. #define CHIP_325_VIRGE 0x09
  77. #define CHIP_988_VIRGE_VX 0x0A
  78. #define CHIP_375_VIRGE_DX 0x0B
  79. #define CHIP_385_VIRGE_GX 0x0C
  80. #define CHIP_356_VIRGE_GX2 0x0D
  81. #define CHIP_357_VIRGE_GX2P 0x0E
  82. #define CHIP_359_VIRGE_GX2P 0x0F
  83. #define CHIP_XXX_TRIO 0x80
  84. #define CHIP_XXX_TRIO64V2_DXGX 0x81
  85. #define CHIP_XXX_VIRGE_DXGX 0x82
  86. #define CHIP_UNDECIDED_FLAG 0x80
  87. #define CHIP_MASK 0xFF
  88. /* CRT timing register sets */
  89. static const struct vga_regset s3_h_total_regs[] = {{0x00, 0, 7}, {0x5D, 0, 0}, VGA_REGSET_END};
  90. static const struct vga_regset s3_h_display_regs[] = {{0x01, 0, 7}, {0x5D, 1, 1}, VGA_REGSET_END};
  91. static const struct vga_regset s3_h_blank_start_regs[] = {{0x02, 0, 7}, {0x5D, 2, 2}, VGA_REGSET_END};
  92. static const struct vga_regset s3_h_blank_end_regs[] = {{0x03, 0, 4}, {0x05, 7, 7}, VGA_REGSET_END};
  93. static const struct vga_regset s3_h_sync_start_regs[] = {{0x04, 0, 7}, {0x5D, 4, 4}, VGA_REGSET_END};
  94. static const struct vga_regset s3_h_sync_end_regs[] = {{0x05, 0, 4}, VGA_REGSET_END};
  95. static const struct vga_regset s3_v_total_regs[] = {{0x06, 0, 7}, {0x07, 0, 0}, {0x07, 5, 5}, {0x5E, 0, 0}, VGA_REGSET_END};
  96. static const struct vga_regset s3_v_display_regs[] = {{0x12, 0, 7}, {0x07, 1, 1}, {0x07, 6, 6}, {0x5E, 1, 1}, VGA_REGSET_END};
  97. static const struct vga_regset s3_v_blank_start_regs[] = {{0x15, 0, 7}, {0x07, 3, 3}, {0x09, 5, 5}, {0x5E, 2, 2}, VGA_REGSET_END};
  98. static const struct vga_regset s3_v_blank_end_regs[] = {{0x16, 0, 7}, VGA_REGSET_END};
  99. static const struct vga_regset s3_v_sync_start_regs[] = {{0x10, 0, 7}, {0x07, 2, 2}, {0x07, 7, 7}, {0x5E, 4, 4}, VGA_REGSET_END};
  100. static const struct vga_regset s3_v_sync_end_regs[] = {{0x11, 0, 3}, VGA_REGSET_END};
  101. static const struct vga_regset s3_line_compare_regs[] = {{0x18, 0, 7}, {0x07, 4, 4}, {0x09, 6, 6}, {0x5E, 6, 6}, VGA_REGSET_END};
  102. static const struct vga_regset s3_start_address_regs[] = {{0x0d, 0, 7}, {0x0c, 0, 7}, {0x31, 4, 5}, {0x51, 0, 1}, VGA_REGSET_END};
  103. static const struct vga_regset s3_offset_regs[] = {{0x13, 0, 7}, {0x51, 4, 5}, VGA_REGSET_END}; /* set 0x43 bit 2 to 0 */
  104. static const struct svga_timing_regs s3_timing_regs = {
  105. s3_h_total_regs, s3_h_display_regs, s3_h_blank_start_regs,
  106. s3_h_blank_end_regs, s3_h_sync_start_regs, s3_h_sync_end_regs,
  107. s3_v_total_regs, s3_v_display_regs, s3_v_blank_start_regs,
  108. s3_v_blank_end_regs, s3_v_sync_start_regs, s3_v_sync_end_regs,
  109. };
  110. /* ------------------------------------------------------------------------- */
  111. /* Module parameters */
  112. static char *mode = "640x480-8@60";
  113. #ifdef CONFIG_MTRR
  114. static int mtrr = 1;
  115. #endif
  116. static int fasttext = 1;
  117. MODULE_AUTHOR("(c) 2006-2007 Ondrej Zajicek <santiago@crfreenet.org>");
  118. MODULE_LICENSE("GPL");
  119. MODULE_DESCRIPTION("fbdev driver for S3 Trio/Virge");
  120. module_param(mode, charp, 0444);
  121. MODULE_PARM_DESC(mode, "Default video mode ('640x480-8@60', etc)");
  122. #ifdef CONFIG_MTRR
  123. module_param(mtrr, int, 0444);
  124. MODULE_PARM_DESC(mtrr, "Enable write-combining with MTRR (1=enable, 0=disable, default=1)");
  125. #endif
  126. module_param(fasttext, int, 0644);
  127. MODULE_PARM_DESC(fasttext, "Enable S3 fast text mode (1=enable, 0=disable, default=1)");
  128. /* ------------------------------------------------------------------------- */
  129. /* Set font in S3 fast text mode */
  130. static void s3fb_settile_fast(struct fb_info *info, struct fb_tilemap *map)
  131. {
  132. const u8 *font = map->data;
  133. u8 __iomem *fb = (u8 __iomem *) info->screen_base;
  134. int i, c;
  135. if ((map->width != 8) || (map->height != 16) ||
  136. (map->depth != 1) || (map->length != 256)) {
  137. printk(KERN_ERR "fb%d: unsupported font parameters: width %d, height %d, depth %d, length %d\n",
  138. info->node, map->width, map->height, map->depth, map->length);
  139. return;
  140. }
  141. fb += 2;
  142. for (i = 0; i < map->height; i++) {
  143. for (c = 0; c < map->length; c++) {
  144. fb_writeb(font[c * map->height + i], fb + c * 4);
  145. }
  146. fb += 1024;
  147. }
  148. }
  149. static struct fb_tile_ops s3fb_tile_ops = {
  150. .fb_settile = svga_settile,
  151. .fb_tilecopy = svga_tilecopy,
  152. .fb_tilefill = svga_tilefill,
  153. .fb_tileblit = svga_tileblit,
  154. .fb_tilecursor = svga_tilecursor,
  155. .fb_get_tilemax = svga_get_tilemax,
  156. };
  157. static struct fb_tile_ops s3fb_fast_tile_ops = {
  158. .fb_settile = s3fb_settile_fast,
  159. .fb_tilecopy = svga_tilecopy,
  160. .fb_tilefill = svga_tilefill,
  161. .fb_tileblit = svga_tileblit,
  162. .fb_tilecursor = svga_tilecursor,
  163. .fb_get_tilemax = svga_get_tilemax,
  164. };
  165. /* ------------------------------------------------------------------------- */
  166. /* image data is MSB-first, fb structure is MSB-first too */
  167. static inline u32 expand_color(u32 c)
  168. {
  169. return ((c & 1) | ((c & 2) << 7) | ((c & 4) << 14) | ((c & 8) << 21)) * 0xFF;
  170. }
  171. /* s3fb_iplan_imageblit silently assumes that almost everything is 8-pixel aligned */
  172. static void s3fb_iplan_imageblit(struct fb_info *info, const struct fb_image *image)
  173. {
  174. u32 fg = expand_color(image->fg_color);
  175. u32 bg = expand_color(image->bg_color);
  176. const u8 *src1, *src;
  177. u8 __iomem *dst1;
  178. u32 __iomem *dst;
  179. u32 val;
  180. int x, y;
  181. src1 = image->data;
  182. dst1 = info->screen_base + (image->dy * info->fix.line_length)
  183. + ((image->dx / 8) * 4);
  184. for (y = 0; y < image->height; y++) {
  185. src = src1;
  186. dst = (u32 __iomem *) dst1;
  187. for (x = 0; x < image->width; x += 8) {
  188. val = *(src++) * 0x01010101;
  189. val = (val & fg) | (~val & bg);
  190. fb_writel(val, dst++);
  191. }
  192. src1 += image->width / 8;
  193. dst1 += info->fix.line_length;
  194. }
  195. }
  196. /* s3fb_iplan_fillrect silently assumes that almost everything is 8-pixel aligned */
  197. static void s3fb_iplan_fillrect(struct fb_info *info, const struct fb_fillrect *rect)
  198. {
  199. u32 fg = expand_color(rect->color);
  200. u8 __iomem *dst1;
  201. u32 __iomem *dst;
  202. int x, y;
  203. dst1 = info->screen_base + (rect->dy * info->fix.line_length)
  204. + ((rect->dx / 8) * 4);
  205. for (y = 0; y < rect->height; y++) {
  206. dst = (u32 __iomem *) dst1;
  207. for (x = 0; x < rect->width; x += 8) {
  208. fb_writel(fg, dst++);
  209. }
  210. dst1 += info->fix.line_length;
  211. }
  212. }
  213. /* image data is MSB-first, fb structure is high-nibble-in-low-byte-first */
  214. static inline u32 expand_pixel(u32 c)
  215. {
  216. return (((c & 1) << 24) | ((c & 2) << 27) | ((c & 4) << 14) | ((c & 8) << 17) |
  217. ((c & 16) << 4) | ((c & 32) << 7) | ((c & 64) >> 6) | ((c & 128) >> 3)) * 0xF;
  218. }
  219. /* s3fb_cfb4_imageblit silently assumes that almost everything is 8-pixel aligned */
  220. static void s3fb_cfb4_imageblit(struct fb_info *info, const struct fb_image *image)
  221. {
  222. u32 fg = image->fg_color * 0x11111111;
  223. u32 bg = image->bg_color * 0x11111111;
  224. const u8 *src1, *src;
  225. u8 __iomem *dst1;
  226. u32 __iomem *dst;
  227. u32 val;
  228. int x, y;
  229. src1 = image->data;
  230. dst1 = info->screen_base + (image->dy * info->fix.line_length)
  231. + ((image->dx / 8) * 4);
  232. for (y = 0; y < image->height; y++) {
  233. src = src1;
  234. dst = (u32 __iomem *) dst1;
  235. for (x = 0; x < image->width; x += 8) {
  236. val = expand_pixel(*(src++));
  237. val = (val & fg) | (~val & bg);
  238. fb_writel(val, dst++);
  239. }
  240. src1 += image->width / 8;
  241. dst1 += info->fix.line_length;
  242. }
  243. }
  244. static void s3fb_imageblit(struct fb_info *info, const struct fb_image *image)
  245. {
  246. if ((info->var.bits_per_pixel == 4) && (image->depth == 1)
  247. && ((image->width % 8) == 0) && ((image->dx % 8) == 0)) {
  248. if (info->fix.type == FB_TYPE_INTERLEAVED_PLANES)
  249. s3fb_iplan_imageblit(info, image);
  250. else
  251. s3fb_cfb4_imageblit(info, image);
  252. } else
  253. cfb_imageblit(info, image);
  254. }
  255. static void s3fb_fillrect(struct fb_info *info, const struct fb_fillrect *rect)
  256. {
  257. if ((info->var.bits_per_pixel == 4)
  258. && ((rect->width % 8) == 0) && ((rect->dx % 8) == 0)
  259. && (info->fix.type == FB_TYPE_INTERLEAVED_PLANES))
  260. s3fb_iplan_fillrect(info, rect);
  261. else
  262. cfb_fillrect(info, rect);
  263. }
  264. /* ------------------------------------------------------------------------- */
  265. static void s3_set_pixclock(struct fb_info *info, u32 pixclock)
  266. {
  267. u16 m, n, r;
  268. u8 regval;
  269. int rv;
  270. rv = svga_compute_pll(&s3_pll, 1000000000 / pixclock, &m, &n, &r, info->node);
  271. if (rv < 0) {
  272. printk(KERN_ERR "fb%d: cannot set requested pixclock, keeping old value\n", info->node);
  273. return;
  274. }
  275. /* Set VGA misc register */
  276. regval = vga_r(NULL, VGA_MIS_R);
  277. vga_w(NULL, VGA_MIS_W, regval | VGA_MIS_ENB_PLL_LOAD);
  278. /* Set S3 clock registers */
  279. vga_wseq(NULL, 0x12, ((n - 2) | (r << 5)));
  280. vga_wseq(NULL, 0x13, m - 2);
  281. udelay(1000);
  282. /* Activate clock - write 0, 1, 0 to seq/15 bit 5 */
  283. regval = vga_rseq (NULL, 0x15); /* | 0x80; */
  284. vga_wseq(NULL, 0x15, regval & ~(1<<5));
  285. vga_wseq(NULL, 0x15, regval | (1<<5));
  286. vga_wseq(NULL, 0x15, regval & ~(1<<5));
  287. }
  288. /* Open framebuffer */
  289. static int s3fb_open(struct fb_info *info, int user)
  290. {
  291. struct s3fb_info *par = info->par;
  292. mutex_lock(&(par->open_lock));
  293. if (par->ref_count == 0) {
  294. memset(&(par->state), 0, sizeof(struct vgastate));
  295. par->state.flags = VGA_SAVE_MODE | VGA_SAVE_FONTS | VGA_SAVE_CMAP;
  296. par->state.num_crtc = 0x70;
  297. par->state.num_seq = 0x20;
  298. save_vga(&(par->state));
  299. }
  300. par->ref_count++;
  301. mutex_unlock(&(par->open_lock));
  302. return 0;
  303. }
  304. /* Close framebuffer */
  305. static int s3fb_release(struct fb_info *info, int user)
  306. {
  307. struct s3fb_info *par = info->par;
  308. mutex_lock(&(par->open_lock));
  309. if (par->ref_count == 0) {
  310. mutex_unlock(&(par->open_lock));
  311. return -EINVAL;
  312. }
  313. if (par->ref_count == 1)
  314. restore_vga(&(par->state));
  315. par->ref_count--;
  316. mutex_unlock(&(par->open_lock));
  317. return 0;
  318. }
  319. /* Validate passed in var */
  320. static int s3fb_check_var(struct fb_var_screeninfo *var, struct fb_info *info)
  321. {
  322. struct s3fb_info *par = info->par;
  323. int rv, mem, step;
  324. /* Find appropriate format */
  325. rv = svga_match_format (s3fb_formats, var, NULL);
  326. if ((rv < 0) || ((par->chip == CHIP_988_VIRGE_VX) ? (rv == 7) : (rv == 6)))
  327. { /* 24bpp on VIRGE VX, 32bpp on others */
  328. printk(KERN_ERR "fb%d: unsupported mode requested\n", info->node);
  329. return rv;
  330. }
  331. /* Do not allow to have real resoulution larger than virtual */
  332. if (var->xres > var->xres_virtual)
  333. var->xres_virtual = var->xres;
  334. if (var->yres > var->yres_virtual)
  335. var->yres_virtual = var->yres;
  336. /* Round up xres_virtual to have proper alignment of lines */
  337. step = s3fb_formats[rv].xresstep - 1;
  338. var->xres_virtual = (var->xres_virtual+step) & ~step;
  339. /* Check whether have enough memory */
  340. mem = ((var->bits_per_pixel * var->xres_virtual) >> 3) * var->yres_virtual;
  341. if (mem > info->screen_size)
  342. {
  343. printk(KERN_ERR "fb%d: not enough framebuffer memory (%d kB requested , %d kB available)\n",
  344. info->node, mem >> 10, (unsigned int) (info->screen_size >> 10));
  345. return -EINVAL;
  346. }
  347. rv = svga_check_timings (&s3_timing_regs, var, info->node);
  348. if (rv < 0)
  349. {
  350. printk(KERN_ERR "fb%d: invalid timings requested\n", info->node);
  351. return rv;
  352. }
  353. return 0;
  354. }
  355. /* Set video mode from par */
  356. static int s3fb_set_par(struct fb_info *info)
  357. {
  358. struct s3fb_info *par = info->par;
  359. u32 value, mode, hmul, offset_value, screen_size, multiplex;
  360. u32 bpp = info->var.bits_per_pixel;
  361. if (bpp != 0) {
  362. info->fix.ypanstep = 1;
  363. info->fix.line_length = (info->var.xres_virtual * bpp) / 8;
  364. info->flags &= ~FBINFO_MISC_TILEBLITTING;
  365. info->tileops = NULL;
  366. /* in 4bpp supports 8p wide tiles only, any tiles otherwise */
  367. info->pixmap.blit_x = (bpp == 4) ? (1 << (8 - 1)) : (~(u32)0);
  368. info->pixmap.blit_y = ~(u32)0;
  369. offset_value = (info->var.xres_virtual * bpp) / 64;
  370. screen_size = info->var.yres_virtual * info->fix.line_length;
  371. } else {
  372. info->fix.ypanstep = 16;
  373. info->fix.line_length = 0;
  374. info->flags |= FBINFO_MISC_TILEBLITTING;
  375. info->tileops = fasttext ? &s3fb_fast_tile_ops : &s3fb_tile_ops;
  376. /* supports 8x16 tiles only */
  377. info->pixmap.blit_x = 1 << (8 - 1);
  378. info->pixmap.blit_y = 1 << (16 - 1);
  379. offset_value = info->var.xres_virtual / 16;
  380. screen_size = (info->var.xres_virtual * info->var.yres_virtual) / 64;
  381. }
  382. info->var.xoffset = 0;
  383. info->var.yoffset = 0;
  384. info->var.activate = FB_ACTIVATE_NOW;
  385. /* Unlock registers */
  386. vga_wcrt(NULL, 0x38, 0x48);
  387. vga_wcrt(NULL, 0x39, 0xA5);
  388. vga_wseq(NULL, 0x08, 0x06);
  389. svga_wcrt_mask(0x11, 0x00, 0x80);
  390. /* Blank screen and turn off sync */
  391. svga_wseq_mask(0x01, 0x20, 0x20);
  392. svga_wcrt_mask(0x17, 0x00, 0x80);
  393. /* Set default values */
  394. svga_set_default_gfx_regs();
  395. svga_set_default_atc_regs();
  396. svga_set_default_seq_regs();
  397. svga_set_default_crt_regs();
  398. svga_wcrt_multi(s3_line_compare_regs, 0xFFFFFFFF);
  399. svga_wcrt_multi(s3_start_address_regs, 0);
  400. /* S3 specific initialization */
  401. svga_wcrt_mask(0x58, 0x10, 0x10); /* enable linear framebuffer */
  402. svga_wcrt_mask(0x31, 0x08, 0x08); /* enable sequencer access to framebuffer above 256 kB */
  403. /* svga_wcrt_mask(0x33, 0x08, 0x08); */ /* DDR ? */
  404. /* svga_wcrt_mask(0x43, 0x01, 0x01); */ /* DDR ? */
  405. svga_wcrt_mask(0x33, 0x00, 0x08); /* no DDR ? */
  406. svga_wcrt_mask(0x43, 0x00, 0x01); /* no DDR ? */
  407. svga_wcrt_mask(0x5D, 0x00, 0x28); // Clear strange HSlen bits
  408. /* svga_wcrt_mask(0x58, 0x03, 0x03); */
  409. /* svga_wcrt_mask(0x53, 0x12, 0x13); */ /* enable MMIO */
  410. /* svga_wcrt_mask(0x40, 0x08, 0x08); */ /* enable write buffer */
  411. /* Set the offset register */
  412. pr_debug("fb%d: offset register : %d\n", info->node, offset_value);
  413. svga_wcrt_multi(s3_offset_regs, offset_value);
  414. vga_wcrt(NULL, 0x54, 0x18); /* M parameter */
  415. vga_wcrt(NULL, 0x60, 0xff); /* N parameter */
  416. vga_wcrt(NULL, 0x61, 0xff); /* L parameter */
  417. vga_wcrt(NULL, 0x62, 0xff); /* L parameter */
  418. vga_wcrt(NULL, 0x3A, 0x35);
  419. svga_wattr(0x33, 0x00);
  420. if (info->var.vmode & FB_VMODE_DOUBLE)
  421. svga_wcrt_mask(0x09, 0x80, 0x80);
  422. else
  423. svga_wcrt_mask(0x09, 0x00, 0x80);
  424. if (info->var.vmode & FB_VMODE_INTERLACED)
  425. svga_wcrt_mask(0x42, 0x20, 0x20);
  426. else
  427. svga_wcrt_mask(0x42, 0x00, 0x20);
  428. /* Disable hardware graphics cursor */
  429. svga_wcrt_mask(0x45, 0x00, 0x01);
  430. /* Disable Streams engine */
  431. svga_wcrt_mask(0x67, 0x00, 0x0C);
  432. mode = svga_match_format(s3fb_formats, &(info->var), &(info->fix));
  433. /* S3 virge DX hack */
  434. if (par->chip == CHIP_375_VIRGE_DX) {
  435. vga_wcrt(NULL, 0x86, 0x80);
  436. vga_wcrt(NULL, 0x90, 0x00);
  437. }
  438. /* S3 virge VX hack */
  439. if (par->chip == CHIP_988_VIRGE_VX) {
  440. vga_wcrt(NULL, 0x50, 0x00);
  441. vga_wcrt(NULL, 0x67, 0x50);
  442. vga_wcrt(NULL, 0x63, (mode <= 2) ? 0x90 : 0x09);
  443. vga_wcrt(NULL, 0x66, 0x90);
  444. }
  445. svga_wcrt_mask(0x31, 0x00, 0x40);
  446. multiplex = 0;
  447. hmul = 1;
  448. /* Set mode-specific register values */
  449. switch (mode) {
  450. case 0:
  451. pr_debug("fb%d: text mode\n", info->node);
  452. svga_set_textmode_vga_regs();
  453. /* Set additional registers like in 8-bit mode */
  454. svga_wcrt_mask(0x50, 0x00, 0x30);
  455. svga_wcrt_mask(0x67, 0x00, 0xF0);
  456. /* Disable enhanced mode */
  457. svga_wcrt_mask(0x3A, 0x00, 0x30);
  458. if (fasttext) {
  459. pr_debug("fb%d: high speed text mode set\n", info->node);
  460. svga_wcrt_mask(0x31, 0x40, 0x40);
  461. }
  462. break;
  463. case 1:
  464. pr_debug("fb%d: 4 bit pseudocolor\n", info->node);
  465. vga_wgfx(NULL, VGA_GFX_MODE, 0x40);
  466. /* Set additional registers like in 8-bit mode */
  467. svga_wcrt_mask(0x50, 0x00, 0x30);
  468. svga_wcrt_mask(0x67, 0x00, 0xF0);
  469. /* disable enhanced mode */
  470. svga_wcrt_mask(0x3A, 0x00, 0x30);
  471. break;
  472. case 2:
  473. pr_debug("fb%d: 4 bit pseudocolor, planar\n", info->node);
  474. /* Set additional registers like in 8-bit mode */
  475. svga_wcrt_mask(0x50, 0x00, 0x30);
  476. svga_wcrt_mask(0x67, 0x00, 0xF0);
  477. /* disable enhanced mode */
  478. svga_wcrt_mask(0x3A, 0x00, 0x30);
  479. break;
  480. case 3:
  481. pr_debug("fb%d: 8 bit pseudocolor\n", info->node);
  482. if (info->var.pixclock > 20000) {
  483. svga_wcrt_mask(0x50, 0x00, 0x30);
  484. svga_wcrt_mask(0x67, 0x00, 0xF0);
  485. } else {
  486. svga_wcrt_mask(0x50, 0x00, 0x30);
  487. svga_wcrt_mask(0x67, 0x10, 0xF0);
  488. multiplex = 1;
  489. }
  490. break;
  491. case 4:
  492. pr_debug("fb%d: 5/5/5 truecolor\n", info->node);
  493. if (par->chip == CHIP_988_VIRGE_VX) {
  494. if (info->var.pixclock > 20000)
  495. svga_wcrt_mask(0x67, 0x20, 0xF0);
  496. else
  497. svga_wcrt_mask(0x67, 0x30, 0xF0);
  498. } else {
  499. svga_wcrt_mask(0x50, 0x10, 0x30);
  500. svga_wcrt_mask(0x67, 0x30, 0xF0);
  501. hmul = 2;
  502. }
  503. break;
  504. case 5:
  505. pr_debug("fb%d: 5/6/5 truecolor\n", info->node);
  506. if (par->chip == CHIP_988_VIRGE_VX) {
  507. if (info->var.pixclock > 20000)
  508. svga_wcrt_mask(0x67, 0x40, 0xF0);
  509. else
  510. svga_wcrt_mask(0x67, 0x50, 0xF0);
  511. } else {
  512. svga_wcrt_mask(0x50, 0x10, 0x30);
  513. svga_wcrt_mask(0x67, 0x50, 0xF0);
  514. hmul = 2;
  515. }
  516. break;
  517. case 6:
  518. /* VIRGE VX case */
  519. pr_debug("fb%d: 8/8/8 truecolor\n", info->node);
  520. svga_wcrt_mask(0x67, 0xD0, 0xF0);
  521. break;
  522. case 7:
  523. pr_debug("fb%d: 8/8/8/8 truecolor\n", info->node);
  524. svga_wcrt_mask(0x50, 0x30, 0x30);
  525. svga_wcrt_mask(0x67, 0xD0, 0xF0);
  526. break;
  527. default:
  528. printk(KERN_ERR "fb%d: unsupported mode - bug\n", info->node);
  529. return -EINVAL;
  530. }
  531. if (par->chip != CHIP_988_VIRGE_VX) {
  532. svga_wseq_mask(0x15, multiplex ? 0x10 : 0x00, 0x10);
  533. svga_wseq_mask(0x18, multiplex ? 0x80 : 0x00, 0x80);
  534. }
  535. s3_set_pixclock(info, info->var.pixclock);
  536. svga_set_timings(&s3_timing_regs, &(info->var), hmul, 1,
  537. (info->var.vmode & FB_VMODE_DOUBLE) ? 2 : 1,
  538. (info->var.vmode & FB_VMODE_INTERLACED) ? 2 : 1,
  539. hmul, info->node);
  540. /* Set interlaced mode start/end register */
  541. value = info->var.xres + info->var.left_margin + info->var.right_margin + info->var.hsync_len;
  542. value = ((value * hmul) / 8) - 5;
  543. vga_wcrt(NULL, 0x3C, (value + 1) / 2);
  544. memset_io(info->screen_base, 0x00, screen_size);
  545. /* Device and screen back on */
  546. svga_wcrt_mask(0x17, 0x80, 0x80);
  547. svga_wseq_mask(0x01, 0x00, 0x20);
  548. return 0;
  549. }
  550. /* Set a colour register */
  551. static int s3fb_setcolreg(u_int regno, u_int red, u_int green, u_int blue,
  552. u_int transp, struct fb_info *fb)
  553. {
  554. switch (fb->var.bits_per_pixel) {
  555. case 0:
  556. case 4:
  557. if (regno >= 16)
  558. return -EINVAL;
  559. if ((fb->var.bits_per_pixel == 4) &&
  560. (fb->var.nonstd == 0)) {
  561. outb(0xF0, VGA_PEL_MSK);
  562. outb(regno*16, VGA_PEL_IW);
  563. } else {
  564. outb(0x0F, VGA_PEL_MSK);
  565. outb(regno, VGA_PEL_IW);
  566. }
  567. outb(red >> 10, VGA_PEL_D);
  568. outb(green >> 10, VGA_PEL_D);
  569. outb(blue >> 10, VGA_PEL_D);
  570. break;
  571. case 8:
  572. if (regno >= 256)
  573. return -EINVAL;
  574. outb(0xFF, VGA_PEL_MSK);
  575. outb(regno, VGA_PEL_IW);
  576. outb(red >> 10, VGA_PEL_D);
  577. outb(green >> 10, VGA_PEL_D);
  578. outb(blue >> 10, VGA_PEL_D);
  579. break;
  580. case 16:
  581. if (regno >= 16)
  582. return 0;
  583. if (fb->var.green.length == 5)
  584. ((u32*)fb->pseudo_palette)[regno] = ((red & 0xF800) >> 1) |
  585. ((green & 0xF800) >> 6) | ((blue & 0xF800) >> 11);
  586. else if (fb->var.green.length == 6)
  587. ((u32*)fb->pseudo_palette)[regno] = (red & 0xF800) |
  588. ((green & 0xFC00) >> 5) | ((blue & 0xF800) >> 11);
  589. else return -EINVAL;
  590. break;
  591. case 24:
  592. case 32:
  593. if (regno >= 16)
  594. return 0;
  595. ((u32*)fb->pseudo_palette)[regno] = ((red & 0xFF00) << 8) |
  596. (green & 0xFF00) | ((blue & 0xFF00) >> 8);
  597. break;
  598. default:
  599. return -EINVAL;
  600. }
  601. return 0;
  602. }
  603. /* Set the display blanking state */
  604. static int s3fb_blank(int blank_mode, struct fb_info *info)
  605. {
  606. switch (blank_mode) {
  607. case FB_BLANK_UNBLANK:
  608. pr_debug("fb%d: unblank\n", info->node);
  609. svga_wcrt_mask(0x56, 0x00, 0x06);
  610. svga_wseq_mask(0x01, 0x00, 0x20);
  611. break;
  612. case FB_BLANK_NORMAL:
  613. pr_debug("fb%d: blank\n", info->node);
  614. svga_wcrt_mask(0x56, 0x00, 0x06);
  615. svga_wseq_mask(0x01, 0x20, 0x20);
  616. break;
  617. case FB_BLANK_HSYNC_SUSPEND:
  618. pr_debug("fb%d: hsync\n", info->node);
  619. svga_wcrt_mask(0x56, 0x02, 0x06);
  620. svga_wseq_mask(0x01, 0x20, 0x20);
  621. break;
  622. case FB_BLANK_VSYNC_SUSPEND:
  623. pr_debug("fb%d: vsync\n", info->node);
  624. svga_wcrt_mask(0x56, 0x04, 0x06);
  625. svga_wseq_mask(0x01, 0x20, 0x20);
  626. break;
  627. case FB_BLANK_POWERDOWN:
  628. pr_debug("fb%d: sync down\n", info->node);
  629. svga_wcrt_mask(0x56, 0x06, 0x06);
  630. svga_wseq_mask(0x01, 0x20, 0x20);
  631. break;
  632. }
  633. return 0;
  634. }
  635. /* Pan the display */
  636. static int s3fb_pan_display(struct fb_var_screeninfo *var, struct fb_info *info) {
  637. unsigned int offset;
  638. /* Calculate the offset */
  639. if (var->bits_per_pixel == 0) {
  640. offset = (var->yoffset / 16) * (var->xres_virtual / 2) + (var->xoffset / 2);
  641. offset = offset >> 2;
  642. } else {
  643. offset = (var->yoffset * info->fix.line_length) +
  644. (var->xoffset * var->bits_per_pixel / 8);
  645. offset = offset >> 2;
  646. }
  647. /* Set the offset */
  648. svga_wcrt_multi(s3_start_address_regs, offset);
  649. return 0;
  650. }
  651. /* ------------------------------------------------------------------------- */
  652. /* Frame buffer operations */
  653. static struct fb_ops s3fb_ops = {
  654. .owner = THIS_MODULE,
  655. .fb_open = s3fb_open,
  656. .fb_release = s3fb_release,
  657. .fb_check_var = s3fb_check_var,
  658. .fb_set_par = s3fb_set_par,
  659. .fb_setcolreg = s3fb_setcolreg,
  660. .fb_blank = s3fb_blank,
  661. .fb_pan_display = s3fb_pan_display,
  662. .fb_fillrect = s3fb_fillrect,
  663. .fb_copyarea = cfb_copyarea,
  664. .fb_imageblit = s3fb_imageblit,
  665. .fb_get_caps = svga_get_caps,
  666. };
  667. /* ------------------------------------------------------------------------- */
  668. static int __devinit s3_identification(int chip)
  669. {
  670. if (chip == CHIP_XXX_TRIO) {
  671. u8 cr30 = vga_rcrt(NULL, 0x30);
  672. u8 cr2e = vga_rcrt(NULL, 0x2e);
  673. u8 cr2f = vga_rcrt(NULL, 0x2f);
  674. if ((cr30 == 0xE0) || (cr30 == 0xE1)) {
  675. if (cr2e == 0x10)
  676. return CHIP_732_TRIO32;
  677. if (cr2e == 0x11) {
  678. if (! (cr2f & 0x40))
  679. return CHIP_764_TRIO64;
  680. else
  681. return CHIP_765_TRIO64VP;
  682. }
  683. }
  684. }
  685. if (chip == CHIP_XXX_TRIO64V2_DXGX) {
  686. u8 cr6f = vga_rcrt(NULL, 0x6f);
  687. if (! (cr6f & 0x01))
  688. return CHIP_775_TRIO64V2_DX;
  689. else
  690. return CHIP_785_TRIO64V2_GX;
  691. }
  692. if (chip == CHIP_XXX_VIRGE_DXGX) {
  693. u8 cr6f = vga_rcrt(NULL, 0x6f);
  694. if (! (cr6f & 0x01))
  695. return CHIP_375_VIRGE_DX;
  696. else
  697. return CHIP_385_VIRGE_GX;
  698. }
  699. return CHIP_UNKNOWN;
  700. }
  701. /* PCI probe */
  702. static int __devinit s3_pci_probe(struct pci_dev *dev, const struct pci_device_id *id)
  703. {
  704. struct fb_info *info;
  705. struct s3fb_info *par;
  706. int rc;
  707. u8 regval, cr38, cr39;
  708. /* Ignore secondary VGA device because there is no VGA arbitration */
  709. if (! svga_primary_device(dev)) {
  710. dev_info(&(dev->dev), "ignoring secondary device\n");
  711. return -ENODEV;
  712. }
  713. /* Allocate and fill driver data structure */
  714. info = framebuffer_alloc(sizeof(struct s3fb_info), NULL);
  715. if (!info) {
  716. dev_err(&(dev->dev), "cannot allocate memory\n");
  717. return -ENOMEM;
  718. }
  719. par = info->par;
  720. mutex_init(&par->open_lock);
  721. info->flags = FBINFO_PARTIAL_PAN_OK | FBINFO_HWACCEL_YPAN;
  722. info->fbops = &s3fb_ops;
  723. /* Prepare PCI device */
  724. rc = pci_enable_device(dev);
  725. if (rc < 0) {
  726. dev_err(&(dev->dev), "cannot enable PCI device\n");
  727. goto err_enable_device;
  728. }
  729. rc = pci_request_regions(dev, "s3fb");
  730. if (rc < 0) {
  731. dev_err(&(dev->dev), "cannot reserve framebuffer region\n");
  732. goto err_request_regions;
  733. }
  734. info->fix.smem_start = pci_resource_start(dev, 0);
  735. info->fix.smem_len = pci_resource_len(dev, 0);
  736. /* Map physical IO memory address into kernel space */
  737. info->screen_base = pci_iomap(dev, 0, 0);
  738. if (! info->screen_base) {
  739. rc = -ENOMEM;
  740. dev_err(&(dev->dev), "iomap for framebuffer failed\n");
  741. goto err_iomap;
  742. }
  743. /* Unlock regs */
  744. cr38 = vga_rcrt(NULL, 0x38);
  745. cr39 = vga_rcrt(NULL, 0x39);
  746. vga_wseq(NULL, 0x08, 0x06);
  747. vga_wcrt(NULL, 0x38, 0x48);
  748. vga_wcrt(NULL, 0x39, 0xA5);
  749. /* Find how many physical memory there is on card */
  750. /* 0x36 register is accessible even if other registers are locked */
  751. regval = vga_rcrt(NULL, 0x36);
  752. info->screen_size = s3_memsizes[regval >> 5] << 10;
  753. info->fix.smem_len = info->screen_size;
  754. par->chip = id->driver_data & CHIP_MASK;
  755. par->rev = vga_rcrt(NULL, 0x2f);
  756. if (par->chip & CHIP_UNDECIDED_FLAG)
  757. par->chip = s3_identification(par->chip);
  758. /* Find MCLK frequency */
  759. regval = vga_rseq(NULL, 0x10);
  760. par->mclk_freq = ((vga_rseq(NULL, 0x11) + 2) * 14318) / ((regval & 0x1F) + 2);
  761. par->mclk_freq = par->mclk_freq >> (regval >> 5);
  762. /* Restore locks */
  763. vga_wcrt(NULL, 0x38, cr38);
  764. vga_wcrt(NULL, 0x39, cr39);
  765. strcpy(info->fix.id, s3_names [par->chip]);
  766. info->fix.mmio_start = 0;
  767. info->fix.mmio_len = 0;
  768. info->fix.type = FB_TYPE_PACKED_PIXELS;
  769. info->fix.visual = FB_VISUAL_PSEUDOCOLOR;
  770. info->fix.ypanstep = 0;
  771. info->fix.accel = FB_ACCEL_NONE;
  772. info->pseudo_palette = (void*) (par->pseudo_palette);
  773. /* Prepare startup mode */
  774. rc = fb_find_mode(&(info->var), info, mode, NULL, 0, NULL, 8);
  775. if (! ((rc == 1) || (rc == 2))) {
  776. rc = -EINVAL;
  777. dev_err(&(dev->dev), "mode %s not found\n", mode);
  778. goto err_find_mode;
  779. }
  780. rc = fb_alloc_cmap(&info->cmap, 256, 0);
  781. if (rc < 0) {
  782. dev_err(&(dev->dev), "cannot allocate colormap\n");
  783. goto err_alloc_cmap;
  784. }
  785. rc = register_framebuffer(info);
  786. if (rc < 0) {
  787. dev_err(&(dev->dev), "cannot register framebuffer\n");
  788. goto err_reg_fb;
  789. }
  790. printk(KERN_INFO "fb%d: %s on %s, %d MB RAM, %d MHz MCLK\n", info->node, info->fix.id,
  791. pci_name(dev), info->fix.smem_len >> 20, (par->mclk_freq + 500) / 1000);
  792. if (par->chip == CHIP_UNKNOWN)
  793. printk(KERN_INFO "fb%d: unknown chip, CR2D=%x, CR2E=%x, CRT2F=%x, CRT30=%x\n",
  794. info->node, vga_rcrt(NULL, 0x2d), vga_rcrt(NULL, 0x2e),
  795. vga_rcrt(NULL, 0x2f), vga_rcrt(NULL, 0x30));
  796. /* Record a reference to the driver data */
  797. pci_set_drvdata(dev, info);
  798. #ifdef CONFIG_MTRR
  799. if (mtrr) {
  800. par->mtrr_reg = -1;
  801. par->mtrr_reg = mtrr_add(info->fix.smem_start, info->fix.smem_len, MTRR_TYPE_WRCOMB, 1);
  802. }
  803. #endif
  804. return 0;
  805. /* Error handling */
  806. err_reg_fb:
  807. fb_dealloc_cmap(&info->cmap);
  808. err_alloc_cmap:
  809. err_find_mode:
  810. pci_iounmap(dev, info->screen_base);
  811. err_iomap:
  812. pci_release_regions(dev);
  813. err_request_regions:
  814. /* pci_disable_device(dev); */
  815. err_enable_device:
  816. framebuffer_release(info);
  817. return rc;
  818. }
  819. /* PCI remove */
  820. static void __devexit s3_pci_remove(struct pci_dev *dev)
  821. {
  822. struct fb_info *info = pci_get_drvdata(dev);
  823. if (info) {
  824. #ifdef CONFIG_MTRR
  825. struct s3fb_info *par = info->par;
  826. if (par->mtrr_reg >= 0) {
  827. mtrr_del(par->mtrr_reg, 0, 0);
  828. par->mtrr_reg = -1;
  829. }
  830. #endif
  831. unregister_framebuffer(info);
  832. fb_dealloc_cmap(&info->cmap);
  833. pci_iounmap(dev, info->screen_base);
  834. pci_release_regions(dev);
  835. /* pci_disable_device(dev); */
  836. pci_set_drvdata(dev, NULL);
  837. framebuffer_release(info);
  838. }
  839. }
  840. /* PCI suspend */
  841. static int s3_pci_suspend(struct pci_dev* dev, pm_message_t state)
  842. {
  843. struct fb_info *info = pci_get_drvdata(dev);
  844. struct s3fb_info *par = info->par;
  845. dev_info(&(dev->dev), "suspend\n");
  846. acquire_console_sem();
  847. mutex_lock(&(par->open_lock));
  848. if ((state.event == PM_EVENT_FREEZE) || (par->ref_count == 0)) {
  849. mutex_unlock(&(par->open_lock));
  850. release_console_sem();
  851. return 0;
  852. }
  853. fb_set_suspend(info, 1);
  854. pci_save_state(dev);
  855. pci_disable_device(dev);
  856. pci_set_power_state(dev, pci_choose_state(dev, state));
  857. mutex_unlock(&(par->open_lock));
  858. release_console_sem();
  859. return 0;
  860. }
  861. /* PCI resume */
  862. static int s3_pci_resume(struct pci_dev* dev)
  863. {
  864. struct fb_info *info = pci_get_drvdata(dev);
  865. struct s3fb_info *par = info->par;
  866. int err;
  867. dev_info(&(dev->dev), "resume\n");
  868. acquire_console_sem();
  869. mutex_lock(&(par->open_lock));
  870. if (par->ref_count == 0) {
  871. mutex_unlock(&(par->open_lock));
  872. release_console_sem();
  873. return 0;
  874. }
  875. pci_set_power_state(dev, PCI_D0);
  876. pci_restore_state(dev);
  877. err = pci_enable_device(dev);
  878. if (err) {
  879. mutex_unlock(&(par->open_lock));
  880. release_console_sem();
  881. dev_err(&(dev->dev), "error %d enabling device for resume\n", err);
  882. return err;
  883. }
  884. pci_set_master(dev);
  885. s3fb_set_par(info);
  886. fb_set_suspend(info, 0);
  887. mutex_unlock(&(par->open_lock));
  888. release_console_sem();
  889. return 0;
  890. }
  891. /* List of boards that we are trying to support */
  892. static struct pci_device_id s3_devices[] __devinitdata = {
  893. {PCI_DEVICE(PCI_VENDOR_ID_S3, 0x8810), .driver_data = CHIP_XXX_TRIO},
  894. {PCI_DEVICE(PCI_VENDOR_ID_S3, 0x8811), .driver_data = CHIP_XXX_TRIO},
  895. {PCI_DEVICE(PCI_VENDOR_ID_S3, 0x8812), .driver_data = CHIP_M65_AURORA64VP},
  896. {PCI_DEVICE(PCI_VENDOR_ID_S3, 0x8814), .driver_data = CHIP_767_TRIO64UVP},
  897. {PCI_DEVICE(PCI_VENDOR_ID_S3, 0x8901), .driver_data = CHIP_XXX_TRIO64V2_DXGX},
  898. {PCI_DEVICE(PCI_VENDOR_ID_S3, 0x8902), .driver_data = CHIP_551_PLATO_PX},
  899. {PCI_DEVICE(PCI_VENDOR_ID_S3, 0x5631), .driver_data = CHIP_325_VIRGE},
  900. {PCI_DEVICE(PCI_VENDOR_ID_S3, 0x883D), .driver_data = CHIP_988_VIRGE_VX},
  901. {PCI_DEVICE(PCI_VENDOR_ID_S3, 0x8A01), .driver_data = CHIP_XXX_VIRGE_DXGX},
  902. {PCI_DEVICE(PCI_VENDOR_ID_S3, 0x8A10), .driver_data = CHIP_356_VIRGE_GX2},
  903. {PCI_DEVICE(PCI_VENDOR_ID_S3, 0x8A11), .driver_data = CHIP_357_VIRGE_GX2P},
  904. {PCI_DEVICE(PCI_VENDOR_ID_S3, 0x8A12), .driver_data = CHIP_359_VIRGE_GX2P},
  905. {0, 0, 0, 0, 0, 0, 0}
  906. };
  907. MODULE_DEVICE_TABLE(pci, s3_devices);
  908. static struct pci_driver s3fb_pci_driver = {
  909. .name = "s3fb",
  910. .id_table = s3_devices,
  911. .probe = s3_pci_probe,
  912. .remove = __devexit_p(s3_pci_remove),
  913. .suspend = s3_pci_suspend,
  914. .resume = s3_pci_resume,
  915. };
  916. /* Parse user speficied options */
  917. #ifndef MODULE
  918. static int __init s3fb_setup(char *options)
  919. {
  920. char *opt;
  921. if (!options || !*options)
  922. return 0;
  923. while ((opt = strsep(&options, ",")) != NULL) {
  924. if (!*opt)
  925. continue;
  926. #ifdef CONFIG_MTRR
  927. else if (!strncmp(opt, "mtrr:", 5))
  928. mtrr = simple_strtoul(opt + 5, NULL, 0);
  929. #endif
  930. else if (!strncmp(opt, "fasttext:", 9))
  931. fasttext = simple_strtoul(opt + 9, NULL, 0);
  932. else
  933. mode = opt;
  934. }
  935. return 0;
  936. }
  937. #endif
  938. /* Cleanup */
  939. static void __exit s3fb_cleanup(void)
  940. {
  941. pr_debug("s3fb: cleaning up\n");
  942. pci_unregister_driver(&s3fb_pci_driver);
  943. }
  944. /* Driver Initialisation */
  945. static int __init s3fb_init(void)
  946. {
  947. #ifndef MODULE
  948. char *option = NULL;
  949. if (fb_get_options("s3fb", &option))
  950. return -ENODEV;
  951. s3fb_setup(option);
  952. #endif
  953. pr_debug("s3fb: initializing\n");
  954. return pci_register_driver(&s3fb_pci_driver);
  955. }
  956. /* ------------------------------------------------------------------------- */
  957. /* Modularization */
  958. module_init(s3fb_init);
  959. module_exit(s3fb_cleanup);