pm3fb.c 27 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007
  1. /*
  2. * linux/drivers/video/pm3fb.c -- 3DLabs Permedia3 frame buffer device
  3. *
  4. * Copyright (C) 2001 Romain Dolbeau <romain@dolbeau.org>.
  5. *
  6. * Ported to 2.6 kernel on 1 May 2007 by Krzysztof Helt <krzysztof.h1@wp.pl>
  7. * based on pm2fb.c
  8. *
  9. * Based on code written by:
  10. * Sven Luther, <luther@dpt-info.u-strasbg.fr>
  11. * Alan Hourihane, <alanh@fairlite.demon.co.uk>
  12. * Russell King, <rmk@arm.linux.org.uk>
  13. * Based on linux/drivers/video/skeletonfb.c:
  14. * Copyright (C) 1997 Geert Uytterhoeven
  15. * Based on linux/driver/video/pm2fb.c:
  16. * Copyright (C) 1998-1999 Ilario Nardinocchi (nardinoc@CS.UniBO.IT)
  17. * Copyright (C) 1999 Jakub Jelinek (jakub@redhat.com)
  18. *
  19. * This file is subject to the terms and conditions of the GNU General Public
  20. * License. See the file COPYING in the main directory of this archive for
  21. * more details.
  22. *
  23. */
  24. #include <linux/module.h>
  25. #include <linux/kernel.h>
  26. #include <linux/errno.h>
  27. #include <linux/string.h>
  28. #include <linux/mm.h>
  29. #include <linux/slab.h>
  30. #include <linux/delay.h>
  31. #include <linux/fb.h>
  32. #include <linux/init.h>
  33. #include <linux/pci.h>
  34. #include <video/pm3fb.h>
  35. #if !defined(CONFIG_PCI)
  36. #error "Only generic PCI cards supported."
  37. #endif
  38. #undef PM3FB_MASTER_DEBUG
  39. #ifdef PM3FB_MASTER_DEBUG
  40. #define DPRINTK(a,b...) printk(KERN_DEBUG "pm3fb: %s: " a, __FUNCTION__ , ## b)
  41. #else
  42. #define DPRINTK(a,b...)
  43. #endif
  44. /*
  45. * Driver data
  46. */
  47. static char *mode_option __devinitdata;
  48. /*
  49. * If your driver supports multiple boards, you should make the
  50. * below data types arrays, or allocate them dynamically (using kmalloc()).
  51. */
  52. /*
  53. * This structure defines the hardware state of the graphics card. Normally
  54. * you place this in a header file in linux/include/video. This file usually
  55. * also includes register information. That allows other driver subsystems
  56. * and userland applications the ability to use the same header file to
  57. * avoid duplicate work and easy porting of software.
  58. */
  59. struct pm3_par {
  60. unsigned char __iomem *v_regs;/* virtual address of p_regs */
  61. u32 video; /* video flags before blanking */
  62. u32 base; /* screen base (xoffset+yoffset) in 128 bits unit */
  63. u32 palette[16];
  64. };
  65. /*
  66. * Here we define the default structs fb_fix_screeninfo and fb_var_screeninfo
  67. * if we don't use modedb. If we do use modedb see pm3fb_init how to use it
  68. * to get a fb_var_screeninfo. Otherwise define a default var as well.
  69. */
  70. static struct fb_fix_screeninfo pm3fb_fix __devinitdata = {
  71. .id = "Permedia3",
  72. .type = FB_TYPE_PACKED_PIXELS,
  73. .visual = FB_VISUAL_PSEUDOCOLOR,
  74. .xpanstep = 1,
  75. .ypanstep = 1,
  76. .ywrapstep = 0,
  77. .accel = FB_ACCEL_NONE,
  78. };
  79. /*
  80. * Utility functions
  81. */
  82. static inline u32 PM3_READ_REG(struct pm3_par *par, s32 off)
  83. {
  84. return fb_readl(par->v_regs + off);
  85. }
  86. static inline void PM3_WRITE_REG(struct pm3_par *par, s32 off, u32 v)
  87. {
  88. fb_writel(v, par->v_regs + off);
  89. }
  90. static inline void PM3_WAIT(struct pm3_par *par, u32 n)
  91. {
  92. while (PM3_READ_REG(par, PM3InFIFOSpace) < n);
  93. }
  94. static inline void PM3_SLOW_WRITE_REG(struct pm3_par *par, s32 off, u32 v)
  95. {
  96. if (par->v_regs) {
  97. mb();
  98. PM3_WAIT(par, 1);
  99. wmb();
  100. PM3_WRITE_REG(par, off, v);
  101. }
  102. }
  103. static inline void PM3_SET_INDEX(struct pm3_par *par, unsigned index)
  104. {
  105. PM3_SLOW_WRITE_REG(par, PM3RD_IndexHigh, (index >> 8) & 0xff);
  106. PM3_SLOW_WRITE_REG(par, PM3RD_IndexLow, index & 0xff);
  107. }
  108. static inline void PM3_WRITE_DAC_REG(struct pm3_par *par, unsigned r, u8 v)
  109. {
  110. PM3_SET_INDEX(par, r);
  111. wmb();
  112. PM3_WRITE_REG(par, PM3RD_IndexedData, v);
  113. }
  114. static inline void pm3fb_set_color(struct pm3_par *par, unsigned char regno,
  115. unsigned char r, unsigned char g, unsigned char b)
  116. {
  117. PM3_SLOW_WRITE_REG(par, PM3RD_PaletteWriteAddress, regno);
  118. PM3_SLOW_WRITE_REG(par, PM3RD_PaletteData, r);
  119. PM3_SLOW_WRITE_REG(par, PM3RD_PaletteData, g);
  120. PM3_SLOW_WRITE_REG(par, PM3RD_PaletteData, b);
  121. }
  122. static void pm3fb_clear_colormap(struct pm3_par *par,
  123. unsigned char r, unsigned char g, unsigned char b)
  124. {
  125. int i;
  126. for (i = 0; i < 256 ; i++) /* fill color map with white */
  127. pm3fb_set_color(par, i, r, g, b);
  128. }
  129. /* Calculating various clock parameter */
  130. static void pm3fb_calculate_clock(unsigned long reqclock,
  131. unsigned char *prescale,
  132. unsigned char *feedback,
  133. unsigned char *postscale)
  134. {
  135. int f, pre, post;
  136. unsigned long freq;
  137. long freqerr = 1000;
  138. long currerr;
  139. for (f = 1; f < 256; f++) {
  140. for (pre = 1; pre < 256; pre++) {
  141. for (post = 0; post < 5; post++) {
  142. freq = ((2*PM3_REF_CLOCK * f) >> post) / pre;
  143. currerr = (reqclock > freq)
  144. ? reqclock - freq
  145. : freq - reqclock;
  146. if (currerr < freqerr) {
  147. freqerr = currerr;
  148. *feedback = f;
  149. *prescale = pre;
  150. *postscale = post;
  151. }
  152. }
  153. }
  154. }
  155. }
  156. static inline int pm3fb_shift_bpp(unsigned long depth, int v)
  157. {
  158. switch (depth) {
  159. case 8:
  160. return (v >> 4);
  161. case 12:
  162. case 15:
  163. case 16:
  164. return (v >> 3);
  165. case 32:
  166. return (v >> 2);
  167. }
  168. DPRINTK("Unsupported depth %ld\n", depth);
  169. return 0;
  170. }
  171. /* write the mode to registers */
  172. static void pm3fb_write_mode(struct fb_info *info)
  173. {
  174. struct pm3_par *par = info->par;
  175. char tempsync = 0x00, tempmisc = 0x00;
  176. const u32 hsstart = info->var.right_margin;
  177. const u32 hsend = hsstart + info->var.hsync_len;
  178. const u32 hbend = hsend + info->var.left_margin;
  179. const u32 xres = (info->var.xres + 31) & ~31;
  180. const u32 htotal = xres + hbend;
  181. const u32 vsstart = info->var.lower_margin;
  182. const u32 vsend = vsstart + info->var.vsync_len;
  183. const u32 vbend = vsend + info->var.upper_margin;
  184. const u32 vtotal = info->var.yres + vbend;
  185. const u32 width = (info->var.xres_virtual + 7) & ~7;
  186. PM3_SLOW_WRITE_REG(par, PM3MemBypassWriteMask, 0xffffffff);
  187. PM3_SLOW_WRITE_REG(par, PM3Aperture0, 0x00000000);
  188. PM3_SLOW_WRITE_REG(par, PM3Aperture1, 0x00000000);
  189. PM3_SLOW_WRITE_REG(par, PM3FIFODis, 0x00000007);
  190. PM3_SLOW_WRITE_REG(par, PM3HTotal,
  191. pm3fb_shift_bpp(info->var.bits_per_pixel,
  192. htotal - 1));
  193. PM3_SLOW_WRITE_REG(par, PM3HsEnd,
  194. pm3fb_shift_bpp(info->var.bits_per_pixel,
  195. hsend));
  196. PM3_SLOW_WRITE_REG(par, PM3HsStart,
  197. pm3fb_shift_bpp(info->var.bits_per_pixel,
  198. hsstart));
  199. PM3_SLOW_WRITE_REG(par, PM3HbEnd,
  200. pm3fb_shift_bpp(info->var.bits_per_pixel,
  201. hbend));
  202. PM3_SLOW_WRITE_REG(par, PM3HgEnd,
  203. pm3fb_shift_bpp(info->var.bits_per_pixel,
  204. hbend));
  205. PM3_SLOW_WRITE_REG(par, PM3ScreenStride,
  206. pm3fb_shift_bpp(info->var.bits_per_pixel,
  207. width));
  208. PM3_SLOW_WRITE_REG(par, PM3VTotal, vtotal - 1);
  209. PM3_SLOW_WRITE_REG(par, PM3VsEnd, vsend - 1);
  210. PM3_SLOW_WRITE_REG(par, PM3VsStart, vsstart - 1);
  211. PM3_SLOW_WRITE_REG(par, PM3VbEnd, vbend);
  212. switch (info->var.bits_per_pixel) {
  213. case 8:
  214. PM3_SLOW_WRITE_REG(par, PM3ByAperture1Mode,
  215. PM3ByApertureMode_PIXELSIZE_8BIT);
  216. PM3_SLOW_WRITE_REG(par, PM3ByAperture2Mode,
  217. PM3ByApertureMode_PIXELSIZE_8BIT);
  218. break;
  219. case 12:
  220. case 15:
  221. case 16:
  222. #ifndef __BIG_ENDIAN
  223. PM3_SLOW_WRITE_REG(par, PM3ByAperture1Mode,
  224. PM3ByApertureMode_PIXELSIZE_16BIT);
  225. PM3_SLOW_WRITE_REG(par, PM3ByAperture2Mode,
  226. PM3ByApertureMode_PIXELSIZE_16BIT);
  227. #else
  228. PM3_SLOW_WRITE_REG(par, PM3ByAperture1Mode,
  229. PM3ByApertureMode_PIXELSIZE_16BIT |
  230. PM3ByApertureMode_BYTESWAP_BADC);
  231. PM3_SLOW_WRITE_REG(par, PM3ByAperture2Mode,
  232. PM3ByApertureMode_PIXELSIZE_16BIT |
  233. PM3ByApertureMode_BYTESWAP_BADC);
  234. #endif /* ! __BIG_ENDIAN */
  235. break;
  236. case 32:
  237. #ifndef __BIG_ENDIAN
  238. PM3_SLOW_WRITE_REG(par, PM3ByAperture1Mode,
  239. PM3ByApertureMode_PIXELSIZE_32BIT);
  240. PM3_SLOW_WRITE_REG(par, PM3ByAperture2Mode,
  241. PM3ByApertureMode_PIXELSIZE_32BIT);
  242. #else
  243. PM3_SLOW_WRITE_REG(par, PM3ByAperture1Mode,
  244. PM3ByApertureMode_PIXELSIZE_32BIT |
  245. PM3ByApertureMode_BYTESWAP_DCBA);
  246. PM3_SLOW_WRITE_REG(par, PM3ByAperture2Mode,
  247. PM3ByApertureMode_PIXELSIZE_32BIT |
  248. PM3ByApertureMode_BYTESWAP_DCBA);
  249. #endif /* ! __BIG_ENDIAN */
  250. break;
  251. default:
  252. DPRINTK("Unsupported depth %d\n",
  253. info->var.bits_per_pixel);
  254. break;
  255. }
  256. /*
  257. * Oxygen VX1 - it appears that setting PM3VideoControl and
  258. * then PM3RD_SyncControl to the same SYNC settings undoes
  259. * any net change - they seem to xor together. Only set the
  260. * sync options in PM3RD_SyncControl. --rmk
  261. */
  262. {
  263. unsigned int video = par->video;
  264. video &= ~(PM3VideoControl_HSYNC_MASK |
  265. PM3VideoControl_VSYNC_MASK);
  266. video |= PM3VideoControl_HSYNC_ACTIVE_HIGH |
  267. PM3VideoControl_VSYNC_ACTIVE_HIGH;
  268. PM3_SLOW_WRITE_REG(par, PM3VideoControl, video);
  269. }
  270. PM3_SLOW_WRITE_REG(par, PM3VClkCtl,
  271. (PM3_READ_REG(par, PM3VClkCtl) & 0xFFFFFFFC));
  272. PM3_SLOW_WRITE_REG(par, PM3ScreenBase, par->base);
  273. PM3_SLOW_WRITE_REG(par, PM3ChipConfig,
  274. (PM3_READ_REG(par, PM3ChipConfig) & 0xFFFFFFFD));
  275. {
  276. unsigned char uninitialized_var(m); /* ClkPreScale */
  277. unsigned char uninitialized_var(n); /* ClkFeedBackScale */
  278. unsigned char uninitialized_var(p); /* ClkPostScale */
  279. unsigned long pixclock = PICOS2KHZ(info->var.pixclock);
  280. (void)pm3fb_calculate_clock(pixclock, &m, &n, &p);
  281. DPRINTK("Pixclock: %ld, Pre: %d, Feedback: %d, Post: %d\n",
  282. pixclock, (int) m, (int) n, (int) p);
  283. PM3_WRITE_DAC_REG(par, PM3RD_DClk0PreScale, m);
  284. PM3_WRITE_DAC_REG(par, PM3RD_DClk0FeedbackScale, n);
  285. PM3_WRITE_DAC_REG(par, PM3RD_DClk0PostScale, p);
  286. }
  287. /*
  288. PM3_WRITE_DAC_REG(par, PM3RD_IndexControl, 0x00);
  289. */
  290. /*
  291. PM3_SLOW_WRITE_REG(par, PM3RD_IndexControl, 0x00);
  292. */
  293. if ((par->video & PM3VideoControl_HSYNC_MASK) ==
  294. PM3VideoControl_HSYNC_ACTIVE_HIGH)
  295. tempsync |= PM3RD_SyncControl_HSYNC_ACTIVE_HIGH;
  296. if ((par->video & PM3VideoControl_VSYNC_MASK) ==
  297. PM3VideoControl_VSYNC_ACTIVE_HIGH)
  298. tempsync |= PM3RD_SyncControl_VSYNC_ACTIVE_HIGH;
  299. PM3_WRITE_DAC_REG(par, PM3RD_SyncControl, tempsync);
  300. DPRINTK("PM3RD_SyncControl: %d\n", tempsync);
  301. PM3_WRITE_DAC_REG(par, PM3RD_DACControl, 0x00);
  302. switch (info->var.bits_per_pixel) {
  303. case 8:
  304. PM3_WRITE_DAC_REG(par, PM3RD_PixelSize,
  305. PM3RD_PixelSize_8_BIT_PIXELS);
  306. PM3_WRITE_DAC_REG(par, PM3RD_ColorFormat,
  307. PM3RD_ColorFormat_CI8_COLOR |
  308. PM3RD_ColorFormat_COLOR_ORDER_BLUE_LOW);
  309. tempmisc |= PM3RD_MiscControl_HIGHCOLOR_RES_ENABLE;
  310. break;
  311. case 12:
  312. PM3_WRITE_DAC_REG(par, PM3RD_PixelSize,
  313. PM3RD_PixelSize_16_BIT_PIXELS);
  314. PM3_WRITE_DAC_REG(par, PM3RD_ColorFormat,
  315. PM3RD_ColorFormat_4444_COLOR |
  316. PM3RD_ColorFormat_COLOR_ORDER_BLUE_LOW |
  317. PM3RD_ColorFormat_LINEAR_COLOR_EXT_ENABLE);
  318. tempmisc |= PM3RD_MiscControl_DIRECTCOLOR_ENABLE |
  319. PM3RD_MiscControl_HIGHCOLOR_RES_ENABLE;
  320. break;
  321. case 15:
  322. PM3_WRITE_DAC_REG(par, PM3RD_PixelSize,
  323. PM3RD_PixelSize_16_BIT_PIXELS);
  324. PM3_WRITE_DAC_REG(par, PM3RD_ColorFormat,
  325. PM3RD_ColorFormat_5551_FRONT_COLOR |
  326. PM3RD_ColorFormat_COLOR_ORDER_BLUE_LOW |
  327. PM3RD_ColorFormat_LINEAR_COLOR_EXT_ENABLE);
  328. tempmisc |= PM3RD_MiscControl_DIRECTCOLOR_ENABLE |
  329. PM3RD_MiscControl_HIGHCOLOR_RES_ENABLE;
  330. break;
  331. case 16:
  332. PM3_WRITE_DAC_REG(par, PM3RD_PixelSize,
  333. PM3RD_PixelSize_16_BIT_PIXELS);
  334. PM3_WRITE_DAC_REG(par, PM3RD_ColorFormat,
  335. PM3RD_ColorFormat_565_FRONT_COLOR |
  336. PM3RD_ColorFormat_COLOR_ORDER_BLUE_LOW |
  337. PM3RD_ColorFormat_LINEAR_COLOR_EXT_ENABLE);
  338. tempmisc |= PM3RD_MiscControl_DIRECTCOLOR_ENABLE |
  339. PM3RD_MiscControl_HIGHCOLOR_RES_ENABLE;
  340. break;
  341. case 32:
  342. PM3_WRITE_DAC_REG(par, PM3RD_PixelSize,
  343. PM3RD_PixelSize_32_BIT_PIXELS);
  344. PM3_WRITE_DAC_REG(par, PM3RD_ColorFormat,
  345. PM3RD_ColorFormat_8888_COLOR |
  346. PM3RD_ColorFormat_COLOR_ORDER_BLUE_LOW);
  347. tempmisc |= PM3RD_MiscControl_DIRECTCOLOR_ENABLE |
  348. PM3RD_MiscControl_HIGHCOLOR_RES_ENABLE;
  349. break;
  350. }
  351. PM3_WRITE_DAC_REG(par, PM3RD_MiscControl, tempmisc);
  352. }
  353. /*
  354. * hardware independent functions
  355. */
  356. int pm3fb_init(void);
  357. int pm3fb_setup(char*);
  358. static int pm3fb_check_var(struct fb_var_screeninfo *var, struct fb_info *info)
  359. {
  360. u32 lpitch;
  361. var->transp.offset = 0;
  362. var->transp.length = 0;
  363. switch(var->bits_per_pixel) {
  364. case 8:
  365. var->red.length = var->green.length = var->blue.length = 8;
  366. var->red.offset = var->green.offset = var->blue.offset = 0;
  367. break;
  368. case 12:
  369. var->red.offset = 8;
  370. var->red.length = 4;
  371. var->green.offset = 4;
  372. var->green.length = 4;
  373. var->blue.offset = 0;
  374. var->blue.length = 4;
  375. var->transp.offset = 12;
  376. var->transp.length = 4;
  377. case 15:
  378. var->red.offset = 10;
  379. var->red.length = 5;
  380. var->green.offset = 5;
  381. var->green.length = 5;
  382. var->blue.offset = 0;
  383. var->blue.length = 5;
  384. var->transp.offset = 15;
  385. var->transp.length = 1;
  386. break;
  387. case 16:
  388. var->red.offset = 11;
  389. var->red.length = 5;
  390. var->green.offset = 5;
  391. var->green.length = 6;
  392. var->blue.offset = 0;
  393. var->blue.length = 5;
  394. break;
  395. case 32:
  396. var->transp.offset = 24;
  397. var->transp.length = 8;
  398. var->red.offset = 16;
  399. var->green.offset = 8;
  400. var->blue.offset = 0;
  401. var->red.length = var->green.length = var->blue.length = 8;
  402. break;
  403. default:
  404. DPRINTK("depth not supported: %u\n", var->bits_per_pixel);
  405. return -EINVAL;
  406. }
  407. var->height = var->width = -1;
  408. if (var->xres != var->xres_virtual) {
  409. DPRINTK("virtual x resolution != physical x resolution not supported\n");
  410. return -EINVAL;
  411. }
  412. if (var->yres > var->yres_virtual) {
  413. DPRINTK("virtual y resolution < physical y resolution not possible\n");
  414. return -EINVAL;
  415. }
  416. if (var->xoffset) {
  417. DPRINTK("xoffset not supported\n");
  418. return -EINVAL;
  419. }
  420. if ((var->vmode & FB_VMODE_MASK) == FB_VMODE_INTERLACED) {
  421. DPRINTK("interlace not supported\n");
  422. return -EINVAL;
  423. }
  424. var->xres = (var->xres + 31) & ~31; /* could sometimes be 8 */
  425. lpitch = var->xres * ((var->bits_per_pixel + 7)>>3);
  426. if (var->xres < 200 || var->xres > 2048) {
  427. DPRINTK("width not supported: %u\n", var->xres);
  428. return -EINVAL;
  429. }
  430. if (var->yres < 200 || var->yres > 4095) {
  431. DPRINTK("height not supported: %u\n", var->yres);
  432. return -EINVAL;
  433. }
  434. if (lpitch * var->yres_virtual > info->fix.smem_len) {
  435. DPRINTK("no memory for screen (%ux%ux%u)\n",
  436. var->xres, var->yres_virtual, var->bits_per_pixel);
  437. return -EINVAL;
  438. }
  439. if (PICOS2KHZ(var->pixclock) > PM3_MAX_PIXCLOCK) {
  440. DPRINTK("pixclock too high (%ldKHz)\n", PICOS2KHZ(var->pixclock));
  441. return -EINVAL;
  442. }
  443. var->accel_flags = 0; /* Can't mmap if this is on */
  444. DPRINTK("Checking graphics mode at %dx%d depth %d\n",
  445. var->xres, var->yres, var->bits_per_pixel);
  446. return 0;
  447. }
  448. static int pm3fb_set_par(struct fb_info *info)
  449. {
  450. struct pm3_par *par = info->par;
  451. const u32 xres = (info->var.xres + 31) & ~31;
  452. const int depth = (info->var.bits_per_pixel + 7) & ~7;
  453. par->base = pm3fb_shift_bpp(info->var.bits_per_pixel,
  454. (info->var.yoffset * xres)
  455. + info->var.xoffset);
  456. par->video = 0;
  457. if (info->var.sync & FB_SYNC_HOR_HIGH_ACT)
  458. par->video |= PM3VideoControl_HSYNC_ACTIVE_HIGH;
  459. else
  460. par->video |= PM3VideoControl_HSYNC_ACTIVE_LOW;
  461. if (info->var.sync & FB_SYNC_VERT_HIGH_ACT)
  462. par->video |= PM3VideoControl_VSYNC_ACTIVE_HIGH;
  463. else
  464. par->video |= PM3VideoControl_VSYNC_ACTIVE_LOW;
  465. if ((info->var.vmode & FB_VMODE_MASK) == FB_VMODE_DOUBLE)
  466. par->video |= PM3VideoControl_LINE_DOUBLE_ON;
  467. else
  468. par->video |= PM3VideoControl_LINE_DOUBLE_OFF;
  469. if (info->var.activate == FB_ACTIVATE_NOW)
  470. par->video |= PM3VideoControl_ENABLE;
  471. else {
  472. par->video |= PM3VideoControl_DISABLE;
  473. DPRINTK("PM3Video disabled\n");
  474. }
  475. switch (depth) {
  476. case 8:
  477. par->video |= PM3VideoControl_PIXELSIZE_8BIT;
  478. break;
  479. case 12:
  480. case 15:
  481. case 16:
  482. par->video |= PM3VideoControl_PIXELSIZE_16BIT;
  483. break;
  484. case 32:
  485. par->video |= PM3VideoControl_PIXELSIZE_32BIT;
  486. break;
  487. default:
  488. DPRINTK("Unsupported depth\n");
  489. break;
  490. }
  491. info->fix.visual =
  492. (depth == 8) ? FB_VISUAL_PSEUDOCOLOR : FB_VISUAL_TRUECOLOR;
  493. info->fix.line_length = ((info->var.xres_virtual + 7) & ~7)
  494. * depth / 8;
  495. /* pm3fb_clear_memory(info, 0);*/
  496. pm3fb_clear_colormap(par, 0, 0, 0);
  497. PM3_WRITE_DAC_REG(par, PM3RD_CursorMode,
  498. PM3RD_CursorMode_CURSOR_DISABLE);
  499. pm3fb_write_mode(info);
  500. return 0;
  501. }
  502. static int pm3fb_setcolreg(unsigned regno, unsigned red, unsigned green,
  503. unsigned blue, unsigned transp,
  504. struct fb_info *info)
  505. {
  506. struct pm3_par *par = info->par;
  507. if (regno >= 256) /* no. of hw registers */
  508. return -EINVAL;
  509. /* grayscale works only partially under directcolor */
  510. if (info->var.grayscale) {
  511. /* grayscale = 0.30*R + 0.59*G + 0.11*B */
  512. red = green = blue = (red * 77 + green * 151 + blue * 28) >> 8;
  513. }
  514. /* Directcolor:
  515. * var->{color}.offset contains start of bitfield
  516. * var->{color}.length contains length of bitfield
  517. * {hardwarespecific} contains width of DAC
  518. * pseudo_palette[X] is programmed to (X << red.offset) |
  519. * (X << green.offset) |
  520. * (X << blue.offset)
  521. * RAMDAC[X] is programmed to (red, green, blue)
  522. * color depth = SUM(var->{color}.length)
  523. *
  524. * Pseudocolor:
  525. * var->{color}.offset is 0
  526. * var->{color}.length contains width of DAC or the number of unique
  527. * colors available (color depth)
  528. * pseudo_palette is not used
  529. * RAMDAC[X] is programmed to (red, green, blue)
  530. * color depth = var->{color}.length
  531. */
  532. /*
  533. * This is the point where the color is converted to something that
  534. * is acceptable by the hardware.
  535. */
  536. #define CNVT_TOHW(val,width) ((((val)<<(width))+0x7FFF-(val))>>16)
  537. red = CNVT_TOHW(red, info->var.red.length);
  538. green = CNVT_TOHW(green, info->var.green.length);
  539. blue = CNVT_TOHW(blue, info->var.blue.length);
  540. transp = CNVT_TOHW(transp, info->var.transp.length);
  541. #undef CNVT_TOHW
  542. if (info->fix.visual == FB_VISUAL_TRUECOLOR ||
  543. info->fix.visual == FB_VISUAL_DIRECTCOLOR) {
  544. u32 v;
  545. if (regno >= 16)
  546. return -EINVAL;
  547. v = (red << info->var.red.offset) |
  548. (green << info->var.green.offset) |
  549. (blue << info->var.blue.offset) |
  550. (transp << info->var.transp.offset);
  551. switch (info->var.bits_per_pixel) {
  552. case 8:
  553. break;
  554. case 16:
  555. case 24:
  556. case 32:
  557. ((u32*)(info->pseudo_palette))[regno] = v;
  558. break;
  559. }
  560. return 0;
  561. }
  562. else if (info->fix.visual == FB_VISUAL_PSEUDOCOLOR)
  563. pm3fb_set_color(par, regno, red, green, blue);
  564. return 0;
  565. }
  566. static int pm3fb_pan_display(struct fb_var_screeninfo *var,
  567. struct fb_info *info)
  568. {
  569. struct pm3_par *par = info->par;
  570. const u32 xres = (var->xres + 31) & ~31;
  571. par->base = pm3fb_shift_bpp(var->bits_per_pixel,
  572. (var->yoffset * xres)
  573. + var->xoffset);
  574. PM3_SLOW_WRITE_REG(par, PM3ScreenBase, par->base);
  575. return 0;
  576. }
  577. static int pm3fb_blank(int blank_mode, struct fb_info *info)
  578. {
  579. struct pm3_par *par = info->par;
  580. u32 video = par->video;
  581. /*
  582. * Oxygen VX1 - it appears that setting PM3VideoControl and
  583. * then PM3RD_SyncControl to the same SYNC settings undoes
  584. * any net change - they seem to xor together. Only set the
  585. * sync options in PM3RD_SyncControl. --rmk
  586. */
  587. video &= ~(PM3VideoControl_HSYNC_MASK |
  588. PM3VideoControl_VSYNC_MASK);
  589. video |= PM3VideoControl_HSYNC_ACTIVE_HIGH |
  590. PM3VideoControl_VSYNC_ACTIVE_HIGH;
  591. switch (blank_mode) {
  592. case FB_BLANK_UNBLANK:
  593. video = video | PM3VideoControl_ENABLE;
  594. break;
  595. case FB_BLANK_NORMAL: /* FIXME */
  596. video = video & ~(PM3VideoControl_ENABLE);
  597. break;
  598. case FB_BLANK_HSYNC_SUSPEND:
  599. video = video & ~(PM3VideoControl_HSYNC_MASK |
  600. PM3VideoControl_BLANK_ACTIVE_LOW);
  601. break;
  602. case FB_BLANK_VSYNC_SUSPEND:
  603. video = video & ~(PM3VideoControl_VSYNC_MASK |
  604. PM3VideoControl_BLANK_ACTIVE_LOW);
  605. break;
  606. case FB_BLANK_POWERDOWN:
  607. video = video & ~(PM3VideoControl_HSYNC_MASK |
  608. PM3VideoControl_VSYNC_MASK |
  609. PM3VideoControl_BLANK_ACTIVE_LOW);
  610. break;
  611. default:
  612. DPRINTK("Unsupported blanking %d\n", blank_mode);
  613. return 1;
  614. }
  615. PM3_SLOW_WRITE_REG(par,PM3VideoControl, video);
  616. return 0;
  617. }
  618. /*
  619. * Frame buffer operations
  620. */
  621. static struct fb_ops pm3fb_ops = {
  622. .owner = THIS_MODULE,
  623. .fb_check_var = pm3fb_check_var,
  624. .fb_set_par = pm3fb_set_par,
  625. .fb_setcolreg = pm3fb_setcolreg,
  626. .fb_pan_display = pm3fb_pan_display,
  627. .fb_fillrect = cfb_fillrect, /* Needed !!! */
  628. .fb_copyarea = cfb_copyarea, /* Needed !!! */
  629. .fb_imageblit = cfb_imageblit, /* Needed !!! */
  630. .fb_blank = pm3fb_blank,
  631. };
  632. /* ------------------------------------------------------------------------- */
  633. /*
  634. * Initialization
  635. */
  636. /* mmio register are already mapped when this function is called */
  637. /* the pm3fb_fix.smem_start is also set */
  638. static unsigned long pm3fb_size_memory(struct pm3_par *par)
  639. {
  640. unsigned long memsize = 0, tempBypass, i, temp1, temp2;
  641. unsigned char __iomem *screen_mem;
  642. pm3fb_fix.smem_len = 64 * 1024 * 1024; /* request full aperture size */
  643. /* Linear frame buffer - request region and map it. */
  644. if (!request_mem_region(pm3fb_fix.smem_start, pm3fb_fix.smem_len,
  645. "pm3fb smem")) {
  646. printk(KERN_WARNING "pm3fb: Can't reserve smem.\n");
  647. return 0;
  648. }
  649. screen_mem =
  650. ioremap_nocache(pm3fb_fix.smem_start, pm3fb_fix.smem_len);
  651. if (!screen_mem) {
  652. printk(KERN_WARNING "pm3fb: Can't ioremap smem area.\n");
  653. release_mem_region(pm3fb_fix.smem_start, pm3fb_fix.smem_len);
  654. return 0;
  655. }
  656. /* TODO: card-specific stuff, *before* accessing *any* FB memory */
  657. /* For Appian Jeronimo 2000 board second head */
  658. tempBypass = PM3_READ_REG(par, PM3MemBypassWriteMask);
  659. DPRINTK("PM3MemBypassWriteMask was: 0x%08lx\n", tempBypass);
  660. PM3_SLOW_WRITE_REG(par, PM3MemBypassWriteMask, 0xFFFFFFFF);
  661. /* pm3 split up memory, replicates, and do a lot of nasty stuff IMHO ;-) */
  662. for (i = 0; i < 32; i++) {
  663. fb_writel(i * 0x00345678,
  664. (screen_mem + (i * 1048576)));
  665. mb();
  666. temp1 = fb_readl((screen_mem + (i * 1048576)));
  667. /* Let's check for wrapover, write will fail at 16MB boundary */
  668. if (temp1 == (i * 0x00345678))
  669. memsize = i;
  670. else
  671. break;
  672. }
  673. DPRINTK("First detect pass already got %ld MB\n", memsize + 1);
  674. if (memsize + 1 == i) {
  675. for (i = 0; i < 32; i++) {
  676. /* Clear first 32MB ; 0 is 0, no need to byteswap */
  677. writel(0x0000000,
  678. (screen_mem + (i * 1048576)));
  679. mb();
  680. }
  681. for (i = 32; i < 64; i++) {
  682. fb_writel(i * 0x00345678,
  683. (screen_mem + (i * 1048576)));
  684. mb();
  685. temp1 =
  686. fb_readl((screen_mem + (i * 1048576)));
  687. temp2 =
  688. fb_readl((screen_mem + ((i - 32) * 1048576)));
  689. /* different value, different RAM... */
  690. if ((temp1 == (i * 0x00345678)) && (temp2 == 0))
  691. memsize = i;
  692. else
  693. break;
  694. }
  695. }
  696. DPRINTK("Second detect pass got %ld MB\n", memsize + 1);
  697. PM3_SLOW_WRITE_REG(par, PM3MemBypassWriteMask, tempBypass);
  698. iounmap(screen_mem);
  699. release_mem_region(pm3fb_fix.smem_start, pm3fb_fix.smem_len);
  700. memsize = 1048576 * (memsize + 1);
  701. DPRINTK("Returning 0x%08lx bytes\n", memsize);
  702. return memsize;
  703. }
  704. static int __devinit pm3fb_probe(struct pci_dev *dev,
  705. const struct pci_device_id *ent)
  706. {
  707. struct fb_info *info;
  708. struct pm3_par *par;
  709. struct device* device = &dev->dev; /* for pci drivers */
  710. int err, retval = -ENXIO;
  711. err = pci_enable_device(dev);
  712. if (err) {
  713. printk(KERN_WARNING "pm3fb: Can't enable PCI dev: %d\n", err);
  714. return err;
  715. }
  716. /*
  717. * Dynamically allocate info and par
  718. */
  719. info = framebuffer_alloc(sizeof(struct pm3_par), device);
  720. if (!info)
  721. return -ENOMEM;
  722. par = info->par;
  723. /*
  724. * Here we set the screen_base to the virtual memory address
  725. * for the framebuffer.
  726. */
  727. pm3fb_fix.mmio_start = pci_resource_start(dev, 0);
  728. pm3fb_fix.mmio_len = PM3_REGS_SIZE;
  729. /* Registers - request region and map it. */
  730. if (!request_mem_region(pm3fb_fix.mmio_start, pm3fb_fix.mmio_len,
  731. "pm3fb regbase")) {
  732. printk(KERN_WARNING "pm3fb: Can't reserve regbase.\n");
  733. goto err_exit_neither;
  734. }
  735. par->v_regs =
  736. ioremap_nocache(pm3fb_fix.mmio_start, pm3fb_fix.mmio_len);
  737. if (!par->v_regs) {
  738. printk(KERN_WARNING "pm3fb: Can't remap %s register area.\n",
  739. pm3fb_fix.id);
  740. release_mem_region(pm3fb_fix.mmio_start, pm3fb_fix.mmio_len);
  741. goto err_exit_neither;
  742. }
  743. #if defined(__BIG_ENDIAN)
  744. pm3fb_fix.mmio_start += PM3_REGS_SIZE;
  745. DPRINTK("Adjusting register base for big-endian.\n");
  746. #endif
  747. /* Linear frame buffer - request region and map it. */
  748. pm3fb_fix.smem_start = pci_resource_start(dev, 1);
  749. pm3fb_fix.smem_len = pm3fb_size_memory(par);
  750. if (!pm3fb_fix.smem_len)
  751. {
  752. printk(KERN_WARNING "pm3fb: Can't find memory on board.\n");
  753. goto err_exit_mmio;
  754. }
  755. if (!request_mem_region(pm3fb_fix.smem_start, pm3fb_fix.smem_len,
  756. "pm3fb smem")) {
  757. printk(KERN_WARNING "pm3fb: Can't reserve smem.\n");
  758. goto err_exit_mmio;
  759. }
  760. info->screen_base =
  761. ioremap_nocache(pm3fb_fix.smem_start, pm3fb_fix.smem_len);
  762. if (!info->screen_base) {
  763. printk(KERN_WARNING "pm3fb: Can't ioremap smem area.\n");
  764. release_mem_region(pm3fb_fix.smem_start, pm3fb_fix.smem_len);
  765. goto err_exit_mmio;
  766. }
  767. info->screen_size = pm3fb_fix.smem_len;
  768. info->fbops = &pm3fb_ops;
  769. par->video = PM3_READ_REG(par, PM3VideoControl);
  770. info->fix = pm3fb_fix;
  771. info->pseudo_palette = par->palette;
  772. info->flags = FBINFO_DEFAULT;/* | FBINFO_HWACCEL_YPAN;*/
  773. /*
  774. * This should give a reasonable default video mode. The following is
  775. * done when we can set a video mode.
  776. */
  777. if (!mode_option)
  778. mode_option = "640x480@60";
  779. retval = fb_find_mode(&info->var, info, mode_option, NULL, 0, NULL, 8);
  780. if (!retval || retval == 4) {
  781. retval = -EINVAL;
  782. goto err_exit_both;
  783. }
  784. /* This has to been done !!! */
  785. if (fb_alloc_cmap(&info->cmap, 256, 0) < 0) {
  786. retval = -ENOMEM;
  787. goto err_exit_both;
  788. }
  789. /*
  790. * For drivers that can...
  791. */
  792. pm3fb_check_var(&info->var, info);
  793. if (register_framebuffer(info) < 0) {
  794. retval = -EINVAL;
  795. goto err_exit_all;
  796. }
  797. printk(KERN_INFO "fb%d: %s frame buffer device\n", info->node,
  798. info->fix.id);
  799. pci_set_drvdata(dev, info); /* or dev_set_drvdata(device, info) */
  800. return 0;
  801. err_exit_all:
  802. fb_dealloc_cmap(&info->cmap);
  803. err_exit_both:
  804. iounmap(info->screen_base);
  805. release_mem_region(pm3fb_fix.smem_start, pm3fb_fix.smem_len);
  806. err_exit_mmio:
  807. iounmap(par->v_regs);
  808. release_mem_region(pm3fb_fix.mmio_start, pm3fb_fix.mmio_len);
  809. err_exit_neither:
  810. framebuffer_release(info);
  811. return retval;
  812. }
  813. /*
  814. * Cleanup
  815. */
  816. static void __devexit pm3fb_remove(struct pci_dev *dev)
  817. {
  818. struct fb_info *info = pci_get_drvdata(dev);
  819. if (info) {
  820. struct fb_fix_screeninfo *fix = &info->fix;
  821. struct pm3_par *par = info->par;
  822. unregister_framebuffer(info);
  823. fb_dealloc_cmap(&info->cmap);
  824. iounmap(info->screen_base);
  825. release_mem_region(fix->smem_start, fix->smem_len);
  826. iounmap(par->v_regs);
  827. release_mem_region(fix->mmio_start, fix->mmio_len);
  828. pci_set_drvdata(dev, NULL);
  829. framebuffer_release(info);
  830. }
  831. }
  832. static struct pci_device_id pm3fb_id_table[] = {
  833. { PCI_VENDOR_ID_3DLABS, 0x0a,
  834. PCI_ANY_ID, PCI_ANY_ID, PCI_BASE_CLASS_DISPLAY << 16,
  835. 0xff0000, 0 },
  836. { 0, }
  837. };
  838. /* For PCI drivers */
  839. static struct pci_driver pm3fb_driver = {
  840. .name = "pm3fb",
  841. .id_table = pm3fb_id_table,
  842. .probe = pm3fb_probe,
  843. .remove = __devexit_p(pm3fb_remove),
  844. };
  845. MODULE_DEVICE_TABLE(pci, pm3fb_id_table);
  846. int __init pm3fb_init(void)
  847. {
  848. /*
  849. * For kernel boot options (in 'video=pm3fb:<options>' format)
  850. */
  851. #ifndef MODULE
  852. char *option = NULL;
  853. if (fb_get_options("pm3fb", &option))
  854. return -ENODEV;
  855. pm3fb_setup(option);
  856. #endif
  857. return pci_register_driver(&pm3fb_driver);
  858. }
  859. static void __exit pm3fb_exit(void)
  860. {
  861. pci_unregister_driver(&pm3fb_driver);
  862. }
  863. #ifndef MODULE
  864. /*
  865. * Setup
  866. */
  867. /*
  868. * Only necessary if your driver takes special options,
  869. * otherwise we fall back on the generic fb_setup().
  870. */
  871. int __init pm3fb_setup(char *options)
  872. {
  873. /* Parse user speficied options (`video=pm3fb:') */
  874. return 0;
  875. }
  876. #endif /* MODULE */
  877. module_init(pm3fb_init);
  878. module_exit(pm3fb_exit);
  879. MODULE_LICENSE("GPL");