arkfb.c 31 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200
  1. /*
  2. * linux/drivers/video/arkfb.c -- Frame buffer device driver for ARK 2000PV
  3. * with ICS 5342 dac (it is easy to add support for different dacs).
  4. *
  5. * Copyright (c) 2007 Ondrej Zajicek <santiago@crfreenet.org>
  6. *
  7. * This file is subject to the terms and conditions of the GNU General Public
  8. * License. See the file COPYING in the main directory of this archive for
  9. * more details.
  10. *
  11. * Code is based on s3fb
  12. */
  13. #include <linux/version.h>
  14. #include <linux/module.h>
  15. #include <linux/kernel.h>
  16. #include <linux/errno.h>
  17. #include <linux/string.h>
  18. #include <linux/mm.h>
  19. #include <linux/tty.h>
  20. #include <linux/slab.h>
  21. #include <linux/delay.h>
  22. #include <linux/fb.h>
  23. #include <linux/svga.h>
  24. #include <linux/init.h>
  25. #include <linux/pci.h>
  26. #include <linux/console.h> /* Why should fb driver call console functions? because acquire_console_sem() */
  27. #include <video/vga.h>
  28. #ifdef CONFIG_MTRR
  29. #include <asm/mtrr.h>
  30. #endif
  31. struct arkfb_info {
  32. int mclk_freq;
  33. int mtrr_reg;
  34. struct dac_info *dac;
  35. struct vgastate state;
  36. struct mutex open_lock;
  37. unsigned int ref_count;
  38. u32 pseudo_palette[16];
  39. };
  40. /* ------------------------------------------------------------------------- */
  41. static const struct svga_fb_format arkfb_formats[] = {
  42. { 0, {0, 6, 0}, {0, 6, 0}, {0, 6, 0}, {0, 0, 0}, 0,
  43. FB_TYPE_TEXT, FB_AUX_TEXT_SVGA_STEP4, FB_VISUAL_PSEUDOCOLOR, 8, 8},
  44. { 4, {0, 6, 0}, {0, 6, 0}, {0, 6, 0}, {0, 0, 0}, 0,
  45. FB_TYPE_PACKED_PIXELS, 0, FB_VISUAL_PSEUDOCOLOR, 8, 16},
  46. { 4, {0, 6, 0}, {0, 6, 0}, {0, 6, 0}, {0, 0, 0}, 1,
  47. FB_TYPE_INTERLEAVED_PLANES, 1, FB_VISUAL_PSEUDOCOLOR, 8, 16},
  48. { 8, {0, 6, 0}, {0, 6, 0}, {0, 6, 0}, {0, 0, 0}, 0,
  49. FB_TYPE_PACKED_PIXELS, 0, FB_VISUAL_PSEUDOCOLOR, 8, 8},
  50. {16, {10, 5, 0}, {5, 5, 0}, {0, 5, 0}, {0, 0, 0}, 0,
  51. FB_TYPE_PACKED_PIXELS, 0, FB_VISUAL_TRUECOLOR, 4, 4},
  52. {16, {11, 5, 0}, {5, 6, 0}, {0, 5, 0}, {0, 0, 0}, 0,
  53. FB_TYPE_PACKED_PIXELS, 0, FB_VISUAL_TRUECOLOR, 4, 4},
  54. {24, {16, 8, 0}, {8, 8, 0}, {0, 8, 0}, {0, 0, 0}, 0,
  55. FB_TYPE_PACKED_PIXELS, 0, FB_VISUAL_TRUECOLOR, 8, 8},
  56. {32, {16, 8, 0}, {8, 8, 0}, {0, 8, 0}, {0, 0, 0}, 0,
  57. FB_TYPE_PACKED_PIXELS, 0, FB_VISUAL_TRUECOLOR, 2, 2},
  58. SVGA_FORMAT_END
  59. };
  60. /* CRT timing register sets */
  61. static const struct vga_regset ark_h_total_regs[] = {{0x00, 0, 7}, {0x41, 7, 7}, VGA_REGSET_END};
  62. static const struct vga_regset ark_h_display_regs[] = {{0x01, 0, 7}, {0x41, 6, 6}, VGA_REGSET_END};
  63. static const struct vga_regset ark_h_blank_start_regs[] = {{0x02, 0, 7}, {0x41, 5, 5}, VGA_REGSET_END};
  64. static const struct vga_regset ark_h_blank_end_regs[] = {{0x03, 0, 4}, {0x05, 7, 7 }, VGA_REGSET_END};
  65. static const struct vga_regset ark_h_sync_start_regs[] = {{0x04, 0, 7}, {0x41, 4, 4}, VGA_REGSET_END};
  66. static const struct vga_regset ark_h_sync_end_regs[] = {{0x05, 0, 4}, VGA_REGSET_END};
  67. static const struct vga_regset ark_v_total_regs[] = {{0x06, 0, 7}, {0x07, 0, 0}, {0x07, 5, 5}, {0x40, 7, 7}, VGA_REGSET_END};
  68. static const struct vga_regset ark_v_display_regs[] = {{0x12, 0, 7}, {0x07, 1, 1}, {0x07, 6, 6}, {0x40, 6, 6}, VGA_REGSET_END};
  69. static const struct vga_regset ark_v_blank_start_regs[] = {{0x15, 0, 7}, {0x07, 3, 3}, {0x09, 5, 5}, {0x40, 5, 5}, VGA_REGSET_END};
  70. // const struct vga_regset ark_v_blank_end_regs[] = {{0x16, 0, 6}, VGA_REGSET_END};
  71. static const struct vga_regset ark_v_blank_end_regs[] = {{0x16, 0, 7}, VGA_REGSET_END};
  72. static const struct vga_regset ark_v_sync_start_regs[] = {{0x10, 0, 7}, {0x07, 2, 2}, {0x07, 7, 7}, {0x40, 4, 4}, VGA_REGSET_END};
  73. static const struct vga_regset ark_v_sync_end_regs[] = {{0x11, 0, 3}, VGA_REGSET_END};
  74. static const struct vga_regset ark_line_compare_regs[] = {{0x18, 0, 7}, {0x07, 4, 4}, {0x09, 6, 6}, VGA_REGSET_END};
  75. static const struct vga_regset ark_start_address_regs[] = {{0x0d, 0, 7}, {0x0c, 0, 7}, {0x40, 0, 2}, VGA_REGSET_END};
  76. static const struct vga_regset ark_offset_regs[] = {{0x13, 0, 7}, {0x41, 3, 3}, VGA_REGSET_END};
  77. static const struct svga_timing_regs ark_timing_regs = {
  78. ark_h_total_regs, ark_h_display_regs, ark_h_blank_start_regs,
  79. ark_h_blank_end_regs, ark_h_sync_start_regs, ark_h_sync_end_regs,
  80. ark_v_total_regs, ark_v_display_regs, ark_v_blank_start_regs,
  81. ark_v_blank_end_regs, ark_v_sync_start_regs, ark_v_sync_end_regs,
  82. };
  83. /* ------------------------------------------------------------------------- */
  84. /* Module parameters */
  85. static char *mode = "640x480-8@60";
  86. #ifdef CONFIG_MTRR
  87. static int mtrr = 1;
  88. #endif
  89. MODULE_AUTHOR("(c) 2007 Ondrej Zajicek <santiago@crfreenet.org>");
  90. MODULE_LICENSE("GPL");
  91. MODULE_DESCRIPTION("fbdev driver for ARK 2000PV");
  92. module_param(mode, charp, 0444);
  93. MODULE_PARM_DESC(mode, "Default video mode ('640x480-8@60', etc)");
  94. #ifdef CONFIG_MTRR
  95. module_param(mtrr, int, 0444);
  96. MODULE_PARM_DESC(mtrr, "Enable write-combining with MTRR (1=enable, 0=disable, default=1)");
  97. #endif
  98. static int threshold = 4;
  99. module_param(threshold, int, 0644);
  100. MODULE_PARM_DESC(threshold, "FIFO threshold");
  101. /* ------------------------------------------------------------------------- */
  102. static void arkfb_settile(struct fb_info *info, struct fb_tilemap *map)
  103. {
  104. const u8 *font = map->data;
  105. u8 __iomem *fb = (u8 __iomem *)info->screen_base;
  106. int i, c;
  107. if ((map->width != 8) || (map->height != 16) ||
  108. (map->depth != 1) || (map->length != 256)) {
  109. printk(KERN_ERR "fb%d: unsupported font parameters: width %d, "
  110. "height %d, depth %d, length %d\n", info->node,
  111. map->width, map->height, map->depth, map->length);
  112. return;
  113. }
  114. fb += 2;
  115. for (c = 0; c < map->length; c++) {
  116. for (i = 0; i < map->height; i++) {
  117. fb_writeb(font[i], &fb[i * 4]);
  118. fb_writeb(font[i], &fb[i * 4 + (128 * 8)]);
  119. }
  120. fb += 128;
  121. if ((c % 8) == 7)
  122. fb += 128*8;
  123. font += map->height;
  124. }
  125. }
  126. static struct fb_tile_ops arkfb_tile_ops = {
  127. .fb_settile = arkfb_settile,
  128. .fb_tilecopy = svga_tilecopy,
  129. .fb_tilefill = svga_tilefill,
  130. .fb_tileblit = svga_tileblit,
  131. .fb_tilecursor = svga_tilecursor,
  132. .fb_get_tilemax = svga_get_tilemax,
  133. };
  134. /* ------------------------------------------------------------------------- */
  135. /* image data is MSB-first, fb structure is MSB-first too */
  136. static inline u32 expand_color(u32 c)
  137. {
  138. return ((c & 1) | ((c & 2) << 7) | ((c & 4) << 14) | ((c & 8) << 21)) * 0xFF;
  139. }
  140. /* arkfb_iplan_imageblit silently assumes that almost everything is 8-pixel aligned */
  141. static void arkfb_iplan_imageblit(struct fb_info *info, const struct fb_image *image)
  142. {
  143. u32 fg = expand_color(image->fg_color);
  144. u32 bg = expand_color(image->bg_color);
  145. const u8 *src1, *src;
  146. u8 __iomem *dst1;
  147. u32 __iomem *dst;
  148. u32 val;
  149. int x, y;
  150. src1 = image->data;
  151. dst1 = info->screen_base + (image->dy * info->fix.line_length)
  152. + ((image->dx / 8) * 4);
  153. for (y = 0; y < image->height; y++) {
  154. src = src1;
  155. dst = (u32 __iomem *) dst1;
  156. for (x = 0; x < image->width; x += 8) {
  157. val = *(src++) * 0x01010101;
  158. val = (val & fg) | (~val & bg);
  159. fb_writel(val, dst++);
  160. }
  161. src1 += image->width / 8;
  162. dst1 += info->fix.line_length;
  163. }
  164. }
  165. /* arkfb_iplan_fillrect silently assumes that almost everything is 8-pixel aligned */
  166. static void arkfb_iplan_fillrect(struct fb_info *info, const struct fb_fillrect *rect)
  167. {
  168. u32 fg = expand_color(rect->color);
  169. u8 __iomem *dst1;
  170. u32 __iomem *dst;
  171. int x, y;
  172. dst1 = info->screen_base + (rect->dy * info->fix.line_length)
  173. + ((rect->dx / 8) * 4);
  174. for (y = 0; y < rect->height; y++) {
  175. dst = (u32 __iomem *) dst1;
  176. for (x = 0; x < rect->width; x += 8) {
  177. fb_writel(fg, dst++);
  178. }
  179. dst1 += info->fix.line_length;
  180. }
  181. }
  182. /* image data is MSB-first, fb structure is high-nibble-in-low-byte-first */
  183. static inline u32 expand_pixel(u32 c)
  184. {
  185. return (((c & 1) << 24) | ((c & 2) << 27) | ((c & 4) << 14) | ((c & 8) << 17) |
  186. ((c & 16) << 4) | ((c & 32) << 7) | ((c & 64) >> 6) | ((c & 128) >> 3)) * 0xF;
  187. }
  188. /* arkfb_cfb4_imageblit silently assumes that almost everything is 8-pixel aligned */
  189. static void arkfb_cfb4_imageblit(struct fb_info *info, const struct fb_image *image)
  190. {
  191. u32 fg = image->fg_color * 0x11111111;
  192. u32 bg = image->bg_color * 0x11111111;
  193. const u8 *src1, *src;
  194. u8 __iomem *dst1;
  195. u32 __iomem *dst;
  196. u32 val;
  197. int x, y;
  198. src1 = image->data;
  199. dst1 = info->screen_base + (image->dy * info->fix.line_length)
  200. + ((image->dx / 8) * 4);
  201. for (y = 0; y < image->height; y++) {
  202. src = src1;
  203. dst = (u32 __iomem *) dst1;
  204. for (x = 0; x < image->width; x += 8) {
  205. val = expand_pixel(*(src++));
  206. val = (val & fg) | (~val & bg);
  207. fb_writel(val, dst++);
  208. }
  209. src1 += image->width / 8;
  210. dst1 += info->fix.line_length;
  211. }
  212. }
  213. static void arkfb_imageblit(struct fb_info *info, const struct fb_image *image)
  214. {
  215. if ((info->var.bits_per_pixel == 4) && (image->depth == 1)
  216. && ((image->width % 8) == 0) && ((image->dx % 8) == 0)) {
  217. if (info->fix.type == FB_TYPE_INTERLEAVED_PLANES)
  218. arkfb_iplan_imageblit(info, image);
  219. else
  220. arkfb_cfb4_imageblit(info, image);
  221. } else
  222. cfb_imageblit(info, image);
  223. }
  224. static void arkfb_fillrect(struct fb_info *info, const struct fb_fillrect *rect)
  225. {
  226. if ((info->var.bits_per_pixel == 4)
  227. && ((rect->width % 8) == 0) && ((rect->dx % 8) == 0)
  228. && (info->fix.type == FB_TYPE_INTERLEAVED_PLANES))
  229. arkfb_iplan_fillrect(info, rect);
  230. else
  231. cfb_fillrect(info, rect);
  232. }
  233. /* ------------------------------------------------------------------------- */
  234. enum
  235. {
  236. DAC_PSEUDO8_8,
  237. DAC_RGB1555_8,
  238. DAC_RGB0565_8,
  239. DAC_RGB0888_8,
  240. DAC_RGB8888_8,
  241. DAC_PSEUDO8_16,
  242. DAC_RGB1555_16,
  243. DAC_RGB0565_16,
  244. DAC_RGB0888_16,
  245. DAC_RGB8888_16,
  246. DAC_MAX
  247. };
  248. struct dac_ops {
  249. int (*dac_get_mode)(struct dac_info *info);
  250. int (*dac_set_mode)(struct dac_info *info, int mode);
  251. int (*dac_get_freq)(struct dac_info *info, int channel);
  252. int (*dac_set_freq)(struct dac_info *info, int channel, u32 freq);
  253. void (*dac_release)(struct dac_info *info);
  254. };
  255. typedef void (*dac_read_regs_t)(void *data, u8 *code, int count);
  256. typedef void (*dac_write_regs_t)(void *data, u8 *code, int count);
  257. struct dac_info
  258. {
  259. struct dac_ops *dacops;
  260. dac_read_regs_t dac_read_regs;
  261. dac_write_regs_t dac_write_regs;
  262. void *data;
  263. };
  264. static inline u8 dac_read_reg(struct dac_info *info, u8 reg)
  265. {
  266. u8 code[2] = {reg, 0};
  267. info->dac_read_regs(info->data, code, 1);
  268. return code[1];
  269. }
  270. static inline void dac_read_regs(struct dac_info *info, u8 *code, int count)
  271. {
  272. info->dac_read_regs(info->data, code, count);
  273. }
  274. static inline void dac_write_reg(struct dac_info *info, u8 reg, u8 val)
  275. {
  276. u8 code[2] = {reg, val};
  277. info->dac_write_regs(info->data, code, 1);
  278. }
  279. static inline void dac_write_regs(struct dac_info *info, u8 *code, int count)
  280. {
  281. info->dac_write_regs(info->data, code, count);
  282. }
  283. static inline int dac_set_mode(struct dac_info *info, int mode)
  284. {
  285. return info->dacops->dac_set_mode(info, mode);
  286. }
  287. static inline int dac_set_freq(struct dac_info *info, int channel, u32 freq)
  288. {
  289. return info->dacops->dac_set_freq(info, channel, freq);
  290. }
  291. static inline void dac_release(struct dac_info *info)
  292. {
  293. info->dacops->dac_release(info);
  294. }
  295. /* ------------------------------------------------------------------------- */
  296. /* ICS5342 DAC */
  297. struct ics5342_info
  298. {
  299. struct dac_info dac;
  300. u8 mode;
  301. };
  302. #define DAC_PAR(info) ((struct ics5342_info *) info)
  303. /* LSB is set to distinguish unused slots */
  304. static const u8 ics5342_mode_table[DAC_MAX] = {
  305. [DAC_PSEUDO8_8] = 0x01, [DAC_RGB1555_8] = 0x21, [DAC_RGB0565_8] = 0x61,
  306. [DAC_RGB0888_8] = 0x41, [DAC_PSEUDO8_16] = 0x11, [DAC_RGB1555_16] = 0x31,
  307. [DAC_RGB0565_16] = 0x51, [DAC_RGB0888_16] = 0x91, [DAC_RGB8888_16] = 0x71
  308. };
  309. static int ics5342_set_mode(struct dac_info *info, int mode)
  310. {
  311. u8 code;
  312. if (mode >= DAC_MAX)
  313. return -EINVAL;
  314. code = ics5342_mode_table[mode];
  315. if (! code)
  316. return -EINVAL;
  317. dac_write_reg(info, 6, code & 0xF0);
  318. DAC_PAR(info)->mode = mode;
  319. return 0;
  320. }
  321. static const struct svga_pll ics5342_pll = {3, 129, 3, 33, 0, 3,
  322. 60000, 250000, 14318};
  323. /* pd4 - allow only posdivider 4 (r=2) */
  324. static const struct svga_pll ics5342_pll_pd4 = {3, 129, 3, 33, 2, 2,
  325. 60000, 335000, 14318};
  326. /* 270 MHz should be upper bound for VCO clock according to specs,
  327. but that is too restrictive in pd4 case */
  328. static int ics5342_set_freq(struct dac_info *info, int channel, u32 freq)
  329. {
  330. u16 m, n, r;
  331. /* only postdivider 4 (r=2) is valid in mode DAC_PSEUDO8_16 */
  332. int rv = svga_compute_pll((DAC_PAR(info)->mode == DAC_PSEUDO8_16)
  333. ? &ics5342_pll_pd4 : &ics5342_pll,
  334. freq, &m, &n, &r, 0);
  335. if (rv < 0) {
  336. return -EINVAL;
  337. } else {
  338. u8 code[6] = {4, 3, 5, m-2, 5, (n-2) | (r << 5)};
  339. dac_write_regs(info, code, 3);
  340. return 0;
  341. }
  342. }
  343. static void ics5342_release(struct dac_info *info)
  344. {
  345. ics5342_set_mode(info, DAC_PSEUDO8_8);
  346. kfree(info);
  347. }
  348. static struct dac_ops ics5342_ops = {
  349. .dac_set_mode = ics5342_set_mode,
  350. .dac_set_freq = ics5342_set_freq,
  351. .dac_release = ics5342_release
  352. };
  353. static struct dac_info * ics5342_init(dac_read_regs_t drr, dac_write_regs_t dwr, void *data)
  354. {
  355. struct dac_info *info = kzalloc(sizeof(struct ics5342_info), GFP_KERNEL);
  356. if (! info)
  357. return NULL;
  358. info->dacops = &ics5342_ops;
  359. info->dac_read_regs = drr;
  360. info->dac_write_regs = dwr;
  361. info->data = data;
  362. DAC_PAR(info)->mode = DAC_PSEUDO8_8; /* estimation */
  363. return info;
  364. }
  365. /* ------------------------------------------------------------------------- */
  366. static unsigned short dac_regs[4] = {0x3c8, 0x3c9, 0x3c6, 0x3c7};
  367. static void ark_dac_read_regs(void *data, u8 *code, int count)
  368. {
  369. u8 regval = vga_rseq(NULL, 0x1C);
  370. while (count != 0)
  371. {
  372. vga_wseq(NULL, 0x1C, regval | (code[0] & 4) ? 0x80 : 0);
  373. code[1] = vga_r(NULL, dac_regs[code[0] & 3]);
  374. count--;
  375. code += 2;
  376. }
  377. vga_wseq(NULL, 0x1C, regval);
  378. }
  379. static void ark_dac_write_regs(void *data, u8 *code, int count)
  380. {
  381. u8 regval = vga_rseq(NULL, 0x1C);
  382. while (count != 0)
  383. {
  384. vga_wseq(NULL, 0x1C, regval | (code[0] & 4) ? 0x80 : 0);
  385. vga_w(NULL, dac_regs[code[0] & 3], code[1]);
  386. count--;
  387. code += 2;
  388. }
  389. vga_wseq(NULL, 0x1C, regval);
  390. }
  391. static void ark_set_pixclock(struct fb_info *info, u32 pixclock)
  392. {
  393. struct arkfb_info *par = info->par;
  394. u8 regval;
  395. int rv = dac_set_freq(par->dac, 0, 1000000000 / pixclock);
  396. if (rv < 0) {
  397. printk(KERN_ERR "fb%d: cannot set requested pixclock, keeping old value\n", info->node);
  398. return;
  399. }
  400. /* Set VGA misc register */
  401. regval = vga_r(NULL, VGA_MIS_R);
  402. vga_w(NULL, VGA_MIS_W, regval | VGA_MIS_ENB_PLL_LOAD);
  403. }
  404. /* Open framebuffer */
  405. static int arkfb_open(struct fb_info *info, int user)
  406. {
  407. struct arkfb_info *par = info->par;
  408. mutex_lock(&(par->open_lock));
  409. if (par->ref_count == 0) {
  410. memset(&(par->state), 0, sizeof(struct vgastate));
  411. par->state.flags = VGA_SAVE_MODE | VGA_SAVE_FONTS | VGA_SAVE_CMAP;
  412. par->state.num_crtc = 0x60;
  413. par->state.num_seq = 0x30;
  414. save_vga(&(par->state));
  415. }
  416. par->ref_count++;
  417. mutex_unlock(&(par->open_lock));
  418. return 0;
  419. }
  420. /* Close framebuffer */
  421. static int arkfb_release(struct fb_info *info, int user)
  422. {
  423. struct arkfb_info *par = info->par;
  424. mutex_lock(&(par->open_lock));
  425. if (par->ref_count == 0) {
  426. mutex_unlock(&(par->open_lock));
  427. return -EINVAL;
  428. }
  429. if (par->ref_count == 1) {
  430. restore_vga(&(par->state));
  431. dac_set_mode(par->dac, DAC_PSEUDO8_8);
  432. }
  433. par->ref_count--;
  434. mutex_unlock(&(par->open_lock));
  435. return 0;
  436. }
  437. /* Validate passed in var */
  438. static int arkfb_check_var(struct fb_var_screeninfo *var, struct fb_info *info)
  439. {
  440. int rv, mem, step;
  441. /* Find appropriate format */
  442. rv = svga_match_format (arkfb_formats, var, NULL);
  443. if (rv < 0)
  444. {
  445. printk(KERN_ERR "fb%d: unsupported mode requested\n", info->node);
  446. return rv;
  447. }
  448. /* Do not allow to have real resoulution larger than virtual */
  449. if (var->xres > var->xres_virtual)
  450. var->xres_virtual = var->xres;
  451. if (var->yres > var->yres_virtual)
  452. var->yres_virtual = var->yres;
  453. /* Round up xres_virtual to have proper alignment of lines */
  454. step = arkfb_formats[rv].xresstep - 1;
  455. var->xres_virtual = (var->xres_virtual+step) & ~step;
  456. /* Check whether have enough memory */
  457. mem = ((var->bits_per_pixel * var->xres_virtual) >> 3) * var->yres_virtual;
  458. if (mem > info->screen_size)
  459. {
  460. printk(KERN_ERR "fb%d: not enough framebuffer memory (%d kB requested , %d kB available)\n", info->node, mem >> 10, (unsigned int) (info->screen_size >> 10));
  461. return -EINVAL;
  462. }
  463. rv = svga_check_timings (&ark_timing_regs, var, info->node);
  464. if (rv < 0)
  465. {
  466. printk(KERN_ERR "fb%d: invalid timings requested\n", info->node);
  467. return rv;
  468. }
  469. /* Interlaced mode is broken */
  470. if (var->vmode & FB_VMODE_INTERLACED)
  471. return -EINVAL;
  472. return 0;
  473. }
  474. /* Set video mode from par */
  475. static int arkfb_set_par(struct fb_info *info)
  476. {
  477. struct arkfb_info *par = info->par;
  478. u32 value, mode, hmul, hdiv, offset_value, screen_size;
  479. u32 bpp = info->var.bits_per_pixel;
  480. u8 regval;
  481. if (bpp != 0) {
  482. info->fix.ypanstep = 1;
  483. info->fix.line_length = (info->var.xres_virtual * bpp) / 8;
  484. info->flags &= ~FBINFO_MISC_TILEBLITTING;
  485. info->tileops = NULL;
  486. /* in 4bpp supports 8p wide tiles only, any tiles otherwise */
  487. info->pixmap.blit_x = (bpp == 4) ? (1 << (8 - 1)) : (~(u32)0);
  488. info->pixmap.blit_y = ~(u32)0;
  489. offset_value = (info->var.xres_virtual * bpp) / 64;
  490. screen_size = info->var.yres_virtual * info->fix.line_length;
  491. } else {
  492. info->fix.ypanstep = 16;
  493. info->fix.line_length = 0;
  494. info->flags |= FBINFO_MISC_TILEBLITTING;
  495. info->tileops = &arkfb_tile_ops;
  496. /* supports 8x16 tiles only */
  497. info->pixmap.blit_x = 1 << (8 - 1);
  498. info->pixmap.blit_y = 1 << (16 - 1);
  499. offset_value = info->var.xres_virtual / 16;
  500. screen_size = (info->var.xres_virtual * info->var.yres_virtual) / 64;
  501. }
  502. info->var.xoffset = 0;
  503. info->var.yoffset = 0;
  504. info->var.activate = FB_ACTIVATE_NOW;
  505. /* Unlock registers */
  506. svga_wcrt_mask(0x11, 0x00, 0x80);
  507. /* Blank screen and turn off sync */
  508. svga_wseq_mask(0x01, 0x20, 0x20);
  509. svga_wcrt_mask(0x17, 0x00, 0x80);
  510. /* Set default values */
  511. svga_set_default_gfx_regs();
  512. svga_set_default_atc_regs();
  513. svga_set_default_seq_regs();
  514. svga_set_default_crt_regs();
  515. svga_wcrt_multi(ark_line_compare_regs, 0xFFFFFFFF);
  516. svga_wcrt_multi(ark_start_address_regs, 0);
  517. /* ARK specific initialization */
  518. svga_wseq_mask(0x10, 0x1F, 0x1F); /* enable linear framebuffer and full memory access */
  519. svga_wseq_mask(0x12, 0x03, 0x03); /* 4 MB linear framebuffer size */
  520. vga_wseq(NULL, 0x13, info->fix.smem_start >> 16);
  521. vga_wseq(NULL, 0x14, info->fix.smem_start >> 24);
  522. vga_wseq(NULL, 0x15, 0);
  523. vga_wseq(NULL, 0x16, 0);
  524. /* Set the FIFO threshold register */
  525. /* It is fascinating way to store 5-bit value in 8-bit register */
  526. regval = 0x10 | ((threshold & 0x0E) >> 1) | (threshold & 0x01) << 7 | (threshold & 0x10) << 1;
  527. vga_wseq(NULL, 0x18, regval);
  528. /* Set the offset register */
  529. pr_debug("fb%d: offset register : %d\n", info->node, offset_value);
  530. svga_wcrt_multi(ark_offset_regs, offset_value);
  531. /* fix for hi-res textmode */
  532. svga_wcrt_mask(0x40, 0x08, 0x08);
  533. if (info->var.vmode & FB_VMODE_DOUBLE)
  534. svga_wcrt_mask(0x09, 0x80, 0x80);
  535. else
  536. svga_wcrt_mask(0x09, 0x00, 0x80);
  537. if (info->var.vmode & FB_VMODE_INTERLACED)
  538. svga_wcrt_mask(0x44, 0x04, 0x04);
  539. else
  540. svga_wcrt_mask(0x44, 0x00, 0x04);
  541. hmul = 1;
  542. hdiv = 1;
  543. mode = svga_match_format(arkfb_formats, &(info->var), &(info->fix));
  544. /* Set mode-specific register values */
  545. switch (mode) {
  546. case 0:
  547. pr_debug("fb%d: text mode\n", info->node);
  548. svga_set_textmode_vga_regs();
  549. vga_wseq(NULL, 0x11, 0x10); /* basic VGA mode */
  550. svga_wcrt_mask(0x46, 0x00, 0x04); /* 8bit pixel path */
  551. dac_set_mode(par->dac, DAC_PSEUDO8_8);
  552. break;
  553. case 1:
  554. pr_debug("fb%d: 4 bit pseudocolor\n", info->node);
  555. vga_wgfx(NULL, VGA_GFX_MODE, 0x40);
  556. vga_wseq(NULL, 0x11, 0x10); /* basic VGA mode */
  557. svga_wcrt_mask(0x46, 0x00, 0x04); /* 8bit pixel path */
  558. dac_set_mode(par->dac, DAC_PSEUDO8_8);
  559. break;
  560. case 2:
  561. pr_debug("fb%d: 4 bit pseudocolor, planar\n", info->node);
  562. vga_wseq(NULL, 0x11, 0x10); /* basic VGA mode */
  563. svga_wcrt_mask(0x46, 0x00, 0x04); /* 8bit pixel path */
  564. dac_set_mode(par->dac, DAC_PSEUDO8_8);
  565. break;
  566. case 3:
  567. pr_debug("fb%d: 8 bit pseudocolor\n", info->node);
  568. vga_wseq(NULL, 0x11, 0x16); /* 8bpp accel mode */
  569. if (info->var.pixclock > 20000) {
  570. pr_debug("fb%d: not using multiplex\n", info->node);
  571. svga_wcrt_mask(0x46, 0x00, 0x04); /* 8bit pixel path */
  572. dac_set_mode(par->dac, DAC_PSEUDO8_8);
  573. } else {
  574. pr_debug("fb%d: using multiplex\n", info->node);
  575. svga_wcrt_mask(0x46, 0x04, 0x04); /* 16bit pixel path */
  576. dac_set_mode(par->dac, DAC_PSEUDO8_16);
  577. hdiv = 2;
  578. }
  579. break;
  580. case 4:
  581. pr_debug("fb%d: 5/5/5 truecolor\n", info->node);
  582. vga_wseq(NULL, 0x11, 0x1A); /* 16bpp accel mode */
  583. svga_wcrt_mask(0x46, 0x04, 0x04); /* 16bit pixel path */
  584. dac_set_mode(par->dac, DAC_RGB1555_16);
  585. break;
  586. case 5:
  587. pr_debug("fb%d: 5/6/5 truecolor\n", info->node);
  588. vga_wseq(NULL, 0x11, 0x1A); /* 16bpp accel mode */
  589. svga_wcrt_mask(0x46, 0x04, 0x04); /* 16bit pixel path */
  590. dac_set_mode(par->dac, DAC_RGB0565_16);
  591. break;
  592. case 6:
  593. pr_debug("fb%d: 8/8/8 truecolor\n", info->node);
  594. vga_wseq(NULL, 0x11, 0x16); /* 8bpp accel mode ??? */
  595. svga_wcrt_mask(0x46, 0x04, 0x04); /* 16bit pixel path */
  596. dac_set_mode(par->dac, DAC_RGB0888_16);
  597. hmul = 3;
  598. hdiv = 2;
  599. break;
  600. case 7:
  601. pr_debug("fb%d: 8/8/8/8 truecolor\n", info->node);
  602. vga_wseq(NULL, 0x11, 0x1E); /* 32bpp accel mode */
  603. svga_wcrt_mask(0x46, 0x04, 0x04); /* 16bit pixel path */
  604. dac_set_mode(par->dac, DAC_RGB8888_16);
  605. hmul = 2;
  606. break;
  607. default:
  608. printk(KERN_ERR "fb%d: unsupported mode - bug\n", info->node);
  609. return -EINVAL;
  610. }
  611. ark_set_pixclock(info, (hdiv * info->var.pixclock) / hmul);
  612. svga_set_timings(&ark_timing_regs, &(info->var), hmul, hdiv,
  613. (info->var.vmode & FB_VMODE_DOUBLE) ? 2 : 1,
  614. (info->var.vmode & FB_VMODE_INTERLACED) ? 2 : 1,
  615. hmul, info->node);
  616. /* Set interlaced mode start/end register */
  617. value = info->var.xres + info->var.left_margin + info->var.right_margin + info->var.hsync_len;
  618. value = ((value * hmul / hdiv) / 8) - 5;
  619. vga_wcrt(NULL, 0x42, (value + 1) / 2);
  620. memset_io(info->screen_base, 0x00, screen_size);
  621. /* Device and screen back on */
  622. svga_wcrt_mask(0x17, 0x80, 0x80);
  623. svga_wseq_mask(0x01, 0x00, 0x20);
  624. return 0;
  625. }
  626. /* Set a colour register */
  627. static int arkfb_setcolreg(u_int regno, u_int red, u_int green, u_int blue,
  628. u_int transp, struct fb_info *fb)
  629. {
  630. switch (fb->var.bits_per_pixel) {
  631. case 0:
  632. case 4:
  633. if (regno >= 16)
  634. return -EINVAL;
  635. if ((fb->var.bits_per_pixel == 4) &&
  636. (fb->var.nonstd == 0)) {
  637. outb(0xF0, VGA_PEL_MSK);
  638. outb(regno*16, VGA_PEL_IW);
  639. } else {
  640. outb(0x0F, VGA_PEL_MSK);
  641. outb(regno, VGA_PEL_IW);
  642. }
  643. outb(red >> 10, VGA_PEL_D);
  644. outb(green >> 10, VGA_PEL_D);
  645. outb(blue >> 10, VGA_PEL_D);
  646. break;
  647. case 8:
  648. if (regno >= 256)
  649. return -EINVAL;
  650. outb(0xFF, VGA_PEL_MSK);
  651. outb(regno, VGA_PEL_IW);
  652. outb(red >> 10, VGA_PEL_D);
  653. outb(green >> 10, VGA_PEL_D);
  654. outb(blue >> 10, VGA_PEL_D);
  655. break;
  656. case 16:
  657. if (regno >= 16)
  658. return 0;
  659. if (fb->var.green.length == 5)
  660. ((u32*)fb->pseudo_palette)[regno] = ((red & 0xF800) >> 1) |
  661. ((green & 0xF800) >> 6) | ((blue & 0xF800) >> 11);
  662. else if (fb->var.green.length == 6)
  663. ((u32*)fb->pseudo_palette)[regno] = (red & 0xF800) |
  664. ((green & 0xFC00) >> 5) | ((blue & 0xF800) >> 11);
  665. else
  666. return -EINVAL;
  667. break;
  668. case 24:
  669. case 32:
  670. if (regno >= 16)
  671. return 0;
  672. ((u32*)fb->pseudo_palette)[regno] = ((red & 0xFF00) << 8) |
  673. (green & 0xFF00) | ((blue & 0xFF00) >> 8);
  674. break;
  675. default:
  676. return -EINVAL;
  677. }
  678. return 0;
  679. }
  680. /* Set the display blanking state */
  681. static int arkfb_blank(int blank_mode, struct fb_info *info)
  682. {
  683. switch (blank_mode) {
  684. case FB_BLANK_UNBLANK:
  685. pr_debug("fb%d: unblank\n", info->node);
  686. svga_wseq_mask(0x01, 0x00, 0x20);
  687. svga_wcrt_mask(0x17, 0x80, 0x80);
  688. break;
  689. case FB_BLANK_NORMAL:
  690. pr_debug("fb%d: blank\n", info->node);
  691. svga_wseq_mask(0x01, 0x20, 0x20);
  692. svga_wcrt_mask(0x17, 0x80, 0x80);
  693. break;
  694. case FB_BLANK_POWERDOWN:
  695. case FB_BLANK_HSYNC_SUSPEND:
  696. case FB_BLANK_VSYNC_SUSPEND:
  697. pr_debug("fb%d: sync down\n", info->node);
  698. svga_wseq_mask(0x01, 0x20, 0x20);
  699. svga_wcrt_mask(0x17, 0x00, 0x80);
  700. break;
  701. }
  702. return 0;
  703. }
  704. /* Pan the display */
  705. static int arkfb_pan_display(struct fb_var_screeninfo *var, struct fb_info *info)
  706. {
  707. unsigned int offset;
  708. /* Calculate the offset */
  709. if (var->bits_per_pixel == 0) {
  710. offset = (var->yoffset / 16) * (var->xres_virtual / 2) + (var->xoffset / 2);
  711. offset = offset >> 2;
  712. } else {
  713. offset = (var->yoffset * info->fix.line_length) +
  714. (var->xoffset * var->bits_per_pixel / 8);
  715. offset = offset >> ((var->bits_per_pixel == 4) ? 2 : 3);
  716. }
  717. /* Set the offset */
  718. svga_wcrt_multi(ark_start_address_regs, offset);
  719. return 0;
  720. }
  721. /* ------------------------------------------------------------------------- */
  722. /* Frame buffer operations */
  723. static struct fb_ops arkfb_ops = {
  724. .owner = THIS_MODULE,
  725. .fb_open = arkfb_open,
  726. .fb_release = arkfb_release,
  727. .fb_check_var = arkfb_check_var,
  728. .fb_set_par = arkfb_set_par,
  729. .fb_setcolreg = arkfb_setcolreg,
  730. .fb_blank = arkfb_blank,
  731. .fb_pan_display = arkfb_pan_display,
  732. .fb_fillrect = arkfb_fillrect,
  733. .fb_copyarea = cfb_copyarea,
  734. .fb_imageblit = arkfb_imageblit,
  735. .fb_get_caps = svga_get_caps,
  736. };
  737. /* ------------------------------------------------------------------------- */
  738. /* PCI probe */
  739. static int __devinit ark_pci_probe(struct pci_dev *dev, const struct pci_device_id *id)
  740. {
  741. struct fb_info *info;
  742. struct arkfb_info *par;
  743. int rc;
  744. u8 regval;
  745. /* Ignore secondary VGA device because there is no VGA arbitration */
  746. if (! svga_primary_device(dev)) {
  747. dev_info(&(dev->dev), "ignoring secondary device\n");
  748. return -ENODEV;
  749. }
  750. /* Allocate and fill driver data structure */
  751. info = framebuffer_alloc(sizeof(struct arkfb_info), NULL);
  752. if (! info) {
  753. dev_err(&(dev->dev), "cannot allocate memory\n");
  754. return -ENOMEM;
  755. }
  756. par = info->par;
  757. mutex_init(&par->open_lock);
  758. info->flags = FBINFO_PARTIAL_PAN_OK | FBINFO_HWACCEL_YPAN;
  759. info->fbops = &arkfb_ops;
  760. /* Prepare PCI device */
  761. rc = pci_enable_device(dev);
  762. if (rc < 0) {
  763. dev_err(&(dev->dev), "cannot enable PCI device\n");
  764. goto err_enable_device;
  765. }
  766. rc = pci_request_regions(dev, "arkfb");
  767. if (rc < 0) {
  768. dev_err(&(dev->dev), "cannot reserve framebuffer region\n");
  769. goto err_request_regions;
  770. }
  771. par->dac = ics5342_init(ark_dac_read_regs, ark_dac_write_regs, info);
  772. if (! par->dac) {
  773. rc = -ENOMEM;
  774. dev_err(&(dev->dev), "RAMDAC initialization failed\n");
  775. goto err_dac;
  776. }
  777. info->fix.smem_start = pci_resource_start(dev, 0);
  778. info->fix.smem_len = pci_resource_len(dev, 0);
  779. /* Map physical IO memory address into kernel space */
  780. info->screen_base = pci_iomap(dev, 0, 0);
  781. if (! info->screen_base) {
  782. rc = -ENOMEM;
  783. dev_err(&(dev->dev), "iomap for framebuffer failed\n");
  784. goto err_iomap;
  785. }
  786. /* FIXME get memsize */
  787. regval = vga_rseq(NULL, 0x10);
  788. info->screen_size = (1 << (regval >> 6)) << 20;
  789. info->fix.smem_len = info->screen_size;
  790. strcpy(info->fix.id, "ARK 2000PV");
  791. info->fix.mmio_start = 0;
  792. info->fix.mmio_len = 0;
  793. info->fix.type = FB_TYPE_PACKED_PIXELS;
  794. info->fix.visual = FB_VISUAL_PSEUDOCOLOR;
  795. info->fix.ypanstep = 0;
  796. info->fix.accel = FB_ACCEL_NONE;
  797. info->pseudo_palette = (void*) (par->pseudo_palette);
  798. /* Prepare startup mode */
  799. rc = fb_find_mode(&(info->var), info, mode, NULL, 0, NULL, 8);
  800. if (! ((rc == 1) || (rc == 2))) {
  801. rc = -EINVAL;
  802. dev_err(&(dev->dev), "mode %s not found\n", mode);
  803. goto err_find_mode;
  804. }
  805. rc = fb_alloc_cmap(&info->cmap, 256, 0);
  806. if (rc < 0) {
  807. dev_err(&(dev->dev), "cannot allocate colormap\n");
  808. goto err_alloc_cmap;
  809. }
  810. rc = register_framebuffer(info);
  811. if (rc < 0) {
  812. dev_err(&(dev->dev), "cannot register framebugger\n");
  813. goto err_reg_fb;
  814. }
  815. printk(KERN_INFO "fb%d: %s on %s, %d MB RAM\n", info->node, info->fix.id,
  816. pci_name(dev), info->fix.smem_len >> 20);
  817. /* Record a reference to the driver data */
  818. pci_set_drvdata(dev, info);
  819. #ifdef CONFIG_MTRR
  820. if (mtrr) {
  821. par->mtrr_reg = -1;
  822. par->mtrr_reg = mtrr_add(info->fix.smem_start, info->fix.smem_len, MTRR_TYPE_WRCOMB, 1);
  823. }
  824. #endif
  825. return 0;
  826. /* Error handling */
  827. err_reg_fb:
  828. fb_dealloc_cmap(&info->cmap);
  829. err_alloc_cmap:
  830. err_find_mode:
  831. pci_iounmap(dev, info->screen_base);
  832. err_iomap:
  833. dac_release(par->dac);
  834. err_dac:
  835. pci_release_regions(dev);
  836. err_request_regions:
  837. /* pci_disable_device(dev); */
  838. err_enable_device:
  839. framebuffer_release(info);
  840. return rc;
  841. }
  842. /* PCI remove */
  843. static void __devexit ark_pci_remove(struct pci_dev *dev)
  844. {
  845. struct fb_info *info = pci_get_drvdata(dev);
  846. struct arkfb_info *par = info->par;
  847. if (info) {
  848. #ifdef CONFIG_MTRR
  849. if (par->mtrr_reg >= 0) {
  850. mtrr_del(par->mtrr_reg, 0, 0);
  851. par->mtrr_reg = -1;
  852. }
  853. #endif
  854. dac_release(par->dac);
  855. unregister_framebuffer(info);
  856. fb_dealloc_cmap(&info->cmap);
  857. pci_iounmap(dev, info->screen_base);
  858. pci_release_regions(dev);
  859. /* pci_disable_device(dev); */
  860. pci_set_drvdata(dev, NULL);
  861. framebuffer_release(info);
  862. }
  863. }
  864. #ifdef CONFIG_PM
  865. /* PCI suspend */
  866. static int ark_pci_suspend (struct pci_dev* dev, pm_message_t state)
  867. {
  868. struct fb_info *info = pci_get_drvdata(dev);
  869. struct arkfb_info *par = info->par;
  870. dev_info(&(dev->dev), "suspend\n");
  871. acquire_console_sem();
  872. mutex_lock(&(par->open_lock));
  873. if ((state.event == PM_EVENT_FREEZE) || (par->ref_count == 0)) {
  874. mutex_unlock(&(par->open_lock));
  875. release_console_sem();
  876. return 0;
  877. }
  878. fb_set_suspend(info, 1);
  879. pci_save_state(dev);
  880. pci_disable_device(dev);
  881. pci_set_power_state(dev, pci_choose_state(dev, state));
  882. mutex_unlock(&(par->open_lock));
  883. release_console_sem();
  884. return 0;
  885. }
  886. /* PCI resume */
  887. static int ark_pci_resume (struct pci_dev* dev)
  888. {
  889. struct fb_info *info = pci_get_drvdata(dev);
  890. struct arkfb_info *par = info->par;
  891. dev_info(&(dev->dev), "resume\n");
  892. acquire_console_sem();
  893. mutex_lock(&(par->open_lock));
  894. if (par->ref_count == 0) {
  895. mutex_unlock(&(par->open_lock));
  896. release_console_sem();
  897. return 0;
  898. }
  899. pci_set_power_state(dev, PCI_D0);
  900. pci_restore_state(dev);
  901. if (pci_enable_device(dev))
  902. goto fail;
  903. pci_set_master(dev);
  904. arkfb_set_par(info);
  905. fb_set_suspend(info, 0);
  906. mutex_unlock(&(par->open_lock));
  907. fail:
  908. release_console_sem();
  909. return 0;
  910. }
  911. #else
  912. #define ark_pci_suspend NULL
  913. #define ark_pci_resume NULL
  914. #endif /* CONFIG_PM */
  915. /* List of boards that we are trying to support */
  916. static struct pci_device_id ark_devices[] __devinitdata = {
  917. {PCI_DEVICE(0xEDD8, 0xA099)},
  918. {0, 0, 0, 0, 0, 0, 0}
  919. };
  920. MODULE_DEVICE_TABLE(pci, ark_devices);
  921. static struct pci_driver arkfb_pci_driver = {
  922. .name = "arkfb",
  923. .id_table = ark_devices,
  924. .probe = ark_pci_probe,
  925. .remove = __devexit_p(ark_pci_remove),
  926. .suspend = ark_pci_suspend,
  927. .resume = ark_pci_resume,
  928. };
  929. /* Cleanup */
  930. static void __exit arkfb_cleanup(void)
  931. {
  932. pr_debug("arkfb: cleaning up\n");
  933. pci_unregister_driver(&arkfb_pci_driver);
  934. }
  935. /* Driver Initialisation */
  936. static int __init arkfb_init(void)
  937. {
  938. #ifndef MODULE
  939. char *option = NULL;
  940. if (fb_get_options("arkfb", &option))
  941. return -ENODEV;
  942. if (option && *option)
  943. mode = option;
  944. #endif
  945. pr_debug("arkfb: initializing\n");
  946. return pci_register_driver(&arkfb_pci_driver);
  947. }
  948. module_init(arkfb_init);
  949. module_exit(arkfb_cleanup);