ehci-pci.c 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397
  1. /*
  2. * EHCI HCD (Host Controller Driver) PCI Bus Glue.
  3. *
  4. * Copyright (c) 2000-2004 by David Brownell
  5. *
  6. * This program is free software; you can redistribute it and/or modify it
  7. * under the terms of the GNU General Public License as published by the
  8. * Free Software Foundation; either version 2 of the License, or (at your
  9. * option) any later version.
  10. *
  11. * This program is distributed in the hope that it will be useful, but
  12. * WITHOUT ANY WARRANTY; without even the implied warranty of MERCHANTABILITY
  13. * or FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
  14. * for more details.
  15. *
  16. * You should have received a copy of the GNU General Public License
  17. * along with this program; if not, write to the Free Software Foundation,
  18. * Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  19. */
  20. #ifndef CONFIG_PCI
  21. #error "This file is PCI bus glue. CONFIG_PCI must be defined."
  22. #endif
  23. /*-------------------------------------------------------------------------*/
  24. /* called after powerup, by probe or system-pm "wakeup" */
  25. static int ehci_pci_reinit(struct ehci_hcd *ehci, struct pci_dev *pdev)
  26. {
  27. u32 temp;
  28. int retval;
  29. /* optional debug port, normally in the first BAR */
  30. temp = pci_find_capability(pdev, 0x0a);
  31. if (temp) {
  32. pci_read_config_dword(pdev, temp, &temp);
  33. temp >>= 16;
  34. if ((temp & (3 << 13)) == (1 << 13)) {
  35. temp &= 0x1fff;
  36. ehci->debug = ehci_to_hcd(ehci)->regs + temp;
  37. temp = ehci_readl(ehci, &ehci->debug->control);
  38. ehci_info(ehci, "debug port %d%s\n",
  39. HCS_DEBUG_PORT(ehci->hcs_params),
  40. (temp & DBGP_ENABLED)
  41. ? " IN USE"
  42. : "");
  43. if (!(temp & DBGP_ENABLED))
  44. ehci->debug = NULL;
  45. }
  46. }
  47. /* we expect static quirk code to handle the "extended capabilities"
  48. * (currently just BIOS handoff) allowed starting with EHCI 0.96
  49. */
  50. /* PCI Memory-Write-Invalidate cycle support is optional (uncommon) */
  51. retval = pci_set_mwi(pdev);
  52. if (!retval)
  53. ehci_dbg(ehci, "MWI active\n");
  54. ehci_port_power(ehci, 0);
  55. return 0;
  56. }
  57. /* called during probe() after chip reset completes */
  58. static int ehci_pci_setup(struct usb_hcd *hcd)
  59. {
  60. struct ehci_hcd *ehci = hcd_to_ehci(hcd);
  61. struct pci_dev *pdev = to_pci_dev(hcd->self.controller);
  62. u32 temp;
  63. int retval;
  64. switch (pdev->vendor) {
  65. case PCI_VENDOR_ID_TOSHIBA_2:
  66. /* celleb's companion chip */
  67. if (pdev->device == 0x01b5) {
  68. #ifdef CONFIG_USB_EHCI_BIG_ENDIAN_MMIO
  69. ehci->big_endian_mmio = 1;
  70. #else
  71. ehci_warn(ehci,
  72. "unsupported big endian Toshiba quirk\n");
  73. #endif
  74. }
  75. break;
  76. }
  77. ehci->caps = hcd->regs;
  78. ehci->regs = hcd->regs +
  79. HC_LENGTH(ehci_readl(ehci, &ehci->caps->hc_capbase));
  80. dbg_hcs_params(ehci, "reset");
  81. dbg_hcc_params(ehci, "reset");
  82. /* ehci_init() causes memory for DMA transfers to be
  83. * allocated. Thus, any vendor-specific workarounds based on
  84. * limiting the type of memory used for DMA transfers must
  85. * happen before ehci_init() is called. */
  86. switch (pdev->vendor) {
  87. case PCI_VENDOR_ID_NVIDIA:
  88. /* NVidia reports that certain chips don't handle
  89. * QH, ITD, or SITD addresses above 2GB. (But TD,
  90. * data buffer, and periodic schedule are normal.)
  91. */
  92. switch (pdev->device) {
  93. case 0x003c: /* MCP04 */
  94. case 0x005b: /* CK804 */
  95. case 0x00d8: /* CK8 */
  96. case 0x00e8: /* CK8S */
  97. if (pci_set_consistent_dma_mask(pdev,
  98. DMA_31BIT_MASK) < 0)
  99. ehci_warn(ehci, "can't enable NVidia "
  100. "workaround for >2GB RAM\n");
  101. break;
  102. }
  103. break;
  104. }
  105. /* cache this readonly data; minimize chip reads */
  106. ehci->hcs_params = ehci_readl(ehci, &ehci->caps->hcs_params);
  107. retval = ehci_halt(ehci);
  108. if (retval)
  109. return retval;
  110. /* data structure init */
  111. retval = ehci_init(hcd);
  112. if (retval)
  113. return retval;
  114. switch (pdev->vendor) {
  115. case PCI_VENDOR_ID_TDI:
  116. if (pdev->device == PCI_DEVICE_ID_TDI_EHCI) {
  117. ehci->is_tdi_rh_tt = 1;
  118. tdi_reset(ehci);
  119. }
  120. break;
  121. case PCI_VENDOR_ID_AMD:
  122. /* AMD8111 EHCI doesn't work, according to AMD errata */
  123. if (pdev->device == 0x7463) {
  124. ehci_info(ehci, "ignoring AMD8111 (errata)\n");
  125. retval = -EIO;
  126. goto done;
  127. }
  128. break;
  129. case PCI_VENDOR_ID_NVIDIA:
  130. switch (pdev->device) {
  131. /* Some NForce2 chips have problems with selective suspend;
  132. * fixed in newer silicon.
  133. */
  134. case 0x0068:
  135. pci_read_config_dword(pdev, PCI_REVISION_ID, &temp);
  136. if ((temp & 0xff) < 0xa4)
  137. ehci->no_selective_suspend = 1;
  138. break;
  139. }
  140. break;
  141. }
  142. if (ehci_is_TDI(ehci))
  143. ehci_reset(ehci);
  144. /* at least the Genesys GL880S needs fixup here */
  145. temp = HCS_N_CC(ehci->hcs_params) * HCS_N_PCC(ehci->hcs_params);
  146. temp &= 0x0f;
  147. if (temp && HCS_N_PORTS(ehci->hcs_params) > temp) {
  148. ehci_dbg(ehci, "bogus port configuration: "
  149. "cc=%d x pcc=%d < ports=%d\n",
  150. HCS_N_CC(ehci->hcs_params),
  151. HCS_N_PCC(ehci->hcs_params),
  152. HCS_N_PORTS(ehci->hcs_params));
  153. switch (pdev->vendor) {
  154. case 0x17a0: /* GENESYS */
  155. /* GL880S: should be PORTS=2 */
  156. temp |= (ehci->hcs_params & ~0xf);
  157. ehci->hcs_params = temp;
  158. break;
  159. case PCI_VENDOR_ID_NVIDIA:
  160. /* NF4: should be PCC=10 */
  161. break;
  162. }
  163. }
  164. /* Serial Bus Release Number is at PCI 0x60 offset */
  165. pci_read_config_byte(pdev, 0x60, &ehci->sbrn);
  166. /* Workaround current PCI init glitch: wakeup bits aren't
  167. * being set from PCI PM capability.
  168. */
  169. if (!device_can_wakeup(&pdev->dev)) {
  170. u16 port_wake;
  171. pci_read_config_word(pdev, 0x62, &port_wake);
  172. if (port_wake & 0x0001)
  173. device_init_wakeup(&pdev->dev, 1);
  174. }
  175. #ifdef CONFIG_USB_SUSPEND
  176. /* REVISIT: the controller works fine for wakeup iff the root hub
  177. * itself is "globally" suspended, but usbcore currently doesn't
  178. * understand such things.
  179. *
  180. * System suspend currently expects to be able to suspend the entire
  181. * device tree, device-at-a-time. If we failed selective suspend
  182. * reports, system suspend would fail; so the root hub code must claim
  183. * success. That's lying to usbcore, and it matters for for runtime
  184. * PM scenarios with selective suspend and remote wakeup...
  185. */
  186. if (ehci->no_selective_suspend && device_can_wakeup(&pdev->dev))
  187. ehci_warn(ehci, "selective suspend/wakeup unavailable\n");
  188. #endif
  189. retval = ehci_pci_reinit(ehci, pdev);
  190. done:
  191. return retval;
  192. }
  193. /*-------------------------------------------------------------------------*/
  194. #ifdef CONFIG_PM
  195. /* suspend/resume, section 4.3 */
  196. /* These routines rely on the PCI bus glue
  197. * to handle powerdown and wakeup, and currently also on
  198. * transceivers that don't need any software attention to set up
  199. * the right sort of wakeup.
  200. * Also they depend on separate root hub suspend/resume.
  201. */
  202. static int ehci_pci_suspend(struct usb_hcd *hcd, pm_message_t message)
  203. {
  204. struct ehci_hcd *ehci = hcd_to_ehci(hcd);
  205. unsigned long flags;
  206. int rc = 0;
  207. if (time_before(jiffies, ehci->next_statechange))
  208. msleep(10);
  209. /* Root hub was already suspended. Disable irq emission and
  210. * mark HW unaccessible, bail out if RH has been resumed. Use
  211. * the spinlock to properly synchronize with possible pending
  212. * RH suspend or resume activity.
  213. *
  214. * This is still racy as hcd->state is manipulated outside of
  215. * any locks =P But that will be a different fix.
  216. */
  217. spin_lock_irqsave (&ehci->lock, flags);
  218. if (hcd->state != HC_STATE_SUSPENDED) {
  219. rc = -EINVAL;
  220. goto bail;
  221. }
  222. ehci_writel(ehci, 0, &ehci->regs->intr_enable);
  223. (void)ehci_readl(ehci, &ehci->regs->intr_enable);
  224. /* make sure snapshot being resumed re-enumerates everything */
  225. if (message.event == PM_EVENT_PRETHAW) {
  226. ehci_halt(ehci);
  227. ehci_reset(ehci);
  228. }
  229. clear_bit(HCD_FLAG_HW_ACCESSIBLE, &hcd->flags);
  230. bail:
  231. spin_unlock_irqrestore (&ehci->lock, flags);
  232. // could save FLADJ in case of Vaux power loss
  233. // ... we'd only use it to handle clock skew
  234. return rc;
  235. }
  236. static int ehci_pci_resume(struct usb_hcd *hcd)
  237. {
  238. struct ehci_hcd *ehci = hcd_to_ehci(hcd);
  239. struct pci_dev *pdev = to_pci_dev(hcd->self.controller);
  240. // maybe restore FLADJ
  241. if (time_before(jiffies, ehci->next_statechange))
  242. msleep(100);
  243. /* Mark hardware accessible again as we are out of D3 state by now */
  244. set_bit(HCD_FLAG_HW_ACCESSIBLE, &hcd->flags);
  245. /* If CF is still set, we maintained PCI Vaux power.
  246. * Just undo the effect of ehci_pci_suspend().
  247. */
  248. if (ehci_readl(ehci, &ehci->regs->configured_flag) == FLAG_CF) {
  249. int mask = INTR_MASK;
  250. if (!device_may_wakeup(&hcd->self.root_hub->dev))
  251. mask &= ~STS_PCD;
  252. ehci_writel(ehci, mask, &ehci->regs->intr_enable);
  253. ehci_readl(ehci, &ehci->regs->intr_enable);
  254. return 0;
  255. }
  256. ehci_dbg(ehci, "lost power, restarting\n");
  257. usb_root_hub_lost_power(hcd->self.root_hub);
  258. /* Else reset, to cope with power loss or flush-to-storage
  259. * style "resume" having let BIOS kick in during reboot.
  260. */
  261. (void) ehci_halt(ehci);
  262. (void) ehci_reset(ehci);
  263. (void) ehci_pci_reinit(ehci, pdev);
  264. /* emptying the schedule aborts any urbs */
  265. spin_lock_irq(&ehci->lock);
  266. if (ehci->reclaim)
  267. ehci->reclaim_ready = 1;
  268. ehci_work(ehci);
  269. spin_unlock_irq(&ehci->lock);
  270. /* here we "know" root ports should always stay powered */
  271. ehci_port_power(ehci, 1);
  272. ehci_writel(ehci, ehci->command, &ehci->regs->command);
  273. ehci_writel(ehci, FLAG_CF, &ehci->regs->configured_flag);
  274. ehci_readl(ehci, &ehci->regs->command); /* unblock posted writes */
  275. hcd->state = HC_STATE_SUSPENDED;
  276. return 0;
  277. }
  278. #endif
  279. static const struct hc_driver ehci_pci_hc_driver = {
  280. .description = hcd_name,
  281. .product_desc = "EHCI Host Controller",
  282. .hcd_priv_size = sizeof(struct ehci_hcd),
  283. /*
  284. * generic hardware linkage
  285. */
  286. .irq = ehci_irq,
  287. .flags = HCD_MEMORY | HCD_USB2,
  288. /*
  289. * basic lifecycle operations
  290. */
  291. .reset = ehci_pci_setup,
  292. .start = ehci_run,
  293. #ifdef CONFIG_PM
  294. .suspend = ehci_pci_suspend,
  295. .resume = ehci_pci_resume,
  296. #endif
  297. .stop = ehci_stop,
  298. .shutdown = ehci_shutdown,
  299. /*
  300. * managing i/o requests and associated device resources
  301. */
  302. .urb_enqueue = ehci_urb_enqueue,
  303. .urb_dequeue = ehci_urb_dequeue,
  304. .endpoint_disable = ehci_endpoint_disable,
  305. /*
  306. * scheduling support
  307. */
  308. .get_frame_number = ehci_get_frame,
  309. /*
  310. * root hub support
  311. */
  312. .hub_status_data = ehci_hub_status_data,
  313. .hub_control = ehci_hub_control,
  314. .bus_suspend = ehci_bus_suspend,
  315. .bus_resume = ehci_bus_resume,
  316. };
  317. /*-------------------------------------------------------------------------*/
  318. /* PCI driver selection metadata; PCI hotplugging uses this */
  319. static const struct pci_device_id pci_ids [] = { {
  320. /* handle any USB 2.0 EHCI controller */
  321. PCI_DEVICE_CLASS(PCI_CLASS_SERIAL_USB_EHCI, ~0),
  322. .driver_data = (unsigned long) &ehci_pci_hc_driver,
  323. },
  324. { /* end: all zeroes */ }
  325. };
  326. MODULE_DEVICE_TABLE(pci, pci_ids);
  327. /* pci driver glue; this is a "new style" PCI driver module */
  328. static struct pci_driver ehci_pci_driver = {
  329. .name = (char *) hcd_name,
  330. .id_table = pci_ids,
  331. .probe = usb_hcd_pci_probe,
  332. .remove = usb_hcd_pci_remove,
  333. #ifdef CONFIG_PM
  334. .suspend = usb_hcd_pci_suspend,
  335. .resume = usb_hcd_pci_resume,
  336. #endif
  337. .shutdown = usb_hcd_pci_shutdown,
  338. };